1 /* SPDX-License-Identifier: BSD-3-Clause
2 * Copyright(c) 2014-2018 Broadcom
10 #include <rte_ethdev_driver.h>
11 #include <rte_ethdev_pci.h>
12 #include <rte_malloc.h>
13 #include <rte_cycles.h>
14 #include <rte_alarm.h>
15 #include <rte_kvargs.h>
18 #include "bnxt_filter.h"
19 #include "bnxt_hwrm.h"
21 #include "bnxt_reps.h"
22 #include "bnxt_ring.h"
25 #include "bnxt_stats.h"
28 #include "bnxt_vnic.h"
29 #include "hsi_struct_def_dpdk.h"
30 #include "bnxt_nvm_defs.h"
31 #include "bnxt_tf_common.h"
32 #include "ulp_flow_db.h"
34 #define DRV_MODULE_NAME "bnxt"
35 static const char bnxt_version[] =
36 "Broadcom NetXtreme driver " DRV_MODULE_NAME;
39 * The set of PCI devices this driver supports
41 static const struct rte_pci_id bnxt_pci_id_map[] = {
42 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM,
43 BROADCOM_DEV_ID_STRATUS_NIC_VF1) },
44 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM,
45 BROADCOM_DEV_ID_STRATUS_NIC_VF2) },
46 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_STRATUS_NIC) },
47 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57414_VF) },
48 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57301) },
49 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57302) },
50 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57304_PF) },
51 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57304_VF) },
52 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_NS2) },
53 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57402) },
54 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57404) },
55 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57406_PF) },
56 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57406_VF) },
57 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57402_MF) },
58 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57407_RJ45) },
59 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57404_MF) },
60 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57406_MF) },
61 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57407_SFP) },
62 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57407_MF) },
63 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_5741X_VF) },
64 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_5731X_VF) },
65 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57314) },
66 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57417_MF) },
67 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57311) },
68 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57312) },
69 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57412) },
70 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57414) },
71 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57416_RJ45) },
72 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57417_RJ45) },
73 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57412_MF) },
74 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57317_RJ45) },
75 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57417_SFP) },
76 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57416_SFP) },
77 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57317_SFP) },
78 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57414_MF) },
79 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57416_MF) },
80 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_58802) },
81 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_58804) },
82 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_58808) },
83 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_58802_VF) },
84 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57508) },
85 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57504) },
86 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57502) },
87 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57500_VF1) },
88 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57500_VF2) },
89 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57508_MF1) },
90 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57504_MF1) },
91 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57502_MF1) },
92 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57508_MF2) },
93 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57504_MF2) },
94 { RTE_PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, BROADCOM_DEV_ID_57502_MF2) },
95 { .vendor_id = 0, /* sentinel */ },
98 #define BNXT_DEVARG_TRUFLOW "host-based-truflow"
99 #define BNXT_DEVARG_FLOW_XSTAT "flow-xstat"
100 #define BNXT_DEVARG_MAX_NUM_KFLOWS "max-num-kflows"
101 #define BNXT_DEVARG_REPRESENTOR "representor"
102 #define BNXT_DEVARG_REP_BASED_PF "rep-based-pf"
103 #define BNXT_DEVARG_REP_IS_PF "rep-is-pf"
104 #define BNXT_DEVARG_REP_Q_R2F "rep-q-r2f"
105 #define BNXT_DEVARG_REP_Q_F2R "rep-q-f2r"
106 #define BNXT_DEVARG_REP_FC_R2F "rep-fc-r2f"
107 #define BNXT_DEVARG_REP_FC_F2R "rep-fc-f2r"
109 static const char *const bnxt_dev_args[] = {
110 BNXT_DEVARG_REPRESENTOR,
112 BNXT_DEVARG_FLOW_XSTAT,
113 BNXT_DEVARG_MAX_NUM_KFLOWS,
114 BNXT_DEVARG_REP_BASED_PF,
115 BNXT_DEVARG_REP_IS_PF,
116 BNXT_DEVARG_REP_Q_R2F,
117 BNXT_DEVARG_REP_Q_F2R,
118 BNXT_DEVARG_REP_FC_R2F,
119 BNXT_DEVARG_REP_FC_F2R,
124 * truflow == false to disable the feature
125 * truflow == true to enable the feature
127 #define BNXT_DEVARG_TRUFLOW_INVALID(truflow) ((truflow) > 1)
130 * flow_xstat == false to disable the feature
131 * flow_xstat == true to enable the feature
133 #define BNXT_DEVARG_FLOW_XSTAT_INVALID(flow_xstat) ((flow_xstat) > 1)
136 * rep_is_pf == false to indicate VF representor
137 * rep_is_pf == true to indicate PF representor
139 #define BNXT_DEVARG_REP_IS_PF_INVALID(rep_is_pf) ((rep_is_pf) > 1)
142 * rep_based_pf == Physical index of the PF
144 #define BNXT_DEVARG_REP_BASED_PF_INVALID(rep_based_pf) ((rep_based_pf) > 15)
146 * rep_q_r2f == Logical COS Queue index for the rep to endpoint direction
148 #define BNXT_DEVARG_REP_Q_R2F_INVALID(rep_q_r2f) ((rep_q_r2f) > 3)
151 * rep_q_f2r == Logical COS Queue index for the endpoint to rep direction
153 #define BNXT_DEVARG_REP_Q_F2R_INVALID(rep_q_f2r) ((rep_q_f2r) > 3)
156 * rep_fc_r2f == Flow control for the representor to endpoint direction
158 #define BNXT_DEVARG_REP_FC_R2F_INVALID(rep_fc_r2f) ((rep_fc_r2f) > 1)
161 * rep_fc_f2r == Flow control for the endpoint to representor direction
163 #define BNXT_DEVARG_REP_FC_F2R_INVALID(rep_fc_f2r) ((rep_fc_f2r) > 1)
166 * max_num_kflows must be >= 32
167 * and must be a power-of-2 supported value
168 * return: 1 -> invalid
171 static int bnxt_devarg_max_num_kflow_invalid(uint16_t max_num_kflows)
173 if (max_num_kflows < 32 || !rte_is_power_of_2(max_num_kflows))
178 static int bnxt_vlan_offload_set_op(struct rte_eth_dev *dev, int mask);
179 static int bnxt_dev_uninit(struct rte_eth_dev *eth_dev);
180 static int bnxt_init_resources(struct bnxt *bp, bool reconfig_dev);
181 static int bnxt_uninit_resources(struct bnxt *bp, bool reconfig_dev);
182 static void bnxt_cancel_fw_health_check(struct bnxt *bp);
183 static int bnxt_restore_vlan_filters(struct bnxt *bp);
184 static void bnxt_dev_recover(void *arg);
185 static void bnxt_free_error_recovery_info(struct bnxt *bp);
186 static void bnxt_free_rep_info(struct bnxt *bp);
188 int is_bnxt_in_error(struct bnxt *bp)
190 if (bp->flags & BNXT_FLAG_FATAL_ERROR)
192 if (bp->flags & BNXT_FLAG_FW_RESET)
198 /***********************/
201 * High level utility functions
204 static uint16_t bnxt_rss_ctxts(const struct bnxt *bp)
206 if (!BNXT_CHIP_THOR(bp))
209 return RTE_ALIGN_MUL_CEIL(bp->rx_nr_rings,
210 BNXT_RSS_ENTRIES_PER_CTX_THOR) /
211 BNXT_RSS_ENTRIES_PER_CTX_THOR;
214 uint16_t bnxt_rss_hash_tbl_size(const struct bnxt *bp)
216 if (!BNXT_CHIP_THOR(bp))
217 return HW_HASH_INDEX_SIZE;
219 return bnxt_rss_ctxts(bp) * BNXT_RSS_ENTRIES_PER_CTX_THOR;
222 static void bnxt_free_parent_info(struct bnxt *bp)
224 rte_free(bp->parent);
227 static void bnxt_free_pf_info(struct bnxt *bp)
232 static void bnxt_free_link_info(struct bnxt *bp)
234 rte_free(bp->link_info);
237 static void bnxt_free_leds_info(struct bnxt *bp)
246 static void bnxt_free_flow_stats_info(struct bnxt *bp)
248 rte_free(bp->flow_stat);
249 bp->flow_stat = NULL;
252 static void bnxt_free_cos_queues(struct bnxt *bp)
254 rte_free(bp->rx_cos_queue);
255 rte_free(bp->tx_cos_queue);
258 static void bnxt_free_mem(struct bnxt *bp, bool reconfig)
260 bnxt_free_filter_mem(bp);
261 bnxt_free_vnic_attributes(bp);
262 bnxt_free_vnic_mem(bp);
264 /* tx/rx rings are configured as part of *_queue_setup callbacks.
265 * If the number of rings change across fw update,
266 * we don't have much choice except to warn the user.
270 bnxt_free_tx_rings(bp);
271 bnxt_free_rx_rings(bp);
273 bnxt_free_async_cp_ring(bp);
274 bnxt_free_rxtx_nq_ring(bp);
276 rte_free(bp->grp_info);
280 static int bnxt_alloc_parent_info(struct bnxt *bp)
282 bp->parent = rte_zmalloc("bnxt_parent_info",
283 sizeof(struct bnxt_parent_info), 0);
284 if (bp->parent == NULL)
290 static int bnxt_alloc_pf_info(struct bnxt *bp)
292 bp->pf = rte_zmalloc("bnxt_pf_info", sizeof(struct bnxt_pf_info), 0);
299 static int bnxt_alloc_link_info(struct bnxt *bp)
302 rte_zmalloc("bnxt_link_info", sizeof(struct bnxt_link_info), 0);
303 if (bp->link_info == NULL)
309 static int bnxt_alloc_leds_info(struct bnxt *bp)
314 bp->leds = rte_zmalloc("bnxt_leds",
315 BNXT_MAX_LED * sizeof(struct bnxt_led_info),
317 if (bp->leds == NULL)
323 static int bnxt_alloc_cos_queues(struct bnxt *bp)
326 rte_zmalloc("bnxt_rx_cosq",
327 BNXT_COS_QUEUE_COUNT *
328 sizeof(struct bnxt_cos_queue_info),
330 if (bp->rx_cos_queue == NULL)
334 rte_zmalloc("bnxt_tx_cosq",
335 BNXT_COS_QUEUE_COUNT *
336 sizeof(struct bnxt_cos_queue_info),
338 if (bp->tx_cos_queue == NULL)
344 static int bnxt_alloc_flow_stats_info(struct bnxt *bp)
346 bp->flow_stat = rte_zmalloc("bnxt_flow_xstat",
347 sizeof(struct bnxt_flow_stat_info), 0);
348 if (bp->flow_stat == NULL)
354 static int bnxt_alloc_mem(struct bnxt *bp, bool reconfig)
358 rc = bnxt_alloc_ring_grps(bp);
362 rc = bnxt_alloc_async_ring_struct(bp);
366 rc = bnxt_alloc_vnic_mem(bp);
370 rc = bnxt_alloc_vnic_attributes(bp);
374 rc = bnxt_alloc_filter_mem(bp);
378 rc = bnxt_alloc_async_cp_ring(bp);
382 rc = bnxt_alloc_rxtx_nq_ring(bp);
386 if (BNXT_FLOW_XSTATS_EN(bp)) {
387 rc = bnxt_alloc_flow_stats_info(bp);
395 bnxt_free_mem(bp, reconfig);
399 static int bnxt_setup_one_vnic(struct bnxt *bp, uint16_t vnic_id)
401 struct rte_eth_conf *dev_conf = &bp->eth_dev->data->dev_conf;
402 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
403 uint64_t rx_offloads = dev_conf->rxmode.offloads;
404 struct bnxt_rx_queue *rxq;
408 rc = bnxt_vnic_grp_alloc(bp, vnic);
412 PMD_DRV_LOG(DEBUG, "vnic[%d] = %p vnic->fw_grp_ids = %p\n",
413 vnic_id, vnic, vnic->fw_grp_ids);
415 rc = bnxt_hwrm_vnic_alloc(bp, vnic);
419 /* Alloc RSS context only if RSS mode is enabled */
420 if (dev_conf->rxmode.mq_mode & ETH_MQ_RX_RSS) {
421 int j, nr_ctxs = bnxt_rss_ctxts(bp);
424 for (j = 0; j < nr_ctxs; j++) {
425 rc = bnxt_hwrm_vnic_ctx_alloc(bp, vnic, j);
431 "HWRM vnic %d ctx %d alloc failure rc: %x\n",
435 vnic->num_lb_ctxts = nr_ctxs;
439 * Firmware sets pf pair in default vnic cfg. If the VLAN strip
440 * setting is not available at this time, it will not be
441 * configured correctly in the CFA.
443 if (rx_offloads & DEV_RX_OFFLOAD_VLAN_STRIP)
444 vnic->vlan_strip = true;
446 vnic->vlan_strip = false;
448 rc = bnxt_hwrm_vnic_cfg(bp, vnic);
452 rc = bnxt_set_hwrm_vnic_filters(bp, vnic);
456 for (j = 0; j < bp->rx_num_qs_per_vnic; j++) {
457 rxq = bp->eth_dev->data->rx_queues[j];
460 "rxq[%d]->vnic=%p vnic->fw_grp_ids=%p\n",
461 j, rxq->vnic, rxq->vnic->fw_grp_ids);
463 if (BNXT_HAS_RING_GRPS(bp) && rxq->rx_deferred_start)
464 rxq->vnic->fw_grp_ids[j] = INVALID_HW_RING_ID;
466 vnic->rx_queue_cnt++;
469 PMD_DRV_LOG(DEBUG, "vnic->rx_queue_cnt = %d\n", vnic->rx_queue_cnt);
471 rc = bnxt_vnic_rss_configure(bp, vnic);
475 bnxt_hwrm_vnic_plcmode_cfg(bp, vnic);
477 if (rx_offloads & DEV_RX_OFFLOAD_TCP_LRO)
478 bnxt_hwrm_vnic_tpa_cfg(bp, vnic, 1);
480 bnxt_hwrm_vnic_tpa_cfg(bp, vnic, 0);
484 PMD_DRV_LOG(ERR, "HWRM vnic %d cfg failure rc: %x\n",
489 static int bnxt_register_fc_ctx_mem(struct bnxt *bp)
493 rc = bnxt_hwrm_ctx_rgtr(bp, bp->flow_stat->rx_fc_in_tbl.dma,
494 &bp->flow_stat->rx_fc_in_tbl.ctx_id);
499 "rx_fc_in_tbl.va = %p rx_fc_in_tbl.dma = %p"
500 " rx_fc_in_tbl.ctx_id = %d\n",
501 bp->flow_stat->rx_fc_in_tbl.va,
502 (void *)((uintptr_t)bp->flow_stat->rx_fc_in_tbl.dma),
503 bp->flow_stat->rx_fc_in_tbl.ctx_id);
505 rc = bnxt_hwrm_ctx_rgtr(bp, bp->flow_stat->rx_fc_out_tbl.dma,
506 &bp->flow_stat->rx_fc_out_tbl.ctx_id);
511 "rx_fc_out_tbl.va = %p rx_fc_out_tbl.dma = %p"
512 " rx_fc_out_tbl.ctx_id = %d\n",
513 bp->flow_stat->rx_fc_out_tbl.va,
514 (void *)((uintptr_t)bp->flow_stat->rx_fc_out_tbl.dma),
515 bp->flow_stat->rx_fc_out_tbl.ctx_id);
517 rc = bnxt_hwrm_ctx_rgtr(bp, bp->flow_stat->tx_fc_in_tbl.dma,
518 &bp->flow_stat->tx_fc_in_tbl.ctx_id);
523 "tx_fc_in_tbl.va = %p tx_fc_in_tbl.dma = %p"
524 " tx_fc_in_tbl.ctx_id = %d\n",
525 bp->flow_stat->tx_fc_in_tbl.va,
526 (void *)((uintptr_t)bp->flow_stat->tx_fc_in_tbl.dma),
527 bp->flow_stat->tx_fc_in_tbl.ctx_id);
529 rc = bnxt_hwrm_ctx_rgtr(bp, bp->flow_stat->tx_fc_out_tbl.dma,
530 &bp->flow_stat->tx_fc_out_tbl.ctx_id);
535 "tx_fc_out_tbl.va = %p tx_fc_out_tbl.dma = %p"
536 " tx_fc_out_tbl.ctx_id = %d\n",
537 bp->flow_stat->tx_fc_out_tbl.va,
538 (void *)((uintptr_t)bp->flow_stat->tx_fc_out_tbl.dma),
539 bp->flow_stat->tx_fc_out_tbl.ctx_id);
541 memset(bp->flow_stat->rx_fc_out_tbl.va,
543 bp->flow_stat->rx_fc_out_tbl.size);
544 rc = bnxt_hwrm_cfa_counter_cfg(bp, BNXT_DIR_RX,
545 CFA_COUNTER_CFG_IN_COUNTER_TYPE_FC,
546 bp->flow_stat->rx_fc_out_tbl.ctx_id,
547 bp->flow_stat->max_fc,
552 memset(bp->flow_stat->tx_fc_out_tbl.va,
554 bp->flow_stat->tx_fc_out_tbl.size);
555 rc = bnxt_hwrm_cfa_counter_cfg(bp, BNXT_DIR_TX,
556 CFA_COUNTER_CFG_IN_COUNTER_TYPE_FC,
557 bp->flow_stat->tx_fc_out_tbl.ctx_id,
558 bp->flow_stat->max_fc,
564 static int bnxt_alloc_ctx_mem_buf(char *type, size_t size,
565 struct bnxt_ctx_mem_buf_info *ctx)
570 ctx->va = rte_zmalloc(type, size, 0);
573 rte_mem_lock_page(ctx->va);
575 ctx->dma = rte_mem_virt2iova(ctx->va);
576 if (ctx->dma == RTE_BAD_IOVA)
582 static int bnxt_init_fc_ctx_mem(struct bnxt *bp)
584 struct rte_pci_device *pdev = bp->pdev;
585 char type[RTE_MEMZONE_NAMESIZE];
589 max_fc = bp->flow_stat->max_fc;
591 sprintf(type, "bnxt_rx_fc_in_" PCI_PRI_FMT, pdev->addr.domain,
592 pdev->addr.bus, pdev->addr.devid, pdev->addr.function);
593 /* 4 bytes for each counter-id */
594 rc = bnxt_alloc_ctx_mem_buf(type,
596 &bp->flow_stat->rx_fc_in_tbl);
600 sprintf(type, "bnxt_rx_fc_out_" PCI_PRI_FMT, pdev->addr.domain,
601 pdev->addr.bus, pdev->addr.devid, pdev->addr.function);
602 /* 16 bytes for each counter - 8 bytes pkt_count, 8 bytes byte_count */
603 rc = bnxt_alloc_ctx_mem_buf(type,
605 &bp->flow_stat->rx_fc_out_tbl);
609 sprintf(type, "bnxt_tx_fc_in_" PCI_PRI_FMT, pdev->addr.domain,
610 pdev->addr.bus, pdev->addr.devid, pdev->addr.function);
611 /* 4 bytes for each counter-id */
612 rc = bnxt_alloc_ctx_mem_buf(type,
614 &bp->flow_stat->tx_fc_in_tbl);
618 sprintf(type, "bnxt_tx_fc_out_" PCI_PRI_FMT, pdev->addr.domain,
619 pdev->addr.bus, pdev->addr.devid, pdev->addr.function);
620 /* 16 bytes for each counter - 8 bytes pkt_count, 8 bytes byte_count */
621 rc = bnxt_alloc_ctx_mem_buf(type,
623 &bp->flow_stat->tx_fc_out_tbl);
627 rc = bnxt_register_fc_ctx_mem(bp);
632 static int bnxt_init_ctx_mem(struct bnxt *bp)
636 if (!(bp->fw_cap & BNXT_FW_CAP_ADV_FLOW_COUNTERS) ||
637 !(BNXT_PF(bp) || BNXT_VF_IS_TRUSTED(bp)) ||
638 !BNXT_FLOW_XSTATS_EN(bp))
641 rc = bnxt_hwrm_cfa_counter_qcaps(bp, &bp->flow_stat->max_fc);
645 rc = bnxt_init_fc_ctx_mem(bp);
650 static int bnxt_update_phy_setting(struct bnxt *bp)
652 struct rte_eth_link new;
655 rc = bnxt_get_hwrm_link_config(bp, &new);
657 PMD_DRV_LOG(ERR, "Failed to get link settings\n");
662 * On BCM957508-N2100 adapters, FW will not allow any user other
663 * than BMC to shutdown the port. bnxt_get_hwrm_link_config() call
664 * always returns link up. Force phy update always in that case.
666 if (!new.link_status || IS_BNXT_DEV_957508_N2100(bp)) {
667 rc = bnxt_set_hwrm_link_config(bp, true);
669 PMD_DRV_LOG(ERR, "Failed to update PHY settings\n");
677 static int bnxt_init_chip(struct bnxt *bp)
679 struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(bp->eth_dev);
680 struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
681 uint32_t intr_vector = 0;
682 uint32_t queue_id, base = BNXT_MISC_VEC_ID;
683 uint32_t vec = BNXT_MISC_VEC_ID;
687 if (bp->eth_dev->data->mtu > RTE_ETHER_MTU) {
688 bp->eth_dev->data->dev_conf.rxmode.offloads |=
689 DEV_RX_OFFLOAD_JUMBO_FRAME;
690 bp->flags |= BNXT_FLAG_JUMBO;
692 bp->eth_dev->data->dev_conf.rxmode.offloads &=
693 ~DEV_RX_OFFLOAD_JUMBO_FRAME;
694 bp->flags &= ~BNXT_FLAG_JUMBO;
697 /* THOR does not support ring groups.
698 * But we will use the array to save RSS context IDs.
700 if (BNXT_CHIP_THOR(bp))
701 bp->max_ring_grps = BNXT_MAX_RSS_CTXTS_THOR;
703 rc = bnxt_alloc_all_hwrm_stat_ctxs(bp);
705 PMD_DRV_LOG(ERR, "HWRM stat ctx alloc failure rc: %x\n", rc);
709 rc = bnxt_alloc_hwrm_rings(bp);
711 PMD_DRV_LOG(ERR, "HWRM ring alloc failure rc: %x\n", rc);
715 rc = bnxt_alloc_all_hwrm_ring_grps(bp);
717 PMD_DRV_LOG(ERR, "HWRM ring grp alloc failure: %x\n", rc);
721 if (!(bp->vnic_cap_flags & BNXT_VNIC_CAP_COS_CLASSIFY))
724 for (j = 0, i = 0; i < BNXT_COS_QUEUE_COUNT; i++) {
725 if (bp->rx_cos_queue[i].id != 0xff) {
726 struct bnxt_vnic_info *vnic = &bp->vnic_info[j++];
730 "Num pools more than FW profile\n");
734 vnic->cos_queue_id = bp->rx_cos_queue[i].id;
740 rc = bnxt_mq_rx_configure(bp);
742 PMD_DRV_LOG(ERR, "MQ mode configure failure rc: %x\n", rc);
746 /* VNIC configuration */
747 for (i = 0; i < bp->nr_vnics; i++) {
748 rc = bnxt_setup_one_vnic(bp, i);
753 rc = bnxt_hwrm_cfa_l2_set_rx_mask(bp, &bp->vnic_info[0], 0, NULL);
756 "HWRM cfa l2 rx mask failure rc: %x\n", rc);
760 /* check and configure queue intr-vector mapping */
761 if ((rte_intr_cap_multiple(intr_handle) ||
762 !RTE_ETH_DEV_SRIOV(bp->eth_dev).active) &&
763 bp->eth_dev->data->dev_conf.intr_conf.rxq != 0) {
764 intr_vector = bp->eth_dev->data->nb_rx_queues;
765 PMD_DRV_LOG(DEBUG, "intr_vector = %d\n", intr_vector);
766 if (intr_vector > bp->rx_cp_nr_rings) {
767 PMD_DRV_LOG(ERR, "At most %d intr queues supported",
771 rc = rte_intr_efd_enable(intr_handle, intr_vector);
776 if (rte_intr_dp_is_en(intr_handle) && !intr_handle->intr_vec) {
777 intr_handle->intr_vec =
778 rte_zmalloc("intr_vec",
779 bp->eth_dev->data->nb_rx_queues *
781 if (intr_handle->intr_vec == NULL) {
782 PMD_DRV_LOG(ERR, "Failed to allocate %d rx_queues"
783 " intr_vec", bp->eth_dev->data->nb_rx_queues);
787 PMD_DRV_LOG(DEBUG, "intr_handle->intr_vec = %p "
788 "intr_handle->nb_efd = %d intr_handle->max_intr = %d\n",
789 intr_handle->intr_vec, intr_handle->nb_efd,
790 intr_handle->max_intr);
791 for (queue_id = 0; queue_id < bp->eth_dev->data->nb_rx_queues;
793 intr_handle->intr_vec[queue_id] =
794 vec + BNXT_RX_VEC_START;
795 if (vec < base + intr_handle->nb_efd - 1)
800 /* enable uio/vfio intr/eventfd mapping */
801 rc = rte_intr_enable(intr_handle);
802 #ifndef RTE_EXEC_ENV_FREEBSD
803 /* In FreeBSD OS, nic_uio driver does not support interrupts */
808 rc = bnxt_update_phy_setting(bp);
812 bp->mark_table = rte_zmalloc("bnxt_mark_table", BNXT_MARK_TABLE_SZ, 0);
814 PMD_DRV_LOG(ERR, "Allocation of mark table failed\n");
819 rte_free(intr_handle->intr_vec);
821 rte_intr_efd_disable(intr_handle);
823 /* Some of the error status returned by FW may not be from errno.h */
830 static int bnxt_shutdown_nic(struct bnxt *bp)
832 bnxt_free_all_hwrm_resources(bp);
833 bnxt_free_all_filters(bp);
834 bnxt_free_all_vnics(bp);
839 * Device configuration and status function
842 uint32_t bnxt_get_speed_capabilities(struct bnxt *bp)
844 uint32_t link_speed = bp->link_info->support_speeds;
845 uint32_t speed_capa = 0;
847 if (link_speed & HWRM_PORT_PHY_QCFG_OUTPUT_LINK_SPEED_100MB)
848 speed_capa |= ETH_LINK_SPEED_100M;
849 if (link_speed & HWRM_PORT_PHY_QCFG_OUTPUT_SUPPORT_SPEEDS_100MBHD)
850 speed_capa |= ETH_LINK_SPEED_100M_HD;
851 if (link_speed & HWRM_PORT_PHY_QCFG_OUTPUT_SUPPORT_SPEEDS_1GB)
852 speed_capa |= ETH_LINK_SPEED_1G;
853 if (link_speed & HWRM_PORT_PHY_QCFG_OUTPUT_SUPPORT_SPEEDS_2_5GB)
854 speed_capa |= ETH_LINK_SPEED_2_5G;
855 if (link_speed & HWRM_PORT_PHY_QCFG_OUTPUT_SUPPORT_SPEEDS_10GB)
856 speed_capa |= ETH_LINK_SPEED_10G;
857 if (link_speed & HWRM_PORT_PHY_QCFG_OUTPUT_SUPPORT_SPEEDS_20GB)
858 speed_capa |= ETH_LINK_SPEED_20G;
859 if (link_speed & HWRM_PORT_PHY_QCFG_OUTPUT_SUPPORT_SPEEDS_25GB)
860 speed_capa |= ETH_LINK_SPEED_25G;
861 if (link_speed & HWRM_PORT_PHY_QCFG_OUTPUT_SUPPORT_SPEEDS_40GB)
862 speed_capa |= ETH_LINK_SPEED_40G;
863 if (link_speed & HWRM_PORT_PHY_QCFG_OUTPUT_SUPPORT_SPEEDS_50GB)
864 speed_capa |= ETH_LINK_SPEED_50G;
865 if (link_speed & HWRM_PORT_PHY_QCFG_OUTPUT_SUPPORT_SPEEDS_100GB)
866 speed_capa |= ETH_LINK_SPEED_100G;
867 if (link_speed & HWRM_PORT_PHY_QCFG_OUTPUT_SUPPORT_PAM4_SPEEDS_50G)
868 speed_capa |= ETH_LINK_SPEED_50G;
869 if (link_speed & HWRM_PORT_PHY_QCFG_OUTPUT_SUPPORT_PAM4_SPEEDS_100G)
870 speed_capa |= ETH_LINK_SPEED_100G;
871 if (link_speed & HWRM_PORT_PHY_QCFG_OUTPUT_SUPPORT_PAM4_SPEEDS_200G)
872 speed_capa |= ETH_LINK_SPEED_200G;
874 if (bp->link_info->auto_mode ==
875 HWRM_PORT_PHY_QCFG_OUTPUT_AUTO_MODE_NONE)
876 speed_capa |= ETH_LINK_SPEED_FIXED;
878 speed_capa |= ETH_LINK_SPEED_AUTONEG;
883 static int bnxt_dev_info_get_op(struct rte_eth_dev *eth_dev,
884 struct rte_eth_dev_info *dev_info)
886 struct rte_pci_device *pdev = RTE_DEV_TO_PCI(eth_dev->device);
887 struct bnxt *bp = eth_dev->data->dev_private;
888 uint16_t max_vnics, i, j, vpool, vrxq;
889 unsigned int max_rx_rings;
892 rc = is_bnxt_in_error(bp);
897 dev_info->max_mac_addrs = bp->max_l2_ctx;
898 dev_info->max_hash_mac_addrs = 0;
900 /* PF/VF specifics */
902 dev_info->max_vfs = pdev->max_vfs;
904 max_rx_rings = BNXT_MAX_RINGS(bp);
905 /* For the sake of symmetry, max_rx_queues = max_tx_queues */
906 dev_info->max_rx_queues = max_rx_rings;
907 dev_info->max_tx_queues = max_rx_rings;
908 dev_info->reta_size = bnxt_rss_hash_tbl_size(bp);
909 dev_info->hash_key_size = 40;
910 max_vnics = bp->max_vnics;
913 dev_info->min_mtu = RTE_ETHER_MIN_MTU;
914 dev_info->max_mtu = BNXT_MAX_MTU;
916 /* Fast path specifics */
917 dev_info->min_rx_bufsize = 1;
918 dev_info->max_rx_pktlen = BNXT_MAX_PKT_LEN;
920 dev_info->rx_offload_capa = BNXT_DEV_RX_OFFLOAD_SUPPORT;
921 if (bp->flags & BNXT_FLAG_PTP_SUPPORTED)
922 dev_info->rx_offload_capa |= DEV_RX_OFFLOAD_TIMESTAMP;
923 dev_info->tx_queue_offload_capa = DEV_TX_OFFLOAD_MBUF_FAST_FREE;
924 dev_info->tx_offload_capa = BNXT_DEV_TX_OFFLOAD_SUPPORT |
925 dev_info->tx_queue_offload_capa;
926 dev_info->flow_type_rss_offloads = BNXT_ETH_RSS_SUPPORT;
928 dev_info->speed_capa = bnxt_get_speed_capabilities(bp);
931 dev_info->default_rxconf = (struct rte_eth_rxconf) {
937 .rx_free_thresh = 32,
938 .rx_drop_en = BNXT_DEFAULT_RX_DROP_EN,
941 dev_info->default_txconf = (struct rte_eth_txconf) {
947 .tx_free_thresh = 32,
950 eth_dev->data->dev_conf.intr_conf.lsc = 1;
952 eth_dev->data->dev_conf.intr_conf.rxq = 1;
953 dev_info->rx_desc_lim.nb_min = BNXT_MIN_RING_DESC;
954 dev_info->rx_desc_lim.nb_max = BNXT_MAX_RX_RING_DESC;
955 dev_info->tx_desc_lim.nb_min = BNXT_MIN_RING_DESC;
956 dev_info->tx_desc_lim.nb_max = BNXT_MAX_TX_RING_DESC;
958 if (BNXT_PF(bp) || BNXT_VF_IS_TRUSTED(bp)) {
959 dev_info->switch_info.name = eth_dev->device->name;
960 dev_info->switch_info.domain_id = bp->switch_domain_id;
961 dev_info->switch_info.port_id =
962 BNXT_PF(bp) ? BNXT_SWITCH_PORT_ID_PF :
963 BNXT_SWITCH_PORT_ID_TRUSTED_VF;
969 * TODO: default_rxconf, default_txconf, rx_desc_lim, and tx_desc_lim
970 * need further investigation.
974 vpool = 64; /* ETH_64_POOLS */
975 vrxq = 128; /* ETH_VMDQ_DCB_NUM_QUEUES */
976 for (i = 0; i < 4; vpool >>= 1, i++) {
977 if (max_vnics > vpool) {
978 for (j = 0; j < 5; vrxq >>= 1, j++) {
979 if (dev_info->max_rx_queues > vrxq) {
985 /* Not enough resources to support VMDq */
989 /* Not enough resources to support VMDq */
993 dev_info->max_vmdq_pools = vpool;
994 dev_info->vmdq_queue_num = vrxq;
996 dev_info->vmdq_pool_base = 0;
997 dev_info->vmdq_queue_base = 0;
1002 /* Configure the device based on the configuration provided */
1003 static int bnxt_dev_configure_op(struct rte_eth_dev *eth_dev)
1005 struct bnxt *bp = eth_dev->data->dev_private;
1006 uint64_t rx_offloads = eth_dev->data->dev_conf.rxmode.offloads;
1009 bp->rx_queues = (void *)eth_dev->data->rx_queues;
1010 bp->tx_queues = (void *)eth_dev->data->tx_queues;
1011 bp->tx_nr_rings = eth_dev->data->nb_tx_queues;
1012 bp->rx_nr_rings = eth_dev->data->nb_rx_queues;
1014 rc = is_bnxt_in_error(bp);
1018 if (BNXT_VF(bp) && (bp->flags & BNXT_FLAG_NEW_RM)) {
1019 rc = bnxt_hwrm_check_vf_rings(bp);
1021 PMD_DRV_LOG(ERR, "HWRM insufficient resources\n");
1025 /* If a resource has already been allocated - in this case
1026 * it is the async completion ring, free it. Reallocate it after
1027 * resource reservation. This will ensure the resource counts
1028 * are calculated correctly.
1031 pthread_mutex_lock(&bp->def_cp_lock);
1033 if (!BNXT_HAS_NQ(bp) && bp->async_cp_ring) {
1034 bnxt_disable_int(bp);
1035 bnxt_free_cp_ring(bp, bp->async_cp_ring);
1038 rc = bnxt_hwrm_func_reserve_vf_resc(bp, false);
1040 PMD_DRV_LOG(ERR, "HWRM resource alloc fail:%x\n", rc);
1041 pthread_mutex_unlock(&bp->def_cp_lock);
1045 if (!BNXT_HAS_NQ(bp) && bp->async_cp_ring) {
1046 rc = bnxt_alloc_async_cp_ring(bp);
1048 pthread_mutex_unlock(&bp->def_cp_lock);
1051 bnxt_enable_int(bp);
1054 pthread_mutex_unlock(&bp->def_cp_lock);
1056 /* legacy driver needs to get updated values */
1057 rc = bnxt_hwrm_func_qcaps(bp);
1059 PMD_DRV_LOG(ERR, "hwrm func qcaps fail:%d\n", rc);
1064 /* Inherit new configurations */
1065 if (eth_dev->data->nb_rx_queues > bp->max_rx_rings ||
1066 eth_dev->data->nb_tx_queues > bp->max_tx_rings ||
1067 eth_dev->data->nb_rx_queues + eth_dev->data->nb_tx_queues
1068 + BNXT_NUM_ASYNC_CPR(bp) > bp->max_cp_rings ||
1069 eth_dev->data->nb_rx_queues + eth_dev->data->nb_tx_queues >
1071 goto resource_error;
1073 if (BNXT_HAS_RING_GRPS(bp) &&
1074 (uint32_t)(eth_dev->data->nb_rx_queues) > bp->max_ring_grps)
1075 goto resource_error;
1077 if (!(eth_dev->data->dev_conf.rxmode.mq_mode & ETH_MQ_RX_RSS) &&
1078 bp->max_vnics < eth_dev->data->nb_rx_queues)
1079 goto resource_error;
1081 bp->rx_cp_nr_rings = bp->rx_nr_rings;
1082 bp->tx_cp_nr_rings = bp->tx_nr_rings;
1084 if (eth_dev->data->dev_conf.rxmode.mq_mode & ETH_MQ_RX_RSS_FLAG)
1085 rx_offloads |= DEV_RX_OFFLOAD_RSS_HASH;
1086 eth_dev->data->dev_conf.rxmode.offloads = rx_offloads;
1088 if (rx_offloads & DEV_RX_OFFLOAD_JUMBO_FRAME) {
1089 eth_dev->data->mtu =
1090 eth_dev->data->dev_conf.rxmode.max_rx_pkt_len -
1091 RTE_ETHER_HDR_LEN - RTE_ETHER_CRC_LEN - VLAN_TAG_SIZE *
1093 bnxt_mtu_set_op(eth_dev, eth_dev->data->mtu);
1099 "Insufficient resources to support requested config\n");
1101 "Num Queues Requested: Tx %d, Rx %d\n",
1102 eth_dev->data->nb_tx_queues,
1103 eth_dev->data->nb_rx_queues);
1105 "MAX: TxQ %d, RxQ %d, CQ %d Stat %d, Grp %d, Vnic %d\n",
1106 bp->max_tx_rings, bp->max_rx_rings, bp->max_cp_rings,
1107 bp->max_stat_ctx, bp->max_ring_grps, bp->max_vnics);
1111 void bnxt_print_link_info(struct rte_eth_dev *eth_dev)
1113 struct rte_eth_link *link = ð_dev->data->dev_link;
1115 if (link->link_status)
1116 PMD_DRV_LOG(INFO, "Port %d Link Up - speed %u Mbps - %s\n",
1117 eth_dev->data->port_id,
1118 (uint32_t)link->link_speed,
1119 (link->link_duplex == ETH_LINK_FULL_DUPLEX) ?
1120 ("full-duplex") : ("half-duplex\n"));
1122 PMD_DRV_LOG(INFO, "Port %d Link Down\n",
1123 eth_dev->data->port_id);
1127 * Determine whether the current configuration requires support for scattered
1128 * receive; return 1 if scattered receive is required and 0 if not.
1130 static int bnxt_scattered_rx(struct rte_eth_dev *eth_dev)
1135 if (eth_dev->data->dev_conf.rxmode.offloads & DEV_RX_OFFLOAD_SCATTER)
1138 for (i = 0; i < eth_dev->data->nb_rx_queues; i++) {
1139 struct bnxt_rx_queue *rxq = eth_dev->data->rx_queues[i];
1141 buf_size = (uint16_t)(rte_pktmbuf_data_room_size(rxq->mb_pool) -
1142 RTE_PKTMBUF_HEADROOM);
1143 if (eth_dev->data->dev_conf.rxmode.max_rx_pkt_len > buf_size)
1149 static eth_rx_burst_t
1150 bnxt_receive_function(struct rte_eth_dev *eth_dev)
1152 struct bnxt *bp = eth_dev->data->dev_private;
1154 #if defined(RTE_ARCH_X86) || defined(RTE_ARCH_ARM64)
1155 #ifndef RTE_LIBRTE_IEEE1588
1157 * Vector mode receive can be enabled only if scatter rx is not
1158 * in use and rx offloads are limited to VLAN stripping and
1161 if (!eth_dev->data->scattered_rx &&
1162 !(eth_dev->data->dev_conf.rxmode.offloads &
1163 ~(DEV_RX_OFFLOAD_VLAN_STRIP |
1164 DEV_RX_OFFLOAD_KEEP_CRC |
1165 DEV_RX_OFFLOAD_JUMBO_FRAME |
1166 DEV_RX_OFFLOAD_IPV4_CKSUM |
1167 DEV_RX_OFFLOAD_UDP_CKSUM |
1168 DEV_RX_OFFLOAD_TCP_CKSUM |
1169 DEV_RX_OFFLOAD_OUTER_IPV4_CKSUM |
1170 DEV_RX_OFFLOAD_RSS_HASH |
1171 DEV_RX_OFFLOAD_VLAN_FILTER)) &&
1172 !BNXT_TRUFLOW_EN(bp) && BNXT_NUM_ASYNC_CPR(bp)) {
1173 PMD_DRV_LOG(INFO, "Using vector mode receive for port %d\n",
1174 eth_dev->data->port_id);
1175 bp->flags |= BNXT_FLAG_RX_VECTOR_PKT_MODE;
1176 return bnxt_recv_pkts_vec;
1178 PMD_DRV_LOG(INFO, "Vector mode receive disabled for port %d\n",
1179 eth_dev->data->port_id);
1181 "Port %d scatter: %d rx offload: %" PRIX64 "\n",
1182 eth_dev->data->port_id,
1183 eth_dev->data->scattered_rx,
1184 eth_dev->data->dev_conf.rxmode.offloads);
1187 bp->flags &= ~BNXT_FLAG_RX_VECTOR_PKT_MODE;
1188 return bnxt_recv_pkts;
1191 static eth_tx_burst_t
1192 bnxt_transmit_function(__rte_unused struct rte_eth_dev *eth_dev)
1194 #if defined(RTE_ARCH_X86) || defined(RTE_ARCH_ARM64)
1195 #ifndef RTE_LIBRTE_IEEE1588
1196 uint64_t offloads = eth_dev->data->dev_conf.txmode.offloads;
1197 struct bnxt *bp = eth_dev->data->dev_private;
1200 * Vector mode transmit can be enabled only if not using scatter rx
1203 if (!eth_dev->data->scattered_rx &&
1204 !(offloads & ~DEV_TX_OFFLOAD_MBUF_FAST_FREE) &&
1205 !BNXT_TRUFLOW_EN(bp)) {
1206 PMD_DRV_LOG(INFO, "Using vector mode transmit for port %d\n",
1207 eth_dev->data->port_id);
1208 return bnxt_xmit_pkts_vec;
1210 PMD_DRV_LOG(INFO, "Vector mode transmit disabled for port %d\n",
1211 eth_dev->data->port_id);
1213 "Port %d scatter: %d tx offload: %" PRIX64 "\n",
1214 eth_dev->data->port_id,
1215 eth_dev->data->scattered_rx,
1219 return bnxt_xmit_pkts;
1222 static int bnxt_handle_if_change_status(struct bnxt *bp)
1226 /* Since fw has undergone a reset and lost all contexts,
1227 * set fatal flag to not issue hwrm during cleanup
1229 bp->flags |= BNXT_FLAG_FATAL_ERROR;
1230 bnxt_uninit_resources(bp, true);
1232 /* clear fatal flag so that re-init happens */
1233 bp->flags &= ~BNXT_FLAG_FATAL_ERROR;
1234 rc = bnxt_init_resources(bp, true);
1236 bp->flags &= ~BNXT_FLAG_IF_CHANGE_HOT_FW_RESET_DONE;
1241 static int bnxt_dev_start_op(struct rte_eth_dev *eth_dev)
1243 struct bnxt *bp = eth_dev->data->dev_private;
1244 uint64_t rx_offloads = eth_dev->data->dev_conf.rxmode.offloads;
1246 int rc, retry_cnt = BNXT_IF_CHANGE_RETRY_COUNT;
1248 if (!eth_dev->data->nb_tx_queues || !eth_dev->data->nb_rx_queues) {
1249 PMD_DRV_LOG(ERR, "Queues are not configured yet!\n");
1253 if (bp->rx_cp_nr_rings > RTE_ETHDEV_QUEUE_STAT_CNTRS) {
1255 "RxQ cnt %d > CONFIG_RTE_ETHDEV_QUEUE_STAT_CNTRS %d\n",
1256 bp->rx_cp_nr_rings, RTE_ETHDEV_QUEUE_STAT_CNTRS);
1260 rc = bnxt_hwrm_if_change(bp, true);
1261 if (rc == 0 || rc != -EAGAIN)
1264 rte_delay_ms(BNXT_IF_CHANGE_RETRY_INTERVAL);
1265 } while (retry_cnt--);
1270 if (bp->flags & BNXT_FLAG_IF_CHANGE_HOT_FW_RESET_DONE) {
1271 rc = bnxt_handle_if_change_status(bp);
1276 bnxt_enable_int(bp);
1278 rc = bnxt_init_chip(bp);
1282 eth_dev->data->scattered_rx = bnxt_scattered_rx(eth_dev);
1283 eth_dev->data->dev_started = 1;
1285 bnxt_link_update_op(eth_dev, 1);
1287 if (rx_offloads & DEV_RX_OFFLOAD_VLAN_FILTER)
1288 vlan_mask |= ETH_VLAN_FILTER_MASK;
1289 if (rx_offloads & DEV_RX_OFFLOAD_VLAN_STRIP)
1290 vlan_mask |= ETH_VLAN_STRIP_MASK;
1291 rc = bnxt_vlan_offload_set_op(eth_dev, vlan_mask);
1295 /* Initialize bnxt ULP port details */
1296 rc = bnxt_ulp_port_init(bp);
1300 eth_dev->rx_pkt_burst = bnxt_receive_function(eth_dev);
1301 eth_dev->tx_pkt_burst = bnxt_transmit_function(eth_dev);
1303 bnxt_schedule_fw_health_check(bp);
1308 bnxt_shutdown_nic(bp);
1309 bnxt_free_tx_mbufs(bp);
1310 bnxt_free_rx_mbufs(bp);
1311 bnxt_hwrm_if_change(bp, false);
1312 eth_dev->data->dev_started = 0;
1316 static int bnxt_dev_set_link_up_op(struct rte_eth_dev *eth_dev)
1318 struct bnxt *bp = eth_dev->data->dev_private;
1321 if (!bp->link_info->link_up)
1322 rc = bnxt_set_hwrm_link_config(bp, true);
1324 eth_dev->data->dev_link.link_status = 1;
1326 bnxt_print_link_info(eth_dev);
1330 static int bnxt_dev_set_link_down_op(struct rte_eth_dev *eth_dev)
1332 struct bnxt *bp = eth_dev->data->dev_private;
1334 eth_dev->data->dev_link.link_status = 0;
1335 bnxt_set_hwrm_link_config(bp, false);
1336 bp->link_info->link_up = 0;
1341 static void bnxt_free_switch_domain(struct bnxt *bp)
1343 if (bp->switch_domain_id)
1344 rte_eth_switch_domain_free(bp->switch_domain_id);
1347 /* Unload the driver, release resources */
1348 static void bnxt_dev_stop_op(struct rte_eth_dev *eth_dev)
1350 struct bnxt *bp = eth_dev->data->dev_private;
1351 struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev);
1352 struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
1353 struct rte_eth_link link;
1355 eth_dev->data->dev_started = 0;
1356 eth_dev->data->scattered_rx = 0;
1358 /* Prevent crashes when queues are still in use */
1359 eth_dev->rx_pkt_burst = &bnxt_dummy_recv_pkts;
1360 eth_dev->tx_pkt_burst = &bnxt_dummy_xmit_pkts;
1362 bnxt_disable_int(bp);
1364 /* disable uio/vfio intr/eventfd mapping */
1365 rte_intr_disable(intr_handle);
1367 /* Stop the child representors for this device */
1368 bnxt_rep_stop_all(bp);
1370 /* delete the bnxt ULP port details */
1371 bnxt_ulp_port_deinit(bp);
1373 bnxt_cancel_fw_health_check(bp);
1375 /* Do not bring link down during reset recovery */
1376 if (!is_bnxt_in_error(bp)) {
1377 bnxt_dev_set_link_down_op(eth_dev);
1378 /* Wait for link to be reset */
1379 if (BNXT_SINGLE_PF(bp))
1381 /* clear the recorded link status */
1382 memset(&link, 0, sizeof(link));
1383 rte_eth_linkstatus_set(eth_dev, &link);
1386 /* Clean queue intr-vector mapping */
1387 rte_intr_efd_disable(intr_handle);
1388 if (intr_handle->intr_vec != NULL) {
1389 rte_free(intr_handle->intr_vec);
1390 intr_handle->intr_vec = NULL;
1393 bnxt_hwrm_port_clr_stats(bp);
1394 bnxt_free_tx_mbufs(bp);
1395 bnxt_free_rx_mbufs(bp);
1396 /* Process any remaining notifications in default completion queue */
1397 bnxt_int_handler(eth_dev);
1398 bnxt_shutdown_nic(bp);
1399 bnxt_hwrm_if_change(bp, false);
1401 rte_free(bp->mark_table);
1402 bp->mark_table = NULL;
1404 bp->flags &= ~BNXT_FLAG_RX_VECTOR_PKT_MODE;
1405 bp->rx_cosq_cnt = 0;
1406 /* All filters are deleted on a port stop. */
1407 if (BNXT_FLOW_XSTATS_EN(bp))
1408 bp->flow_stat->flow_count = 0;
1411 static int bnxt_dev_close_op(struct rte_eth_dev *eth_dev)
1413 struct bnxt *bp = eth_dev->data->dev_private;
1415 if (rte_eal_process_type() != RTE_PROC_PRIMARY)
1418 /* cancel the recovery handler before remove dev */
1419 rte_eal_alarm_cancel(bnxt_dev_reset_and_resume, (void *)bp);
1420 rte_eal_alarm_cancel(bnxt_dev_recover, (void *)bp);
1421 bnxt_cancel_fc_thread(bp);
1423 if (eth_dev->data->dev_started)
1424 bnxt_dev_stop_op(eth_dev);
1426 bnxt_free_switch_domain(bp);
1428 bnxt_uninit_resources(bp, false);
1430 bnxt_free_leds_info(bp);
1431 bnxt_free_cos_queues(bp);
1432 bnxt_free_link_info(bp);
1433 bnxt_free_pf_info(bp);
1434 bnxt_free_parent_info(bp);
1436 rte_memzone_free((const struct rte_memzone *)bp->tx_mem_zone);
1437 bp->tx_mem_zone = NULL;
1438 rte_memzone_free((const struct rte_memzone *)bp->rx_mem_zone);
1439 bp->rx_mem_zone = NULL;
1441 bnxt_hwrm_free_vf_info(bp);
1443 rte_free(bp->grp_info);
1444 bp->grp_info = NULL;
1449 static void bnxt_mac_addr_remove_op(struct rte_eth_dev *eth_dev,
1452 struct bnxt *bp = eth_dev->data->dev_private;
1453 uint64_t pool_mask = eth_dev->data->mac_pool_sel[index];
1454 struct bnxt_vnic_info *vnic;
1455 struct bnxt_filter_info *filter, *temp_filter;
1458 if (is_bnxt_in_error(bp))
1462 * Loop through all VNICs from the specified filter flow pools to
1463 * remove the corresponding MAC addr filter
1465 for (i = 0; i < bp->nr_vnics; i++) {
1466 if (!(pool_mask & (1ULL << i)))
1469 vnic = &bp->vnic_info[i];
1470 filter = STAILQ_FIRST(&vnic->filter);
1472 temp_filter = STAILQ_NEXT(filter, next);
1473 if (filter->mac_index == index) {
1474 STAILQ_REMOVE(&vnic->filter, filter,
1475 bnxt_filter_info, next);
1476 bnxt_hwrm_clear_l2_filter(bp, filter);
1477 bnxt_free_filter(bp, filter);
1479 filter = temp_filter;
1484 static int bnxt_add_mac_filter(struct bnxt *bp, struct bnxt_vnic_info *vnic,
1485 struct rte_ether_addr *mac_addr, uint32_t index,
1488 struct bnxt_filter_info *filter;
1491 /* Attach requested MAC address to the new l2_filter */
1492 STAILQ_FOREACH(filter, &vnic->filter, next) {
1493 if (filter->mac_index == index) {
1495 "MAC addr already existed for pool %d\n",
1501 filter = bnxt_alloc_filter(bp);
1503 PMD_DRV_LOG(ERR, "L2 filter alloc failed\n");
1507 /* bnxt_alloc_filter copies default MAC to filter->l2_addr. So,
1508 * if the MAC that's been programmed now is a different one, then,
1509 * copy that addr to filter->l2_addr
1512 memcpy(filter->l2_addr, mac_addr, RTE_ETHER_ADDR_LEN);
1513 filter->flags |= HWRM_CFA_L2_FILTER_ALLOC_INPUT_FLAGS_OUTERMOST;
1515 rc = bnxt_hwrm_set_l2_filter(bp, vnic->fw_vnic_id, filter);
1517 filter->mac_index = index;
1518 if (filter->mac_index == 0)
1519 STAILQ_INSERT_HEAD(&vnic->filter, filter, next);
1521 STAILQ_INSERT_TAIL(&vnic->filter, filter, next);
1523 bnxt_free_filter(bp, filter);
1529 static int bnxt_mac_addr_add_op(struct rte_eth_dev *eth_dev,
1530 struct rte_ether_addr *mac_addr,
1531 uint32_t index, uint32_t pool)
1533 struct bnxt *bp = eth_dev->data->dev_private;
1534 struct bnxt_vnic_info *vnic = &bp->vnic_info[pool];
1537 rc = is_bnxt_in_error(bp);
1541 if (BNXT_VF(bp) & !BNXT_VF_IS_TRUSTED(bp)) {
1542 PMD_DRV_LOG(ERR, "Cannot add MAC address to a VF interface\n");
1547 PMD_DRV_LOG(ERR, "VNIC not found for pool %d!\n", pool);
1551 /* Filter settings will get applied when port is started */
1552 if (!eth_dev->data->dev_started)
1555 rc = bnxt_add_mac_filter(bp, vnic, mac_addr, index, pool);
1560 int bnxt_link_update_op(struct rte_eth_dev *eth_dev, int wait_to_complete)
1563 struct bnxt *bp = eth_dev->data->dev_private;
1564 struct rte_eth_link new;
1565 int cnt = wait_to_complete ? BNXT_MAX_LINK_WAIT_CNT :
1566 BNXT_MIN_LINK_WAIT_CNT;
1568 rc = is_bnxt_in_error(bp);
1572 memset(&new, 0, sizeof(new));
1574 /* Retrieve link info from hardware */
1575 rc = bnxt_get_hwrm_link_config(bp, &new);
1577 new.link_speed = ETH_LINK_SPEED_100M;
1578 new.link_duplex = ETH_LINK_FULL_DUPLEX;
1580 "Failed to retrieve link rc = 0x%x!\n", rc);
1584 if (!wait_to_complete || new.link_status)
1587 rte_delay_ms(BNXT_LINK_WAIT_INTERVAL);
1590 /* Only single function PF can bring phy down.
1591 * When port is stopped, report link down for VF/MH/NPAR functions.
1593 if (!BNXT_SINGLE_PF(bp) && !eth_dev->data->dev_started)
1594 memset(&new, 0, sizeof(new));
1597 /* Timed out or success */
1598 if (new.link_status != eth_dev->data->dev_link.link_status ||
1599 new.link_speed != eth_dev->data->dev_link.link_speed) {
1600 rte_eth_linkstatus_set(eth_dev, &new);
1602 rte_eth_dev_callback_process(eth_dev,
1603 RTE_ETH_EVENT_INTR_LSC,
1606 bnxt_print_link_info(eth_dev);
1612 static int bnxt_promiscuous_enable_op(struct rte_eth_dev *eth_dev)
1614 struct bnxt *bp = eth_dev->data->dev_private;
1615 struct bnxt_vnic_info *vnic;
1619 rc = is_bnxt_in_error(bp);
1623 /* Filter settings will get applied when port is started */
1624 if (!eth_dev->data->dev_started)
1627 if (bp->vnic_info == NULL)
1630 vnic = BNXT_GET_DEFAULT_VNIC(bp);
1632 old_flags = vnic->flags;
1633 vnic->flags |= BNXT_VNIC_INFO_PROMISC;
1634 rc = bnxt_hwrm_cfa_l2_set_rx_mask(bp, vnic, 0, NULL);
1636 vnic->flags = old_flags;
1641 static int bnxt_promiscuous_disable_op(struct rte_eth_dev *eth_dev)
1643 struct bnxt *bp = eth_dev->data->dev_private;
1644 struct bnxt_vnic_info *vnic;
1648 rc = is_bnxt_in_error(bp);
1652 /* Filter settings will get applied when port is started */
1653 if (!eth_dev->data->dev_started)
1656 if (bp->vnic_info == NULL)
1659 vnic = BNXT_GET_DEFAULT_VNIC(bp);
1661 old_flags = vnic->flags;
1662 vnic->flags &= ~BNXT_VNIC_INFO_PROMISC;
1663 rc = bnxt_hwrm_cfa_l2_set_rx_mask(bp, vnic, 0, NULL);
1665 vnic->flags = old_flags;
1670 static int bnxt_allmulticast_enable_op(struct rte_eth_dev *eth_dev)
1672 struct bnxt *bp = eth_dev->data->dev_private;
1673 struct bnxt_vnic_info *vnic;
1677 rc = is_bnxt_in_error(bp);
1681 /* Filter settings will get applied when port is started */
1682 if (!eth_dev->data->dev_started)
1685 if (bp->vnic_info == NULL)
1688 vnic = BNXT_GET_DEFAULT_VNIC(bp);
1690 old_flags = vnic->flags;
1691 vnic->flags |= BNXT_VNIC_INFO_ALLMULTI;
1692 rc = bnxt_hwrm_cfa_l2_set_rx_mask(bp, vnic, 0, NULL);
1694 vnic->flags = old_flags;
1699 static int bnxt_allmulticast_disable_op(struct rte_eth_dev *eth_dev)
1701 struct bnxt *bp = eth_dev->data->dev_private;
1702 struct bnxt_vnic_info *vnic;
1706 rc = is_bnxt_in_error(bp);
1710 /* Filter settings will get applied when port is started */
1711 if (!eth_dev->data->dev_started)
1714 if (bp->vnic_info == NULL)
1717 vnic = BNXT_GET_DEFAULT_VNIC(bp);
1719 old_flags = vnic->flags;
1720 vnic->flags &= ~BNXT_VNIC_INFO_ALLMULTI;
1721 rc = bnxt_hwrm_cfa_l2_set_rx_mask(bp, vnic, 0, NULL);
1723 vnic->flags = old_flags;
1728 /* Return bnxt_rx_queue pointer corresponding to a given rxq. */
1729 static struct bnxt_rx_queue *bnxt_qid_to_rxq(struct bnxt *bp, uint16_t qid)
1731 if (qid >= bp->rx_nr_rings)
1734 return bp->eth_dev->data->rx_queues[qid];
1737 /* Return rxq corresponding to a given rss table ring/group ID. */
1738 static uint16_t bnxt_rss_to_qid(struct bnxt *bp, uint16_t fwr)
1740 struct bnxt_rx_queue *rxq;
1743 if (!BNXT_HAS_RING_GRPS(bp)) {
1744 for (i = 0; i < bp->rx_nr_rings; i++) {
1745 rxq = bp->eth_dev->data->rx_queues[i];
1746 if (rxq->rx_ring->rx_ring_struct->fw_ring_id == fwr)
1750 for (i = 0; i < bp->rx_nr_rings; i++) {
1751 if (bp->grp_info[i].fw_grp_id == fwr)
1756 return INVALID_HW_RING_ID;
1759 static int bnxt_reta_update_op(struct rte_eth_dev *eth_dev,
1760 struct rte_eth_rss_reta_entry64 *reta_conf,
1763 struct bnxt *bp = eth_dev->data->dev_private;
1764 struct rte_eth_conf *dev_conf = &bp->eth_dev->data->dev_conf;
1765 struct bnxt_vnic_info *vnic = BNXT_GET_DEFAULT_VNIC(bp);
1766 uint16_t tbl_size = bnxt_rss_hash_tbl_size(bp);
1770 rc = is_bnxt_in_error(bp);
1774 if (!vnic->rss_table)
1777 if (!(dev_conf->rxmode.mq_mode & ETH_MQ_RX_RSS_FLAG))
1780 if (reta_size != tbl_size) {
1781 PMD_DRV_LOG(ERR, "The configured hash table lookup size "
1782 "(%d) must equal the size supported by the hardware "
1783 "(%d)\n", reta_size, tbl_size);
1787 for (i = 0; i < reta_size; i++) {
1788 struct bnxt_rx_queue *rxq;
1790 idx = i / RTE_RETA_GROUP_SIZE;
1791 sft = i % RTE_RETA_GROUP_SIZE;
1793 if (!(reta_conf[idx].mask & (1ULL << sft)))
1796 rxq = bnxt_qid_to_rxq(bp, reta_conf[idx].reta[sft]);
1798 PMD_DRV_LOG(ERR, "Invalid ring in reta_conf.\n");
1802 if (BNXT_CHIP_THOR(bp)) {
1803 vnic->rss_table[i * 2] =
1804 rxq->rx_ring->rx_ring_struct->fw_ring_id;
1805 vnic->rss_table[i * 2 + 1] =
1806 rxq->cp_ring->cp_ring_struct->fw_ring_id;
1808 vnic->rss_table[i] =
1809 vnic->fw_grp_ids[reta_conf[idx].reta[sft]];
1813 bnxt_hwrm_vnic_rss_cfg(bp, vnic);
1817 static int bnxt_reta_query_op(struct rte_eth_dev *eth_dev,
1818 struct rte_eth_rss_reta_entry64 *reta_conf,
1821 struct bnxt *bp = eth_dev->data->dev_private;
1822 struct bnxt_vnic_info *vnic = BNXT_GET_DEFAULT_VNIC(bp);
1823 uint16_t tbl_size = bnxt_rss_hash_tbl_size(bp);
1824 uint16_t idx, sft, i;
1827 rc = is_bnxt_in_error(bp);
1831 /* Retrieve from the default VNIC */
1834 if (!vnic->rss_table)
1837 if (reta_size != tbl_size) {
1838 PMD_DRV_LOG(ERR, "The configured hash table lookup size "
1839 "(%d) must equal the size supported by the hardware "
1840 "(%d)\n", reta_size, tbl_size);
1844 for (idx = 0, i = 0; i < reta_size; i++) {
1845 idx = i / RTE_RETA_GROUP_SIZE;
1846 sft = i % RTE_RETA_GROUP_SIZE;
1848 if (reta_conf[idx].mask & (1ULL << sft)) {
1851 if (BNXT_CHIP_THOR(bp))
1852 qid = bnxt_rss_to_qid(bp,
1853 vnic->rss_table[i * 2]);
1855 qid = bnxt_rss_to_qid(bp, vnic->rss_table[i]);
1857 if (qid == INVALID_HW_RING_ID) {
1858 PMD_DRV_LOG(ERR, "Inv. entry in rss table.\n");
1861 reta_conf[idx].reta[sft] = qid;
1868 static int bnxt_rss_hash_update_op(struct rte_eth_dev *eth_dev,
1869 struct rte_eth_rss_conf *rss_conf)
1871 struct bnxt *bp = eth_dev->data->dev_private;
1872 struct rte_eth_conf *dev_conf = &bp->eth_dev->data->dev_conf;
1873 struct bnxt_vnic_info *vnic;
1876 rc = is_bnxt_in_error(bp);
1881 * If RSS enablement were different than dev_configure,
1882 * then return -EINVAL
1884 if (dev_conf->rxmode.mq_mode & ETH_MQ_RX_RSS_FLAG) {
1885 if (!rss_conf->rss_hf)
1886 PMD_DRV_LOG(ERR, "Hash type NONE\n");
1888 if (rss_conf->rss_hf & BNXT_ETH_RSS_SUPPORT)
1892 bp->flags |= BNXT_FLAG_UPDATE_HASH;
1893 memcpy(ð_dev->data->dev_conf.rx_adv_conf.rss_conf,
1897 /* Update the default RSS VNIC(s) */
1898 vnic = BNXT_GET_DEFAULT_VNIC(bp);
1899 vnic->hash_type = bnxt_rte_to_hwrm_hash_types(rss_conf->rss_hf);
1901 bnxt_rte_to_hwrm_hash_level(bp, rss_conf->rss_hf,
1902 ETH_RSS_LEVEL(rss_conf->rss_hf));
1905 * If hashkey is not specified, use the previously configured
1908 if (!rss_conf->rss_key)
1911 if (rss_conf->rss_key_len != HW_HASH_KEY_SIZE) {
1913 "Invalid hashkey length, should be 16 bytes\n");
1916 memcpy(vnic->rss_hash_key, rss_conf->rss_key, rss_conf->rss_key_len);
1919 bnxt_hwrm_vnic_rss_cfg(bp, vnic);
1923 static int bnxt_rss_hash_conf_get_op(struct rte_eth_dev *eth_dev,
1924 struct rte_eth_rss_conf *rss_conf)
1926 struct bnxt *bp = eth_dev->data->dev_private;
1927 struct bnxt_vnic_info *vnic = BNXT_GET_DEFAULT_VNIC(bp);
1929 uint32_t hash_types;
1931 rc = is_bnxt_in_error(bp);
1935 /* RSS configuration is the same for all VNICs */
1936 if (vnic && vnic->rss_hash_key) {
1937 if (rss_conf->rss_key) {
1938 len = rss_conf->rss_key_len <= HW_HASH_KEY_SIZE ?
1939 rss_conf->rss_key_len : HW_HASH_KEY_SIZE;
1940 memcpy(rss_conf->rss_key, vnic->rss_hash_key, len);
1943 hash_types = vnic->hash_type;
1944 rss_conf->rss_hf = 0;
1945 if (hash_types & HWRM_VNIC_RSS_CFG_INPUT_HASH_TYPE_IPV4) {
1946 rss_conf->rss_hf |= ETH_RSS_IPV4;
1947 hash_types &= ~HWRM_VNIC_RSS_CFG_INPUT_HASH_TYPE_IPV4;
1949 if (hash_types & HWRM_VNIC_RSS_CFG_INPUT_HASH_TYPE_TCP_IPV4) {
1950 rss_conf->rss_hf |= ETH_RSS_NONFRAG_IPV4_TCP;
1952 ~HWRM_VNIC_RSS_CFG_INPUT_HASH_TYPE_TCP_IPV4;
1954 if (hash_types & HWRM_VNIC_RSS_CFG_INPUT_HASH_TYPE_UDP_IPV4) {
1955 rss_conf->rss_hf |= ETH_RSS_NONFRAG_IPV4_UDP;
1957 ~HWRM_VNIC_RSS_CFG_INPUT_HASH_TYPE_UDP_IPV4;
1959 if (hash_types & HWRM_VNIC_RSS_CFG_INPUT_HASH_TYPE_IPV6) {
1960 rss_conf->rss_hf |= ETH_RSS_IPV6;
1961 hash_types &= ~HWRM_VNIC_RSS_CFG_INPUT_HASH_TYPE_IPV6;
1963 if (hash_types & HWRM_VNIC_RSS_CFG_INPUT_HASH_TYPE_TCP_IPV6) {
1964 rss_conf->rss_hf |= ETH_RSS_NONFRAG_IPV6_TCP;
1966 ~HWRM_VNIC_RSS_CFG_INPUT_HASH_TYPE_TCP_IPV6;
1968 if (hash_types & HWRM_VNIC_RSS_CFG_INPUT_HASH_TYPE_UDP_IPV6) {
1969 rss_conf->rss_hf |= ETH_RSS_NONFRAG_IPV6_UDP;
1971 ~HWRM_VNIC_RSS_CFG_INPUT_HASH_TYPE_UDP_IPV6;
1975 bnxt_hwrm_to_rte_rss_level(bp, vnic->hash_mode);
1979 "Unknown RSS config from firmware (%08x), RSS disabled",
1984 rss_conf->rss_hf = 0;
1989 static int bnxt_flow_ctrl_get_op(struct rte_eth_dev *dev,
1990 struct rte_eth_fc_conf *fc_conf)
1992 struct bnxt *bp = dev->data->dev_private;
1993 struct rte_eth_link link_info;
1996 rc = is_bnxt_in_error(bp);
2000 rc = bnxt_get_hwrm_link_config(bp, &link_info);
2004 memset(fc_conf, 0, sizeof(*fc_conf));
2005 if (bp->link_info->auto_pause)
2006 fc_conf->autoneg = 1;
2007 switch (bp->link_info->pause) {
2009 fc_conf->mode = RTE_FC_NONE;
2011 case HWRM_PORT_PHY_QCFG_OUTPUT_PAUSE_TX:
2012 fc_conf->mode = RTE_FC_TX_PAUSE;
2014 case HWRM_PORT_PHY_QCFG_OUTPUT_PAUSE_RX:
2015 fc_conf->mode = RTE_FC_RX_PAUSE;
2017 case (HWRM_PORT_PHY_QCFG_OUTPUT_PAUSE_TX |
2018 HWRM_PORT_PHY_QCFG_OUTPUT_PAUSE_RX):
2019 fc_conf->mode = RTE_FC_FULL;
2025 static int bnxt_flow_ctrl_set_op(struct rte_eth_dev *dev,
2026 struct rte_eth_fc_conf *fc_conf)
2028 struct bnxt *bp = dev->data->dev_private;
2031 rc = is_bnxt_in_error(bp);
2035 if (!BNXT_SINGLE_PF(bp) || BNXT_VF(bp)) {
2036 PMD_DRV_LOG(ERR, "Flow Control Settings cannot be modified\n");
2040 switch (fc_conf->mode) {
2042 bp->link_info->auto_pause = 0;
2043 bp->link_info->force_pause = 0;
2045 case RTE_FC_RX_PAUSE:
2046 if (fc_conf->autoneg) {
2047 bp->link_info->auto_pause =
2048 HWRM_PORT_PHY_CFG_INPUT_AUTO_PAUSE_RX;
2049 bp->link_info->force_pause = 0;
2051 bp->link_info->auto_pause = 0;
2052 bp->link_info->force_pause =
2053 HWRM_PORT_PHY_CFG_INPUT_FORCE_PAUSE_RX;
2056 case RTE_FC_TX_PAUSE:
2057 if (fc_conf->autoneg) {
2058 bp->link_info->auto_pause =
2059 HWRM_PORT_PHY_CFG_INPUT_AUTO_PAUSE_TX;
2060 bp->link_info->force_pause = 0;
2062 bp->link_info->auto_pause = 0;
2063 bp->link_info->force_pause =
2064 HWRM_PORT_PHY_CFG_INPUT_FORCE_PAUSE_TX;
2068 if (fc_conf->autoneg) {
2069 bp->link_info->auto_pause =
2070 HWRM_PORT_PHY_CFG_INPUT_AUTO_PAUSE_TX |
2071 HWRM_PORT_PHY_CFG_INPUT_AUTO_PAUSE_RX;
2072 bp->link_info->force_pause = 0;
2074 bp->link_info->auto_pause = 0;
2075 bp->link_info->force_pause =
2076 HWRM_PORT_PHY_CFG_INPUT_FORCE_PAUSE_TX |
2077 HWRM_PORT_PHY_CFG_INPUT_FORCE_PAUSE_RX;
2081 return bnxt_set_hwrm_link_config(bp, true);
2084 /* Add UDP tunneling port */
2086 bnxt_udp_tunnel_port_add_op(struct rte_eth_dev *eth_dev,
2087 struct rte_eth_udp_tunnel *udp_tunnel)
2089 struct bnxt *bp = eth_dev->data->dev_private;
2090 uint16_t tunnel_type = 0;
2093 rc = is_bnxt_in_error(bp);
2097 switch (udp_tunnel->prot_type) {
2098 case RTE_TUNNEL_TYPE_VXLAN:
2099 if (bp->vxlan_port_cnt) {
2100 PMD_DRV_LOG(ERR, "Tunnel Port %d already programmed\n",
2101 udp_tunnel->udp_port);
2102 if (bp->vxlan_port != udp_tunnel->udp_port) {
2103 PMD_DRV_LOG(ERR, "Only one port allowed\n");
2106 bp->vxlan_port_cnt++;
2110 HWRM_TUNNEL_DST_PORT_ALLOC_INPUT_TUNNEL_TYPE_VXLAN;
2111 bp->vxlan_port_cnt++;
2113 case RTE_TUNNEL_TYPE_GENEVE:
2114 if (bp->geneve_port_cnt) {
2115 PMD_DRV_LOG(ERR, "Tunnel Port %d already programmed\n",
2116 udp_tunnel->udp_port);
2117 if (bp->geneve_port != udp_tunnel->udp_port) {
2118 PMD_DRV_LOG(ERR, "Only one port allowed\n");
2121 bp->geneve_port_cnt++;
2125 HWRM_TUNNEL_DST_PORT_ALLOC_INPUT_TUNNEL_TYPE_GENEVE;
2126 bp->geneve_port_cnt++;
2129 PMD_DRV_LOG(ERR, "Tunnel type is not supported\n");
2132 rc = bnxt_hwrm_tunnel_dst_port_alloc(bp, udp_tunnel->udp_port,
2138 bnxt_udp_tunnel_port_del_op(struct rte_eth_dev *eth_dev,
2139 struct rte_eth_udp_tunnel *udp_tunnel)
2141 struct bnxt *bp = eth_dev->data->dev_private;
2142 uint16_t tunnel_type = 0;
2146 rc = is_bnxt_in_error(bp);
2150 switch (udp_tunnel->prot_type) {
2151 case RTE_TUNNEL_TYPE_VXLAN:
2152 if (!bp->vxlan_port_cnt) {
2153 PMD_DRV_LOG(ERR, "No Tunnel port configured yet\n");
2156 if (bp->vxlan_port != udp_tunnel->udp_port) {
2157 PMD_DRV_LOG(ERR, "Req Port: %d. Configured port: %d\n",
2158 udp_tunnel->udp_port, bp->vxlan_port);
2161 if (--bp->vxlan_port_cnt)
2165 HWRM_TUNNEL_DST_PORT_FREE_INPUT_TUNNEL_TYPE_VXLAN;
2166 port = bp->vxlan_fw_dst_port_id;
2168 case RTE_TUNNEL_TYPE_GENEVE:
2169 if (!bp->geneve_port_cnt) {
2170 PMD_DRV_LOG(ERR, "No Tunnel port configured yet\n");
2173 if (bp->geneve_port != udp_tunnel->udp_port) {
2174 PMD_DRV_LOG(ERR, "Req Port: %d. Configured port: %d\n",
2175 udp_tunnel->udp_port, bp->geneve_port);
2178 if (--bp->geneve_port_cnt)
2182 HWRM_TUNNEL_DST_PORT_FREE_INPUT_TUNNEL_TYPE_GENEVE;
2183 port = bp->geneve_fw_dst_port_id;
2186 PMD_DRV_LOG(ERR, "Tunnel type is not supported\n");
2190 rc = bnxt_hwrm_tunnel_dst_port_free(bp, port, tunnel_type);
2194 static int bnxt_del_vlan_filter(struct bnxt *bp, uint16_t vlan_id)
2196 struct bnxt_filter_info *filter;
2197 struct bnxt_vnic_info *vnic;
2199 uint32_t chk = HWRM_CFA_L2_FILTER_ALLOC_INPUT_ENABLES_L2_IVLAN;
2201 vnic = BNXT_GET_DEFAULT_VNIC(bp);
2202 filter = STAILQ_FIRST(&vnic->filter);
2204 /* Search for this matching MAC+VLAN filter */
2205 if (bnxt_vlan_filter_exists(bp, filter, chk, vlan_id)) {
2206 /* Delete the filter */
2207 rc = bnxt_hwrm_clear_l2_filter(bp, filter);
2210 STAILQ_REMOVE(&vnic->filter, filter,
2211 bnxt_filter_info, next);
2212 bnxt_free_filter(bp, filter);
2214 "Deleted vlan filter for %d\n",
2218 filter = STAILQ_NEXT(filter, next);
2223 static int bnxt_add_vlan_filter(struct bnxt *bp, uint16_t vlan_id)
2225 struct bnxt_filter_info *filter;
2226 struct bnxt_vnic_info *vnic;
2228 uint32_t en = HWRM_CFA_L2_FILTER_ALLOC_INPUT_ENABLES_L2_IVLAN |
2229 HWRM_CFA_L2_FILTER_ALLOC_INPUT_ENABLES_L2_IVLAN_MASK;
2230 uint32_t chk = HWRM_CFA_L2_FILTER_ALLOC_INPUT_ENABLES_L2_IVLAN;
2232 /* Implementation notes on the use of VNIC in this command:
2234 * By default, these filters belong to default vnic for the function.
2235 * Once these filters are set up, only destination VNIC can be modified.
2236 * If the destination VNIC is not specified in this command,
2237 * then the HWRM shall only create an l2 context id.
2240 vnic = BNXT_GET_DEFAULT_VNIC(bp);
2241 filter = STAILQ_FIRST(&vnic->filter);
2242 /* Check if the VLAN has already been added */
2244 if (bnxt_vlan_filter_exists(bp, filter, chk, vlan_id))
2247 filter = STAILQ_NEXT(filter, next);
2250 /* No match found. Alloc a fresh filter and issue the L2_FILTER_ALLOC
2251 * command to create MAC+VLAN filter with the right flags, enables set.
2253 filter = bnxt_alloc_filter(bp);
2256 "MAC/VLAN filter alloc failed\n");
2259 /* MAC + VLAN ID filter */
2260 /* If l2_ivlan == 0 and l2_ivlan_mask != 0, only
2261 * untagged packets are received
2263 * If l2_ivlan != 0 and l2_ivlan_mask != 0, untagged
2264 * packets and only the programmed vlan's packets are received
2266 filter->l2_ivlan = vlan_id;
2267 filter->l2_ivlan_mask = 0x0FFF;
2268 filter->enables |= en;
2269 filter->flags |= HWRM_CFA_L2_FILTER_ALLOC_INPUT_FLAGS_OUTERMOST;
2271 rc = bnxt_hwrm_set_l2_filter(bp, vnic->fw_vnic_id, filter);
2273 /* Free the newly allocated filter as we were
2274 * not able to create the filter in hardware.
2276 bnxt_free_filter(bp, filter);
2280 filter->mac_index = 0;
2281 /* Add this new filter to the list */
2283 STAILQ_INSERT_HEAD(&vnic->filter, filter, next);
2285 STAILQ_INSERT_TAIL(&vnic->filter, filter, next);
2288 "Added Vlan filter for %d\n", vlan_id);
2292 static int bnxt_vlan_filter_set_op(struct rte_eth_dev *eth_dev,
2293 uint16_t vlan_id, int on)
2295 struct bnxt *bp = eth_dev->data->dev_private;
2298 rc = is_bnxt_in_error(bp);
2302 if (!eth_dev->data->dev_started) {
2303 PMD_DRV_LOG(ERR, "port must be started before setting vlan\n");
2307 /* These operations apply to ALL existing MAC/VLAN filters */
2309 return bnxt_add_vlan_filter(bp, vlan_id);
2311 return bnxt_del_vlan_filter(bp, vlan_id);
2314 static int bnxt_del_dflt_mac_filter(struct bnxt *bp,
2315 struct bnxt_vnic_info *vnic)
2317 struct bnxt_filter_info *filter;
2320 filter = STAILQ_FIRST(&vnic->filter);
2322 if (filter->mac_index == 0 &&
2323 !memcmp(filter->l2_addr, bp->mac_addr,
2324 RTE_ETHER_ADDR_LEN)) {
2325 rc = bnxt_hwrm_clear_l2_filter(bp, filter);
2327 STAILQ_REMOVE(&vnic->filter, filter,
2328 bnxt_filter_info, next);
2329 bnxt_free_filter(bp, filter);
2333 filter = STAILQ_NEXT(filter, next);
2339 bnxt_config_vlan_hw_filter(struct bnxt *bp, uint64_t rx_offloads)
2341 struct bnxt_vnic_info *vnic;
2345 vnic = BNXT_GET_DEFAULT_VNIC(bp);
2346 if (!(rx_offloads & DEV_RX_OFFLOAD_VLAN_FILTER)) {
2347 /* Remove any VLAN filters programmed */
2348 for (i = 0; i < RTE_ETHER_MAX_VLAN_ID; i++)
2349 bnxt_del_vlan_filter(bp, i);
2351 rc = bnxt_add_mac_filter(bp, vnic, NULL, 0, 0);
2355 /* Default filter will allow packets that match the
2356 * dest mac. So, it has to be deleted, otherwise, we
2357 * will endup receiving vlan packets for which the
2358 * filter is not programmed, when hw-vlan-filter
2359 * configuration is ON
2361 bnxt_del_dflt_mac_filter(bp, vnic);
2362 /* This filter will allow only untagged packets */
2363 bnxt_add_vlan_filter(bp, 0);
2365 PMD_DRV_LOG(DEBUG, "VLAN Filtering: %d\n",
2366 !!(rx_offloads & DEV_RX_OFFLOAD_VLAN_FILTER));
2371 static int bnxt_free_one_vnic(struct bnxt *bp, uint16_t vnic_id)
2373 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
2377 /* Destroy vnic filters and vnic */
2378 if (bp->eth_dev->data->dev_conf.rxmode.offloads &
2379 DEV_RX_OFFLOAD_VLAN_FILTER) {
2380 for (i = 0; i < RTE_ETHER_MAX_VLAN_ID; i++)
2381 bnxt_del_vlan_filter(bp, i);
2383 bnxt_del_dflt_mac_filter(bp, vnic);
2385 rc = bnxt_hwrm_vnic_free(bp, vnic);
2389 rte_free(vnic->fw_grp_ids);
2390 vnic->fw_grp_ids = NULL;
2392 vnic->rx_queue_cnt = 0;
2398 bnxt_config_vlan_hw_stripping(struct bnxt *bp, uint64_t rx_offloads)
2400 struct bnxt_vnic_info *vnic = BNXT_GET_DEFAULT_VNIC(bp);
2403 /* Destroy, recreate and reconfigure the default vnic */
2404 rc = bnxt_free_one_vnic(bp, 0);
2408 /* default vnic 0 */
2409 rc = bnxt_setup_one_vnic(bp, 0);
2413 if (bp->eth_dev->data->dev_conf.rxmode.offloads &
2414 DEV_RX_OFFLOAD_VLAN_FILTER) {
2415 rc = bnxt_add_vlan_filter(bp, 0);
2418 rc = bnxt_restore_vlan_filters(bp);
2422 rc = bnxt_add_mac_filter(bp, vnic, NULL, 0, 0);
2427 rc = bnxt_hwrm_cfa_l2_set_rx_mask(bp, vnic, 0, NULL);
2431 PMD_DRV_LOG(DEBUG, "VLAN Strip Offload: %d\n",
2432 !!(rx_offloads & DEV_RX_OFFLOAD_VLAN_STRIP));
2438 bnxt_vlan_offload_set_op(struct rte_eth_dev *dev, int mask)
2440 uint64_t rx_offloads = dev->data->dev_conf.rxmode.offloads;
2441 struct bnxt *bp = dev->data->dev_private;
2444 rc = is_bnxt_in_error(bp);
2448 /* Filter settings will get applied when port is started */
2449 if (!dev->data->dev_started)
2452 if (mask & ETH_VLAN_FILTER_MASK) {
2453 /* Enable or disable VLAN filtering */
2454 rc = bnxt_config_vlan_hw_filter(bp, rx_offloads);
2459 if (mask & ETH_VLAN_STRIP_MASK) {
2460 /* Enable or disable VLAN stripping */
2461 rc = bnxt_config_vlan_hw_stripping(bp, rx_offloads);
2466 if (mask & ETH_VLAN_EXTEND_MASK) {
2467 if (rx_offloads & DEV_RX_OFFLOAD_VLAN_EXTEND)
2468 PMD_DRV_LOG(DEBUG, "Extend VLAN supported\n");
2470 PMD_DRV_LOG(INFO, "Extend VLAN unsupported\n");
2477 bnxt_vlan_tpid_set_op(struct rte_eth_dev *dev, enum rte_vlan_type vlan_type,
2480 struct bnxt *bp = dev->data->dev_private;
2481 int qinq = dev->data->dev_conf.rxmode.offloads &
2482 DEV_RX_OFFLOAD_VLAN_EXTEND;
2484 if (vlan_type != ETH_VLAN_TYPE_INNER &&
2485 vlan_type != ETH_VLAN_TYPE_OUTER) {
2487 "Unsupported vlan type.");
2492 "QinQ not enabled. Needs to be ON as we can "
2493 "accelerate only outer vlan\n");
2497 if (vlan_type == ETH_VLAN_TYPE_OUTER) {
2499 case RTE_ETHER_TYPE_QINQ:
2501 TX_BD_LONG_CFA_META_VLAN_TPID_TPID88A8;
2503 case RTE_ETHER_TYPE_VLAN:
2505 TX_BD_LONG_CFA_META_VLAN_TPID_TPID8100;
2507 case RTE_ETHER_TYPE_QINQ1:
2509 TX_BD_LONG_CFA_META_VLAN_TPID_TPID9100;
2511 case RTE_ETHER_TYPE_QINQ2:
2513 TX_BD_LONG_CFA_META_VLAN_TPID_TPID9200;
2515 case RTE_ETHER_TYPE_QINQ3:
2517 TX_BD_LONG_CFA_META_VLAN_TPID_TPID9300;
2520 PMD_DRV_LOG(ERR, "Invalid TPID: %x\n", tpid);
2523 bp->outer_tpid_bd |= tpid;
2524 PMD_DRV_LOG(INFO, "outer_tpid_bd = %x\n", bp->outer_tpid_bd);
2525 } else if (vlan_type == ETH_VLAN_TYPE_INNER) {
2527 "Can accelerate only outer vlan in QinQ\n");
2535 bnxt_set_default_mac_addr_op(struct rte_eth_dev *dev,
2536 struct rte_ether_addr *addr)
2538 struct bnxt *bp = dev->data->dev_private;
2539 /* Default Filter is tied to VNIC 0 */
2540 struct bnxt_vnic_info *vnic = BNXT_GET_DEFAULT_VNIC(bp);
2543 rc = is_bnxt_in_error(bp);
2547 if (BNXT_VF(bp) && !BNXT_VF_IS_TRUSTED(bp))
2550 if (rte_is_zero_ether_addr(addr))
2553 /* Filter settings will get applied when port is started */
2554 if (!dev->data->dev_started)
2557 /* Check if the requested MAC is already added */
2558 if (memcmp(addr, bp->mac_addr, RTE_ETHER_ADDR_LEN) == 0)
2561 /* Destroy filter and re-create it */
2562 bnxt_del_dflt_mac_filter(bp, vnic);
2564 memcpy(bp->mac_addr, addr, RTE_ETHER_ADDR_LEN);
2565 if (dev->data->dev_conf.rxmode.offloads & DEV_RX_OFFLOAD_VLAN_FILTER) {
2566 /* This filter will allow only untagged packets */
2567 rc = bnxt_add_vlan_filter(bp, 0);
2569 rc = bnxt_add_mac_filter(bp, vnic, addr, 0, 0);
2572 PMD_DRV_LOG(DEBUG, "Set MAC addr\n");
2577 bnxt_dev_set_mc_addr_list_op(struct rte_eth_dev *eth_dev,
2578 struct rte_ether_addr *mc_addr_set,
2579 uint32_t nb_mc_addr)
2581 struct bnxt *bp = eth_dev->data->dev_private;
2582 char *mc_addr_list = (char *)mc_addr_set;
2583 struct bnxt_vnic_info *vnic;
2584 uint32_t off = 0, i = 0;
2587 rc = is_bnxt_in_error(bp);
2591 vnic = BNXT_GET_DEFAULT_VNIC(bp);
2593 if (nb_mc_addr > BNXT_MAX_MC_ADDRS) {
2594 vnic->flags |= BNXT_VNIC_INFO_ALLMULTI;
2598 /* TODO Check for Duplicate mcast addresses */
2599 vnic->flags &= ~BNXT_VNIC_INFO_ALLMULTI;
2600 for (i = 0; i < nb_mc_addr; i++) {
2601 memcpy(vnic->mc_list + off, &mc_addr_list[i],
2602 RTE_ETHER_ADDR_LEN);
2603 off += RTE_ETHER_ADDR_LEN;
2606 vnic->mc_addr_cnt = i;
2607 if (vnic->mc_addr_cnt)
2608 vnic->flags |= BNXT_VNIC_INFO_MCAST;
2610 vnic->flags &= ~BNXT_VNIC_INFO_MCAST;
2613 return bnxt_hwrm_cfa_l2_set_rx_mask(bp, vnic, 0, NULL);
2617 bnxt_fw_version_get(struct rte_eth_dev *dev, char *fw_version, size_t fw_size)
2619 struct bnxt *bp = dev->data->dev_private;
2620 uint8_t fw_major = (bp->fw_ver >> 24) & 0xff;
2621 uint8_t fw_minor = (bp->fw_ver >> 16) & 0xff;
2622 uint8_t fw_updt = (bp->fw_ver >> 8) & 0xff;
2623 uint8_t fw_rsvd = bp->fw_ver & 0xff;
2626 ret = snprintf(fw_version, fw_size, "%d.%d.%d.%d",
2627 fw_major, fw_minor, fw_updt, fw_rsvd);
2629 ret += 1; /* add the size of '\0' */
2630 if (fw_size < (uint32_t)ret)
2637 bnxt_rxq_info_get_op(struct rte_eth_dev *dev, uint16_t queue_id,
2638 struct rte_eth_rxq_info *qinfo)
2640 struct bnxt *bp = dev->data->dev_private;
2641 struct bnxt_rx_queue *rxq;
2643 if (is_bnxt_in_error(bp))
2646 rxq = dev->data->rx_queues[queue_id];
2648 qinfo->mp = rxq->mb_pool;
2649 qinfo->scattered_rx = dev->data->scattered_rx;
2650 qinfo->nb_desc = rxq->nb_rx_desc;
2652 qinfo->conf.rx_free_thresh = rxq->rx_free_thresh;
2653 qinfo->conf.rx_drop_en = rxq->drop_en;
2654 qinfo->conf.rx_deferred_start = rxq->rx_deferred_start;
2655 qinfo->conf.offloads = dev->data->dev_conf.rxmode.offloads;
2659 bnxt_txq_info_get_op(struct rte_eth_dev *dev, uint16_t queue_id,
2660 struct rte_eth_txq_info *qinfo)
2662 struct bnxt *bp = dev->data->dev_private;
2663 struct bnxt_tx_queue *txq;
2665 if (is_bnxt_in_error(bp))
2668 txq = dev->data->tx_queues[queue_id];
2670 qinfo->nb_desc = txq->nb_tx_desc;
2672 qinfo->conf.tx_thresh.pthresh = txq->pthresh;
2673 qinfo->conf.tx_thresh.hthresh = txq->hthresh;
2674 qinfo->conf.tx_thresh.wthresh = txq->wthresh;
2676 qinfo->conf.tx_free_thresh = txq->tx_free_thresh;
2677 qinfo->conf.tx_rs_thresh = 0;
2678 qinfo->conf.tx_deferred_start = txq->tx_deferred_start;
2679 qinfo->conf.offloads = txq->offloads;
2682 static const struct {
2683 eth_rx_burst_t pkt_burst;
2685 } bnxt_rx_burst_info[] = {
2686 {bnxt_recv_pkts, "Scalar"},
2687 #if defined(RTE_ARCH_X86)
2688 {bnxt_recv_pkts_vec, "Vector SSE"},
2689 #elif defined(RTE_ARCH_ARM64)
2690 {bnxt_recv_pkts_vec, "Vector Neon"},
2695 bnxt_rx_burst_mode_get(struct rte_eth_dev *dev, __rte_unused uint16_t queue_id,
2696 struct rte_eth_burst_mode *mode)
2698 eth_rx_burst_t pkt_burst = dev->rx_pkt_burst;
2701 for (i = 0; i < RTE_DIM(bnxt_rx_burst_info); i++) {
2702 if (pkt_burst == bnxt_rx_burst_info[i].pkt_burst) {
2703 snprintf(mode->info, sizeof(mode->info), "%s",
2704 bnxt_rx_burst_info[i].info);
2712 static const struct {
2713 eth_tx_burst_t pkt_burst;
2715 } bnxt_tx_burst_info[] = {
2716 {bnxt_xmit_pkts, "Scalar"},
2717 #if defined(RTE_ARCH_X86)
2718 {bnxt_xmit_pkts_vec, "Vector SSE"},
2719 #elif defined(RTE_ARCH_ARM64)
2720 {bnxt_xmit_pkts_vec, "Vector Neon"},
2725 bnxt_tx_burst_mode_get(struct rte_eth_dev *dev, __rte_unused uint16_t queue_id,
2726 struct rte_eth_burst_mode *mode)
2728 eth_tx_burst_t pkt_burst = dev->tx_pkt_burst;
2731 for (i = 0; i < RTE_DIM(bnxt_tx_burst_info); i++) {
2732 if (pkt_burst == bnxt_tx_burst_info[i].pkt_burst) {
2733 snprintf(mode->info, sizeof(mode->info), "%s",
2734 bnxt_tx_burst_info[i].info);
2742 int bnxt_mtu_set_op(struct rte_eth_dev *eth_dev, uint16_t new_mtu)
2744 struct bnxt *bp = eth_dev->data->dev_private;
2745 uint32_t new_pkt_size;
2749 rc = is_bnxt_in_error(bp);
2753 /* Exit if receive queues are not configured yet */
2754 if (!eth_dev->data->nb_rx_queues)
2757 new_pkt_size = new_mtu + RTE_ETHER_HDR_LEN + RTE_ETHER_CRC_LEN +
2758 VLAN_TAG_SIZE * BNXT_NUM_VLANS;
2761 * Disallow any MTU change that would require scattered receive support
2762 * if it is not already enabled.
2764 if (eth_dev->data->dev_started &&
2765 !eth_dev->data->scattered_rx &&
2767 eth_dev->data->min_rx_buf_size - RTE_PKTMBUF_HEADROOM)) {
2769 "MTU change would require scattered rx support. ");
2770 PMD_DRV_LOG(ERR, "Stop port before changing MTU.\n");
2774 if (new_mtu > RTE_ETHER_MTU) {
2775 bp->flags |= BNXT_FLAG_JUMBO;
2776 bp->eth_dev->data->dev_conf.rxmode.offloads |=
2777 DEV_RX_OFFLOAD_JUMBO_FRAME;
2779 bp->eth_dev->data->dev_conf.rxmode.offloads &=
2780 ~DEV_RX_OFFLOAD_JUMBO_FRAME;
2781 bp->flags &= ~BNXT_FLAG_JUMBO;
2784 /* Is there a change in mtu setting? */
2785 if (eth_dev->data->dev_conf.rxmode.max_rx_pkt_len == new_pkt_size)
2788 for (i = 0; i < bp->nr_vnics; i++) {
2789 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
2792 vnic->mru = BNXT_VNIC_MRU(new_mtu);
2793 rc = bnxt_hwrm_vnic_cfg(bp, vnic);
2797 size = rte_pktmbuf_data_room_size(bp->rx_queues[0]->mb_pool);
2798 size -= RTE_PKTMBUF_HEADROOM;
2800 if (size < new_mtu) {
2801 rc = bnxt_hwrm_vnic_plcmode_cfg(bp, vnic);
2808 eth_dev->data->dev_conf.rxmode.max_rx_pkt_len = new_pkt_size;
2810 PMD_DRV_LOG(INFO, "New MTU is %d\n", new_mtu);
2816 bnxt_vlan_pvid_set_op(struct rte_eth_dev *dev, uint16_t pvid, int on)
2818 struct bnxt *bp = dev->data->dev_private;
2819 uint16_t vlan = bp->vlan;
2822 rc = is_bnxt_in_error(bp);
2826 if (!BNXT_SINGLE_PF(bp) || BNXT_VF(bp)) {
2828 "PVID cannot be modified for this function\n");
2831 bp->vlan = on ? pvid : 0;
2833 rc = bnxt_hwrm_set_default_vlan(bp, 0, 0);
2840 bnxt_dev_led_on_op(struct rte_eth_dev *dev)
2842 struct bnxt *bp = dev->data->dev_private;
2845 rc = is_bnxt_in_error(bp);
2849 return bnxt_hwrm_port_led_cfg(bp, true);
2853 bnxt_dev_led_off_op(struct rte_eth_dev *dev)
2855 struct bnxt *bp = dev->data->dev_private;
2858 rc = is_bnxt_in_error(bp);
2862 return bnxt_hwrm_port_led_cfg(bp, false);
2866 bnxt_rx_queue_count_op(struct rte_eth_dev *dev, uint16_t rx_queue_id)
2868 struct bnxt *bp = (struct bnxt *)dev->data->dev_private;
2869 uint32_t desc = 0, raw_cons = 0, cons;
2870 struct bnxt_cp_ring_info *cpr;
2871 struct bnxt_rx_queue *rxq;
2872 struct rx_pkt_cmpl *rxcmp;
2875 rc = is_bnxt_in_error(bp);
2879 rxq = dev->data->rx_queues[rx_queue_id];
2881 raw_cons = cpr->cp_raw_cons;
2884 cons = RING_CMP(cpr->cp_ring_struct, raw_cons);
2885 rte_prefetch0(&cpr->cp_desc_ring[cons]);
2886 rxcmp = (struct rx_pkt_cmpl *)&cpr->cp_desc_ring[cons];
2888 if (!CMP_VALID(rxcmp, raw_cons, cpr->cp_ring_struct)) {
2900 bnxt_rx_descriptor_status_op(void *rx_queue, uint16_t offset)
2902 struct bnxt_rx_queue *rxq = (struct bnxt_rx_queue *)rx_queue;
2903 struct bnxt_rx_ring_info *rxr;
2904 struct bnxt_cp_ring_info *cpr;
2905 struct rte_mbuf *rx_buf;
2906 struct rx_pkt_cmpl *rxcmp;
2907 uint32_t cons, cp_cons;
2913 rc = is_bnxt_in_error(rxq->bp);
2920 if (offset >= rxq->nb_rx_desc)
2923 cons = RING_CMP(cpr->cp_ring_struct, offset);
2924 cp_cons = cpr->cp_raw_cons;
2925 rxcmp = (struct rx_pkt_cmpl *)&cpr->cp_desc_ring[cons];
2927 if (cons > cp_cons) {
2928 if (CMPL_VALID(rxcmp, cpr->valid))
2929 return RTE_ETH_RX_DESC_DONE;
2931 if (CMPL_VALID(rxcmp, !cpr->valid))
2932 return RTE_ETH_RX_DESC_DONE;
2934 rx_buf = rxr->rx_buf_ring[cons];
2935 if (rx_buf == NULL || rx_buf == &rxq->fake_mbuf)
2936 return RTE_ETH_RX_DESC_UNAVAIL;
2939 return RTE_ETH_RX_DESC_AVAIL;
2943 bnxt_tx_descriptor_status_op(void *tx_queue, uint16_t offset)
2945 struct bnxt_tx_queue *txq = (struct bnxt_tx_queue *)tx_queue;
2946 struct bnxt_tx_ring_info *txr;
2947 struct bnxt_cp_ring_info *cpr;
2948 struct bnxt_sw_tx_bd *tx_buf;
2949 struct tx_pkt_cmpl *txcmp;
2950 uint32_t cons, cp_cons;
2956 rc = is_bnxt_in_error(txq->bp);
2963 if (offset >= txq->nb_tx_desc)
2966 cons = RING_CMP(cpr->cp_ring_struct, offset);
2967 txcmp = (struct tx_pkt_cmpl *)&cpr->cp_desc_ring[cons];
2968 cp_cons = cpr->cp_raw_cons;
2970 if (cons > cp_cons) {
2971 if (CMPL_VALID(txcmp, cpr->valid))
2972 return RTE_ETH_TX_DESC_UNAVAIL;
2974 if (CMPL_VALID(txcmp, !cpr->valid))
2975 return RTE_ETH_TX_DESC_UNAVAIL;
2977 tx_buf = &txr->tx_buf_ring[cons];
2978 if (tx_buf->mbuf == NULL)
2979 return RTE_ETH_TX_DESC_DONE;
2981 return RTE_ETH_TX_DESC_FULL;
2984 static struct bnxt_filter_info *
2985 bnxt_match_and_validate_ether_filter(struct bnxt *bp,
2986 struct rte_eth_ethertype_filter *efilter,
2987 struct bnxt_vnic_info *vnic0,
2988 struct bnxt_vnic_info *vnic,
2991 struct bnxt_filter_info *mfilter = NULL;
2995 if (efilter->ether_type == RTE_ETHER_TYPE_IPV4 ||
2996 efilter->ether_type == RTE_ETHER_TYPE_IPV6) {
2997 PMD_DRV_LOG(ERR, "invalid ether_type(0x%04x) in"
2998 " ethertype filter.", efilter->ether_type);
3002 if (efilter->queue >= bp->rx_nr_rings) {
3003 PMD_DRV_LOG(ERR, "Invalid queue %d\n", efilter->queue);
3008 vnic0 = BNXT_GET_DEFAULT_VNIC(bp);
3009 vnic = &bp->vnic_info[efilter->queue];
3011 PMD_DRV_LOG(ERR, "Invalid queue %d\n", efilter->queue);
3016 if (efilter->flags & RTE_ETHTYPE_FLAGS_DROP) {
3017 STAILQ_FOREACH(mfilter, &vnic0->filter, next) {
3018 if ((!memcmp(efilter->mac_addr.addr_bytes,
3019 mfilter->l2_addr, RTE_ETHER_ADDR_LEN) &&
3021 HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_FLAGS_DROP &&
3022 mfilter->ethertype == efilter->ether_type)) {
3028 STAILQ_FOREACH(mfilter, &vnic->filter, next)
3029 if ((!memcmp(efilter->mac_addr.addr_bytes,
3030 mfilter->l2_addr, RTE_ETHER_ADDR_LEN) &&
3031 mfilter->ethertype == efilter->ether_type &&
3033 HWRM_CFA_L2_FILTER_CFG_INPUT_FLAGS_PATH_RX)) {
3047 bnxt_ethertype_filter(struct rte_eth_dev *dev,
3048 enum rte_filter_op filter_op,
3051 struct bnxt *bp = dev->data->dev_private;
3052 struct rte_eth_ethertype_filter *efilter =
3053 (struct rte_eth_ethertype_filter *)arg;
3054 struct bnxt_filter_info *bfilter, *filter1;
3055 struct bnxt_vnic_info *vnic, *vnic0;
3058 if (filter_op == RTE_ETH_FILTER_NOP)
3062 PMD_DRV_LOG(ERR, "arg shouldn't be NULL for operation %u.",
3067 vnic0 = BNXT_GET_DEFAULT_VNIC(bp);
3068 vnic = &bp->vnic_info[efilter->queue];
3070 switch (filter_op) {
3071 case RTE_ETH_FILTER_ADD:
3072 bnxt_match_and_validate_ether_filter(bp, efilter,
3077 bfilter = bnxt_get_unused_filter(bp);
3078 if (bfilter == NULL) {
3080 "Not enough resources for a new filter.\n");
3083 bfilter->filter_type = HWRM_CFA_NTUPLE_FILTER;
3084 memcpy(bfilter->l2_addr, efilter->mac_addr.addr_bytes,
3085 RTE_ETHER_ADDR_LEN);
3086 memcpy(bfilter->dst_macaddr, efilter->mac_addr.addr_bytes,
3087 RTE_ETHER_ADDR_LEN);
3088 bfilter->enables |= NTUPLE_FLTR_ALLOC_INPUT_EN_DST_MACADDR;
3089 bfilter->ethertype = efilter->ether_type;
3090 bfilter->enables |= NTUPLE_FLTR_ALLOC_INPUT_EN_ETHERTYPE;
3092 filter1 = bnxt_get_l2_filter(bp, bfilter, vnic0);
3093 if (filter1 == NULL) {
3098 HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_ENABLES_L2_FILTER_ID;
3099 bfilter->fw_l2_filter_id = filter1->fw_l2_filter_id;
3101 bfilter->dst_id = vnic->fw_vnic_id;
3103 if (efilter->flags & RTE_ETHTYPE_FLAGS_DROP) {
3105 HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_FLAGS_DROP;
3108 ret = bnxt_hwrm_set_ntuple_filter(bp, bfilter->dst_id, bfilter);
3111 STAILQ_INSERT_TAIL(&vnic->filter, bfilter, next);
3113 case RTE_ETH_FILTER_DELETE:
3114 filter1 = bnxt_match_and_validate_ether_filter(bp, efilter,
3116 if (ret == -EEXIST) {
3117 ret = bnxt_hwrm_clear_ntuple_filter(bp, filter1);
3119 STAILQ_REMOVE(&vnic->filter, filter1, bnxt_filter_info,
3121 bnxt_free_filter(bp, filter1);
3122 } else if (ret == 0) {
3123 PMD_DRV_LOG(ERR, "No matching filter found\n");
3127 PMD_DRV_LOG(ERR, "unsupported operation %u.", filter_op);
3133 bnxt_free_filter(bp, bfilter);
3139 parse_ntuple_filter(struct bnxt *bp,
3140 struct rte_eth_ntuple_filter *nfilter,
3141 struct bnxt_filter_info *bfilter)
3145 if (nfilter->queue >= bp->rx_nr_rings) {
3146 PMD_DRV_LOG(ERR, "Invalid queue %d\n", nfilter->queue);
3150 switch (nfilter->dst_port_mask) {
3152 bfilter->dst_port_mask = -1;
3153 bfilter->dst_port = nfilter->dst_port;
3154 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_DST_PORT |
3155 NTUPLE_FLTR_ALLOC_INPUT_EN_DST_PORT_MASK;
3158 PMD_DRV_LOG(ERR, "invalid dst_port mask.");
3162 bfilter->ip_addr_type = NTUPLE_FLTR_ALLOC_INPUT_IP_ADDR_TYPE_IPV4;
3163 en |= NTUPLE_FLTR_ALLOC_IN_EN_IP_PROTO;
3165 switch (nfilter->proto_mask) {
3167 if (nfilter->proto == 17) /* IPPROTO_UDP */
3168 bfilter->ip_protocol = 17;
3169 else if (nfilter->proto == 6) /* IPPROTO_TCP */
3170 bfilter->ip_protocol = 6;
3173 en |= NTUPLE_FLTR_ALLOC_IN_EN_IP_PROTO;
3176 PMD_DRV_LOG(ERR, "invalid protocol mask.");
3180 switch (nfilter->dst_ip_mask) {
3182 bfilter->dst_ipaddr_mask[0] = -1;
3183 bfilter->dst_ipaddr[0] = nfilter->dst_ip;
3184 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_DST_IPADDR |
3185 NTUPLE_FLTR_ALLOC_INPUT_EN_DST_IPADDR_MASK;
3188 PMD_DRV_LOG(ERR, "invalid dst_ip mask.");
3192 switch (nfilter->src_ip_mask) {
3194 bfilter->src_ipaddr_mask[0] = -1;
3195 bfilter->src_ipaddr[0] = nfilter->src_ip;
3196 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_SRC_IPADDR |
3197 NTUPLE_FLTR_ALLOC_INPUT_EN_SRC_IPADDR_MASK;
3200 PMD_DRV_LOG(ERR, "invalid src_ip mask.");
3204 switch (nfilter->src_port_mask) {
3206 bfilter->src_port_mask = -1;
3207 bfilter->src_port = nfilter->src_port;
3208 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_SRC_PORT |
3209 NTUPLE_FLTR_ALLOC_INPUT_EN_SRC_PORT_MASK;
3212 PMD_DRV_LOG(ERR, "invalid src_port mask.");
3216 bfilter->enables = en;
3220 static struct bnxt_filter_info*
3221 bnxt_match_ntuple_filter(struct bnxt *bp,
3222 struct bnxt_filter_info *bfilter,
3223 struct bnxt_vnic_info **mvnic)
3225 struct bnxt_filter_info *mfilter = NULL;
3228 for (i = bp->nr_vnics - 1; i >= 0; i--) {
3229 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
3230 STAILQ_FOREACH(mfilter, &vnic->filter, next) {
3231 if (bfilter->src_ipaddr[0] == mfilter->src_ipaddr[0] &&
3232 bfilter->src_ipaddr_mask[0] ==
3233 mfilter->src_ipaddr_mask[0] &&
3234 bfilter->src_port == mfilter->src_port &&
3235 bfilter->src_port_mask == mfilter->src_port_mask &&
3236 bfilter->dst_ipaddr[0] == mfilter->dst_ipaddr[0] &&
3237 bfilter->dst_ipaddr_mask[0] ==
3238 mfilter->dst_ipaddr_mask[0] &&
3239 bfilter->dst_port == mfilter->dst_port &&
3240 bfilter->dst_port_mask == mfilter->dst_port_mask &&
3241 bfilter->flags == mfilter->flags &&
3242 bfilter->enables == mfilter->enables) {
3253 bnxt_cfg_ntuple_filter(struct bnxt *bp,
3254 struct rte_eth_ntuple_filter *nfilter,
3255 enum rte_filter_op filter_op)
3257 struct bnxt_filter_info *bfilter, *mfilter, *filter1;
3258 struct bnxt_vnic_info *vnic, *vnic0, *mvnic;
3261 if (nfilter->flags != RTE_5TUPLE_FLAGS) {
3262 PMD_DRV_LOG(ERR, "only 5tuple is supported.");
3266 if (nfilter->flags & RTE_NTUPLE_FLAGS_TCP_FLAG) {
3267 PMD_DRV_LOG(ERR, "Ntuple filter: TCP flags not supported\n");
3271 bfilter = bnxt_get_unused_filter(bp);
3272 if (bfilter == NULL) {
3274 "Not enough resources for a new filter.\n");
3277 ret = parse_ntuple_filter(bp, nfilter, bfilter);
3281 vnic = &bp->vnic_info[nfilter->queue];
3282 vnic0 = BNXT_GET_DEFAULT_VNIC(bp);
3283 filter1 = STAILQ_FIRST(&vnic0->filter);
3284 if (filter1 == NULL) {
3289 bfilter->dst_id = vnic->fw_vnic_id;
3290 bfilter->fw_l2_filter_id = filter1->fw_l2_filter_id;
3292 HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_ENABLES_L2_FILTER_ID;
3293 bfilter->ethertype = 0x800;
3294 bfilter->enables |= NTUPLE_FLTR_ALLOC_INPUT_EN_ETHERTYPE;
3296 mfilter = bnxt_match_ntuple_filter(bp, bfilter, &mvnic);
3298 if (mfilter != NULL && filter_op == RTE_ETH_FILTER_ADD &&
3299 bfilter->dst_id == mfilter->dst_id) {
3300 PMD_DRV_LOG(ERR, "filter exists.\n");
3303 } else if (mfilter != NULL && filter_op == RTE_ETH_FILTER_ADD &&
3304 bfilter->dst_id != mfilter->dst_id) {
3305 mfilter->dst_id = vnic->fw_vnic_id;
3306 ret = bnxt_hwrm_set_ntuple_filter(bp, mfilter->dst_id, mfilter);
3307 STAILQ_REMOVE(&mvnic->filter, mfilter, bnxt_filter_info, next);
3308 STAILQ_INSERT_TAIL(&vnic->filter, mfilter, next);
3309 PMD_DRV_LOG(ERR, "filter with matching pattern exists.\n");
3310 PMD_DRV_LOG(ERR, " Updated it to the new destination queue\n");
3313 if (mfilter == NULL && filter_op == RTE_ETH_FILTER_DELETE) {
3314 PMD_DRV_LOG(ERR, "filter doesn't exist.");
3319 if (filter_op == RTE_ETH_FILTER_ADD) {
3320 bfilter->filter_type = HWRM_CFA_NTUPLE_FILTER;
3321 ret = bnxt_hwrm_set_ntuple_filter(bp, bfilter->dst_id, bfilter);
3324 STAILQ_INSERT_TAIL(&vnic->filter, bfilter, next);
3326 if (mfilter == NULL) {
3327 /* This should not happen. But for Coverity! */
3331 ret = bnxt_hwrm_clear_ntuple_filter(bp, mfilter);
3333 STAILQ_REMOVE(&vnic->filter, mfilter, bnxt_filter_info, next);
3334 bnxt_free_filter(bp, mfilter);
3335 bnxt_free_filter(bp, bfilter);
3340 bnxt_free_filter(bp, bfilter);
3345 bnxt_ntuple_filter(struct rte_eth_dev *dev,
3346 enum rte_filter_op filter_op,
3349 struct bnxt *bp = dev->data->dev_private;
3352 if (filter_op == RTE_ETH_FILTER_NOP)
3356 PMD_DRV_LOG(ERR, "arg shouldn't be NULL for operation %u.",
3361 switch (filter_op) {
3362 case RTE_ETH_FILTER_ADD:
3363 ret = bnxt_cfg_ntuple_filter(bp,
3364 (struct rte_eth_ntuple_filter *)arg,
3367 case RTE_ETH_FILTER_DELETE:
3368 ret = bnxt_cfg_ntuple_filter(bp,
3369 (struct rte_eth_ntuple_filter *)arg,
3373 PMD_DRV_LOG(ERR, "unsupported operation %u.", filter_op);
3381 bnxt_parse_fdir_filter(struct bnxt *bp,
3382 struct rte_eth_fdir_filter *fdir,
3383 struct bnxt_filter_info *filter)
3385 enum rte_fdir_mode fdir_mode =
3386 bp->eth_dev->data->dev_conf.fdir_conf.mode;
3387 struct bnxt_vnic_info *vnic0, *vnic;
3388 struct bnxt_filter_info *filter1;
3392 if (fdir_mode == RTE_FDIR_MODE_PERFECT_TUNNEL)
3395 filter->l2_ovlan = fdir->input.flow_ext.vlan_tci;
3396 en |= EM_FLOW_ALLOC_INPUT_EN_OVLAN_VID;
3398 switch (fdir->input.flow_type) {
3399 case RTE_ETH_FLOW_IPV4:
3400 case RTE_ETH_FLOW_NONFRAG_IPV4_OTHER:
3402 filter->src_ipaddr[0] = fdir->input.flow.ip4_flow.src_ip;
3403 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_SRC_IPADDR;
3404 filter->dst_ipaddr[0] = fdir->input.flow.ip4_flow.dst_ip;
3405 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_DST_IPADDR;
3406 filter->ip_protocol = fdir->input.flow.ip4_flow.proto;
3407 en |= NTUPLE_FLTR_ALLOC_IN_EN_IP_PROTO;
3408 filter->ip_addr_type =
3409 NTUPLE_FLTR_ALLOC_INPUT_IP_ADDR_TYPE_IPV4;
3410 filter->src_ipaddr_mask[0] = 0xffffffff;
3411 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_SRC_IPADDR_MASK;
3412 filter->dst_ipaddr_mask[0] = 0xffffffff;
3413 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_DST_IPADDR_MASK;
3414 filter->ethertype = 0x800;
3415 filter->enables |= NTUPLE_FLTR_ALLOC_INPUT_EN_ETHERTYPE;
3417 case RTE_ETH_FLOW_NONFRAG_IPV4_TCP:
3418 filter->src_port = fdir->input.flow.tcp4_flow.src_port;
3419 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_SRC_PORT;
3420 filter->dst_port = fdir->input.flow.tcp4_flow.dst_port;
3421 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_DST_PORT;
3422 filter->dst_port_mask = 0xffff;
3423 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_DST_PORT_MASK;
3424 filter->src_port_mask = 0xffff;
3425 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_SRC_PORT_MASK;
3426 filter->src_ipaddr[0] = fdir->input.flow.tcp4_flow.ip.src_ip;
3427 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_SRC_IPADDR;
3428 filter->dst_ipaddr[0] = fdir->input.flow.tcp4_flow.ip.dst_ip;
3429 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_DST_IPADDR;
3430 filter->ip_protocol = 6;
3431 en |= NTUPLE_FLTR_ALLOC_IN_EN_IP_PROTO;
3432 filter->ip_addr_type =
3433 NTUPLE_FLTR_ALLOC_INPUT_IP_ADDR_TYPE_IPV4;
3434 filter->src_ipaddr_mask[0] = 0xffffffff;
3435 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_SRC_IPADDR_MASK;
3436 filter->dst_ipaddr_mask[0] = 0xffffffff;
3437 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_DST_IPADDR_MASK;
3438 filter->ethertype = 0x800;
3439 filter->enables |= NTUPLE_FLTR_ALLOC_INPUT_EN_ETHERTYPE;
3441 case RTE_ETH_FLOW_NONFRAG_IPV4_UDP:
3442 filter->src_port = fdir->input.flow.udp4_flow.src_port;
3443 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_SRC_PORT;
3444 filter->dst_port = fdir->input.flow.udp4_flow.dst_port;
3445 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_DST_PORT;
3446 filter->dst_port_mask = 0xffff;
3447 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_DST_PORT_MASK;
3448 filter->src_port_mask = 0xffff;
3449 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_SRC_PORT_MASK;
3450 filter->src_ipaddr[0] = fdir->input.flow.udp4_flow.ip.src_ip;
3451 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_SRC_IPADDR;
3452 filter->dst_ipaddr[0] = fdir->input.flow.udp4_flow.ip.dst_ip;
3453 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_DST_IPADDR;
3454 filter->ip_protocol = 17;
3455 en |= NTUPLE_FLTR_ALLOC_IN_EN_IP_PROTO;
3456 filter->ip_addr_type =
3457 NTUPLE_FLTR_ALLOC_INPUT_IP_ADDR_TYPE_IPV4;
3458 filter->src_ipaddr_mask[0] = 0xffffffff;
3459 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_SRC_IPADDR_MASK;
3460 filter->dst_ipaddr_mask[0] = 0xffffffff;
3461 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_DST_IPADDR_MASK;
3462 filter->ethertype = 0x800;
3463 filter->enables |= NTUPLE_FLTR_ALLOC_INPUT_EN_ETHERTYPE;
3465 case RTE_ETH_FLOW_IPV6:
3466 case RTE_ETH_FLOW_NONFRAG_IPV6_OTHER:
3468 filter->ip_addr_type =
3469 NTUPLE_FLTR_ALLOC_INPUT_IP_ADDR_TYPE_IPV6;
3470 filter->ip_protocol = fdir->input.flow.ipv6_flow.proto;
3471 en |= NTUPLE_FLTR_ALLOC_IN_EN_IP_PROTO;
3472 rte_memcpy(filter->src_ipaddr,
3473 fdir->input.flow.ipv6_flow.src_ip, 16);
3474 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_SRC_IPADDR;
3475 rte_memcpy(filter->dst_ipaddr,
3476 fdir->input.flow.ipv6_flow.dst_ip, 16);
3477 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_DST_IPADDR;
3478 memset(filter->dst_ipaddr_mask, 0xff, 16);
3479 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_DST_IPADDR_MASK;
3480 memset(filter->src_ipaddr_mask, 0xff, 16);
3481 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_SRC_IPADDR_MASK;
3482 filter->ethertype = 0x86dd;
3483 filter->enables |= NTUPLE_FLTR_ALLOC_INPUT_EN_ETHERTYPE;
3485 case RTE_ETH_FLOW_NONFRAG_IPV6_TCP:
3486 filter->src_port = fdir->input.flow.tcp6_flow.src_port;
3487 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_SRC_PORT;
3488 filter->dst_port = fdir->input.flow.tcp6_flow.dst_port;
3489 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_DST_PORT;
3490 filter->dst_port_mask = 0xffff;
3491 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_DST_PORT_MASK;
3492 filter->src_port_mask = 0xffff;
3493 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_SRC_PORT_MASK;
3494 filter->ip_addr_type =
3495 NTUPLE_FLTR_ALLOC_INPUT_IP_ADDR_TYPE_IPV6;
3496 filter->ip_protocol = fdir->input.flow.tcp6_flow.ip.proto;
3497 en |= NTUPLE_FLTR_ALLOC_IN_EN_IP_PROTO;
3498 rte_memcpy(filter->src_ipaddr,
3499 fdir->input.flow.tcp6_flow.ip.src_ip, 16);
3500 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_SRC_IPADDR;
3501 rte_memcpy(filter->dst_ipaddr,
3502 fdir->input.flow.tcp6_flow.ip.dst_ip, 16);
3503 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_DST_IPADDR;
3504 memset(filter->dst_ipaddr_mask, 0xff, 16);
3505 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_DST_IPADDR_MASK;
3506 memset(filter->src_ipaddr_mask, 0xff, 16);
3507 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_SRC_IPADDR_MASK;
3508 filter->ethertype = 0x86dd;
3509 filter->enables |= NTUPLE_FLTR_ALLOC_INPUT_EN_ETHERTYPE;
3511 case RTE_ETH_FLOW_NONFRAG_IPV6_UDP:
3512 filter->src_port = fdir->input.flow.udp6_flow.src_port;
3513 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_SRC_PORT;
3514 filter->dst_port = fdir->input.flow.udp6_flow.dst_port;
3515 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_DST_PORT;
3516 filter->dst_port_mask = 0xffff;
3517 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_DST_PORT_MASK;
3518 filter->src_port_mask = 0xffff;
3519 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_SRC_PORT_MASK;
3520 filter->ip_addr_type =
3521 NTUPLE_FLTR_ALLOC_INPUT_IP_ADDR_TYPE_IPV6;
3522 filter->ip_protocol = fdir->input.flow.udp6_flow.ip.proto;
3523 en |= NTUPLE_FLTR_ALLOC_IN_EN_IP_PROTO;
3524 rte_memcpy(filter->src_ipaddr,
3525 fdir->input.flow.udp6_flow.ip.src_ip, 16);
3526 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_SRC_IPADDR;
3527 rte_memcpy(filter->dst_ipaddr,
3528 fdir->input.flow.udp6_flow.ip.dst_ip, 16);
3529 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_DST_IPADDR;
3530 memset(filter->dst_ipaddr_mask, 0xff, 16);
3531 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_DST_IPADDR_MASK;
3532 memset(filter->src_ipaddr_mask, 0xff, 16);
3533 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_SRC_IPADDR_MASK;
3534 filter->ethertype = 0x86dd;
3535 filter->enables |= NTUPLE_FLTR_ALLOC_INPUT_EN_ETHERTYPE;
3537 case RTE_ETH_FLOW_L2_PAYLOAD:
3538 filter->ethertype = fdir->input.flow.l2_flow.ether_type;
3539 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_ETHERTYPE;
3541 case RTE_ETH_FLOW_VXLAN:
3542 if (fdir->action.behavior == RTE_ETH_FDIR_REJECT)
3544 filter->vni = fdir->input.flow.tunnel_flow.tunnel_id;
3545 filter->tunnel_type =
3546 CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_VXLAN;
3547 en |= HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_ENABLES_TUNNEL_TYPE;
3549 case RTE_ETH_FLOW_NVGRE:
3550 if (fdir->action.behavior == RTE_ETH_FDIR_REJECT)
3552 filter->vni = fdir->input.flow.tunnel_flow.tunnel_id;
3553 filter->tunnel_type =
3554 CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_NVGRE;
3555 en |= HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_ENABLES_TUNNEL_TYPE;
3557 case RTE_ETH_FLOW_UNKNOWN:
3558 case RTE_ETH_FLOW_RAW:
3559 case RTE_ETH_FLOW_FRAG_IPV4:
3560 case RTE_ETH_FLOW_NONFRAG_IPV4_SCTP:
3561 case RTE_ETH_FLOW_FRAG_IPV6:
3562 case RTE_ETH_FLOW_NONFRAG_IPV6_SCTP:
3563 case RTE_ETH_FLOW_IPV6_EX:
3564 case RTE_ETH_FLOW_IPV6_TCP_EX:
3565 case RTE_ETH_FLOW_IPV6_UDP_EX:
3566 case RTE_ETH_FLOW_GENEVE:
3572 vnic0 = BNXT_GET_DEFAULT_VNIC(bp);
3573 vnic = &bp->vnic_info[fdir->action.rx_queue];
3575 PMD_DRV_LOG(ERR, "Invalid queue %d\n", fdir->action.rx_queue);
3579 if (fdir_mode == RTE_FDIR_MODE_PERFECT_MAC_VLAN) {
3580 rte_memcpy(filter->dst_macaddr,
3581 fdir->input.flow.mac_vlan_flow.mac_addr.addr_bytes, 6);
3582 en |= NTUPLE_FLTR_ALLOC_INPUT_EN_DST_MACADDR;
3585 if (fdir->action.behavior == RTE_ETH_FDIR_REJECT) {
3586 filter->flags = HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_FLAGS_DROP;
3587 filter1 = STAILQ_FIRST(&vnic0->filter);
3588 //filter1 = bnxt_get_l2_filter(bp, filter, vnic0);
3590 filter->dst_id = vnic->fw_vnic_id;
3591 for (i = 0; i < RTE_ETHER_ADDR_LEN; i++)
3592 if (filter->dst_macaddr[i] == 0x00)
3593 filter1 = STAILQ_FIRST(&vnic0->filter);
3595 filter1 = bnxt_get_l2_filter(bp, filter, vnic);
3598 if (filter1 == NULL)
3601 en |= HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_ENABLES_L2_FILTER_ID;
3602 filter->fw_l2_filter_id = filter1->fw_l2_filter_id;
3604 filter->enables = en;
3609 static struct bnxt_filter_info *
3610 bnxt_match_fdir(struct bnxt *bp, struct bnxt_filter_info *nf,
3611 struct bnxt_vnic_info **mvnic)
3613 struct bnxt_filter_info *mf = NULL;
3616 for (i = bp->nr_vnics - 1; i >= 0; i--) {
3617 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
3619 STAILQ_FOREACH(mf, &vnic->filter, next) {
3620 if (mf->filter_type == nf->filter_type &&
3621 mf->flags == nf->flags &&
3622 mf->src_port == nf->src_port &&
3623 mf->src_port_mask == nf->src_port_mask &&
3624 mf->dst_port == nf->dst_port &&
3625 mf->dst_port_mask == nf->dst_port_mask &&
3626 mf->ip_protocol == nf->ip_protocol &&
3627 mf->ip_addr_type == nf->ip_addr_type &&
3628 mf->ethertype == nf->ethertype &&
3629 mf->vni == nf->vni &&
3630 mf->tunnel_type == nf->tunnel_type &&
3631 mf->l2_ovlan == nf->l2_ovlan &&
3632 mf->l2_ovlan_mask == nf->l2_ovlan_mask &&
3633 mf->l2_ivlan == nf->l2_ivlan &&
3634 mf->l2_ivlan_mask == nf->l2_ivlan_mask &&
3635 !memcmp(mf->l2_addr, nf->l2_addr,
3636 RTE_ETHER_ADDR_LEN) &&
3637 !memcmp(mf->l2_addr_mask, nf->l2_addr_mask,
3638 RTE_ETHER_ADDR_LEN) &&
3639 !memcmp(mf->src_macaddr, nf->src_macaddr,
3640 RTE_ETHER_ADDR_LEN) &&
3641 !memcmp(mf->dst_macaddr, nf->dst_macaddr,
3642 RTE_ETHER_ADDR_LEN) &&
3643 !memcmp(mf->src_ipaddr, nf->src_ipaddr,
3644 sizeof(nf->src_ipaddr)) &&
3645 !memcmp(mf->src_ipaddr_mask, nf->src_ipaddr_mask,
3646 sizeof(nf->src_ipaddr_mask)) &&
3647 !memcmp(mf->dst_ipaddr, nf->dst_ipaddr,
3648 sizeof(nf->dst_ipaddr)) &&
3649 !memcmp(mf->dst_ipaddr_mask, nf->dst_ipaddr_mask,
3650 sizeof(nf->dst_ipaddr_mask))) {
3661 bnxt_fdir_filter(struct rte_eth_dev *dev,
3662 enum rte_filter_op filter_op,
3665 struct bnxt *bp = dev->data->dev_private;
3666 struct rte_eth_fdir_filter *fdir = (struct rte_eth_fdir_filter *)arg;
3667 struct bnxt_filter_info *filter, *match;
3668 struct bnxt_vnic_info *vnic, *mvnic;
3671 if (filter_op == RTE_ETH_FILTER_NOP)
3674 if (arg == NULL && filter_op != RTE_ETH_FILTER_FLUSH)
3677 switch (filter_op) {
3678 case RTE_ETH_FILTER_ADD:
3679 case RTE_ETH_FILTER_DELETE:
3681 filter = bnxt_get_unused_filter(bp);
3682 if (filter == NULL) {
3684 "Not enough resources for a new flow.\n");
3688 ret = bnxt_parse_fdir_filter(bp, fdir, filter);
3691 filter->filter_type = HWRM_CFA_NTUPLE_FILTER;
3693 if (fdir->action.behavior == RTE_ETH_FDIR_REJECT)
3694 vnic = &bp->vnic_info[0];
3696 vnic = &bp->vnic_info[fdir->action.rx_queue];
3698 match = bnxt_match_fdir(bp, filter, &mvnic);
3699 if (match != NULL && filter_op == RTE_ETH_FILTER_ADD) {
3700 if (match->dst_id == vnic->fw_vnic_id) {
3701 PMD_DRV_LOG(ERR, "Flow already exists.\n");
3705 match->dst_id = vnic->fw_vnic_id;
3706 ret = bnxt_hwrm_set_ntuple_filter(bp,
3709 STAILQ_REMOVE(&mvnic->filter, match,
3710 bnxt_filter_info, next);
3711 STAILQ_INSERT_TAIL(&vnic->filter, match, next);
3713 "Filter with matching pattern exist\n");
3715 "Updated it to new destination q\n");
3719 if (match == NULL && filter_op == RTE_ETH_FILTER_DELETE) {
3720 PMD_DRV_LOG(ERR, "Flow does not exist.\n");
3725 if (filter_op == RTE_ETH_FILTER_ADD) {
3726 ret = bnxt_hwrm_set_ntuple_filter(bp,
3731 STAILQ_INSERT_TAIL(&vnic->filter, filter, next);
3733 ret = bnxt_hwrm_clear_ntuple_filter(bp, match);
3734 STAILQ_REMOVE(&vnic->filter, match,
3735 bnxt_filter_info, next);
3736 bnxt_free_filter(bp, match);
3737 bnxt_free_filter(bp, filter);
3740 case RTE_ETH_FILTER_FLUSH:
3741 for (i = bp->nr_vnics - 1; i >= 0; i--) {
3742 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
3744 STAILQ_FOREACH(filter, &vnic->filter, next) {
3745 if (filter->filter_type ==
3746 HWRM_CFA_NTUPLE_FILTER) {
3748 bnxt_hwrm_clear_ntuple_filter(bp,
3750 STAILQ_REMOVE(&vnic->filter, filter,
3751 bnxt_filter_info, next);
3756 case RTE_ETH_FILTER_UPDATE:
3757 case RTE_ETH_FILTER_STATS:
3758 case RTE_ETH_FILTER_INFO:
3759 PMD_DRV_LOG(ERR, "operation %u not implemented", filter_op);
3762 PMD_DRV_LOG(ERR, "unknown operation %u", filter_op);
3769 bnxt_free_filter(bp, filter);
3774 bnxt_filter_ctrl_op(struct rte_eth_dev *dev,
3775 enum rte_filter_type filter_type,
3776 enum rte_filter_op filter_op, void *arg)
3778 struct bnxt *bp = dev->data->dev_private;
3784 if (BNXT_ETH_DEV_IS_REPRESENTOR(dev)) {
3785 struct bnxt_representor *vfr = dev->data->dev_private;
3786 bp = vfr->parent_dev->data->dev_private;
3787 /* parent is deleted while children are still valid */
3789 PMD_DRV_LOG(DEBUG, "BNXT Port:%d VFR Error %d:%d\n",
3797 ret = is_bnxt_in_error(bp);
3801 switch (filter_type) {
3802 case RTE_ETH_FILTER_TUNNEL:
3804 "filter type: %d: To be implemented\n", filter_type);
3806 case RTE_ETH_FILTER_FDIR:
3807 ret = bnxt_fdir_filter(dev, filter_op, arg);
3809 case RTE_ETH_FILTER_NTUPLE:
3810 ret = bnxt_ntuple_filter(dev, filter_op, arg);
3812 case RTE_ETH_FILTER_ETHERTYPE:
3813 ret = bnxt_ethertype_filter(dev, filter_op, arg);
3815 case RTE_ETH_FILTER_GENERIC:
3816 if (filter_op != RTE_ETH_FILTER_GET)
3818 if (BNXT_TRUFLOW_EN(bp))
3819 *(const void **)arg = &bnxt_ulp_rte_flow_ops;
3821 *(const void **)arg = &bnxt_flow_ops;
3825 "Filter type (%d) not supported", filter_type);
3832 static const uint32_t *
3833 bnxt_dev_supported_ptypes_get_op(struct rte_eth_dev *dev)
3835 static const uint32_t ptypes[] = {
3836 RTE_PTYPE_L2_ETHER_VLAN,
3837 RTE_PTYPE_L3_IPV4_EXT_UNKNOWN,
3838 RTE_PTYPE_L3_IPV6_EXT_UNKNOWN,
3842 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN,
3843 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN,
3844 RTE_PTYPE_INNER_L4_ICMP,
3845 RTE_PTYPE_INNER_L4_TCP,
3846 RTE_PTYPE_INNER_L4_UDP,
3850 if (!dev->rx_pkt_burst)
3856 static int bnxt_map_regs(struct bnxt *bp, uint32_t *reg_arr, int count,
3859 uint32_t reg_base = *reg_arr & 0xfffff000;
3863 for (i = 0; i < count; i++) {
3864 if ((reg_arr[i] & 0xfffff000) != reg_base)
3867 win_off = BNXT_GRCPF_REG_WINDOW_BASE_OUT + (reg_win - 1) * 4;
3868 rte_write32(reg_base, (uint8_t *)bp->bar0 + win_off);
3872 static int bnxt_map_ptp_regs(struct bnxt *bp)
3874 struct bnxt_ptp_cfg *ptp = bp->ptp_cfg;
3878 reg_arr = ptp->rx_regs;
3879 rc = bnxt_map_regs(bp, reg_arr, BNXT_PTP_RX_REGS, 5);
3883 reg_arr = ptp->tx_regs;
3884 rc = bnxt_map_regs(bp, reg_arr, BNXT_PTP_TX_REGS, 6);
3888 for (i = 0; i < BNXT_PTP_RX_REGS; i++)
3889 ptp->rx_mapped_regs[i] = 0x5000 + (ptp->rx_regs[i] & 0xfff);
3891 for (i = 0; i < BNXT_PTP_TX_REGS; i++)
3892 ptp->tx_mapped_regs[i] = 0x6000 + (ptp->tx_regs[i] & 0xfff);
3897 static void bnxt_unmap_ptp_regs(struct bnxt *bp)
3899 rte_write32(0, (uint8_t *)bp->bar0 +
3900 BNXT_GRCPF_REG_WINDOW_BASE_OUT + 16);
3901 rte_write32(0, (uint8_t *)bp->bar0 +
3902 BNXT_GRCPF_REG_WINDOW_BASE_OUT + 20);
3905 static uint64_t bnxt_cc_read(struct bnxt *bp)
3909 ns = rte_le_to_cpu_32(rte_read32((uint8_t *)bp->bar0 +
3910 BNXT_GRCPF_REG_SYNC_TIME));
3911 ns |= (uint64_t)(rte_le_to_cpu_32(rte_read32((uint8_t *)bp->bar0 +
3912 BNXT_GRCPF_REG_SYNC_TIME + 4))) << 32;
3916 static int bnxt_get_tx_ts(struct bnxt *bp, uint64_t *ts)
3918 struct bnxt_ptp_cfg *ptp = bp->ptp_cfg;
3921 fifo = rte_le_to_cpu_32(rte_read32((uint8_t *)bp->bar0 +
3922 ptp->tx_mapped_regs[BNXT_PTP_TX_FIFO]));
3923 if (fifo & BNXT_PTP_TX_FIFO_EMPTY)
3926 fifo = rte_le_to_cpu_32(rte_read32((uint8_t *)bp->bar0 +
3927 ptp->tx_mapped_regs[BNXT_PTP_TX_FIFO]));
3928 *ts = rte_le_to_cpu_32(rte_read32((uint8_t *)bp->bar0 +
3929 ptp->tx_mapped_regs[BNXT_PTP_TX_TS_L]));
3930 *ts |= (uint64_t)rte_le_to_cpu_32(rte_read32((uint8_t *)bp->bar0 +
3931 ptp->tx_mapped_regs[BNXT_PTP_TX_TS_H])) << 32;
3936 static int bnxt_get_rx_ts(struct bnxt *bp, uint64_t *ts)
3938 struct bnxt_ptp_cfg *ptp = bp->ptp_cfg;
3939 struct bnxt_pf_info *pf = bp->pf;
3946 fifo = rte_le_to_cpu_32(rte_read32((uint8_t *)bp->bar0 +
3947 ptp->rx_mapped_regs[BNXT_PTP_RX_FIFO]));
3948 if (!(fifo & BNXT_PTP_RX_FIFO_PENDING))
3951 port_id = pf->port_id;
3952 rte_write32(1 << port_id, (uint8_t *)bp->bar0 +
3953 ptp->rx_mapped_regs[BNXT_PTP_RX_FIFO_ADV]);
3955 fifo = rte_le_to_cpu_32(rte_read32((uint8_t *)bp->bar0 +
3956 ptp->rx_mapped_regs[BNXT_PTP_RX_FIFO]));
3957 if (fifo & BNXT_PTP_RX_FIFO_PENDING) {
3958 /* bnxt_clr_rx_ts(bp); TBD */
3962 *ts = rte_le_to_cpu_32(rte_read32((uint8_t *)bp->bar0 +
3963 ptp->rx_mapped_regs[BNXT_PTP_RX_TS_L]));
3964 *ts |= (uint64_t)rte_le_to_cpu_32(rte_read32((uint8_t *)bp->bar0 +
3965 ptp->rx_mapped_regs[BNXT_PTP_RX_TS_H])) << 32;
3971 bnxt_timesync_write_time(struct rte_eth_dev *dev, const struct timespec *ts)
3974 struct bnxt *bp = dev->data->dev_private;
3975 struct bnxt_ptp_cfg *ptp = bp->ptp_cfg;
3980 ns = rte_timespec_to_ns(ts);
3981 /* Set the timecounters to a new value. */
3988 bnxt_timesync_read_time(struct rte_eth_dev *dev, struct timespec *ts)
3990 struct bnxt *bp = dev->data->dev_private;
3991 struct bnxt_ptp_cfg *ptp = bp->ptp_cfg;
3992 uint64_t ns, systime_cycles = 0;
3998 if (BNXT_CHIP_THOR(bp))
3999 rc = bnxt_hwrm_port_ts_query(bp, BNXT_PTP_FLAGS_CURRENT_TIME,
4002 systime_cycles = bnxt_cc_read(bp);
4004 ns = rte_timecounter_update(&ptp->tc, systime_cycles);
4005 *ts = rte_ns_to_timespec(ns);
4010 bnxt_timesync_enable(struct rte_eth_dev *dev)
4012 struct bnxt *bp = dev->data->dev_private;
4013 struct bnxt_ptp_cfg *ptp = bp->ptp_cfg;
4021 ptp->tx_tstamp_en = 1;
4022 ptp->rxctl = BNXT_PTP_MSG_EVENTS;
4024 rc = bnxt_hwrm_ptp_cfg(bp);
4028 memset(&ptp->tc, 0, sizeof(struct rte_timecounter));
4029 memset(&ptp->rx_tstamp_tc, 0, sizeof(struct rte_timecounter));
4030 memset(&ptp->tx_tstamp_tc, 0, sizeof(struct rte_timecounter));
4032 ptp->tc.cc_mask = BNXT_CYCLECOUNTER_MASK;
4033 ptp->tc.cc_shift = shift;
4034 ptp->tc.nsec_mask = (1ULL << shift) - 1;
4036 ptp->rx_tstamp_tc.cc_mask = BNXT_CYCLECOUNTER_MASK;
4037 ptp->rx_tstamp_tc.cc_shift = shift;
4038 ptp->rx_tstamp_tc.nsec_mask = (1ULL << shift) - 1;
4040 ptp->tx_tstamp_tc.cc_mask = BNXT_CYCLECOUNTER_MASK;
4041 ptp->tx_tstamp_tc.cc_shift = shift;
4042 ptp->tx_tstamp_tc.nsec_mask = (1ULL << shift) - 1;
4044 if (!BNXT_CHIP_THOR(bp))
4045 bnxt_map_ptp_regs(bp);
4051 bnxt_timesync_disable(struct rte_eth_dev *dev)
4053 struct bnxt *bp = dev->data->dev_private;
4054 struct bnxt_ptp_cfg *ptp = bp->ptp_cfg;
4060 ptp->tx_tstamp_en = 0;
4063 bnxt_hwrm_ptp_cfg(bp);
4065 if (!BNXT_CHIP_THOR(bp))
4066 bnxt_unmap_ptp_regs(bp);
4072 bnxt_timesync_read_rx_timestamp(struct rte_eth_dev *dev,
4073 struct timespec *timestamp,
4074 uint32_t flags __rte_unused)
4076 struct bnxt *bp = dev->data->dev_private;
4077 struct bnxt_ptp_cfg *ptp = bp->ptp_cfg;
4078 uint64_t rx_tstamp_cycles = 0;
4084 if (BNXT_CHIP_THOR(bp))
4085 rx_tstamp_cycles = ptp->rx_timestamp;
4087 bnxt_get_rx_ts(bp, &rx_tstamp_cycles);
4089 ns = rte_timecounter_update(&ptp->rx_tstamp_tc, rx_tstamp_cycles);
4090 *timestamp = rte_ns_to_timespec(ns);
4095 bnxt_timesync_read_tx_timestamp(struct rte_eth_dev *dev,
4096 struct timespec *timestamp)
4098 struct bnxt *bp = dev->data->dev_private;
4099 struct bnxt_ptp_cfg *ptp = bp->ptp_cfg;
4100 uint64_t tx_tstamp_cycles = 0;
4107 if (BNXT_CHIP_THOR(bp))
4108 rc = bnxt_hwrm_port_ts_query(bp, BNXT_PTP_FLAGS_PATH_TX,
4111 rc = bnxt_get_tx_ts(bp, &tx_tstamp_cycles);
4113 ns = rte_timecounter_update(&ptp->tx_tstamp_tc, tx_tstamp_cycles);
4114 *timestamp = rte_ns_to_timespec(ns);
4120 bnxt_timesync_adjust_time(struct rte_eth_dev *dev, int64_t delta)
4122 struct bnxt *bp = dev->data->dev_private;
4123 struct bnxt_ptp_cfg *ptp = bp->ptp_cfg;
4128 ptp->tc.nsec += delta;
4134 bnxt_get_eeprom_length_op(struct rte_eth_dev *dev)
4136 struct bnxt *bp = dev->data->dev_private;
4138 uint32_t dir_entries;
4139 uint32_t entry_length;
4141 rc = is_bnxt_in_error(bp);
4145 PMD_DRV_LOG(INFO, PCI_PRI_FMT "\n",
4146 bp->pdev->addr.domain, bp->pdev->addr.bus,
4147 bp->pdev->addr.devid, bp->pdev->addr.function);
4149 rc = bnxt_hwrm_nvm_get_dir_info(bp, &dir_entries, &entry_length);
4153 return dir_entries * entry_length;
4157 bnxt_get_eeprom_op(struct rte_eth_dev *dev,
4158 struct rte_dev_eeprom_info *in_eeprom)
4160 struct bnxt *bp = dev->data->dev_private;
4165 rc = is_bnxt_in_error(bp);
4169 PMD_DRV_LOG(INFO, PCI_PRI_FMT " in_eeprom->offset = %d len = %d\n",
4170 bp->pdev->addr.domain, bp->pdev->addr.bus,
4171 bp->pdev->addr.devid, bp->pdev->addr.function,
4172 in_eeprom->offset, in_eeprom->length);
4174 if (in_eeprom->offset == 0) /* special offset value to get directory */
4175 return bnxt_get_nvram_directory(bp, in_eeprom->length,
4178 index = in_eeprom->offset >> 24;
4179 offset = in_eeprom->offset & 0xffffff;
4182 return bnxt_hwrm_get_nvram_item(bp, index - 1, offset,
4183 in_eeprom->length, in_eeprom->data);
4188 static bool bnxt_dir_type_is_ape_bin_format(uint16_t dir_type)
4191 case BNX_DIR_TYPE_CHIMP_PATCH:
4192 case BNX_DIR_TYPE_BOOTCODE:
4193 case BNX_DIR_TYPE_BOOTCODE_2:
4194 case BNX_DIR_TYPE_APE_FW:
4195 case BNX_DIR_TYPE_APE_PATCH:
4196 case BNX_DIR_TYPE_KONG_FW:
4197 case BNX_DIR_TYPE_KONG_PATCH:
4198 case BNX_DIR_TYPE_BONO_FW:
4199 case BNX_DIR_TYPE_BONO_PATCH:
4207 static bool bnxt_dir_type_is_other_exec_format(uint16_t dir_type)
4210 case BNX_DIR_TYPE_AVS:
4211 case BNX_DIR_TYPE_EXP_ROM_MBA:
4212 case BNX_DIR_TYPE_PCIE:
4213 case BNX_DIR_TYPE_TSCF_UCODE:
4214 case BNX_DIR_TYPE_EXT_PHY:
4215 case BNX_DIR_TYPE_CCM:
4216 case BNX_DIR_TYPE_ISCSI_BOOT:
4217 case BNX_DIR_TYPE_ISCSI_BOOT_IPV6:
4218 case BNX_DIR_TYPE_ISCSI_BOOT_IPV4N6:
4226 static bool bnxt_dir_type_is_executable(uint16_t dir_type)
4228 return bnxt_dir_type_is_ape_bin_format(dir_type) ||
4229 bnxt_dir_type_is_other_exec_format(dir_type);
4233 bnxt_set_eeprom_op(struct rte_eth_dev *dev,
4234 struct rte_dev_eeprom_info *in_eeprom)
4236 struct bnxt *bp = dev->data->dev_private;
4237 uint8_t index, dir_op;
4238 uint16_t type, ext, ordinal, attr;
4241 rc = is_bnxt_in_error(bp);
4245 PMD_DRV_LOG(INFO, PCI_PRI_FMT " in_eeprom->offset = %d len = %d\n",
4246 bp->pdev->addr.domain, bp->pdev->addr.bus,
4247 bp->pdev->addr.devid, bp->pdev->addr.function,
4248 in_eeprom->offset, in_eeprom->length);
4251 PMD_DRV_LOG(ERR, "NVM write not supported from a VF\n");
4255 type = in_eeprom->magic >> 16;
4257 if (type == 0xffff) { /* special value for directory operations */
4258 index = in_eeprom->magic & 0xff;
4259 dir_op = in_eeprom->magic >> 8;
4263 case 0x0e: /* erase */
4264 if (in_eeprom->offset != ~in_eeprom->magic)
4266 return bnxt_hwrm_erase_nvram_directory(bp, index - 1);
4272 /* Create or re-write an NVM item: */
4273 if (bnxt_dir_type_is_executable(type) == true)
4275 ext = in_eeprom->magic & 0xffff;
4276 ordinal = in_eeprom->offset >> 16;
4277 attr = in_eeprom->offset & 0xffff;
4279 return bnxt_hwrm_flash_nvram(bp, type, ordinal, ext, attr,
4280 in_eeprom->data, in_eeprom->length);
4287 static const struct eth_dev_ops bnxt_dev_ops = {
4288 .dev_infos_get = bnxt_dev_info_get_op,
4289 .dev_close = bnxt_dev_close_op,
4290 .dev_configure = bnxt_dev_configure_op,
4291 .dev_start = bnxt_dev_start_op,
4292 .dev_stop = bnxt_dev_stop_op,
4293 .dev_set_link_up = bnxt_dev_set_link_up_op,
4294 .dev_set_link_down = bnxt_dev_set_link_down_op,
4295 .stats_get = bnxt_stats_get_op,
4296 .stats_reset = bnxt_stats_reset_op,
4297 .rx_queue_setup = bnxt_rx_queue_setup_op,
4298 .rx_queue_release = bnxt_rx_queue_release_op,
4299 .tx_queue_setup = bnxt_tx_queue_setup_op,
4300 .tx_queue_release = bnxt_tx_queue_release_op,
4301 .rx_queue_intr_enable = bnxt_rx_queue_intr_enable_op,
4302 .rx_queue_intr_disable = bnxt_rx_queue_intr_disable_op,
4303 .reta_update = bnxt_reta_update_op,
4304 .reta_query = bnxt_reta_query_op,
4305 .rss_hash_update = bnxt_rss_hash_update_op,
4306 .rss_hash_conf_get = bnxt_rss_hash_conf_get_op,
4307 .link_update = bnxt_link_update_op,
4308 .promiscuous_enable = bnxt_promiscuous_enable_op,
4309 .promiscuous_disable = bnxt_promiscuous_disable_op,
4310 .allmulticast_enable = bnxt_allmulticast_enable_op,
4311 .allmulticast_disable = bnxt_allmulticast_disable_op,
4312 .mac_addr_add = bnxt_mac_addr_add_op,
4313 .mac_addr_remove = bnxt_mac_addr_remove_op,
4314 .flow_ctrl_get = bnxt_flow_ctrl_get_op,
4315 .flow_ctrl_set = bnxt_flow_ctrl_set_op,
4316 .udp_tunnel_port_add = bnxt_udp_tunnel_port_add_op,
4317 .udp_tunnel_port_del = bnxt_udp_tunnel_port_del_op,
4318 .vlan_filter_set = bnxt_vlan_filter_set_op,
4319 .vlan_offload_set = bnxt_vlan_offload_set_op,
4320 .vlan_tpid_set = bnxt_vlan_tpid_set_op,
4321 .vlan_pvid_set = bnxt_vlan_pvid_set_op,
4322 .mtu_set = bnxt_mtu_set_op,
4323 .mac_addr_set = bnxt_set_default_mac_addr_op,
4324 .xstats_get = bnxt_dev_xstats_get_op,
4325 .xstats_get_names = bnxt_dev_xstats_get_names_op,
4326 .xstats_reset = bnxt_dev_xstats_reset_op,
4327 .fw_version_get = bnxt_fw_version_get,
4328 .set_mc_addr_list = bnxt_dev_set_mc_addr_list_op,
4329 .rxq_info_get = bnxt_rxq_info_get_op,
4330 .txq_info_get = bnxt_txq_info_get_op,
4331 .rx_burst_mode_get = bnxt_rx_burst_mode_get,
4332 .tx_burst_mode_get = bnxt_tx_burst_mode_get,
4333 .dev_led_on = bnxt_dev_led_on_op,
4334 .dev_led_off = bnxt_dev_led_off_op,
4335 .xstats_get_by_id = bnxt_dev_xstats_get_by_id_op,
4336 .xstats_get_names_by_id = bnxt_dev_xstats_get_names_by_id_op,
4337 .rx_queue_start = bnxt_rx_queue_start,
4338 .rx_queue_stop = bnxt_rx_queue_stop,
4339 .tx_queue_start = bnxt_tx_queue_start,
4340 .tx_queue_stop = bnxt_tx_queue_stop,
4341 .filter_ctrl = bnxt_filter_ctrl_op,
4342 .dev_supported_ptypes_get = bnxt_dev_supported_ptypes_get_op,
4343 .get_eeprom_length = bnxt_get_eeprom_length_op,
4344 .get_eeprom = bnxt_get_eeprom_op,
4345 .set_eeprom = bnxt_set_eeprom_op,
4346 .timesync_enable = bnxt_timesync_enable,
4347 .timesync_disable = bnxt_timesync_disable,
4348 .timesync_read_time = bnxt_timesync_read_time,
4349 .timesync_write_time = bnxt_timesync_write_time,
4350 .timesync_adjust_time = bnxt_timesync_adjust_time,
4351 .timesync_read_rx_timestamp = bnxt_timesync_read_rx_timestamp,
4352 .timesync_read_tx_timestamp = bnxt_timesync_read_tx_timestamp,
4355 static uint32_t bnxt_map_reset_regs(struct bnxt *bp, uint32_t reg)
4359 /* Only pre-map the reset GRC registers using window 3 */
4360 rte_write32(reg & 0xfffff000, (uint8_t *)bp->bar0 +
4361 BNXT_GRCPF_REG_WINDOW_BASE_OUT + 8);
4363 offset = BNXT_GRCP_WINDOW_3_BASE + (reg & 0xffc);
4368 int bnxt_map_fw_health_status_regs(struct bnxt *bp)
4370 struct bnxt_error_recovery_info *info = bp->recovery_info;
4371 uint32_t reg_base = 0xffffffff;
4374 /* Only pre-map the monitoring GRC registers using window 2 */
4375 for (i = 0; i < BNXT_FW_STATUS_REG_CNT; i++) {
4376 uint32_t reg = info->status_regs[i];
4378 if (BNXT_FW_STATUS_REG_TYPE(reg) != BNXT_FW_STATUS_REG_TYPE_GRC)
4381 if (reg_base == 0xffffffff)
4382 reg_base = reg & 0xfffff000;
4383 if ((reg & 0xfffff000) != reg_base)
4386 /* Use mask 0xffc as the Lower 2 bits indicates
4387 * address space location
4389 info->mapped_status_regs[i] = BNXT_GRCP_WINDOW_2_BASE +
4393 if (reg_base == 0xffffffff)
4396 rte_write32(reg_base, (uint8_t *)bp->bar0 +
4397 BNXT_GRCPF_REG_WINDOW_BASE_OUT + 4);
4402 static void bnxt_write_fw_reset_reg(struct bnxt *bp, uint32_t index)
4404 struct bnxt_error_recovery_info *info = bp->recovery_info;
4405 uint32_t delay = info->delay_after_reset[index];
4406 uint32_t val = info->reset_reg_val[index];
4407 uint32_t reg = info->reset_reg[index];
4408 uint32_t type, offset;
4410 type = BNXT_FW_STATUS_REG_TYPE(reg);
4411 offset = BNXT_FW_STATUS_REG_OFF(reg);
4414 case BNXT_FW_STATUS_REG_TYPE_CFG:
4415 rte_pci_write_config(bp->pdev, &val, sizeof(val), offset);
4417 case BNXT_FW_STATUS_REG_TYPE_GRC:
4418 offset = bnxt_map_reset_regs(bp, offset);
4419 rte_write32(val, (uint8_t *)bp->bar0 + offset);
4421 case BNXT_FW_STATUS_REG_TYPE_BAR0:
4422 rte_write32(val, (uint8_t *)bp->bar0 + offset);
4425 /* wait on a specific interval of time until core reset is complete */
4427 rte_delay_ms(delay);
4430 static void bnxt_dev_cleanup(struct bnxt *bp)
4432 bp->eth_dev->data->dev_link.link_status = 0;
4433 bp->link_info->link_up = 0;
4434 if (bp->eth_dev->data->dev_started)
4435 bnxt_dev_stop_op(bp->eth_dev);
4437 bnxt_uninit_resources(bp, true);
4440 static int bnxt_restore_vlan_filters(struct bnxt *bp)
4442 struct rte_eth_dev *dev = bp->eth_dev;
4443 struct rte_vlan_filter_conf *vfc;
4447 for (vlan_id = 1; vlan_id <= RTE_ETHER_MAX_VLAN_ID; vlan_id++) {
4448 vfc = &dev->data->vlan_filter_conf;
4449 vidx = vlan_id / 64;
4450 vbit = vlan_id % 64;
4452 /* Each bit corresponds to a VLAN id */
4453 if (vfc->ids[vidx] & (UINT64_C(1) << vbit)) {
4454 rc = bnxt_add_vlan_filter(bp, vlan_id);
4463 static int bnxt_restore_mac_filters(struct bnxt *bp)
4465 struct rte_eth_dev *dev = bp->eth_dev;
4466 struct rte_eth_dev_info dev_info;
4467 struct rte_ether_addr *addr;
4473 if (BNXT_VF(bp) && !BNXT_VF_IS_TRUSTED(bp))
4476 rc = bnxt_dev_info_get_op(dev, &dev_info);
4480 /* replay MAC address configuration */
4481 for (i = 1; i < dev_info.max_mac_addrs; i++) {
4482 addr = &dev->data->mac_addrs[i];
4484 /* skip zero address */
4485 if (rte_is_zero_ether_addr(addr))
4489 pool_mask = dev->data->mac_pool_sel[i];
4492 if (pool_mask & 1ULL) {
4493 rc = bnxt_mac_addr_add_op(dev, addr, i, pool);
4499 } while (pool_mask);
4505 static int bnxt_restore_filters(struct bnxt *bp)
4507 struct rte_eth_dev *dev = bp->eth_dev;
4510 if (dev->data->all_multicast) {
4511 ret = bnxt_allmulticast_enable_op(dev);
4515 if (dev->data->promiscuous) {
4516 ret = bnxt_promiscuous_enable_op(dev);
4521 ret = bnxt_restore_mac_filters(bp);
4525 ret = bnxt_restore_vlan_filters(bp);
4526 /* TODO restore other filters as well */
4530 static void bnxt_dev_recover(void *arg)
4532 struct bnxt *bp = arg;
4533 int timeout = bp->fw_reset_max_msecs;
4536 /* Clear Error flag so that device re-init should happen */
4537 bp->flags &= ~BNXT_FLAG_FATAL_ERROR;
4540 rc = bnxt_hwrm_ver_get(bp, SHORT_HWRM_CMD_TIMEOUT);
4543 rte_delay_ms(BNXT_FW_READY_WAIT_INTERVAL);
4544 timeout -= BNXT_FW_READY_WAIT_INTERVAL;
4545 } while (rc && timeout);
4548 PMD_DRV_LOG(ERR, "FW is not Ready after reset\n");
4552 rc = bnxt_init_resources(bp, true);
4555 "Failed to initialize resources after reset\n");
4558 /* clear reset flag as the device is initialized now */
4559 bp->flags &= ~BNXT_FLAG_FW_RESET;
4561 rc = bnxt_dev_start_op(bp->eth_dev);
4563 PMD_DRV_LOG(ERR, "Failed to start port after reset\n");
4567 rc = bnxt_restore_filters(bp);
4571 PMD_DRV_LOG(INFO, "Recovered from FW reset\n");
4574 bnxt_dev_stop_op(bp->eth_dev);
4576 bp->flags |= BNXT_FLAG_FATAL_ERROR;
4577 bnxt_uninit_resources(bp, false);
4578 PMD_DRV_LOG(ERR, "Failed to recover from FW reset\n");
4581 void bnxt_dev_reset_and_resume(void *arg)
4583 struct bnxt *bp = arg;
4586 bnxt_dev_cleanup(bp);
4588 bnxt_wait_for_device_shutdown(bp);
4590 rc = rte_eal_alarm_set(US_PER_MS * bp->fw_reset_min_msecs,
4591 bnxt_dev_recover, (void *)bp);
4593 PMD_DRV_LOG(ERR, "Error setting recovery alarm");
4596 uint32_t bnxt_read_fw_status_reg(struct bnxt *bp, uint32_t index)
4598 struct bnxt_error_recovery_info *info = bp->recovery_info;
4599 uint32_t reg = info->status_regs[index];
4600 uint32_t type, offset, val = 0;
4602 type = BNXT_FW_STATUS_REG_TYPE(reg);
4603 offset = BNXT_FW_STATUS_REG_OFF(reg);
4606 case BNXT_FW_STATUS_REG_TYPE_CFG:
4607 rte_pci_read_config(bp->pdev, &val, sizeof(val), offset);
4609 case BNXT_FW_STATUS_REG_TYPE_GRC:
4610 offset = info->mapped_status_regs[index];
4612 case BNXT_FW_STATUS_REG_TYPE_BAR0:
4613 val = rte_le_to_cpu_32(rte_read32((uint8_t *)bp->bar0 +
4621 static int bnxt_fw_reset_all(struct bnxt *bp)
4623 struct bnxt_error_recovery_info *info = bp->recovery_info;
4627 if (info->flags & BNXT_FLAG_ERROR_RECOVERY_HOST) {
4628 /* Reset through master function driver */
4629 for (i = 0; i < info->reg_array_cnt; i++)
4630 bnxt_write_fw_reset_reg(bp, i);
4631 /* Wait for time specified by FW after triggering reset */
4632 rte_delay_ms(info->master_func_wait_period_after_reset);
4633 } else if (info->flags & BNXT_FLAG_ERROR_RECOVERY_CO_CPU) {
4634 /* Reset with the help of Kong processor */
4635 rc = bnxt_hwrm_fw_reset(bp);
4637 PMD_DRV_LOG(ERR, "Failed to reset FW\n");
4643 static void bnxt_fw_reset_cb(void *arg)
4645 struct bnxt *bp = arg;
4646 struct bnxt_error_recovery_info *info = bp->recovery_info;
4649 /* Only Master function can do FW reset */
4650 if (bnxt_is_master_func(bp) &&
4651 bnxt_is_recovery_enabled(bp)) {
4652 rc = bnxt_fw_reset_all(bp);
4654 PMD_DRV_LOG(ERR, "Adapter recovery failed\n");
4659 /* if recovery method is ERROR_RECOVERY_CO_CPU, KONG will send
4660 * EXCEPTION_FATAL_ASYNC event to all the functions
4661 * (including MASTER FUNC). After receiving this Async, all the active
4662 * drivers should treat this case as FW initiated recovery
4664 if (info->flags & BNXT_FLAG_ERROR_RECOVERY_HOST) {
4665 bp->fw_reset_min_msecs = BNXT_MIN_FW_READY_TIMEOUT;
4666 bp->fw_reset_max_msecs = BNXT_MAX_FW_RESET_TIMEOUT;
4668 /* To recover from error */
4669 rte_eal_alarm_set(US_PER_MS, bnxt_dev_reset_and_resume,
4674 /* Driver should poll FW heartbeat, reset_counter with the frequency
4675 * advertised by FW in HWRM_ERROR_RECOVERY_QCFG.
4676 * When the driver detects heartbeat stop or change in reset_counter,
4677 * it has to trigger a reset to recover from the error condition.
4678 * A “master PF” is the function who will have the privilege to
4679 * initiate the chimp reset. The master PF will be elected by the
4680 * firmware and will be notified through async message.
4682 static void bnxt_check_fw_health(void *arg)
4684 struct bnxt *bp = arg;
4685 struct bnxt_error_recovery_info *info = bp->recovery_info;
4686 uint32_t val = 0, wait_msec;
4688 if (!info || !bnxt_is_recovery_enabled(bp) ||
4689 is_bnxt_in_error(bp))
4692 val = bnxt_read_fw_status_reg(bp, BNXT_FW_HEARTBEAT_CNT_REG);
4693 if (val == info->last_heart_beat)
4696 info->last_heart_beat = val;
4698 val = bnxt_read_fw_status_reg(bp, BNXT_FW_RECOVERY_CNT_REG);
4699 if (val != info->last_reset_counter)
4702 info->last_reset_counter = val;
4704 rte_eal_alarm_set(US_PER_MS * info->driver_polling_freq,
4705 bnxt_check_fw_health, (void *)bp);
4709 /* Stop DMA to/from device */
4710 bp->flags |= BNXT_FLAG_FATAL_ERROR;
4711 bp->flags |= BNXT_FLAG_FW_RESET;
4713 PMD_DRV_LOG(ERR, "Detected FW dead condition\n");
4715 if (bnxt_is_master_func(bp))
4716 wait_msec = info->master_func_wait_period;
4718 wait_msec = info->normal_func_wait_period;
4720 rte_eal_alarm_set(US_PER_MS * wait_msec,
4721 bnxt_fw_reset_cb, (void *)bp);
4724 void bnxt_schedule_fw_health_check(struct bnxt *bp)
4726 uint32_t polling_freq;
4728 pthread_mutex_lock(&bp->health_check_lock);
4730 if (!bnxt_is_recovery_enabled(bp))
4733 if (bp->flags & BNXT_FLAG_FW_HEALTH_CHECK_SCHEDULED)
4736 polling_freq = bp->recovery_info->driver_polling_freq;
4738 rte_eal_alarm_set(US_PER_MS * polling_freq,
4739 bnxt_check_fw_health, (void *)bp);
4740 bp->flags |= BNXT_FLAG_FW_HEALTH_CHECK_SCHEDULED;
4743 pthread_mutex_unlock(&bp->health_check_lock);
4746 static void bnxt_cancel_fw_health_check(struct bnxt *bp)
4748 if (!bnxt_is_recovery_enabled(bp))
4751 rte_eal_alarm_cancel(bnxt_check_fw_health, (void *)bp);
4752 bp->flags &= ~BNXT_FLAG_FW_HEALTH_CHECK_SCHEDULED;
4755 static bool bnxt_vf_pciid(uint16_t device_id)
4757 switch (device_id) {
4758 case BROADCOM_DEV_ID_57304_VF:
4759 case BROADCOM_DEV_ID_57406_VF:
4760 case BROADCOM_DEV_ID_5731X_VF:
4761 case BROADCOM_DEV_ID_5741X_VF:
4762 case BROADCOM_DEV_ID_57414_VF:
4763 case BROADCOM_DEV_ID_STRATUS_NIC_VF1:
4764 case BROADCOM_DEV_ID_STRATUS_NIC_VF2:
4765 case BROADCOM_DEV_ID_58802_VF:
4766 case BROADCOM_DEV_ID_57500_VF1:
4767 case BROADCOM_DEV_ID_57500_VF2:
4775 static bool bnxt_thor_device(uint16_t device_id)
4777 switch (device_id) {
4778 case BROADCOM_DEV_ID_57508:
4779 case BROADCOM_DEV_ID_57504:
4780 case BROADCOM_DEV_ID_57502:
4781 case BROADCOM_DEV_ID_57508_MF1:
4782 case BROADCOM_DEV_ID_57504_MF1:
4783 case BROADCOM_DEV_ID_57502_MF1:
4784 case BROADCOM_DEV_ID_57508_MF2:
4785 case BROADCOM_DEV_ID_57504_MF2:
4786 case BROADCOM_DEV_ID_57502_MF2:
4787 case BROADCOM_DEV_ID_57500_VF1:
4788 case BROADCOM_DEV_ID_57500_VF2:
4796 bool bnxt_stratus_device(struct bnxt *bp)
4798 uint16_t device_id = bp->pdev->id.device_id;
4800 switch (device_id) {
4801 case BROADCOM_DEV_ID_STRATUS_NIC:
4802 case BROADCOM_DEV_ID_STRATUS_NIC_VF1:
4803 case BROADCOM_DEV_ID_STRATUS_NIC_VF2:
4811 static int bnxt_init_board(struct rte_eth_dev *eth_dev)
4813 struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev);
4814 struct bnxt *bp = eth_dev->data->dev_private;
4816 /* enable device (incl. PCI PM wakeup), and bus-mastering */
4817 bp->bar0 = (void *)pci_dev->mem_resource[0].addr;
4818 bp->doorbell_base = (void *)pci_dev->mem_resource[2].addr;
4819 if (!bp->bar0 || !bp->doorbell_base) {
4820 PMD_DRV_LOG(ERR, "Unable to access Hardware\n");
4824 bp->eth_dev = eth_dev;
4830 static int bnxt_alloc_ctx_mem_blk(struct bnxt *bp,
4831 struct bnxt_ctx_pg_info *ctx_pg,
4836 struct bnxt_ring_mem_info *rmem = &ctx_pg->ring_mem;
4837 const struct rte_memzone *mz = NULL;
4838 char mz_name[RTE_MEMZONE_NAMESIZE];
4839 rte_iova_t mz_phys_addr;
4840 uint64_t valid_bits = 0;
4847 rmem->nr_pages = RTE_ALIGN_MUL_CEIL(mem_size, BNXT_PAGE_SIZE) /
4849 rmem->page_size = BNXT_PAGE_SIZE;
4850 rmem->pg_arr = ctx_pg->ctx_pg_arr;
4851 rmem->dma_arr = ctx_pg->ctx_dma_arr;
4852 rmem->flags = BNXT_RMEM_VALID_PTE_FLAG;
4854 valid_bits = PTU_PTE_VALID;
4856 if (rmem->nr_pages > 1) {
4857 snprintf(mz_name, RTE_MEMZONE_NAMESIZE,
4858 "bnxt_ctx_pg_tbl%s_%x_%d",
4859 suffix, idx, bp->eth_dev->data->port_id);
4860 mz_name[RTE_MEMZONE_NAMESIZE - 1] = 0;
4861 mz = rte_memzone_lookup(mz_name);
4863 mz = rte_memzone_reserve_aligned(mz_name,
4867 RTE_MEMZONE_SIZE_HINT_ONLY |
4868 RTE_MEMZONE_IOVA_CONTIG,
4874 memset(mz->addr, 0, mz->len);
4875 mz_phys_addr = mz->iova;
4877 rmem->pg_tbl = mz->addr;
4878 rmem->pg_tbl_map = mz_phys_addr;
4879 rmem->pg_tbl_mz = mz;
4882 snprintf(mz_name, RTE_MEMZONE_NAMESIZE, "bnxt_ctx_%s_%x_%d",
4883 suffix, idx, bp->eth_dev->data->port_id);
4884 mz = rte_memzone_lookup(mz_name);
4886 mz = rte_memzone_reserve_aligned(mz_name,
4890 RTE_MEMZONE_SIZE_HINT_ONLY |
4891 RTE_MEMZONE_IOVA_CONTIG,
4897 memset(mz->addr, 0, mz->len);
4898 mz_phys_addr = mz->iova;
4900 for (sz = 0, i = 0; sz < mem_size; sz += BNXT_PAGE_SIZE, i++) {
4901 rmem->pg_arr[i] = ((char *)mz->addr) + sz;
4902 rmem->dma_arr[i] = mz_phys_addr + sz;
4904 if (rmem->nr_pages > 1) {
4905 if (i == rmem->nr_pages - 2 &&
4906 (rmem->flags & BNXT_RMEM_RING_PTE_FLAG))
4907 valid_bits |= PTU_PTE_NEXT_TO_LAST;
4908 else if (i == rmem->nr_pages - 1 &&
4909 (rmem->flags & BNXT_RMEM_RING_PTE_FLAG))
4910 valid_bits |= PTU_PTE_LAST;
4912 rmem->pg_tbl[i] = rte_cpu_to_le_64(rmem->dma_arr[i] |
4918 if (rmem->vmem_size)
4919 rmem->vmem = (void **)mz->addr;
4920 rmem->dma_arr[0] = mz_phys_addr;
4924 static void bnxt_free_ctx_mem(struct bnxt *bp)
4928 if (!bp->ctx || !(bp->ctx->flags & BNXT_CTX_FLAG_INITED))
4931 bp->ctx->flags &= ~BNXT_CTX_FLAG_INITED;
4932 rte_memzone_free(bp->ctx->qp_mem.ring_mem.mz);
4933 rte_memzone_free(bp->ctx->srq_mem.ring_mem.mz);
4934 rte_memzone_free(bp->ctx->cq_mem.ring_mem.mz);
4935 rte_memzone_free(bp->ctx->vnic_mem.ring_mem.mz);
4936 rte_memzone_free(bp->ctx->stat_mem.ring_mem.mz);
4937 rte_memzone_free(bp->ctx->qp_mem.ring_mem.pg_tbl_mz);
4938 rte_memzone_free(bp->ctx->srq_mem.ring_mem.pg_tbl_mz);
4939 rte_memzone_free(bp->ctx->cq_mem.ring_mem.pg_tbl_mz);
4940 rte_memzone_free(bp->ctx->vnic_mem.ring_mem.pg_tbl_mz);
4941 rte_memzone_free(bp->ctx->stat_mem.ring_mem.pg_tbl_mz);
4943 for (i = 0; i < bp->ctx->tqm_fp_rings_count + 1; i++) {
4944 if (bp->ctx->tqm_mem[i])
4945 rte_memzone_free(bp->ctx->tqm_mem[i]->ring_mem.mz);
4952 #define bnxt_roundup(x, y) ((((x) + ((y) - 1)) / (y)) * (y))
4954 #define min_t(type, x, y) ({ \
4955 type __min1 = (x); \
4956 type __min2 = (y); \
4957 __min1 < __min2 ? __min1 : __min2; })
4959 #define max_t(type, x, y) ({ \
4960 type __max1 = (x); \
4961 type __max2 = (y); \
4962 __max1 > __max2 ? __max1 : __max2; })
4964 #define clamp_t(type, _x, min, max) min_t(type, max_t(type, _x, min), max)
4966 int bnxt_alloc_ctx_mem(struct bnxt *bp)
4968 struct bnxt_ctx_pg_info *ctx_pg;
4969 struct bnxt_ctx_mem_info *ctx;
4970 uint32_t mem_size, ena, entries;
4971 uint32_t entries_sp, min;
4974 rc = bnxt_hwrm_func_backing_store_qcaps(bp);
4976 PMD_DRV_LOG(ERR, "Query context mem capability failed\n");
4980 if (!ctx || (ctx->flags & BNXT_CTX_FLAG_INITED))
4983 ctx_pg = &ctx->qp_mem;
4984 ctx_pg->entries = ctx->qp_min_qp1_entries + ctx->qp_max_l2_entries;
4985 mem_size = ctx->qp_entry_size * ctx_pg->entries;
4986 rc = bnxt_alloc_ctx_mem_blk(bp, ctx_pg, mem_size, "qp_mem", 0);
4990 ctx_pg = &ctx->srq_mem;
4991 ctx_pg->entries = ctx->srq_max_l2_entries;
4992 mem_size = ctx->srq_entry_size * ctx_pg->entries;
4993 rc = bnxt_alloc_ctx_mem_blk(bp, ctx_pg, mem_size, "srq_mem", 0);
4997 ctx_pg = &ctx->cq_mem;
4998 ctx_pg->entries = ctx->cq_max_l2_entries;
4999 mem_size = ctx->cq_entry_size * ctx_pg->entries;
5000 rc = bnxt_alloc_ctx_mem_blk(bp, ctx_pg, mem_size, "cq_mem", 0);
5004 ctx_pg = &ctx->vnic_mem;
5005 ctx_pg->entries = ctx->vnic_max_vnic_entries +
5006 ctx->vnic_max_ring_table_entries;
5007 mem_size = ctx->vnic_entry_size * ctx_pg->entries;
5008 rc = bnxt_alloc_ctx_mem_blk(bp, ctx_pg, mem_size, "vnic_mem", 0);
5012 ctx_pg = &ctx->stat_mem;
5013 ctx_pg->entries = ctx->stat_max_entries;
5014 mem_size = ctx->stat_entry_size * ctx_pg->entries;
5015 rc = bnxt_alloc_ctx_mem_blk(bp, ctx_pg, mem_size, "stat_mem", 0);
5019 min = ctx->tqm_min_entries_per_ring;
5021 entries_sp = ctx->qp_max_l2_entries +
5022 ctx->vnic_max_vnic_entries +
5023 2 * ctx->qp_min_qp1_entries + min;
5024 entries_sp = bnxt_roundup(entries_sp, ctx->tqm_entries_multiple);
5026 entries = ctx->qp_max_l2_entries + ctx->qp_min_qp1_entries;
5027 entries = bnxt_roundup(entries, ctx->tqm_entries_multiple);
5028 entries = clamp_t(uint32_t, entries, min,
5029 ctx->tqm_max_entries_per_ring);
5030 for (i = 0, ena = 0; i < ctx->tqm_fp_rings_count + 1; i++) {
5031 ctx_pg = ctx->tqm_mem[i];
5032 ctx_pg->entries = i ? entries : entries_sp;
5033 mem_size = ctx->tqm_entry_size * ctx_pg->entries;
5034 rc = bnxt_alloc_ctx_mem_blk(bp, ctx_pg, mem_size, "tqm_mem", i);
5037 ena |= HWRM_FUNC_BACKING_STORE_CFG_INPUT_ENABLES_TQM_SP << i;
5040 ena |= FUNC_BACKING_STORE_CFG_INPUT_DFLT_ENABLES;
5041 rc = bnxt_hwrm_func_backing_store_cfg(bp, ena);
5044 "Failed to configure context mem: rc = %d\n", rc);
5046 ctx->flags |= BNXT_CTX_FLAG_INITED;
5051 static int bnxt_alloc_stats_mem(struct bnxt *bp)
5053 struct rte_pci_device *pci_dev = bp->pdev;
5054 char mz_name[RTE_MEMZONE_NAMESIZE];
5055 const struct rte_memzone *mz = NULL;
5056 uint32_t total_alloc_len;
5057 rte_iova_t mz_phys_addr;
5059 if (pci_dev->id.device_id == BROADCOM_DEV_ID_NS2)
5062 snprintf(mz_name, RTE_MEMZONE_NAMESIZE,
5063 "bnxt_" PCI_PRI_FMT "-%s", pci_dev->addr.domain,
5064 pci_dev->addr.bus, pci_dev->addr.devid,
5065 pci_dev->addr.function, "rx_port_stats");
5066 mz_name[RTE_MEMZONE_NAMESIZE - 1] = 0;
5067 mz = rte_memzone_lookup(mz_name);
5069 RTE_CACHE_LINE_ROUNDUP(sizeof(struct rx_port_stats) +
5070 sizeof(struct rx_port_stats_ext) + 512);
5072 mz = rte_memzone_reserve(mz_name, total_alloc_len,
5075 RTE_MEMZONE_SIZE_HINT_ONLY |
5076 RTE_MEMZONE_IOVA_CONTIG);
5080 memset(mz->addr, 0, mz->len);
5081 mz_phys_addr = mz->iova;
5083 bp->rx_mem_zone = (const void *)mz;
5084 bp->hw_rx_port_stats = mz->addr;
5085 bp->hw_rx_port_stats_map = mz_phys_addr;
5087 snprintf(mz_name, RTE_MEMZONE_NAMESIZE,
5088 "bnxt_" PCI_PRI_FMT "-%s", pci_dev->addr.domain,
5089 pci_dev->addr.bus, pci_dev->addr.devid,
5090 pci_dev->addr.function, "tx_port_stats");
5091 mz_name[RTE_MEMZONE_NAMESIZE - 1] = 0;
5092 mz = rte_memzone_lookup(mz_name);
5094 RTE_CACHE_LINE_ROUNDUP(sizeof(struct tx_port_stats) +
5095 sizeof(struct tx_port_stats_ext) + 512);
5097 mz = rte_memzone_reserve(mz_name,
5101 RTE_MEMZONE_SIZE_HINT_ONLY |
5102 RTE_MEMZONE_IOVA_CONTIG);
5106 memset(mz->addr, 0, mz->len);
5107 mz_phys_addr = mz->iova;
5109 bp->tx_mem_zone = (const void *)mz;
5110 bp->hw_tx_port_stats = mz->addr;
5111 bp->hw_tx_port_stats_map = mz_phys_addr;
5112 bp->flags |= BNXT_FLAG_PORT_STATS;
5114 /* Display extended statistics if FW supports it */
5115 if (bp->hwrm_spec_code < HWRM_SPEC_CODE_1_8_4 ||
5116 bp->hwrm_spec_code == HWRM_SPEC_CODE_1_9_0 ||
5117 !(bp->flags & BNXT_FLAG_EXT_STATS_SUPPORTED))
5120 bp->hw_rx_port_stats_ext = (void *)
5121 ((uint8_t *)bp->hw_rx_port_stats +
5122 sizeof(struct rx_port_stats));
5123 bp->hw_rx_port_stats_ext_map = bp->hw_rx_port_stats_map +
5124 sizeof(struct rx_port_stats);
5125 bp->flags |= BNXT_FLAG_EXT_RX_PORT_STATS;
5127 if (bp->hwrm_spec_code < HWRM_SPEC_CODE_1_9_2 ||
5128 bp->flags & BNXT_FLAG_EXT_STATS_SUPPORTED) {
5129 bp->hw_tx_port_stats_ext = (void *)
5130 ((uint8_t *)bp->hw_tx_port_stats +
5131 sizeof(struct tx_port_stats));
5132 bp->hw_tx_port_stats_ext_map =
5133 bp->hw_tx_port_stats_map +
5134 sizeof(struct tx_port_stats);
5135 bp->flags |= BNXT_FLAG_EXT_TX_PORT_STATS;
5141 static int bnxt_setup_mac_addr(struct rte_eth_dev *eth_dev)
5143 struct bnxt *bp = eth_dev->data->dev_private;
5146 eth_dev->data->mac_addrs = rte_zmalloc("bnxt_mac_addr_tbl",
5147 RTE_ETHER_ADDR_LEN *
5150 if (eth_dev->data->mac_addrs == NULL) {
5151 PMD_DRV_LOG(ERR, "Failed to alloc MAC addr tbl\n");
5155 if (!BNXT_HAS_DFLT_MAC_SET(bp)) {
5159 /* Generate a random MAC address, if none was assigned by PF */
5160 PMD_DRV_LOG(INFO, "VF MAC address not assigned by Host PF\n");
5161 bnxt_eth_hw_addr_random(bp->mac_addr);
5163 "Assign random MAC:%02X:%02X:%02X:%02X:%02X:%02X\n",
5164 bp->mac_addr[0], bp->mac_addr[1], bp->mac_addr[2],
5165 bp->mac_addr[3], bp->mac_addr[4], bp->mac_addr[5]);
5167 rc = bnxt_hwrm_set_mac(bp);
5172 /* Copy the permanent MAC from the FUNC_QCAPS response */
5173 memcpy(ð_dev->data->mac_addrs[0], bp->mac_addr, RTE_ETHER_ADDR_LEN);
5178 static int bnxt_restore_dflt_mac(struct bnxt *bp)
5182 /* MAC is already configured in FW */
5183 if (BNXT_HAS_DFLT_MAC_SET(bp))
5186 /* Restore the old MAC configured */
5187 rc = bnxt_hwrm_set_mac(bp);
5189 PMD_DRV_LOG(ERR, "Failed to restore MAC address\n");
5194 static void bnxt_config_vf_req_fwd(struct bnxt *bp)
5199 memset(bp->pf->vf_req_fwd, 0, sizeof(bp->pf->vf_req_fwd));
5201 if (!(bp->fw_cap & BNXT_FW_CAP_LINK_ADMIN))
5202 BNXT_HWRM_CMD_TO_FORWARD(HWRM_PORT_PHY_QCFG);
5203 BNXT_HWRM_CMD_TO_FORWARD(HWRM_FUNC_CFG);
5204 BNXT_HWRM_CMD_TO_FORWARD(HWRM_FUNC_VF_CFG);
5205 BNXT_HWRM_CMD_TO_FORWARD(HWRM_CFA_L2_FILTER_ALLOC);
5206 BNXT_HWRM_CMD_TO_FORWARD(HWRM_OEM_CMD);
5210 bnxt_get_svif(uint16_t port_id, bool func_svif,
5211 enum bnxt_ulp_intf_type type)
5213 struct rte_eth_dev *eth_dev;
5216 eth_dev = &rte_eth_devices[port_id];
5217 if (BNXT_ETH_DEV_IS_REPRESENTOR(eth_dev)) {
5218 struct bnxt_representor *vfr = eth_dev->data->dev_private;
5222 if (type == BNXT_ULP_INTF_TYPE_VF_REP)
5225 eth_dev = vfr->parent_dev;
5228 bp = eth_dev->data->dev_private;
5230 return func_svif ? bp->func_svif : bp->port_svif;
5234 bnxt_get_vnic_id(uint16_t port, enum bnxt_ulp_intf_type type)
5236 struct rte_eth_dev *eth_dev;
5237 struct bnxt_vnic_info *vnic;
5240 eth_dev = &rte_eth_devices[port];
5241 if (BNXT_ETH_DEV_IS_REPRESENTOR(eth_dev)) {
5242 struct bnxt_representor *vfr = eth_dev->data->dev_private;
5246 if (type == BNXT_ULP_INTF_TYPE_VF_REP)
5247 return vfr->dflt_vnic_id;
5249 eth_dev = vfr->parent_dev;
5252 bp = eth_dev->data->dev_private;
5254 vnic = BNXT_GET_DEFAULT_VNIC(bp);
5256 return vnic->fw_vnic_id;
5260 bnxt_get_fw_func_id(uint16_t port, enum bnxt_ulp_intf_type type)
5262 struct rte_eth_dev *eth_dev;
5265 eth_dev = &rte_eth_devices[port];
5266 if (BNXT_ETH_DEV_IS_REPRESENTOR(eth_dev)) {
5267 struct bnxt_representor *vfr = eth_dev->data->dev_private;
5271 if (type == BNXT_ULP_INTF_TYPE_VF_REP)
5274 eth_dev = vfr->parent_dev;
5277 bp = eth_dev->data->dev_private;
5282 enum bnxt_ulp_intf_type
5283 bnxt_get_interface_type(uint16_t port)
5285 struct rte_eth_dev *eth_dev;
5288 eth_dev = &rte_eth_devices[port];
5289 if (BNXT_ETH_DEV_IS_REPRESENTOR(eth_dev))
5290 return BNXT_ULP_INTF_TYPE_VF_REP;
5292 bp = eth_dev->data->dev_private;
5294 return BNXT_ULP_INTF_TYPE_PF;
5295 else if (BNXT_VF_IS_TRUSTED(bp))
5296 return BNXT_ULP_INTF_TYPE_TRUSTED_VF;
5297 else if (BNXT_VF(bp))
5298 return BNXT_ULP_INTF_TYPE_VF;
5300 return BNXT_ULP_INTF_TYPE_INVALID;
5304 bnxt_get_phy_port_id(uint16_t port_id)
5306 struct bnxt_representor *vfr;
5307 struct rte_eth_dev *eth_dev;
5310 eth_dev = &rte_eth_devices[port_id];
5311 if (BNXT_ETH_DEV_IS_REPRESENTOR(eth_dev)) {
5312 vfr = eth_dev->data->dev_private;
5316 eth_dev = vfr->parent_dev;
5319 bp = eth_dev->data->dev_private;
5321 return BNXT_PF(bp) ? bp->pf->port_id : bp->parent->port_id;
5325 bnxt_get_parif(uint16_t port_id, enum bnxt_ulp_intf_type type)
5327 struct rte_eth_dev *eth_dev;
5330 eth_dev = &rte_eth_devices[port_id];
5331 if (BNXT_ETH_DEV_IS_REPRESENTOR(eth_dev)) {
5332 struct bnxt_representor *vfr = eth_dev->data->dev_private;
5336 if (type == BNXT_ULP_INTF_TYPE_VF_REP)
5337 return vfr->fw_fid - 1;
5339 eth_dev = vfr->parent_dev;
5342 bp = eth_dev->data->dev_private;
5344 return BNXT_PF(bp) ? bp->fw_fid - 1 : bp->parent->fid - 1;
5348 bnxt_get_vport(uint16_t port_id)
5350 return (1 << bnxt_get_phy_port_id(port_id));
5353 static void bnxt_alloc_error_recovery_info(struct bnxt *bp)
5355 struct bnxt_error_recovery_info *info = bp->recovery_info;
5358 if (!(bp->fw_cap & BNXT_FW_CAP_HCOMM_FW_STATUS))
5359 memset(info, 0, sizeof(*info));
5363 if (!(bp->fw_cap & BNXT_FW_CAP_ERROR_RECOVERY))
5366 info = rte_zmalloc("bnxt_hwrm_error_recovery_qcfg",
5369 bp->fw_cap &= ~BNXT_FW_CAP_ERROR_RECOVERY;
5371 bp->recovery_info = info;
5374 static void bnxt_check_fw_status(struct bnxt *bp)
5378 if (!(bp->recovery_info &&
5379 (bp->fw_cap & BNXT_FW_CAP_HCOMM_FW_STATUS)))
5382 fw_status = bnxt_read_fw_status_reg(bp, BNXT_FW_STATUS_REG);
5383 if (fw_status != BNXT_FW_STATUS_HEALTHY)
5384 PMD_DRV_LOG(ERR, "Firmware not responding, status: %#x\n",
5388 static int bnxt_map_hcomm_fw_status_reg(struct bnxt *bp)
5390 struct bnxt_error_recovery_info *info = bp->recovery_info;
5391 uint32_t status_loc;
5394 rte_write32(HCOMM_STATUS_STRUCT_LOC, (uint8_t *)bp->bar0 +
5395 BNXT_GRCPF_REG_WINDOW_BASE_OUT + 4);
5396 sig_ver = rte_le_to_cpu_32(rte_read32((uint8_t *)bp->bar0 +
5397 BNXT_GRCP_WINDOW_2_BASE +
5398 offsetof(struct hcomm_status,
5400 /* If the signature is absent, then FW does not support this feature */
5401 if ((sig_ver & HCOMM_STATUS_SIGNATURE_MASK) !=
5402 HCOMM_STATUS_SIGNATURE_VAL)
5406 info = rte_zmalloc("bnxt_hwrm_error_recovery_qcfg",
5410 bp->recovery_info = info;
5412 memset(info, 0, sizeof(*info));
5415 status_loc = rte_le_to_cpu_32(rte_read32((uint8_t *)bp->bar0 +
5416 BNXT_GRCP_WINDOW_2_BASE +
5417 offsetof(struct hcomm_status,
5420 /* Only pre-map the FW health status GRC register */
5421 if (BNXT_FW_STATUS_REG_TYPE(status_loc) != BNXT_FW_STATUS_REG_TYPE_GRC)
5424 info->status_regs[BNXT_FW_STATUS_REG] = status_loc;
5425 info->mapped_status_regs[BNXT_FW_STATUS_REG] =
5426 BNXT_GRCP_WINDOW_2_BASE + (status_loc & BNXT_GRCP_OFFSET_MASK);
5428 rte_write32((status_loc & BNXT_GRCP_BASE_MASK), (uint8_t *)bp->bar0 +
5429 BNXT_GRCPF_REG_WINDOW_BASE_OUT + 4);
5431 bp->fw_cap |= BNXT_FW_CAP_HCOMM_FW_STATUS;
5436 static int bnxt_init_fw(struct bnxt *bp)
5443 rc = bnxt_map_hcomm_fw_status_reg(bp);
5447 rc = bnxt_hwrm_ver_get(bp, DFLT_HWRM_CMD_TIMEOUT);
5449 bnxt_check_fw_status(bp);
5453 rc = bnxt_hwrm_func_reset(bp);
5457 rc = bnxt_hwrm_vnic_qcaps(bp);
5461 rc = bnxt_hwrm_queue_qportcfg(bp);
5465 /* Get the MAX capabilities for this function.
5466 * This function also allocates context memory for TQM rings and
5467 * informs the firmware about this allocated backing store memory.
5469 rc = bnxt_hwrm_func_qcaps(bp);
5473 rc = bnxt_hwrm_func_qcfg(bp, &mtu);
5477 bnxt_hwrm_port_mac_qcfg(bp);
5479 bnxt_hwrm_parent_pf_qcfg(bp);
5481 bnxt_hwrm_port_phy_qcaps(bp);
5483 bnxt_alloc_error_recovery_info(bp);
5484 /* Get the adapter error recovery support info */
5485 rc = bnxt_hwrm_error_recovery_qcfg(bp);
5487 bp->fw_cap &= ~BNXT_FW_CAP_ERROR_RECOVERY;
5489 bnxt_hwrm_port_led_qcaps(bp);
5495 bnxt_init_locks(struct bnxt *bp)
5499 err = pthread_mutex_init(&bp->flow_lock, NULL);
5501 PMD_DRV_LOG(ERR, "Unable to initialize flow_lock\n");
5505 err = pthread_mutex_init(&bp->def_cp_lock, NULL);
5507 PMD_DRV_LOG(ERR, "Unable to initialize def_cp_lock\n");
5509 err = pthread_mutex_init(&bp->health_check_lock, NULL);
5511 PMD_DRV_LOG(ERR, "Unable to initialize health_check_lock\n");
5515 static int bnxt_init_resources(struct bnxt *bp, bool reconfig_dev)
5519 rc = bnxt_init_fw(bp);
5523 if (!reconfig_dev) {
5524 rc = bnxt_setup_mac_addr(bp->eth_dev);
5528 rc = bnxt_restore_dflt_mac(bp);
5533 bnxt_config_vf_req_fwd(bp);
5535 rc = bnxt_hwrm_func_driver_register(bp);
5537 PMD_DRV_LOG(ERR, "Failed to register driver");
5542 if (bp->pdev->max_vfs) {
5543 rc = bnxt_hwrm_allocate_vfs(bp, bp->pdev->max_vfs);
5545 PMD_DRV_LOG(ERR, "Failed to allocate VFs\n");
5549 rc = bnxt_hwrm_allocate_pf_only(bp);
5552 "Failed to allocate PF resources");
5558 rc = bnxt_alloc_mem(bp, reconfig_dev);
5562 rc = bnxt_setup_int(bp);
5566 rc = bnxt_request_int(bp);
5570 rc = bnxt_init_ctx_mem(bp);
5572 PMD_DRV_LOG(ERR, "Failed to init adv_flow_counters\n");
5576 rc = bnxt_init_locks(bp);
5584 bnxt_parse_devarg_truflow(__rte_unused const char *key,
5585 const char *value, void *opaque_arg)
5587 struct bnxt *bp = opaque_arg;
5588 unsigned long truflow;
5591 if (!value || !opaque_arg) {
5593 "Invalid parameter passed to truflow devargs.\n");
5597 truflow = strtoul(value, &end, 10);
5598 if (end == NULL || *end != '\0' ||
5599 (truflow == ULONG_MAX && errno == ERANGE)) {
5601 "Invalid parameter passed to truflow devargs.\n");
5605 if (BNXT_DEVARG_TRUFLOW_INVALID(truflow)) {
5607 "Invalid value passed to truflow devargs.\n");
5612 bp->flags |= BNXT_FLAG_TRUFLOW_EN;
5613 PMD_DRV_LOG(INFO, "Host-based truflow feature enabled.\n");
5615 bp->flags &= ~BNXT_FLAG_TRUFLOW_EN;
5616 PMD_DRV_LOG(INFO, "Host-based truflow feature disabled.\n");
5623 bnxt_parse_devarg_flow_xstat(__rte_unused const char *key,
5624 const char *value, void *opaque_arg)
5626 struct bnxt *bp = opaque_arg;
5627 unsigned long flow_xstat;
5630 if (!value || !opaque_arg) {
5632 "Invalid parameter passed to flow_xstat devarg.\n");
5636 flow_xstat = strtoul(value, &end, 10);
5637 if (end == NULL || *end != '\0' ||
5638 (flow_xstat == ULONG_MAX && errno == ERANGE)) {
5640 "Invalid parameter passed to flow_xstat devarg.\n");
5644 if (BNXT_DEVARG_FLOW_XSTAT_INVALID(flow_xstat)) {
5646 "Invalid value passed to flow_xstat devarg.\n");
5650 bp->flags |= BNXT_FLAG_FLOW_XSTATS_EN;
5651 if (BNXT_FLOW_XSTATS_EN(bp))
5652 PMD_DRV_LOG(INFO, "flow_xstat feature enabled.\n");
5658 bnxt_parse_devarg_max_num_kflows(__rte_unused const char *key,
5659 const char *value, void *opaque_arg)
5661 struct bnxt *bp = opaque_arg;
5662 unsigned long max_num_kflows;
5665 if (!value || !opaque_arg) {
5667 "Invalid parameter passed to max_num_kflows devarg.\n");
5671 max_num_kflows = strtoul(value, &end, 10);
5672 if (end == NULL || *end != '\0' ||
5673 (max_num_kflows == ULONG_MAX && errno == ERANGE)) {
5675 "Invalid parameter passed to max_num_kflows devarg.\n");
5679 if (bnxt_devarg_max_num_kflow_invalid(max_num_kflows)) {
5681 "Invalid value passed to max_num_kflows devarg.\n");
5685 bp->max_num_kflows = max_num_kflows;
5686 if (bp->max_num_kflows)
5687 PMD_DRV_LOG(INFO, "max_num_kflows set as %ldK.\n",
5694 bnxt_parse_devarg_rep_is_pf(__rte_unused const char *key,
5695 const char *value, void *opaque_arg)
5697 struct bnxt_representor *vfr_bp = opaque_arg;
5698 unsigned long rep_is_pf;
5701 if (!value || !opaque_arg) {
5703 "Invalid parameter passed to rep_is_pf devargs.\n");
5707 rep_is_pf = strtoul(value, &end, 10);
5708 if (end == NULL || *end != '\0' ||
5709 (rep_is_pf == ULONG_MAX && errno == ERANGE)) {
5711 "Invalid parameter passed to rep_is_pf devargs.\n");
5715 if (BNXT_DEVARG_REP_IS_PF_INVALID(rep_is_pf)) {
5717 "Invalid value passed to rep_is_pf devargs.\n");
5721 vfr_bp->flags |= rep_is_pf;
5722 if (BNXT_REP_PF(vfr_bp))
5723 PMD_DRV_LOG(INFO, "PF representor\n");
5725 PMD_DRV_LOG(INFO, "VF representor\n");
5731 bnxt_parse_devarg_rep_based_pf(__rte_unused const char *key,
5732 const char *value, void *opaque_arg)
5734 struct bnxt_representor *vfr_bp = opaque_arg;
5735 unsigned long rep_based_pf;
5738 if (!value || !opaque_arg) {
5740 "Invalid parameter passed to rep_based_pf "
5745 rep_based_pf = strtoul(value, &end, 10);
5746 if (end == NULL || *end != '\0' ||
5747 (rep_based_pf == ULONG_MAX && errno == ERANGE)) {
5749 "Invalid parameter passed to rep_based_pf "
5754 if (BNXT_DEVARG_REP_BASED_PF_INVALID(rep_based_pf)) {
5756 "Invalid value passed to rep_based_pf devargs.\n");
5760 vfr_bp->rep_based_pf = rep_based_pf;
5761 PMD_DRV_LOG(INFO, "rep-based-pf = %d\n", vfr_bp->rep_based_pf);
5767 bnxt_parse_devarg_rep_q_r2f(__rte_unused const char *key,
5768 const char *value, void *opaque_arg)
5770 struct bnxt_representor *vfr_bp = opaque_arg;
5771 unsigned long rep_q_r2f;
5774 if (!value || !opaque_arg) {
5776 "Invalid parameter passed to rep_q_r2f "
5781 rep_q_r2f = strtoul(value, &end, 10);
5782 if (end == NULL || *end != '\0' ||
5783 (rep_q_r2f == ULONG_MAX && errno == ERANGE)) {
5785 "Invalid parameter passed to rep_q_r2f "
5790 if (BNXT_DEVARG_REP_Q_R2F_INVALID(rep_q_r2f)) {
5792 "Invalid value passed to rep_q_r2f devargs.\n");
5796 vfr_bp->rep_q_r2f = rep_q_r2f;
5797 vfr_bp->flags |= BNXT_REP_Q_R2F_VALID;
5798 PMD_DRV_LOG(INFO, "rep-q-r2f = %d\n", vfr_bp->rep_q_r2f);
5804 bnxt_parse_devarg_rep_q_f2r(__rte_unused const char *key,
5805 const char *value, void *opaque_arg)
5807 struct bnxt_representor *vfr_bp = opaque_arg;
5808 unsigned long rep_q_f2r;
5811 if (!value || !opaque_arg) {
5813 "Invalid parameter passed to rep_q_f2r "
5818 rep_q_f2r = strtoul(value, &end, 10);
5819 if (end == NULL || *end != '\0' ||
5820 (rep_q_f2r == ULONG_MAX && errno == ERANGE)) {
5822 "Invalid parameter passed to rep_q_f2r "
5827 if (BNXT_DEVARG_REP_Q_F2R_INVALID(rep_q_f2r)) {
5829 "Invalid value passed to rep_q_f2r devargs.\n");
5833 vfr_bp->rep_q_f2r = rep_q_f2r;
5834 vfr_bp->flags |= BNXT_REP_Q_F2R_VALID;
5835 PMD_DRV_LOG(INFO, "rep-q-f2r = %d\n", vfr_bp->rep_q_f2r);
5841 bnxt_parse_devarg_rep_fc_r2f(__rte_unused const char *key,
5842 const char *value, void *opaque_arg)
5844 struct bnxt_representor *vfr_bp = opaque_arg;
5845 unsigned long rep_fc_r2f;
5848 if (!value || !opaque_arg) {
5850 "Invalid parameter passed to rep_fc_r2f "
5855 rep_fc_r2f = strtoul(value, &end, 10);
5856 if (end == NULL || *end != '\0' ||
5857 (rep_fc_r2f == ULONG_MAX && errno == ERANGE)) {
5859 "Invalid parameter passed to rep_fc_r2f "
5864 if (BNXT_DEVARG_REP_FC_R2F_INVALID(rep_fc_r2f)) {
5866 "Invalid value passed to rep_fc_r2f devargs.\n");
5870 vfr_bp->flags |= BNXT_REP_FC_R2F_VALID;
5871 vfr_bp->rep_fc_r2f = rep_fc_r2f;
5872 PMD_DRV_LOG(INFO, "rep-fc-r2f = %lu\n", rep_fc_r2f);
5878 bnxt_parse_devarg_rep_fc_f2r(__rte_unused const char *key,
5879 const char *value, void *opaque_arg)
5881 struct bnxt_representor *vfr_bp = opaque_arg;
5882 unsigned long rep_fc_f2r;
5885 if (!value || !opaque_arg) {
5887 "Invalid parameter passed to rep_fc_f2r "
5892 rep_fc_f2r = strtoul(value, &end, 10);
5893 if (end == NULL || *end != '\0' ||
5894 (rep_fc_f2r == ULONG_MAX && errno == ERANGE)) {
5896 "Invalid parameter passed to rep_fc_f2r "
5901 if (BNXT_DEVARG_REP_FC_F2R_INVALID(rep_fc_f2r)) {
5903 "Invalid value passed to rep_fc_f2r devargs.\n");
5907 vfr_bp->flags |= BNXT_REP_FC_F2R_VALID;
5908 vfr_bp->rep_fc_f2r = rep_fc_f2r;
5909 PMD_DRV_LOG(INFO, "rep-fc-f2r = %lu\n", rep_fc_f2r);
5915 bnxt_parse_dev_args(struct bnxt *bp, struct rte_devargs *devargs)
5917 struct rte_kvargs *kvlist;
5919 if (devargs == NULL)
5922 kvlist = rte_kvargs_parse(devargs->args, bnxt_dev_args);
5927 * Handler for "truflow" devarg.
5928 * Invoked as for ex: "-w 0000:00:0d.0,host-based-truflow=1"
5930 rte_kvargs_process(kvlist, BNXT_DEVARG_TRUFLOW,
5931 bnxt_parse_devarg_truflow, bp);
5934 * Handler for "flow_xstat" devarg.
5935 * Invoked as for ex: "-w 0000:00:0d.0,flow_xstat=1"
5937 rte_kvargs_process(kvlist, BNXT_DEVARG_FLOW_XSTAT,
5938 bnxt_parse_devarg_flow_xstat, bp);
5941 * Handler for "max_num_kflows" devarg.
5942 * Invoked as for ex: "-w 000:00:0d.0,max_num_kflows=32"
5944 rte_kvargs_process(kvlist, BNXT_DEVARG_MAX_NUM_KFLOWS,
5945 bnxt_parse_devarg_max_num_kflows, bp);
5947 rte_kvargs_free(kvlist);
5950 static int bnxt_alloc_switch_domain(struct bnxt *bp)
5954 if (BNXT_PF(bp) || BNXT_VF_IS_TRUSTED(bp)) {
5955 rc = rte_eth_switch_domain_alloc(&bp->switch_domain_id);
5958 "Failed to alloc switch domain: %d\n", rc);
5961 "Switch domain allocated %d\n",
5962 bp->switch_domain_id);
5969 bnxt_dev_init(struct rte_eth_dev *eth_dev, void *params __rte_unused)
5971 struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev);
5972 static int version_printed;
5976 if (version_printed++ == 0)
5977 PMD_DRV_LOG(INFO, "%s\n", bnxt_version);
5979 eth_dev->dev_ops = &bnxt_dev_ops;
5980 eth_dev->rx_queue_count = bnxt_rx_queue_count_op;
5981 eth_dev->rx_descriptor_status = bnxt_rx_descriptor_status_op;
5982 eth_dev->tx_descriptor_status = bnxt_tx_descriptor_status_op;
5983 eth_dev->rx_pkt_burst = &bnxt_recv_pkts;
5984 eth_dev->tx_pkt_burst = &bnxt_xmit_pkts;
5987 * For secondary processes, we don't initialise any further
5988 * as primary has already done this work.
5990 if (rte_eal_process_type() != RTE_PROC_PRIMARY)
5993 rte_eth_copy_pci_info(eth_dev, pci_dev);
5995 bp = eth_dev->data->dev_private;
5997 /* Parse dev arguments passed on when starting the DPDK application. */
5998 bnxt_parse_dev_args(bp, pci_dev->device.devargs);
6000 bp->flags &= ~BNXT_FLAG_RX_VECTOR_PKT_MODE;
6002 if (bnxt_vf_pciid(pci_dev->id.device_id))
6003 bp->flags |= BNXT_FLAG_VF;
6005 if (bnxt_thor_device(pci_dev->id.device_id))
6006 bp->flags |= BNXT_FLAG_THOR_CHIP;
6008 if (pci_dev->id.device_id == BROADCOM_DEV_ID_58802 ||
6009 pci_dev->id.device_id == BROADCOM_DEV_ID_58804 ||
6010 pci_dev->id.device_id == BROADCOM_DEV_ID_58808 ||
6011 pci_dev->id.device_id == BROADCOM_DEV_ID_58802_VF)
6012 bp->flags |= BNXT_FLAG_STINGRAY;
6014 rc = bnxt_init_board(eth_dev);
6017 "Failed to initialize board rc: %x\n", rc);
6021 rc = bnxt_alloc_pf_info(bp);
6025 rc = bnxt_alloc_link_info(bp);
6029 rc = bnxt_alloc_parent_info(bp);
6033 rc = bnxt_alloc_hwrm_resources(bp);
6036 "Failed to allocate hwrm resource rc: %x\n", rc);
6039 rc = bnxt_alloc_leds_info(bp);
6043 rc = bnxt_alloc_cos_queues(bp);
6047 rc = bnxt_init_resources(bp, false);
6051 rc = bnxt_alloc_stats_mem(bp);
6055 bnxt_alloc_switch_domain(bp);
6058 DRV_MODULE_NAME "found at mem %" PRIX64 ", node addr %pM\n",
6059 pci_dev->mem_resource[0].phys_addr,
6060 pci_dev->mem_resource[0].addr);
6065 bnxt_dev_uninit(eth_dev);
6070 static void bnxt_free_ctx_mem_buf(struct bnxt_ctx_mem_buf_info *ctx)
6079 ctx->dma = RTE_BAD_IOVA;
6080 ctx->ctx_id = BNXT_CTX_VAL_INVAL;
6083 static void bnxt_unregister_fc_ctx_mem(struct bnxt *bp)
6085 bnxt_hwrm_cfa_counter_cfg(bp, BNXT_DIR_RX,
6086 CFA_COUNTER_CFG_IN_COUNTER_TYPE_FC,
6087 bp->flow_stat->rx_fc_out_tbl.ctx_id,
6088 bp->flow_stat->max_fc,
6091 bnxt_hwrm_cfa_counter_cfg(bp, BNXT_DIR_TX,
6092 CFA_COUNTER_CFG_IN_COUNTER_TYPE_FC,
6093 bp->flow_stat->tx_fc_out_tbl.ctx_id,
6094 bp->flow_stat->max_fc,
6097 if (bp->flow_stat->rx_fc_in_tbl.ctx_id != BNXT_CTX_VAL_INVAL)
6098 bnxt_hwrm_ctx_unrgtr(bp, bp->flow_stat->rx_fc_in_tbl.ctx_id);
6099 bp->flow_stat->rx_fc_in_tbl.ctx_id = BNXT_CTX_VAL_INVAL;
6101 if (bp->flow_stat->rx_fc_out_tbl.ctx_id != BNXT_CTX_VAL_INVAL)
6102 bnxt_hwrm_ctx_unrgtr(bp, bp->flow_stat->rx_fc_out_tbl.ctx_id);
6103 bp->flow_stat->rx_fc_out_tbl.ctx_id = BNXT_CTX_VAL_INVAL;
6105 if (bp->flow_stat->tx_fc_in_tbl.ctx_id != BNXT_CTX_VAL_INVAL)
6106 bnxt_hwrm_ctx_unrgtr(bp, bp->flow_stat->tx_fc_in_tbl.ctx_id);
6107 bp->flow_stat->tx_fc_in_tbl.ctx_id = BNXT_CTX_VAL_INVAL;
6109 if (bp->flow_stat->tx_fc_out_tbl.ctx_id != BNXT_CTX_VAL_INVAL)
6110 bnxt_hwrm_ctx_unrgtr(bp, bp->flow_stat->tx_fc_out_tbl.ctx_id);
6111 bp->flow_stat->tx_fc_out_tbl.ctx_id = BNXT_CTX_VAL_INVAL;
6114 static void bnxt_uninit_fc_ctx_mem(struct bnxt *bp)
6116 bnxt_unregister_fc_ctx_mem(bp);
6118 bnxt_free_ctx_mem_buf(&bp->flow_stat->rx_fc_in_tbl);
6119 bnxt_free_ctx_mem_buf(&bp->flow_stat->rx_fc_out_tbl);
6120 bnxt_free_ctx_mem_buf(&bp->flow_stat->tx_fc_in_tbl);
6121 bnxt_free_ctx_mem_buf(&bp->flow_stat->tx_fc_out_tbl);
6124 static void bnxt_uninit_ctx_mem(struct bnxt *bp)
6126 if (BNXT_FLOW_XSTATS_EN(bp))
6127 bnxt_uninit_fc_ctx_mem(bp);
6131 bnxt_free_error_recovery_info(struct bnxt *bp)
6133 rte_free(bp->recovery_info);
6134 bp->recovery_info = NULL;
6135 bp->fw_cap &= ~BNXT_FW_CAP_ERROR_RECOVERY;
6139 bnxt_uninit_locks(struct bnxt *bp)
6141 pthread_mutex_destroy(&bp->flow_lock);
6142 pthread_mutex_destroy(&bp->def_cp_lock);
6143 pthread_mutex_destroy(&bp->health_check_lock);
6145 pthread_mutex_destroy(&bp->rep_info->vfr_lock);
6146 pthread_mutex_destroy(&bp->rep_info->vfr_start_lock);
6151 bnxt_uninit_resources(struct bnxt *bp, bool reconfig_dev)
6156 bnxt_free_mem(bp, reconfig_dev);
6158 bnxt_hwrm_func_buf_unrgtr(bp);
6159 rte_free(bp->pf->vf_req_buf);
6161 rc = bnxt_hwrm_func_driver_unregister(bp, 0);
6162 bp->flags &= ~BNXT_FLAG_REGISTERED;
6163 bnxt_free_ctx_mem(bp);
6164 if (!reconfig_dev) {
6165 bnxt_free_hwrm_resources(bp);
6166 bnxt_free_error_recovery_info(bp);
6169 bnxt_uninit_ctx_mem(bp);
6171 bnxt_uninit_locks(bp);
6172 bnxt_free_flow_stats_info(bp);
6173 bnxt_free_rep_info(bp);
6174 rte_free(bp->ptp_cfg);
6180 bnxt_dev_uninit(struct rte_eth_dev *eth_dev)
6182 if (rte_eal_process_type() != RTE_PROC_PRIMARY)
6185 PMD_DRV_LOG(DEBUG, "Calling Device uninit\n");
6187 if (eth_dev->state != RTE_ETH_DEV_UNUSED)
6188 bnxt_dev_close_op(eth_dev);
6193 static int bnxt_pci_remove_dev_with_reps(struct rte_eth_dev *eth_dev)
6195 struct bnxt *bp = eth_dev->data->dev_private;
6196 struct rte_eth_dev *vf_rep_eth_dev;
6202 for (i = 0; i < bp->num_reps; i++) {
6203 vf_rep_eth_dev = bp->rep_info[i].vfr_eth_dev;
6204 if (!vf_rep_eth_dev)
6206 PMD_DRV_LOG(DEBUG, "BNXT Port:%d VFR pci remove\n",
6207 vf_rep_eth_dev->data->port_id);
6208 rte_eth_dev_destroy(vf_rep_eth_dev, bnxt_representor_uninit);
6210 PMD_DRV_LOG(DEBUG, "BNXT Port:%d pci remove\n",
6211 eth_dev->data->port_id);
6212 ret = rte_eth_dev_destroy(eth_dev, bnxt_dev_uninit);
6217 static void bnxt_free_rep_info(struct bnxt *bp)
6219 rte_free(bp->rep_info);
6220 bp->rep_info = NULL;
6221 rte_free(bp->cfa_code_map);
6222 bp->cfa_code_map = NULL;
6225 static int bnxt_init_rep_info(struct bnxt *bp)
6232 bp->rep_info = rte_zmalloc("bnxt_rep_info",
6233 sizeof(bp->rep_info[0]) * BNXT_MAX_VF_REPS,
6235 if (!bp->rep_info) {
6236 PMD_DRV_LOG(ERR, "Failed to alloc memory for rep info\n");
6239 bp->cfa_code_map = rte_zmalloc("bnxt_cfa_code_map",
6240 sizeof(*bp->cfa_code_map) *
6241 BNXT_MAX_CFA_CODE, 0);
6242 if (!bp->cfa_code_map) {
6243 PMD_DRV_LOG(ERR, "Failed to alloc memory for cfa_code_map\n");
6244 bnxt_free_rep_info(bp);
6248 for (i = 0; i < BNXT_MAX_CFA_CODE; i++)
6249 bp->cfa_code_map[i] = BNXT_VF_IDX_INVALID;
6251 rc = pthread_mutex_init(&bp->rep_info->vfr_lock, NULL);
6253 PMD_DRV_LOG(ERR, "Unable to initialize vfr_lock\n");
6254 bnxt_free_rep_info(bp);
6258 rc = pthread_mutex_init(&bp->rep_info->vfr_start_lock, NULL);
6260 PMD_DRV_LOG(ERR, "Unable to initialize vfr_start_lock\n");
6261 bnxt_free_rep_info(bp);
6268 static int bnxt_rep_port_probe(struct rte_pci_device *pci_dev,
6269 struct rte_eth_devargs eth_da,
6270 struct rte_eth_dev *backing_eth_dev,
6271 const char *dev_args)
6273 struct rte_eth_dev *vf_rep_eth_dev;
6274 char name[RTE_ETH_NAME_MAX_LEN];
6275 struct bnxt *backing_bp;
6278 struct rte_kvargs *kvlist;
6280 num_rep = eth_da.nb_representor_ports;
6281 if (num_rep > BNXT_MAX_VF_REPS) {
6282 PMD_DRV_LOG(ERR, "nb_representor_ports = %d > %d MAX VF REPS\n",
6283 num_rep, BNXT_MAX_VF_REPS);
6287 if (num_rep >= RTE_MAX_ETHPORTS) {
6289 "nb_representor_ports = %d > %d MAX ETHPORTS\n",
6290 num_rep, RTE_MAX_ETHPORTS);
6294 backing_bp = backing_eth_dev->data->dev_private;
6296 if (!(BNXT_PF(backing_bp) || BNXT_VF_IS_TRUSTED(backing_bp))) {
6298 "Not a PF or trusted VF. No Representor support\n");
6299 /* Returning an error is not an option.
6300 * Applications are not handling this correctly
6305 if (bnxt_init_rep_info(backing_bp))
6308 for (i = 0; i < num_rep; i++) {
6309 struct bnxt_representor representor = {
6310 .vf_id = eth_da.representor_ports[i],
6311 .switch_domain_id = backing_bp->switch_domain_id,
6312 .parent_dev = backing_eth_dev
6315 if (representor.vf_id >= BNXT_MAX_VF_REPS) {
6316 PMD_DRV_LOG(ERR, "VF-Rep id %d >= %d MAX VF ID\n",
6317 representor.vf_id, BNXT_MAX_VF_REPS);
6321 /* representor port net_bdf_port */
6322 snprintf(name, sizeof(name), "net_%s_representor_%d",
6323 pci_dev->device.name, eth_da.representor_ports[i]);
6325 kvlist = rte_kvargs_parse(dev_args, bnxt_dev_args);
6328 * Handler for "rep_is_pf" devarg.
6329 * Invoked as for ex: "-w 000:00:0d.0,
6330 * rep-based-pf=<pf index> rep-is-pf=<VF=0 or PF=1>"
6332 rte_kvargs_process(kvlist, BNXT_DEVARG_REP_IS_PF,
6333 bnxt_parse_devarg_rep_is_pf,
6334 (void *)&representor);
6336 * Handler for "rep_based_pf" devarg.
6337 * Invoked as for ex: "-w 000:00:0d.0,
6338 * rep-based-pf=<pf index> rep-is-pf=<VF=0 or PF=1>"
6340 rte_kvargs_process(kvlist, BNXT_DEVARG_REP_BASED_PF,
6341 bnxt_parse_devarg_rep_based_pf,
6342 (void *)&representor);
6344 * Handler for "rep_based_pf" devarg.
6345 * Invoked as for ex: "-w 000:00:0d.0,
6346 * rep-based-pf=<pf index> rep-is-pf=<VF=0 or PF=1>"
6348 rte_kvargs_process(kvlist, BNXT_DEVARG_REP_Q_R2F,
6349 bnxt_parse_devarg_rep_q_r2f,
6350 (void *)&representor);
6352 * Handler for "rep_based_pf" devarg.
6353 * Invoked as for ex: "-w 000:00:0d.0,
6354 * rep-based-pf=<pf index> rep-is-pf=<VF=0 or PF=1>"
6356 rte_kvargs_process(kvlist, BNXT_DEVARG_REP_Q_F2R,
6357 bnxt_parse_devarg_rep_q_f2r,
6358 (void *)&representor);
6360 * Handler for "rep_based_pf" devarg.
6361 * Invoked as for ex: "-w 000:00:0d.0,
6362 * rep-based-pf=<pf index> rep-is-pf=<VF=0 or PF=1>"
6364 rte_kvargs_process(kvlist, BNXT_DEVARG_REP_FC_R2F,
6365 bnxt_parse_devarg_rep_fc_r2f,
6366 (void *)&representor);
6368 * Handler for "rep_based_pf" devarg.
6369 * Invoked as for ex: "-w 000:00:0d.0,
6370 * rep-based-pf=<pf index> rep-is-pf=<VF=0 or PF=1>"
6372 rte_kvargs_process(kvlist, BNXT_DEVARG_REP_FC_F2R,
6373 bnxt_parse_devarg_rep_fc_f2r,
6374 (void *)&representor);
6377 ret = rte_eth_dev_create(&pci_dev->device, name,
6378 sizeof(struct bnxt_representor),
6380 bnxt_representor_init,
6383 PMD_DRV_LOG(ERR, "failed to create bnxt vf "
6384 "representor %s.", name);
6388 vf_rep_eth_dev = rte_eth_dev_allocated(name);
6389 if (!vf_rep_eth_dev) {
6390 PMD_DRV_LOG(ERR, "Failed to find the eth_dev"
6391 " for VF-Rep: %s.", name);
6396 PMD_DRV_LOG(DEBUG, "BNXT Port:%d VFR pci probe\n",
6397 backing_eth_dev->data->port_id);
6398 backing_bp->rep_info[representor.vf_id].vfr_eth_dev =
6400 backing_bp->num_reps++;
6407 /* If num_rep > 1, then rollback already created
6408 * ports, since we'll be failing the probe anyway
6411 bnxt_pci_remove_dev_with_reps(backing_eth_dev);
6416 static int bnxt_pci_probe(struct rte_pci_driver *pci_drv __rte_unused,
6417 struct rte_pci_device *pci_dev)
6419 struct rte_eth_devargs eth_da = { .nb_representor_ports = 0 };
6420 struct rte_eth_dev *backing_eth_dev;
6424 if (pci_dev->device.devargs) {
6425 ret = rte_eth_devargs_parse(pci_dev->device.devargs->args,
6431 num_rep = eth_da.nb_representor_ports;
6432 PMD_DRV_LOG(DEBUG, "nb_representor_ports = %d\n",
6435 /* We could come here after first level of probe is already invoked
6436 * as part of an application bringup(OVS-DPDK vswitchd), so first check
6437 * for already allocated eth_dev for the backing device (PF/Trusted VF)
6439 backing_eth_dev = rte_eth_dev_allocated(pci_dev->device.name);
6440 if (backing_eth_dev == NULL) {
6441 ret = rte_eth_dev_create(&pci_dev->device, pci_dev->device.name,
6442 sizeof(struct bnxt),
6443 eth_dev_pci_specific_init, pci_dev,
6444 bnxt_dev_init, NULL);
6446 if (ret || !num_rep)
6449 backing_eth_dev = rte_eth_dev_allocated(pci_dev->device.name);
6451 PMD_DRV_LOG(DEBUG, "BNXT Port:%d pci probe\n",
6452 backing_eth_dev->data->port_id);
6457 /* probe representor ports now */
6458 ret = bnxt_rep_port_probe(pci_dev, eth_da, backing_eth_dev,
6459 pci_dev->device.devargs->args);
6464 static int bnxt_pci_remove(struct rte_pci_device *pci_dev)
6466 struct rte_eth_dev *eth_dev;
6468 eth_dev = rte_eth_dev_allocated(pci_dev->device.name);
6470 return 0; /* Invoked typically only by OVS-DPDK, by the
6471 * time it comes here the eth_dev is already
6472 * deleted by rte_eth_dev_close(), so returning
6473 * +ve value will at least help in proper cleanup
6476 PMD_DRV_LOG(DEBUG, "BNXT Port:%d pci remove\n", eth_dev->data->port_id);
6477 if (rte_eal_process_type() == RTE_PROC_PRIMARY) {
6478 if (eth_dev->data->dev_flags & RTE_ETH_DEV_REPRESENTOR)
6479 return rte_eth_dev_destroy(eth_dev,
6480 bnxt_representor_uninit);
6482 return rte_eth_dev_destroy(eth_dev,
6485 return rte_eth_dev_pci_generic_remove(pci_dev, NULL);
6489 static struct rte_pci_driver bnxt_rte_pmd = {
6490 .id_table = bnxt_pci_id_map,
6491 .drv_flags = RTE_PCI_DRV_NEED_MAPPING | RTE_PCI_DRV_INTR_LSC |
6492 RTE_PCI_DRV_PROBE_AGAIN, /* Needed in case of VF-REPs
6495 .probe = bnxt_pci_probe,
6496 .remove = bnxt_pci_remove,
6500 is_device_supported(struct rte_eth_dev *dev, struct rte_pci_driver *drv)
6502 if (strcmp(dev->device->driver->name, drv->driver.name))
6508 bool is_bnxt_supported(struct rte_eth_dev *dev)
6510 return is_device_supported(dev, &bnxt_rte_pmd);
6513 RTE_LOG_REGISTER(bnxt_logtype_driver, pmd.net.bnxt.driver, NOTICE);
6514 RTE_PMD_REGISTER_PCI(net_bnxt, bnxt_rte_pmd);
6515 RTE_PMD_REGISTER_PCI_TABLE(net_bnxt, bnxt_pci_id_map);
6516 RTE_PMD_REGISTER_KMOD_DEP(net_bnxt, "* igb_uio | uio_pci_generic | vfio-pci");