net/mlx5: check VLAN push/pop support
[dpdk.git] / drivers / common / mlx5 / mlx5_prm.h
1 /* SPDX-License-Identifier: BSD-3-Clause
2  * Copyright 2016 6WIND S.A.
3  * Copyright 2016 Mellanox Technologies, Ltd
4  */
5
6 #ifndef RTE_PMD_MLX5_PRM_H_
7 #define RTE_PMD_MLX5_PRM_H_
8
9 #include <unistd.h>
10
11 #include <rte_vect.h>
12 #include <rte_byteorder.h>
13
14 #include <mlx5_glue.h>
15 #include "mlx5_autoconf.h"
16
17 /* RSS hash key size. */
18 #define MLX5_RSS_HASH_KEY_LEN 40
19
20 /* Get CQE owner bit. */
21 #define MLX5_CQE_OWNER(op_own) ((op_own) & MLX5_CQE_OWNER_MASK)
22
23 /* Get CQE format. */
24 #define MLX5_CQE_FORMAT(op_own) (((op_own) & MLX5E_CQE_FORMAT_MASK) >> 2)
25
26 /* Get CQE opcode. */
27 #define MLX5_CQE_OPCODE(op_own) (((op_own) & 0xf0) >> 4)
28
29 /* Get CQE solicited event. */
30 #define MLX5_CQE_SE(op_own) (((op_own) >> 1) & 1)
31
32 /* Invalidate a CQE. */
33 #define MLX5_CQE_INVALIDATE (MLX5_CQE_INVALID << 4)
34
35 /* Hardware index widths. */
36 #define MLX5_CQ_INDEX_WIDTH 24
37 #define MLX5_WQ_INDEX_WIDTH 16
38
39 /* WQE Segment sizes in bytes. */
40 #define MLX5_WSEG_SIZE 16u
41 #define MLX5_WQE_CSEG_SIZE sizeof(struct mlx5_wqe_cseg)
42 #define MLX5_WQE_DSEG_SIZE sizeof(struct mlx5_wqe_dseg)
43 #define MLX5_WQE_ESEG_SIZE sizeof(struct mlx5_wqe_eseg)
44
45 /* WQE/WQEBB size in bytes. */
46 #define MLX5_WQE_SIZE sizeof(struct mlx5_wqe)
47
48 /*
49  * Max size of a WQE session.
50  * Absolute maximum size is 63 (MLX5_DSEG_MAX) segments,
51  * the WQE size field in Control Segment is 6 bits wide.
52  */
53 #define MLX5_WQE_SIZE_MAX (60 * MLX5_WSEG_SIZE)
54
55 /*
56  * Default minimum number of Tx queues for inlining packets.
57  * If there are less queues as specified we assume we have
58  * no enough CPU resources (cycles) to perform inlining,
59  * the PCIe throughput is not supposed as bottleneck and
60  * inlining is disabled.
61  */
62 #define MLX5_INLINE_MAX_TXQS 8u
63 #define MLX5_INLINE_MAX_TXQS_BLUEFIELD 16u
64
65 /*
66  * Default packet length threshold to be inlined with
67  * enhanced MPW. If packet length exceeds the threshold
68  * the data are not inlined. Should be aligned in WQEBB
69  * boundary with accounting the title Control and Ethernet
70  * segments.
71  */
72 #define MLX5_EMPW_DEF_INLINE_LEN (4u * MLX5_WQE_SIZE + \
73                                   MLX5_DSEG_MIN_INLINE_SIZE)
74 /*
75  * Maximal inline data length sent with enhanced MPW.
76  * Is based on maximal WQE size.
77  */
78 #define MLX5_EMPW_MAX_INLINE_LEN (MLX5_WQE_SIZE_MAX - \
79                                   MLX5_WQE_CSEG_SIZE - \
80                                   MLX5_WQE_ESEG_SIZE - \
81                                   MLX5_WQE_DSEG_SIZE + \
82                                   MLX5_DSEG_MIN_INLINE_SIZE)
83 /*
84  * Minimal amount of packets to be sent with EMPW.
85  * This limits the minimal required size of sent EMPW.
86  * If there are no enough resources to built minimal
87  * EMPW the sending loop exits.
88  */
89 #define MLX5_EMPW_MIN_PACKETS (2u + 3u * 4u)
90 /*
91  * Maximal amount of packets to be sent with EMPW.
92  * This value is not recommended to exceed MLX5_TX_COMP_THRESH,
93  * otherwise there might be up to MLX5_EMPW_MAX_PACKETS mbufs
94  * without CQE generation request, being multiplied by
95  * MLX5_TX_COMP_MAX_CQE it may cause significant latency
96  * in tx burst routine at the moment of freeing multiple mbufs.
97  */
98 #define MLX5_EMPW_MAX_PACKETS MLX5_TX_COMP_THRESH
99 #define MLX5_MPW_MAX_PACKETS 6
100 #define MLX5_MPW_INLINE_MAX_PACKETS 6
101
102 /*
103  * Default packet length threshold to be inlined with
104  * ordinary SEND. Inlining saves the MR key search
105  * and extra PCIe data fetch transaction, but eats the
106  * CPU cycles.
107  */
108 #define MLX5_SEND_DEF_INLINE_LEN (5U * MLX5_WQE_SIZE + \
109                                   MLX5_ESEG_MIN_INLINE_SIZE - \
110                                   MLX5_WQE_CSEG_SIZE - \
111                                   MLX5_WQE_ESEG_SIZE - \
112                                   MLX5_WQE_DSEG_SIZE)
113 /*
114  * Maximal inline data length sent with ordinary SEND.
115  * Is based on maximal WQE size.
116  */
117 #define MLX5_SEND_MAX_INLINE_LEN (MLX5_WQE_SIZE_MAX - \
118                                   MLX5_WQE_CSEG_SIZE - \
119                                   MLX5_WQE_ESEG_SIZE - \
120                                   MLX5_WQE_DSEG_SIZE + \
121                                   MLX5_ESEG_MIN_INLINE_SIZE)
122
123 /* Missed in mlx5dv.h, should define here. */
124 #ifndef HAVE_MLX5_OPCODE_ENHANCED_MPSW
125 #define MLX5_OPCODE_ENHANCED_MPSW 0x29u
126 #endif
127
128 #ifndef HAVE_MLX5_OPCODE_SEND_EN
129 #define MLX5_OPCODE_SEND_EN 0x17u
130 #endif
131
132 #ifndef HAVE_MLX5_OPCODE_WAIT
133 #define MLX5_OPCODE_WAIT 0x0fu
134 #endif
135
136 #ifndef HAVE_MLX5_OPCODE_ACCESS_ASO
137 #define MLX5_OPCODE_ACCESS_ASO 0x2du
138 #endif
139
140 /* CQE value to inform that VLAN is stripped. */
141 #define MLX5_CQE_VLAN_STRIPPED (1u << 0)
142
143 /* IPv4 options. */
144 #define MLX5_CQE_RX_IP_EXT_OPTS_PACKET (1u << 1)
145
146 /* IPv6 packet. */
147 #define MLX5_CQE_RX_IPV6_PACKET (1u << 2)
148
149 /* IPv4 packet. */
150 #define MLX5_CQE_RX_IPV4_PACKET (1u << 3)
151
152 /* TCP packet. */
153 #define MLX5_CQE_RX_TCP_PACKET (1u << 4)
154
155 /* UDP packet. */
156 #define MLX5_CQE_RX_UDP_PACKET (1u << 5)
157
158 /* IP is fragmented. */
159 #define MLX5_CQE_RX_IP_FRAG_PACKET (1u << 7)
160
161 /* L2 header is valid. */
162 #define MLX5_CQE_RX_L2_HDR_VALID (1u << 8)
163
164 /* L3 header is valid. */
165 #define MLX5_CQE_RX_L3_HDR_VALID (1u << 9)
166
167 /* L4 header is valid. */
168 #define MLX5_CQE_RX_L4_HDR_VALID (1u << 10)
169
170 /* Outer packet, 0 IPv4, 1 IPv6. */
171 #define MLX5_CQE_RX_OUTER_PACKET (1u << 1)
172
173 /* Tunnel packet bit in the CQE. */
174 #define MLX5_CQE_RX_TUNNEL_PACKET (1u << 0)
175
176 /* Mask for LRO push flag in the CQE lro_tcppsh_abort_dupack field. */
177 #define MLX5_CQE_LRO_PUSH_MASK 0x40
178
179 /* Mask for L4 type in the CQE hdr_type_etc field. */
180 #define MLX5_CQE_L4_TYPE_MASK 0x70
181
182 /* The bit index of L4 type in CQE hdr_type_etc field. */
183 #define MLX5_CQE_L4_TYPE_SHIFT 0x4
184
185 /* L4 type to indicate TCP packet without acknowledgment. */
186 #define MLX5_L4_HDR_TYPE_TCP_EMPTY_ACK 0x3
187
188 /* L4 type to indicate TCP packet with acknowledgment. */
189 #define MLX5_L4_HDR_TYPE_TCP_WITH_ACL 0x4
190
191 /* Inner L3 checksum offload (Tunneled packets only). */
192 #define MLX5_ETH_WQE_L3_INNER_CSUM (1u << 4)
193
194 /* Inner L4 checksum offload (Tunneled packets only). */
195 #define MLX5_ETH_WQE_L4_INNER_CSUM (1u << 5)
196
197 /* Outer L4 type is TCP. */
198 #define MLX5_ETH_WQE_L4_OUTER_TCP  (0u << 5)
199
200 /* Outer L4 type is UDP. */
201 #define MLX5_ETH_WQE_L4_OUTER_UDP  (1u << 5)
202
203 /* Outer L3 type is IPV4. */
204 #define MLX5_ETH_WQE_L3_OUTER_IPV4 (0u << 4)
205
206 /* Outer L3 type is IPV6. */
207 #define MLX5_ETH_WQE_L3_OUTER_IPV6 (1u << 4)
208
209 /* Inner L4 type is TCP. */
210 #define MLX5_ETH_WQE_L4_INNER_TCP (0u << 1)
211
212 /* Inner L4 type is UDP. */
213 #define MLX5_ETH_WQE_L4_INNER_UDP (1u << 1)
214
215 /* Inner L3 type is IPV4. */
216 #define MLX5_ETH_WQE_L3_INNER_IPV4 (0u << 0)
217
218 /* Inner L3 type is IPV6. */
219 #define MLX5_ETH_WQE_L3_INNER_IPV6 (1u << 0)
220
221 /* VLAN insertion flag. */
222 #define MLX5_ETH_WQE_VLAN_INSERT (1u << 31)
223
224 /* Data inline segment flag. */
225 #define MLX5_ETH_WQE_DATA_INLINE (1u << 31)
226
227 /* Is flow mark valid. */
228 #if RTE_BYTE_ORDER == RTE_LITTLE_ENDIAN
229 #define MLX5_FLOW_MARK_IS_VALID(val) ((val) & 0xffffff00)
230 #else
231 #define MLX5_FLOW_MARK_IS_VALID(val) ((val) & 0xffffff)
232 #endif
233
234 /* INVALID is used by packets matching no flow rules. */
235 #define MLX5_FLOW_MARK_INVALID 0
236
237 /* Maximum allowed value to mark a packet. */
238 #define MLX5_FLOW_MARK_MAX 0xfffff0
239
240 /* Default mark value used when none is provided. */
241 #define MLX5_FLOW_MARK_DEFAULT 0xffffff
242
243 /* Default mark mask for metadata legacy mode. */
244 #define MLX5_FLOW_MARK_MASK 0xffffff
245
246 /* Byte length mask when mark is enable in miniCQE */
247 #define MLX5_LEN_WITH_MARK_MASK 0xffffff00
248
249 /* Maximum number of DS in WQE. Limited by 6-bit field. */
250 #define MLX5_DSEG_MAX 63
251
252 /* The completion mode offset in the WQE control segment line 2. */
253 #define MLX5_COMP_MODE_OFFSET 2
254
255 /* Amount of data bytes in minimal inline data segment. */
256 #define MLX5_DSEG_MIN_INLINE_SIZE 12u
257
258 /* Amount of data bytes in minimal inline eth segment. */
259 #define MLX5_ESEG_MIN_INLINE_SIZE 18u
260
261 /* Amount of data bytes after eth data segment. */
262 #define MLX5_ESEG_EXTRA_DATA_SIZE 32u
263
264 /* The maximum log value of segments per RQ WQE. */
265 #define MLX5_MAX_LOG_RQ_SEGS 5u
266
267 /* The alignment needed for WQ buffer. */
268 #define MLX5_WQE_BUF_ALIGNMENT rte_mem_page_size()
269
270 /* The alignment needed for CQ buffer. */
271 #define MLX5_CQE_BUF_ALIGNMENT rte_mem_page_size()
272
273 /* Completion mode. */
274 enum mlx5_completion_mode {
275         MLX5_COMP_ONLY_ERR = 0x0,
276         MLX5_COMP_ONLY_FIRST_ERR = 0x1,
277         MLX5_COMP_ALWAYS = 0x2,
278         MLX5_COMP_CQE_AND_EQE = 0x3,
279 };
280
281 /* MPW mode. */
282 enum mlx5_mpw_mode {
283         MLX5_MPW_DISABLED,
284         MLX5_MPW,
285         MLX5_MPW_ENHANCED, /* Enhanced Multi-Packet Send WQE, a.k.a MPWv2. */
286 };
287
288 /* WQE Control segment. */
289 struct mlx5_wqe_cseg {
290         uint32_t opcode;
291         uint32_t sq_ds;
292         uint32_t flags;
293         uint32_t misc;
294 } __rte_packed __rte_aligned(MLX5_WSEG_SIZE);
295
296 /*
297  * WQE CSEG opcode field size is 32 bits, divided:
298  * Bits 31:24 OPC_MOD
299  * Bits 23:8 wqe_index
300  * Bits 7:0 OPCODE
301  */
302 #define WQE_CSEG_OPC_MOD_OFFSET         24
303 #define WQE_CSEG_WQE_INDEX_OFFSET        8
304
305 /* Header of data segment. Minimal size Data Segment */
306 struct mlx5_wqe_dseg {
307         uint32_t bcount;
308         union {
309                 uint8_t inline_data[MLX5_DSEG_MIN_INLINE_SIZE];
310                 struct {
311                         uint32_t lkey;
312                         uint64_t pbuf;
313                 } __rte_packed;
314         };
315 } __rte_packed;
316
317 /* Subset of struct WQE Ethernet Segment. */
318 struct mlx5_wqe_eseg {
319         union {
320                 struct {
321                         uint32_t swp_offs;
322                         uint8_t cs_flags;
323                         uint8_t swp_flags;
324                         uint16_t mss;
325                         uint32_t metadata;
326                         uint16_t inline_hdr_sz;
327                         union {
328                                 uint16_t inline_data;
329                                 uint16_t vlan_tag;
330                         };
331                 } __rte_packed;
332                 struct {
333                         uint32_t offsets;
334                         uint32_t flags;
335                         uint32_t flow_metadata;
336                         uint32_t inline_hdr;
337                 } __rte_packed;
338         };
339 } __rte_packed;
340
341 struct mlx5_wqe_qseg {
342         uint32_t reserved0;
343         uint32_t reserved1;
344         uint32_t max_index;
345         uint32_t qpn_cqn;
346 } __rte_packed;
347
348 /* The title WQEBB, header of WQE. */
349 struct mlx5_wqe {
350         union {
351                 struct mlx5_wqe_cseg cseg;
352                 uint32_t ctrl[4];
353         };
354         struct mlx5_wqe_eseg eseg;
355         union {
356                 struct mlx5_wqe_dseg dseg[2];
357                 uint8_t data[MLX5_ESEG_EXTRA_DATA_SIZE];
358         };
359 } __rte_packed;
360
361 /* WQE for Multi-Packet RQ. */
362 struct mlx5_wqe_mprq {
363         struct mlx5_wqe_srq_next_seg next_seg;
364         struct mlx5_wqe_data_seg dseg;
365 };
366
367 #define MLX5_MPRQ_LEN_MASK 0x000ffff
368 #define MLX5_MPRQ_LEN_SHIFT 0
369 #define MLX5_MPRQ_STRIDE_NUM_MASK 0x3fff0000
370 #define MLX5_MPRQ_STRIDE_NUM_SHIFT 16
371 #define MLX5_MPRQ_FILLER_MASK 0x80000000
372 #define MLX5_MPRQ_FILLER_SHIFT 31
373
374 #define MLX5_MPRQ_STRIDE_SHIFT_BYTE 2
375
376 /* CQ element structure - should be equal to the cache line size */
377 struct mlx5_cqe {
378 #if (RTE_CACHE_LINE_SIZE == 128)
379         uint8_t padding[64];
380 #endif
381         uint8_t pkt_info;
382         uint8_t rsvd0;
383         uint16_t wqe_id;
384         uint8_t lro_tcppsh_abort_dupack;
385         uint8_t lro_min_ttl;
386         uint16_t lro_tcp_win;
387         uint32_t lro_ack_seq_num;
388         uint32_t rx_hash_res;
389         uint8_t rx_hash_type;
390         uint8_t rsvd1[3];
391         uint16_t csum;
392         uint8_t rsvd2[6];
393         uint16_t hdr_type_etc;
394         uint16_t vlan_info;
395         uint8_t lro_num_seg;
396         uint8_t rsvd3[3];
397         uint32_t flow_table_metadata;
398         uint8_t rsvd4[4];
399         uint32_t byte_cnt;
400         uint64_t timestamp;
401         uint32_t sop_drop_qpn;
402         uint16_t wqe_counter;
403         uint8_t rsvd5;
404         uint8_t op_own;
405 };
406
407 struct mlx5_cqe_ts {
408         uint64_t timestamp;
409         uint32_t sop_drop_qpn;
410         uint16_t wqe_counter;
411         uint8_t rsvd5;
412         uint8_t op_own;
413 };
414
415 struct mlx5_wqe_rseg {
416         uint64_t raddr;
417         uint32_t rkey;
418         uint32_t reserved;
419 } __rte_packed;
420
421 #define MLX5_UMRC_IF_OFFSET 31u
422 #define MLX5_UMRC_KO_OFFSET 16u
423 #define MLX5_UMRC_TO_BS_OFFSET 0u
424
425 struct mlx5_wqe_umr_cseg {
426         uint32_t if_cf_toe_cq_res;
427         uint32_t ko_to_bs;
428         uint64_t mkey_mask;
429         uint32_t rsvd1[8];
430 } __rte_packed;
431
432 struct mlx5_wqe_mkey_cseg {
433         uint32_t fr_res_af_sf;
434         uint32_t qpn_mkey;
435         uint32_t reserved2;
436         uint32_t flags_pd;
437         uint64_t start_addr;
438         uint64_t len;
439         uint32_t bsf_octword_size;
440         uint32_t reserved3[4];
441         uint32_t translations_octword_size;
442         uint32_t res4_lps;
443         uint32_t reserved;
444 } __rte_packed;
445
446 enum {
447         MLX5_BSF_SIZE_16B = 0x0,
448         MLX5_BSF_SIZE_32B = 0x1,
449         MLX5_BSF_SIZE_64B = 0x2,
450         MLX5_BSF_SIZE_128B = 0x3,
451 };
452
453 enum {
454         MLX5_BSF_P_TYPE_SIGNATURE = 0x0,
455         MLX5_BSF_P_TYPE_CRYPTO = 0x1,
456 };
457
458 enum {
459         MLX5_ENCRYPTION_ORDER_ENCRYPTED_WIRE_SIGNATURE = 0x0,
460         MLX5_ENCRYPTION_ORDER_ENCRYPTED_MEMORY_SIGNATURE = 0x1,
461         MLX5_ENCRYPTION_ORDER_ENCRYPTED_RAW_WIRE = 0x2,
462         MLX5_ENCRYPTION_ORDER_ENCRYPTED_RAW_MEMORY = 0x3,
463 };
464
465 enum {
466         MLX5_ENCRYPTION_STANDARD_AES_XTS = 0x0,
467 };
468
469 enum {
470         MLX5_BLOCK_SIZE_512B    = 0x1,
471         MLX5_BLOCK_SIZE_520B    = 0x2,
472         MLX5_BLOCK_SIZE_4096B   = 0x3,
473         MLX5_BLOCK_SIZE_4160B   = 0x4,
474         MLX5_BLOCK_SIZE_1MB     = 0x5,
475         MLX5_BLOCK_SIZE_4048B   = 0x6,
476 };
477
478 #define MLX5_BSF_SIZE_OFFSET            30
479 #define MLX5_BSF_P_TYPE_OFFSET          24
480 #define MLX5_ENCRYPTION_ORDER_OFFSET    16
481 #define MLX5_BLOCK_SIZE_OFFSET          24
482
483 struct mlx5_wqe_umr_bsf_seg {
484         /*
485          * bs_bpt_eo_es contains:
486          * bs   bsf_size                2 bits at MLX5_BSF_SIZE_OFFSET
487          * bpt  bsf_p_type              2 bits at MLX5_BSF_P_TYPE_OFFSET
488          * eo   encryption_order        4 bits at MLX5_ENCRYPTION_ORDER_OFFSET
489          * es   encryption_standard     4 bits at offset 0
490          */
491         uint32_t bs_bpt_eo_es;
492         uint32_t raw_data_size;
493         /*
494          * bsp_res contains:
495          * bsp  crypto_block_size_pointer       8 bits at MLX5_BLOCK_SIZE_OFFSET
496          * res  reserved 24 bits
497          */
498         uint32_t bsp_res;
499         uint32_t reserved0;
500         uint8_t xts_initial_tweak[16];
501         /*
502          * res_dp contains:
503          * res  reserved 8 bits
504          * dp   dek_pointer             24 bits at offset 0
505          */
506         uint32_t res_dp;
507         uint32_t reserved1;
508         uint64_t keytag;
509         uint32_t reserved2[4];
510 } __rte_packed;
511
512 #ifdef PEDANTIC
513 #pragma GCC diagnostic ignored "-Wpedantic"
514 #endif
515
516 struct mlx5_umr_wqe {
517         struct mlx5_wqe_cseg ctr;
518         struct mlx5_wqe_umr_cseg ucseg;
519         struct mlx5_wqe_mkey_cseg mkc;
520         union {
521                 struct mlx5_wqe_dseg kseg[0];
522                 struct mlx5_wqe_umr_bsf_seg bsf[0];
523         };
524 } __rte_packed;
525
526 struct mlx5_rdma_write_wqe {
527         struct mlx5_wqe_cseg ctr;
528         struct mlx5_wqe_rseg rseg;
529         struct mlx5_wqe_dseg dseg[0];
530 } __rte_packed;
531
532 #ifdef PEDANTIC
533 #pragma GCC diagnostic error "-Wpedantic"
534 #endif
535
536 /* GGA */
537 /* MMO metadata segment */
538
539 #define MLX5_OPCODE_MMO 0x2fu
540 #define MLX5_OPC_MOD_MMO_REGEX 0x4u
541 #define MLX5_OPC_MOD_MMO_COMP 0x2u
542 #define MLX5_OPC_MOD_MMO_DECOMP 0x3u
543 #define MLX5_OPC_MOD_MMO_DMA 0x1u
544
545 #define WQE_GGA_COMP_WIN_SIZE_OFFSET 12u
546 #define WQE_GGA_COMP_BLOCK_SIZE_OFFSET 16u
547 #define WQE_GGA_COMP_DYNAMIC_SIZE_OFFSET 20u
548 #define MLX5_GGA_COMP_WIN_SIZE_UNITS 1024u
549 #define MLX5_GGA_COMP_WIN_SIZE_MAX (32u * MLX5_GGA_COMP_WIN_SIZE_UNITS)
550 #define MLX5_GGA_COMP_LOG_BLOCK_SIZE_MAX 15u
551 #define MLX5_GGA_COMP_LOG_DYNAMIC_SIZE_MAX 15u
552 #define MLX5_GGA_COMP_LOG_DYNAMIC_SIZE_MIN 0u
553
554 struct mlx5_wqe_metadata_seg {
555         uint32_t mmo_control_31_0; /* mmo_control_63_32 is in ctrl_seg.imm */
556         uint32_t lkey;
557         uint64_t addr;
558 };
559
560 struct mlx5_gga_wqe {
561         uint32_t opcode;
562         uint32_t sq_ds;
563         uint32_t flags;
564         uint32_t gga_ctrl1;  /* ws 12-15, bs 16-19, dyns 20-23. */
565         uint32_t gga_ctrl2;
566         uint32_t opaque_lkey;
567         uint64_t opaque_vaddr;
568         struct mlx5_wqe_dseg gather;
569         struct mlx5_wqe_dseg scatter;
570 } __rte_packed;
571
572 struct mlx5_gga_compress_opaque {
573         uint32_t syndrom;
574         uint32_t reserved0;
575         uint32_t scattered_length;
576         uint32_t gathered_length;
577         uint64_t scatter_crc;
578         uint64_t gather_crc;
579         uint32_t crc32;
580         uint32_t adler32;
581         uint8_t reserved1[216];
582 } __rte_packed;
583
584 struct mlx5_ifc_regexp_mmo_control_bits {
585         uint8_t reserved_at_31[0x2];
586         uint8_t le[0x1];
587         uint8_t reserved_at_28[0x1];
588         uint8_t subset_id_0[0xc];
589         uint8_t reserved_at_16[0x4];
590         uint8_t subset_id_1[0xc];
591         uint8_t ctrl[0x4];
592         uint8_t subset_id_2[0xc];
593         uint8_t reserved_at_16_1[0x4];
594         uint8_t subset_id_3[0xc];
595 };
596
597 struct mlx5_ifc_regexp_metadata_bits {
598         uint8_t rof_version[0x10];
599         uint8_t latency_count[0x10];
600         uint8_t instruction_count[0x10];
601         uint8_t primary_thread_count[0x10];
602         uint8_t match_count[0x8];
603         uint8_t detected_match_count[0x8];
604         uint8_t status[0x10];
605         uint8_t job_id[0x20];
606         uint8_t reserved[0x80];
607 };
608
609 struct mlx5_ifc_regexp_match_tuple_bits {
610         uint8_t length[0x10];
611         uint8_t start_ptr[0x10];
612         uint8_t rule_id[0x20];
613 };
614
615 /* Adding direct verbs to data-path. */
616
617 /* CQ sequence number mask. */
618 #define MLX5_CQ_SQN_MASK 0x3
619
620 /* CQ sequence number index. */
621 #define MLX5_CQ_SQN_OFFSET 28
622
623 /* CQ doorbell index mask. */
624 #define MLX5_CI_MASK 0xffffff
625
626 /* CQ doorbell offset. */
627 #define MLX5_CQ_ARM_DB 1
628
629 /* CQ doorbell offset*/
630 #define MLX5_CQ_DOORBELL 0x20
631
632 /* CQE format value. */
633 #define MLX5_COMPRESSED 0x3
634
635 /* CQ doorbell cmd types. */
636 #define MLX5_CQ_DBR_CMD_SOL_ONLY (1 << 24)
637 #define MLX5_CQ_DBR_CMD_ALL (0 << 24)
638
639 /* Action type of header modification. */
640 enum {
641         MLX5_MODIFICATION_TYPE_SET = 0x1,
642         MLX5_MODIFICATION_TYPE_ADD = 0x2,
643         MLX5_MODIFICATION_TYPE_COPY = 0x3,
644 };
645
646 /* The field of packet to be modified. */
647 enum mlx5_modification_field {
648         MLX5_MODI_OUT_NONE = -1,
649         MLX5_MODI_OUT_SMAC_47_16 = 1,
650         MLX5_MODI_OUT_SMAC_15_0,
651         MLX5_MODI_OUT_ETHERTYPE,
652         MLX5_MODI_OUT_DMAC_47_16,
653         MLX5_MODI_OUT_DMAC_15_0,
654         MLX5_MODI_OUT_IP_DSCP,
655         MLX5_MODI_OUT_TCP_FLAGS,
656         MLX5_MODI_OUT_TCP_SPORT,
657         MLX5_MODI_OUT_TCP_DPORT,
658         MLX5_MODI_OUT_IPV4_TTL,
659         MLX5_MODI_OUT_UDP_SPORT,
660         MLX5_MODI_OUT_UDP_DPORT,
661         MLX5_MODI_OUT_SIPV6_127_96,
662         MLX5_MODI_OUT_SIPV6_95_64,
663         MLX5_MODI_OUT_SIPV6_63_32,
664         MLX5_MODI_OUT_SIPV6_31_0,
665         MLX5_MODI_OUT_DIPV6_127_96,
666         MLX5_MODI_OUT_DIPV6_95_64,
667         MLX5_MODI_OUT_DIPV6_63_32,
668         MLX5_MODI_OUT_DIPV6_31_0,
669         MLX5_MODI_OUT_SIPV4,
670         MLX5_MODI_OUT_DIPV4,
671         MLX5_MODI_OUT_FIRST_VID,
672         MLX5_MODI_IN_SMAC_47_16 = 0x31,
673         MLX5_MODI_IN_SMAC_15_0,
674         MLX5_MODI_IN_ETHERTYPE,
675         MLX5_MODI_IN_DMAC_47_16,
676         MLX5_MODI_IN_DMAC_15_0,
677         MLX5_MODI_IN_IP_DSCP,
678         MLX5_MODI_IN_TCP_FLAGS,
679         MLX5_MODI_IN_TCP_SPORT,
680         MLX5_MODI_IN_TCP_DPORT,
681         MLX5_MODI_IN_IPV4_TTL,
682         MLX5_MODI_IN_UDP_SPORT,
683         MLX5_MODI_IN_UDP_DPORT,
684         MLX5_MODI_IN_SIPV6_127_96,
685         MLX5_MODI_IN_SIPV6_95_64,
686         MLX5_MODI_IN_SIPV6_63_32,
687         MLX5_MODI_IN_SIPV6_31_0,
688         MLX5_MODI_IN_DIPV6_127_96,
689         MLX5_MODI_IN_DIPV6_95_64,
690         MLX5_MODI_IN_DIPV6_63_32,
691         MLX5_MODI_IN_DIPV6_31_0,
692         MLX5_MODI_IN_SIPV4,
693         MLX5_MODI_IN_DIPV4,
694         MLX5_MODI_OUT_IPV6_HOPLIMIT,
695         MLX5_MODI_IN_IPV6_HOPLIMIT,
696         MLX5_MODI_META_DATA_REG_A,
697         MLX5_MODI_META_DATA_REG_B = 0x50,
698         MLX5_MODI_META_REG_C_0,
699         MLX5_MODI_META_REG_C_1,
700         MLX5_MODI_META_REG_C_2,
701         MLX5_MODI_META_REG_C_3,
702         MLX5_MODI_META_REG_C_4,
703         MLX5_MODI_META_REG_C_5,
704         MLX5_MODI_META_REG_C_6,
705         MLX5_MODI_META_REG_C_7,
706         MLX5_MODI_OUT_TCP_SEQ_NUM,
707         MLX5_MODI_IN_TCP_SEQ_NUM,
708         MLX5_MODI_OUT_TCP_ACK_NUM,
709         MLX5_MODI_IN_TCP_ACK_NUM = 0x5C,
710         MLX5_MODI_GTP_TEID = 0x6E,
711 };
712
713 /* Total number of metadata reg_c's. */
714 #define MLX5_MREG_C_NUM (MLX5_MODI_META_REG_C_7 - MLX5_MODI_META_REG_C_0 + 1)
715
716 enum modify_reg {
717         REG_NON = 0,
718         REG_A,
719         REG_B,
720         REG_C_0,
721         REG_C_1,
722         REG_C_2,
723         REG_C_3,
724         REG_C_4,
725         REG_C_5,
726         REG_C_6,
727         REG_C_7,
728 };
729
730 /* Modification sub command. */
731 struct mlx5_modification_cmd {
732         union {
733                 uint32_t data0;
734                 struct {
735                         unsigned int length:5;
736                         unsigned int rsvd0:3;
737                         unsigned int offset:5;
738                         unsigned int rsvd1:3;
739                         unsigned int field:12;
740                         unsigned int action_type:4;
741                 };
742         };
743         union {
744                 uint32_t data1;
745                 uint8_t data[4];
746                 struct {
747                         unsigned int rsvd2:8;
748                         unsigned int dst_offset:5;
749                         unsigned int rsvd3:3;
750                         unsigned int dst_field:12;
751                         unsigned int rsvd4:4;
752                 };
753         };
754 };
755
756 typedef uint64_t u64;
757 typedef uint32_t u32;
758 typedef uint16_t u16;
759 typedef uint8_t u8;
760
761 #define __mlx5_nullp(typ) ((struct mlx5_ifc_##typ##_bits *)0)
762 #define __mlx5_bit_sz(typ, fld) sizeof(__mlx5_nullp(typ)->fld)
763 #define __mlx5_bit_off(typ, fld) ((unsigned int)(uintptr_t) \
764                                   (&(__mlx5_nullp(typ)->fld)))
765 #define __mlx5_dw_bit_off(typ, fld) (32 - __mlx5_bit_sz(typ, fld) - \
766                                     (__mlx5_bit_off(typ, fld) & 0x1f))
767 #define __mlx5_dw_off(typ, fld) (__mlx5_bit_off(typ, fld) / 32)
768 #define __mlx5_64_off(typ, fld) (__mlx5_bit_off(typ, fld) / 64)
769 #define __mlx5_dw_mask(typ, fld) (__mlx5_mask(typ, fld) << \
770                                   __mlx5_dw_bit_off(typ, fld))
771 #define __mlx5_mask(typ, fld) ((u32)((1ull << __mlx5_bit_sz(typ, fld)) - 1))
772 #define __mlx5_16_off(typ, fld) (__mlx5_bit_off(typ, fld) / 16)
773 #define __mlx5_16_bit_off(typ, fld) (16 - __mlx5_bit_sz(typ, fld) - \
774                                     (__mlx5_bit_off(typ, fld) & 0xf))
775 #define __mlx5_mask16(typ, fld) ((u16)((1ull << __mlx5_bit_sz(typ, fld)) - 1))
776 #define __mlx5_16_mask(typ, fld) (__mlx5_mask16(typ, fld) << \
777                                   __mlx5_16_bit_off(typ, fld))
778 #define MLX5_ST_SZ_BYTES(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 8)
779 #define MLX5_ST_SZ_DW(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 32)
780 #define MLX5_BYTE_OFF(typ, fld) (__mlx5_bit_off(typ, fld) / 8)
781 #define MLX5_ADDR_OF(typ, p, fld) ((char *)(p) + MLX5_BYTE_OFF(typ, fld))
782
783 /* insert a value to a struct */
784 #define MLX5_SET(typ, p, fld, v) \
785         do { \
786                 u32 _v = v; \
787                 *((rte_be32_t *)(p) + __mlx5_dw_off(typ, fld)) = \
788                 rte_cpu_to_be_32((rte_be_to_cpu_32(*((u32 *)(p) + \
789                                   __mlx5_dw_off(typ, fld))) & \
790                                   (~__mlx5_dw_mask(typ, fld))) | \
791                                  (((_v) & __mlx5_mask(typ, fld)) << \
792                                    __mlx5_dw_bit_off(typ, fld))); \
793         } while (0)
794
795 #define MLX5_SET64(typ, p, fld, v) \
796         do { \
797                 MLX5_ASSERT(__mlx5_bit_sz(typ, fld) == 64); \
798                 *((rte_be64_t *)(p) + __mlx5_64_off(typ, fld)) = \
799                         rte_cpu_to_be_64(v); \
800         } while (0)
801
802 #define MLX5_SET16(typ, p, fld, v) \
803         do { \
804                 u16 _v = v; \
805                 *((rte_be16_t *)(p) + __mlx5_16_off(typ, fld)) = \
806                 rte_cpu_to_be_16((rte_be_to_cpu_16(*((rte_be16_t *)(p) + \
807                                   __mlx5_16_off(typ, fld))) & \
808                                   (~__mlx5_16_mask(typ, fld))) | \
809                                  (((_v) & __mlx5_mask16(typ, fld)) << \
810                                   __mlx5_16_bit_off(typ, fld))); \
811         } while (0)
812
813 #define MLX5_GET_VOLATILE(typ, p, fld) \
814         ((rte_be_to_cpu_32(*((volatile __be32 *)(p) +\
815         __mlx5_dw_off(typ, fld))) >> __mlx5_dw_bit_off(typ, fld)) & \
816         __mlx5_mask(typ, fld))
817 #define MLX5_GET(typ, p, fld) \
818         ((rte_be_to_cpu_32(*((rte_be32_t *)(p) +\
819         __mlx5_dw_off(typ, fld))) >> __mlx5_dw_bit_off(typ, fld)) & \
820         __mlx5_mask(typ, fld))
821 #define MLX5_GET16(typ, p, fld) \
822         ((rte_be_to_cpu_16(*((rte_be16_t *)(p) + \
823           __mlx5_16_off(typ, fld))) >> __mlx5_16_bit_off(typ, fld)) & \
824          __mlx5_mask16(typ, fld))
825 #define MLX5_GET64(typ, p, fld) rte_be_to_cpu_64(*((rte_be64_t *)(p) + \
826                                                    __mlx5_64_off(typ, fld)))
827 #define MLX5_FLD_SZ_BYTES(typ, fld) (__mlx5_bit_sz(typ, fld) / 8)
828 #define MLX5_UN_SZ_BYTES(typ) (sizeof(union mlx5_ifc_##typ##_bits) / 8)
829
830 struct mlx5_ifc_fte_match_set_misc_bits {
831         u8 gre_c_present[0x1];
832         u8 reserved_at_1[0x1];
833         u8 gre_k_present[0x1];
834         u8 gre_s_present[0x1];
835         u8 source_vhci_port[0x4];
836         u8 source_sqn[0x18];
837         u8 reserved_at_20[0x10];
838         u8 source_port[0x10];
839         u8 outer_second_prio[0x3];
840         u8 outer_second_cfi[0x1];
841         u8 outer_second_vid[0xc];
842         u8 inner_second_prio[0x3];
843         u8 inner_second_cfi[0x1];
844         u8 inner_second_vid[0xc];
845         u8 outer_second_cvlan_tag[0x1];
846         u8 inner_second_cvlan_tag[0x1];
847         u8 outer_second_svlan_tag[0x1];
848         u8 inner_second_svlan_tag[0x1];
849         u8 reserved_at_64[0xc];
850         u8 gre_protocol[0x10];
851         u8 gre_key_h[0x18];
852         u8 gre_key_l[0x8];
853         u8 vxlan_vni[0x18];
854         u8 reserved_at_b8[0x8];
855         u8 geneve_vni[0x18];
856         u8 reserved_at_e4[0x7];
857         u8 geneve_oam[0x1];
858         u8 reserved_at_e0[0xc];
859         u8 outer_ipv6_flow_label[0x14];
860         u8 reserved_at_100[0xc];
861         u8 inner_ipv6_flow_label[0x14];
862         u8 reserved_at_120[0xa];
863         u8 geneve_opt_len[0x6];
864         u8 geneve_protocol_type[0x10];
865         u8 reserved_at_140[0xc0];
866 };
867
868 struct mlx5_ifc_ipv4_layout_bits {
869         u8 reserved_at_0[0x60];
870         u8 ipv4[0x20];
871 };
872
873 struct mlx5_ifc_ipv6_layout_bits {
874         u8 ipv6[16][0x8];
875 };
876
877 union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits {
878         struct mlx5_ifc_ipv6_layout_bits ipv6_layout;
879         struct mlx5_ifc_ipv4_layout_bits ipv4_layout;
880         u8 reserved_at_0[0x80];
881 };
882
883 struct mlx5_ifc_fte_match_set_lyr_2_4_bits {
884         u8 smac_47_16[0x20];
885         u8 smac_15_0[0x10];
886         u8 ethertype[0x10];
887         u8 dmac_47_16[0x20];
888         u8 dmac_15_0[0x10];
889         u8 first_prio[0x3];
890         u8 first_cfi[0x1];
891         u8 first_vid[0xc];
892         u8 ip_protocol[0x8];
893         u8 ip_dscp[0x6];
894         u8 ip_ecn[0x2];
895         u8 cvlan_tag[0x1];
896         u8 svlan_tag[0x1];
897         u8 frag[0x1];
898         u8 ip_version[0x4];
899         u8 tcp_flags[0x9];
900         u8 tcp_sport[0x10];
901         u8 tcp_dport[0x10];
902         u8 reserved_at_c0[0x10];
903         u8 ipv4_ihl[0x4];
904         u8 l3_ok[0x1];
905         u8 l4_ok[0x1];
906         u8 ipv4_checksum_ok[0x1];
907         u8 l4_checksum_ok[0x1];
908         u8 ip_ttl_hoplimit[0x8];
909         u8 udp_sport[0x10];
910         u8 udp_dport[0x10];
911         union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits src_ipv4_src_ipv6;
912         union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits dst_ipv4_dst_ipv6;
913 };
914
915 struct mlx5_ifc_fte_match_mpls_bits {
916         u8 mpls_label[0x14];
917         u8 mpls_exp[0x3];
918         u8 mpls_s_bos[0x1];
919         u8 mpls_ttl[0x8];
920 };
921
922 struct mlx5_ifc_fte_match_set_misc2_bits {
923         struct mlx5_ifc_fte_match_mpls_bits outer_first_mpls;
924         struct mlx5_ifc_fte_match_mpls_bits inner_first_mpls;
925         struct mlx5_ifc_fte_match_mpls_bits outer_first_mpls_over_gre;
926         struct mlx5_ifc_fte_match_mpls_bits outer_first_mpls_over_udp;
927         u8 metadata_reg_c_7[0x20];
928         u8 metadata_reg_c_6[0x20];
929         u8 metadata_reg_c_5[0x20];
930         u8 metadata_reg_c_4[0x20];
931         u8 metadata_reg_c_3[0x20];
932         u8 metadata_reg_c_2[0x20];
933         u8 metadata_reg_c_1[0x20];
934         u8 metadata_reg_c_0[0x20];
935         u8 metadata_reg_a[0x20];
936         u8 metadata_reg_b[0x20];
937         u8 reserved_at_1c0[0x40];
938 };
939
940 struct mlx5_ifc_fte_match_set_misc3_bits {
941         u8 inner_tcp_seq_num[0x20];
942         u8 outer_tcp_seq_num[0x20];
943         u8 inner_tcp_ack_num[0x20];
944         u8 outer_tcp_ack_num[0x20];
945         u8 reserved_at_auto1[0x8];
946         u8 outer_vxlan_gpe_vni[0x18];
947         u8 outer_vxlan_gpe_next_protocol[0x8];
948         u8 outer_vxlan_gpe_flags[0x8];
949         u8 reserved_at_a8[0x10];
950         u8 icmp_header_data[0x20];
951         u8 icmpv6_header_data[0x20];
952         u8 icmp_type[0x8];
953         u8 icmp_code[0x8];
954         u8 icmpv6_type[0x8];
955         u8 icmpv6_code[0x8];
956         u8 geneve_tlv_option_0_data[0x20];
957         u8 gtpu_teid[0x20];
958         u8 gtpu_msg_type[0x08];
959         u8 gtpu_msg_flags[0x08];
960         u8 reserved_at_170[0x10];
961         u8 gtpu_dw_2[0x20];
962         u8 gtpu_first_ext_dw_0[0x20];
963         u8 gtpu_dw_0[0x20];
964         u8 reserved_at_240[0x20];
965
966 };
967
968 struct mlx5_ifc_fte_match_set_misc4_bits {
969         u8 prog_sample_field_value_0[0x20];
970         u8 prog_sample_field_id_0[0x20];
971         u8 prog_sample_field_value_1[0x20];
972         u8 prog_sample_field_id_1[0x20];
973         u8 prog_sample_field_value_2[0x20];
974         u8 prog_sample_field_id_2[0x20];
975         u8 prog_sample_field_value_3[0x20];
976         u8 prog_sample_field_id_3[0x20];
977         u8 reserved_at_100[0x100];
978 };
979
980 struct mlx5_ifc_fte_match_set_misc5_bits {
981         u8 macsec_tag_0[0x20];
982         u8 macsec_tag_1[0x20];
983         u8 macsec_tag_2[0x20];
984         u8 macsec_tag_3[0x20];
985         u8 tunnel_header_0[0x20];
986         u8 tunnel_header_1[0x20];
987         u8 tunnel_header_2[0x20];
988         u8 tunnel_header_3[0x20];
989         u8 reserved[0x100];
990 };
991
992 /* Flow matcher. */
993 struct mlx5_ifc_fte_match_param_bits {
994         struct mlx5_ifc_fte_match_set_lyr_2_4_bits outer_headers;
995         struct mlx5_ifc_fte_match_set_misc_bits misc_parameters;
996         struct mlx5_ifc_fte_match_set_lyr_2_4_bits inner_headers;
997         struct mlx5_ifc_fte_match_set_misc2_bits misc_parameters_2;
998         struct mlx5_ifc_fte_match_set_misc3_bits misc_parameters_3;
999         struct mlx5_ifc_fte_match_set_misc4_bits misc_parameters_4;
1000         struct mlx5_ifc_fte_match_set_misc5_bits misc_parameters_5;
1001 /*
1002  * Add reserved bit to match the struct size with the size defined in PRM.
1003  * This extension is not required in Linux.
1004  */
1005 #ifndef HAVE_INFINIBAND_VERBS_H
1006         u8 reserved_0[0x200];
1007 #endif
1008 };
1009
1010 struct mlx5_ifc_dest_format_struct_bits {
1011         u8 destination_type[0x8];
1012         u8 destination_id[0x18];
1013         u8 reserved_0[0x20];
1014 };
1015
1016 enum {
1017         MLX5_MATCH_CRITERIA_ENABLE_OUTER_BIT,
1018         MLX5_MATCH_CRITERIA_ENABLE_MISC_BIT,
1019         MLX5_MATCH_CRITERIA_ENABLE_INNER_BIT,
1020         MLX5_MATCH_CRITERIA_ENABLE_MISC2_BIT,
1021         MLX5_MATCH_CRITERIA_ENABLE_MISC3_BIT,
1022         MLX5_MATCH_CRITERIA_ENABLE_MISC4_BIT,
1023         MLX5_MATCH_CRITERIA_ENABLE_MISC5_BIT,
1024 };
1025
1026 enum {
1027         MLX5_CMD_OP_QUERY_HCA_CAP = 0x100,
1028         MLX5_CMD_OP_CREATE_MKEY = 0x200,
1029         MLX5_CMD_OP_CREATE_CQ = 0x400,
1030         MLX5_CMD_OP_CREATE_QP = 0x500,
1031         MLX5_CMD_OP_RST2INIT_QP = 0x502,
1032         MLX5_CMD_OP_INIT2RTR_QP = 0x503,
1033         MLX5_CMD_OP_RTR2RTS_QP = 0x504,
1034         MLX5_CMD_OP_RTS2RTS_QP = 0x505,
1035         MLX5_CMD_OP_SQERR2RTS_QP = 0x506,
1036         MLX5_CMD_OP_QP_2ERR = 0x507,
1037         MLX5_CMD_OP_QP_2RST = 0x50A,
1038         MLX5_CMD_OP_QUERY_QP = 0x50B,
1039         MLX5_CMD_OP_SQD2RTS_QP = 0x50C,
1040         MLX5_CMD_OP_INIT2INIT_QP = 0x50E,
1041         MLX5_CMD_OP_SUSPEND_QP = 0x50F,
1042         MLX5_CMD_OP_RESUME_QP = 0x510,
1043         MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT = 0x754,
1044         MLX5_CMD_OP_ALLOC_Q_COUNTER = 0x771,
1045         MLX5_CMD_OP_QUERY_Q_COUNTER = 0x773,
1046         MLX5_CMD_OP_ALLOC_PD = 0x800,
1047         MLX5_CMD_OP_DEALLOC_PD = 0x801,
1048         MLX5_CMD_OP_ACCESS_REGISTER = 0x805,
1049         MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN = 0x816,
1050         MLX5_CMD_OP_CREATE_TIR = 0x900,
1051         MLX5_CMD_OP_MODIFY_TIR = 0x901,
1052         MLX5_CMD_OP_CREATE_SQ = 0X904,
1053         MLX5_CMD_OP_MODIFY_SQ = 0X905,
1054         MLX5_CMD_OP_CREATE_RQ = 0x908,
1055         MLX5_CMD_OP_MODIFY_RQ = 0x909,
1056         MLX5_CMD_OP_QUERY_RQ = 0x90b,
1057         MLX5_CMD_OP_CREATE_TIS = 0x912,
1058         MLX5_CMD_OP_QUERY_TIS = 0x915,
1059         MLX5_CMD_OP_CREATE_RQT = 0x916,
1060         MLX5_CMD_OP_MODIFY_RQT = 0x917,
1061         MLX5_CMD_OP_ALLOC_FLOW_COUNTER = 0x939,
1062         MLX5_CMD_OP_QUERY_FLOW_COUNTER = 0x93b,
1063         MLX5_CMD_OP_CREATE_GENERAL_OBJECT = 0xa00,
1064         MLX5_CMD_OP_MODIFY_GENERAL_OBJECT = 0xa01,
1065         MLX5_CMD_OP_QUERY_GENERAL_OBJECT = 0xa02,
1066         MLX5_CMD_SET_REGEX_PARAMS = 0xb04,
1067         MLX5_CMD_QUERY_REGEX_PARAMS = 0xb05,
1068         MLX5_CMD_SET_REGEX_REGISTERS = 0xb06,
1069         MLX5_CMD_QUERY_REGEX_REGISTERS = 0xb07,
1070         MLX5_CMD_OP_ACCESS_REGISTER_USER = 0xb0c,
1071 };
1072
1073 enum {
1074         MLX5_MKC_ACCESS_MODE_MTT   = 0x1,
1075         MLX5_MKC_ACCESS_MODE_KLM   = 0x2,
1076         MLX5_MKC_ACCESS_MODE_KLM_FBS = 0x3,
1077 };
1078
1079 #define MLX5_ADAPTER_PAGE_SHIFT 12
1080 #define MLX5_LOG_RQ_STRIDE_SHIFT 4
1081 /**
1082  * The batch counter dcs id starts from 0x800000 and none batch counter
1083  * starts from 0. As currently, the counter is changed to be indexed by
1084  * pool index and the offset of the counter in the pool counters_raw array.
1085  * It means now the counter index is same for batch and none batch counter.
1086  * Add the 0x800000 batch counter offset to the batch counter index helps
1087  * indicate the counter index is from batch or none batch container pool.
1088  */
1089 #define MLX5_CNT_BATCH_OFFSET 0x800000
1090
1091 /* The counter batch query requires ID align with 4. */
1092 #define MLX5_CNT_BATCH_QUERY_ID_ALIGNMENT 4
1093
1094 /* Flow counters. */
1095 struct mlx5_ifc_alloc_flow_counter_out_bits {
1096         u8 status[0x8];
1097         u8 reserved_at_8[0x18];
1098         u8 syndrome[0x20];
1099         u8 flow_counter_id[0x20];
1100         u8 reserved_at_60[0x20];
1101 };
1102
1103 struct mlx5_ifc_alloc_flow_counter_in_bits {
1104         u8 opcode[0x10];
1105         u8 reserved_at_10[0x10];
1106         u8 reserved_at_20[0x10];
1107         u8 op_mod[0x10];
1108         u8 flow_counter_id[0x20];
1109         u8 reserved_at_40[0x18];
1110         u8 flow_counter_bulk[0x8];
1111 };
1112
1113 struct mlx5_ifc_dealloc_flow_counter_out_bits {
1114         u8 status[0x8];
1115         u8 reserved_at_8[0x18];
1116         u8 syndrome[0x20];
1117         u8 reserved_at_40[0x40];
1118 };
1119
1120 struct mlx5_ifc_dealloc_flow_counter_in_bits {
1121         u8 opcode[0x10];
1122         u8 reserved_at_10[0x10];
1123         u8 reserved_at_20[0x10];
1124         u8 op_mod[0x10];
1125         u8 flow_counter_id[0x20];
1126         u8 reserved_at_60[0x20];
1127 };
1128
1129 struct mlx5_ifc_traffic_counter_bits {
1130         u8 packets[0x40];
1131         u8 octets[0x40];
1132 };
1133
1134 struct mlx5_ifc_query_flow_counter_out_bits {
1135         u8 status[0x8];
1136         u8 reserved_at_8[0x18];
1137         u8 syndrome[0x20];
1138         u8 reserved_at_40[0x40];
1139         struct mlx5_ifc_traffic_counter_bits flow_statistics[];
1140 };
1141
1142 struct mlx5_ifc_query_flow_counter_in_bits {
1143         u8 opcode[0x10];
1144         u8 reserved_at_10[0x10];
1145         u8 reserved_at_20[0x10];
1146         u8 op_mod[0x10];
1147         u8 reserved_at_40[0x20];
1148         u8 mkey[0x20];
1149         u8 address[0x40];
1150         u8 clear[0x1];
1151         u8 dump_to_memory[0x1];
1152         u8 num_of_counters[0x1e];
1153         u8 flow_counter_id[0x20];
1154 };
1155
1156 #define MLX5_MAX_KLM_BYTE_COUNT 0x80000000u
1157 #define MLX5_MIN_KLM_FIXED_BUFFER_SIZE 0x1000u
1158
1159 struct mlx5_ifc_klm_bits {
1160         u8 byte_count[0x20];
1161         u8 mkey[0x20];
1162         u8 address[0x40];
1163 };
1164
1165 struct mlx5_ifc_mkc_bits {
1166         u8 reserved_at_0[0x1];
1167         u8 free[0x1];
1168         u8 reserved_at_2[0x1];
1169         u8 access_mode_4_2[0x3];
1170         u8 reserved_at_6[0x7];
1171         u8 relaxed_ordering_write[0x1];
1172         u8 reserved_at_e[0x1];
1173         u8 small_fence_on_rdma_read_response[0x1];
1174         u8 umr_en[0x1];
1175         u8 a[0x1];
1176         u8 rw[0x1];
1177         u8 rr[0x1];
1178         u8 lw[0x1];
1179         u8 lr[0x1];
1180         u8 access_mode_1_0[0x2];
1181         u8 reserved_at_18[0x8];
1182         u8 qpn[0x18];
1183         u8 mkey_7_0[0x8];
1184         u8 reserved_at_40[0x20];
1185         u8 length64[0x1];
1186         u8 bsf_en[0x1];
1187         u8 sync_umr[0x1];
1188         u8 reserved_at_63[0x2];
1189         u8 expected_sigerr_count[0x1];
1190         u8 reserved_at_66[0x1];
1191         u8 en_rinval[0x1];
1192         u8 pd[0x18];
1193         u8 start_addr[0x40];
1194         u8 len[0x40];
1195         u8 bsf_octword_size[0x20];
1196         u8 reserved_at_120[0x80];
1197         u8 translations_octword_size[0x20];
1198         u8 reserved_at_1c0[0x19];
1199         u8 relaxed_ordering_read[0x1];
1200         u8 reserved_at_1da[0x1];
1201         u8 log_page_size[0x5];
1202         u8 reserved_at_1e0[0x3];
1203         u8 crypto_en[0x2];
1204         u8 reserved_at_1e5[0x1b];
1205 };
1206
1207 /* Range of values for MKEY context crypto_en field. */
1208 enum {
1209         MLX5_MKEY_CRYPTO_DISABLED = 0x0,
1210         MLX5_MKEY_CRYPTO_ENABLED = 0x1,
1211 };
1212
1213 struct mlx5_ifc_create_mkey_out_bits {
1214         u8 status[0x8];
1215         u8 reserved_at_8[0x18];
1216         u8 syndrome[0x20];
1217         u8 reserved_at_40[0x8];
1218         u8 mkey_index[0x18];
1219         u8 reserved_at_60[0x20];
1220 };
1221
1222 struct mlx5_ifc_create_mkey_in_bits {
1223         u8 opcode[0x10];
1224         u8 reserved_at_10[0x10];
1225         u8 reserved_at_20[0x10];
1226         u8 op_mod[0x10];
1227         u8 reserved_at_40[0x20];
1228         u8 pg_access[0x1];
1229         u8 reserved_at_61[0x1f];
1230         struct mlx5_ifc_mkc_bits memory_key_mkey_entry;
1231         u8 reserved_at_280[0x80];
1232         u8 translations_octword_actual_size[0x20];
1233         u8 mkey_umem_id[0x20];
1234         u8 mkey_umem_offset[0x40];
1235         u8 reserved_at_380[0x500];
1236         u8 klm_pas_mtt[][0x20];
1237 };
1238
1239 enum {
1240         MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE = 0x0 << 1,
1241         MLX5_GET_HCA_CAP_OP_MOD_ETHERNET_OFFLOAD_CAPS = 0x1 << 1,
1242         MLX5_GET_HCA_CAP_OP_MOD_QOS_CAP = 0xc << 1,
1243         MLX5_GET_HCA_CAP_OP_MOD_ROCE = 0x4 << 1,
1244         MLX5_GET_HCA_CAP_OP_MOD_NIC_FLOW_TABLE = 0x7 << 1,
1245         MLX5_GET_HCA_CAP_OP_MOD_VDPA_EMULATION = 0x13 << 1,
1246         MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE_2 = 0x20 << 1,
1247 };
1248
1249 #define MLX5_GENERAL_OBJ_TYPES_CAP_VIRTQ_NET_Q \
1250                         (1ULL << MLX5_GENERAL_OBJ_TYPE_VIRTQ)
1251 #define MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_Q_COUNTERS \
1252                         (1ULL << MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS)
1253 #define MLX5_GENERAL_OBJ_TYPES_CAP_PARSE_GRAPH_FLEX_NODE \
1254                         (1ULL << MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH)
1255 #define MLX5_GENERAL_OBJ_TYPES_CAP_FLOW_HIT_ASO \
1256                         (1ULL << MLX5_GENERAL_OBJ_TYPE_FLOW_HIT_ASO)
1257 #define MLX5_GENERAL_OBJ_TYPES_CAP_FLOW_METER_ASO \
1258                         (1ULL << MLX5_GENERAL_OBJ_TYPE_FLOW_METER_ASO)
1259 #define MLX5_GENERAL_OBJ_TYPES_CAP_GENEVE_TLV_OPT \
1260                         (1ULL << MLX5_GENERAL_OBJ_TYPE_GENEVE_TLV_OPT)
1261 #define MLX5_GENERAL_OBJ_TYPES_CAP_CONN_TRACK_OFFLOAD \
1262                         (1ULL << MLX5_GENERAL_OBJ_TYPE_CONN_TRACK_OFFLOAD)
1263 #define MLX5_GENERAL_OBJ_TYPES_CAP_DEK \
1264                         (1ULL << MLX5_GENERAL_OBJ_TYPE_DEK)
1265 #define MLX5_GENERAL_OBJ_TYPES_CAP_IMPORT_KEK \
1266                         (1ULL << MLX5_GENERAL_OBJ_TYPE_IMPORT_KEK)
1267 #define MLX5_GENERAL_OBJ_TYPES_CAP_CREDENTIAL \
1268                         (1ULL << MLX5_GENERAL_OBJ_TYPE_CREDENTIAL)
1269 #define MLX5_GENERAL_OBJ_TYPES_CAP_CRYPTO_LOGIN \
1270                         (1ULL << MLX5_GENERAL_OBJ_TYPE_CRYPTO_LOGIN)
1271
1272 enum {
1273         MLX5_HCA_CAP_OPMOD_GET_MAX   = 0,
1274         MLX5_HCA_CAP_OPMOD_GET_CUR   = 1,
1275 };
1276
1277 enum {
1278         MLX5_CAP_INLINE_MODE_L2,
1279         MLX5_CAP_INLINE_MODE_VPORT_CONTEXT,
1280         MLX5_CAP_INLINE_MODE_NOT_REQUIRED,
1281 };
1282
1283 enum {
1284         MLX5_INLINE_MODE_NONE,
1285         MLX5_INLINE_MODE_L2,
1286         MLX5_INLINE_MODE_IP,
1287         MLX5_INLINE_MODE_TCP_UDP,
1288         MLX5_INLINE_MODE_RESERVED4,
1289         MLX5_INLINE_MODE_INNER_L2,
1290         MLX5_INLINE_MODE_INNER_IP,
1291         MLX5_INLINE_MODE_INNER_TCP_UDP,
1292 };
1293
1294 /* The supported timestamp formats reported in HCA attributes. */
1295 enum {
1296         MLX5_HCA_CAP_TIMESTAMP_FORMAT_FR = 0x0,
1297         MLX5_HCA_CAP_TIMESTAMP_FORMAT_RT = 0x1,
1298         MLX5_HCA_CAP_TIMESTAMP_FORMAT_FR_RT = 0x2,
1299 };
1300
1301 /* The timestamp format attributes to configure queues (RQ/SQ/QP). */
1302 enum {
1303         MLX5_QPC_TIMESTAMP_FORMAT_FREE_RUNNING = 0x0,
1304         MLX5_QPC_TIMESTAMP_FORMAT_DEFAULT      = 0x1,
1305         MLX5_QPC_TIMESTAMP_FORMAT_REAL_TIME    = 0x2,
1306 };
1307
1308 /* HCA bit masks indicating which Flex parser protocols are already enabled. */
1309 #define MLX5_HCA_FLEX_IPV4_OVER_VXLAN_ENABLED (1UL << 0)
1310 #define MLX5_HCA_FLEX_IPV6_OVER_VXLAN_ENABLED (1UL << 1)
1311 #define MLX5_HCA_FLEX_IPV6_OVER_IP_ENABLED (1UL << 2)
1312 #define MLX5_HCA_FLEX_GENEVE_ENABLED (1UL << 3)
1313 #define MLX5_HCA_FLEX_CW_MPLS_OVER_GRE_ENABLED (1UL << 4)
1314 #define MLX5_HCA_FLEX_CW_MPLS_OVER_UDP_ENABLED (1UL << 5)
1315 #define MLX5_HCA_FLEX_P_BIT_VXLAN_GPE_ENABLED (1UL << 6)
1316 #define MLX5_HCA_FLEX_VXLAN_GPE_ENABLED (1UL << 7)
1317 #define MLX5_HCA_FLEX_ICMP_ENABLED (1UL << 8)
1318 #define MLX5_HCA_FLEX_ICMPV6_ENABLED (1UL << 9)
1319
1320 /* The device steering logic format. */
1321 #define MLX5_STEERING_LOGIC_FORMAT_CONNECTX_5 0x0
1322 #define MLX5_STEERING_LOGIC_FORMAT_CONNECTX_6DX 0x1
1323
1324 struct mlx5_ifc_cmd_hca_cap_bits {
1325         u8 reserved_at_0[0x30];
1326         u8 vhca_id[0x10];
1327         u8 reserved_at_40[0x20];
1328         u8 reserved_at_60[0x3];
1329         u8 log_regexp_scatter_gather_size[0x5];
1330         u8 reserved_at_68[0x3];
1331         u8 log_dma_mmo_size[0x5];
1332         u8 reserved_at_70[0x3];
1333         u8 log_compress_mmo_size[0x5];
1334         u8 reserved_at_78[0x3];
1335         u8 log_decompress_mmo_size[0x5];
1336         u8 log_max_srq_sz[0x8];
1337         u8 log_max_qp_sz[0x8];
1338         u8 reserved_at_90[0x9];
1339         u8 wqe_index_ignore_cap[0x1];
1340         u8 dynamic_qp_allocation[0x1];
1341         u8 log_max_qp[0x5];
1342         u8 regexp[0x1];
1343         u8 reserved_at_a1[0x3];
1344         u8 regexp_num_of_engines[0x4];
1345         u8 reserved_at_a8[0x1];
1346         u8 reg_c_preserve[0x1];
1347         u8 reserved_at_aa[0x1];
1348         u8 log_max_srq[0x5];
1349         u8 reserved_at_b0[0x3];
1350         u8 regexp_log_crspace_size[0x5];
1351         u8 reserved_at_b8[0x3];
1352         u8 scatter_fcs_w_decap_disable[0x1];
1353         u8 reserved_at_bc[0x4];
1354         u8 reserved_at_c0[0x8];
1355         u8 log_max_cq_sz[0x8];
1356         u8 reserved_at_d0[0xb];
1357         u8 log_max_cq[0x5];
1358         u8 log_max_eq_sz[0x8];
1359         u8 relaxed_ordering_write[0x1];
1360         u8 relaxed_ordering_read[0x1];
1361         u8 access_register_user[0x1];
1362         u8 log_max_mkey[0x5];
1363         u8 reserved_at_f0[0x8];
1364         u8 dump_fill_mkey[0x1];
1365         u8 reserved_at_f9[0x3];
1366         u8 log_max_eq[0x4];
1367         u8 max_indirection[0x8];
1368         u8 fixed_buffer_size[0x1];
1369         u8 log_max_mrw_sz[0x7];
1370         u8 force_teardown[0x1];
1371         u8 reserved_at_111[0x1];
1372         u8 log_max_bsf_list_size[0x6];
1373         u8 umr_extended_translation_offset[0x1];
1374         u8 null_mkey[0x1];
1375         u8 log_max_klm_list_size[0x6];
1376         u8 non_wire_sq[0x1];
1377         u8 reserved_at_121[0x9];
1378         u8 log_max_ra_req_dc[0x6];
1379         u8 reserved_at_130[0x3];
1380         u8 log_max_static_sq_wq[0x5];
1381         u8 reserved_at_138[0x2];
1382         u8 log_max_ra_res_dc[0x6];
1383         u8 reserved_at_140[0xa];
1384         u8 log_max_ra_req_qp[0x6];
1385         u8 rtr2rts_qp_counters_set_id[0x1];
1386         u8 rts2rts_udp_sport[0x1];
1387         u8 rts2rts_lag_tx_port_affinity[0x1];
1388         u8 dma_mmo[0x1];
1389         u8 compress_min_block_size[0x4];
1390         u8 compress[0x1];
1391         u8 decompress[0x1];
1392         u8 log_max_ra_res_qp[0x6];
1393         u8 end_pad[0x1];
1394         u8 cc_query_allowed[0x1];
1395         u8 cc_modify_allowed[0x1];
1396         u8 start_pad[0x1];
1397         u8 cache_line_128byte[0x1];
1398         u8 reserved_at_165[0xa];
1399         u8 qcam_reg[0x1];
1400         u8 gid_table_size[0x10];
1401         u8 out_of_seq_cnt[0x1];
1402         u8 vport_counters[0x1];
1403         u8 retransmission_q_counters[0x1];
1404         u8 debug[0x1];
1405         u8 modify_rq_counter_set_id[0x1];
1406         u8 rq_delay_drop[0x1];
1407         u8 max_qp_cnt[0xa];
1408         u8 pkey_table_size[0x10];
1409         u8 vport_group_manager[0x1];
1410         u8 vhca_group_manager[0x1];
1411         u8 ib_virt[0x1];
1412         u8 eth_virt[0x1];
1413         u8 vnic_env_queue_counters[0x1];
1414         u8 ets[0x1];
1415         u8 nic_flow_table[0x1];
1416         u8 eswitch_manager[0x1];
1417         u8 device_memory[0x1];
1418         u8 mcam_reg[0x1];
1419         u8 pcam_reg[0x1];
1420         u8 local_ca_ack_delay[0x5];
1421         u8 port_module_event[0x1];
1422         u8 enhanced_error_q_counters[0x1];
1423         u8 ports_check[0x1];
1424         u8 reserved_at_1b3[0x1];
1425         u8 disable_link_up[0x1];
1426         u8 beacon_led[0x1];
1427         u8 port_type[0x2];
1428         u8 num_ports[0x8];
1429         u8 reserved_at_1c0[0x1];
1430         u8 pps[0x1];
1431         u8 pps_modify[0x1];
1432         u8 log_max_msg[0x5];
1433         u8 reserved_at_1c8[0x4];
1434         u8 max_tc[0x4];
1435         u8 temp_warn_event[0x1];
1436         u8 dcbx[0x1];
1437         u8 general_notification_event[0x1];
1438         u8 reserved_at_1d3[0x2];
1439         u8 fpga[0x1];
1440         u8 rol_s[0x1];
1441         u8 rol_g[0x1];
1442         u8 reserved_at_1d8[0x1];
1443         u8 wol_s[0x1];
1444         u8 wol_g[0x1];
1445         u8 wol_a[0x1];
1446         u8 wol_b[0x1];
1447         u8 wol_m[0x1];
1448         u8 wol_u[0x1];
1449         u8 wol_p[0x1];
1450         u8 stat_rate_support[0x10];
1451         u8 reserved_at_1f0[0xc];
1452         u8 cqe_version[0x4];
1453         u8 compact_address_vector[0x1];
1454         u8 striding_rq[0x1];
1455         u8 reserved_at_202[0x1];
1456         u8 ipoib_enhanced_offloads[0x1];
1457         u8 ipoib_basic_offloads[0x1];
1458         u8 reserved_at_205[0x1];
1459         u8 repeated_block_disabled[0x1];
1460         u8 umr_modify_entity_size_disabled[0x1];
1461         u8 umr_modify_atomic_disabled[0x1];
1462         u8 umr_indirect_mkey_disabled[0x1];
1463         u8 umr_fence[0x2];
1464         u8 reserved_at_20c[0x3];
1465         u8 drain_sigerr[0x1];
1466         u8 cmdif_checksum[0x2];
1467         u8 sigerr_cqe[0x1];
1468         u8 reserved_at_213[0x1];
1469         u8 wq_signature[0x1];
1470         u8 sctr_data_cqe[0x1];
1471         u8 reserved_at_216[0x1];
1472         u8 sho[0x1];
1473         u8 tph[0x1];
1474         u8 rf[0x1];
1475         u8 dct[0x1];
1476         u8 qos[0x1];
1477         u8 eth_net_offloads[0x1];
1478         u8 roce[0x1];
1479         u8 atomic[0x1];
1480         u8 reserved_at_21f[0x1];
1481         u8 cq_oi[0x1];
1482         u8 cq_resize[0x1];
1483         u8 cq_moderation[0x1];
1484         u8 reserved_at_223[0x3];
1485         u8 cq_eq_remap[0x1];
1486         u8 pg[0x1];
1487         u8 block_lb_mc[0x1];
1488         u8 reserved_at_229[0x1];
1489         u8 scqe_break_moderation[0x1];
1490         u8 cq_period_start_from_cqe[0x1];
1491         u8 cd[0x1];
1492         u8 reserved_at_22d[0x1];
1493         u8 apm[0x1];
1494         u8 vector_calc[0x1];
1495         u8 umr_ptr_rlky[0x1];
1496         u8 imaicl[0x1];
1497         u8 reserved_at_232[0x4];
1498         u8 qkv[0x1];
1499         u8 pkv[0x1];
1500         u8 set_deth_sqpn[0x1];
1501         u8 reserved_at_239[0x3];
1502         u8 xrc[0x1];
1503         u8 ud[0x1];
1504         u8 uc[0x1];
1505         u8 rc[0x1];
1506         u8 uar_4k[0x1];
1507         u8 reserved_at_241[0x9];
1508         u8 uar_sz[0x6];
1509         u8 reserved_at_250[0x8];
1510         u8 log_pg_sz[0x8];
1511         u8 bf[0x1];
1512         u8 driver_version[0x1];
1513         u8 pad_tx_eth_packet[0x1];
1514         u8 reserved_at_263[0x8];
1515         u8 log_bf_reg_size[0x5];
1516         u8 reserved_at_270[0xb];
1517         u8 lag_master[0x1];
1518         u8 num_lag_ports[0x4];
1519         u8 reserved_at_280[0x10];
1520         u8 max_wqe_sz_sq[0x10];
1521         u8 reserved_at_2a0[0x10];
1522         u8 max_wqe_sz_rq[0x10];
1523         u8 max_flow_counter_31_16[0x10];
1524         u8 max_wqe_sz_sq_dc[0x10];
1525         u8 reserved_at_2e0[0x7];
1526         u8 max_qp_mcg[0x19];
1527         u8 reserved_at_300[0x10];
1528         u8 flow_counter_bulk_alloc[0x08];
1529         u8 log_max_mcg[0x8];
1530         u8 reserved_at_320[0x3];
1531         u8 log_max_transport_domain[0x5];
1532         u8 reserved_at_328[0x3];
1533         u8 log_max_pd[0x5];
1534         u8 reserved_at_330[0xb];
1535         u8 log_max_xrcd[0x5];
1536         u8 nic_receive_steering_discard[0x1];
1537         u8 receive_discard_vport_down[0x1];
1538         u8 transmit_discard_vport_down[0x1];
1539         u8 reserved_at_343[0x5];
1540         u8 log_max_flow_counter_bulk[0x8];
1541         u8 max_flow_counter_15_0[0x10];
1542         u8 modify_tis[0x1];
1543         u8 flow_counters_dump[0x1];
1544         u8 reserved_at_360[0x1];
1545         u8 log_max_rq[0x5];
1546         u8 reserved_at_368[0x3];
1547         u8 log_max_sq[0x5];
1548         u8 reserved_at_370[0x3];
1549         u8 log_max_tir[0x5];
1550         u8 reserved_at_378[0x3];
1551         u8 log_max_tis[0x5];
1552         u8 basic_cyclic_rcv_wqe[0x1];
1553         u8 reserved_at_381[0x2];
1554         u8 log_max_rmp[0x5];
1555         u8 reserved_at_388[0x3];
1556         u8 log_max_rqt[0x5];
1557         u8 reserved_at_390[0x3];
1558         u8 log_max_rqt_size[0x5];
1559         u8 reserved_at_398[0x3];
1560         u8 log_max_tis_per_sq[0x5];
1561         u8 ext_stride_num_range[0x1];
1562         u8 reserved_at_3a1[0x2];
1563         u8 log_max_stride_sz_rq[0x5];
1564         u8 reserved_at_3a8[0x3];
1565         u8 log_min_stride_sz_rq[0x5];
1566         u8 reserved_at_3b0[0x3];
1567         u8 log_max_stride_sz_sq[0x5];
1568         u8 reserved_at_3b8[0x3];
1569         u8 log_min_stride_sz_sq[0x5];
1570         u8 hairpin[0x1];
1571         u8 reserved_at_3c1[0x2];
1572         u8 log_max_hairpin_queues[0x5];
1573         u8 reserved_at_3c8[0x3];
1574         u8 log_max_hairpin_wq_data_sz[0x5];
1575         u8 reserved_at_3d0[0x3];
1576         u8 log_max_hairpin_num_packets[0x5];
1577         u8 reserved_at_3d8[0x3];
1578         u8 log_max_wq_sz[0x5];
1579         u8 nic_vport_change_event[0x1];
1580         u8 disable_local_lb_uc[0x1];
1581         u8 disable_local_lb_mc[0x1];
1582         u8 log_min_hairpin_wq_data_sz[0x5];
1583         u8 reserved_at_3e8[0x3];
1584         u8 log_max_vlan_list[0x5];
1585         u8 reserved_at_3f0[0x3];
1586         u8 log_max_current_mc_list[0x5];
1587         u8 reserved_at_3f8[0x3];
1588         u8 log_max_current_uc_list[0x5];
1589         u8 general_obj_types[0x40];
1590         u8 sq_ts_format[0x2];
1591         u8 rq_ts_format[0x2];
1592         u8 steering_format_version[0x4];
1593         u8 reserved_at_448[0x18];
1594         u8 reserved_at_460[0x8];
1595         u8 aes_xts[0x1];
1596         u8 crypto[0x1];
1597         u8 reserved_at_46a[0x6];
1598         u8 max_num_eqs[0x10];
1599         u8 reserved_at_480[0x3];
1600         u8 log_max_l2_table[0x5];
1601         u8 reserved_at_488[0x8];
1602         u8 log_uar_page_sz[0x10];
1603         u8 reserved_at_4a0[0x20];
1604         u8 device_frequency_mhz[0x20];
1605         u8 device_frequency_khz[0x20];
1606         u8 reserved_at_500[0x20];
1607         u8 num_of_uars_per_page[0x20];
1608         u8 flex_parser_protocols[0x20];
1609         u8 max_geneve_tlv_options[0x8];
1610         u8 reserved_at_568[0x3];
1611         u8 max_geneve_tlv_option_data_len[0x5];
1612         u8 reserved_at_570[0x49];
1613         u8 mini_cqe_resp_l3_l4_tag[0x1];
1614         u8 mini_cqe_resp_flow_tag[0x1];
1615         u8 enhanced_cqe_compression[0x1];
1616         u8 mini_cqe_resp_stride_index[0x1];
1617         u8 cqe_128_always[0x1];
1618         u8 cqe_compression_128[0x1];
1619         u8 cqe_compression[0x1];
1620         u8 cqe_compression_timeout[0x10];
1621         u8 cqe_compression_max_num[0x10];
1622         u8 reserved_at_5e0[0x10];
1623         u8 tag_matching[0x1];
1624         u8 rndv_offload_rc[0x1];
1625         u8 rndv_offload_dc[0x1];
1626         u8 log_tag_matching_list_sz[0x5];
1627         u8 reserved_at_5f8[0x3];
1628         u8 log_max_xrq[0x5];
1629         u8 affiliate_nic_vport_criteria[0x8];
1630         u8 native_port_num[0x8];
1631         u8 num_vhca_ports[0x8];
1632         u8 reserved_at_618[0x6];
1633         u8 sw_owner_id[0x1];
1634         u8 reserved_at_61f[0x1e1];
1635 };
1636
1637 struct mlx5_ifc_qos_cap_bits {
1638         u8 packet_pacing[0x1];
1639         u8 esw_scheduling[0x1];
1640         u8 esw_bw_share[0x1];
1641         u8 esw_rate_limit[0x1];
1642         u8 reserved_at_4[0x1];
1643         u8 packet_pacing_burst_bound[0x1];
1644         u8 packet_pacing_typical_size[0x1];
1645         u8 flow_meter_old[0x1];
1646         u8 reserved_at_8[0x8];
1647         u8 log_max_flow_meter[0x8];
1648         u8 flow_meter_reg_id[0x8];
1649         u8 wqe_rate_pp[0x1];
1650         u8 reserved_at_25[0x7];
1651         u8 flow_meter[0x1];
1652         u8 reserved_at_2e[0x17];
1653         u8 packet_pacing_max_rate[0x20];
1654         u8 packet_pacing_min_rate[0x20];
1655         u8 reserved_at_80[0x10];
1656         u8 packet_pacing_rate_table_size[0x10];
1657         u8 esw_element_type[0x10];
1658         u8 esw_tsar_type[0x10];
1659         u8 reserved_at_c0[0x10];
1660         u8 max_qos_para_vport[0x10];
1661         u8 max_tsar_bw_share[0x20];
1662         u8 nic_element_type[0x10];
1663         u8 nic_tsar_type[0x10];
1664         u8 reserved_at_120[0x3];
1665         u8 log_meter_aso_granularity[0x5];
1666         u8 reserved_at_128[0x3];
1667         u8 log_meter_aso_max_alloc[0x5];
1668         u8 reserved_at_130[0x3];
1669         u8 log_max_num_meter_aso[0x5];
1670         u8 reserved_at_138[0x6b0];
1671 };
1672
1673 struct mlx5_ifc_per_protocol_networking_offload_caps_bits {
1674         u8 csum_cap[0x1];
1675         u8 vlan_cap[0x1];
1676         u8 lro_cap[0x1];
1677         u8 lro_psh_flag[0x1];
1678         u8 lro_time_stamp[0x1];
1679         u8 lro_max_msg_sz_mode[0x2];
1680         u8 wqe_vlan_insert[0x1];
1681         u8 self_lb_en_modifiable[0x1];
1682         u8 self_lb_mc[0x1];
1683         u8 self_lb_uc[0x1];
1684         u8 max_lso_cap[0x5];
1685         u8 multi_pkt_send_wqe[0x2];
1686         u8 wqe_inline_mode[0x2];
1687         u8 rss_ind_tbl_cap[0x4];
1688         u8 reg_umr_sq[0x1];
1689         u8 scatter_fcs[0x1];
1690         u8 enhanced_multi_pkt_send_wqe[0x1];
1691         u8 tunnel_lso_const_out_ip_id[0x1];
1692         u8 tunnel_lro_gre[0x1];
1693         u8 tunnel_lro_vxlan[0x1];
1694         u8 tunnel_stateless_gre[0x1];
1695         u8 tunnel_stateless_vxlan[0x1];
1696         u8 swp[0x1];
1697         u8 swp_csum[0x1];
1698         u8 swp_lso[0x1];
1699         u8 reserved_at_23[0x8];
1700         u8 tunnel_stateless_gtp[0x1];
1701         u8 reserved_at_25[0x4];
1702         u8 max_vxlan_udp_ports[0x8];
1703         u8 reserved_at_38[0x6];
1704         u8 max_geneve_opt_len[0x1];
1705         u8 tunnel_stateless_geneve_rx[0x1];
1706         u8 reserved_at_40[0x10];
1707         u8 lro_min_mss_size[0x10];
1708         u8 reserved_at_60[0x120];
1709         u8 lro_timer_supported_periods[4][0x20];
1710         u8 reserved_at_200[0x600];
1711 };
1712
1713 enum {
1714         MLX5_VIRTQ_TYPE_SPLIT = 0,
1715         MLX5_VIRTQ_TYPE_PACKED = 1,
1716 };
1717
1718 enum {
1719         MLX5_VIRTQ_EVENT_MODE_NO_MSIX = 0,
1720         MLX5_VIRTQ_EVENT_MODE_QP = 1,
1721         MLX5_VIRTQ_EVENT_MODE_MSIX = 2,
1722 };
1723
1724 struct mlx5_ifc_virtio_emulation_cap_bits {
1725         u8 desc_tunnel_offload_type[0x1];
1726         u8 eth_frame_offload_type[0x1];
1727         u8 virtio_version_1_0[0x1];
1728         u8 tso_ipv4[0x1];
1729         u8 tso_ipv6[0x1];
1730         u8 tx_csum[0x1];
1731         u8 rx_csum[0x1];
1732         u8 reserved_at_7[0x1][0x9];
1733         u8 event_mode[0x8];
1734         u8 virtio_queue_type[0x8];
1735         u8 reserved_at_20[0x13];
1736         u8 log_doorbell_stride[0x5];
1737         u8 reserved_at_3b[0x3];
1738         u8 log_doorbell_bar_size[0x5];
1739         u8 doorbell_bar_offset[0x40];
1740         u8 reserved_at_80[0x8];
1741         u8 max_num_virtio_queues[0x18];
1742         u8 reserved_at_a0[0x60];
1743         u8 umem_1_buffer_param_a[0x20];
1744         u8 umem_1_buffer_param_b[0x20];
1745         u8 umem_2_buffer_param_a[0x20];
1746         u8 umem_2_buffer_param_b[0x20];
1747         u8 umem_3_buffer_param_a[0x20];
1748         u8 umem_3_buffer_param_b[0x20];
1749         u8 reserved_at_1c0[0x620];
1750 };
1751
1752 struct mlx5_ifc_flow_table_prop_layout_bits {
1753         u8 ft_support[0x1];
1754         u8 flow_tag[0x1];
1755         u8 flow_counter[0x1];
1756         u8 flow_modify_en[0x1];
1757         u8 modify_root[0x1];
1758         u8 identified_miss_table[0x1];
1759         u8 flow_table_modify[0x1];
1760         u8 reformat[0x1];
1761         u8 decap[0x1];
1762         u8 reset_root_to_default[0x1];
1763         u8 pop_vlan[0x1];
1764         u8 push_vlan[0x1];
1765         u8 fpga_vendor_acceleration[0x1];
1766         u8 pop_vlan_2[0x1];
1767         u8 push_vlan_2[0x1];
1768         u8 reformat_and_vlan_action[0x1];
1769         u8 modify_and_vlan_action[0x1];
1770         u8 sw_owner[0x1];
1771         u8 reformat_l3_tunnel_to_l2[0x1];
1772         u8 reformat_l2_to_l3_tunnel[0x1];
1773         u8 reformat_and_modify_action[0x1];
1774         u8 reserved_at_15[0x9];
1775         u8 sw_owner_v2[0x1];
1776         u8 reserved_at_1f[0x1];
1777         u8 reserved_at_20[0x2];
1778         u8 log_max_ft_size[0x6];
1779         u8 log_max_modify_header_context[0x8];
1780         u8 max_modify_header_actions[0x8];
1781         u8 max_ft_level[0x8];
1782         u8 reserved_at_40[0x8];
1783         u8 log_max_ft_sampler_num[8];
1784         u8 metadata_reg_b_width[0x8];
1785         u8 metadata_reg_a_width[0x8];
1786         u8 reserved_at_60[0x18];
1787         u8 log_max_ft_num[0x8];
1788         u8 reserved_at_80[0x10];
1789         u8 log_max_flow_counter[0x8];
1790         u8 log_max_destination[0x8];
1791         u8 reserved_at_a0[0x18];
1792         u8 log_max_flow[0x8];
1793         u8 reserved_at_c0[0x140];
1794 };
1795
1796 struct mlx5_ifc_roce_caps_bits {
1797         u8 reserved_0[0x1e];
1798         u8 qp_ts_format[0x2];
1799         u8 reserved_at_20[0x7e0];
1800 };
1801
1802 /*
1803  * Table 1872 - Flow Table Fields Supported 2 Format
1804  */
1805 struct mlx5_ifc_ft_fields_support_2_bits {
1806         u8 reserved_at_0[0xf];
1807         u8 tunnel_header_2_3[0x1];
1808         u8 tunnel_header_0_1[0x1];
1809         u8 macsec_syndrome[0x1];
1810         u8 macsec_tag[0x1];
1811         u8 outer_lrh_sl[0x1];
1812         u8 inner_ipv4_ihl[0x1];
1813         u8 outer_ipv4_ihl[0x1];
1814         u8 psp_syndrome[0x1];
1815         u8 inner_l3_ok[0x1];
1816         u8 inner_l4_ok[0x1];
1817         u8 outer_l3_ok[0x1];
1818         u8 outer_l4_ok[0x1];
1819         u8 psp_header[0x1];
1820         u8 inner_ipv4_checksum_ok[0x1];
1821         u8 inner_l4_checksum_ok[0x1];
1822         u8 outer_ipv4_checksum_ok[0x1];
1823         u8 outer_l4_checksum_ok[0x1];
1824         u8 reserved_at_20[0x60];
1825 };
1826
1827 struct mlx5_ifc_flow_table_nic_cap_bits {
1828         u8 reserved_at_0[0x200];
1829         struct mlx5_ifc_flow_table_prop_layout_bits
1830                 flow_table_properties_nic_receive;
1831         struct mlx5_ifc_flow_table_prop_layout_bits
1832                 flow_table_properties_nic_receive_rdma;
1833         struct mlx5_ifc_flow_table_prop_layout_bits
1834                 flow_table_properties_nic_receive_sniffer;
1835         struct mlx5_ifc_flow_table_prop_layout_bits
1836                 flow_table_properties_nic_transmit;
1837         struct mlx5_ifc_flow_table_prop_layout_bits
1838                 flow_table_properties_nic_transmit_rdma;
1839         struct mlx5_ifc_flow_table_prop_layout_bits
1840                 flow_table_properties_nic_transmit_sniffer;
1841         u8 reserved_at_e00[0x600];
1842         struct mlx5_ifc_ft_fields_support_2_bits
1843                 ft_field_support_2_nic_receive;
1844 };
1845
1846 struct mlx5_ifc_cmd_hca_cap_2_bits {
1847         u8 reserved_at_0[0x80]; /* End of DW4. */
1848         u8 reserved_at_80[0xb];
1849         u8 log_max_num_reserved_qpn[0x5];
1850         u8 reserved_at_90[0x3];
1851         u8 log_reserved_qpn_granularity[0x5];
1852         u8 reserved_at_98[0x3];
1853         u8 log_reserved_qpn_max_alloc[0x5]; /* End of DW5. */
1854         u8 max_reformat_insert_size[0x8];
1855         u8 max_reformat_insert_offset[0x8];
1856         u8 max_reformat_remove_size[0x8];
1857         u8 max_reformat_remove_offset[0x8]; /* End of DW6. */
1858         u8 aso_conntrack_reg_id[0x8];
1859         u8 reserved_at_c8[0x3];
1860         u8 log_conn_track_granularity[0x5];
1861         u8 reserved_at_d0[0x3];
1862         u8 log_conn_track_max_alloc[0x5];
1863         u8 reserved_at_d8[0x3];
1864         u8 log_max_conn_track_offload[0x5];
1865         u8 reserved_at_e0[0x20]; /* End of DW7. */
1866         u8 reserved_at_100[0x700];
1867 };
1868
1869 union mlx5_ifc_hca_cap_union_bits {
1870         struct mlx5_ifc_cmd_hca_cap_bits cmd_hca_cap;
1871         struct mlx5_ifc_per_protocol_networking_offload_caps_bits
1872                per_protocol_networking_offload_caps;
1873         struct mlx5_ifc_qos_cap_bits qos_cap;
1874         struct mlx5_ifc_virtio_emulation_cap_bits vdpa_caps;
1875         struct mlx5_ifc_flow_table_nic_cap_bits flow_table_nic_cap;
1876         struct mlx5_ifc_roce_caps_bits roce_caps;
1877         u8 reserved_at_0[0x8000];
1878 };
1879
1880 struct mlx5_ifc_set_action_in_bits {
1881         u8 action_type[0x4];
1882         u8 field[0xc];
1883         u8 reserved_at_10[0x3];
1884         u8 offset[0x5];
1885         u8 reserved_at_18[0x3];
1886         u8 length[0x5];
1887         u8 data[0x20];
1888 };
1889
1890 struct mlx5_ifc_query_hca_cap_out_bits {
1891         u8 status[0x8];
1892         u8 reserved_at_8[0x18];
1893         u8 syndrome[0x20];
1894         u8 reserved_at_40[0x40];
1895         union mlx5_ifc_hca_cap_union_bits capability;
1896 };
1897
1898 struct mlx5_ifc_query_hca_cap_in_bits {
1899         u8 opcode[0x10];
1900         u8 reserved_at_10[0x10];
1901         u8 reserved_at_20[0x10];
1902         u8 op_mod[0x10];
1903         u8 reserved_at_40[0x40];
1904 };
1905
1906 struct mlx5_ifc_mac_address_layout_bits {
1907         u8 reserved_at_0[0x10];
1908         u8 mac_addr_47_32[0x10];
1909         u8 mac_addr_31_0[0x20];
1910 };
1911
1912 struct mlx5_ifc_nic_vport_context_bits {
1913         u8 reserved_at_0[0x5];
1914         u8 min_wqe_inline_mode[0x3];
1915         u8 reserved_at_8[0x15];
1916         u8 disable_mc_local_lb[0x1];
1917         u8 disable_uc_local_lb[0x1];
1918         u8 roce_en[0x1];
1919         u8 arm_change_event[0x1];
1920         u8 reserved_at_21[0x1a];
1921         u8 event_on_mtu[0x1];
1922         u8 event_on_promisc_change[0x1];
1923         u8 event_on_vlan_change[0x1];
1924         u8 event_on_mc_address_change[0x1];
1925         u8 event_on_uc_address_change[0x1];
1926         u8 reserved_at_40[0xc];
1927         u8 affiliation_criteria[0x4];
1928         u8 affiliated_vhca_id[0x10];
1929         u8 reserved_at_60[0xd0];
1930         u8 mtu[0x10];
1931         u8 system_image_guid[0x40];
1932         u8 port_guid[0x40];
1933         u8 node_guid[0x40];
1934         u8 reserved_at_200[0x140];
1935         u8 qkey_violation_counter[0x10];
1936         u8 reserved_at_350[0x430];
1937         u8 promisc_uc[0x1];
1938         u8 promisc_mc[0x1];
1939         u8 promisc_all[0x1];
1940         u8 reserved_at_783[0x2];
1941         u8 allowed_list_type[0x3];
1942         u8 reserved_at_788[0xc];
1943         u8 allowed_list_size[0xc];
1944         struct mlx5_ifc_mac_address_layout_bits permanent_address;
1945         u8 reserved_at_7e0[0x20];
1946 };
1947
1948 struct mlx5_ifc_query_nic_vport_context_out_bits {
1949         u8 status[0x8];
1950         u8 reserved_at_8[0x18];
1951         u8 syndrome[0x20];
1952         u8 reserved_at_40[0x40];
1953         struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
1954 };
1955
1956 struct mlx5_ifc_query_nic_vport_context_in_bits {
1957         u8 opcode[0x10];
1958         u8 reserved_at_10[0x10];
1959         u8 reserved_at_20[0x10];
1960         u8 op_mod[0x10];
1961         u8 other_vport[0x1];
1962         u8 reserved_at_41[0xf];
1963         u8 vport_number[0x10];
1964         u8 reserved_at_60[0x5];
1965         u8 allowed_list_type[0x3];
1966         u8 reserved_at_68[0x18];
1967 };
1968
1969 struct mlx5_ifc_tisc_bits {
1970         u8 strict_lag_tx_port_affinity[0x1];
1971         u8 reserved_at_1[0x3];
1972         u8 lag_tx_port_affinity[0x04];
1973         u8 reserved_at_8[0x4];
1974         u8 prio[0x4];
1975         u8 reserved_at_10[0x10];
1976         u8 reserved_at_20[0x100];
1977         u8 reserved_at_120[0x8];
1978         u8 transport_domain[0x18];
1979         u8 reserved_at_140[0x8];
1980         u8 underlay_qpn[0x18];
1981         u8 reserved_at_160[0x3a0];
1982 };
1983
1984 struct mlx5_ifc_query_tis_out_bits {
1985         u8 status[0x8];
1986         u8 reserved_at_8[0x18];
1987         u8 syndrome[0x20];
1988         u8 reserved_at_40[0x40];
1989         struct mlx5_ifc_tisc_bits tis_context;
1990 };
1991
1992 struct mlx5_ifc_query_tis_in_bits {
1993         u8 opcode[0x10];
1994         u8 reserved_at_10[0x10];
1995         u8 reserved_at_20[0x10];
1996         u8 op_mod[0x10];
1997         u8 reserved_at_40[0x8];
1998         u8 tisn[0x18];
1999         u8 reserved_at_60[0x20];
2000 };
2001
2002 struct mlx5_ifc_alloc_transport_domain_out_bits {
2003         u8 status[0x8];
2004         u8 reserved_at_8[0x18];
2005         u8 syndrome[0x20];
2006         u8 reserved_at_40[0x8];
2007         u8 transport_domain[0x18];
2008         u8 reserved_at_60[0x20];
2009 };
2010
2011 struct mlx5_ifc_alloc_transport_domain_in_bits {
2012         u8 opcode[0x10];
2013         u8 reserved_at_10[0x10];
2014         u8 reserved_at_20[0x10];
2015         u8 op_mod[0x10];
2016         u8 reserved_at_40[0x40];
2017 };
2018
2019 enum {
2020         MLX5_WQ_TYPE_LINKED_LIST                = 0x0,
2021         MLX5_WQ_TYPE_CYCLIC                     = 0x1,
2022         MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ    = 0x2,
2023         MLX5_WQ_TYPE_CYCLIC_STRIDING_RQ         = 0x3,
2024 };
2025
2026 enum {
2027         MLX5_WQ_END_PAD_MODE_NONE  = 0x0,
2028         MLX5_WQ_END_PAD_MODE_ALIGN = 0x1,
2029 };
2030
2031 struct mlx5_ifc_wq_bits {
2032         u8 wq_type[0x4];
2033         u8 wq_signature[0x1];
2034         u8 end_padding_mode[0x2];
2035         u8 cd_slave[0x1];
2036         u8 reserved_at_8[0x18];
2037         u8 hds_skip_first_sge[0x1];
2038         u8 log2_hds_buf_size[0x3];
2039         u8 reserved_at_24[0x7];
2040         u8 page_offset[0x5];
2041         u8 lwm[0x10];
2042         u8 reserved_at_40[0x8];
2043         u8 pd[0x18];
2044         u8 reserved_at_60[0x8];
2045         u8 uar_page[0x18];
2046         u8 dbr_addr[0x40];
2047         u8 hw_counter[0x20];
2048         u8 sw_counter[0x20];
2049         u8 reserved_at_100[0xc];
2050         u8 log_wq_stride[0x4];
2051         u8 reserved_at_110[0x3];
2052         u8 log_wq_pg_sz[0x5];
2053         u8 reserved_at_118[0x3];
2054         u8 log_wq_sz[0x5];
2055         u8 dbr_umem_valid[0x1];
2056         u8 wq_umem_valid[0x1];
2057         u8 reserved_at_122[0x1];
2058         u8 log_hairpin_num_packets[0x5];
2059         u8 reserved_at_128[0x3];
2060         u8 log_hairpin_data_sz[0x5];
2061         u8 reserved_at_130[0x4];
2062         u8 single_wqe_log_num_of_strides[0x4];
2063         u8 two_byte_shift_en[0x1];
2064         u8 reserved_at_139[0x4];
2065         u8 single_stride_log_num_of_bytes[0x3];
2066         u8 dbr_umem_id[0x20];
2067         u8 wq_umem_id[0x20];
2068         u8 wq_umem_offset[0x40];
2069         u8 reserved_at_1c0[0x440];
2070 };
2071
2072 enum {
2073         MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE  = 0x0,
2074         MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_RMP     = 0x1,
2075 };
2076
2077 enum {
2078         MLX5_RQC_STATE_RST  = 0x0,
2079         MLX5_RQC_STATE_RDY  = 0x1,
2080         MLX5_RQC_STATE_ERR  = 0x3,
2081 };
2082
2083 struct mlx5_ifc_rqc_bits {
2084         u8 rlky[0x1];
2085         u8 delay_drop_en[0x1];
2086         u8 scatter_fcs[0x1];
2087         u8 vsd[0x1];
2088         u8 mem_rq_type[0x4];
2089         u8 state[0x4];
2090         u8 reserved_at_c[0x1];
2091         u8 flush_in_error_en[0x1];
2092         u8 hairpin[0x1];
2093         u8 reserved_at_f[0xB];
2094         u8 ts_format[0x02];
2095         u8 reserved_at_1c[0x4];
2096         u8 reserved_at_20[0x8];
2097         u8 user_index[0x18];
2098         u8 reserved_at_40[0x8];
2099         u8 cqn[0x18];
2100         u8 counter_set_id[0x8];
2101         u8 reserved_at_68[0x18];
2102         u8 reserved_at_80[0x8];
2103         u8 rmpn[0x18];
2104         u8 reserved_at_a0[0x8];
2105         u8 hairpin_peer_sq[0x18];
2106         u8 reserved_at_c0[0x10];
2107         u8 hairpin_peer_vhca[0x10];
2108         u8 reserved_at_e0[0xa0];
2109         struct mlx5_ifc_wq_bits wq; /* Not used in LRO RQ. */
2110 };
2111
2112 struct mlx5_ifc_create_rq_out_bits {
2113         u8 status[0x8];
2114         u8 reserved_at_8[0x18];
2115         u8 syndrome[0x20];
2116         u8 reserved_at_40[0x8];
2117         u8 rqn[0x18];
2118         u8 reserved_at_60[0x20];
2119 };
2120
2121 struct mlx5_ifc_create_rq_in_bits {
2122         u8 opcode[0x10];
2123         u8 uid[0x10];
2124         u8 reserved_at_20[0x10];
2125         u8 op_mod[0x10];
2126         u8 reserved_at_40[0xc0];
2127         struct mlx5_ifc_rqc_bits ctx;
2128 };
2129
2130 struct mlx5_ifc_modify_rq_out_bits {
2131         u8 status[0x8];
2132         u8 reserved_at_8[0x18];
2133         u8 syndrome[0x20];
2134         u8 reserved_at_40[0x40];
2135 };
2136
2137 struct mlx5_ifc_query_rq_out_bits {
2138         u8 status[0x8];
2139         u8 reserved_at_8[0x18];
2140         u8 syndrome[0x20];
2141         u8 reserved_at_40[0xc0];
2142         struct mlx5_ifc_rqc_bits rq_context;
2143 };
2144
2145 struct mlx5_ifc_query_rq_in_bits {
2146         u8 opcode[0x10];
2147         u8 reserved_at_10[0x10];
2148         u8 reserved_at_20[0x10];
2149         u8 op_mod[0x10];
2150         u8 reserved_at_40[0x8];
2151         u8 rqn[0x18];
2152         u8 reserved_at_60[0x20];
2153 };
2154
2155 struct mlx5_ifc_create_tis_out_bits {
2156         u8 status[0x8];
2157         u8 reserved_at_8[0x18];
2158         u8 syndrome[0x20];
2159         u8 reserved_at_40[0x8];
2160         u8 tisn[0x18];
2161         u8 reserved_at_60[0x20];
2162 };
2163
2164 struct mlx5_ifc_create_tis_in_bits {
2165         u8 opcode[0x10];
2166         u8 uid[0x10];
2167         u8 reserved_at_20[0x10];
2168         u8 op_mod[0x10];
2169         u8 reserved_at_40[0xc0];
2170         struct mlx5_ifc_tisc_bits ctx;
2171 };
2172
2173 enum {
2174         MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_WQ_LWM = 1ULL << 0,
2175         MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD = 1ULL << 1,
2176         MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS = 1ULL << 2,
2177         MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID = 1ULL << 3,
2178 };
2179
2180 struct mlx5_ifc_modify_rq_in_bits {
2181         u8 opcode[0x10];
2182         u8 uid[0x10];
2183         u8 reserved_at_20[0x10];
2184         u8 op_mod[0x10];
2185         u8 rq_state[0x4];
2186         u8 reserved_at_44[0x4];
2187         u8 rqn[0x18];
2188         u8 reserved_at_60[0x20];
2189         u8 modify_bitmask[0x40];
2190         u8 reserved_at_c0[0x40];
2191         struct mlx5_ifc_rqc_bits ctx;
2192 };
2193
2194 enum {
2195         MLX5_L3_PROT_TYPE_IPV4 = 0,
2196         MLX5_L3_PROT_TYPE_IPV6 = 1,
2197 };
2198
2199 enum {
2200         MLX5_L4_PROT_TYPE_TCP = 0,
2201         MLX5_L4_PROT_TYPE_UDP = 1,
2202 };
2203
2204 enum {
2205         MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_SRC_IP     = 0x0,
2206         MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_DST_IP     = 0x1,
2207         MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_SPORT   = 0x2,
2208         MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_DPORT   = 0x3,
2209         MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_IPSEC_SPI  = 0x4,
2210 };
2211
2212 struct mlx5_ifc_rx_hash_field_select_bits {
2213         u8 l3_prot_type[0x1];
2214         u8 l4_prot_type[0x1];
2215         u8 selected_fields[0x1e];
2216 };
2217
2218 enum {
2219         MLX5_TIRC_DISP_TYPE_DIRECT    = 0x0,
2220         MLX5_TIRC_DISP_TYPE_INDIRECT  = 0x1,
2221 };
2222
2223 enum {
2224         MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO  = 0x1,
2225         MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO  = 0x2,
2226 };
2227
2228 enum {
2229         MLX5_RX_HASH_FN_NONE           = 0x0,
2230         MLX5_RX_HASH_FN_INVERTED_XOR8  = 0x1,
2231         MLX5_RX_HASH_FN_TOEPLITZ       = 0x2,
2232 };
2233
2234 enum {
2235         MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST    = 0x1,
2236         MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST  = 0x2,
2237 };
2238
2239 enum {
2240         MLX5_LRO_MAX_MSG_SIZE_START_FROM_L4    = 0x0,
2241         MLX5_LRO_MAX_MSG_SIZE_START_FROM_L2  = 0x1,
2242 };
2243
2244 struct mlx5_ifc_tirc_bits {
2245         u8 reserved_at_0[0x20];
2246         u8 disp_type[0x4];
2247         u8 reserved_at_24[0x1c];
2248         u8 reserved_at_40[0x40];
2249         u8 reserved_at_80[0x4];
2250         u8 lro_timeout_period_usecs[0x10];
2251         u8 lro_enable_mask[0x4];
2252         u8 lro_max_msg_sz[0x8];
2253         u8 reserved_at_a0[0x40];
2254         u8 reserved_at_e0[0x8];
2255         u8 inline_rqn[0x18];
2256         u8 rx_hash_symmetric[0x1];
2257         u8 reserved_at_101[0x1];
2258         u8 tunneled_offload_en[0x1];
2259         u8 reserved_at_103[0x5];
2260         u8 indirect_table[0x18];
2261         u8 rx_hash_fn[0x4];
2262         u8 reserved_at_124[0x2];
2263         u8 self_lb_block[0x2];
2264         u8 transport_domain[0x18];
2265         u8 rx_hash_toeplitz_key[10][0x20];
2266         struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_outer;
2267         struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_inner;
2268         u8 reserved_at_2c0[0x4c0];
2269 };
2270
2271 struct mlx5_ifc_create_tir_out_bits {
2272         u8 status[0x8];
2273         u8 reserved_at_8[0x18];
2274         u8 syndrome[0x20];
2275         u8 reserved_at_40[0x8];
2276         u8 tirn[0x18];
2277         u8 reserved_at_60[0x20];
2278 };
2279
2280 struct mlx5_ifc_create_tir_in_bits {
2281         u8 opcode[0x10];
2282         u8 uid[0x10];
2283         u8 reserved_at_20[0x10];
2284         u8 op_mod[0x10];
2285         u8 reserved_at_40[0xc0];
2286         struct mlx5_ifc_tirc_bits ctx;
2287 };
2288
2289 enum {
2290         MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_LRO = 1ULL << 0,
2291         MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_INDIRECT_TABLE = 1ULL << 1,
2292         MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_HASH = 1ULL << 2,
2293         /* bit 3 - tunneled_offload_en modify not supported. */
2294         MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_SELF_LB_EN = 1ULL << 4,
2295 };
2296
2297 struct mlx5_ifc_modify_tir_out_bits {
2298         u8 status[0x8];
2299         u8 reserved_at_8[0x18];
2300         u8 syndrome[0x20];
2301         u8 reserved_at_40[0x40];
2302 };
2303
2304 struct mlx5_ifc_modify_tir_in_bits {
2305         u8 opcode[0x10];
2306         u8 uid[0x10];
2307         u8 reserved_at_20[0x10];
2308         u8 op_mod[0x10];
2309         u8 reserved_at_40[0x8];
2310         u8 tirn[0x18];
2311         u8 reserved_at_60[0x20];
2312         u8 modify_bitmask[0x40];
2313         u8 reserved_at_c0[0x40];
2314         struct mlx5_ifc_tirc_bits ctx;
2315 };
2316
2317 enum {
2318         MLX5_INLINE_Q_TYPE_RQ = 0x0,
2319         MLX5_INLINE_Q_TYPE_VIRTQ = 0x1,
2320 };
2321
2322 struct mlx5_ifc_rq_num_bits {
2323         u8 reserved_at_0[0x8];
2324         u8 rq_num[0x18];
2325 };
2326
2327 struct mlx5_ifc_rqtc_bits {
2328         u8 reserved_at_0[0xa5];
2329         u8 list_q_type[0x3];
2330         u8 reserved_at_a8[0x8];
2331         u8 rqt_max_size[0x10];
2332         u8 reserved_at_c0[0x10];
2333         u8 rqt_actual_size[0x10];
2334         u8 reserved_at_e0[0x6a0];
2335         struct mlx5_ifc_rq_num_bits rq_num[];
2336 };
2337
2338 struct mlx5_ifc_create_rqt_out_bits {
2339         u8 status[0x8];
2340         u8 reserved_at_8[0x18];
2341         u8 syndrome[0x20];
2342         u8 reserved_at_40[0x8];
2343         u8 rqtn[0x18];
2344         u8 reserved_at_60[0x20];
2345 };
2346
2347 #ifdef PEDANTIC
2348 #pragma GCC diagnostic ignored "-Wpedantic"
2349 #endif
2350 struct mlx5_ifc_create_rqt_in_bits {
2351         u8 opcode[0x10];
2352         u8 uid[0x10];
2353         u8 reserved_at_20[0x10];
2354         u8 op_mod[0x10];
2355         u8 reserved_at_40[0xc0];
2356         struct mlx5_ifc_rqtc_bits rqt_context;
2357 };
2358
2359 struct mlx5_ifc_modify_rqt_in_bits {
2360         u8 opcode[0x10];
2361         u8 uid[0x10];
2362         u8 reserved_at_20[0x10];
2363         u8 op_mod[0x10];
2364         u8 reserved_at_40[0x8];
2365         u8 rqtn[0x18];
2366         u8 reserved_at_60[0x20];
2367         u8 modify_bitmask[0x40];
2368         u8 reserved_at_c0[0x40];
2369         struct mlx5_ifc_rqtc_bits rqt_context;
2370 };
2371 #ifdef PEDANTIC
2372 #pragma GCC diagnostic error "-Wpedantic"
2373 #endif
2374
2375 struct mlx5_ifc_modify_rqt_out_bits {
2376         u8 status[0x8];
2377         u8 reserved_at_8[0x18];
2378         u8 syndrome[0x20];
2379         u8 reserved_at_40[0x40];
2380 };
2381
2382 enum {
2383         MLX5_SQC_STATE_RST  = 0x0,
2384         MLX5_SQC_STATE_RDY  = 0x1,
2385         MLX5_SQC_STATE_ERR  = 0x3,
2386 };
2387
2388 struct mlx5_ifc_sqc_bits {
2389         u8 rlky[0x1];
2390         u8 cd_master[0x1];
2391         u8 fre[0x1];
2392         u8 flush_in_error_en[0x1];
2393         u8 allow_multi_pkt_send_wqe[0x1];
2394         u8 min_wqe_inline_mode[0x3];
2395         u8 state[0x4];
2396         u8 reg_umr[0x1];
2397         u8 allow_swp[0x1];
2398         u8 hairpin[0x1];
2399         u8 non_wire[0x1];
2400         u8 static_sq_wq[0x1];
2401         u8 reserved_at_11[0x9];
2402         u8 ts_format[0x02];
2403         u8 reserved_at_1c[0x4];
2404         u8 reserved_at_20[0x8];
2405         u8 user_index[0x18];
2406         u8 reserved_at_40[0x8];
2407         u8 cqn[0x18];
2408         u8 reserved_at_60[0x8];
2409         u8 hairpin_peer_rq[0x18];
2410         u8 reserved_at_80[0x10];
2411         u8 hairpin_peer_vhca[0x10];
2412         u8 reserved_at_a0[0x50];
2413         u8 packet_pacing_rate_limit_index[0x10];
2414         u8 tis_lst_sz[0x10];
2415         u8 reserved_at_110[0x10];
2416         u8 reserved_at_120[0x40];
2417         u8 reserved_at_160[0x8];
2418         u8 tis_num_0[0x18];
2419         struct mlx5_ifc_wq_bits wq;
2420 };
2421
2422 struct mlx5_ifc_query_sq_in_bits {
2423         u8 opcode[0x10];
2424         u8 reserved_at_10[0x10];
2425         u8 reserved_at_20[0x10];
2426         u8 op_mod[0x10];
2427         u8 reserved_at_40[0x8];
2428         u8 sqn[0x18];
2429         u8 reserved_at_60[0x20];
2430 };
2431
2432 struct mlx5_ifc_modify_sq_out_bits {
2433         u8 status[0x8];
2434         u8 reserved_at_8[0x18];
2435         u8 syndrome[0x20];
2436         u8 reserved_at_40[0x40];
2437 };
2438
2439 struct mlx5_ifc_modify_sq_in_bits {
2440         u8 opcode[0x10];
2441         u8 uid[0x10];
2442         u8 reserved_at_20[0x10];
2443         u8 op_mod[0x10];
2444         u8 sq_state[0x4];
2445         u8 reserved_at_44[0x4];
2446         u8 sqn[0x18];
2447         u8 reserved_at_60[0x20];
2448         u8 modify_bitmask[0x40];
2449         u8 reserved_at_c0[0x40];
2450         struct mlx5_ifc_sqc_bits ctx;
2451 };
2452
2453 struct mlx5_ifc_create_sq_out_bits {
2454         u8 status[0x8];
2455         u8 reserved_at_8[0x18];
2456         u8 syndrome[0x20];
2457         u8 reserved_at_40[0x8];
2458         u8 sqn[0x18];
2459         u8 reserved_at_60[0x20];
2460 };
2461
2462 struct mlx5_ifc_create_sq_in_bits {
2463         u8 opcode[0x10];
2464         u8 uid[0x10];
2465         u8 reserved_at_20[0x10];
2466         u8 op_mod[0x10];
2467         u8 reserved_at_40[0xc0];
2468         struct mlx5_ifc_sqc_bits ctx;
2469 };
2470
2471 enum {
2472         MLX5_FLOW_METER_OBJ_MODIFY_FIELD_ACTIVE = (1ULL << 0),
2473         MLX5_FLOW_METER_OBJ_MODIFY_FIELD_CBS = (1ULL << 1),
2474         MLX5_FLOW_METER_OBJ_MODIFY_FIELD_CIR = (1ULL << 2),
2475         MLX5_FLOW_METER_OBJ_MODIFY_FIELD_EBS = (1ULL << 3),
2476         MLX5_FLOW_METER_OBJ_MODIFY_FIELD_EIR = (1ULL << 4),
2477 };
2478
2479 struct mlx5_ifc_flow_meter_parameters_bits {
2480         u8 valid[0x1];
2481         u8 bucket_overflow[0x1];
2482         u8 start_color[0x2];
2483         u8 both_buckets_on_green[0x1];
2484         u8 meter_mode[0x2];
2485         u8 reserved_at_1[0x19];
2486         u8 reserved_at_2[0x20];
2487         u8 reserved_at_3[0x3];
2488         u8 cbs_exponent[0x5];
2489         u8 cbs_mantissa[0x8];
2490         u8 reserved_at_4[0x3];
2491         u8 cir_exponent[0x5];
2492         u8 cir_mantissa[0x8];
2493         u8 reserved_at_5[0x20];
2494         u8 reserved_at_6[0x3];
2495         u8 ebs_exponent[0x5];
2496         u8 ebs_mantissa[0x8];
2497         u8 reserved_at_7[0x3];
2498         u8 eir_exponent[0x5];
2499         u8 eir_mantissa[0x8];
2500         u8 reserved_at_8[0x60];
2501 };
2502 #define MLX5_IFC_FLOW_METER_PARAM_MASK UINT64_C(0x80FFFFFF)
2503 #define MLX5_IFC_FLOW_METER_DISABLE_CBS_CIR_VAL 0x14BF00C8
2504
2505 enum {
2506         MLX5_METER_MODE_IP_LEN = 0x0,
2507         MLX5_METER_MODE_L2_LEN = 0x1,
2508         MLX5_METER_MODE_L2_IPG_LEN = 0x2,
2509         MLX5_METER_MODE_PKT = 0x3,
2510 };
2511
2512 enum {
2513         MLX5_CQE_SIZE_64B = 0x0,
2514         MLX5_CQE_SIZE_128B = 0x1,
2515 };
2516
2517 struct mlx5_ifc_cqc_bits {
2518         u8 status[0x4];
2519         u8 as_notify[0x1];
2520         u8 initiator_src_dct[0x1];
2521         u8 dbr_umem_valid[0x1];
2522         u8 reserved_at_7[0x1];
2523         u8 cqe_sz[0x3];
2524         u8 cc[0x1];
2525         u8 reserved_at_c[0x1];
2526         u8 scqe_break_moderation_en[0x1];
2527         u8 oi[0x1];
2528         u8 cq_period_mode[0x2];
2529         u8 cqe_comp_en[0x1];
2530         u8 mini_cqe_res_format[0x2];
2531         u8 st[0x4];
2532         u8 reserved_at_18[0x1];
2533         u8 cqe_comp_layout[0x7];
2534         u8 dbr_umem_id[0x20];
2535         u8 reserved_at_40[0x14];
2536         u8 page_offset[0x6];
2537         u8 reserved_at_5a[0x2];
2538         u8 mini_cqe_res_format_ext[0x2];
2539         u8 cq_timestamp_format[0x2];
2540         u8 reserved_at_60[0x3];
2541         u8 log_cq_size[0x5];
2542         u8 uar_page[0x18];
2543         u8 reserved_at_80[0x4];
2544         u8 cq_period[0xc];
2545         u8 cq_max_count[0x10];
2546         u8 reserved_at_a0[0x18];
2547         u8 c_eqn[0x8];
2548         u8 reserved_at_c0[0x3];
2549         u8 log_page_size[0x5];
2550         u8 reserved_at_c8[0x18];
2551         u8 reserved_at_e0[0x20];
2552         u8 reserved_at_100[0x8];
2553         u8 last_notified_index[0x18];
2554         u8 reserved_at_120[0x8];
2555         u8 last_solicit_index[0x18];
2556         u8 reserved_at_140[0x8];
2557         u8 consumer_counter[0x18];
2558         u8 reserved_at_160[0x8];
2559         u8 producer_counter[0x18];
2560         u8 local_partition_id[0xc];
2561         u8 process_id[0x14];
2562         u8 reserved_at_1A0[0x20];
2563         u8 dbr_addr[0x40];
2564 };
2565
2566 struct mlx5_ifc_health_buffer_bits {
2567         u8 reserved_0[0x100];
2568         u8 assert_existptr[0x20];
2569         u8 assert_callra[0x20];
2570         u8 reserved_1[0x40];
2571         u8 fw_version[0x20];
2572         u8 hw_id[0x20];
2573         u8 reserved_2[0x20];
2574         u8 irisc_index[0x8];
2575         u8 synd[0x8];
2576         u8 ext_synd[0x10];
2577 };
2578
2579 struct mlx5_ifc_initial_seg_bits {
2580         u8 fw_rev_minor[0x10];
2581         u8 fw_rev_major[0x10];
2582         u8 cmd_interface_rev[0x10];
2583         u8 fw_rev_subminor[0x10];
2584         u8 reserved_0[0x40];
2585         u8 cmdq_phy_addr_63_32[0x20];
2586         u8 cmdq_phy_addr_31_12[0x14];
2587         u8 reserved_1[0x2];
2588         u8 nic_interface[0x2];
2589         u8 log_cmdq_size[0x4];
2590         u8 log_cmdq_stride[0x4];
2591         u8 command_doorbell_vector[0x20];
2592         u8 reserved_2[0xf00];
2593         u8 initializing[0x1];
2594         u8 nic_interface_supported[0x7];
2595         u8 reserved_4[0x18];
2596         struct mlx5_ifc_health_buffer_bits health_buffer;
2597         u8 no_dram_nic_offset[0x20];
2598         u8 reserved_5[0x6de0];
2599         u8 internal_timer_h[0x20];
2600         u8 internal_timer_l[0x20];
2601         u8 reserved_6[0x20];
2602         u8 reserved_7[0x1f];
2603         u8 clear_int[0x1];
2604         u8 health_syndrome[0x8];
2605         u8 health_counter[0x18];
2606         u8 reserved_8[0x17fc0];
2607 };
2608
2609 struct mlx5_ifc_create_cq_out_bits {
2610         u8 status[0x8];
2611         u8 reserved_at_8[0x18];
2612         u8 syndrome[0x20];
2613         u8 reserved_at_40[0x8];
2614         u8 cqn[0x18];
2615         u8 reserved_at_60[0x20];
2616 };
2617
2618 struct mlx5_ifc_create_cq_in_bits {
2619         u8 opcode[0x10];
2620         u8 uid[0x10];
2621         u8 reserved_at_20[0x10];
2622         u8 op_mod[0x10];
2623         u8 reserved_at_40[0x40];
2624         struct mlx5_ifc_cqc_bits cq_context;
2625         u8 cq_umem_offset[0x40];
2626         u8 cq_umem_id[0x20];
2627         u8 cq_umem_valid[0x1];
2628         u8 reserved_at_2e1[0x1f];
2629         u8 reserved_at_300[0x580];
2630         u8 pas[];
2631 };
2632
2633 enum {
2634         MLX5_GENERAL_OBJ_TYPE_GENEVE_TLV_OPT = 0x000b,
2635         MLX5_GENERAL_OBJ_TYPE_DEK = 0x000c,
2636         MLX5_GENERAL_OBJ_TYPE_VIRTQ = 0x000d,
2637         MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS = 0x001c,
2638         MLX5_GENERAL_OBJ_TYPE_IMPORT_KEK = 0x001d,
2639         MLX5_GENERAL_OBJ_TYPE_CREDENTIAL = 0x001e,
2640         MLX5_GENERAL_OBJ_TYPE_CRYPTO_LOGIN = 0x001f,
2641         MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH = 0x0022,
2642         MLX5_GENERAL_OBJ_TYPE_FLOW_METER_ASO = 0x0024,
2643         MLX5_GENERAL_OBJ_TYPE_FLOW_HIT_ASO = 0x0025,
2644         MLX5_GENERAL_OBJ_TYPE_CONN_TRACK_OFFLOAD = 0x0031,
2645 };
2646
2647 struct mlx5_ifc_general_obj_in_cmd_hdr_bits {
2648         u8 opcode[0x10];
2649         u8 reserved_at_10[0x20];
2650         u8 obj_type[0x10];
2651         u8 obj_id[0x20];
2652         u8 reserved_at_60[0x3];
2653         u8 log_obj_range[0x5];
2654         u8 reserved_at_58[0x18];
2655 };
2656
2657 struct mlx5_ifc_general_obj_out_cmd_hdr_bits {
2658         u8 status[0x8];
2659         u8 reserved_at_8[0x18];
2660         u8 syndrome[0x20];
2661         u8 obj_id[0x20];
2662         u8 reserved_at_60[0x20];
2663 };
2664
2665 struct mlx5_ifc_virtio_q_counters_bits {
2666         u8 modify_field_select[0x40];
2667         u8 reserved_at_40[0x40];
2668         u8 received_desc[0x40];
2669         u8 completed_desc[0x40];
2670         u8 error_cqes[0x20];
2671         u8 bad_desc_errors[0x20];
2672         u8 exceed_max_chain[0x20];
2673         u8 invalid_buffer[0x20];
2674         u8 reserved_at_180[0x50];
2675 };
2676
2677 struct mlx5_ifc_geneve_tlv_option_bits {
2678         u8 modify_field_select[0x40];
2679         u8 reserved_at_40[0x18];
2680         u8 geneve_option_fte_index[0x8];
2681         u8 option_class[0x10];
2682         u8 option_type[0x8];
2683         u8 reserved_at_78[0x3];
2684         u8 option_data_length[0x5];
2685         u8 reserved_at_80[0x180];
2686 };
2687
2688 struct mlx5_ifc_create_virtio_q_counters_in_bits {
2689         struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
2690         struct mlx5_ifc_virtio_q_counters_bits virtio_q_counters;
2691 };
2692
2693 struct mlx5_ifc_query_virtio_q_counters_out_bits {
2694         struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
2695         struct mlx5_ifc_virtio_q_counters_bits virtio_q_counters;
2696 };
2697
2698 struct mlx5_ifc_create_geneve_tlv_option_in_bits {
2699         struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
2700         struct mlx5_ifc_geneve_tlv_option_bits geneve_tlv_opt;
2701 };
2702
2703 enum {
2704         MLX5_CRYPTO_KEY_SIZE_128b = 0x0,
2705         MLX5_CRYPTO_KEY_SIZE_256b = 0x1,
2706 };
2707
2708 enum {
2709         MLX5_CRYPTO_KEY_PURPOSE_TLS     = 0x1,
2710         MLX5_CRYPTO_KEY_PURPOSE_IPSEC   = 0x2,
2711         MLX5_CRYPTO_KEY_PURPOSE_AES_XTS = 0x3,
2712         MLX5_CRYPTO_KEY_PURPOSE_MACSEC  = 0x4,
2713         MLX5_CRYPTO_KEY_PURPOSE_GCM     = 0x5,
2714         MLX5_CRYPTO_KEY_PURPOSE_PSP     = 0x6,
2715 };
2716
2717 struct mlx5_ifc_dek_bits {
2718         u8 modify_field_select[0x40];
2719         u8 state[0x8];
2720         u8 reserved_at_48[0xc];
2721         u8 key_size[0x4];
2722         u8 has_keytag[0x1];
2723         u8 reserved_at_59[0x3];
2724         u8 key_purpose[0x4];
2725         u8 reserved_at_60[0x8];
2726         u8 pd[0x18];
2727         u8 reserved_at_80[0x100];
2728         u8 opaque[0x40];
2729         u8 reserved_at_1c0[0x40];
2730         u8 key[0x400];
2731         u8 reserved_at_600[0x200];
2732 };
2733
2734 struct mlx5_ifc_create_dek_in_bits {
2735         struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
2736         struct mlx5_ifc_dek_bits dek;
2737 };
2738
2739 struct mlx5_ifc_import_kek_bits {
2740         u8 modify_field_select[0x40];
2741         u8 state[0x8];
2742         u8 reserved_at_48[0xc];
2743         u8 key_size[0x4];
2744         u8 reserved_at_58[0x1a8];
2745         u8 key[0x400];
2746         u8 reserved_at_600[0x200];
2747 };
2748
2749 struct mlx5_ifc_create_import_kek_in_bits {
2750         struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
2751         struct mlx5_ifc_import_kek_bits import_kek;
2752 };
2753
2754 enum {
2755         MLX5_CREDENTIAL_ROLE_OFFICER = 0x0,
2756         MLX5_CREDENTIAL_ROLE_USER = 0x1,
2757 };
2758
2759 struct mlx5_ifc_credential_bits {
2760         u8 modify_field_select[0x40];
2761         u8 state[0x8];
2762         u8 reserved_at_48[0x10];
2763         u8 credential_role[0x8];
2764         u8 reserved_at_60[0x1a0];
2765         u8 credential[0x180];
2766         u8 reserved_at_380[0x480];
2767 };
2768
2769 struct mlx5_ifc_create_credential_in_bits {
2770         struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
2771         struct mlx5_ifc_credential_bits credential;
2772 };
2773
2774 struct mlx5_ifc_crypto_login_bits {
2775         u8 modify_field_select[0x40];
2776         u8 reserved_at_40[0x48];
2777         u8 credential_pointer[0x18];
2778         u8 reserved_at_a0[0x8];
2779         u8 session_import_kek_ptr[0x18];
2780         u8 reserved_at_c0[0x140];
2781         u8 credential[0x180];
2782         u8 reserved_at_380[0x480];
2783 };
2784
2785 struct mlx5_ifc_create_crypto_login_in_bits {
2786         struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
2787         struct mlx5_ifc_crypto_login_bits crypto_login;
2788 };
2789
2790 enum {
2791         MLX5_VIRTQ_STATE_INIT = 0,
2792         MLX5_VIRTQ_STATE_RDY = 1,
2793         MLX5_VIRTQ_STATE_SUSPEND = 2,
2794         MLX5_VIRTQ_STATE_ERROR = 3,
2795 };
2796
2797 enum {
2798         MLX5_VIRTQ_MODIFY_TYPE_STATE = (1UL << 0),
2799         MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_PARAMS = (1UL << 3),
2800         MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_DUMP_ENABLE = (1UL << 4),
2801 };
2802
2803 struct mlx5_ifc_virtio_q_bits {
2804         u8 virtio_q_type[0x8];
2805         u8 reserved_at_8[0x5];
2806         u8 event_mode[0x3];
2807         u8 queue_index[0x10];
2808         u8 full_emulation[0x1];
2809         u8 virtio_version_1_0[0x1];
2810         u8 reserved_at_22[0x2];
2811         u8 offload_type[0x4];
2812         u8 event_qpn_or_msix[0x18];
2813         u8 doorbell_stride_idx[0x10];
2814         u8 queue_size[0x10];
2815         u8 device_emulation_id[0x20];
2816         u8 desc_addr[0x40];
2817         u8 used_addr[0x40];
2818         u8 available_addr[0x40];
2819         u8 virtio_q_mkey[0x20];
2820         u8 reserved_at_160[0x18];
2821         u8 error_type[0x8];
2822         u8 umem_1_id[0x20];
2823         u8 umem_1_size[0x20];
2824         u8 umem_1_offset[0x40];
2825         u8 umem_2_id[0x20];
2826         u8 umem_2_size[0x20];
2827         u8 umem_2_offset[0x40];
2828         u8 umem_3_id[0x20];
2829         u8 umem_3_size[0x20];
2830         u8 umem_3_offset[0x40];
2831         u8 counter_set_id[0x20];
2832         u8 reserved_at_320[0x8];
2833         u8 pd[0x18];
2834         u8 reserved_at_340[0x2];
2835         u8 queue_period_mode[0x2];
2836         u8 queue_period_us[0xc];
2837         u8 queue_max_count[0x10];
2838         u8 reserved_at_360[0xa0];
2839 };
2840
2841 struct mlx5_ifc_virtio_net_q_bits {
2842         u8 modify_field_select[0x40];
2843         u8 reserved_at_40[0x40];
2844         u8 tso_ipv4[0x1];
2845         u8 tso_ipv6[0x1];
2846         u8 tx_csum[0x1];
2847         u8 rx_csum[0x1];
2848         u8 reserved_at_84[0x6];
2849         u8 dirty_bitmap_dump_enable[0x1];
2850         u8 vhost_log_page[0x5];
2851         u8 reserved_at_90[0xc];
2852         u8 state[0x4];
2853         u8 reserved_at_a0[0x8];
2854         u8 tisn_or_qpn[0x18];
2855         u8 dirty_bitmap_mkey[0x20];
2856         u8 dirty_bitmap_size[0x20];
2857         u8 dirty_bitmap_addr[0x40];
2858         u8 hw_available_index[0x10];
2859         u8 hw_used_index[0x10];
2860         u8 reserved_at_160[0xa0];
2861         struct mlx5_ifc_virtio_q_bits virtio_q_context;
2862 };
2863
2864 struct mlx5_ifc_create_virtq_in_bits {
2865         struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
2866         struct mlx5_ifc_virtio_net_q_bits virtq;
2867 };
2868
2869 struct mlx5_ifc_query_virtq_out_bits {
2870         struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
2871         struct mlx5_ifc_virtio_net_q_bits virtq;
2872 };
2873
2874 struct mlx5_ifc_flow_hit_aso_bits {
2875         u8 modify_field_select[0x40];
2876         u8 reserved_at_40[0x48];
2877         u8 access_pd[0x18];
2878         u8 reserved_at_a0[0x160];
2879         u8 flag[0x200];
2880 };
2881
2882 struct mlx5_ifc_create_flow_hit_aso_in_bits {
2883         struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
2884         struct mlx5_ifc_flow_hit_aso_bits flow_hit_aso;
2885 };
2886
2887 struct mlx5_ifc_flow_meter_aso_bits {
2888         u8 modify_field_select[0x40];
2889         u8 reserved_at_40[0x48];
2890         u8 access_pd[0x18];
2891         u8 reserved_at_a0[0x160];
2892         u8 parameters[0x200];
2893 };
2894
2895 struct mlx5_ifc_create_flow_meter_aso_in_bits {
2896         struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
2897         struct mlx5_ifc_flow_meter_aso_bits flow_meter_aso;
2898 };
2899
2900 struct mlx5_ifc_tcp_window_params_bits {
2901         u8 max_ack[0x20];
2902         u8 max_win[0x20];
2903         u8 reply_end[0x20];
2904         u8 sent_end[0x20];
2905 };
2906
2907 struct mlx5_ifc_conn_track_aso_bits {
2908         struct mlx5_ifc_tcp_window_params_bits reply_dir; /* End of DW3. */
2909         struct mlx5_ifc_tcp_window_params_bits original_dir; /* End of DW7. */
2910         u8 last_end[0x20]; /* End of DW8. */
2911         u8 last_ack[0x20]; /* End of DW9. */
2912         u8 last_seq[0x20]; /* End of DW10. */
2913         u8 last_win[0x10];
2914         u8 reserved_at_170[0xa];
2915         u8 last_dir[0x1];
2916         u8 last_index[0x5]; /* End of DW11. */
2917         u8 reserved_at_180[0x40]; /* End of DW13. */
2918         u8 reply_direction_tcp_scale[0x4];
2919         u8 reply_direction_tcp_close_initiated[0x1];
2920         u8 reply_direction_tcp_liberal_enabled[0x1];
2921         u8 reply_direction_tcp_data_unacked[0x1];
2922         u8 reply_direction_tcp_max_ack[0x1];
2923         u8 reserved_at_1c8[0x8];
2924         u8 original_direction_tcp_scale[0x4];
2925         u8 original_direction_tcp_close_initiated[0x1];
2926         u8 original_direction_tcp_liberal_enabled[0x1];
2927         u8 original_direction_tcp_data_unacked[0x1];
2928         u8 original_direction_tcp_max_ack[0x1];
2929         u8 reserved_at_1d8[0x8]; /* End of DW14. */
2930         u8 valid[0x1];
2931         u8 state[0x3];
2932         u8 freeze_track[0x1];
2933         u8 reserved_at_1e5[0xb];
2934         u8 reserved_at_1f0[0x1];
2935         u8 connection_assured[0x1];
2936         u8 sack_permitted[0x1];
2937         u8 challenged_acked[0x1];
2938         u8 heartbeat[0x1];
2939         u8 max_ack_window[0x3];
2940         u8 reserved_at_1f8[0x1];
2941         u8 retransmission_counter[0x3];
2942         u8 retranmission_limit_exceeded[0x1];
2943         u8 retranmission_limit[0x3]; /* End of DW15. */
2944 };
2945
2946 struct mlx5_ifc_conn_track_offload_bits {
2947         u8 modify_field_select[0x40];
2948         u8 reserved_at_40[0x40];
2949         u8 reserved_at_80[0x8];
2950         u8 conn_track_aso_access_pd[0x18];
2951         u8 reserved_at_a0[0x160];
2952         struct mlx5_ifc_conn_track_aso_bits conn_track_aso;
2953 };
2954
2955 struct mlx5_ifc_create_conn_track_aso_in_bits {
2956         struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
2957         struct mlx5_ifc_conn_track_offload_bits conn_track_offload;
2958 };
2959
2960 enum mlx5_access_aso_opc_mod {
2961         ASO_OPC_MOD_IPSEC = 0x0,
2962         ASO_OPC_MOD_CONNECTION_TRACKING = 0x1,
2963         ASO_OPC_MOD_POLICER = 0x2,
2964         ASO_OPC_MOD_RACE_AVOIDANCE = 0x3,
2965         ASO_OPC_MOD_FLOW_HIT = 0x4,
2966 };
2967
2968 #define ASO_CSEG_DATA_MASK_MODE_OFFSET  30
2969
2970 enum mlx5_aso_data_mask_mode {
2971         BITWISE_64BIT = 0x0,
2972         BYTEWISE_64BYTE = 0x1,
2973         CALCULATED_64BYTE = 0x2,
2974 };
2975
2976 #define ASO_CSEG_COND_0_OPER_OFFSET     20
2977 #define ASO_CSEG_COND_1_OPER_OFFSET     16
2978
2979 enum mlx5_aso_pre_cond_op {
2980         ASO_OP_ALWAYS_FALSE = 0x0,
2981         ASO_OP_ALWAYS_TRUE = 0x1,
2982         ASO_OP_EQUAL = 0x2,
2983         ASO_OP_NOT_EQUAL = 0x3,
2984         ASO_OP_GREATER_OR_EQUAL = 0x4,
2985         ASO_OP_LESSER_OR_EQUAL = 0x5,
2986         ASO_OP_LESSER = 0x6,
2987         ASO_OP_GREATER = 0x7,
2988         ASO_OP_CYCLIC_GREATER = 0x8,
2989         ASO_OP_CYCLIC_LESSER = 0x9,
2990 };
2991
2992 #define ASO_CSEG_COND_OPER_OFFSET       6
2993
2994 enum mlx5_aso_op {
2995         ASO_OPER_LOGICAL_AND = 0x0,
2996         ASO_OPER_LOGICAL_OR = 0x1,
2997 };
2998
2999 /* ASO WQE CTRL segment. */
3000 struct mlx5_aso_cseg {
3001         uint32_t va_h;
3002         uint32_t va_l_r;
3003         uint32_t lkey;
3004         uint32_t operand_masks;
3005         uint32_t condition_0_data;
3006         uint32_t condition_0_mask;
3007         uint32_t condition_1_data;
3008         uint32_t condition_1_mask;
3009         uint64_t bitwise_data;
3010         uint64_t data_mask;
3011 } __rte_packed;
3012
3013 /* A meter data segment - 2 per ASO WQE. */
3014 struct mlx5_aso_mtr_dseg {
3015         uint32_t v_bo_sc_bbog_mm;
3016         /*
3017          * bit 31: valid, 30: bucket overflow, 28-29: start color,
3018          * 27: both buckets on green, 24-25: meter mode.
3019          */
3020         uint32_t reserved;
3021         uint32_t cbs_cir;
3022         /*
3023          * bit 24-28: cbs_exponent, bit 16-23 cbs_mantissa,
3024          * bit 8-12: cir_exponent, bit 0-7 cir_mantissa.
3025          */
3026         uint32_t c_tokens;
3027         uint32_t ebs_eir;
3028         /*
3029          * bit 24-28: ebs_exponent, bit 16-23 ebs_mantissa,
3030          * bit 8-12: eir_exponent, bit 0-7 eir_mantissa.
3031          */
3032         uint32_t e_tokens;
3033         uint64_t timestamp;
3034 } __rte_packed;
3035
3036 #define ASO_DSEG_VALID_OFFSET 31
3037 #define ASO_DSEG_BO_OFFSET 30
3038 #define ASO_DSEG_SC_OFFSET 28
3039 #define ASO_DSEG_BBOG_OFFSET 27
3040 #define ASO_DSEG_MTR_MODE 24
3041 #define ASO_DSEG_CBS_EXP_OFFSET 24
3042 #define ASO_DSEG_CBS_MAN_OFFSET 16
3043 #define ASO_DSEG_XIR_EXP_MASK 0x1F
3044 #define ASO_DSEG_XIR_EXP_OFFSET 8
3045 #define ASO_DSEG_EBS_EXP_OFFSET 24
3046 #define ASO_DSEG_EBS_MAN_OFFSET 16
3047 #define ASO_DSEG_EXP_MASK 0x1F
3048 #define ASO_DSEG_MAN_MASK 0xFF
3049
3050 #define MLX5_ASO_WQE_DSEG_SIZE  0x40
3051 #define MLX5_ASO_METERS_PER_WQE 2
3052 #define MLX5_ASO_MTRS_PER_POOL 128
3053
3054 /* ASO WQE data segment. */
3055 struct mlx5_aso_dseg {
3056         union {
3057                 uint8_t data[MLX5_ASO_WQE_DSEG_SIZE];
3058                 struct mlx5_aso_mtr_dseg mtrs[MLX5_ASO_METERS_PER_WQE];
3059         };
3060 } __rte_packed;
3061
3062 /* ASO WQE. */
3063 struct mlx5_aso_wqe {
3064         struct mlx5_wqe_cseg general_cseg;
3065         struct mlx5_aso_cseg aso_cseg;
3066         struct mlx5_aso_dseg aso_dseg;
3067 } __rte_packed;
3068
3069 enum {
3070         MLX5_EVENT_TYPE_OBJECT_CHANGE = 0x27,
3071 };
3072
3073 enum {
3074         MLX5_QP_ST_RC = 0x0,
3075 };
3076
3077 enum {
3078         MLX5_QP_PM_MIGRATED = 0x3,
3079 };
3080
3081 enum {
3082         MLX5_NON_ZERO_RQ = 0x0,
3083         MLX5_SRQ_RQ = 0x1,
3084         MLX5_CRQ_RQ = 0x2,
3085         MLX5_ZERO_LEN_RQ = 0x3,
3086 };
3087
3088 struct mlx5_ifc_ads_bits {
3089         u8 fl[0x1];
3090         u8 free_ar[0x1];
3091         u8 reserved_at_2[0xe];
3092         u8 pkey_index[0x10];
3093         u8 reserved_at_20[0x8];
3094         u8 grh[0x1];
3095         u8 mlid[0x7];
3096         u8 rlid[0x10];
3097         u8 ack_timeout[0x5];
3098         u8 reserved_at_45[0x3];
3099         u8 src_addr_index[0x8];
3100         u8 reserved_at_50[0x4];
3101         u8 stat_rate[0x4];
3102         u8 hop_limit[0x8];
3103         u8 reserved_at_60[0x4];
3104         u8 tclass[0x8];
3105         u8 flow_label[0x14];
3106         u8 rgid_rip[16][0x8];
3107         u8 reserved_at_100[0x4];
3108         u8 f_dscp[0x1];
3109         u8 f_ecn[0x1];
3110         u8 reserved_at_106[0x1];
3111         u8 f_eth_prio[0x1];
3112         u8 ecn[0x2];
3113         u8 dscp[0x6];
3114         u8 udp_sport[0x10];
3115         u8 dei_cfi[0x1];
3116         u8 eth_prio[0x3];
3117         u8 sl[0x4];
3118         u8 vhca_port_num[0x8];
3119         u8 rmac_47_32[0x10];
3120         u8 rmac_31_0[0x20];
3121 };
3122
3123 struct mlx5_ifc_qpc_bits {
3124         u8 state[0x4];
3125         u8 lag_tx_port_affinity[0x4];
3126         u8 st[0x8];
3127         u8 reserved_at_10[0x3];
3128         u8 pm_state[0x2];
3129         u8 reserved_at_15[0x1];
3130         u8 req_e2e_credit_mode[0x2];
3131         u8 offload_type[0x4];
3132         u8 end_padding_mode[0x2];
3133         u8 reserved_at_1e[0x2];
3134         u8 wq_signature[0x1];
3135         u8 block_lb_mc[0x1];
3136         u8 atomic_like_write_en[0x1];
3137         u8 latency_sensitive[0x1];
3138         u8 reserved_at_24[0x1];
3139         u8 drain_sigerr[0x1];
3140         u8 reserved_at_26[0x2];
3141         u8 pd[0x18];
3142         u8 mtu[0x3];
3143         u8 log_msg_max[0x5];
3144         u8 reserved_at_48[0x1];
3145         u8 log_rq_size[0x4];
3146         u8 log_rq_stride[0x3];
3147         u8 no_sq[0x1];
3148         u8 log_sq_size[0x4];
3149         u8 reserved_at_55[0x3];
3150         u8 ts_format[0x2];
3151         u8 reserved_at_5a[0x1];
3152         u8 rlky[0x1];
3153         u8 ulp_stateless_offload_mode[0x4];
3154         u8 counter_set_id[0x8];
3155         u8 uar_page[0x18];
3156         u8 reserved_at_80[0x8];
3157         u8 user_index[0x18];
3158         u8 reserved_at_a0[0x3];
3159         u8 log_page_size[0x5];
3160         u8 remote_qpn[0x18];
3161         struct mlx5_ifc_ads_bits primary_address_path;
3162         struct mlx5_ifc_ads_bits secondary_address_path;
3163         u8 log_ack_req_freq[0x4];
3164         u8 reserved_at_384[0x4];
3165         u8 log_sra_max[0x3];
3166         u8 reserved_at_38b[0x2];
3167         u8 retry_count[0x3];
3168         u8 rnr_retry[0x3];
3169         u8 reserved_at_393[0x1];
3170         u8 fre[0x1];
3171         u8 cur_rnr_retry[0x3];
3172         u8 cur_retry_count[0x3];
3173         u8 reserved_at_39b[0x5];
3174         u8 reserved_at_3a0[0x20];
3175         u8 reserved_at_3c0[0x8];
3176         u8 next_send_psn[0x18];
3177         u8 reserved_at_3e0[0x8];
3178         u8 cqn_snd[0x18];
3179         u8 reserved_at_400[0x8];
3180         u8 deth_sqpn[0x18];
3181         u8 reserved_at_420[0x20];
3182         u8 reserved_at_440[0x8];
3183         u8 last_acked_psn[0x18];
3184         u8 reserved_at_460[0x8];
3185         u8 ssn[0x18];
3186         u8 reserved_at_480[0x8];
3187         u8 log_rra_max[0x3];
3188         u8 reserved_at_48b[0x1];
3189         u8 atomic_mode[0x4];
3190         u8 rre[0x1];
3191         u8 rwe[0x1];
3192         u8 rae[0x1];
3193         u8 reserved_at_493[0x1];
3194         u8 page_offset[0x6];
3195         u8 reserved_at_49a[0x3];
3196         u8 cd_slave_receive[0x1];
3197         u8 cd_slave_send[0x1];
3198         u8 cd_master[0x1];
3199         u8 reserved_at_4a0[0x3];
3200         u8 min_rnr_nak[0x5];
3201         u8 next_rcv_psn[0x18];
3202         u8 reserved_at_4c0[0x8];
3203         u8 xrcd[0x18];
3204         u8 reserved_at_4e0[0x8];
3205         u8 cqn_rcv[0x18];
3206         u8 dbr_addr[0x40];
3207         u8 q_key[0x20];
3208         u8 reserved_at_560[0x5];
3209         u8 rq_type[0x3];
3210         u8 srqn_rmpn_xrqn[0x18];
3211         u8 reserved_at_580[0x8];
3212         u8 rmsn[0x18];
3213         u8 hw_sq_wqebb_counter[0x10];
3214         u8 sw_sq_wqebb_counter[0x10];
3215         u8 hw_rq_counter[0x20];
3216         u8 sw_rq_counter[0x20];
3217         u8 reserved_at_600[0x20];
3218         u8 reserved_at_620[0xf];
3219         u8 cgs[0x1];
3220         u8 cs_req[0x8];
3221         u8 cs_res[0x8];
3222         u8 dc_access_key[0x40];
3223         u8 reserved_at_680[0x3];
3224         u8 dbr_umem_valid[0x1];
3225         u8 reserved_at_684[0x9c];
3226         u8 dbr_umem_id[0x20];
3227 };
3228
3229 struct mlx5_ifc_create_qp_out_bits {
3230         u8 status[0x8];
3231         u8 reserved_at_8[0x18];
3232         u8 syndrome[0x20];
3233         u8 reserved_at_40[0x8];
3234         u8 qpn[0x18];
3235         u8 reserved_at_60[0x20];
3236 };
3237
3238 #ifdef PEDANTIC
3239 #pragma GCC diagnostic ignored "-Wpedantic"
3240 #endif
3241 struct mlx5_ifc_create_qp_in_bits {
3242         u8 opcode[0x10];
3243         u8 uid[0x10];
3244         u8 reserved_at_20[0x10];
3245         u8 op_mod[0x10];
3246         u8 reserved_at_40[0x40];
3247         u8 opt_param_mask[0x20];
3248         u8 reserved_at_a0[0x20];
3249         struct mlx5_ifc_qpc_bits qpc;
3250         u8 wq_umem_offset[0x40];
3251         u8 wq_umem_id[0x20];
3252         u8 wq_umem_valid[0x1];
3253         u8 reserved_at_861[0x1f];
3254         u8 pas[0][0x40];
3255 };
3256 #ifdef PEDANTIC
3257 #pragma GCC diagnostic error "-Wpedantic"
3258 #endif
3259
3260 struct mlx5_ifc_sqerr2rts_qp_out_bits {
3261         u8 status[0x8];
3262         u8 reserved_at_8[0x18];
3263         u8 syndrome[0x20];
3264         u8 reserved_at_40[0x40];
3265 };
3266
3267 struct mlx5_ifc_sqerr2rts_qp_in_bits {
3268         u8 opcode[0x10];
3269         u8 uid[0x10];
3270         u8 reserved_at_20[0x10];
3271         u8 op_mod[0x10];
3272         u8 reserved_at_40[0x8];
3273         u8 qpn[0x18];
3274         u8 reserved_at_60[0x20];
3275         u8 opt_param_mask[0x20];
3276         u8 reserved_at_a0[0x20];
3277         struct mlx5_ifc_qpc_bits qpc;
3278         u8 reserved_at_800[0x80];
3279 };
3280
3281 struct mlx5_ifc_sqd2rts_qp_out_bits {
3282         u8 status[0x8];
3283         u8 reserved_at_8[0x18];
3284         u8 syndrome[0x20];
3285         u8 reserved_at_40[0x40];
3286 };
3287
3288 struct mlx5_ifc_sqd2rts_qp_in_bits {
3289         u8 opcode[0x10];
3290         u8 uid[0x10];
3291         u8 reserved_at_20[0x10];
3292         u8 op_mod[0x10];
3293         u8 reserved_at_40[0x8];
3294         u8 qpn[0x18];
3295         u8 reserved_at_60[0x20];
3296         u8 opt_param_mask[0x20];
3297         u8 reserved_at_a0[0x20];
3298         struct mlx5_ifc_qpc_bits qpc;
3299         u8 reserved_at_800[0x80];
3300 };
3301
3302 struct mlx5_ifc_rts2rts_qp_out_bits {
3303         u8 status[0x8];
3304         u8 reserved_at_8[0x18];
3305         u8 syndrome[0x20];
3306         u8 reserved_at_40[0x40];
3307 };
3308
3309 struct mlx5_ifc_rts2rts_qp_in_bits {
3310         u8 opcode[0x10];
3311         u8 uid[0x10];
3312         u8 reserved_at_20[0x10];
3313         u8 op_mod[0x10];
3314         u8 reserved_at_40[0x8];
3315         u8 qpn[0x18];
3316         u8 reserved_at_60[0x20];
3317         u8 opt_param_mask[0x20];
3318         u8 reserved_at_a0[0x20];
3319         struct mlx5_ifc_qpc_bits qpc;
3320         u8 reserved_at_800[0x80];
3321 };
3322
3323 struct mlx5_ifc_rtr2rts_qp_out_bits {
3324         u8 status[0x8];
3325         u8 reserved_at_8[0x18];
3326         u8 syndrome[0x20];
3327         u8 reserved_at_40[0x40];
3328 };
3329
3330 struct mlx5_ifc_rtr2rts_qp_in_bits {
3331         u8 opcode[0x10];
3332         u8 uid[0x10];
3333         u8 reserved_at_20[0x10];
3334         u8 op_mod[0x10];
3335         u8 reserved_at_40[0x8];
3336         u8 qpn[0x18];
3337         u8 reserved_at_60[0x20];
3338         u8 opt_param_mask[0x20];
3339         u8 reserved_at_a0[0x20];
3340         struct mlx5_ifc_qpc_bits qpc;
3341         u8 reserved_at_800[0x80];
3342 };
3343
3344 struct mlx5_ifc_rst2init_qp_out_bits {
3345         u8 status[0x8];
3346         u8 reserved_at_8[0x18];
3347         u8 syndrome[0x20];
3348         u8 reserved_at_40[0x40];
3349 };
3350
3351 struct mlx5_ifc_rst2init_qp_in_bits {
3352         u8 opcode[0x10];
3353         u8 uid[0x10];
3354         u8 reserved_at_20[0x10];
3355         u8 op_mod[0x10];
3356         u8 reserved_at_40[0x8];
3357         u8 qpn[0x18];
3358         u8 reserved_at_60[0x20];
3359         u8 opt_param_mask[0x20];
3360         u8 reserved_at_a0[0x20];
3361         struct mlx5_ifc_qpc_bits qpc;
3362         u8 reserved_at_800[0x80];
3363 };
3364
3365 struct mlx5_ifc_init2rtr_qp_out_bits {
3366         u8 status[0x8];
3367         u8 reserved_at_8[0x18];
3368         u8 syndrome[0x20];
3369         u8 reserved_at_40[0x40];
3370 };
3371
3372 struct mlx5_ifc_init2rtr_qp_in_bits {
3373         u8 opcode[0x10];
3374         u8 uid[0x10];
3375         u8 reserved_at_20[0x10];
3376         u8 op_mod[0x10];
3377         u8 reserved_at_40[0x8];
3378         u8 qpn[0x18];
3379         u8 reserved_at_60[0x20];
3380         u8 opt_param_mask[0x20];
3381         u8 reserved_at_a0[0x20];
3382         struct mlx5_ifc_qpc_bits qpc;
3383         u8 reserved_at_800[0x80];
3384 };
3385
3386 struct mlx5_ifc_init2init_qp_out_bits {
3387         u8 status[0x8];
3388         u8 reserved_at_8[0x18];
3389         u8 syndrome[0x20];
3390         u8 reserved_at_40[0x40];
3391 };
3392
3393 struct mlx5_ifc_init2init_qp_in_bits {
3394         u8 opcode[0x10];
3395         u8 uid[0x10];
3396         u8 reserved_at_20[0x10];
3397         u8 op_mod[0x10];
3398         u8 reserved_at_40[0x8];
3399         u8 qpn[0x18];
3400         u8 reserved_at_60[0x20];
3401         u8 opt_param_mask[0x20];
3402         u8 reserved_at_a0[0x20];
3403         struct mlx5_ifc_qpc_bits qpc;
3404         u8 reserved_at_800[0x80];
3405 };
3406
3407 struct mlx5_ifc_dealloc_pd_out_bits {
3408         u8 status[0x8];
3409         u8 reserved_0[0x18];
3410         u8 syndrome[0x20];
3411         u8 reserved_1[0x40];
3412 };
3413
3414 struct mlx5_ifc_dealloc_pd_in_bits {
3415         u8 opcode[0x10];
3416         u8 reserved_0[0x10];
3417         u8 reserved_1[0x10];
3418         u8 op_mod[0x10];
3419         u8 reserved_2[0x8];
3420         u8 pd[0x18];
3421         u8 reserved_3[0x20];
3422 };
3423
3424 struct mlx5_ifc_alloc_pd_out_bits {
3425         u8 status[0x8];
3426         u8 reserved_0[0x18];
3427         u8 syndrome[0x20];
3428         u8 reserved_1[0x8];
3429         u8 pd[0x18];
3430         u8 reserved_2[0x20];
3431 };
3432
3433 struct mlx5_ifc_alloc_pd_in_bits {
3434         u8 opcode[0x10];
3435         u8 reserved_0[0x10];
3436         u8 reserved_1[0x10];
3437         u8 op_mod[0x10];
3438         u8 reserved_2[0x40];
3439 };
3440
3441 #ifdef PEDANTIC
3442 #pragma GCC diagnostic ignored "-Wpedantic"
3443 #endif
3444 struct mlx5_ifc_query_qp_out_bits {
3445         u8 status[0x8];
3446         u8 reserved_at_8[0x18];
3447         u8 syndrome[0x20];
3448         u8 reserved_at_40[0x40];
3449         u8 opt_param_mask[0x20];
3450         u8 reserved_at_a0[0x20];
3451         struct mlx5_ifc_qpc_bits qpc;
3452         u8 reserved_at_800[0x80];
3453         u8 pas[0][0x40];
3454 };
3455 #ifdef PEDANTIC
3456 #pragma GCC diagnostic error "-Wpedantic"
3457 #endif
3458
3459 struct mlx5_ifc_query_qp_in_bits {
3460         u8 opcode[0x10];
3461         u8 reserved_at_10[0x10];
3462         u8 reserved_at_20[0x10];
3463         u8 op_mod[0x10];
3464         u8 reserved_at_40[0x8];
3465         u8 qpn[0x18];
3466         u8 reserved_at_60[0x20];
3467 };
3468
3469 enum {
3470         MLX5_DATA_RATE = 0x0,
3471         MLX5_WQE_RATE = 0x1,
3472 };
3473
3474 struct mlx5_ifc_set_pp_rate_limit_context_bits {
3475         u8 rate_limit[0x20];
3476         u8 burst_upper_bound[0x20];
3477         u8 reserved_at_40[0xC];
3478         u8 rate_mode[0x4];
3479         u8 typical_packet_size[0x10];
3480         u8 reserved_at_60[0x120];
3481 };
3482
3483 #define MLX5_ACCESS_REGISTER_DATA_DWORD_MAX 8u
3484
3485 #ifdef PEDANTIC
3486 #pragma GCC diagnostic ignored "-Wpedantic"
3487 #endif
3488 struct mlx5_ifc_access_register_out_bits {
3489         u8 status[0x8];
3490         u8 reserved_at_8[0x18];
3491         u8 syndrome[0x20];
3492         u8 reserved_at_40[0x40];
3493         u8 register_data[0][0x20];
3494 };
3495
3496 struct mlx5_ifc_access_register_in_bits {
3497         u8 opcode[0x10];
3498         u8 reserved_at_10[0x10];
3499         u8 reserved_at_20[0x10];
3500         u8 op_mod[0x10];
3501         u8 reserved_at_40[0x10];
3502         u8 register_id[0x10];
3503         u8 argument[0x20];
3504         u8 register_data[0][0x20];
3505 };
3506 #ifdef PEDANTIC
3507 #pragma GCC diagnostic error "-Wpedantic"
3508 #endif
3509
3510 enum {
3511         MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE  = 0x0,
3512         MLX5_ACCESS_REGISTER_IN_OP_MOD_READ   = 0x1,
3513 };
3514
3515 enum {
3516         MLX5_REGISTER_ID_MTUTC  = 0x9055,
3517         MLX5_CRYPTO_OPERATIONAL_REGISTER_ID = 0xC002,
3518         MLX5_CRYPTO_COMMISSIONING_REGISTER_ID = 0xC003,
3519         MLX5_IMPORT_KEK_HANDLE_REGISTER_ID = 0xC004,
3520         MLX5_CREDENTIAL_HANDLE_REGISTER_ID = 0xC005,
3521 };
3522
3523 struct mlx5_ifc_register_mtutc_bits {
3524         u8 time_stamp_mode[0x2];
3525         u8 time_stamp_state[0x2];
3526         u8 reserved_at_4[0x18];
3527         u8 operation[0x4];
3528         u8 freq_adjustment[0x20];
3529         u8 reserved_at_40[0x40];
3530         u8 utc_sec[0x20];
3531         u8 utc_nsec[0x20];
3532         u8 time_adjustment[0x20];
3533 };
3534
3535 #define MLX5_MTUTC_TIMESTAMP_MODE_INTERNAL_TIMER 0
3536 #define MLX5_MTUTC_TIMESTAMP_MODE_REAL_TIME 1
3537
3538 struct mlx5_ifc_crypto_operational_register_bits {
3539         u8 wrapped_crypto_operational[0x1];
3540         u8 reserved_at_1[0x1b];
3541         u8 kek_size[0x4];
3542         u8 reserved_at_20[0x20];
3543         u8 credential[0x140];
3544         u8 kek[0x100];
3545         u8 reserved_at_280[0x180];
3546 };
3547
3548 struct mlx5_ifc_crypto_commissioning_register_bits {
3549         u8 token[0x1]; /* TODO: add size after PRM update */
3550 };
3551
3552 struct mlx5_ifc_import_kek_handle_register_bits {
3553         struct mlx5_ifc_crypto_login_bits crypto_login_object;
3554         struct mlx5_ifc_import_kek_bits import_kek_object;
3555         u8 reserved_at_200[0x4];
3556         u8 write_operation[0x4];
3557         u8 import_kek_id[0x18];
3558         u8 reserved_at_220[0xe0];
3559 };
3560
3561 struct mlx5_ifc_credential_handle_register_bits {
3562         struct mlx5_ifc_crypto_login_bits crypto_login_object;
3563         struct mlx5_ifc_credential_bits credential_object;
3564         u8 reserved_at_200[0x4];
3565         u8 write_operation[0x4];
3566         u8 credential_id[0x18];
3567         u8 reserved_at_220[0xe0];
3568 };
3569
3570 enum {
3571         MLX5_REGISTER_ADD_OPERATION = 0x1,
3572         MLX5_REGISTER_DELETE_OPERATION = 0x2,
3573 };
3574
3575 struct mlx5_ifc_parse_graph_arc_bits {
3576         u8 start_inner_tunnel[0x1];
3577         u8 reserved_at_1[0x7];
3578         u8 arc_parse_graph_node[0x8];
3579         u8 compare_condition_value[0x10];
3580         u8 parse_graph_node_handle[0x20];
3581         u8 reserved_at_40[0x40];
3582 };
3583
3584 struct mlx5_ifc_parse_graph_flow_match_sample_bits {
3585         u8 flow_match_sample_en[0x1];
3586         u8 reserved_at_1[0x3];
3587         u8 flow_match_sample_offset_mode[0x4];
3588         u8 reserved_at_5[0x8];
3589         u8 flow_match_sample_field_offset[0x10];
3590         u8 reserved_at_32[0x4];
3591         u8 flow_match_sample_field_offset_shift[0x4];
3592         u8 flow_match_sample_field_base_offset[0x8];
3593         u8 reserved_at_48[0xd];
3594         u8 flow_match_sample_tunnel_mode[0x3];
3595         u8 flow_match_sample_field_offset_mask[0x20];
3596         u8 flow_match_sample_field_id[0x20];
3597 };
3598
3599 struct mlx5_ifc_parse_graph_flex_bits {
3600         u8 modify_field_select[0x40];
3601         u8 reserved_at_64[0x20];
3602         u8 header_length_base_value[0x10];
3603         u8 reserved_at_112[0x4];
3604         u8 header_length_field_shift[0x4];
3605         u8 reserved_at_120[0x4];
3606         u8 header_length_mode[0x4];
3607         u8 header_length_field_offset[0x10];
3608         u8 next_header_field_offset[0x10];
3609         u8 reserved_at_160[0x1b];
3610         u8 next_header_field_size[0x5];
3611         u8 header_length_field_mask[0x20];
3612         u8 reserved_at_224[0x20];
3613         struct mlx5_ifc_parse_graph_flow_match_sample_bits sample_table[0x8];
3614         struct mlx5_ifc_parse_graph_arc_bits input_arc[0x8];
3615         struct mlx5_ifc_parse_graph_arc_bits output_arc[0x8];
3616 };
3617
3618 struct mlx5_ifc_create_flex_parser_in_bits {
3619         struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
3620         struct mlx5_ifc_parse_graph_flex_bits flex;
3621 };
3622
3623 struct mlx5_ifc_create_flex_parser_out_bits {
3624         struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
3625         struct mlx5_ifc_parse_graph_flex_bits flex;
3626 };
3627
3628 struct mlx5_ifc_parse_graph_flex_out_bits {
3629         u8 status[0x8];
3630         u8 reserved_at_8[0x18];
3631         u8 syndrome[0x20];
3632         u8 reserved_at_40[0x40];
3633         struct mlx5_ifc_parse_graph_flex_bits capability;
3634 };
3635
3636 struct regexp_params_field_select_bits {
3637         u8 reserved_at_0[0x1e];
3638         u8 stop_engine[0x1];
3639         u8 db_umem_id[0x1];
3640 };
3641
3642 struct mlx5_ifc_regexp_params_bits {
3643         u8 reserved_at_0[0x1f];
3644         u8 stop_engine[0x1];
3645         u8 db_umem_id[0x20];
3646         u8 db_umem_offset[0x40];
3647         u8 reserved_at_80[0x100];
3648 };
3649
3650 struct mlx5_ifc_set_regexp_params_in_bits {
3651         u8 opcode[0x10];
3652         u8 uid[0x10];
3653         u8 reserved_at_20[0x10];
3654         u8 op_mod[0x10];
3655         u8 reserved_at_40[0x18];
3656         u8 engine_id[0x8];
3657         struct regexp_params_field_select_bits field_select;
3658         struct mlx5_ifc_regexp_params_bits regexp_params;
3659 };
3660
3661 struct mlx5_ifc_set_regexp_params_out_bits {
3662         u8 status[0x8];
3663         u8 reserved_at_8[0x18];
3664         u8 syndrome[0x20];
3665         u8 reserved_at_18[0x40];
3666 };
3667
3668 struct mlx5_ifc_query_regexp_params_in_bits {
3669         u8 opcode[0x10];
3670         u8 uid[0x10];
3671         u8 reserved_at_20[0x10];
3672         u8 op_mod[0x10];
3673         u8 reserved_at_40[0x18];
3674         u8 engine_id[0x8];
3675         u8 reserved[0x20];
3676 };
3677
3678 struct mlx5_ifc_query_regexp_params_out_bits {
3679         u8 status[0x8];
3680         u8 reserved_at_8[0x18];
3681         u8 syndrome[0x20];
3682         u8 reserved[0x40];
3683         struct mlx5_ifc_regexp_params_bits regexp_params;
3684 };
3685
3686 struct mlx5_ifc_set_regexp_register_in_bits {
3687         u8 opcode[0x10];
3688         u8 uid[0x10];
3689         u8 reserved_at_20[0x10];
3690         u8 op_mod[0x10];
3691         u8 reserved_at_40[0x18];
3692         u8 engine_id[0x8];
3693         u8 register_address[0x20];
3694         u8 register_data[0x20];
3695         u8 reserved[0x60];
3696 };
3697
3698 struct mlx5_ifc_set_regexp_register_out_bits {
3699         u8 status[0x8];
3700         u8 reserved_at_8[0x18];
3701         u8 syndrome[0x20];
3702         u8 reserved[0x40];
3703 };
3704
3705 struct mlx5_ifc_query_regexp_register_in_bits {
3706         u8 opcode[0x10];
3707         u8 uid[0x10];
3708         u8 reserved_at_20[0x10];
3709         u8 op_mod[0x10];
3710         u8 reserved_at_40[0x18];
3711         u8 engine_id[0x8];
3712         u8 register_address[0x20];
3713 };
3714
3715 struct mlx5_ifc_query_regexp_register_out_bits {
3716         u8 status[0x8];
3717         u8 reserved_at_8[0x18];
3718         u8 syndrome[0x20];
3719         u8 reserved[0x20];
3720         u8 register_data[0x20];
3721 };
3722
3723 /* Queue counters. */
3724 struct mlx5_ifc_alloc_q_counter_out_bits {
3725         u8 status[0x8];
3726         u8 reserved_at_8[0x18];
3727         u8 syndrome[0x20];
3728         u8 reserved_at_40[0x18];
3729         u8 counter_set_id[0x8];
3730         u8 reserved_at_60[0x20];
3731 };
3732
3733 struct mlx5_ifc_alloc_q_counter_in_bits {
3734         u8 opcode[0x10];
3735         u8 uid[0x10];
3736         u8 reserved_at_20[0x10];
3737         u8 op_mod[0x10];
3738         u8 reserved_at_40[0x40];
3739 };
3740
3741 struct mlx5_ifc_query_q_counter_out_bits {
3742         u8 status[0x8];
3743         u8 reserved_at_8[0x18];
3744         u8 syndrome[0x20];
3745         u8 reserved_at_40[0x40];
3746         u8 rx_write_requests[0x20];
3747         u8 reserved_at_a0[0x20];
3748         u8 rx_read_requests[0x20];
3749         u8 reserved_at_e0[0x20];
3750         u8 rx_atomic_requests[0x20];
3751         u8 reserved_at_120[0x20];
3752         u8 rx_dct_connect[0x20];
3753         u8 reserved_at_160[0x20];
3754         u8 out_of_buffer[0x20];
3755         u8 reserved_at_1a0[0x20];
3756         u8 out_of_sequence[0x20];
3757         u8 reserved_at_1e0[0x20];
3758         u8 duplicate_request[0x20];
3759         u8 reserved_at_220[0x20];
3760         u8 rnr_nak_retry_err[0x20];
3761         u8 reserved_at_260[0x20];
3762         u8 packet_seq_err[0x20];
3763         u8 reserved_at_2a0[0x20];
3764         u8 implied_nak_seq_err[0x20];
3765         u8 reserved_at_2e0[0x20];
3766         u8 local_ack_timeout_err[0x20];
3767         u8 reserved_at_320[0xa0];
3768         u8 resp_local_length_error[0x20];
3769         u8 req_local_length_error[0x20];
3770         u8 resp_local_qp_error[0x20];
3771         u8 local_operation_error[0x20];
3772         u8 resp_local_protection[0x20];
3773         u8 req_local_protection[0x20];
3774         u8 resp_cqe_error[0x20];
3775         u8 req_cqe_error[0x20];
3776         u8 req_mw_binding[0x20];
3777         u8 req_bad_response[0x20];
3778         u8 req_remote_invalid_request[0x20];
3779         u8 resp_remote_invalid_request[0x20];
3780         u8 req_remote_access_errors[0x20];
3781         u8 resp_remote_access_errors[0x20];
3782         u8 req_remote_operation_errors[0x20];
3783         u8 req_transport_retries_exceeded[0x20];
3784         u8 cq_overflow[0x20];
3785         u8 resp_cqe_flush_error[0x20];
3786         u8 req_cqe_flush_error[0x20];
3787         u8 reserved_at_620[0x1e0];
3788 };
3789
3790 struct mlx5_ifc_query_q_counter_in_bits {
3791         u8 opcode[0x10];
3792         u8 uid[0x10];
3793         u8 reserved_at_20[0x10];
3794         u8 op_mod[0x10];
3795         u8 reserved_at_40[0x80];
3796         u8 clear[0x1];
3797         u8 reserved_at_c1[0x1f];
3798         u8 reserved_at_e0[0x18];
3799         u8 counter_set_id[0x8];
3800 };
3801
3802 /* CQE format mask. */
3803 #define MLX5E_CQE_FORMAT_MASK 0xc
3804
3805 /* MPW opcode. */
3806 #define MLX5_OPC_MOD_MPW 0x01
3807
3808 /* Compressed Rx CQE structure. */
3809 struct mlx5_mini_cqe8 {
3810         union {
3811                 uint32_t rx_hash_result;
3812                 struct {
3813                         union {
3814                                 uint16_t checksum;
3815                                 uint16_t flow_tag_high;
3816                                 struct {
3817                                         uint8_t reserved;
3818                                         uint8_t hdr_type;
3819                                 };
3820                         };
3821                         uint16_t stride_idx;
3822                 };
3823                 struct {
3824                         uint16_t wqe_counter;
3825                         uint8_t  s_wqe_opcode;
3826                         uint8_t  reserved;
3827                 } s_wqe_info;
3828         };
3829         union {
3830                 uint32_t byte_cnt_flow;
3831                 uint32_t byte_cnt;
3832         };
3833 };
3834
3835 /* Mini CQE responder format. */
3836 enum {
3837         MLX5_CQE_RESP_FORMAT_HASH = 0x0,
3838         MLX5_CQE_RESP_FORMAT_CSUM = 0x1,
3839         MLX5_CQE_RESP_FORMAT_FTAG_STRIDX = 0x2,
3840         MLX5_CQE_RESP_FORMAT_CSUM_STRIDX = 0x3,
3841         MLX5_CQE_RESP_FORMAT_L34H_STRIDX = 0x4,
3842 };
3843
3844 /* srTCM PRM flow meter parameters. */
3845 enum {
3846         MLX5_FLOW_COLOR_RED = 0,
3847         MLX5_FLOW_COLOR_YELLOW,
3848         MLX5_FLOW_COLOR_GREEN,
3849         MLX5_FLOW_COLOR_UNDEFINED,
3850 };
3851
3852 /* Maximum value of srTCM metering parameters. */
3853 #define MLX5_SRTCM_CBS_MAX (0xFF * (1ULL << 0x1F))
3854 #define MLX5_SRTCM_CIR_MAX (8 * (1ULL << 30) * 0xFF)
3855 #define MLX5_SRTCM_EBS_MAX 0
3856
3857 /* The bits meter color use. */
3858 #define MLX5_MTR_COLOR_BITS 8
3859
3860 /* The bit size of one register. */
3861 #define MLX5_REG_BITS 32
3862
3863 /* Idle bits for non-color usage in color register. */
3864 #define MLX5_MTR_IDLE_BITS_IN_COLOR_REG (MLX5_REG_BITS - MLX5_MTR_COLOR_BITS)
3865
3866 /* Length mode of dynamic flex parser graph node. */
3867 enum mlx5_parse_graph_node_len_mode {
3868         MLX5_GRAPH_NODE_LEN_FIXED = 0x0,
3869         MLX5_GRAPH_NODE_LEN_FIELD = 0x1,
3870         MLX5_GRAPH_NODE_LEN_BITMASK = 0x2,
3871 };
3872
3873 /* Offset mode of the samples of flex parser. */
3874 enum mlx5_parse_graph_flow_match_sample_offset_mode {
3875         MLX5_GRAPH_SAMPLE_OFFSET_FIXED = 0x0,
3876         MLX5_GRAPH_SAMPLE_OFFSET_FIELD = 0x1,
3877         MLX5_GRAPH_SAMPLE_OFFSET_BITMASK = 0x2,
3878 };
3879
3880 /* Node index for an input / output arc of the flex parser graph. */
3881 enum mlx5_parse_graph_arc_node_index {
3882         MLX5_GRAPH_ARC_NODE_NULL = 0x0,
3883         MLX5_GRAPH_ARC_NODE_HEAD = 0x1,
3884         MLX5_GRAPH_ARC_NODE_MAC = 0x2,
3885         MLX5_GRAPH_ARC_NODE_IP = 0x3,
3886         MLX5_GRAPH_ARC_NODE_GRE = 0x4,
3887         MLX5_GRAPH_ARC_NODE_UDP = 0x5,
3888         MLX5_GRAPH_ARC_NODE_MPLS = 0x6,
3889         MLX5_GRAPH_ARC_NODE_TCP = 0x7,
3890         MLX5_GRAPH_ARC_NODE_VXLAN_GPE = 0x8,
3891         MLX5_GRAPH_ARC_NODE_GENEVE = 0x9,
3892         MLX5_GRAPH_ARC_NODE_IPSEC_ESP = 0xa,
3893         MLX5_GRAPH_ARC_NODE_PROGRAMMABLE = 0x1f,
3894 };
3895
3896 /**
3897  * Convert a user mark to flow mark.
3898  *
3899  * @param val
3900  *   Mark value to convert.
3901  *
3902  * @return
3903  *   Converted mark value.
3904  */
3905 static inline uint32_t
3906 mlx5_flow_mark_set(uint32_t val)
3907 {
3908         uint32_t ret;
3909
3910         /*
3911          * Add one to the user value to differentiate un-marked flows from
3912          * marked flows, if the ID is equal to MLX5_FLOW_MARK_DEFAULT it
3913          * remains untouched.
3914          */
3915         if (val != MLX5_FLOW_MARK_DEFAULT)
3916                 ++val;
3917 #if RTE_BYTE_ORDER == RTE_LITTLE_ENDIAN
3918         /*
3919          * Mark is 24 bits (minus reserved values) but is stored on a 32 bit
3920          * word, byte-swapped by the kernel on little-endian systems. In this
3921          * case, left-shifting the resulting big-endian value ensures the
3922          * least significant 24 bits are retained when converting it back.
3923          */
3924         ret = rte_cpu_to_be_32(val) >> 8;
3925 #else
3926         ret = val;
3927 #endif
3928         return ret;
3929 }
3930
3931 /**
3932  * Convert a mark to user mark.
3933  *
3934  * @param val
3935  *   Mark value to convert.
3936  *
3937  * @return
3938  *   Converted mark value.
3939  */
3940 static inline uint32_t
3941 mlx5_flow_mark_get(uint32_t val)
3942 {
3943         /*
3944          * Subtract one from the retrieved value. It was added by
3945          * mlx5_flow_mark_set() to distinguish unmarked flows.
3946          */
3947 #if RTE_BYTE_ORDER == RTE_LITTLE_ENDIAN
3948         return (val >> 8) - 1;
3949 #else
3950         return val - 1;
3951 #endif
3952 }
3953
3954 /**
3955  * Convert a timestamp format to configure settings in the queue context.
3956  *
3957  * @param val
3958  *   timestamp format supported by the queue.
3959  *
3960  * @return
3961  *   Converted timstamp format settings.
3962  */
3963 static inline uint32_t
3964 mlx5_ts_format_conv(uint32_t ts_format)
3965 {
3966         return ts_format == MLX5_HCA_CAP_TIMESTAMP_FORMAT_FR ?
3967                         MLX5_QPC_TIMESTAMP_FORMAT_FREE_RUNNING :
3968                         MLX5_QPC_TIMESTAMP_FORMAT_DEFAULT;
3969 }
3970
3971 #endif /* RTE_PMD_MLX5_PRM_H_ */