e0633bd2319a0a60778ef1d7b7cae3734cc06ff3
[dpdk.git] / drivers / net / hinic / base / hinic_pmd_cmd.h
1 /* SPDX-License-Identifier: BSD-3-Clause
2  * Copyright(c) 2017 Huawei Technologies Co., Ltd
3  */
4
5 #ifndef _HINIC_PORT_CMD_H_
6 #define _HINIC_PORT_CMD_H_
7
8 enum hinic_eq_type {
9         HINIC_AEQ,
10         HINIC_CEQ
11 };
12
13 enum hinic_resp_aeq_num {
14         HINIC_AEQ0 = 0,
15         HINIC_AEQ1 = 1,
16         HINIC_AEQ2 = 2,
17         HINIC_AEQ3 = 3,
18 };
19
20 enum hinic_mod_type {
21         HINIC_MOD_COMM = 0,     /* HW communication module */
22         HINIC_MOD_L2NIC = 1,    /* L2NIC module */
23         HINIC_MOD_CFGM = 7,     /* Configuration module */
24         HINIC_MOD_HILINK = 14,
25         HINIC_MOD_MAX   = 15
26 };
27
28 /* only used by VFD communicating with PFD to register or unregister,
29  * command mode type is HINIC_MOD_L2NIC
30  */
31 #define HINIC_PORT_CMD_VF_REGISTER      0x0
32 #define HINIC_PORT_CMD_VF_UNREGISTER    0x1
33
34 /* cmd of mgmt CPU message for NIC module */
35 enum hinic_port_cmd {
36         HINIC_PORT_CMD_MGMT_RESET               = 0x0,
37
38         HINIC_PORT_CMD_CHANGE_MTU               = 0x2,
39
40         HINIC_PORT_CMD_ADD_VLAN                 = 0x3,
41         HINIC_PORT_CMD_DEL_VLAN,
42
43         HINIC_PORT_CMD_SET_ETS                  = 0x7,
44         HINIC_PORT_CMD_GET_ETS,
45
46         HINIC_PORT_CMD_SET_MAC                  = 0x9,
47         HINIC_PORT_CMD_GET_MAC,
48         HINIC_PORT_CMD_DEL_MAC,
49
50         HINIC_PORT_CMD_SET_RX_MODE              = 0xc,
51         HINIC_PORT_CMD_SET_ANTI_ATTACK_RATE     = 0xd,
52
53         HINIC_PORT_CMD_GET_PAUSE_INFO           = 0x14,
54         HINIC_PORT_CMD_SET_PAUSE_INFO,
55
56         HINIC_PORT_CMD_GET_LINK_STATE           = 0x18,
57         HINIC_PORT_CMD_SET_LRO                  = 0x19,
58         HINIC_PORT_CMD_SET_RX_CSUM              = 0x1a,
59         HINIC_PORT_CMD_SET_RX_VLAN_OFFLOAD      = 0x1b,
60
61         HINIC_PORT_CMD_GET_PORT_STATISTICS      = 0x1c,
62         HINIC_PORT_CMD_CLEAR_PORT_STATISTICS,
63         HINIC_PORT_CMD_GET_VPORT_STAT,
64         HINIC_PORT_CMD_CLEAN_VPORT_STAT,
65
66         HINIC_PORT_CMD_GET_RSS_TEMPLATE_INDIR_TBL = 0x25,
67         HINIC_PORT_CMD_SET_RSS_TEMPLATE_INDIR_TBL,
68
69         HINIC_PORT_CMD_SET_PORT_ENABLE          = 0x29,
70         HINIC_PORT_CMD_GET_PORT_ENABLE,
71
72         HINIC_PORT_CMD_SET_RSS_TEMPLATE_TBL     = 0x2b,
73         HINIC_PORT_CMD_GET_RSS_TEMPLATE_TBL,
74         HINIC_PORT_CMD_SET_RSS_HASH_ENGINE,
75         HINIC_PORT_CMD_GET_RSS_HASH_ENGINE,
76         HINIC_PORT_CMD_GET_RSS_CTX_TBL,
77         HINIC_PORT_CMD_SET_RSS_CTX_TBL,
78         HINIC_PORT_CMD_RSS_TEMP_MGR,
79
80         HINIC_PORT_CMD_RSS_CFG                  = 0x42,
81
82         HINIC_PORT_CMD_GET_PHY_TYPE             = 0x44,
83         HINIC_PORT_CMD_INIT_FUNC                = 0x45,
84
85         HINIC_PORT_CMD_GET_JUMBO_FRAME_SIZE     = 0x4a,
86         HINIC_PORT_CMD_SET_JUMBO_FRAME_SIZE,
87
88         HINIC_PORT_CMD_GET_MGMT_VERSION         = 0x58,
89
90         HINIC_PORT_CMD_GET_PORT_TYPE            = 0x5b,
91
92         HINIC_PORT_CMD_GET_VPORT_ENABLE         = 0x5c,
93         HINIC_PORT_CMD_SET_VPORT_ENABLE,
94
95         HINIC_PORT_CMD_GET_PORT_ID_BY_FUNC_ID   = 0x5e,
96
97         HINIC_PORT_CMD_GET_LRO                  = 0x63,
98
99         HINIC_PORT_CMD_GET_DMA_CS               = 0x64,
100         HINIC_PORT_CMD_SET_DMA_CS,
101
102         HINIC_PORT_CMD_GET_GLOBAL_QPN           = 0x66,
103
104         HINIC_PORT_CMD_SET_PFC_MISC             = 0x67,
105         HINIC_PORT_CMD_GET_PFC_MISC,
106
107         HINIC_PORT_CMD_SET_VF_RATE              = 0x69,
108         HINIC_PORT_CMD_SET_VF_VLAN,
109         HINIC_PORT_CMD_CLR_VF_VLAN,
110
111         HINIC_PORT_CMD_SET_RQ_IQ_MAP            = 0x73,
112         HINIC_PORT_CMD_SET_PFC_THD              = 0x75,
113
114         HINIC_PORT_CMD_LINK_STATUS_REPORT       = 0xa0,
115
116         HINIC_PORT_CMD_SET_LOSSLESS_ETH         = 0xa3,
117         HINIC_PORT_CMD_UPDATE_MAC               = 0xa4,
118
119         HINIC_PORT_CMD_GET_PORT_INFO            = 0xaa,
120
121         HINIC_PORT_CMD_SET_IPSU_MAC             = 0xcb,
122         HINIC_PORT_CMD_GET_IPSU_MAC             = 0xcc,
123
124         HINIC_PORT_CMD_SET_XSFP_STATUS          = 0xD4,
125
126         HINIC_PORT_CMD_GET_LINK_MODE            = 0xD9,
127         HINIC_PORT_CMD_SET_SPEED                = 0xDA,
128         HINIC_PORT_CMD_SET_AUTONEG              = 0xDB,
129
130         HINIC_PORT_CMD_CLEAR_QP_RES             = 0xDD,
131         HINIC_PORT_CMD_SET_SUPER_CQE            = 0xDE,
132         HINIC_PORT_CMD_SET_VF_COS               = 0xDF,
133         HINIC_PORT_CMD_GET_VF_COS               = 0xE1,
134
135         HINIC_PORT_CMD_CABLE_PLUG_EVENT         = 0xE5,
136         HINIC_PORT_CMD_LINK_ERR_EVENT           = 0xE6,
137
138         HINIC_PORT_CMD_SET_COS_UP_MAP           = 0xE8,
139
140         HINIC_PORT_CMD_RESET_LINK_CFG           = 0xEB,
141
142         HINIC_PORT_CMD_FORCE_PKT_DROP           = 0xF3,
143         HINIC_PORT_CMD_SET_LRO_TIMER            = 0xF4,
144
145         HINIC_PORT_CMD_SET_VHD_CFG              = 0xF7,
146         HINIC_PORT_CMD_SET_LINK_FOLLOW          = 0xF8,
147         HINIC_PORT_CMD_Q_FILTER                 = 0xFC,
148         HINIC_PORT_CMD_TCAM_FILTER              = 0xFE,
149         HINIC_PORT_CMD_SET_VLAN_FILTER          = 0xFF
150 };
151
152 /* cmd of mgmt CPU message for HW module */
153 enum hinic_mgmt_cmd {
154         HINIC_MGMT_CMD_RESET_MGMT               = 0x0,
155         HINIC_MGMT_CMD_START_FLR                = 0x1,
156         HINIC_MGMT_CMD_FLUSH_DOORBELL           = 0x2,
157         HINIC_MGMT_CMD_GET_IO_STATUS            = 0x3,
158         HINIC_MGMT_CMD_DMA_ATTR_SET             = 0x4,
159
160         HINIC_MGMT_CMD_CMDQ_CTXT_SET            = 0x10,
161         HINIC_MGMT_CMD_CMDQ_CTXT_GET,
162
163         HINIC_MGMT_CMD_VAT_SET                  = 0x12,
164         HINIC_MGMT_CMD_VAT_GET,
165
166         HINIC_MGMT_CMD_L2NIC_SQ_CI_ATTR_SET     = 0x14,
167         HINIC_MGMT_CMD_L2NIC_SQ_CI_ATTR_GET,
168
169         HINIC_MGMT_CMD_PPF_HT_GPA_SET           = 0x23,
170         HINIC_MGMT_CMD_RES_STATE_SET            = 0x24,
171         HINIC_MGMT_CMD_FUNC_CACHE_OUT           = 0x25,
172         HINIC_MGMT_CMD_FFM_SET                  = 0x26,
173
174         HINIC_MGMT_CMD_FUNC_RES_CLEAR           = 0x29,
175
176         HINIC_MGMT_CMD_CEQ_CTRL_REG_WR_BY_UP    = 0x33,
177         HINIC_MGMT_CMD_MSI_CTRL_REG_WR_BY_UP,
178         HINIC_MGMT_CMD_MSI_CTRL_REG_RD_BY_UP,
179
180         HINIC_MGMT_CMD_VF_RANDOM_ID_SET         = 0x36,
181         HINIC_MGMT_CMD_FAULT_REPORT             = 0x37,
182
183         HINIC_MGMT_CMD_VPD_SET                  = 0x40,
184         HINIC_MGMT_CMD_VPD_GET,
185         HINIC_MGMT_CMD_LABEL_SET,
186         HINIC_MGMT_CMD_LABEL_GET,
187         HINIC_MGMT_CMD_SATIC_MAC_SET,
188         HINIC_MGMT_CMD_SATIC_MAC_GET,
189         HINIC_MGMT_CMD_SYNC_TIME                = 0x46,
190         HINIC_MGMT_CMD_SET_LED_STATUS           = 0x4A,
191         HINIC_MGMT_CMD_L2NIC_RESET              = 0x4b,
192         HINIC_MGMT_CMD_FAST_RECYCLE_MODE_SET    = 0x4d,
193         HINIC_MGMT_CMD_BIOS_NV_DATA_MGMT        = 0x4E,
194         HINIC_MGMT_CMD_ACTIVATE_FW              = 0x4F,
195         HINIC_MGMT_CMD_PAGESIZE_SET             = 0x50,
196         HINIC_MGMT_CMD_PAGESIZE_GET             = 0x51,
197         HINIC_MGMT_CMD_GET_BOARD_INFO           = 0x52,
198         HINIC_MGMT_CMD_WATCHDOG_INFO            = 0x56,
199         HINIC_MGMT_CMD_FMW_ACT_NTC              = 0x57,
200         HINIC_MGMT_CMD_SET_VF_RANDOM_ID         = 0x61,
201         HINIC_MGMT_CMD_GET_PPF_STATE            = 0x63,
202         HINIC_MGMT_CMD_PCIE_DFX_NTC             = 0x65,
203         HINIC_MGMT_CMD_PCIE_DFX_GET             = 0x66,
204 };
205
206 /* cmd of mgmt CPU message for HILINK module */
207 enum hinic_hilink_cmd {
208         HINIC_HILINK_CMD_GET_LINK_INFO          = 0x3,
209         HINIC_HILINK_CMD_SET_LINK_SETTINGS      = 0x8,
210 };
211
212 /* uCode related commands */
213 enum hinic_ucode_cmd {
214         HINIC_UCODE_CMD_MDY_QUEUE_CONTEXT       = 0,
215         HINIC_UCODE_CMD_CLEAN_QUEUE_CONTEXT,
216         HINIC_UCODE_CMD_ARM_SQ,
217         HINIC_UCODE_CMD_ARM_RQ,
218         HINIC_UCODE_CMD_SET_RSS_INDIR_TABLE,
219         HINIC_UCODE_CMD_SET_RSS_CONTEXT_TABLE,
220         HINIC_UCODE_CMD_GET_RSS_INDIR_TABLE,
221         HINIC_UCODE_CMD_GET_RSS_CONTEXT_TABLE,
222         HINIC_UCODE_CMD_SET_IQ_ENABLE,
223         HINIC_UCODE_CMD_SET_RQ_FLUSH            = 10
224 };
225
226 enum cfg_sub_cmd {
227         /* PPF(PF) <-> FW */
228         HINIC_CFG_NIC_CAP = 0,
229         CFG_FW_VERSION,
230         CFG_UCODE_VERSION,
231         HINIC_CFG_MBOX_CAP = 6
232 };
233
234 enum hinic_ack_type {
235         HINIC_ACK_TYPE_CMDQ,
236         HINIC_ACK_TYPE_SHARE_CQN,
237         HINIC_ACK_TYPE_APP_CQN,
238
239         HINIC_MOD_ACK_MAX = 15,
240 };
241
242 enum sq_l4offload_type {
243         OFFLOAD_DISABLE   = 0,
244         TCP_OFFLOAD_ENABLE  = 1,
245         SCTP_OFFLOAD_ENABLE = 2,
246         UDP_OFFLOAD_ENABLE  = 3,
247 };
248
249 enum sq_vlan_offload_flag {
250         VLAN_OFFLOAD_DISABLE = 0,
251         VLAN_OFFLOAD_ENABLE  = 1,
252 };
253
254 enum sq_pkt_parsed_flag {
255         PKT_NOT_PARSED = 0,
256         PKT_PARSED     = 1,
257 };
258
259 enum sq_l3_type {
260         UNKNOWN_L3TYPE = 0,
261         IPV6_PKT = 1,
262         IPV4_PKT_NO_CHKSUM_OFFLOAD = 2,
263         IPV4_PKT_WITH_CHKSUM_OFFLOAD = 3,
264 };
265
266 enum sq_md_type {
267         UNKNOWN_MD_TYPE = 0,
268 };
269
270 enum sq_l2type {
271         ETHERNET = 0,
272 };
273
274 enum sq_tunnel_l4_type {
275         NOT_TUNNEL,
276         TUNNEL_UDP_NO_CSUM,
277         TUNNEL_UDP_CSUM,
278 };
279
280 #define NIC_RSS_CMD_TEMP_ALLOC  0x01
281 #define NIC_RSS_CMD_TEMP_FREE   0x02
282
283 #define HINIC_RSS_TYPE_VALID_SHIFT                      23
284 #define HINIC_RSS_TYPE_TCP_IPV6_EXT_SHIFT               24
285 #define HINIC_RSS_TYPE_IPV6_EXT_SHIFT                   25
286 #define HINIC_RSS_TYPE_TCP_IPV6_SHIFT                   26
287 #define HINIC_RSS_TYPE_IPV6_SHIFT                       27
288 #define HINIC_RSS_TYPE_TCP_IPV4_SHIFT                   28
289 #define HINIC_RSS_TYPE_IPV4_SHIFT                       29
290 #define HINIC_RSS_TYPE_UDP_IPV6_SHIFT                   30
291 #define HINIC_RSS_TYPE_UDP_IPV4_SHIFT                   31
292
293 #define HINIC_RSS_TYPE_SET(val, member)         \
294                 (((u32)(val) & 0x1) << HINIC_RSS_TYPE_##member##_SHIFT)
295
296 #define HINIC_RSS_TYPE_GET(val, member)         \
297                 (((u32)(val) >> HINIC_RSS_TYPE_##member##_SHIFT) & 0x1)
298
299 enum hinic_speed {
300         HINIC_SPEED_10MB_LINK = 0,
301         HINIC_SPEED_100MB_LINK,
302         HINIC_SPEED_1000MB_LINK,
303         HINIC_SPEED_10GB_LINK,
304         HINIC_SPEED_25GB_LINK,
305         HINIC_SPEED_40GB_LINK,
306         HINIC_SPEED_100GB_LINK,
307         HINIC_SPEED_UNKNOWN = 0xFF,
308 };
309
310 enum {
311         HINIC_IFLA_VF_LINK_STATE_AUTO,  /* link state of the uplink */
312         HINIC_IFLA_VF_LINK_STATE_ENABLE, /* link always up */
313         HINIC_IFLA_VF_LINK_STATE_DISABLE, /* link always down */
314 };
315
316 #define HINIC_AF0_FUNC_GLOBAL_IDX_SHIFT         0
317 #define HINIC_AF0_P2P_IDX_SHIFT                 10
318 #define HINIC_AF0_PCI_INTF_IDX_SHIFT            14
319 #define HINIC_AF0_VF_IN_PF_SHIFT                16
320 #define HINIC_AF0_FUNC_TYPE_SHIFT               24
321
322 #define HINIC_AF0_FUNC_GLOBAL_IDX_MASK          0x3FF
323 #define HINIC_AF0_P2P_IDX_MASK                  0xF
324 #define HINIC_AF0_PCI_INTF_IDX_MASK             0x3
325 #define HINIC_AF0_VF_IN_PF_MASK                 0xFF
326 #define HINIC_AF0_FUNC_TYPE_MASK                0x1
327
328 #define HINIC_AF0_GET(val, member)                              \
329         (((val) >> HINIC_AF0_##member##_SHIFT) & HINIC_AF0_##member##_MASK)
330
331 #define HINIC_AF1_PPF_IDX_SHIFT                 0
332 #define HINIC_AF1_AEQS_PER_FUNC_SHIFT           8
333 #define HINIC_AF1_CEQS_PER_FUNC_SHIFT           12
334 #define HINIC_AF1_IRQS_PER_FUNC_SHIFT           20
335 #define HINIC_AF1_DMA_ATTR_PER_FUNC_SHIFT       24
336 #define HINIC_AF1_MGMT_INIT_STATUS_SHIFT        30
337 #define HINIC_AF1_PF_INIT_STATUS_SHIFT          31
338
339 #define HINIC_AF1_PPF_IDX_MASK                  0x1F
340 #define HINIC_AF1_AEQS_PER_FUNC_MASK            0x3
341 #define HINIC_AF1_CEQS_PER_FUNC_MASK            0x7
342 #define HINIC_AF1_IRQS_PER_FUNC_MASK            0xF
343 #define HINIC_AF1_DMA_ATTR_PER_FUNC_MASK        0x7
344 #define HINIC_AF1_MGMT_INIT_STATUS_MASK         0x1
345 #define HINIC_AF1_PF_INIT_STATUS_MASK           0x1
346
347 #define HINIC_AF1_GET(val, member)                              \
348         (((val) >> HINIC_AF1_##member##_SHIFT) & HINIC_AF1_##member##_MASK)
349
350 #define HINIC_AF2_GLOBAL_VF_ID_OF_PF_SHIFT      16
351 #define HINIC_AF2_GLOBAL_VF_ID_OF_PF_MASK       0x3FF
352
353 #define HINIC_AF2_GET(val, member)                              \
354         (((val) >> HINIC_AF2_##member##_SHIFT) & HINIC_AF2_##member##_MASK)
355
356 #define HINIC_AF4_OUTBOUND_CTRL_SHIFT           0
357 #define HINIC_AF4_DOORBELL_CTRL_SHIFT           1
358 #define HINIC_AF4_OUTBOUND_CTRL_MASK            0x1
359 #define HINIC_AF4_DOORBELL_CTRL_MASK            0x1
360
361 #define HINIC_AF4_GET(val, member)                              \
362         (((val) >> HINIC_AF4_##member##_SHIFT) & HINIC_AF4_##member##_MASK)
363
364 #define HINIC_AF4_SET(val, member)                              \
365         (((val) & HINIC_AF4_##member##_MASK) << HINIC_AF4_##member##_SHIFT)
366
367 #define HINIC_AF4_CLEAR(val, member)                            \
368         ((val) & (~(HINIC_AF4_##member##_MASK <<                \
369         HINIC_AF4_##member##_SHIFT)))
370
371 #define HINIC_AF5_PF_STATUS_SHIFT               0
372 #define HINIC_AF5_PF_STATUS_MASK                0xFFFF
373
374 #define HINIC_AF5_SET(val, member)                              \
375         (((val) & HINIC_AF5_##member##_MASK) << HINIC_AF5_##member##_SHIFT)
376
377 #define HINIC_AF5_GET(val, member)                              \
378         (((val) >> HINIC_AF5_##member##_SHIFT) & HINIC_AF5_##member##_MASK)
379
380 #define HINIC_AF5_CLEAR(val, member)                            \
381         ((val) & (~(HINIC_AF5_##member##_MASK <<                \
382         HINIC_AF5_##member##_SHIFT)))
383
384 #define HINIC_PPF_ELECTION_IDX_SHIFT            0
385
386 #define HINIC_PPF_ELECTION_IDX_MASK             0x1F
387
388 #define HINIC_PPF_ELECTION_SET(val, member)                     \
389         (((val) & HINIC_PPF_ELECTION_##member##_MASK) <<        \
390                 HINIC_PPF_ELECTION_##member##_SHIFT)
391
392 #define HINIC_PPF_ELECTION_GET(val, member)                     \
393         (((val) >> HINIC_PPF_ELECTION_##member##_SHIFT) &       \
394                 HINIC_PPF_ELECTION_##member##_MASK)
395
396 #define HINIC_PPF_ELECTION_CLEAR(val, member)                   \
397         ((val) & (~(HINIC_PPF_ELECTION_##member##_MASK  \
398                 << HINIC_PPF_ELECTION_##member##_SHIFT)))
399
400 #define DB_IDX(db, db_base)     \
401         ((u32)(((unsigned long)(db) - (unsigned long)(db_base)) /       \
402         HINIC_DB_PAGE_SIZE))
403
404 enum hinic_pcie_nosnoop {
405         HINIC_PCIE_SNOOP = 0,
406         HINIC_PCIE_NO_SNOOP = 1,
407 };
408
409 enum hinic_pcie_tph {
410         HINIC_PCIE_TPH_DISABLE = 0,
411         HINIC_PCIE_TPH_ENABLE = 1,
412 };
413
414 enum hinic_outbound_ctrl {
415         ENABLE_OUTBOUND  = 0x0,
416         DISABLE_OUTBOUND = 0x1,
417 };
418
419 enum hinic_doorbell_ctrl {
420         ENABLE_DOORBELL  = 0x0,
421         DISABLE_DOORBELL = 0x1,
422 };
423
424 enum hinic_pf_status {
425         HINIC_PF_STATUS_INIT = 0X0,
426         HINIC_PF_STATUS_ACTIVE_FLAG = 0x11,
427         HINIC_PF_STATUS_FLR_START_FLAG = 0x12,
428         HINIC_PF_STATUS_FLR_FINISH_FLAG = 0x13,
429 };
430
431 /* total doorbell or direct wqe size is 512kB, db num: 128, dwqe: 128 */
432 #define HINIC_DB_DWQE_SIZE      0x00080000
433
434 /* db page size: 4K */
435 #define HINIC_DB_PAGE_SIZE      0x00001000ULL
436
437 #define HINIC_DB_MAX_AREAS      (HINIC_DB_DWQE_SIZE / HINIC_DB_PAGE_SIZE)
438
439 #define HINIC_PCI_MSIX_ENTRY_SIZE                       16
440 #define HINIC_PCI_MSIX_ENTRY_VECTOR_CTRL                12
441 #define HINIC_PCI_MSIX_ENTRY_CTRL_MASKBIT               1
442
443 struct hinic_mgmt_msg_head {
444         u8      status;
445         u8      version;
446         u8      resp_aeq_num;
447         u8      rsvd0[5];
448 };
449
450 struct hinic_root_ctxt {
451         struct hinic_mgmt_msg_head mgmt_msg_head;
452
453         u16     func_idx;
454         u16     rsvd1;
455         u8      set_cmdq_depth;
456         u8      cmdq_depth;
457         u8      lro_en;
458         u8      rsvd2;
459         u8      ppf_idx;
460         u8      rsvd3;
461         u16     rq_depth;
462         u16     rx_buf_sz;
463         u16     sq_depth;
464 };
465
466 #endif /* _HINIC_PORT_CMD_H_ */