net/iavf: replace license text with SPDX tag
[dpdk.git] / drivers / net / iavf / base / iavf_type.h
1 /* SPDX-License-Identifier: BSD-3-Clause
2  * Copyright(c) 2013 - 2015 Intel Corporation
3  */
4
5 #ifndef _IAVF_TYPE_H_
6 #define _IAVF_TYPE_H_
7
8 #include "iavf_status.h"
9 #include "iavf_osdep.h"
10 #include "iavf_register.h"
11 #include "iavf_adminq.h"
12 #include "iavf_hmc.h"
13 #include "iavf_lan_hmc.h"
14 #include "iavf_devids.h"
15
16 #define UNREFERENCED_XPARAMETER
17 #define UNREFERENCED_1PARAMETER(_p) (_p);
18 #define UNREFERENCED_2PARAMETER(_p, _q) (_p); (_q);
19 #define UNREFERENCED_3PARAMETER(_p, _q, _r) (_p); (_q); (_r);
20 #define UNREFERENCED_4PARAMETER(_p, _q, _r, _s) (_p); (_q); (_r); (_s);
21 #define UNREFERENCED_5PARAMETER(_p, _q, _r, _s, _t) (_p); (_q); (_r); (_s); (_t);
22
23 #ifndef LINUX_MACROS
24 #ifndef BIT
25 #define BIT(a) (1UL << (a))
26 #endif /* BIT */
27 #ifndef BIT_ULL
28 #define BIT_ULL(a) (1ULL << (a))
29 #endif /* BIT_ULL */
30 #endif /* LINUX_MACROS */
31
32 #ifndef IAVF_MASK
33 /* IAVF_MASK is a macro used on 32 bit registers */
34 #define IAVF_MASK(mask, shift) (mask << shift)
35 #endif
36
37 #define IAVF_MAX_PF                     16
38 #define IAVF_MAX_PF_VSI                 64
39 #define IAVF_MAX_PF_QP                  128
40 #define IAVF_MAX_VSI_QP                 16
41 #define IAVF_MAX_VF_VSI                 3
42 #define IAVF_MAX_CHAINED_RX_BUFFERS     5
43 #define IAVF_MAX_PF_UDP_OFFLOAD_PORTS   16
44
45 /* something less than 1 minute */
46 #define IAVF_HEARTBEAT_TIMEOUT          (HZ * 50)
47
48 /* Max default timeout in ms, */
49 #define IAVF_MAX_NVM_TIMEOUT            18000
50
51 /* Max timeout in ms for the phy to respond */
52 #define IAVF_MAX_PHY_TIMEOUT            500
53
54 /* Check whether address is multicast. */
55 #define IAVF_IS_MULTICAST(address) (bool)(((u8 *)(address))[0] & ((u8)0x01))
56
57 /* Check whether an address is broadcast. */
58 #define IAVF_IS_BROADCAST(address)      \
59         ((((u8 *)(address))[0] == ((u8)0xff)) && \
60         (((u8 *)(address))[1] == ((u8)0xff)))
61
62 /* Switch from ms to the 1usec global time (this is the GTIME resolution) */
63 #define IAVF_MS_TO_GTIME(time)          ((time) * 1000)
64
65 /* forward declaration */
66 struct iavf_hw;
67 typedef void (*IAVF_ADMINQ_CALLBACK)(struct iavf_hw *, struct iavf_aq_desc *);
68
69 #ifndef ETH_ALEN
70 #define ETH_ALEN        6
71 #endif
72 /* Data type manipulation macros. */
73 #define IAVF_HI_DWORD(x)        ((u32)((((x) >> 16) >> 16) & 0xFFFFFFFF))
74 #define IAVF_LO_DWORD(x)        ((u32)((x) & 0xFFFFFFFF))
75
76 #define IAVF_HI_WORD(x)         ((u16)(((x) >> 16) & 0xFFFF))
77 #define IAVF_LO_WORD(x)         ((u16)((x) & 0xFFFF))
78
79 #define IAVF_HI_BYTE(x)         ((u8)(((x) >> 8) & 0xFF))
80 #define IAVF_LO_BYTE(x)         ((u8)((x) & 0xFF))
81
82 /* Number of Transmit Descriptors must be a multiple of 8. */
83 #define IAVF_REQ_TX_DESCRIPTOR_MULTIPLE 8
84 /* Number of Receive Descriptors must be a multiple of 32 if
85  * the number of descriptors is greater than 32.
86  */
87 #define IAVF_REQ_RX_DESCRIPTOR_MULTIPLE 32
88
89 #define IAVF_DESC_UNUSED(R)     \
90         ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
91         (R)->next_to_clean - (R)->next_to_use - 1)
92
93 /* bitfields for Tx queue mapping in QTX_CTL */
94 #define IAVF_QTX_CTL_VF_QUEUE   0x0
95 #define IAVF_QTX_CTL_VM_QUEUE   0x1
96 #define IAVF_QTX_CTL_PF_QUEUE   0x2
97
98 /* debug masks - set these bits in hw->debug_mask to control output */
99 enum iavf_debug_mask {
100         IAVF_DEBUG_INIT                 = 0x00000001,
101         IAVF_DEBUG_RELEASE              = 0x00000002,
102
103         IAVF_DEBUG_LINK                 = 0x00000010,
104         IAVF_DEBUG_PHY                  = 0x00000020,
105         IAVF_DEBUG_HMC                  = 0x00000040,
106         IAVF_DEBUG_NVM                  = 0x00000080,
107         IAVF_DEBUG_LAN                  = 0x00000100,
108         IAVF_DEBUG_FLOW                 = 0x00000200,
109         IAVF_DEBUG_DCB                  = 0x00000400,
110         IAVF_DEBUG_DIAG                 = 0x00000800,
111         IAVF_DEBUG_FD                   = 0x00001000,
112         IAVF_DEBUG_PACKAGE              = 0x00002000,
113
114         IAVF_DEBUG_AQ_MESSAGE           = 0x01000000,
115         IAVF_DEBUG_AQ_DESCRIPTOR        = 0x02000000,
116         IAVF_DEBUG_AQ_DESC_BUFFER       = 0x04000000,
117         IAVF_DEBUG_AQ_COMMAND           = 0x06000000,
118         IAVF_DEBUG_AQ                   = 0x0F000000,
119
120         IAVF_DEBUG_USER                 = 0xF0000000,
121
122         IAVF_DEBUG_ALL                  = 0xFFFFFFFF
123 };
124
125 /* PCI Bus Info */
126 #define IAVF_PCI_LINK_STATUS            0xB2
127 #define IAVF_PCI_LINK_WIDTH             0x3F0
128 #define IAVF_PCI_LINK_WIDTH_1           0x10
129 #define IAVF_PCI_LINK_WIDTH_2           0x20
130 #define IAVF_PCI_LINK_WIDTH_4           0x40
131 #define IAVF_PCI_LINK_WIDTH_8           0x80
132 #define IAVF_PCI_LINK_SPEED             0xF
133 #define IAVF_PCI_LINK_SPEED_2500        0x1
134 #define IAVF_PCI_LINK_SPEED_5000        0x2
135 #define IAVF_PCI_LINK_SPEED_8000        0x3
136
137 #define IAVF_MDIO_CLAUSE22_STCODE_MASK  IAVF_MASK(1, \
138                                                   IAVF_GLGEN_MSCA_STCODE_SHIFT)
139 #define IAVF_MDIO_CLAUSE22_OPCODE_WRITE_MASK    IAVF_MASK(1, \
140                                                   IAVF_GLGEN_MSCA_OPCODE_SHIFT)
141 #define IAVF_MDIO_CLAUSE22_OPCODE_READ_MASK     IAVF_MASK(2, \
142                                                   IAVF_GLGEN_MSCA_OPCODE_SHIFT)
143
144 #define IAVF_MDIO_CLAUSE45_STCODE_MASK  IAVF_MASK(0, \
145                                                   IAVF_GLGEN_MSCA_STCODE_SHIFT)
146 #define IAVF_MDIO_CLAUSE45_OPCODE_ADDRESS_MASK  IAVF_MASK(0, \
147                                                   IAVF_GLGEN_MSCA_OPCODE_SHIFT)
148 #define IAVF_MDIO_CLAUSE45_OPCODE_WRITE_MASK    IAVF_MASK(1, \
149                                                   IAVF_GLGEN_MSCA_OPCODE_SHIFT)
150 #define IAVF_MDIO_CLAUSE45_OPCODE_READ_INC_ADDR_MASK    IAVF_MASK(2, \
151                                                   IAVF_GLGEN_MSCA_OPCODE_SHIFT)
152 #define IAVF_MDIO_CLAUSE45_OPCODE_READ_MASK     IAVF_MASK(3, \
153                                                   IAVF_GLGEN_MSCA_OPCODE_SHIFT)
154
155 #define IAVF_PHY_COM_REG_PAGE                   0x1E
156 #define IAVF_PHY_LED_LINK_MODE_MASK             0xF0
157 #define IAVF_PHY_LED_MANUAL_ON                  0x100
158 #define IAVF_PHY_LED_PROV_REG_1                 0xC430
159 #define IAVF_PHY_LED_MODE_MASK                  0xFFFF
160 #define IAVF_PHY_LED_MODE_ORIG                  0x80000000
161
162 /* Memory types */
163 enum iavf_memset_type {
164         IAVF_NONDMA_MEM = 0,
165         IAVF_DMA_MEM
166 };
167
168 /* Memcpy types */
169 enum iavf_memcpy_type {
170         IAVF_NONDMA_TO_NONDMA = 0,
171         IAVF_NONDMA_TO_DMA,
172         IAVF_DMA_TO_DMA,
173         IAVF_DMA_TO_NONDMA
174 };
175
176 /* These are structs for managing the hardware information and the operations.
177  * The structures of function pointers are filled out at init time when we
178  * know for sure exactly which hardware we're working with.  This gives us the
179  * flexibility of using the same main driver code but adapting to slightly
180  * different hardware needs as new parts are developed.  For this architecture,
181  * the Firmware and AdminQ are intended to insulate the driver from most of the
182  * future changes, but these structures will also do part of the job.
183  */
184 enum iavf_mac_type {
185         IAVF_MAC_UNKNOWN = 0,
186         IAVF_MAC_XL710,
187         IAVF_MAC_VF,
188         IAVF_MAC_X722,
189         IAVF_MAC_X722_VF,
190         IAVF_MAC_GENERIC,
191 };
192
193 enum iavf_media_type {
194         IAVF_MEDIA_TYPE_UNKNOWN = 0,
195         IAVF_MEDIA_TYPE_FIBER,
196         IAVF_MEDIA_TYPE_BASET,
197         IAVF_MEDIA_TYPE_BACKPLANE,
198         IAVF_MEDIA_TYPE_CX4,
199         IAVF_MEDIA_TYPE_DA,
200         IAVF_MEDIA_TYPE_VIRTUAL
201 };
202
203 enum iavf_fc_mode {
204         IAVF_FC_NONE = 0,
205         IAVF_FC_RX_PAUSE,
206         IAVF_FC_TX_PAUSE,
207         IAVF_FC_FULL,
208         IAVF_FC_PFC,
209         IAVF_FC_DEFAULT
210 };
211
212 enum iavf_set_fc_aq_failures {
213         IAVF_SET_FC_AQ_FAIL_NONE = 0,
214         IAVF_SET_FC_AQ_FAIL_GET = 1,
215         IAVF_SET_FC_AQ_FAIL_SET = 2,
216         IAVF_SET_FC_AQ_FAIL_UPDATE = 4,
217         IAVF_SET_FC_AQ_FAIL_SET_UPDATE = 6
218 };
219
220 enum iavf_vsi_type {
221         IAVF_VSI_MAIN   = 0,
222         IAVF_VSI_VMDQ1  = 1,
223         IAVF_VSI_VMDQ2  = 2,
224         IAVF_VSI_CTRL   = 3,
225         IAVF_VSI_FCOE   = 4,
226         IAVF_VSI_MIRROR = 5,
227         IAVF_VSI_SRIOV  = 6,
228         IAVF_VSI_FDIR   = 7,
229         IAVF_VSI_TYPE_UNKNOWN
230 };
231
232 enum iavf_queue_type {
233         IAVF_QUEUE_TYPE_RX = 0,
234         IAVF_QUEUE_TYPE_TX,
235         IAVF_QUEUE_TYPE_PE_CEQ,
236         IAVF_QUEUE_TYPE_UNKNOWN
237 };
238
239 struct iavf_link_status {
240         enum iavf_aq_phy_type phy_type;
241         enum iavf_aq_link_speed link_speed;
242         u8 link_info;
243         u8 an_info;
244         u8 req_fec_info;
245         u8 fec_info;
246         u8 ext_info;
247         u8 loopback;
248         /* is Link Status Event notification to SW enabled */
249         bool lse_enable;
250         u16 max_frame_size;
251         bool crc_enable;
252         u8 pacing;
253         u8 requested_speeds;
254         u8 module_type[3];
255         /* 1st byte: module identifier */
256 #define IAVF_MODULE_TYPE_SFP            0x03
257 #define IAVF_MODULE_TYPE_QSFP           0x0D
258         /* 2nd byte: ethernet compliance codes for 10/40G */
259 #define IAVF_MODULE_TYPE_40G_ACTIVE     0x01
260 #define IAVF_MODULE_TYPE_40G_LR4        0x02
261 #define IAVF_MODULE_TYPE_40G_SR4        0x04
262 #define IAVF_MODULE_TYPE_40G_CR4        0x08
263 #define IAVF_MODULE_TYPE_10G_BASE_SR    0x10
264 #define IAVF_MODULE_TYPE_10G_BASE_LR    0x20
265 #define IAVF_MODULE_TYPE_10G_BASE_LRM   0x40
266 #define IAVF_MODULE_TYPE_10G_BASE_ER    0x80
267         /* 3rd byte: ethernet compliance codes for 1G */
268 #define IAVF_MODULE_TYPE_1000BASE_SX    0x01
269 #define IAVF_MODULE_TYPE_1000BASE_LX    0x02
270 #define IAVF_MODULE_TYPE_1000BASE_CX    0x04
271 #define IAVF_MODULE_TYPE_1000BASE_T     0x08
272 };
273
274 struct iavf_phy_info {
275         struct iavf_link_status link_info;
276         struct iavf_link_status link_info_old;
277         bool get_link_info;
278         enum iavf_media_type media_type;
279         /* all the phy types the NVM is capable of */
280         u64 phy_types;
281 };
282
283 #define IAVF_CAP_PHY_TYPE_SGMII BIT_ULL(IAVF_PHY_TYPE_SGMII)
284 #define IAVF_CAP_PHY_TYPE_1000BASE_KX BIT_ULL(IAVF_PHY_TYPE_1000BASE_KX)
285 #define IAVF_CAP_PHY_TYPE_10GBASE_KX4 BIT_ULL(IAVF_PHY_TYPE_10GBASE_KX4)
286 #define IAVF_CAP_PHY_TYPE_10GBASE_KR BIT_ULL(IAVF_PHY_TYPE_10GBASE_KR)
287 #define IAVF_CAP_PHY_TYPE_40GBASE_KR4 BIT_ULL(IAVF_PHY_TYPE_40GBASE_KR4)
288 #define IAVF_CAP_PHY_TYPE_XAUI BIT_ULL(IAVF_PHY_TYPE_XAUI)
289 #define IAVF_CAP_PHY_TYPE_XFI BIT_ULL(IAVF_PHY_TYPE_XFI)
290 #define IAVF_CAP_PHY_TYPE_SFI BIT_ULL(IAVF_PHY_TYPE_SFI)
291 #define IAVF_CAP_PHY_TYPE_XLAUI BIT_ULL(IAVF_PHY_TYPE_XLAUI)
292 #define IAVF_CAP_PHY_TYPE_XLPPI BIT_ULL(IAVF_PHY_TYPE_XLPPI)
293 #define IAVF_CAP_PHY_TYPE_40GBASE_CR4_CU BIT_ULL(IAVF_PHY_TYPE_40GBASE_CR4_CU)
294 #define IAVF_CAP_PHY_TYPE_10GBASE_CR1_CU BIT_ULL(IAVF_PHY_TYPE_10GBASE_CR1_CU)
295 #define IAVF_CAP_PHY_TYPE_10GBASE_AOC BIT_ULL(IAVF_PHY_TYPE_10GBASE_AOC)
296 #define IAVF_CAP_PHY_TYPE_40GBASE_AOC BIT_ULL(IAVF_PHY_TYPE_40GBASE_AOC)
297 #define IAVF_CAP_PHY_TYPE_100BASE_TX BIT_ULL(IAVF_PHY_TYPE_100BASE_TX)
298 #define IAVF_CAP_PHY_TYPE_1000BASE_T BIT_ULL(IAVF_PHY_TYPE_1000BASE_T)
299 #define IAVF_CAP_PHY_TYPE_10GBASE_T BIT_ULL(IAVF_PHY_TYPE_10GBASE_T)
300 #define IAVF_CAP_PHY_TYPE_10GBASE_SR BIT_ULL(IAVF_PHY_TYPE_10GBASE_SR)
301 #define IAVF_CAP_PHY_TYPE_10GBASE_LR BIT_ULL(IAVF_PHY_TYPE_10GBASE_LR)
302 #define IAVF_CAP_PHY_TYPE_10GBASE_SFPP_CU BIT_ULL(IAVF_PHY_TYPE_10GBASE_SFPP_CU)
303 #define IAVF_CAP_PHY_TYPE_10GBASE_CR1 BIT_ULL(IAVF_PHY_TYPE_10GBASE_CR1)
304 #define IAVF_CAP_PHY_TYPE_40GBASE_CR4 BIT_ULL(IAVF_PHY_TYPE_40GBASE_CR4)
305 #define IAVF_CAP_PHY_TYPE_40GBASE_SR4 BIT_ULL(IAVF_PHY_TYPE_40GBASE_SR4)
306 #define IAVF_CAP_PHY_TYPE_40GBASE_LR4 BIT_ULL(IAVF_PHY_TYPE_40GBASE_LR4)
307 #define IAVF_CAP_PHY_TYPE_1000BASE_SX BIT_ULL(IAVF_PHY_TYPE_1000BASE_SX)
308 #define IAVF_CAP_PHY_TYPE_1000BASE_LX BIT_ULL(IAVF_PHY_TYPE_1000BASE_LX)
309 #define IAVF_CAP_PHY_TYPE_1000BASE_T_OPTICAL \
310                                 BIT_ULL(IAVF_PHY_TYPE_1000BASE_T_OPTICAL)
311 #define IAVF_CAP_PHY_TYPE_20GBASE_KR2 BIT_ULL(IAVF_PHY_TYPE_20GBASE_KR2)
312 /*
313  * Defining the macro IAVF_TYPE_OFFSET to implement a bit shift for some
314  * PHY types. There is an unused bit (31) in the IAVF_CAP_PHY_TYPE_* bit
315  * fields but no corresponding gap in the iavf_aq_phy_type enumeration. So,
316  * a shift is needed to adjust for this with values larger than 31. The
317  * only affected values are IAVF_PHY_TYPE_25GBASE_*.
318  */
319 #define IAVF_PHY_TYPE_OFFSET 1
320 #define IAVF_CAP_PHY_TYPE_25GBASE_KR BIT_ULL(IAVF_PHY_TYPE_25GBASE_KR + \
321                                              IAVF_PHY_TYPE_OFFSET)
322 #define IAVF_CAP_PHY_TYPE_25GBASE_CR BIT_ULL(IAVF_PHY_TYPE_25GBASE_CR + \
323                                              IAVF_PHY_TYPE_OFFSET)
324 #define IAVF_CAP_PHY_TYPE_25GBASE_SR BIT_ULL(IAVF_PHY_TYPE_25GBASE_SR + \
325                                              IAVF_PHY_TYPE_OFFSET)
326 #define IAVF_CAP_PHY_TYPE_25GBASE_LR BIT_ULL(IAVF_PHY_TYPE_25GBASE_LR + \
327                                              IAVF_PHY_TYPE_OFFSET)
328 #define IAVF_CAP_PHY_TYPE_25GBASE_AOC BIT_ULL(IAVF_PHY_TYPE_25GBASE_AOC + \
329                                              IAVF_PHY_TYPE_OFFSET)
330 #define IAVF_CAP_PHY_TYPE_25GBASE_ACC BIT_ULL(IAVF_PHY_TYPE_25GBASE_ACC + \
331                                              IAVF_PHY_TYPE_OFFSET)
332 #define IAVF_HW_CAP_MAX_GPIO                    30
333 #define IAVF_HW_CAP_MDIO_PORT_MODE_MDIO         0
334 #define IAVF_HW_CAP_MDIO_PORT_MODE_I2C          1
335
336 enum iavf_acpi_programming_method {
337         IAVF_ACPI_PROGRAMMING_METHOD_HW_FVL = 0,
338         IAVF_ACPI_PROGRAMMING_METHOD_AQC_FPK = 1
339 };
340
341 #define IAVF_WOL_SUPPORT_MASK                   0x1
342 #define IAVF_ACPI_PROGRAMMING_METHOD_MASK       0x2
343 #define IAVF_PROXY_SUPPORT_MASK                 0x4
344
345 /* Capabilities of a PF or a VF or the whole device */
346 struct iavf_hw_capabilities {
347         u32  switch_mode;
348 #define IAVF_NVM_IMAGE_TYPE_EVB         0x0
349 #define IAVF_NVM_IMAGE_TYPE_CLOUD       0x2
350 #define IAVF_NVM_IMAGE_TYPE_UDP_CLOUD   0x3
351
352         u32  management_mode;
353         u32  mng_protocols_over_mctp;
354 #define IAVF_MNG_PROTOCOL_PLDM          0x2
355 #define IAVF_MNG_PROTOCOL_OEM_COMMANDS  0x4
356 #define IAVF_MNG_PROTOCOL_NCSI          0x8
357         u32  npar_enable;
358         u32  os2bmc;
359         u32  valid_functions;
360         bool sr_iov_1_1;
361         bool vmdq;
362         bool evb_802_1_qbg; /* Edge Virtual Bridging */
363         bool evb_802_1_qbh; /* Bridge Port Extension */
364         bool dcb;
365         bool fcoe;
366         bool iscsi; /* Indicates iSCSI enabled */
367         bool flex10_enable;
368         bool flex10_capable;
369         u32  flex10_mode;
370 #define IAVF_FLEX10_MODE_UNKNOWN        0x0
371 #define IAVF_FLEX10_MODE_DCC            0x1
372 #define IAVF_FLEX10_MODE_DCI            0x2
373
374         u32 flex10_status;
375 #define IAVF_FLEX10_STATUS_DCC_ERROR    0x1
376 #define IAVF_FLEX10_STATUS_VC_MODE      0x2
377
378         bool sec_rev_disabled;
379         bool update_disabled;
380 #define IAVF_NVM_MGMT_SEC_REV_DISABLED  0x1
381 #define IAVF_NVM_MGMT_UPDATE_DISABLED   0x2
382
383         bool mgmt_cem;
384         bool ieee_1588;
385         bool iwarp;
386         bool fd;
387         u32 fd_filters_guaranteed;
388         u32 fd_filters_best_effort;
389         bool rss;
390         u32 rss_table_size;
391         u32 rss_table_entry_width;
392         bool led[IAVF_HW_CAP_MAX_GPIO];
393         bool sdp[IAVF_HW_CAP_MAX_GPIO];
394         u32 nvm_image_type;
395         u32 num_flow_director_filters;
396         u32 num_vfs;
397         u32 vf_base_id;
398         u32 num_vsis;
399         u32 num_rx_qp;
400         u32 num_tx_qp;
401         u32 base_queue;
402         u32 num_msix_vectors;
403         u32 num_msix_vectors_vf;
404         u32 led_pin_num;
405         u32 sdp_pin_num;
406         u32 mdio_port_num;
407         u32 mdio_port_mode;
408         u8 rx_buf_chain_len;
409         u32 enabled_tcmap;
410         u32 maxtc;
411         u64 wr_csr_prot;
412         bool apm_wol_support;
413         enum iavf_acpi_programming_method acpi_prog_method;
414         bool proxy_support;
415 };
416
417 struct iavf_mac_info {
418         enum iavf_mac_type type;
419         u8 addr[ETH_ALEN];
420         u8 perm_addr[ETH_ALEN];
421         u8 san_addr[ETH_ALEN];
422         u8 port_addr[ETH_ALEN];
423         u16 max_fcoeq;
424 };
425
426 enum iavf_aq_resources_ids {
427         IAVF_NVM_RESOURCE_ID = 1
428 };
429
430 enum iavf_aq_resource_access_type {
431         IAVF_RESOURCE_READ = 1,
432         IAVF_RESOURCE_WRITE
433 };
434
435 struct iavf_nvm_info {
436         u64 hw_semaphore_timeout; /* usec global time (GTIME resolution) */
437         u32 timeout;              /* [ms] */
438         u16 sr_size;              /* Shadow RAM size in words */
439         bool blank_nvm_mode;      /* is NVM empty (no FW present)*/
440         u16 version;              /* NVM package version */
441         u32 eetrack;              /* NVM data version */
442         u32 oem_ver;              /* OEM version info */
443 };
444
445 /* definitions used in NVM update support */
446
447 enum iavf_nvmupd_cmd {
448         IAVF_NVMUPD_INVALID,
449         IAVF_NVMUPD_READ_CON,
450         IAVF_NVMUPD_READ_SNT,
451         IAVF_NVMUPD_READ_LCB,
452         IAVF_NVMUPD_READ_SA,
453         IAVF_NVMUPD_WRITE_ERA,
454         IAVF_NVMUPD_WRITE_CON,
455         IAVF_NVMUPD_WRITE_SNT,
456         IAVF_NVMUPD_WRITE_LCB,
457         IAVF_NVMUPD_WRITE_SA,
458         IAVF_NVMUPD_CSUM_CON,
459         IAVF_NVMUPD_CSUM_SA,
460         IAVF_NVMUPD_CSUM_LCB,
461         IAVF_NVMUPD_STATUS,
462         IAVF_NVMUPD_EXEC_AQ,
463         IAVF_NVMUPD_GET_AQ_RESULT,
464         IAVF_NVMUPD_GET_AQ_EVENT,
465 };
466
467 enum iavf_nvmupd_state {
468         IAVF_NVMUPD_STATE_INIT,
469         IAVF_NVMUPD_STATE_READING,
470         IAVF_NVMUPD_STATE_WRITING,
471         IAVF_NVMUPD_STATE_INIT_WAIT,
472         IAVF_NVMUPD_STATE_WRITE_WAIT,
473         IAVF_NVMUPD_STATE_ERROR
474 };
475
476 /* nvm_access definition and its masks/shifts need to be accessible to
477  * application, core driver, and shared code.  Where is the right file?
478  */
479 #define IAVF_NVM_READ   0xB
480 #define IAVF_NVM_WRITE  0xC
481
482 #define IAVF_NVM_MOD_PNT_MASK 0xFF
483
484 #define IAVF_NVM_TRANS_SHIFT                    8
485 #define IAVF_NVM_TRANS_MASK                     (0xf << IAVF_NVM_TRANS_SHIFT)
486 #define IAVF_NVM_PRESERVATION_FLAGS_SHIFT       12
487 #define IAVF_NVM_PRESERVATION_FLAGS_MASK \
488                                 (0x3 << IAVF_NVM_PRESERVATION_FLAGS_SHIFT)
489 #define IAVF_NVM_PRESERVATION_FLAGS_SELECTED    0x01
490 #define IAVF_NVM_PRESERVATION_FLAGS_ALL         0x02
491 #define IAVF_NVM_CON                            0x0
492 #define IAVF_NVM_SNT                            0x1
493 #define IAVF_NVM_LCB                            0x2
494 #define IAVF_NVM_SA                             (IAVF_NVM_SNT | IAVF_NVM_LCB)
495 #define IAVF_NVM_ERA                            0x4
496 #define IAVF_NVM_CSUM                           0x8
497 #define IAVF_NVM_AQE                            0xe
498 #define IAVF_NVM_EXEC                           0xf
499
500 #define IAVF_NVM_ADAPT_SHIFT    16
501 #define IAVF_NVM_ADAPT_MASK     (0xffffULL << IAVF_NVM_ADAPT_SHIFT)
502
503 #define IAVF_NVMUPD_MAX_DATA    4096
504 #define IAVF_NVMUPD_IFACE_TIMEOUT 2 /* seconds */
505
506 struct iavf_nvm_access {
507         u32 command;
508         u32 config;
509         u32 offset;     /* in bytes */
510         u32 data_size;  /* in bytes */
511         u8 data[1];
512 };
513
514 /* (Q)SFP module access definitions */
515 #define IAVF_I2C_EEPROM_DEV_ADDR        0xA0
516 #define IAVF_I2C_EEPROM_DEV_ADDR2       0xA2
517 #define IAVF_MODULE_TYPE_ADDR           0x00
518 #define IAVF_MODULE_REVISION_ADDR       0x01
519 #define IAVF_MODULE_SFF_8472_COMP       0x5E
520 #define IAVF_MODULE_SFF_8472_SWAP       0x5C
521 #define IAVF_MODULE_SFF_ADDR_MODE       0x04
522 #define IAVF_MODULE_SFF_DIAG_CAPAB      0x40
523 #define IAVF_MODULE_TYPE_QSFP_PLUS      0x0D
524 #define IAVF_MODULE_TYPE_QSFP28         0x11
525 #define IAVF_MODULE_QSFP_MAX_LEN        640
526
527 /* PCI bus types */
528 enum iavf_bus_type {
529         iavf_bus_type_unknown = 0,
530         iavf_bus_type_pci,
531         iavf_bus_type_pcix,
532         iavf_bus_type_pci_express,
533         iavf_bus_type_reserved
534 };
535
536 /* PCI bus speeds */
537 enum iavf_bus_speed {
538         iavf_bus_speed_unknown  = 0,
539         iavf_bus_speed_33       = 33,
540         iavf_bus_speed_66       = 66,
541         iavf_bus_speed_100      = 100,
542         iavf_bus_speed_120      = 120,
543         iavf_bus_speed_133      = 133,
544         iavf_bus_speed_2500     = 2500,
545         iavf_bus_speed_5000     = 5000,
546         iavf_bus_speed_8000     = 8000,
547         iavf_bus_speed_reserved
548 };
549
550 /* PCI bus widths */
551 enum iavf_bus_width {
552         iavf_bus_width_unknown  = 0,
553         iavf_bus_width_pcie_x1  = 1,
554         iavf_bus_width_pcie_x2  = 2,
555         iavf_bus_width_pcie_x4  = 4,
556         iavf_bus_width_pcie_x8  = 8,
557         iavf_bus_width_32       = 32,
558         iavf_bus_width_64       = 64,
559         iavf_bus_width_reserved
560 };
561
562 /* Bus parameters */
563 struct iavf_bus_info {
564         enum iavf_bus_speed speed;
565         enum iavf_bus_width width;
566         enum iavf_bus_type type;
567
568         u16 func;
569         u16 device;
570         u16 lan_id;
571         u16 bus_id;
572 };
573
574 /* Flow control (FC) parameters */
575 struct iavf_fc_info {
576         enum iavf_fc_mode current_mode; /* FC mode in effect */
577         enum iavf_fc_mode requested_mode; /* FC mode requested by caller */
578 };
579
580 #define IAVF_MAX_TRAFFIC_CLASS          8
581 #define IAVF_MAX_USER_PRIORITY          8
582 #define IAVF_DCBX_MAX_APPS              32
583 #define IAVF_LLDPDU_SIZE                1500
584 #define IAVF_TLV_STATUS_OPER            0x1
585 #define IAVF_TLV_STATUS_SYNC            0x2
586 #define IAVF_TLV_STATUS_ERR             0x4
587 #define IAVF_CEE_OPER_MAX_APPS          3
588 #define IAVF_APP_PROTOID_FCOE           0x8906
589 #define IAVF_APP_PROTOID_ISCSI          0x0cbc
590 #define IAVF_APP_PROTOID_FIP            0x8914
591 #define IAVF_APP_SEL_ETHTYPE            0x1
592 #define IAVF_APP_SEL_TCPIP              0x2
593 #define IAVF_CEE_APP_SEL_ETHTYPE        0x0
594 #define IAVF_CEE_APP_SEL_TCPIP          0x1
595
596 /* CEE or IEEE 802.1Qaz ETS Configuration data */
597 struct iavf_dcb_ets_config {
598         u8 willing;
599         u8 cbs;
600         u8 maxtcs;
601         u8 prioritytable[IAVF_MAX_TRAFFIC_CLASS];
602         u8 tcbwtable[IAVF_MAX_TRAFFIC_CLASS];
603         u8 tsatable[IAVF_MAX_TRAFFIC_CLASS];
604 };
605
606 /* CEE or IEEE 802.1Qaz PFC Configuration data */
607 struct iavf_dcb_pfc_config {
608         u8 willing;
609         u8 mbc;
610         u8 pfccap;
611         u8 pfcenable;
612 };
613
614 /* CEE or IEEE 802.1Qaz Application Priority data */
615 struct iavf_dcb_app_priority_table {
616         u8  priority;
617         u8  selector;
618         u16 protocolid;
619 };
620
621 struct iavf_dcbx_config {
622         u8  dcbx_mode;
623 #define IAVF_DCBX_MODE_CEE      0x1
624 #define IAVF_DCBX_MODE_IEEE     0x2
625         u8  app_mode;
626 #define IAVF_DCBX_APPS_NON_WILLING      0x1
627         u32 numapps;
628         u32 tlv_status; /* CEE mode TLV status */
629         struct iavf_dcb_ets_config etscfg;
630         struct iavf_dcb_ets_config etsrec;
631         struct iavf_dcb_pfc_config pfc;
632         struct iavf_dcb_app_priority_table app[IAVF_DCBX_MAX_APPS];
633 };
634
635 /* Port hardware description */
636 struct iavf_hw {
637         u8 *hw_addr;
638         void *back;
639
640         /* subsystem structs */
641         struct iavf_phy_info phy;
642         struct iavf_mac_info mac;
643         struct iavf_bus_info bus;
644         struct iavf_nvm_info nvm;
645         struct iavf_fc_info fc;
646
647         /* pci info */
648         u16 device_id;
649         u16 vendor_id;
650         u16 subsystem_device_id;
651         u16 subsystem_vendor_id;
652         u8 revision_id;
653         u8 port;
654         bool adapter_stopped;
655
656         /* capabilities for entire device and PCI func */
657         struct iavf_hw_capabilities dev_caps;
658         struct iavf_hw_capabilities func_caps;
659
660         /* Flow Director shared filter space */
661         u16 fdir_shared_filter_count;
662
663         /* device profile info */
664         u8  pf_id;
665         u16 main_vsi_seid;
666
667         /* for multi-function MACs */
668         u16 partition_id;
669         u16 num_partitions;
670         u16 num_ports;
671
672         /* Closest numa node to the device */
673         u16 numa_node;
674
675         /* Admin Queue info */
676         struct iavf_adminq_info aq;
677
678         /* state of nvm update process */
679         enum iavf_nvmupd_state nvmupd_state;
680         struct iavf_aq_desc nvm_wb_desc;
681         struct iavf_aq_desc nvm_aq_event_desc;
682         struct iavf_virt_mem nvm_buff;
683         bool nvm_release_on_done;
684         u16 nvm_wait_opcode;
685
686         /* HMC info */
687         struct iavf_hmc_info hmc; /* HMC info struct */
688
689         /* LLDP/DCBX Status */
690         u16 dcbx_status;
691
692         /* DCBX info */
693         struct iavf_dcbx_config local_dcbx_config; /* Oper/Local Cfg */
694         struct iavf_dcbx_config remote_dcbx_config; /* Peer Cfg */
695         struct iavf_dcbx_config desired_dcbx_config; /* CEE Desired Cfg */
696
697         /* WoL and proxy support */
698         u16 num_wol_proxy_filters;
699         u16 wol_proxy_vsi_seid;
700
701 #define IAVF_HW_FLAG_AQ_SRCTL_ACCESS_ENABLE BIT_ULL(0)
702 #define IAVF_HW_FLAG_802_1AD_CAPABLE        BIT_ULL(1)
703 #define IAVF_HW_FLAG_AQ_PHY_ACCESS_CAPABLE  BIT_ULL(2)
704 #define IAVF_HW_FLAG_NVM_READ_REQUIRES_LOCK BIT_ULL(3)
705         u64 flags;
706
707         /* Used in set switch config AQ command */
708         u16 switch_tag;
709         u16 first_tag;
710         u16 second_tag;
711
712         /* debug mask */
713         u32 debug_mask;
714         char err_str[16];
715 };
716
717 STATIC INLINE bool iavf_is_vf(struct iavf_hw *hw)
718 {
719         return (hw->mac.type == IAVF_MAC_VF ||
720                 hw->mac.type == IAVF_MAC_X722_VF);
721 }
722
723 struct iavf_driver_version {
724         u8 major_version;
725         u8 minor_version;
726         u8 build_version;
727         u8 subbuild_version;
728         u8 driver_string[32];
729 };
730
731 /* RX Descriptors */
732 union iavf_16byte_rx_desc {
733         struct {
734                 __le64 pkt_addr; /* Packet buffer address */
735                 __le64 hdr_addr; /* Header buffer address */
736         } read;
737         struct {
738                 struct {
739                         struct {
740                                 union {
741                                         __le16 mirroring_status;
742                                         __le16 fcoe_ctx_id;
743                                 } mirr_fcoe;
744                                 __le16 l2tag1;
745                         } lo_dword;
746                         union {
747                                 __le32 rss; /* RSS Hash */
748                                 __le32 fd_id; /* Flow director filter id */
749                                 __le32 fcoe_param; /* FCoE DDP Context id */
750                         } hi_dword;
751                 } qword0;
752                 struct {
753                         /* ext status/error/pktype/length */
754                         __le64 status_error_len;
755                 } qword1;
756         } wb;  /* writeback */
757 };
758
759 union iavf_32byte_rx_desc {
760         struct {
761                 __le64  pkt_addr; /* Packet buffer address */
762                 __le64  hdr_addr; /* Header buffer address */
763                         /* bit 0 of hdr_buffer_addr is DD bit */
764                 __le64  rsvd1;
765                 __le64  rsvd2;
766         } read;
767         struct {
768                 struct {
769                         struct {
770                                 union {
771                                         __le16 mirroring_status;
772                                         __le16 fcoe_ctx_id;
773                                 } mirr_fcoe;
774                                 __le16 l2tag1;
775                         } lo_dword;
776                         union {
777                                 __le32 rss; /* RSS Hash */
778                                 __le32 fcoe_param; /* FCoE DDP Context id */
779                                 /* Flow director filter id in case of
780                                  * Programming status desc WB
781                                  */
782                                 __le32 fd_id;
783                         } hi_dword;
784                 } qword0;
785                 struct {
786                         /* status/error/pktype/length */
787                         __le64 status_error_len;
788                 } qword1;
789                 struct {
790                         __le16 ext_status; /* extended status */
791                         __le16 rsvd;
792                         __le16 l2tag2_1;
793                         __le16 l2tag2_2;
794                 } qword2;
795                 struct {
796                         union {
797                                 __le32 flex_bytes_lo;
798                                 __le32 pe_status;
799                         } lo_dword;
800                         union {
801                                 __le32 flex_bytes_hi;
802                                 __le32 fd_id;
803                         } hi_dword;
804                 } qword3;
805         } wb;  /* writeback */
806 };
807
808 #define IAVF_RXD_QW0_MIRROR_STATUS_SHIFT        8
809 #define IAVF_RXD_QW0_MIRROR_STATUS_MASK (0x3FUL << \
810                                          IAVF_RXD_QW0_MIRROR_STATUS_SHIFT)
811 #define IAVF_RXD_QW0_FCOEINDX_SHIFT     0
812 #define IAVF_RXD_QW0_FCOEINDX_MASK      (0xFFFUL << \
813                                          IAVF_RXD_QW0_FCOEINDX_SHIFT)
814
815 enum iavf_rx_desc_status_bits {
816         /* Note: These are predefined bit offsets */
817         IAVF_RX_DESC_STATUS_DD_SHIFT            = 0,
818         IAVF_RX_DESC_STATUS_EOF_SHIFT           = 1,
819         IAVF_RX_DESC_STATUS_L2TAG1P_SHIFT       = 2,
820         IAVF_RX_DESC_STATUS_L3L4P_SHIFT         = 3,
821         IAVF_RX_DESC_STATUS_CRCP_SHIFT          = 4,
822         IAVF_RX_DESC_STATUS_TSYNINDX_SHIFT      = 5, /* 2 BITS */
823         IAVF_RX_DESC_STATUS_TSYNVALID_SHIFT     = 7,
824         IAVF_RX_DESC_STATUS_EXT_UDP_0_SHIFT     = 8,
825
826         IAVF_RX_DESC_STATUS_UMBCAST_SHIFT       = 9, /* 2 BITS */
827         IAVF_RX_DESC_STATUS_FLM_SHIFT           = 11,
828         IAVF_RX_DESC_STATUS_FLTSTAT_SHIFT       = 12, /* 2 BITS */
829         IAVF_RX_DESC_STATUS_LPBK_SHIFT          = 14,
830         IAVF_RX_DESC_STATUS_IPV6EXADD_SHIFT     = 15,
831         IAVF_RX_DESC_STATUS_RESERVED2_SHIFT     = 16, /* 2 BITS */
832         IAVF_RX_DESC_STATUS_INT_UDP_0_SHIFT     = 18,
833         IAVF_RX_DESC_STATUS_LAST /* this entry must be last!!! */
834 };
835
836 #define IAVF_RXD_QW1_STATUS_SHIFT       0
837 #define IAVF_RXD_QW1_STATUS_MASK        ((BIT(IAVF_RX_DESC_STATUS_LAST) - 1) << \
838                                          IAVF_RXD_QW1_STATUS_SHIFT)
839
840 #define IAVF_RXD_QW1_STATUS_TSYNINDX_SHIFT   IAVF_RX_DESC_STATUS_TSYNINDX_SHIFT
841 #define IAVF_RXD_QW1_STATUS_TSYNINDX_MASK       (0x3UL << \
842                                              IAVF_RXD_QW1_STATUS_TSYNINDX_SHIFT)
843
844 #define IAVF_RXD_QW1_STATUS_TSYNVALID_SHIFT  IAVF_RX_DESC_STATUS_TSYNVALID_SHIFT
845 #define IAVF_RXD_QW1_STATUS_TSYNVALID_MASK   BIT_ULL(IAVF_RXD_QW1_STATUS_TSYNVALID_SHIFT)
846
847 #define IAVF_RXD_QW1_STATUS_UMBCAST_SHIFT       IAVF_RX_DESC_STATUS_UMBCAST
848 #define IAVF_RXD_QW1_STATUS_UMBCAST_MASK        (0x3UL << \
849                                          IAVF_RXD_QW1_STATUS_UMBCAST_SHIFT)
850
851 enum iavf_rx_desc_fltstat_values {
852         IAVF_RX_DESC_FLTSTAT_NO_DATA    = 0,
853         IAVF_RX_DESC_FLTSTAT_RSV_FD_ID  = 1, /* 16byte desc? FD_ID : RSV */
854         IAVF_RX_DESC_FLTSTAT_RSV        = 2,
855         IAVF_RX_DESC_FLTSTAT_RSS_HASH   = 3,
856 };
857
858 #define IAVF_RXD_PACKET_TYPE_UNICAST    0
859 #define IAVF_RXD_PACKET_TYPE_MULTICAST  1
860 #define IAVF_RXD_PACKET_TYPE_BROADCAST  2
861 #define IAVF_RXD_PACKET_TYPE_MIRRORED   3
862
863 #define IAVF_RXD_QW1_ERROR_SHIFT        19
864 #define IAVF_RXD_QW1_ERROR_MASK         (0xFFUL << IAVF_RXD_QW1_ERROR_SHIFT)
865
866 enum iavf_rx_desc_error_bits {
867         /* Note: These are predefined bit offsets */
868         IAVF_RX_DESC_ERROR_RXE_SHIFT            = 0,
869         IAVF_RX_DESC_ERROR_RECIPE_SHIFT         = 1,
870         IAVF_RX_DESC_ERROR_HBO_SHIFT            = 2,
871         IAVF_RX_DESC_ERROR_L3L4E_SHIFT          = 3, /* 3 BITS */
872         IAVF_RX_DESC_ERROR_IPE_SHIFT            = 3,
873         IAVF_RX_DESC_ERROR_L4E_SHIFT            = 4,
874         IAVF_RX_DESC_ERROR_EIPE_SHIFT           = 5,
875         IAVF_RX_DESC_ERROR_OVERSIZE_SHIFT       = 6,
876         IAVF_RX_DESC_ERROR_PPRS_SHIFT           = 7
877 };
878
879 enum iavf_rx_desc_error_l3l4e_fcoe_masks {
880         IAVF_RX_DESC_ERROR_L3L4E_NONE           = 0,
881         IAVF_RX_DESC_ERROR_L3L4E_PROT           = 1,
882         IAVF_RX_DESC_ERROR_L3L4E_FC             = 2,
883         IAVF_RX_DESC_ERROR_L3L4E_DMAC_ERR       = 3,
884         IAVF_RX_DESC_ERROR_L3L4E_DMAC_WARN      = 4
885 };
886
887 #define IAVF_RXD_QW1_PTYPE_SHIFT        30
888 #define IAVF_RXD_QW1_PTYPE_MASK         (0xFFULL << IAVF_RXD_QW1_PTYPE_SHIFT)
889
890 /* Packet type non-ip values */
891 enum iavf_rx_l2_ptype {
892         IAVF_RX_PTYPE_L2_RESERVED                       = 0,
893         IAVF_RX_PTYPE_L2_MAC_PAY2                       = 1,
894         IAVF_RX_PTYPE_L2_TIMESYNC_PAY2                  = 2,
895         IAVF_RX_PTYPE_L2_FIP_PAY2                       = 3,
896         IAVF_RX_PTYPE_L2_OUI_PAY2                       = 4,
897         IAVF_RX_PTYPE_L2_MACCNTRL_PAY2                  = 5,
898         IAVF_RX_PTYPE_L2_LLDP_PAY2                      = 6,
899         IAVF_RX_PTYPE_L2_ECP_PAY2                       = 7,
900         IAVF_RX_PTYPE_L2_EVB_PAY2                       = 8,
901         IAVF_RX_PTYPE_L2_QCN_PAY2                       = 9,
902         IAVF_RX_PTYPE_L2_EAPOL_PAY2                     = 10,
903         IAVF_RX_PTYPE_L2_ARP                            = 11,
904         IAVF_RX_PTYPE_L2_FCOE_PAY3                      = 12,
905         IAVF_RX_PTYPE_L2_FCOE_FCDATA_PAY3               = 13,
906         IAVF_RX_PTYPE_L2_FCOE_FCRDY_PAY3                = 14,
907         IAVF_RX_PTYPE_L2_FCOE_FCRSP_PAY3                = 15,
908         IAVF_RX_PTYPE_L2_FCOE_FCOTHER_PA                = 16,
909         IAVF_RX_PTYPE_L2_FCOE_VFT_PAY3                  = 17,
910         IAVF_RX_PTYPE_L2_FCOE_VFT_FCDATA                = 18,
911         IAVF_RX_PTYPE_L2_FCOE_VFT_FCRDY                 = 19,
912         IAVF_RX_PTYPE_L2_FCOE_VFT_FCRSP                 = 20,
913         IAVF_RX_PTYPE_L2_FCOE_VFT_FCOTHER               = 21,
914         IAVF_RX_PTYPE_GRENAT4_MAC_PAY3                  = 58,
915         IAVF_RX_PTYPE_GRENAT4_MACVLAN_IPV6_ICMP_PAY4    = 87,
916         IAVF_RX_PTYPE_GRENAT6_MAC_PAY3                  = 124,
917         IAVF_RX_PTYPE_GRENAT6_MACVLAN_IPV6_ICMP_PAY4    = 153
918 };
919
920 struct iavf_rx_ptype_decoded {
921         u32 ptype:8;
922         u32 known:1;
923         u32 outer_ip:1;
924         u32 outer_ip_ver:1;
925         u32 outer_frag:1;
926         u32 tunnel_type:3;
927         u32 tunnel_end_prot:2;
928         u32 tunnel_end_frag:1;
929         u32 inner_prot:4;
930         u32 payload_layer:3;
931 };
932
933 enum iavf_rx_ptype_outer_ip {
934         IAVF_RX_PTYPE_OUTER_L2  = 0,
935         IAVF_RX_PTYPE_OUTER_IP  = 1
936 };
937
938 enum iavf_rx_ptype_outer_ip_ver {
939         IAVF_RX_PTYPE_OUTER_NONE        = 0,
940         IAVF_RX_PTYPE_OUTER_IPV4        = 0,
941         IAVF_RX_PTYPE_OUTER_IPV6        = 1
942 };
943
944 enum iavf_rx_ptype_outer_fragmented {
945         IAVF_RX_PTYPE_NOT_FRAG  = 0,
946         IAVF_RX_PTYPE_FRAG      = 1
947 };
948
949 enum iavf_rx_ptype_tunnel_type {
950         IAVF_RX_PTYPE_TUNNEL_NONE               = 0,
951         IAVF_RX_PTYPE_TUNNEL_IP_IP              = 1,
952         IAVF_RX_PTYPE_TUNNEL_IP_GRENAT          = 2,
953         IAVF_RX_PTYPE_TUNNEL_IP_GRENAT_MAC      = 3,
954         IAVF_RX_PTYPE_TUNNEL_IP_GRENAT_MAC_VLAN = 4,
955 };
956
957 enum iavf_rx_ptype_tunnel_end_prot {
958         IAVF_RX_PTYPE_TUNNEL_END_NONE   = 0,
959         IAVF_RX_PTYPE_TUNNEL_END_IPV4   = 1,
960         IAVF_RX_PTYPE_TUNNEL_END_IPV6   = 2,
961 };
962
963 enum iavf_rx_ptype_inner_prot {
964         IAVF_RX_PTYPE_INNER_PROT_NONE           = 0,
965         IAVF_RX_PTYPE_INNER_PROT_UDP            = 1,
966         IAVF_RX_PTYPE_INNER_PROT_TCP            = 2,
967         IAVF_RX_PTYPE_INNER_PROT_SCTP           = 3,
968         IAVF_RX_PTYPE_INNER_PROT_ICMP           = 4,
969         IAVF_RX_PTYPE_INNER_PROT_TIMESYNC       = 5
970 };
971
972 enum iavf_rx_ptype_payload_layer {
973         IAVF_RX_PTYPE_PAYLOAD_LAYER_NONE        = 0,
974         IAVF_RX_PTYPE_PAYLOAD_LAYER_PAY2        = 1,
975         IAVF_RX_PTYPE_PAYLOAD_LAYER_PAY3        = 2,
976         IAVF_RX_PTYPE_PAYLOAD_LAYER_PAY4        = 3,
977 };
978
979 #define IAVF_RX_PTYPE_BIT_MASK          0x0FFFFFFF
980 #define IAVF_RX_PTYPE_SHIFT             56
981
982 #define IAVF_RXD_QW1_LENGTH_PBUF_SHIFT  38
983 #define IAVF_RXD_QW1_LENGTH_PBUF_MASK   (0x3FFFULL << \
984                                          IAVF_RXD_QW1_LENGTH_PBUF_SHIFT)
985
986 #define IAVF_RXD_QW1_LENGTH_HBUF_SHIFT  52
987 #define IAVF_RXD_QW1_LENGTH_HBUF_MASK   (0x7FFULL << \
988                                          IAVF_RXD_QW1_LENGTH_HBUF_SHIFT)
989
990 #define IAVF_RXD_QW1_LENGTH_SPH_SHIFT   63
991 #define IAVF_RXD_QW1_LENGTH_SPH_MASK    BIT_ULL(IAVF_RXD_QW1_LENGTH_SPH_SHIFT)
992
993 #define IAVF_RXD_QW1_NEXTP_SHIFT        38
994 #define IAVF_RXD_QW1_NEXTP_MASK         (0x1FFFULL << IAVF_RXD_QW1_NEXTP_SHIFT)
995
996 #define IAVF_RXD_QW2_EXT_STATUS_SHIFT   0
997 #define IAVF_RXD_QW2_EXT_STATUS_MASK    (0xFFFFFUL << \
998                                          IAVF_RXD_QW2_EXT_STATUS_SHIFT)
999
1000 enum iavf_rx_desc_ext_status_bits {
1001         /* Note: These are predefined bit offsets */
1002         IAVF_RX_DESC_EXT_STATUS_L2TAG2P_SHIFT   = 0,
1003         IAVF_RX_DESC_EXT_STATUS_L2TAG3P_SHIFT   = 1,
1004         IAVF_RX_DESC_EXT_STATUS_FLEXBL_SHIFT    = 2, /* 2 BITS */
1005         IAVF_RX_DESC_EXT_STATUS_FLEXBH_SHIFT    = 4, /* 2 BITS */
1006         IAVF_RX_DESC_EXT_STATUS_FDLONGB_SHIFT   = 9,
1007         IAVF_RX_DESC_EXT_STATUS_FCOELONGB_SHIFT = 10,
1008         IAVF_RX_DESC_EXT_STATUS_PELONGB_SHIFT   = 11,
1009 };
1010
1011 #define IAVF_RXD_QW2_L2TAG2_SHIFT       0
1012 #define IAVF_RXD_QW2_L2TAG2_MASK        (0xFFFFUL << IAVF_RXD_QW2_L2TAG2_SHIFT)
1013
1014 #define IAVF_RXD_QW2_L2TAG3_SHIFT       16
1015 #define IAVF_RXD_QW2_L2TAG3_MASK        (0xFFFFUL << IAVF_RXD_QW2_L2TAG3_SHIFT)
1016
1017 enum iavf_rx_desc_pe_status_bits {
1018         /* Note: These are predefined bit offsets */
1019         IAVF_RX_DESC_PE_STATUS_QPID_SHIFT       = 0, /* 18 BITS */
1020         IAVF_RX_DESC_PE_STATUS_L4PORT_SHIFT     = 0, /* 16 BITS */
1021         IAVF_RX_DESC_PE_STATUS_IPINDEX_SHIFT    = 16, /* 8 BITS */
1022         IAVF_RX_DESC_PE_STATUS_QPIDHIT_SHIFT    = 24,
1023         IAVF_RX_DESC_PE_STATUS_APBVTHIT_SHIFT   = 25,
1024         IAVF_RX_DESC_PE_STATUS_PORTV_SHIFT      = 26,
1025         IAVF_RX_DESC_PE_STATUS_URG_SHIFT        = 27,
1026         IAVF_RX_DESC_PE_STATUS_IPFRAG_SHIFT     = 28,
1027         IAVF_RX_DESC_PE_STATUS_IPOPT_SHIFT      = 29
1028 };
1029
1030 #define IAVF_RX_PROG_STATUS_DESC_LENGTH_SHIFT           38
1031 #define IAVF_RX_PROG_STATUS_DESC_LENGTH                 0x2000000
1032
1033 #define IAVF_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT       2
1034 #define IAVF_RX_PROG_STATUS_DESC_QW1_PROGID_MASK        (0x7UL << \
1035                                 IAVF_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT)
1036
1037 #define IAVF_RX_PROG_STATUS_DESC_QW1_STATUS_SHIFT       0
1038 #define IAVF_RX_PROG_STATUS_DESC_QW1_STATUS_MASK        (0x7FFFUL << \
1039                                 IAVF_RX_PROG_STATUS_DESC_QW1_STATUS_SHIFT)
1040
1041 #define IAVF_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT        19
1042 #define IAVF_RX_PROG_STATUS_DESC_QW1_ERROR_MASK         (0x3FUL << \
1043                                 IAVF_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT)
1044
1045 enum iavf_rx_prog_status_desc_status_bits {
1046         /* Note: These are predefined bit offsets */
1047         IAVF_RX_PROG_STATUS_DESC_DD_SHIFT       = 0,
1048         IAVF_RX_PROG_STATUS_DESC_PROG_ID_SHIFT  = 2 /* 3 BITS */
1049 };
1050
1051 enum iavf_rx_prog_status_desc_prog_id_masks {
1052         IAVF_RX_PROG_STATUS_DESC_FD_FILTER_STATUS       = 1,
1053         IAVF_RX_PROG_STATUS_DESC_FCOE_CTXT_PROG_STATUS  = 2,
1054         IAVF_RX_PROG_STATUS_DESC_FCOE_CTXT_INVL_STATUS  = 4,
1055 };
1056
1057 enum iavf_rx_prog_status_desc_error_bits {
1058         /* Note: These are predefined bit offsets */
1059         IAVF_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT      = 0,
1060         IAVF_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT      = 1,
1061         IAVF_RX_PROG_STATUS_DESC_FCOE_TBL_FULL_SHIFT    = 2,
1062         IAVF_RX_PROG_STATUS_DESC_FCOE_CONFLICT_SHIFT    = 3
1063 };
1064
1065 #define IAVF_TWO_BIT_MASK       0x3
1066 #define IAVF_THREE_BIT_MASK     0x7
1067 #define IAVF_FOUR_BIT_MASK      0xF
1068 #define IAVF_EIGHTEEN_BIT_MASK  0x3FFFF
1069
1070 /* TX Descriptor */
1071 struct iavf_tx_desc {
1072         __le64 buffer_addr; /* Address of descriptor's data buf */
1073         __le64 cmd_type_offset_bsz;
1074 };
1075
1076 #define IAVF_TXD_QW1_DTYPE_SHIFT        0
1077 #define IAVF_TXD_QW1_DTYPE_MASK         (0xFUL << IAVF_TXD_QW1_DTYPE_SHIFT)
1078
1079 enum iavf_tx_desc_dtype_value {
1080         IAVF_TX_DESC_DTYPE_DATA         = 0x0,
1081         IAVF_TX_DESC_DTYPE_NOP          = 0x1, /* same as Context desc */
1082         IAVF_TX_DESC_DTYPE_CONTEXT      = 0x1,
1083         IAVF_TX_DESC_DTYPE_FCOE_CTX     = 0x2,
1084         IAVF_TX_DESC_DTYPE_FILTER_PROG  = 0x8,
1085         IAVF_TX_DESC_DTYPE_DDP_CTX      = 0x9,
1086         IAVF_TX_DESC_DTYPE_FLEX_DATA    = 0xB,
1087         IAVF_TX_DESC_DTYPE_FLEX_CTX_1   = 0xC,
1088         IAVF_TX_DESC_DTYPE_FLEX_CTX_2   = 0xD,
1089         IAVF_TX_DESC_DTYPE_DESC_DONE    = 0xF
1090 };
1091
1092 #define IAVF_TXD_QW1_CMD_SHIFT  4
1093 #define IAVF_TXD_QW1_CMD_MASK   (0x3FFUL << IAVF_TXD_QW1_CMD_SHIFT)
1094
1095 enum iavf_tx_desc_cmd_bits {
1096         IAVF_TX_DESC_CMD_EOP                    = 0x0001,
1097         IAVF_TX_DESC_CMD_RS                     = 0x0002,
1098         IAVF_TX_DESC_CMD_ICRC                   = 0x0004,
1099         IAVF_TX_DESC_CMD_IL2TAG1                = 0x0008,
1100         IAVF_TX_DESC_CMD_DUMMY                  = 0x0010,
1101         IAVF_TX_DESC_CMD_IIPT_NONIP             = 0x0000, /* 2 BITS */
1102         IAVF_TX_DESC_CMD_IIPT_IPV6              = 0x0020, /* 2 BITS */
1103         IAVF_TX_DESC_CMD_IIPT_IPV4              = 0x0040, /* 2 BITS */
1104         IAVF_TX_DESC_CMD_IIPT_IPV4_CSUM         = 0x0060, /* 2 BITS */
1105         IAVF_TX_DESC_CMD_FCOET                  = 0x0080,
1106         IAVF_TX_DESC_CMD_L4T_EOFT_UNK           = 0x0000, /* 2 BITS */
1107         IAVF_TX_DESC_CMD_L4T_EOFT_TCP           = 0x0100, /* 2 BITS */
1108         IAVF_TX_DESC_CMD_L4T_EOFT_SCTP          = 0x0200, /* 2 BITS */
1109         IAVF_TX_DESC_CMD_L4T_EOFT_UDP           = 0x0300, /* 2 BITS */
1110         IAVF_TX_DESC_CMD_L4T_EOFT_EOF_N         = 0x0000, /* 2 BITS */
1111         IAVF_TX_DESC_CMD_L4T_EOFT_EOF_T         = 0x0100, /* 2 BITS */
1112         IAVF_TX_DESC_CMD_L4T_EOFT_EOF_NI        = 0x0200, /* 2 BITS */
1113         IAVF_TX_DESC_CMD_L4T_EOFT_EOF_A         = 0x0300, /* 2 BITS */
1114 };
1115
1116 #define IAVF_TXD_QW1_OFFSET_SHIFT       16
1117 #define IAVF_TXD_QW1_OFFSET_MASK        (0x3FFFFULL << \
1118                                          IAVF_TXD_QW1_OFFSET_SHIFT)
1119
1120 enum iavf_tx_desc_length_fields {
1121         /* Note: These are predefined bit offsets */
1122         IAVF_TX_DESC_LENGTH_MACLEN_SHIFT        = 0, /* 7 BITS */
1123         IAVF_TX_DESC_LENGTH_IPLEN_SHIFT         = 7, /* 7 BITS */
1124         IAVF_TX_DESC_LENGTH_L4_FC_LEN_SHIFT     = 14 /* 4 BITS */
1125 };
1126
1127 #define IAVF_TXD_QW1_MACLEN_MASK (0x7FUL << IAVF_TX_DESC_LENGTH_MACLEN_SHIFT)
1128 #define IAVF_TXD_QW1_IPLEN_MASK  (0x7FUL << IAVF_TX_DESC_LENGTH_IPLEN_SHIFT)
1129 #define IAVF_TXD_QW1_L4LEN_MASK  (0xFUL << IAVF_TX_DESC_LENGTH_L4_FC_LEN_SHIFT)
1130 #define IAVF_TXD_QW1_FCLEN_MASK  (0xFUL << IAVF_TX_DESC_LENGTH_L4_FC_LEN_SHIFT)
1131
1132 #define IAVF_TXD_QW1_TX_BUF_SZ_SHIFT    34
1133 #define IAVF_TXD_QW1_TX_BUF_SZ_MASK     (0x3FFFULL << \
1134                                          IAVF_TXD_QW1_TX_BUF_SZ_SHIFT)
1135
1136 #define IAVF_TXD_QW1_L2TAG1_SHIFT       48
1137 #define IAVF_TXD_QW1_L2TAG1_MASK        (0xFFFFULL << IAVF_TXD_QW1_L2TAG1_SHIFT)
1138
1139 /* Context descriptors */
1140 struct iavf_tx_context_desc {
1141         __le32 tunneling_params;
1142         __le16 l2tag2;
1143         __le16 rsvd;
1144         __le64 type_cmd_tso_mss;
1145 };
1146
1147 #define IAVF_TXD_CTX_QW1_DTYPE_SHIFT    0
1148 #define IAVF_TXD_CTX_QW1_DTYPE_MASK     (0xFUL << IAVF_TXD_CTX_QW1_DTYPE_SHIFT)
1149
1150 #define IAVF_TXD_CTX_QW1_CMD_SHIFT      4
1151 #define IAVF_TXD_CTX_QW1_CMD_MASK       (0xFFFFUL << IAVF_TXD_CTX_QW1_CMD_SHIFT)
1152
1153 enum iavf_tx_ctx_desc_cmd_bits {
1154         IAVF_TX_CTX_DESC_TSO            = 0x01,
1155         IAVF_TX_CTX_DESC_TSYN           = 0x02,
1156         IAVF_TX_CTX_DESC_IL2TAG2        = 0x04,
1157         IAVF_TX_CTX_DESC_IL2TAG2_IL2H   = 0x08,
1158         IAVF_TX_CTX_DESC_SWTCH_NOTAG    = 0x00,
1159         IAVF_TX_CTX_DESC_SWTCH_UPLINK   = 0x10,
1160         IAVF_TX_CTX_DESC_SWTCH_LOCAL    = 0x20,
1161         IAVF_TX_CTX_DESC_SWTCH_VSI      = 0x30,
1162         IAVF_TX_CTX_DESC_SWPE           = 0x40
1163 };
1164
1165 #define IAVF_TXD_CTX_QW1_TSO_LEN_SHIFT  30
1166 #define IAVF_TXD_CTX_QW1_TSO_LEN_MASK   (0x3FFFFULL << \
1167                                          IAVF_TXD_CTX_QW1_TSO_LEN_SHIFT)
1168
1169 #define IAVF_TXD_CTX_QW1_MSS_SHIFT      50
1170 #define IAVF_TXD_CTX_QW1_MSS_MASK       (0x3FFFULL << \
1171                                          IAVF_TXD_CTX_QW1_MSS_SHIFT)
1172
1173 #define IAVF_TXD_CTX_QW1_VSI_SHIFT      50
1174 #define IAVF_TXD_CTX_QW1_VSI_MASK       (0x1FFULL << IAVF_TXD_CTX_QW1_VSI_SHIFT)
1175
1176 #define IAVF_TXD_CTX_QW0_EXT_IP_SHIFT   0
1177 #define IAVF_TXD_CTX_QW0_EXT_IP_MASK    (0x3ULL << \
1178                                          IAVF_TXD_CTX_QW0_EXT_IP_SHIFT)
1179
1180 enum iavf_tx_ctx_desc_eipt_offload {
1181         IAVF_TX_CTX_EXT_IP_NONE         = 0x0,
1182         IAVF_TX_CTX_EXT_IP_IPV6         = 0x1,
1183         IAVF_TX_CTX_EXT_IP_IPV4_NO_CSUM = 0x2,
1184         IAVF_TX_CTX_EXT_IP_IPV4         = 0x3
1185 };
1186
1187 #define IAVF_TXD_CTX_QW0_EXT_IPLEN_SHIFT        2
1188 #define IAVF_TXD_CTX_QW0_EXT_IPLEN_MASK (0x3FULL << \
1189                                          IAVF_TXD_CTX_QW0_EXT_IPLEN_SHIFT)
1190
1191 #define IAVF_TXD_CTX_QW0_NATT_SHIFT     9
1192 #define IAVF_TXD_CTX_QW0_NATT_MASK      (0x3ULL << IAVF_TXD_CTX_QW0_NATT_SHIFT)
1193
1194 #define IAVF_TXD_CTX_UDP_TUNNELING      BIT_ULL(IAVF_TXD_CTX_QW0_NATT_SHIFT)
1195 #define IAVF_TXD_CTX_GRE_TUNNELING      (0x2ULL << IAVF_TXD_CTX_QW0_NATT_SHIFT)
1196
1197 #define IAVF_TXD_CTX_QW0_EIP_NOINC_SHIFT        11
1198 #define IAVF_TXD_CTX_QW0_EIP_NOINC_MASK BIT_ULL(IAVF_TXD_CTX_QW0_EIP_NOINC_SHIFT)
1199
1200 #define IAVF_TXD_CTX_EIP_NOINC_IPID_CONST       IAVF_TXD_CTX_QW0_EIP_NOINC_MASK
1201
1202 #define IAVF_TXD_CTX_QW0_NATLEN_SHIFT   12
1203 #define IAVF_TXD_CTX_QW0_NATLEN_MASK    (0X7FULL << \
1204                                          IAVF_TXD_CTX_QW0_NATLEN_SHIFT)
1205
1206 #define IAVF_TXD_CTX_QW0_DECTTL_SHIFT   19
1207 #define IAVF_TXD_CTX_QW0_DECTTL_MASK    (0xFULL << \
1208                                          IAVF_TXD_CTX_QW0_DECTTL_SHIFT)
1209
1210 #define IAVF_TXD_CTX_QW0_L4T_CS_SHIFT   23
1211 #define IAVF_TXD_CTX_QW0_L4T_CS_MASK    BIT_ULL(IAVF_TXD_CTX_QW0_L4T_CS_SHIFT)
1212 struct iavf_nop_desc {
1213         __le64 rsvd;
1214         __le64 dtype_cmd;
1215 };
1216
1217 #define IAVF_TXD_NOP_QW1_DTYPE_SHIFT    0
1218 #define IAVF_TXD_NOP_QW1_DTYPE_MASK     (0xFUL << IAVF_TXD_NOP_QW1_DTYPE_SHIFT)
1219
1220 #define IAVF_TXD_NOP_QW1_CMD_SHIFT      4
1221 #define IAVF_TXD_NOP_QW1_CMD_MASK       (0x7FUL << IAVF_TXD_NOP_QW1_CMD_SHIFT)
1222
1223 enum iavf_tx_nop_desc_cmd_bits {
1224         /* Note: These are predefined bit offsets */
1225         IAVF_TX_NOP_DESC_EOP_SHIFT      = 0,
1226         IAVF_TX_NOP_DESC_RS_SHIFT       = 1,
1227         IAVF_TX_NOP_DESC_RSV_SHIFT      = 2 /* 5 bits */
1228 };
1229
1230 struct iavf_filter_program_desc {
1231         __le32 qindex_flex_ptype_vsi;
1232         __le32 rsvd;
1233         __le32 dtype_cmd_cntindex;
1234         __le32 fd_id;
1235 };
1236 #define IAVF_TXD_FLTR_QW0_QINDEX_SHIFT  0
1237 #define IAVF_TXD_FLTR_QW0_QINDEX_MASK   (0x7FFUL << \
1238                                          IAVF_TXD_FLTR_QW0_QINDEX_SHIFT)
1239 #define IAVF_TXD_FLTR_QW0_FLEXOFF_SHIFT 11
1240 #define IAVF_TXD_FLTR_QW0_FLEXOFF_MASK  (0x7UL << \
1241                                          IAVF_TXD_FLTR_QW0_FLEXOFF_SHIFT)
1242 #define IAVF_TXD_FLTR_QW0_PCTYPE_SHIFT  17
1243 #define IAVF_TXD_FLTR_QW0_PCTYPE_MASK   (0x3FUL << \
1244                                          IAVF_TXD_FLTR_QW0_PCTYPE_SHIFT)
1245
1246 /* Packet Classifier Types for filters */
1247 enum iavf_filter_pctype {
1248         /* Note: Values 0-28 are reserved for future use.
1249          * Value 29, 30, 32 are not supported on XL710 and X710.
1250          */
1251         IAVF_FILTER_PCTYPE_NONF_UNICAST_IPV4_UDP        = 29,
1252         IAVF_FILTER_PCTYPE_NONF_MULTICAST_IPV4_UDP      = 30,
1253         IAVF_FILTER_PCTYPE_NONF_IPV4_UDP                = 31,
1254         IAVF_FILTER_PCTYPE_NONF_IPV4_TCP_SYN_NO_ACK     = 32,
1255         IAVF_FILTER_PCTYPE_NONF_IPV4_TCP                = 33,
1256         IAVF_FILTER_PCTYPE_NONF_IPV4_SCTP               = 34,
1257         IAVF_FILTER_PCTYPE_NONF_IPV4_OTHER              = 35,
1258         IAVF_FILTER_PCTYPE_FRAG_IPV4                    = 36,
1259         /* Note: Values 37-38 are reserved for future use.
1260          * Value 39, 40, 42 are not supported on XL710 and X710.
1261          */
1262         IAVF_FILTER_PCTYPE_NONF_UNICAST_IPV6_UDP        = 39,
1263         IAVF_FILTER_PCTYPE_NONF_MULTICAST_IPV6_UDP      = 40,
1264         IAVF_FILTER_PCTYPE_NONF_IPV6_UDP                = 41,
1265         IAVF_FILTER_PCTYPE_NONF_IPV6_TCP_SYN_NO_ACK     = 42,
1266         IAVF_FILTER_PCTYPE_NONF_IPV6_TCP                = 43,
1267         IAVF_FILTER_PCTYPE_NONF_IPV6_SCTP               = 44,
1268         IAVF_FILTER_PCTYPE_NONF_IPV6_OTHER              = 45,
1269         IAVF_FILTER_PCTYPE_FRAG_IPV6                    = 46,
1270         /* Note: Value 47 is reserved for future use */
1271         IAVF_FILTER_PCTYPE_FCOE_OX                      = 48,
1272         IAVF_FILTER_PCTYPE_FCOE_RX                      = 49,
1273         IAVF_FILTER_PCTYPE_FCOE_OTHER                   = 50,
1274         /* Note: Values 51-62 are reserved for future use */
1275         IAVF_FILTER_PCTYPE_L2_PAYLOAD                   = 63,
1276 };
1277
1278 enum iavf_filter_program_desc_dest {
1279         IAVF_FILTER_PROGRAM_DESC_DEST_DROP_PACKET               = 0x0,
1280         IAVF_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX      = 0x1,
1281         IAVF_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_OTHER       = 0x2,
1282 };
1283
1284 enum iavf_filter_program_desc_fd_status {
1285         IAVF_FILTER_PROGRAM_DESC_FD_STATUS_NONE                 = 0x0,
1286         IAVF_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID                = 0x1,
1287         IAVF_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID_4FLEX_BYTES    = 0x2,
1288         IAVF_FILTER_PROGRAM_DESC_FD_STATUS_8FLEX_BYTES          = 0x3,
1289 };
1290
1291 #define IAVF_TXD_FLTR_QW0_DEST_VSI_SHIFT        23
1292 #define IAVF_TXD_FLTR_QW0_DEST_VSI_MASK (0x1FFUL << \
1293                                          IAVF_TXD_FLTR_QW0_DEST_VSI_SHIFT)
1294
1295 #define IAVF_TXD_FLTR_QW1_DTYPE_SHIFT   0
1296 #define IAVF_TXD_FLTR_QW1_DTYPE_MASK    (0xFUL << IAVF_TXD_FLTR_QW1_DTYPE_SHIFT)
1297
1298 #define IAVF_TXD_FLTR_QW1_CMD_SHIFT     4
1299 #define IAVF_TXD_FLTR_QW1_CMD_MASK      (0xFFFFULL << \
1300                                          IAVF_TXD_FLTR_QW1_CMD_SHIFT)
1301
1302 #define IAVF_TXD_FLTR_QW1_PCMD_SHIFT    (0x0ULL + IAVF_TXD_FLTR_QW1_CMD_SHIFT)
1303 #define IAVF_TXD_FLTR_QW1_PCMD_MASK     (0x7ULL << IAVF_TXD_FLTR_QW1_PCMD_SHIFT)
1304
1305 enum iavf_filter_program_desc_pcmd {
1306         IAVF_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE        = 0x1,
1307         IAVF_FILTER_PROGRAM_DESC_PCMD_REMOVE            = 0x2,
1308 };
1309
1310 #define IAVF_TXD_FLTR_QW1_DEST_SHIFT    (0x3ULL + IAVF_TXD_FLTR_QW1_CMD_SHIFT)
1311 #define IAVF_TXD_FLTR_QW1_DEST_MASK     (0x3ULL << IAVF_TXD_FLTR_QW1_DEST_SHIFT)
1312
1313 #define IAVF_TXD_FLTR_QW1_CNT_ENA_SHIFT (0x7ULL + IAVF_TXD_FLTR_QW1_CMD_SHIFT)
1314 #define IAVF_TXD_FLTR_QW1_CNT_ENA_MASK  BIT_ULL(IAVF_TXD_FLTR_QW1_CNT_ENA_SHIFT)
1315
1316 #define IAVF_TXD_FLTR_QW1_FD_STATUS_SHIFT       (0x9ULL + \
1317                                                  IAVF_TXD_FLTR_QW1_CMD_SHIFT)
1318 #define IAVF_TXD_FLTR_QW1_FD_STATUS_MASK (0x3ULL << \
1319                                           IAVF_TXD_FLTR_QW1_FD_STATUS_SHIFT)
1320
1321 #define IAVF_TXD_FLTR_QW1_ATR_SHIFT     (0xEULL + \
1322                                          IAVF_TXD_FLTR_QW1_CMD_SHIFT)
1323 #define IAVF_TXD_FLTR_QW1_ATR_MASK      BIT_ULL(IAVF_TXD_FLTR_QW1_ATR_SHIFT)
1324
1325 #define IAVF_TXD_FLTR_QW1_CNTINDEX_SHIFT 20
1326 #define IAVF_TXD_FLTR_QW1_CNTINDEX_MASK (0x1FFUL << \
1327                                          IAVF_TXD_FLTR_QW1_CNTINDEX_SHIFT)
1328
1329 enum iavf_filter_type {
1330         IAVF_FLOW_DIRECTOR_FLTR = 0,
1331         IAVF_PE_QUAD_HASH_FLTR = 1,
1332         IAVF_ETHERTYPE_FLTR,
1333         IAVF_FCOE_CTX_FLTR,
1334         IAVF_MAC_VLAN_FLTR,
1335         IAVF_HASH_FLTR
1336 };
1337
1338 struct iavf_vsi_context {
1339         u16 seid;
1340         u16 uplink_seid;
1341         u16 vsi_number;
1342         u16 vsis_allocated;
1343         u16 vsis_unallocated;
1344         u16 flags;
1345         u8 pf_num;
1346         u8 vf_num;
1347         u8 connection_type;
1348         struct iavf_aqc_vsi_properties_data info;
1349 };
1350
1351 struct iavf_veb_context {
1352         u16 seid;
1353         u16 uplink_seid;
1354         u16 veb_number;
1355         u16 vebs_allocated;
1356         u16 vebs_unallocated;
1357         u16 flags;
1358         struct iavf_aqc_get_veb_parameters_completion info;
1359 };
1360
1361 /* Statistics collected by each port, VSI, VEB, and S-channel */
1362 struct iavf_eth_stats {
1363         u64 rx_bytes;                   /* gorc */
1364         u64 rx_unicast;                 /* uprc */
1365         u64 rx_multicast;               /* mprc */
1366         u64 rx_broadcast;               /* bprc */
1367         u64 rx_discards;                /* rdpc */
1368         u64 rx_unknown_protocol;        /* rupp */
1369         u64 tx_bytes;                   /* gotc */
1370         u64 tx_unicast;                 /* uptc */
1371         u64 tx_multicast;               /* mptc */
1372         u64 tx_broadcast;               /* bptc */
1373         u64 tx_discards;                /* tdpc */
1374         u64 tx_errors;                  /* tepc */
1375 };
1376
1377 /* Statistics collected per VEB per TC */
1378 struct iavf_veb_tc_stats {
1379         u64 tc_rx_packets[IAVF_MAX_TRAFFIC_CLASS];
1380         u64 tc_rx_bytes[IAVF_MAX_TRAFFIC_CLASS];
1381         u64 tc_tx_packets[IAVF_MAX_TRAFFIC_CLASS];
1382         u64 tc_tx_bytes[IAVF_MAX_TRAFFIC_CLASS];
1383 };
1384
1385 /* Statistics collected per function for FCoE */
1386 struct iavf_fcoe_stats {
1387         u64 rx_fcoe_packets;            /* fcoeprc */
1388         u64 rx_fcoe_dwords;             /* focedwrc */
1389         u64 rx_fcoe_dropped;            /* fcoerpdc */
1390         u64 tx_fcoe_packets;            /* fcoeptc */
1391         u64 tx_fcoe_dwords;             /* focedwtc */
1392         u64 fcoe_bad_fccrc;             /* fcoecrc */
1393         u64 fcoe_last_error;            /* fcoelast */
1394         u64 fcoe_ddp_count;             /* fcoeddpc */
1395 };
1396
1397 /* offset to per function FCoE statistics block */
1398 #define IAVF_FCOE_VF_STAT_OFFSET        0
1399 #define IAVF_FCOE_PF_STAT_OFFSET        128
1400 #define IAVF_FCOE_STAT_MAX              (IAVF_FCOE_PF_STAT_OFFSET + IAVF_MAX_PF)
1401
1402 /* Statistics collected by the MAC */
1403 struct iavf_hw_port_stats {
1404         /* eth stats collected by the port */
1405         struct iavf_eth_stats eth;
1406
1407         /* additional port specific stats */
1408         u64 tx_dropped_link_down;       /* tdold */
1409         u64 crc_errors;                 /* crcerrs */
1410         u64 illegal_bytes;              /* illerrc */
1411         u64 error_bytes;                /* errbc */
1412         u64 mac_local_faults;           /* mlfc */
1413         u64 mac_remote_faults;          /* mrfc */
1414         u64 rx_length_errors;           /* rlec */
1415         u64 link_xon_rx;                /* lxonrxc */
1416         u64 link_xoff_rx;               /* lxoffrxc */
1417         u64 priority_xon_rx[8];         /* pxonrxc[8] */
1418         u64 priority_xoff_rx[8];        /* pxoffrxc[8] */
1419         u64 link_xon_tx;                /* lxontxc */
1420         u64 link_xoff_tx;               /* lxofftxc */
1421         u64 priority_xon_tx[8];         /* pxontxc[8] */
1422         u64 priority_xoff_tx[8];        /* pxofftxc[8] */
1423         u64 priority_xon_2_xoff[8];     /* pxon2offc[8] */
1424         u64 rx_size_64;                 /* prc64 */
1425         u64 rx_size_127;                /* prc127 */
1426         u64 rx_size_255;                /* prc255 */
1427         u64 rx_size_511;                /* prc511 */
1428         u64 rx_size_1023;               /* prc1023 */
1429         u64 rx_size_1522;               /* prc1522 */
1430         u64 rx_size_big;                /* prc9522 */
1431         u64 rx_undersize;               /* ruc */
1432         u64 rx_fragments;               /* rfc */
1433         u64 rx_oversize;                /* roc */
1434         u64 rx_jabber;                  /* rjc */
1435         u64 tx_size_64;                 /* ptc64 */
1436         u64 tx_size_127;                /* ptc127 */
1437         u64 tx_size_255;                /* ptc255 */
1438         u64 tx_size_511;                /* ptc511 */
1439         u64 tx_size_1023;               /* ptc1023 */
1440         u64 tx_size_1522;               /* ptc1522 */
1441         u64 tx_size_big;                /* ptc9522 */
1442         u64 mac_short_packet_dropped;   /* mspdc */
1443         u64 checksum_error;             /* xec */
1444         /* flow director stats */
1445         u64 fd_atr_match;
1446         u64 fd_sb_match;
1447         u64 fd_atr_tunnel_match;
1448         u32 fd_atr_status;
1449         u32 fd_sb_status;
1450         /* EEE LPI */
1451         u32 tx_lpi_status;
1452         u32 rx_lpi_status;
1453         u64 tx_lpi_count;               /* etlpic */
1454         u64 rx_lpi_count;               /* erlpic */
1455 };
1456
1457 /* Checksum and Shadow RAM pointers */
1458 #define IAVF_SR_NVM_CONTROL_WORD                0x00
1459 #define IAVF_SR_PCIE_ANALOG_CONFIG_PTR          0x03
1460 #define IAVF_SR_PHY_ANALOG_CONFIG_PTR           0x04
1461 #define IAVF_SR_OPTION_ROM_PTR                  0x05
1462 #define IAVF_SR_RO_PCIR_REGS_AUTO_LOAD_PTR      0x06
1463 #define IAVF_SR_AUTO_GENERATED_POINTERS_PTR     0x07
1464 #define IAVF_SR_PCIR_REGS_AUTO_LOAD_PTR         0x08
1465 #define IAVF_SR_EMP_GLOBAL_MODULE_PTR           0x09
1466 #define IAVF_SR_RO_PCIE_LCB_PTR                 0x0A
1467 #define IAVF_SR_EMP_IMAGE_PTR                   0x0B
1468 #define IAVF_SR_PE_IMAGE_PTR                    0x0C
1469 #define IAVF_SR_CSR_PROTECTED_LIST_PTR          0x0D
1470 #define IAVF_SR_MNG_CONFIG_PTR                  0x0E
1471 #define IAVF_EMP_MODULE_PTR                     0x0F
1472 #define IAVF_SR_EMP_MODULE_PTR                  0x48
1473 #define IAVF_SR_PBA_FLAGS                       0x15
1474 #define IAVF_SR_PBA_BLOCK_PTR                   0x16
1475 #define IAVF_SR_BOOT_CONFIG_PTR                 0x17
1476 #define IAVF_NVM_OEM_VER_OFF                    0x83
1477 #define IAVF_SR_NVM_DEV_STARTER_VERSION         0x18
1478 #define IAVF_SR_NVM_WAKE_ON_LAN                 0x19
1479 #define IAVF_SR_ALTERNATE_SAN_MAC_ADDRESS_PTR   0x27
1480 #define IAVF_SR_PERMANENT_SAN_MAC_ADDRESS_PTR   0x28
1481 #define IAVF_SR_NVM_MAP_VERSION                 0x29
1482 #define IAVF_SR_NVM_IMAGE_VERSION               0x2A
1483 #define IAVF_SR_NVM_STRUCTURE_VERSION           0x2B
1484 #define IAVF_SR_NVM_EETRACK_LO                  0x2D
1485 #define IAVF_SR_NVM_EETRACK_HI                  0x2E
1486 #define IAVF_SR_VPD_PTR                         0x2F
1487 #define IAVF_SR_PXE_SETUP_PTR                   0x30
1488 #define IAVF_SR_PXE_CONFIG_CUST_OPTIONS_PTR     0x31
1489 #define IAVF_SR_NVM_ORIGINAL_EETRACK_LO         0x34
1490 #define IAVF_SR_NVM_ORIGINAL_EETRACK_HI         0x35
1491 #define IAVF_SR_SW_ETHERNET_MAC_ADDRESS_PTR     0x37
1492 #define IAVF_SR_POR_REGS_AUTO_LOAD_PTR          0x38
1493 #define IAVF_SR_EMPR_REGS_AUTO_LOAD_PTR         0x3A
1494 #define IAVF_SR_GLOBR_REGS_AUTO_LOAD_PTR        0x3B
1495 #define IAVF_SR_CORER_REGS_AUTO_LOAD_PTR        0x3C
1496 #define IAVF_SR_PHY_ACTIVITY_LIST_PTR           0x3D
1497 #define IAVF_SR_PCIE_ALT_AUTO_LOAD_PTR          0x3E
1498 #define IAVF_SR_SW_CHECKSUM_WORD                0x3F
1499 #define IAVF_SR_1ST_FREE_PROVISION_AREA_PTR     0x40
1500 #define IAVF_SR_4TH_FREE_PROVISION_AREA_PTR     0x42
1501 #define IAVF_SR_3RD_FREE_PROVISION_AREA_PTR     0x44
1502 #define IAVF_SR_2ND_FREE_PROVISION_AREA_PTR     0x46
1503 #define IAVF_SR_EMP_SR_SETTINGS_PTR             0x48
1504 #define IAVF_SR_FEATURE_CONFIGURATION_PTR       0x49
1505 #define IAVF_SR_CONFIGURATION_METADATA_PTR      0x4D
1506 #define IAVF_SR_IMMEDIATE_VALUES_PTR            0x4E
1507
1508 /* Auxiliary field, mask and shift definition for Shadow RAM and NVM Flash */
1509 #define IAVF_SR_VPD_MODULE_MAX_SIZE             1024
1510 #define IAVF_SR_PCIE_ALT_MODULE_MAX_SIZE        1024
1511 #define IAVF_SR_CONTROL_WORD_1_SHIFT            0x06
1512 #define IAVF_SR_CONTROL_WORD_1_MASK     (0x03 << IAVF_SR_CONTROL_WORD_1_SHIFT)
1513 #define IAVF_SR_CONTROL_WORD_1_NVM_BANK_VALID   BIT(5)
1514 #define IAVF_SR_NVM_MAP_STRUCTURE_TYPE          BIT(12)
1515 #define IAVF_PTR_TYPE                           BIT(15)
1516
1517 /* Shadow RAM related */
1518 #define IAVF_SR_SECTOR_SIZE_IN_WORDS    0x800
1519 #define IAVF_SR_BUF_ALIGNMENT           4096
1520 #define IAVF_SR_WORDS_IN_1KB            512
1521 /* Checksum should be calculated such that after adding all the words,
1522  * including the checksum word itself, the sum should be 0xBABA.
1523  */
1524 #define IAVF_SR_SW_CHECKSUM_BASE        0xBABA
1525
1526 #define IAVF_SRRD_SRCTL_ATTEMPTS        100000
1527
1528 /* FCoE Tx context descriptor - Use the iavf_tx_context_desc struct */
1529
1530 enum i40E_fcoe_tx_ctx_desc_cmd_bits {
1531         IAVF_FCOE_TX_CTX_DESC_OPCODE_SINGLE_SEND        = 0x00, /* 4 BITS */
1532         IAVF_FCOE_TX_CTX_DESC_OPCODE_TSO_FC_CLASS2      = 0x01, /* 4 BITS */
1533         IAVF_FCOE_TX_CTX_DESC_OPCODE_TSO_FC_CLASS3      = 0x05, /* 4 BITS */
1534         IAVF_FCOE_TX_CTX_DESC_OPCODE_ETSO_FC_CLASS2     = 0x02, /* 4 BITS */
1535         IAVF_FCOE_TX_CTX_DESC_OPCODE_ETSO_FC_CLASS3     = 0x06, /* 4 BITS */
1536         IAVF_FCOE_TX_CTX_DESC_OPCODE_DWO_FC_CLASS2      = 0x03, /* 4 BITS */
1537         IAVF_FCOE_TX_CTX_DESC_OPCODE_DWO_FC_CLASS3      = 0x07, /* 4 BITS */
1538         IAVF_FCOE_TX_CTX_DESC_OPCODE_DDP_CTX_INVL       = 0x08, /* 4 BITS */
1539         IAVF_FCOE_TX_CTX_DESC_OPCODE_DWO_CTX_INVL       = 0x09, /* 4 BITS */
1540         IAVF_FCOE_TX_CTX_DESC_RELOFF                    = 0x10,
1541         IAVF_FCOE_TX_CTX_DESC_CLRSEQ                    = 0x20,
1542         IAVF_FCOE_TX_CTX_DESC_DIFENA                    = 0x40,
1543         IAVF_FCOE_TX_CTX_DESC_IL2TAG2                   = 0x80
1544 };
1545
1546 /* FCoE DIF/DIX Context descriptor */
1547 struct iavf_fcoe_difdix_context_desc {
1548         __le64 flags_buff0_buff1_ref;
1549         __le64 difapp_msk_bias;
1550 };
1551
1552 #define IAVF_FCOE_DIFDIX_CTX_QW0_FLAGS_SHIFT    0
1553 #define IAVF_FCOE_DIFDIX_CTX_QW0_FLAGS_MASK     (0xFFFULL << \
1554                                         IAVF_FCOE_DIFDIX_CTX_QW0_FLAGS_SHIFT)
1555
1556 enum iavf_fcoe_difdix_ctx_desc_flags_bits {
1557         /* 2 BITS */
1558         IAVF_FCOE_DIFDIX_CTX_DESC_RSVD                          = 0x0000,
1559         /* 1 BIT  */
1560         IAVF_FCOE_DIFDIX_CTX_DESC_APPTYPE_TAGCHK                = 0x0000,
1561         /* 1 BIT  */
1562         IAVF_FCOE_DIFDIX_CTX_DESC_APPTYPE_TAGNOTCHK             = 0x0004,
1563         /* 2 BITS */
1564         IAVF_FCOE_DIFDIX_CTX_DESC_GTYPE_OPAQUE                  = 0x0000,
1565         /* 2 BITS */
1566         IAVF_FCOE_DIFDIX_CTX_DESC_GTYPE_CHKINTEGRITY            = 0x0008,
1567         /* 2 BITS */
1568         IAVF_FCOE_DIFDIX_CTX_DESC_GTYPE_CHKINTEGRITY_APPTAG     = 0x0010,
1569         /* 2 BITS */
1570         IAVF_FCOE_DIFDIX_CTX_DESC_GTYPE_CHKINTEGRITY_APPREFTAG  = 0x0018,
1571         /* 2 BITS */
1572         IAVF_FCOE_DIFDIX_CTX_DESC_REFTYPE_CNST                  = 0x0000,
1573         /* 2 BITS */
1574         IAVF_FCOE_DIFDIX_CTX_DESC_REFTYPE_INC1BLK               = 0x0020,
1575         /* 2 BITS */
1576         IAVF_FCOE_DIFDIX_CTX_DESC_REFTYPE_APPTAG                = 0x0040,
1577         /* 2 BITS */
1578         IAVF_FCOE_DIFDIX_CTX_DESC_REFTYPE_RSVD                  = 0x0060,
1579         /* 1 BIT  */
1580         IAVF_FCOE_DIFDIX_CTX_DESC_DIXMODE_XSUM                  = 0x0000,
1581         /* 1 BIT  */
1582         IAVF_FCOE_DIFDIX_CTX_DESC_DIXMODE_CRC                   = 0x0080,
1583         /* 2 BITS */
1584         IAVF_FCOE_DIFDIX_CTX_DESC_DIFHOST_UNTAG                 = 0x0000,
1585         /* 2 BITS */
1586         IAVF_FCOE_DIFDIX_CTX_DESC_DIFHOST_BUF                   = 0x0100,
1587         /* 2 BITS */
1588         IAVF_FCOE_DIFDIX_CTX_DESC_DIFHOST_RSVD                  = 0x0200,
1589         /* 2 BITS */
1590         IAVF_FCOE_DIFDIX_CTX_DESC_DIFHOST_EMBDTAGS              = 0x0300,
1591         /* 1 BIT  */
1592         IAVF_FCOE_DIFDIX_CTX_DESC_DIFLAN_UNTAG                  = 0x0000,
1593         /* 1 BIT  */
1594         IAVF_FCOE_DIFDIX_CTX_DESC_DIFLAN_TAG                    = 0x0400,
1595         /* 1 BIT */
1596         IAVF_FCOE_DIFDIX_CTX_DESC_DIFBLK_512B                   = 0x0000,
1597         /* 1 BIT */
1598         IAVF_FCOE_DIFDIX_CTX_DESC_DIFBLK_4K                     = 0x0800
1599 };
1600
1601 #define IAVF_FCOE_DIFDIX_CTX_QW0_BUFF0_SHIFT    12
1602 #define IAVF_FCOE_DIFDIX_CTX_QW0_BUFF0_MASK     (0x3FFULL << \
1603                                         IAVF_FCOE_DIFDIX_CTX_QW0_BUFF0_SHIFT)
1604
1605 #define IAVF_FCOE_DIFDIX_CTX_QW0_BUFF1_SHIFT    22
1606 #define IAVF_FCOE_DIFDIX_CTX_QW0_BUFF1_MASK     (0x3FFULL << \
1607                                         IAVF_FCOE_DIFDIX_CTX_QW0_BUFF1_SHIFT)
1608
1609 #define IAVF_FCOE_DIFDIX_CTX_QW0_REF_SHIFT      32
1610 #define IAVF_FCOE_DIFDIX_CTX_QW0_REF_MASK       (0xFFFFFFFFULL << \
1611                                         IAVF_FCOE_DIFDIX_CTX_QW0_REF_SHIFT)
1612
1613 #define IAVF_FCOE_DIFDIX_CTX_QW1_APP_SHIFT      0
1614 #define IAVF_FCOE_DIFDIX_CTX_QW1_APP_MASK       (0xFFFFULL << \
1615                                         IAVF_FCOE_DIFDIX_CTX_QW1_APP_SHIFT)
1616
1617 #define IAVF_FCOE_DIFDIX_CTX_QW1_APP_MSK_SHIFT  16
1618 #define IAVF_FCOE_DIFDIX_CTX_QW1_APP_MSK_MASK   (0xFFFFULL << \
1619                                         IAVF_FCOE_DIFDIX_CTX_QW1_APP_MSK_SHIFT)
1620
1621 #define IAVF_FCOE_DIFDIX_CTX_QW1_REF_BIAS_SHIFT 32
1622 #define IAVF_FCOE_DIFDIX_CTX_QW0_REF_BIAS_MASK  (0xFFFFFFFFULL << \
1623                                         IAVF_FCOE_DIFDIX_CTX_QW1_REF_BIAS_SHIFT)
1624
1625 /* FCoE DIF/DIX Buffers descriptor */
1626 struct iavf_fcoe_difdix_buffers_desc {
1627         __le64 buff_addr0;
1628         __le64 buff_addr1;
1629 };
1630
1631 /* FCoE DDP Context descriptor */
1632 struct iavf_fcoe_ddp_context_desc {
1633         __le64 rsvd;
1634         __le64 type_cmd_foff_lsize;
1635 };
1636
1637 #define IAVF_FCOE_DDP_CTX_QW1_DTYPE_SHIFT       0
1638 #define IAVF_FCOE_DDP_CTX_QW1_DTYPE_MASK        (0xFULL << \
1639                                         IAVF_FCOE_DDP_CTX_QW1_DTYPE_SHIFT)
1640
1641 #define IAVF_FCOE_DDP_CTX_QW1_CMD_SHIFT 4
1642 #define IAVF_FCOE_DDP_CTX_QW1_CMD_MASK  (0xFULL << \
1643                                          IAVF_FCOE_DDP_CTX_QW1_CMD_SHIFT)
1644
1645 enum iavf_fcoe_ddp_ctx_desc_cmd_bits {
1646         IAVF_FCOE_DDP_CTX_DESC_BSIZE_512B       = 0x00, /* 2 BITS */
1647         IAVF_FCOE_DDP_CTX_DESC_BSIZE_4K         = 0x01, /* 2 BITS */
1648         IAVF_FCOE_DDP_CTX_DESC_BSIZE_8K         = 0x02, /* 2 BITS */
1649         IAVF_FCOE_DDP_CTX_DESC_BSIZE_16K        = 0x03, /* 2 BITS */
1650         IAVF_FCOE_DDP_CTX_DESC_DIFENA           = 0x04, /* 1 BIT  */
1651         IAVF_FCOE_DDP_CTX_DESC_LASTSEQH         = 0x08, /* 1 BIT  */
1652 };
1653
1654 #define IAVF_FCOE_DDP_CTX_QW1_FOFF_SHIFT        16
1655 #define IAVF_FCOE_DDP_CTX_QW1_FOFF_MASK (0x3FFFULL << \
1656                                          IAVF_FCOE_DDP_CTX_QW1_FOFF_SHIFT)
1657
1658 #define IAVF_FCOE_DDP_CTX_QW1_LSIZE_SHIFT       32
1659 #define IAVF_FCOE_DDP_CTX_QW1_LSIZE_MASK        (0x3FFFULL << \
1660                                         IAVF_FCOE_DDP_CTX_QW1_LSIZE_SHIFT)
1661
1662 /* FCoE DDP/DWO Queue Context descriptor */
1663 struct iavf_fcoe_queue_context_desc {
1664         __le64 dmaindx_fbase;           /* 0:11 DMAINDX, 12:63 FBASE */
1665         __le64 flen_tph;                /* 0:12 FLEN, 13:15 TPH */
1666 };
1667
1668 #define IAVF_FCOE_QUEUE_CTX_QW0_DMAINDX_SHIFT   0
1669 #define IAVF_FCOE_QUEUE_CTX_QW0_DMAINDX_MASK    (0xFFFULL << \
1670                                         IAVF_FCOE_QUEUE_CTX_QW0_DMAINDX_SHIFT)
1671
1672 #define IAVF_FCOE_QUEUE_CTX_QW0_FBASE_SHIFT     12
1673 #define IAVF_FCOE_QUEUE_CTX_QW0_FBASE_MASK      (0xFFFFFFFFFFFFFULL << \
1674                                         IAVF_FCOE_QUEUE_CTX_QW0_FBASE_SHIFT)
1675
1676 #define IAVF_FCOE_QUEUE_CTX_QW1_FLEN_SHIFT      0
1677 #define IAVF_FCOE_QUEUE_CTX_QW1_FLEN_MASK       (0x1FFFULL << \
1678                                         IAVF_FCOE_QUEUE_CTX_QW1_FLEN_SHIFT)
1679
1680 #define IAVF_FCOE_QUEUE_CTX_QW1_TPH_SHIFT       13
1681 #define IAVF_FCOE_QUEUE_CTX_QW1_TPH_MASK        (0x7ULL << \
1682                                         IAVF_FCOE_QUEUE_CTX_QW1_FLEN_SHIFT)
1683
1684 enum iavf_fcoe_queue_ctx_desc_tph_bits {
1685         IAVF_FCOE_QUEUE_CTX_DESC_TPHRDESC       = 0x1,
1686         IAVF_FCOE_QUEUE_CTX_DESC_TPHDATA        = 0x2
1687 };
1688
1689 #define IAVF_FCOE_QUEUE_CTX_QW1_RECIPE_SHIFT    30
1690 #define IAVF_FCOE_QUEUE_CTX_QW1_RECIPE_MASK     (0x3ULL << \
1691                                         IAVF_FCOE_QUEUE_CTX_QW1_RECIPE_SHIFT)
1692
1693 /* FCoE DDP/DWO Filter Context descriptor */
1694 struct iavf_fcoe_filter_context_desc {
1695         __le32 param;
1696         __le16 seqn;
1697
1698         /* 48:51(0:3) RSVD, 52:63(4:15) DMAINDX */
1699         __le16 rsvd_dmaindx;
1700
1701         /* 0:7 FLAGS, 8:52 RSVD, 53:63 LANQ */
1702         __le64 flags_rsvd_lanq;
1703 };
1704
1705 #define IAVF_FCOE_FILTER_CTX_QW0_DMAINDX_SHIFT  4
1706 #define IAVF_FCOE_FILTER_CTX_QW0_DMAINDX_MASK   (0xFFF << \
1707                                         IAVF_FCOE_FILTER_CTX_QW0_DMAINDX_SHIFT)
1708
1709 enum iavf_fcoe_filter_ctx_desc_flags_bits {
1710         IAVF_FCOE_FILTER_CTX_DESC_CTYP_DDP      = 0x00,
1711         IAVF_FCOE_FILTER_CTX_DESC_CTYP_DWO      = 0x01,
1712         IAVF_FCOE_FILTER_CTX_DESC_ENODE_INIT    = 0x00,
1713         IAVF_FCOE_FILTER_CTX_DESC_ENODE_RSP     = 0x02,
1714         IAVF_FCOE_FILTER_CTX_DESC_FC_CLASS2     = 0x00,
1715         IAVF_FCOE_FILTER_CTX_DESC_FC_CLASS3     = 0x04
1716 };
1717
1718 #define IAVF_FCOE_FILTER_CTX_QW1_FLAGS_SHIFT    0
1719 #define IAVF_FCOE_FILTER_CTX_QW1_FLAGS_MASK     (0xFFULL << \
1720                                         IAVF_FCOE_FILTER_CTX_QW1_FLAGS_SHIFT)
1721
1722 #define IAVF_FCOE_FILTER_CTX_QW1_PCTYPE_SHIFT     8
1723 #define IAVF_FCOE_FILTER_CTX_QW1_PCTYPE_MASK      (0x3FULL << \
1724                         IAVF_FCOE_FILTER_CTX_QW1_PCTYPE_SHIFT)
1725
1726 #define IAVF_FCOE_FILTER_CTX_QW1_LANQINDX_SHIFT     53
1727 #define IAVF_FCOE_FILTER_CTX_QW1_LANQINDX_MASK      (0x7FFULL << \
1728                         IAVF_FCOE_FILTER_CTX_QW1_LANQINDX_SHIFT)
1729
1730 enum iavf_switch_element_types {
1731         IAVF_SWITCH_ELEMENT_TYPE_MAC    = 1,
1732         IAVF_SWITCH_ELEMENT_TYPE_PF     = 2,
1733         IAVF_SWITCH_ELEMENT_TYPE_VF     = 3,
1734         IAVF_SWITCH_ELEMENT_TYPE_EMP    = 4,
1735         IAVF_SWITCH_ELEMENT_TYPE_BMC    = 6,
1736         IAVF_SWITCH_ELEMENT_TYPE_PE     = 16,
1737         IAVF_SWITCH_ELEMENT_TYPE_VEB    = 17,
1738         IAVF_SWITCH_ELEMENT_TYPE_PA     = 18,
1739         IAVF_SWITCH_ELEMENT_TYPE_VSI    = 19,
1740 };
1741
1742 /* Supported EtherType filters */
1743 enum iavf_ether_type_index {
1744         IAVF_ETHER_TYPE_1588            = 0,
1745         IAVF_ETHER_TYPE_FIP             = 1,
1746         IAVF_ETHER_TYPE_OUI_EXTENDED    = 2,
1747         IAVF_ETHER_TYPE_MAC_CONTROL     = 3,
1748         IAVF_ETHER_TYPE_LLDP            = 4,
1749         IAVF_ETHER_TYPE_EVB_PROTOCOL1   = 5,
1750         IAVF_ETHER_TYPE_EVB_PROTOCOL2   = 6,
1751         IAVF_ETHER_TYPE_QCN_CNM         = 7,
1752         IAVF_ETHER_TYPE_8021X           = 8,
1753         IAVF_ETHER_TYPE_ARP             = 9,
1754         IAVF_ETHER_TYPE_RSV1            = 10,
1755         IAVF_ETHER_TYPE_RSV2            = 11,
1756 };
1757
1758 /* Filter context base size is 1K */
1759 #define IAVF_HASH_FILTER_BASE_SIZE      1024
1760 /* Supported Hash filter values */
1761 enum iavf_hash_filter_size {
1762         IAVF_HASH_FILTER_SIZE_1K        = 0,
1763         IAVF_HASH_FILTER_SIZE_2K        = 1,
1764         IAVF_HASH_FILTER_SIZE_4K        = 2,
1765         IAVF_HASH_FILTER_SIZE_8K        = 3,
1766         IAVF_HASH_FILTER_SIZE_16K       = 4,
1767         IAVF_HASH_FILTER_SIZE_32K       = 5,
1768         IAVF_HASH_FILTER_SIZE_64K       = 6,
1769         IAVF_HASH_FILTER_SIZE_128K      = 7,
1770         IAVF_HASH_FILTER_SIZE_256K      = 8,
1771         IAVF_HASH_FILTER_SIZE_512K      = 9,
1772         IAVF_HASH_FILTER_SIZE_1M        = 10,
1773 };
1774
1775 /* DMA context base size is 0.5K */
1776 #define IAVF_DMA_CNTX_BASE_SIZE         512
1777 /* Supported DMA context values */
1778 enum iavf_dma_cntx_size {
1779         IAVF_DMA_CNTX_SIZE_512          = 0,
1780         IAVF_DMA_CNTX_SIZE_1K           = 1,
1781         IAVF_DMA_CNTX_SIZE_2K           = 2,
1782         IAVF_DMA_CNTX_SIZE_4K           = 3,
1783         IAVF_DMA_CNTX_SIZE_8K           = 4,
1784         IAVF_DMA_CNTX_SIZE_16K          = 5,
1785         IAVF_DMA_CNTX_SIZE_32K          = 6,
1786         IAVF_DMA_CNTX_SIZE_64K          = 7,
1787         IAVF_DMA_CNTX_SIZE_128K         = 8,
1788         IAVF_DMA_CNTX_SIZE_256K         = 9,
1789 };
1790
1791 /* Supported Hash look up table (LUT) sizes */
1792 enum iavf_hash_lut_size {
1793         IAVF_HASH_LUT_SIZE_128          = 0,
1794         IAVF_HASH_LUT_SIZE_512          = 1,
1795 };
1796
1797 /* Structure to hold a per PF filter control settings */
1798 struct iavf_filter_control_settings {
1799         /* number of PE Quad Hash filter buckets */
1800         enum iavf_hash_filter_size pe_filt_num;
1801         /* number of PE Quad Hash contexts */
1802         enum iavf_dma_cntx_size pe_cntx_num;
1803         /* number of FCoE filter buckets */
1804         enum iavf_hash_filter_size fcoe_filt_num;
1805         /* number of FCoE DDP contexts */
1806         enum iavf_dma_cntx_size fcoe_cntx_num;
1807         /* size of the Hash LUT */
1808         enum iavf_hash_lut_size hash_lut_size;
1809         /* enable FDIR filters for PF and its VFs */
1810         bool enable_fdir;
1811         /* enable Ethertype filters for PF and its VFs */
1812         bool enable_ethtype;
1813         /* enable MAC/VLAN filters for PF and its VFs */
1814         bool enable_macvlan;
1815 };
1816
1817 /* Structure to hold device level control filter counts */
1818 struct iavf_control_filter_stats {
1819         u16 mac_etype_used;   /* Used perfect match MAC/EtherType filters */
1820         u16 etype_used;       /* Used perfect EtherType filters */
1821         u16 mac_etype_free;   /* Un-used perfect match MAC/EtherType filters */
1822         u16 etype_free;       /* Un-used perfect EtherType filters */
1823 };
1824
1825 enum iavf_reset_type {
1826         IAVF_RESET_POR          = 0,
1827         IAVF_RESET_CORER        = 1,
1828         IAVF_RESET_GLOBR        = 2,
1829         IAVF_RESET_EMPR         = 3,
1830 };
1831
1832 /* IEEE 802.1AB LLDP Agent Variables from NVM */
1833 #define IAVF_NVM_LLDP_CFG_PTR   0x06
1834 #define IAVF_SR_LLDP_CFG_PTR    0x31
1835 struct iavf_lldp_variables {
1836         u16 length;
1837         u16 adminstatus;
1838         u16 msgfasttx;
1839         u16 msgtxinterval;
1840         u16 txparams;
1841         u16 timers;
1842         u16 crc8;
1843 };
1844
1845 /* Offsets into Alternate Ram */
1846 #define IAVF_ALT_STRUCT_FIRST_PF_OFFSET         0   /* in dwords */
1847 #define IAVF_ALT_STRUCT_DWORDS_PER_PF           64   /* in dwords */
1848 #define IAVF_ALT_STRUCT_OUTER_VLAN_TAG_OFFSET   0xD  /* in dwords */
1849 #define IAVF_ALT_STRUCT_USER_PRIORITY_OFFSET    0xC  /* in dwords */
1850 #define IAVF_ALT_STRUCT_MIN_BW_OFFSET           0xE  /* in dwords */
1851 #define IAVF_ALT_STRUCT_MAX_BW_OFFSET           0xF  /* in dwords */
1852
1853 /* Alternate Ram Bandwidth Masks */
1854 #define IAVF_ALT_BW_VALUE_MASK          0xFF
1855 #define IAVF_ALT_BW_RELATIVE_MASK       0x40000000
1856 #define IAVF_ALT_BW_VALID_MASK          0x80000000
1857
1858 /* RSS Hash Table Size */
1859 #define IAVF_PFQF_CTL_0_HASHLUTSIZE_512 0x00010000
1860
1861 /* INPUT SET MASK for RSS, flow director, and flexible payload */
1862 #define IAVF_L3_SRC_SHIFT               47
1863 #define IAVF_L3_SRC_MASK                (0x3ULL << IAVF_L3_SRC_SHIFT)
1864 #define IAVF_L3_V6_SRC_SHIFT            43
1865 #define IAVF_L3_V6_SRC_MASK             (0xFFULL << IAVF_L3_V6_SRC_SHIFT)
1866 #define IAVF_L3_DST_SHIFT               35
1867 #define IAVF_L3_DST_MASK                (0x3ULL << IAVF_L3_DST_SHIFT)
1868 #define IAVF_L3_V6_DST_SHIFT            35
1869 #define IAVF_L3_V6_DST_MASK             (0xFFULL << IAVF_L3_V6_DST_SHIFT)
1870 #define IAVF_L4_SRC_SHIFT               34
1871 #define IAVF_L4_SRC_MASK                (0x1ULL << IAVF_L4_SRC_SHIFT)
1872 #define IAVF_L4_DST_SHIFT               33
1873 #define IAVF_L4_DST_MASK                (0x1ULL << IAVF_L4_DST_SHIFT)
1874 #define IAVF_VERIFY_TAG_SHIFT           31
1875 #define IAVF_VERIFY_TAG_MASK            (0x3ULL << IAVF_VERIFY_TAG_SHIFT)
1876
1877 #define IAVF_FLEX_50_SHIFT              13
1878 #define IAVF_FLEX_50_MASK               (0x1ULL << IAVF_FLEX_50_SHIFT)
1879 #define IAVF_FLEX_51_SHIFT              12
1880 #define IAVF_FLEX_51_MASK               (0x1ULL << IAVF_FLEX_51_SHIFT)
1881 #define IAVF_FLEX_52_SHIFT              11
1882 #define IAVF_FLEX_52_MASK               (0x1ULL << IAVF_FLEX_52_SHIFT)
1883 #define IAVF_FLEX_53_SHIFT              10
1884 #define IAVF_FLEX_53_MASK               (0x1ULL << IAVF_FLEX_53_SHIFT)
1885 #define IAVF_FLEX_54_SHIFT              9
1886 #define IAVF_FLEX_54_MASK               (0x1ULL << IAVF_FLEX_54_SHIFT)
1887 #define IAVF_FLEX_55_SHIFT              8
1888 #define IAVF_FLEX_55_MASK               (0x1ULL << IAVF_FLEX_55_SHIFT)
1889 #define IAVF_FLEX_56_SHIFT              7
1890 #define IAVF_FLEX_56_MASK               (0x1ULL << IAVF_FLEX_56_SHIFT)
1891 #define IAVF_FLEX_57_SHIFT              6
1892 #define IAVF_FLEX_57_MASK               (0x1ULL << IAVF_FLEX_57_SHIFT)
1893
1894 /* Version format for Dynamic Device Personalization(DDP) */
1895 struct iavf_ddp_version {
1896         u8 major;
1897         u8 minor;
1898         u8 update;
1899         u8 draft;
1900 };
1901
1902 #define IAVF_DDP_NAME_SIZE      32
1903
1904 /* Package header */
1905 struct iavf_package_header {
1906         struct iavf_ddp_version version;
1907         u32 segment_count;
1908         u32 segment_offset[1];
1909 };
1910
1911 /* Generic segment header */
1912 struct iavf_generic_seg_header {
1913 #define SEGMENT_TYPE_METADATA   0x00000001
1914 #define SEGMENT_TYPE_NOTES      0x00000002
1915 #define SEGMENT_TYPE_IAVF       0x00000011
1916 #define SEGMENT_TYPE_X722       0x00000012
1917         u32 type;
1918         struct iavf_ddp_version version;
1919         u32 size;
1920         char name[IAVF_DDP_NAME_SIZE];
1921 };
1922
1923 struct iavf_metadata_segment {
1924         struct iavf_generic_seg_header header;
1925         struct iavf_ddp_version version;
1926 #define IAVF_DDP_TRACKID_RDONLY         0
1927 #define IAVF_DDP_TRACKID_INVALID        0xFFFFFFFF
1928         u32 track_id;
1929         char name[IAVF_DDP_NAME_SIZE];
1930 };
1931
1932 struct iavf_device_id_entry {
1933         u32 vendor_dev_id;
1934         u32 sub_vendor_dev_id;
1935 };
1936
1937 struct iavf_profile_segment {
1938         struct iavf_generic_seg_header header;
1939         struct iavf_ddp_version version;
1940         char name[IAVF_DDP_NAME_SIZE];
1941         u32 device_table_count;
1942         struct iavf_device_id_entry device_table[1];
1943 };
1944
1945 struct iavf_section_table {
1946         u32 section_count;
1947         u32 section_offset[1];
1948 };
1949
1950 struct iavf_profile_section_header {
1951         u16 tbl_size;
1952         u16 data_end;
1953         struct {
1954 #define SECTION_TYPE_INFO       0x00000010
1955 #define SECTION_TYPE_MMIO       0x00000800
1956 #define SECTION_TYPE_RB_MMIO    0x00001800
1957 #define SECTION_TYPE_AQ         0x00000801
1958 #define SECTION_TYPE_RB_AQ      0x00001801
1959 #define SECTION_TYPE_NOTE       0x80000000
1960 #define SECTION_TYPE_NAME       0x80000001
1961 #define SECTION_TYPE_PROTO      0x80000002
1962 #define SECTION_TYPE_PCTYPE     0x80000003
1963 #define SECTION_TYPE_PTYPE      0x80000004
1964                 u32 type;
1965                 u32 offset;
1966                 u32 size;
1967         } section;
1968 };
1969
1970 struct iavf_profile_tlv_section_record {
1971         u8 rtype;
1972         u8 type;
1973         u16 len;
1974         u8 data[12];
1975 };
1976
1977 /* Generic AQ section in proflie */
1978 struct iavf_profile_aq_section {
1979         u16 opcode;
1980         u16 flags;
1981         u8  param[16];
1982         u16 datalen;
1983         u8  data[1];
1984 };
1985
1986 struct iavf_profile_info {
1987         u32 track_id;
1988         struct iavf_ddp_version version;
1989         u8 op;
1990 #define IAVF_DDP_ADD_TRACKID            0x01
1991 #define IAVF_DDP_REMOVE_TRACKID 0x02
1992         u8 reserved[7];
1993         u8 name[IAVF_DDP_NAME_SIZE];
1994 };
1995 #endif /* _IAVF_TYPE_H_ */