1 /* SPDX-License-Identifier: BSD-3-Clause
2 * Copyright 2015 6WIND S.A.
3 * Copyright 2015 Mellanox Technologies, Ltd
6 #ifndef RTE_PMD_MLX5_H_
7 #define RTE_PMD_MLX5_H_
14 #include <netinet/in.h>
15 #include <sys/queue.h>
18 /* ISO C doesn't support unnamed structs/unions, disabling -pedantic. */
20 #pragma GCC diagnostic ignored "-Wpedantic"
22 #include <infiniband/verbs.h>
24 #pragma GCC diagnostic error "-Wpedantic"
28 #include <rte_ether.h>
29 #include <rte_ethdev_driver.h>
30 #include <rte_rwlock.h>
31 #include <rte_interrupts.h>
32 #include <rte_errno.h>
35 #include <mlx5_glue.h>
36 #include <mlx5_devx_cmds.h>
39 #include <mlx5_common_mp.h>
40 #include <mlx5_common_mr.h>
42 #include "mlx5_defs.h"
43 #include "mlx5_utils.h"
44 #include "mlx5_autoconf.h"
46 /** Key string for IPC. */
47 #define MLX5_MP_NAME "net_mlx5_mp"
50 LIST_HEAD(mlx5_dev_list, mlx5_ibv_shared);
52 /* Shared data between primary and secondary processes. */
53 struct mlx5_shared_data {
55 /* Global spinlock for primary and secondary processes. */
56 int init_done; /* Whether primary has done initialization. */
57 unsigned int secondary_cnt; /* Number of secondary processes init'd. */
58 struct mlx5_dev_list mem_event_cb_list;
59 rte_rwlock_t mem_event_rwlock;
62 /* Per-process data structure, not visible to other processes. */
63 struct mlx5_local_data {
64 int init_done; /* Whether a secondary has done initialization. */
67 extern struct mlx5_shared_data *mlx5_shared_data;
69 struct mlx5_counter_ctrl {
70 /* Name of the counter. */
71 char dpdk_name[RTE_ETH_XSTATS_NAME_SIZE];
72 /* Name of the counter on the device table. */
73 char ctr_name[RTE_ETH_XSTATS_NAME_SIZE];
74 uint32_t ib:1; /**< Nonzero for IB counters. */
77 struct mlx5_xstats_ctrl {
78 /* Number of device stats. */
80 /* Number of device stats identified by PMD. */
81 uint16_t mlx5_stats_n;
82 /* Index in the device counters table. */
83 uint16_t dev_table_idx[MLX5_MAX_XSTATS];
84 uint64_t base[MLX5_MAX_XSTATS];
85 uint64_t xstats[MLX5_MAX_XSTATS];
86 uint64_t hw_stats[MLX5_MAX_XSTATS];
87 struct mlx5_counter_ctrl info[MLX5_MAX_XSTATS];
90 struct mlx5_stats_ctrl {
91 /* Base for imissed counter. */
92 uint64_t imissed_base;
97 TAILQ_HEAD(mlx5_flows, rte_flow);
99 /* Default PMD specific parameter value. */
100 #define MLX5_ARG_UNSET (-1)
102 #define MLX5_LRO_SUPPORTED(dev) \
103 (((struct mlx5_priv *)((dev)->data->dev_private))->config.lro.supported)
105 /* Maximal size of coalesced segment for LRO is set in chunks of 256 Bytes. */
106 #define MLX5_LRO_SEG_CHUNK_SIZE 256u
108 /* Maximal size of aggregated LRO packet. */
109 #define MLX5_MAX_LRO_SIZE (UINT8_MAX * MLX5_LRO_SEG_CHUNK_SIZE)
111 /* LRO configurations structure. */
112 struct mlx5_lro_config {
113 uint32_t supported:1; /* Whether LRO is supported. */
114 uint32_t timeout; /* User configuration. */
118 * Device configuration structure.
120 * Merged configuration from:
122 * - Device capabilities,
123 * - User device parameters disabled features.
125 struct mlx5_dev_config {
126 unsigned int hw_csum:1; /* Checksum offload is supported. */
127 unsigned int hw_vlan_strip:1; /* VLAN stripping is supported. */
128 unsigned int hw_vlan_insert:1; /* VLAN insertion in WQE is supported. */
129 unsigned int hw_fcs_strip:1; /* FCS stripping is supported. */
130 unsigned int hw_padding:1; /* End alignment padding is supported. */
131 unsigned int vf:1; /* This is a VF. */
132 unsigned int tunnel_en:1;
133 /* Whether tunnel stateless offloads are supported. */
134 unsigned int mpls_en:1; /* MPLS over GRE/UDP is enabled. */
135 unsigned int cqe_comp:1; /* CQE compression is enabled. */
136 unsigned int cqe_pad:1; /* CQE padding is enabled. */
137 unsigned int tso:1; /* Whether TSO is supported. */
138 unsigned int rx_vec_en:1; /* Rx vector is enabled. */
139 unsigned int mr_ext_memseg_en:1;
140 /* Whether memseg should be extended for MR creation. */
141 unsigned int l3_vxlan_en:1; /* Enable L3 VXLAN flow creation. */
142 unsigned int vf_nl_en:1; /* Enable Netlink requests in VF mode. */
143 unsigned int dv_esw_en:1; /* Enable E-Switch DV flow. */
144 unsigned int dv_flow_en:1; /* Enable DV flow. */
145 unsigned int dv_xmeta_en:2; /* Enable extensive flow metadata. */
146 unsigned int swp:1; /* Tx generic tunnel checksum and TSO offload. */
147 unsigned int devx:1; /* Whether devx interface is available or not. */
148 unsigned int dest_tir:1; /* Whether advanced DR API is available. */
150 unsigned int enabled:1; /* Whether MPRQ is enabled. */
151 unsigned int stride_num_n; /* Number of strides. */
152 unsigned int stride_size_n; /* Size of a stride. */
153 unsigned int min_stride_size_n; /* Min size of a stride. */
154 unsigned int max_stride_size_n; /* Max size of a stride. */
155 unsigned int max_memcpy_len;
156 /* Maximum packet size to memcpy Rx packets. */
157 unsigned int min_rxqs_num;
158 /* Rx queue count threshold to enable MPRQ. */
159 } mprq; /* Configurations for Multi-Packet RQ. */
160 int mps; /* Multi-packet send supported mode. */
161 int dbnc; /* Skip doorbell register write barrier. */
162 unsigned int flow_prio; /* Number of flow priorities. */
163 enum modify_reg flow_mreg_c[MLX5_MREG_C_NUM];
164 /* Availibility of mreg_c's. */
165 unsigned int tso_max_payload_sz; /* Maximum TCP payload for TSO. */
166 unsigned int ind_table_max_size; /* Maximum indirection table size. */
167 unsigned int max_dump_files_num; /* Maximum dump files per queue. */
168 unsigned int log_hp_size; /* Single hairpin queue data size in total. */
169 int txqs_inline; /* Queue number threshold for inlining. */
170 int txq_inline_min; /* Minimal amount of data bytes to inline. */
171 int txq_inline_max; /* Max packet size for inlining with SEND. */
172 int txq_inline_mpw; /* Max packet size for inlining with eMPW. */
173 struct mlx5_hca_attr hca_attr; /* HCA attributes. */
174 struct mlx5_lro_config lro; /* LRO configuration. */
179 * Type of object being allocated.
181 enum mlx5_verbs_alloc_type {
182 MLX5_VERBS_ALLOC_TYPE_NONE,
183 MLX5_VERBS_ALLOC_TYPE_TX_QUEUE,
184 MLX5_VERBS_ALLOC_TYPE_RX_QUEUE,
187 /* Structure for VF VLAN workaround. */
188 struct mlx5_vf_vlan {
194 * Verbs allocator needs a context to know in the callback which kind of
195 * resources it is allocating.
197 struct mlx5_verbs_alloc_ctx {
198 enum mlx5_verbs_alloc_type type; /* Kind of object being allocated. */
199 const void *obj; /* Pointer to the DPDK object. */
202 /* Flow drop context necessary due to Verbs API. */
204 struct mlx5_hrxq *hrxq; /* Hash Rx queue queue. */
205 struct mlx5_rxq_obj *rxq; /* Rx queue object. */
208 #define MLX5_COUNTERS_PER_POOL 512
209 #define MLX5_MAX_PENDING_QUERIES 4
210 #define MLX5_CNT_CONTAINER_RESIZE 64
212 * The pool index and offset of counter in the pool array makes up the
213 * counter index. In case the counter is from pool 0 and offset 0, it
214 * should plus 1 to avoid index 0, since 0 means invalid counter index
217 #define MLX5_MAKE_CNT_IDX(pi, offset) \
218 ((pi) * MLX5_COUNTERS_PER_POOL + (offset) + 1)
219 #define MLX5_CNT_TO_CNT_EXT(pool, cnt) (&((struct mlx5_flow_counter_ext *) \
220 ((pool) + 1))[((cnt) - (pool)->counters_raw)])
221 #define MLX5_GET_POOL_CNT_EXT(pool, offset) \
222 (&((struct mlx5_flow_counter_ext *) \
223 ((pool) + 1))[offset])
225 struct mlx5_flow_counter_pool;
227 struct flow_counter_stats {
232 /* Generic counters information. */
233 struct mlx5_flow_counter {
234 TAILQ_ENTRY(mlx5_flow_counter) next;
235 /**< Pointer to the next flow counter structure. */
237 uint64_t hits; /**< Reset value of hits packets. */
238 int64_t query_gen; /**< Generation of the last release. */
240 uint64_t bytes; /**< Reset value of bytes. */
241 void *action; /**< Pointer to the dv action. */
244 /* Extend counters information for none batch counters. */
245 struct mlx5_flow_counter_ext {
246 uint32_t shared:1; /**< Share counter ID with other flow rules. */
248 /**< Whether the counter was allocated by batch command. */
249 uint32_t ref_cnt:30; /**< Reference counter. */
250 uint32_t id; /**< User counter ID. */
251 union { /**< Holds the counters for the rule. */
252 #if defined(HAVE_IBV_DEVICE_COUNTERS_SET_V42)
253 struct ibv_counter_set *cs;
254 #elif defined(HAVE_IBV_DEVICE_COUNTERS_SET_V45)
255 struct ibv_counters *cs;
257 struct mlx5_devx_obj *dcs; /**< Counter Devx object. */
262 TAILQ_HEAD(mlx5_counters, mlx5_flow_counter);
264 /* Generic counter pool structure - query is in pool resolution. */
265 struct mlx5_flow_counter_pool {
266 TAILQ_ENTRY(mlx5_flow_counter_pool) next;
267 struct mlx5_counters counters; /* Free counter list. */
269 struct mlx5_devx_obj *min_dcs;
270 rte_atomic64_t a64_dcs;
272 /* The devx object of the minimum counter ID. */
273 rte_atomic64_t start_query_gen; /* Query start round. */
274 rte_atomic64_t end_query_gen; /* Query end round. */
275 uint32_t index; /* Pool index in container. */
276 rte_spinlock_t sl; /* The pool lock. */
277 struct mlx5_counter_stats_raw *raw;
278 struct mlx5_counter_stats_raw *raw_hw; /* The raw on HW working. */
279 struct mlx5_flow_counter counters_raw[MLX5_COUNTERS_PER_POOL];
280 /* The pool counters memory. */
283 struct mlx5_counter_stats_raw;
285 /* Memory management structure for group of counter statistics raws. */
286 struct mlx5_counter_stats_mem_mng {
287 LIST_ENTRY(mlx5_counter_stats_mem_mng) next;
288 struct mlx5_counter_stats_raw *raws;
289 struct mlx5_devx_obj *dm;
290 struct mlx5dv_devx_umem *umem;
293 /* Raw memory structure for the counter statistics values of a pool. */
294 struct mlx5_counter_stats_raw {
295 LIST_ENTRY(mlx5_counter_stats_raw) next;
297 struct mlx5_counter_stats_mem_mng *mem_mng;
298 volatile struct flow_counter_stats *data;
301 TAILQ_HEAD(mlx5_counter_pools, mlx5_flow_counter_pool);
303 /* Container structure for counter pools. */
304 struct mlx5_pools_container {
305 rte_atomic16_t n_valid; /* Number of valid pools. */
306 uint16_t n; /* Number of pools. */
307 struct mlx5_counter_pools pool_list; /* Counter pool list. */
308 struct mlx5_flow_counter_pool **pools; /* Counter pool array. */
309 struct mlx5_counter_stats_mem_mng *init_mem_mng;
310 /* Hold the memory management for the next allocated pools raws. */
313 /* Counter global management structure. */
314 struct mlx5_flow_counter_mng {
315 uint8_t mhi[2]; /* master \ host container index. */
316 struct mlx5_pools_container ccont[2 * 2];
317 /* 2 containers for single and for batch for double-buffer. */
318 struct mlx5_counters flow_counters; /* Legacy flow counter list. */
319 uint8_t pending_queries;
322 uint8_t query_thread_on;
323 LIST_HEAD(mem_mngs, mlx5_counter_stats_mem_mng) mem_mngs;
324 LIST_HEAD(stat_raws, mlx5_counter_stats_raw) free_stat_raws;
327 /* Per port data of shared IB device. */
328 struct mlx5_ibv_shared_port {
330 uint32_t devx_ih_port_id;
332 * Interrupt handler port_id. Used by shared interrupt
333 * handler to find the corresponding rte_eth device
334 * by IB port index. If value is equal or greater
335 * RTE_MAX_ETHPORTS it means there is no subhandler
336 * installed for specified IB port index.
340 /* Table key of the hash organization. */
341 union mlx5_flow_tbl_key {
343 /* Table ID should be at the lowest address. */
344 uint32_t table_id; /**< ID of the table. */
345 uint16_t reserved; /**< must be zero for comparison. */
346 uint8_t domain; /**< 1 - FDB, 0 - NIC TX/RX. */
347 uint8_t direction; /**< 1 - egress, 0 - ingress. */
349 uint64_t v64; /**< full 64bits value of key */
352 /* Table structure. */
353 struct mlx5_flow_tbl_resource {
354 void *obj; /**< Pointer to DR table object. */
355 rte_atomic32_t refcnt; /**< Reference counter. */
358 #define MLX5_MAX_TABLES UINT16_MAX
359 #define MLX5_FLOW_TABLE_LEVEL_METER (UINT16_MAX - 3)
360 #define MLX5_FLOW_TABLE_LEVEL_SUFFIX (UINT16_MAX - 2)
361 #define MLX5_HAIRPIN_TX_TABLE (UINT16_MAX - 1)
362 /* Reserve the last two tables for metadata register copy. */
363 #define MLX5_FLOW_MREG_ACT_TABLE_GROUP (MLX5_MAX_TABLES - 1)
364 #define MLX5_FLOW_MREG_CP_TABLE_GROUP (MLX5_MAX_TABLES - 2)
365 /* Tables for metering splits should be added here. */
366 #define MLX5_MAX_TABLES_EXTERNAL (MLX5_MAX_TABLES - 3)
367 #define MLX5_MAX_TABLES_FDB UINT16_MAX
369 #define MLX5_DBR_PAGE_SIZE 4096 /* Must be >= 512. */
370 #define MLX5_DBR_SIZE 8
371 #define MLX5_DBR_PER_PAGE (MLX5_DBR_PAGE_SIZE / MLX5_DBR_SIZE)
372 #define MLX5_DBR_BITMAP_SIZE (MLX5_DBR_PER_PAGE / 64)
374 struct mlx5_devx_dbr_page {
375 /* Door-bell records, must be first member in structure. */
376 uint8_t dbrs[MLX5_DBR_PAGE_SIZE];
377 LIST_ENTRY(mlx5_devx_dbr_page) next; /* Pointer to the next element. */
378 struct mlx5dv_devx_umem *umem;
379 uint32_t dbr_count; /* Number of door-bell records in use. */
380 /* 1 bit marks matching door-bell is in use. */
381 uint64_t dbr_bitmap[MLX5_DBR_BITMAP_SIZE];
384 /* ID generation structure. */
385 struct mlx5_flow_id_pool {
386 uint32_t *free_arr; /**< Pointer to the a array of free values. */
388 /**< The next index that can be used without any free elements. */
389 uint32_t *curr; /**< Pointer to the index to pop. */
390 uint32_t *last; /**< Pointer to the last element in the empty arrray. */
391 uint32_t max_id; /**< Maximum id can be allocated from the pool. */
395 * Shared Infiniband device context for Master/Representors
396 * which belong to same IB device with multiple IB ports.
398 struct mlx5_ibv_shared {
399 LIST_ENTRY(mlx5_ibv_shared) next;
401 uint32_t devx:1; /* Opened with DV. */
402 uint32_t max_port; /* Maximal IB device port index. */
403 struct ibv_context *ctx; /* Verbs/DV context. */
404 struct ibv_pd *pd; /* Protection Domain. */
405 uint32_t pdn; /* Protection Domain number. */
406 uint32_t tdn; /* Transport Domain number. */
407 char ibdev_name[IBV_SYSFS_NAME_MAX]; /* IB device name. */
408 char ibdev_path[IBV_SYSFS_PATH_MAX]; /* IB device path for secondary */
409 struct ibv_device_attr_ex device_attr; /* Device properties. */
410 LIST_ENTRY(mlx5_ibv_shared) mem_event_cb;
411 /**< Called by memory event callback. */
412 struct mlx5_mr_share_cache share_cache;
413 /* Shared DV/DR flow data section. */
414 pthread_mutex_t dv_mutex; /* DV context mutex. */
415 uint32_t dv_meta_mask; /* flow META metadata supported mask. */
416 uint32_t dv_mark_mask; /* flow MARK metadata supported mask. */
417 uint32_t dv_regc0_mask; /* available bits of metatada reg_c[0]. */
418 uint32_t dv_refcnt; /* DV/DR data reference counter. */
419 void *fdb_domain; /* FDB Direct Rules name space handle. */
420 void *rx_domain; /* RX Direct Rules name space handle. */
421 void *tx_domain; /* TX Direct Rules name space handle. */
422 struct mlx5_hlist *flow_tbls;
423 /* Direct Rules tables for FDB, NIC TX+RX */
424 void *esw_drop_action; /* Pointer to DR E-Switch drop action. */
425 void *pop_vlan_action; /* Pointer to DR pop VLAN action. */
426 LIST_HEAD(encap_decap, mlx5_flow_dv_encap_decap_resource) encaps_decaps;
427 LIST_HEAD(modify_cmd, mlx5_flow_dv_modify_hdr_resource) modify_cmds;
428 struct mlx5_hlist *tag_table;
429 LIST_HEAD(port_id_action_list, mlx5_flow_dv_port_id_action_resource)
430 port_id_action_list; /* List of port ID actions. */
431 LIST_HEAD(push_vlan_action_list, mlx5_flow_dv_push_vlan_action_resource)
432 push_vlan_action_list; /* List of push VLAN actions. */
433 struct mlx5_flow_counter_mng cmng; /* Counters management structure. */
434 /* Shared interrupt handler section. */
435 pthread_mutex_t intr_mutex; /* Interrupt config mutex. */
436 uint32_t intr_cnt; /* Interrupt handler reference counter. */
437 struct rte_intr_handle intr_handle; /* Interrupt handler for device. */
438 uint32_t devx_intr_cnt; /* Devx interrupt handler reference counter. */
439 struct rte_intr_handle intr_handle_devx; /* DEVX interrupt handler. */
440 struct mlx5dv_devx_cmd_comp *devx_comp; /* DEVX async comp obj. */
441 struct mlx5_devx_obj *tis; /* TIS object. */
442 struct mlx5_devx_obj *td; /* Transport domain. */
443 struct mlx5_flow_id_pool *flow_id_pool; /* Flow ID pool. */
444 struct mlx5_ibv_shared_port port[]; /* per device port data array. */
447 /* Per-process private structure. */
448 struct mlx5_proc_priv {
450 /* Size of UAR register table. */
452 /* Table of UAR registers for each process. */
455 /* MTR profile list. */
456 TAILQ_HEAD(mlx5_mtr_profiles, mlx5_flow_meter_profile);
458 TAILQ_HEAD(mlx5_flow_meters, mlx5_flow_meter);
460 #define MLX5_PROC_PRIV(port_id) \
461 ((struct mlx5_proc_priv *)rte_eth_devices[port_id].process_private)
464 struct rte_eth_dev_data *dev_data; /* Pointer to device data. */
465 struct mlx5_ibv_shared *sh; /* Shared IB device context. */
466 uint32_t ibv_port; /* IB device port number. */
467 struct rte_pci_device *pci_dev; /* Backend PCI device. */
468 struct rte_ether_addr mac[MLX5_MAX_MAC_ADDRESSES]; /* MAC addresses. */
469 BITFIELD_DECLARE(mac_own, uint64_t, MLX5_MAX_MAC_ADDRESSES);
470 /* Bit-field of MAC addresses owned by the PMD. */
471 uint16_t vlan_filter[MLX5_MAX_VLAN_IDS]; /* VLAN filters table. */
472 unsigned int vlan_filter_n; /* Number of configured VLAN filters. */
473 /* Device properties. */
474 uint16_t mtu; /* Configured MTU. */
475 unsigned int isolated:1; /* Whether isolated mode is enabled. */
476 unsigned int representor:1; /* Device is a port representor. */
477 unsigned int master:1; /* Device is a E-Switch master. */
478 unsigned int dr_shared:1; /* DV/DR data is shared. */
479 unsigned int counter_fallback:1; /* Use counter fallback management. */
480 unsigned int mtr_en:1; /* Whether support meter. */
481 unsigned int mtr_reg_share:1; /* Whether support meter REG_C share. */
482 uint16_t domain_id; /* Switch domain identifier. */
483 uint16_t vport_id; /* Associated VF vport index (if any). */
484 uint32_t vport_meta_tag; /* Used for vport index match ove VF LAG. */
485 uint32_t vport_meta_mask; /* Used for vport index field match mask. */
486 int32_t representor_id; /* Port representor identifier. */
487 int32_t pf_bond; /* >=0 means PF index in bonding configuration. */
488 unsigned int if_index; /* Associated kernel network device index. */
490 unsigned int rxqs_n; /* RX queues array size. */
491 unsigned int txqs_n; /* TX queues array size. */
492 struct mlx5_rxq_data *(*rxqs)[]; /* RX queues. */
493 struct mlx5_txq_data *(*txqs)[]; /* TX queues. */
494 struct rte_mempool *mprq_mp; /* Mempool for Multi-Packet RQ. */
495 struct rte_eth_rss_conf rss_conf; /* RSS configuration. */
496 unsigned int (*reta_idx)[]; /* RETA index table. */
497 unsigned int reta_idx_n; /* RETA index size. */
498 struct mlx5_drop drop_queue; /* Flow drop queues. */
499 struct mlx5_flows flows; /* RTE Flow rules. */
500 struct mlx5_flows ctrl_flows; /* Control flow rules. */
501 void *inter_flows; /* Intermediate resources for flow creation. */
502 int flow_idx; /* Intermediate device flow index. */
503 int flow_nested_idx; /* Intermediate device flow index, nested. */
504 LIST_HEAD(rxq, mlx5_rxq_ctrl) rxqsctrl; /* DPDK Rx queues. */
505 LIST_HEAD(rxqobj, mlx5_rxq_obj) rxqsobj; /* Verbs/DevX Rx queues. */
506 LIST_HEAD(hrxq, mlx5_hrxq) hrxqs; /* Verbs Hash Rx queues. */
507 LIST_HEAD(txq, mlx5_txq_ctrl) txqsctrl; /* DPDK Tx queues. */
508 LIST_HEAD(txqobj, mlx5_txq_obj) txqsobj; /* Verbs/DevX Tx queues. */
509 /* Indirection tables. */
510 LIST_HEAD(ind_tables, mlx5_ind_table_obj) ind_tbls;
511 /* Pointer to next element. */
512 rte_atomic32_t refcnt; /**< Reference counter. */
513 struct ibv_flow_action *verbs_action;
514 /**< Verbs modify header action object. */
515 uint8_t ft_type; /**< Flow table type, Rx or Tx. */
516 uint8_t max_lro_msg_size;
517 /* Tags resources cache. */
518 uint32_t link_speed_capa; /* Link speed capabilities. */
519 struct mlx5_xstats_ctrl xstats_ctrl; /* Extended stats control. */
520 struct mlx5_stats_ctrl stats_ctrl; /* Stats control. */
521 struct mlx5_dev_config config; /* Device configuration. */
522 struct mlx5_verbs_alloc_ctx verbs_alloc_ctx;
523 /* Context for Verbs allocator. */
524 int nl_socket_rdma; /* Netlink socket (NETLINK_RDMA). */
525 int nl_socket_route; /* Netlink socket (NETLINK_ROUTE). */
526 LIST_HEAD(dbrpage, mlx5_devx_dbr_page) dbrpgs; /* Door-bell pages. */
527 struct mlx5_nl_vlan_vmwa_context *vmwa_context; /* VLAN WA context. */
528 struct mlx5_flow_id_pool *qrss_id_pool;
529 struct mlx5_hlist *mreg_cp_tbl;
530 /* Hash table of Rx metadata register copy table. */
531 uint8_t mtr_sfx_reg; /* Meter prefix-suffix flow match REG_C. */
532 uint8_t mtr_color_reg; /* Meter color match REG_C. */
533 struct mlx5_mtr_profiles flow_meter_profiles; /* MTR profile list. */
534 struct mlx5_flow_meters flow_meters; /* MTR list. */
536 rte_spinlock_t uar_lock_cq; /* CQs share a common distinct UAR */
537 rte_spinlock_t uar_lock[MLX5_UAR_PAGE_NUM_MAX];
538 /* UAR same-page access control required in 32bit implementations. */
540 uint8_t skip_default_rss_reta; /* Skip configuration of default reta. */
541 uint8_t fdb_def_rule; /* Whether fdb jump to table 1 is configured. */
542 struct mlx5_mp_id mp_id; /* ID of a multi-process process */
545 #define PORT_ID(priv) ((priv)->dev_data->port_id)
546 #define ETH_DEV(priv) (&rte_eth_devices[PORT_ID(priv)])
550 int mlx5_getenv_int(const char *);
551 int mlx5_proc_priv_init(struct rte_eth_dev *dev);
552 int64_t mlx5_get_dbr(struct rte_eth_dev *dev,
553 struct mlx5_devx_dbr_page **dbr_page);
554 int32_t mlx5_release_dbr(struct rte_eth_dev *dev, uint32_t umem_id,
556 int mlx5_udp_tunnel_port_add(struct rte_eth_dev *dev,
557 struct rte_eth_udp_tunnel *udp_tunnel);
558 uint16_t mlx5_eth_find_next(uint16_t port_id, struct rte_pci_device *pci_dev);
560 /* Macro to iterate over all valid ports for mlx5 driver. */
561 #define MLX5_ETH_FOREACH_DEV(port_id, pci_dev) \
562 for (port_id = mlx5_eth_find_next(0, pci_dev); \
563 port_id < RTE_MAX_ETHPORTS; \
564 port_id = mlx5_eth_find_next(port_id + 1, pci_dev))
568 int mlx5_get_ifname(const struct rte_eth_dev *dev, char (*ifname)[IF_NAMESIZE]);
569 int mlx5_get_master_ifname(const char *ibdev_path, char (*ifname)[IF_NAMESIZE]);
570 unsigned int mlx5_ifindex(const struct rte_eth_dev *dev);
571 int mlx5_ifreq(const struct rte_eth_dev *dev, int req, struct ifreq *ifr);
572 int mlx5_get_mtu(struct rte_eth_dev *dev, uint16_t *mtu);
573 int mlx5_set_flags(struct rte_eth_dev *dev, unsigned int keep,
575 int mlx5_dev_configure(struct rte_eth_dev *dev);
576 int mlx5_dev_infos_get(struct rte_eth_dev *dev, struct rte_eth_dev_info *info);
577 int mlx5_read_clock(struct rte_eth_dev *dev, uint64_t *clock);
578 int mlx5_fw_version_get(struct rte_eth_dev *dev, char *fw_ver, size_t fw_size);
579 const uint32_t *mlx5_dev_supported_ptypes_get(struct rte_eth_dev *dev);
580 int mlx5_link_update(struct rte_eth_dev *dev, int wait_to_complete);
581 int mlx5_force_link_status_change(struct rte_eth_dev *dev, int status);
582 int mlx5_dev_set_mtu(struct rte_eth_dev *dev, uint16_t mtu);
583 int mlx5_dev_get_flow_ctrl(struct rte_eth_dev *dev,
584 struct rte_eth_fc_conf *fc_conf);
585 int mlx5_dev_set_flow_ctrl(struct rte_eth_dev *dev,
586 struct rte_eth_fc_conf *fc_conf);
587 void mlx5_dev_link_status_handler(void *arg);
588 void mlx5_dev_interrupt_handler(void *arg);
589 void mlx5_dev_interrupt_handler_devx(void *arg);
590 void mlx5_dev_interrupt_handler_uninstall(struct rte_eth_dev *dev);
591 void mlx5_dev_interrupt_handler_install(struct rte_eth_dev *dev);
592 void mlx5_dev_interrupt_handler_devx_uninstall(struct rte_eth_dev *dev);
593 void mlx5_dev_interrupt_handler_devx_install(struct rte_eth_dev *dev);
594 int mlx5_set_link_down(struct rte_eth_dev *dev);
595 int mlx5_set_link_up(struct rte_eth_dev *dev);
596 int mlx5_is_removed(struct rte_eth_dev *dev);
597 eth_tx_burst_t mlx5_select_tx_function(struct rte_eth_dev *dev);
598 eth_rx_burst_t mlx5_select_rx_function(struct rte_eth_dev *dev);
599 struct mlx5_priv *mlx5_port_to_eswitch_info(uint16_t port, bool valid);
600 struct mlx5_priv *mlx5_dev_to_eswitch_info(struct rte_eth_dev *dev);
601 int mlx5_sysfs_switch_info(unsigned int ifindex,
602 struct mlx5_switch_info *info);
603 void mlx5_sysfs_check_switch_info(bool device_dir,
604 struct mlx5_switch_info *switch_info);
605 void mlx5_translate_port_name(const char *port_name_in,
606 struct mlx5_switch_info *port_info_out);
607 void mlx5_intr_callback_unregister(const struct rte_intr_handle *handle,
608 rte_intr_callback_fn cb_fn, void *cb_arg);
609 int mlx5_get_module_info(struct rte_eth_dev *dev,
610 struct rte_eth_dev_module_info *modinfo);
611 int mlx5_get_module_eeprom(struct rte_eth_dev *dev,
612 struct rte_dev_eeprom_info *info);
613 int mlx5_hairpin_cap_get(struct rte_eth_dev *dev,
614 struct rte_eth_hairpin_cap *cap);
615 int mlx5_dev_configure_rss_reta(struct rte_eth_dev *dev);
619 int mlx5_get_mac(struct rte_eth_dev *dev, uint8_t (*mac)[RTE_ETHER_ADDR_LEN]);
620 void mlx5_mac_addr_remove(struct rte_eth_dev *dev, uint32_t index);
621 int mlx5_mac_addr_add(struct rte_eth_dev *dev, struct rte_ether_addr *mac,
622 uint32_t index, uint32_t vmdq);
623 struct mlx5_nl_vlan_vmwa_context *mlx5_vlan_vmwa_init
624 (struct rte_eth_dev *dev, uint32_t ifindex);
625 int mlx5_mac_addr_set(struct rte_eth_dev *dev, struct rte_ether_addr *mac_addr);
626 int mlx5_set_mc_addr_list(struct rte_eth_dev *dev,
627 struct rte_ether_addr *mc_addr_set,
628 uint32_t nb_mc_addr);
632 int mlx5_rss_hash_update(struct rte_eth_dev *dev,
633 struct rte_eth_rss_conf *rss_conf);
634 int mlx5_rss_hash_conf_get(struct rte_eth_dev *dev,
635 struct rte_eth_rss_conf *rss_conf);
636 int mlx5_rss_reta_index_resize(struct rte_eth_dev *dev, unsigned int reta_size);
637 int mlx5_dev_rss_reta_query(struct rte_eth_dev *dev,
638 struct rte_eth_rss_reta_entry64 *reta_conf,
640 int mlx5_dev_rss_reta_update(struct rte_eth_dev *dev,
641 struct rte_eth_rss_reta_entry64 *reta_conf,
646 int mlx5_promiscuous_enable(struct rte_eth_dev *dev);
647 int mlx5_promiscuous_disable(struct rte_eth_dev *dev);
648 int mlx5_allmulticast_enable(struct rte_eth_dev *dev);
649 int mlx5_allmulticast_disable(struct rte_eth_dev *dev);
653 void mlx5_stats_init(struct rte_eth_dev *dev);
654 int mlx5_stats_get(struct rte_eth_dev *dev, struct rte_eth_stats *stats);
655 int mlx5_stats_reset(struct rte_eth_dev *dev);
656 int mlx5_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *stats,
658 int mlx5_xstats_reset(struct rte_eth_dev *dev);
659 int mlx5_xstats_get_names(struct rte_eth_dev *dev __rte_unused,
660 struct rte_eth_xstat_name *xstats_names,
665 int mlx5_vlan_filter_set(struct rte_eth_dev *dev, uint16_t vlan_id, int on);
666 void mlx5_vlan_strip_queue_set(struct rte_eth_dev *dev, uint16_t queue, int on);
667 int mlx5_vlan_offload_set(struct rte_eth_dev *dev, int mask);
668 void mlx5_vlan_vmwa_exit(struct mlx5_nl_vlan_vmwa_context *ctx);
669 void mlx5_vlan_vmwa_release(struct rte_eth_dev *dev,
670 struct mlx5_vf_vlan *vf_vlan);
671 void mlx5_vlan_vmwa_acquire(struct rte_eth_dev *dev,
672 struct mlx5_vf_vlan *vf_vlan);
676 int mlx5_dev_start(struct rte_eth_dev *dev);
677 void mlx5_dev_stop(struct rte_eth_dev *dev);
678 int mlx5_traffic_enable(struct rte_eth_dev *dev);
679 void mlx5_traffic_disable(struct rte_eth_dev *dev);
680 int mlx5_traffic_restart(struct rte_eth_dev *dev);
684 int mlx5_flow_discover_mreg_c(struct rte_eth_dev *eth_dev);
685 bool mlx5_flow_ext_mreg_supported(struct rte_eth_dev *dev);
686 int mlx5_flow_discover_priorities(struct rte_eth_dev *dev);
687 void mlx5_flow_print(struct rte_flow *flow);
688 int mlx5_flow_validate(struct rte_eth_dev *dev,
689 const struct rte_flow_attr *attr,
690 const struct rte_flow_item items[],
691 const struct rte_flow_action actions[],
692 struct rte_flow_error *error);
693 struct rte_flow *mlx5_flow_create(struct rte_eth_dev *dev,
694 const struct rte_flow_attr *attr,
695 const struct rte_flow_item items[],
696 const struct rte_flow_action actions[],
697 struct rte_flow_error *error);
698 int mlx5_flow_destroy(struct rte_eth_dev *dev, struct rte_flow *flow,
699 struct rte_flow_error *error);
700 void mlx5_flow_list_flush(struct rte_eth_dev *dev, struct mlx5_flows *list,
702 int mlx5_flow_flush(struct rte_eth_dev *dev, struct rte_flow_error *error);
703 int mlx5_flow_query(struct rte_eth_dev *dev, struct rte_flow *flow,
704 const struct rte_flow_action *action, void *data,
705 struct rte_flow_error *error);
706 int mlx5_flow_isolate(struct rte_eth_dev *dev, int enable,
707 struct rte_flow_error *error);
708 int mlx5_dev_filter_ctrl(struct rte_eth_dev *dev,
709 enum rte_filter_type filter_type,
710 enum rte_filter_op filter_op,
712 int mlx5_flow_start(struct rte_eth_dev *dev, struct mlx5_flows *list);
713 void mlx5_flow_stop(struct rte_eth_dev *dev, struct mlx5_flows *list);
714 int mlx5_flow_start_default(struct rte_eth_dev *dev);
715 void mlx5_flow_stop_default(struct rte_eth_dev *dev);
716 void mlx5_flow_alloc_intermediate(struct rte_eth_dev *dev);
717 void mlx5_flow_free_intermediate(struct rte_eth_dev *dev);
718 int mlx5_flow_verify(struct rte_eth_dev *dev);
719 int mlx5_ctrl_flow_source_queue(struct rte_eth_dev *dev, uint32_t queue);
720 int mlx5_ctrl_flow_vlan(struct rte_eth_dev *dev,
721 struct rte_flow_item_eth *eth_spec,
722 struct rte_flow_item_eth *eth_mask,
723 struct rte_flow_item_vlan *vlan_spec,
724 struct rte_flow_item_vlan *vlan_mask);
725 int mlx5_ctrl_flow(struct rte_eth_dev *dev,
726 struct rte_flow_item_eth *eth_spec,
727 struct rte_flow_item_eth *eth_mask);
728 struct rte_flow *mlx5_flow_create_esw_table_zero_flow(struct rte_eth_dev *dev);
729 int mlx5_flow_create_drop_queue(struct rte_eth_dev *dev);
730 void mlx5_flow_delete_drop_queue(struct rte_eth_dev *dev);
731 void mlx5_flow_async_pool_query_handle(struct mlx5_ibv_shared *sh,
732 uint64_t async_id, int status);
733 void mlx5_set_query_alarm(struct mlx5_ibv_shared *sh);
734 void mlx5_flow_query_alarm(void *arg);
735 uint32_t mlx5_counter_alloc(struct rte_eth_dev *dev);
736 void mlx5_counter_free(struct rte_eth_dev *dev, uint32_t cnt);
737 int mlx5_counter_query(struct rte_eth_dev *dev, uint32_t cnt,
738 bool clear, uint64_t *pkts, uint64_t *bytes);
739 int mlx5_flow_dev_dump(struct rte_eth_dev *dev, FILE *file,
740 struct rte_flow_error *error);
743 int mlx5_mp_primary_handle(const struct rte_mp_msg *mp_msg, const void *peer);
744 int mlx5_mp_secondary_handle(const struct rte_mp_msg *mp_msg, const void *peer);
745 void mlx5_mp_req_start_rxtx(struct rte_eth_dev *dev);
746 void mlx5_mp_req_stop_rxtx(struct rte_eth_dev *dev);
750 int mlx5_pmd_socket_init(void);
752 /* mlx5_flow_meter.c */
754 int mlx5_flow_meter_ops_get(struct rte_eth_dev *dev, void *arg);
755 struct mlx5_flow_meter *mlx5_flow_meter_find(struct mlx5_priv *priv,
757 struct mlx5_flow_meter *mlx5_flow_meter_attach
758 (struct mlx5_priv *priv,
760 const struct rte_flow_attr *attr,
761 struct rte_flow_error *error);
762 void mlx5_flow_meter_detach(struct mlx5_flow_meter *fm);
764 #endif /* RTE_PMD_MLX5_H_ */