e8214d41b59d3b60441093e3d5e40f284492ca10
[dpdk.git] / drivers / net / mlx5 / mlx5_rxq.c
1 /* SPDX-License-Identifier: BSD-3-Clause
2  * Copyright 2015 6WIND S.A.
3  * Copyright 2015 Mellanox Technologies, Ltd
4  */
5
6 #include <stddef.h>
7 #include <errno.h>
8 #include <string.h>
9 #include <stdint.h>
10 #include <fcntl.h>
11 #include <sys/queue.h>
12
13 /* Verbs header. */
14 /* ISO C doesn't support unnamed structs/unions, disabling -pedantic. */
15 #ifdef PEDANTIC
16 #pragma GCC diagnostic ignored "-Wpedantic"
17 #endif
18 #include <infiniband/verbs.h>
19 #include <infiniband/mlx5dv.h>
20 #ifdef PEDANTIC
21 #pragma GCC diagnostic error "-Wpedantic"
22 #endif
23
24 #include <rte_mbuf.h>
25 #include <rte_malloc.h>
26 #include <rte_ethdev_driver.h>
27 #include <rte_common.h>
28 #include <rte_interrupts.h>
29 #include <rte_debug.h>
30 #include <rte_io.h>
31
32 #include <mlx5_glue.h>
33 #include <mlx5_devx_cmds.h>
34 #include <mlx5_malloc.h>
35
36 #include "mlx5_defs.h"
37 #include "mlx5.h"
38 #include "mlx5_common_os.h"
39 #include "mlx5_rxtx.h"
40 #include "mlx5_utils.h"
41 #include "mlx5_autoconf.h"
42 #include "mlx5_flow.h"
43
44
45 /* Default RSS hash key also used for ConnectX-3. */
46 uint8_t rss_hash_default_key[] = {
47         0x2c, 0xc6, 0x81, 0xd1,
48         0x5b, 0xdb, 0xf4, 0xf7,
49         0xfc, 0xa2, 0x83, 0x19,
50         0xdb, 0x1a, 0x3e, 0x94,
51         0x6b, 0x9e, 0x38, 0xd9,
52         0x2c, 0x9c, 0x03, 0xd1,
53         0xad, 0x99, 0x44, 0xa7,
54         0xd9, 0x56, 0x3d, 0x59,
55         0x06, 0x3c, 0x25, 0xf3,
56         0xfc, 0x1f, 0xdc, 0x2a,
57 };
58
59 /* Length of the default RSS hash key. */
60 static_assert(MLX5_RSS_HASH_KEY_LEN ==
61               (unsigned int)sizeof(rss_hash_default_key),
62               "wrong RSS default key size.");
63
64 /**
65  * Check whether Multi-Packet RQ can be enabled for the device.
66  *
67  * @param dev
68  *   Pointer to Ethernet device.
69  *
70  * @return
71  *   1 if supported, negative errno value if not.
72  */
73 inline int
74 mlx5_check_mprq_support(struct rte_eth_dev *dev)
75 {
76         struct mlx5_priv *priv = dev->data->dev_private;
77
78         if (priv->config.mprq.enabled &&
79             priv->rxqs_n >= priv->config.mprq.min_rxqs_num)
80                 return 1;
81         return -ENOTSUP;
82 }
83
84 /**
85  * Check whether Multi-Packet RQ is enabled for the Rx queue.
86  *
87  *  @param rxq
88  *     Pointer to receive queue structure.
89  *
90  * @return
91  *   0 if disabled, otherwise enabled.
92  */
93 inline int
94 mlx5_rxq_mprq_enabled(struct mlx5_rxq_data *rxq)
95 {
96         return rxq->strd_num_n > 0;
97 }
98
99 /**
100  * Check whether Multi-Packet RQ is enabled for the device.
101  *
102  * @param dev
103  *   Pointer to Ethernet device.
104  *
105  * @return
106  *   0 if disabled, otherwise enabled.
107  */
108 inline int
109 mlx5_mprq_enabled(struct rte_eth_dev *dev)
110 {
111         struct mlx5_priv *priv = dev->data->dev_private;
112         uint32_t i;
113         uint16_t n = 0;
114         uint16_t n_ibv = 0;
115
116         if (mlx5_check_mprq_support(dev) < 0)
117                 return 0;
118         /* All the configured queues should be enabled. */
119         for (i = 0; i < priv->rxqs_n; ++i) {
120                 struct mlx5_rxq_data *rxq = (*priv->rxqs)[i];
121                 struct mlx5_rxq_ctrl *rxq_ctrl = container_of
122                         (rxq, struct mlx5_rxq_ctrl, rxq);
123
124                 if (rxq == NULL || rxq_ctrl->type != MLX5_RXQ_TYPE_STANDARD)
125                         continue;
126                 n_ibv++;
127                 if (mlx5_rxq_mprq_enabled(rxq))
128                         ++n;
129         }
130         /* Multi-Packet RQ can't be partially configured. */
131         MLX5_ASSERT(n == 0 || n == n_ibv);
132         return n == n_ibv;
133 }
134
135 /**
136  * Allocate RX queue elements for Multi-Packet RQ.
137  *
138  * @param rxq_ctrl
139  *   Pointer to RX queue structure.
140  *
141  * @return
142  *   0 on success, a negative errno value otherwise and rte_errno is set.
143  */
144 static int
145 rxq_alloc_elts_mprq(struct mlx5_rxq_ctrl *rxq_ctrl)
146 {
147         struct mlx5_rxq_data *rxq = &rxq_ctrl->rxq;
148         unsigned int wqe_n = 1 << rxq->elts_n;
149         unsigned int i;
150         int err;
151
152         /* Iterate on segments. */
153         for (i = 0; i <= wqe_n; ++i) {
154                 struct mlx5_mprq_buf *buf;
155
156                 if (rte_mempool_get(rxq->mprq_mp, (void **)&buf) < 0) {
157                         DRV_LOG(ERR, "port %u empty mbuf pool", rxq->port_id);
158                         rte_errno = ENOMEM;
159                         goto error;
160                 }
161                 if (i < wqe_n)
162                         (*rxq->mprq_bufs)[i] = buf;
163                 else
164                         rxq->mprq_repl = buf;
165         }
166         DRV_LOG(DEBUG,
167                 "port %u Rx queue %u allocated and configured %u segments",
168                 rxq->port_id, rxq->idx, wqe_n);
169         return 0;
170 error:
171         err = rte_errno; /* Save rte_errno before cleanup. */
172         wqe_n = i;
173         for (i = 0; (i != wqe_n); ++i) {
174                 if ((*rxq->mprq_bufs)[i] != NULL)
175                         rte_mempool_put(rxq->mprq_mp,
176                                         (*rxq->mprq_bufs)[i]);
177                 (*rxq->mprq_bufs)[i] = NULL;
178         }
179         DRV_LOG(DEBUG, "port %u Rx queue %u failed, freed everything",
180                 rxq->port_id, rxq->idx);
181         rte_errno = err; /* Restore rte_errno. */
182         return -rte_errno;
183 }
184
185 /**
186  * Allocate RX queue elements for Single-Packet RQ.
187  *
188  * @param rxq_ctrl
189  *   Pointer to RX queue structure.
190  *
191  * @return
192  *   0 on success, errno value on failure.
193  */
194 static int
195 rxq_alloc_elts_sprq(struct mlx5_rxq_ctrl *rxq_ctrl)
196 {
197         const unsigned int sges_n = 1 << rxq_ctrl->rxq.sges_n;
198         unsigned int elts_n = 1 << rxq_ctrl->rxq.elts_n;
199         unsigned int i;
200         int err;
201
202         /* Iterate on segments. */
203         for (i = 0; (i != elts_n); ++i) {
204                 struct rte_mbuf *buf;
205
206                 buf = rte_pktmbuf_alloc(rxq_ctrl->rxq.mp);
207                 if (buf == NULL) {
208                         DRV_LOG(ERR, "port %u empty mbuf pool",
209                                 PORT_ID(rxq_ctrl->priv));
210                         rte_errno = ENOMEM;
211                         goto error;
212                 }
213                 /* Headroom is reserved by rte_pktmbuf_alloc(). */
214                 MLX5_ASSERT(DATA_OFF(buf) == RTE_PKTMBUF_HEADROOM);
215                 /* Buffer is supposed to be empty. */
216                 MLX5_ASSERT(rte_pktmbuf_data_len(buf) == 0);
217                 MLX5_ASSERT(rte_pktmbuf_pkt_len(buf) == 0);
218                 MLX5_ASSERT(!buf->next);
219                 /* Only the first segment keeps headroom. */
220                 if (i % sges_n)
221                         SET_DATA_OFF(buf, 0);
222                 PORT(buf) = rxq_ctrl->rxq.port_id;
223                 DATA_LEN(buf) = rte_pktmbuf_tailroom(buf);
224                 PKT_LEN(buf) = DATA_LEN(buf);
225                 NB_SEGS(buf) = 1;
226                 (*rxq_ctrl->rxq.elts)[i] = buf;
227         }
228         /* If Rx vector is activated. */
229         if (mlx5_rxq_check_vec_support(&rxq_ctrl->rxq) > 0) {
230                 struct mlx5_rxq_data *rxq = &rxq_ctrl->rxq;
231                 struct rte_mbuf *mbuf_init = &rxq->fake_mbuf;
232                 struct rte_pktmbuf_pool_private *priv =
233                         (struct rte_pktmbuf_pool_private *)
234                                 rte_mempool_get_priv(rxq_ctrl->rxq.mp);
235                 int j;
236
237                 /* Initialize default rearm_data for vPMD. */
238                 mbuf_init->data_off = RTE_PKTMBUF_HEADROOM;
239                 rte_mbuf_refcnt_set(mbuf_init, 1);
240                 mbuf_init->nb_segs = 1;
241                 mbuf_init->port = rxq->port_id;
242                 if (priv->flags & RTE_PKTMBUF_POOL_F_PINNED_EXT_BUF)
243                         mbuf_init->ol_flags = EXT_ATTACHED_MBUF;
244                 /*
245                  * prevent compiler reordering:
246                  * rearm_data covers previous fields.
247                  */
248                 rte_compiler_barrier();
249                 rxq->mbuf_initializer =
250                         *(rte_xmm_t *)&mbuf_init->rearm_data;
251                 /* Padding with a fake mbuf for vectorized Rx. */
252                 for (j = 0; j < MLX5_VPMD_DESCS_PER_LOOP; ++j)
253                         (*rxq->elts)[elts_n + j] = &rxq->fake_mbuf;
254         }
255         DRV_LOG(DEBUG,
256                 "port %u Rx queue %u allocated and configured %u segments"
257                 " (max %u packets)",
258                 PORT_ID(rxq_ctrl->priv), rxq_ctrl->rxq.idx, elts_n,
259                 elts_n / (1 << rxq_ctrl->rxq.sges_n));
260         return 0;
261 error:
262         err = rte_errno; /* Save rte_errno before cleanup. */
263         elts_n = i;
264         for (i = 0; (i != elts_n); ++i) {
265                 if ((*rxq_ctrl->rxq.elts)[i] != NULL)
266                         rte_pktmbuf_free_seg((*rxq_ctrl->rxq.elts)[i]);
267                 (*rxq_ctrl->rxq.elts)[i] = NULL;
268         }
269         DRV_LOG(DEBUG, "port %u Rx queue %u failed, freed everything",
270                 PORT_ID(rxq_ctrl->priv), rxq_ctrl->rxq.idx);
271         rte_errno = err; /* Restore rte_errno. */
272         return -rte_errno;
273 }
274
275 /**
276  * Allocate RX queue elements.
277  *
278  * @param rxq_ctrl
279  *   Pointer to RX queue structure.
280  *
281  * @return
282  *   0 on success, errno value on failure.
283  */
284 int
285 rxq_alloc_elts(struct mlx5_rxq_ctrl *rxq_ctrl)
286 {
287         return mlx5_rxq_mprq_enabled(&rxq_ctrl->rxq) ?
288                rxq_alloc_elts_mprq(rxq_ctrl) : rxq_alloc_elts_sprq(rxq_ctrl);
289 }
290
291 /**
292  * Free RX queue elements for Multi-Packet RQ.
293  *
294  * @param rxq_ctrl
295  *   Pointer to RX queue structure.
296  */
297 static void
298 rxq_free_elts_mprq(struct mlx5_rxq_ctrl *rxq_ctrl)
299 {
300         struct mlx5_rxq_data *rxq = &rxq_ctrl->rxq;
301         uint16_t i;
302
303         DRV_LOG(DEBUG, "port %u Multi-Packet Rx queue %u freeing WRs",
304                 rxq->port_id, rxq->idx);
305         if (rxq->mprq_bufs == NULL)
306                 return;
307         MLX5_ASSERT(mlx5_rxq_check_vec_support(rxq) < 0);
308         for (i = 0; (i != (1u << rxq->elts_n)); ++i) {
309                 if ((*rxq->mprq_bufs)[i] != NULL)
310                         mlx5_mprq_buf_free((*rxq->mprq_bufs)[i]);
311                 (*rxq->mprq_bufs)[i] = NULL;
312         }
313         if (rxq->mprq_repl != NULL) {
314                 mlx5_mprq_buf_free(rxq->mprq_repl);
315                 rxq->mprq_repl = NULL;
316         }
317 }
318
319 /**
320  * Free RX queue elements for Single-Packet RQ.
321  *
322  * @param rxq_ctrl
323  *   Pointer to RX queue structure.
324  */
325 static void
326 rxq_free_elts_sprq(struct mlx5_rxq_ctrl *rxq_ctrl)
327 {
328         struct mlx5_rxq_data *rxq = &rxq_ctrl->rxq;
329         const uint16_t q_n = (1 << rxq->elts_n);
330         const uint16_t q_mask = q_n - 1;
331         uint16_t used = q_n - (rxq->rq_ci - rxq->rq_pi);
332         uint16_t i;
333
334         DRV_LOG(DEBUG, "port %u Rx queue %u freeing WRs",
335                 PORT_ID(rxq_ctrl->priv), rxq->idx);
336         if (rxq->elts == NULL)
337                 return;
338         /**
339          * Some mbuf in the Ring belongs to the application.  They cannot be
340          * freed.
341          */
342         if (mlx5_rxq_check_vec_support(rxq) > 0) {
343                 for (i = 0; i < used; ++i)
344                         (*rxq->elts)[(rxq->rq_ci + i) & q_mask] = NULL;
345                 rxq->rq_pi = rxq->rq_ci;
346         }
347         for (i = 0; (i != (1u << rxq->elts_n)); ++i) {
348                 if ((*rxq->elts)[i] != NULL)
349                         rte_pktmbuf_free_seg((*rxq->elts)[i]);
350                 (*rxq->elts)[i] = NULL;
351         }
352 }
353
354 /**
355  * Free RX queue elements.
356  *
357  * @param rxq_ctrl
358  *   Pointer to RX queue structure.
359  */
360 static void
361 rxq_free_elts(struct mlx5_rxq_ctrl *rxq_ctrl)
362 {
363         if (mlx5_rxq_mprq_enabled(&rxq_ctrl->rxq))
364                 rxq_free_elts_mprq(rxq_ctrl);
365         else
366                 rxq_free_elts_sprq(rxq_ctrl);
367 }
368
369 /**
370  * Returns the per-queue supported offloads.
371  *
372  * @param dev
373  *   Pointer to Ethernet device.
374  *
375  * @return
376  *   Supported Rx offloads.
377  */
378 uint64_t
379 mlx5_get_rx_queue_offloads(struct rte_eth_dev *dev)
380 {
381         struct mlx5_priv *priv = dev->data->dev_private;
382         struct mlx5_dev_config *config = &priv->config;
383         uint64_t offloads = (DEV_RX_OFFLOAD_SCATTER |
384                              DEV_RX_OFFLOAD_TIMESTAMP |
385                              DEV_RX_OFFLOAD_JUMBO_FRAME |
386                              DEV_RX_OFFLOAD_RSS_HASH);
387
388         if (config->hw_fcs_strip)
389                 offloads |= DEV_RX_OFFLOAD_KEEP_CRC;
390
391         if (config->hw_csum)
392                 offloads |= (DEV_RX_OFFLOAD_IPV4_CKSUM |
393                              DEV_RX_OFFLOAD_UDP_CKSUM |
394                              DEV_RX_OFFLOAD_TCP_CKSUM);
395         if (config->hw_vlan_strip)
396                 offloads |= DEV_RX_OFFLOAD_VLAN_STRIP;
397         if (MLX5_LRO_SUPPORTED(dev))
398                 offloads |= DEV_RX_OFFLOAD_TCP_LRO;
399         return offloads;
400 }
401
402
403 /**
404  * Returns the per-port supported offloads.
405  *
406  * @return
407  *   Supported Rx offloads.
408  */
409 uint64_t
410 mlx5_get_rx_port_offloads(void)
411 {
412         uint64_t offloads = DEV_RX_OFFLOAD_VLAN_FILTER;
413
414         return offloads;
415 }
416
417 /**
418  * Verify if the queue can be released.
419  *
420  * @param dev
421  *   Pointer to Ethernet device.
422  * @param idx
423  *   RX queue index.
424  *
425  * @return
426  *   1 if the queue can be released
427  *   0 if the queue can not be released, there are references to it.
428  *   Negative errno and rte_errno is set if queue doesn't exist.
429  */
430 static int
431 mlx5_rxq_releasable(struct rte_eth_dev *dev, uint16_t idx)
432 {
433         struct mlx5_priv *priv = dev->data->dev_private;
434         struct mlx5_rxq_ctrl *rxq_ctrl;
435
436         if (!(*priv->rxqs)[idx]) {
437                 rte_errno = EINVAL;
438                 return -rte_errno;
439         }
440         rxq_ctrl = container_of((*priv->rxqs)[idx], struct mlx5_rxq_ctrl, rxq);
441         return (rte_atomic32_read(&rxq_ctrl->refcnt) == 1);
442 }
443
444 /**
445  * Rx queue presetup checks.
446  *
447  * @param dev
448  *   Pointer to Ethernet device structure.
449  * @param idx
450  *   RX queue index.
451  * @param desc
452  *   Number of descriptors to configure in queue.
453  *
454  * @return
455  *   0 on success, a negative errno value otherwise and rte_errno is set.
456  */
457 static int
458 mlx5_rx_queue_pre_setup(struct rte_eth_dev *dev, uint16_t idx, uint16_t *desc)
459 {
460         struct mlx5_priv *priv = dev->data->dev_private;
461
462         if (!rte_is_power_of_2(*desc)) {
463                 *desc = 1 << log2above(*desc);
464                 DRV_LOG(WARNING,
465                         "port %u increased number of descriptors in Rx queue %u"
466                         " to the next power of two (%d)",
467                         dev->data->port_id, idx, *desc);
468         }
469         DRV_LOG(DEBUG, "port %u configuring Rx queue %u for %u descriptors",
470                 dev->data->port_id, idx, *desc);
471         if (idx >= priv->rxqs_n) {
472                 DRV_LOG(ERR, "port %u Rx queue index out of range (%u >= %u)",
473                         dev->data->port_id, idx, priv->rxqs_n);
474                 rte_errno = EOVERFLOW;
475                 return -rte_errno;
476         }
477         if (!mlx5_rxq_releasable(dev, idx)) {
478                 DRV_LOG(ERR, "port %u unable to release queue index %u",
479                         dev->data->port_id, idx);
480                 rte_errno = EBUSY;
481                 return -rte_errno;
482         }
483         mlx5_rxq_release(dev, idx);
484         return 0;
485 }
486
487 /**
488  *
489  * @param dev
490  *   Pointer to Ethernet device structure.
491  * @param idx
492  *   RX queue index.
493  * @param desc
494  *   Number of descriptors to configure in queue.
495  * @param socket
496  *   NUMA socket on which memory must be allocated.
497  * @param[in] conf
498  *   Thresholds parameters.
499  * @param mp
500  *   Memory pool for buffer allocations.
501  *
502  * @return
503  *   0 on success, a negative errno value otherwise and rte_errno is set.
504  */
505 int
506 mlx5_rx_queue_setup(struct rte_eth_dev *dev, uint16_t idx, uint16_t desc,
507                     unsigned int socket, const struct rte_eth_rxconf *conf,
508                     struct rte_mempool *mp)
509 {
510         struct mlx5_priv *priv = dev->data->dev_private;
511         struct mlx5_rxq_data *rxq = (*priv->rxqs)[idx];
512         struct mlx5_rxq_ctrl *rxq_ctrl =
513                 container_of(rxq, struct mlx5_rxq_ctrl, rxq);
514         int res;
515
516         res = mlx5_rx_queue_pre_setup(dev, idx, &desc);
517         if (res)
518                 return res;
519         rxq_ctrl = mlx5_rxq_new(dev, idx, desc, socket, conf, mp);
520         if (!rxq_ctrl) {
521                 DRV_LOG(ERR, "port %u unable to allocate queue index %u",
522                         dev->data->port_id, idx);
523                 rte_errno = ENOMEM;
524                 return -rte_errno;
525         }
526         DRV_LOG(DEBUG, "port %u adding Rx queue %u to list",
527                 dev->data->port_id, idx);
528         (*priv->rxqs)[idx] = &rxq_ctrl->rxq;
529         return 0;
530 }
531
532 /**
533  *
534  * @param dev
535  *   Pointer to Ethernet device structure.
536  * @param idx
537  *   RX queue index.
538  * @param desc
539  *   Number of descriptors to configure in queue.
540  * @param hairpin_conf
541  *   Hairpin configuration parameters.
542  *
543  * @return
544  *   0 on success, a negative errno value otherwise and rte_errno is set.
545  */
546 int
547 mlx5_rx_hairpin_queue_setup(struct rte_eth_dev *dev, uint16_t idx,
548                             uint16_t desc,
549                             const struct rte_eth_hairpin_conf *hairpin_conf)
550 {
551         struct mlx5_priv *priv = dev->data->dev_private;
552         struct mlx5_rxq_data *rxq = (*priv->rxqs)[idx];
553         struct mlx5_rxq_ctrl *rxq_ctrl =
554                 container_of(rxq, struct mlx5_rxq_ctrl, rxq);
555         int res;
556
557         res = mlx5_rx_queue_pre_setup(dev, idx, &desc);
558         if (res)
559                 return res;
560         if (hairpin_conf->peer_count != 1 ||
561             hairpin_conf->peers[0].port != dev->data->port_id ||
562             hairpin_conf->peers[0].queue >= priv->txqs_n) {
563                 DRV_LOG(ERR, "port %u unable to setup hairpin queue index %u "
564                         " invalid hairpind configuration", dev->data->port_id,
565                         idx);
566                 rte_errno = EINVAL;
567                 return -rte_errno;
568         }
569         rxq_ctrl = mlx5_rxq_hairpin_new(dev, idx, desc, hairpin_conf);
570         if (!rxq_ctrl) {
571                 DRV_LOG(ERR, "port %u unable to allocate queue index %u",
572                         dev->data->port_id, idx);
573                 rte_errno = ENOMEM;
574                 return -rte_errno;
575         }
576         DRV_LOG(DEBUG, "port %u adding Rx queue %u to list",
577                 dev->data->port_id, idx);
578         (*priv->rxqs)[idx] = &rxq_ctrl->rxq;
579         return 0;
580 }
581
582 /**
583  * DPDK callback to release a RX queue.
584  *
585  * @param dpdk_rxq
586  *   Generic RX queue pointer.
587  */
588 void
589 mlx5_rx_queue_release(void *dpdk_rxq)
590 {
591         struct mlx5_rxq_data *rxq = (struct mlx5_rxq_data *)dpdk_rxq;
592         struct mlx5_rxq_ctrl *rxq_ctrl;
593         struct mlx5_priv *priv;
594
595         if (rxq == NULL)
596                 return;
597         rxq_ctrl = container_of(rxq, struct mlx5_rxq_ctrl, rxq);
598         priv = rxq_ctrl->priv;
599         if (!mlx5_rxq_releasable(ETH_DEV(priv), rxq_ctrl->rxq.idx))
600                 rte_panic("port %u Rx queue %u is still used by a flow and"
601                           " cannot be removed\n",
602                           PORT_ID(priv), rxq->idx);
603         mlx5_rxq_release(ETH_DEV(priv), rxq_ctrl->rxq.idx);
604 }
605
606 /**
607  * Get an Rx queue Verbs/DevX object.
608  *
609  * @param dev
610  *   Pointer to Ethernet device.
611  * @param idx
612  *   Queue index in DPDK Rx queue array
613  *
614  * @return
615  *   The Verbs/DevX object if it exists.
616  */
617 static struct mlx5_rxq_obj *
618 mlx5_rxq_obj_get(struct rte_eth_dev *dev, uint16_t idx)
619 {
620         struct mlx5_priv *priv = dev->data->dev_private;
621         struct mlx5_rxq_data *rxq_data = (*priv->rxqs)[idx];
622         struct mlx5_rxq_ctrl *rxq_ctrl;
623
624         if (idx >= priv->rxqs_n)
625                 return NULL;
626         if (!rxq_data)
627                 return NULL;
628         rxq_ctrl = container_of(rxq_data, struct mlx5_rxq_ctrl, rxq);
629         if (rxq_ctrl->obj)
630                 rte_atomic32_inc(&rxq_ctrl->obj->refcnt);
631         return rxq_ctrl->obj;
632 }
633
634 /**
635  * Release the resources allocated for an RQ DevX object.
636  *
637  * @param rxq_ctrl
638  *   DevX Rx queue object.
639  */
640 static void
641 rxq_release_rq_resources(struct mlx5_rxq_ctrl *rxq_ctrl)
642 {
643         if (rxq_ctrl->rxq.wqes) {
644                 rte_free((void *)(uintptr_t)rxq_ctrl->rxq.wqes);
645                 rxq_ctrl->rxq.wqes = NULL;
646         }
647         if (rxq_ctrl->wq_umem) {
648                 mlx5_glue->devx_umem_dereg(rxq_ctrl->wq_umem);
649                 rxq_ctrl->wq_umem = NULL;
650         }
651 }
652
653 /**
654  * Release an Rx hairpin related resources.
655  *
656  * @param rxq_obj
657  *   Hairpin Rx queue object.
658  */
659 static void
660 rxq_obj_hairpin_release(struct mlx5_rxq_obj *rxq_obj)
661 {
662         struct mlx5_devx_modify_rq_attr rq_attr = { 0 };
663
664         MLX5_ASSERT(rxq_obj);
665         rq_attr.state = MLX5_RQC_STATE_RST;
666         rq_attr.rq_state = MLX5_RQC_STATE_RDY;
667         mlx5_devx_cmd_modify_rq(rxq_obj->rq, &rq_attr);
668         claim_zero(mlx5_devx_cmd_destroy(rxq_obj->rq));
669 }
670
671 /**
672  * Release an Rx verbs/DevX queue object.
673  *
674  * @param rxq_obj
675  *   Verbs/DevX Rx queue object.
676  *
677  * @return
678  *   1 while a reference on it exists, 0 when freed.
679  */
680 static int
681 mlx5_rxq_obj_release(struct mlx5_rxq_obj *rxq_obj)
682 {
683         MLX5_ASSERT(rxq_obj);
684         if (rte_atomic32_dec_and_test(&rxq_obj->refcnt)) {
685                 switch (rxq_obj->type) {
686                 case MLX5_RXQ_OBJ_TYPE_IBV:
687                         MLX5_ASSERT(rxq_obj->wq);
688                         MLX5_ASSERT(rxq_obj->cq);
689                         rxq_free_elts(rxq_obj->rxq_ctrl);
690                         claim_zero(mlx5_glue->destroy_wq(rxq_obj->wq));
691                         claim_zero(mlx5_glue->destroy_cq(rxq_obj->cq));
692                         break;
693                 case MLX5_RXQ_OBJ_TYPE_DEVX_RQ:
694                         MLX5_ASSERT(rxq_obj->cq);
695                         MLX5_ASSERT(rxq_obj->rq);
696                         rxq_free_elts(rxq_obj->rxq_ctrl);
697                         claim_zero(mlx5_devx_cmd_destroy(rxq_obj->rq));
698                         rxq_release_rq_resources(rxq_obj->rxq_ctrl);
699                         claim_zero(mlx5_glue->destroy_cq(rxq_obj->cq));
700                         break;
701                 case MLX5_RXQ_OBJ_TYPE_DEVX_HAIRPIN:
702                         MLX5_ASSERT(rxq_obj->rq);
703                         rxq_obj_hairpin_release(rxq_obj);
704                         break;
705                 }
706                 if (rxq_obj->channel)
707                         claim_zero(mlx5_glue->destroy_comp_channel
708                                    (rxq_obj->channel));
709                 LIST_REMOVE(rxq_obj, next);
710                 rte_free(rxq_obj);
711                 return 0;
712         }
713         return 1;
714 }
715
716 /**
717  * Allocate queue vector and fill epoll fd list for Rx interrupts.
718  *
719  * @param dev
720  *   Pointer to Ethernet device.
721  *
722  * @return
723  *   0 on success, a negative errno value otherwise and rte_errno is set.
724  */
725 int
726 mlx5_rx_intr_vec_enable(struct rte_eth_dev *dev)
727 {
728         struct mlx5_priv *priv = dev->data->dev_private;
729         unsigned int i;
730         unsigned int rxqs_n = priv->rxqs_n;
731         unsigned int n = RTE_MIN(rxqs_n, (uint32_t)RTE_MAX_RXTX_INTR_VEC_ID);
732         unsigned int count = 0;
733         struct rte_intr_handle *intr_handle = dev->intr_handle;
734
735         if (!dev->data->dev_conf.intr_conf.rxq)
736                 return 0;
737         mlx5_rx_intr_vec_disable(dev);
738         intr_handle->intr_vec = mlx5_malloc(0,
739                                 n * sizeof(intr_handle->intr_vec[0]),
740                                 0, SOCKET_ID_ANY);
741         if (intr_handle->intr_vec == NULL) {
742                 DRV_LOG(ERR,
743                         "port %u failed to allocate memory for interrupt"
744                         " vector, Rx interrupts will not be supported",
745                         dev->data->port_id);
746                 rte_errno = ENOMEM;
747                 return -rte_errno;
748         }
749         intr_handle->type = RTE_INTR_HANDLE_EXT;
750         for (i = 0; i != n; ++i) {
751                 /* This rxq obj must not be released in this function. */
752                 struct mlx5_rxq_obj *rxq_obj = mlx5_rxq_obj_get(dev, i);
753                 int fd;
754                 int flags;
755                 int rc;
756
757                 /* Skip queues that cannot request interrupts. */
758                 if (!rxq_obj || !rxq_obj->channel) {
759                         /* Use invalid intr_vec[] index to disable entry. */
760                         intr_handle->intr_vec[i] =
761                                 RTE_INTR_VEC_RXTX_OFFSET +
762                                 RTE_MAX_RXTX_INTR_VEC_ID;
763                         continue;
764                 }
765                 if (count >= RTE_MAX_RXTX_INTR_VEC_ID) {
766                         DRV_LOG(ERR,
767                                 "port %u too many Rx queues for interrupt"
768                                 " vector size (%d), Rx interrupts cannot be"
769                                 " enabled",
770                                 dev->data->port_id, RTE_MAX_RXTX_INTR_VEC_ID);
771                         mlx5_rx_intr_vec_disable(dev);
772                         rte_errno = ENOMEM;
773                         return -rte_errno;
774                 }
775                 fd = rxq_obj->channel->fd;
776                 flags = fcntl(fd, F_GETFL);
777                 rc = fcntl(fd, F_SETFL, flags | O_NONBLOCK);
778                 if (rc < 0) {
779                         rte_errno = errno;
780                         DRV_LOG(ERR,
781                                 "port %u failed to make Rx interrupt file"
782                                 " descriptor %d non-blocking for queue index"
783                                 " %d",
784                                 dev->data->port_id, fd, i);
785                         mlx5_rx_intr_vec_disable(dev);
786                         return -rte_errno;
787                 }
788                 intr_handle->intr_vec[i] = RTE_INTR_VEC_RXTX_OFFSET + count;
789                 intr_handle->efds[count] = fd;
790                 count++;
791         }
792         if (!count)
793                 mlx5_rx_intr_vec_disable(dev);
794         else
795                 intr_handle->nb_efd = count;
796         return 0;
797 }
798
799 /**
800  * Clean up Rx interrupts handler.
801  *
802  * @param dev
803  *   Pointer to Ethernet device.
804  */
805 void
806 mlx5_rx_intr_vec_disable(struct rte_eth_dev *dev)
807 {
808         struct mlx5_priv *priv = dev->data->dev_private;
809         struct rte_intr_handle *intr_handle = dev->intr_handle;
810         unsigned int i;
811         unsigned int rxqs_n = priv->rxqs_n;
812         unsigned int n = RTE_MIN(rxqs_n, (uint32_t)RTE_MAX_RXTX_INTR_VEC_ID);
813
814         if (!dev->data->dev_conf.intr_conf.rxq)
815                 return;
816         if (!intr_handle->intr_vec)
817                 goto free;
818         for (i = 0; i != n; ++i) {
819                 struct mlx5_rxq_ctrl *rxq_ctrl;
820                 struct mlx5_rxq_data *rxq_data;
821
822                 if (intr_handle->intr_vec[i] == RTE_INTR_VEC_RXTX_OFFSET +
823                     RTE_MAX_RXTX_INTR_VEC_ID)
824                         continue;
825                 /**
826                  * Need to access directly the queue to release the reference
827                  * kept in mlx5_rx_intr_vec_enable().
828                  */
829                 rxq_data = (*priv->rxqs)[i];
830                 rxq_ctrl = container_of(rxq_data, struct mlx5_rxq_ctrl, rxq);
831                 if (rxq_ctrl->obj)
832                         mlx5_rxq_obj_release(rxq_ctrl->obj);
833         }
834 free:
835         rte_intr_free_epoll_fd(intr_handle);
836         if (intr_handle->intr_vec)
837                 mlx5_free(intr_handle->intr_vec);
838         intr_handle->nb_efd = 0;
839         intr_handle->intr_vec = NULL;
840 }
841
842 /**
843  *  MLX5 CQ notification .
844  *
845  *  @param rxq
846  *     Pointer to receive queue structure.
847  *  @param sq_n_rxq
848  *     Sequence number per receive queue .
849  */
850 static inline void
851 mlx5_arm_cq(struct mlx5_rxq_data *rxq, int sq_n_rxq)
852 {
853         int sq_n = 0;
854         uint32_t doorbell_hi;
855         uint64_t doorbell;
856         void *cq_db_reg = (char *)rxq->cq_uar + MLX5_CQ_DOORBELL;
857
858         sq_n = sq_n_rxq & MLX5_CQ_SQN_MASK;
859         doorbell_hi = sq_n << MLX5_CQ_SQN_OFFSET | (rxq->cq_ci & MLX5_CI_MASK);
860         doorbell = (uint64_t)doorbell_hi << 32;
861         doorbell |=  rxq->cqn;
862         rxq->cq_db[MLX5_CQ_ARM_DB] = rte_cpu_to_be_32(doorbell_hi);
863         mlx5_uar_write64(rte_cpu_to_be_64(doorbell),
864                          cq_db_reg, rxq->uar_lock_cq);
865 }
866
867 /**
868  * DPDK callback for Rx queue interrupt enable.
869  *
870  * @param dev
871  *   Pointer to Ethernet device structure.
872  * @param rx_queue_id
873  *   Rx queue number.
874  *
875  * @return
876  *   0 on success, a negative errno value otherwise and rte_errno is set.
877  */
878 int
879 mlx5_rx_intr_enable(struct rte_eth_dev *dev, uint16_t rx_queue_id)
880 {
881         struct mlx5_priv *priv = dev->data->dev_private;
882         struct mlx5_rxq_data *rxq_data;
883         struct mlx5_rxq_ctrl *rxq_ctrl;
884
885         rxq_data = (*priv->rxqs)[rx_queue_id];
886         if (!rxq_data) {
887                 rte_errno = EINVAL;
888                 return -rte_errno;
889         }
890         rxq_ctrl = container_of(rxq_data, struct mlx5_rxq_ctrl, rxq);
891         if (rxq_ctrl->irq) {
892                 struct mlx5_rxq_obj *rxq_obj;
893
894                 rxq_obj = mlx5_rxq_obj_get(dev, rx_queue_id);
895                 if (!rxq_obj) {
896                         rte_errno = EINVAL;
897                         return -rte_errno;
898                 }
899                 mlx5_arm_cq(rxq_data, rxq_data->cq_arm_sn);
900                 mlx5_rxq_obj_release(rxq_obj);
901         }
902         return 0;
903 }
904
905 /**
906  * DPDK callback for Rx queue interrupt disable.
907  *
908  * @param dev
909  *   Pointer to Ethernet device structure.
910  * @param rx_queue_id
911  *   Rx queue number.
912  *
913  * @return
914  *   0 on success, a negative errno value otherwise and rte_errno is set.
915  */
916 int
917 mlx5_rx_intr_disable(struct rte_eth_dev *dev, uint16_t rx_queue_id)
918 {
919         struct mlx5_priv *priv = dev->data->dev_private;
920         struct mlx5_rxq_data *rxq_data;
921         struct mlx5_rxq_ctrl *rxq_ctrl;
922         struct mlx5_rxq_obj *rxq_obj = NULL;
923         struct ibv_cq *ev_cq;
924         void *ev_ctx;
925         int ret;
926
927         rxq_data = (*priv->rxqs)[rx_queue_id];
928         if (!rxq_data) {
929                 rte_errno = EINVAL;
930                 return -rte_errno;
931         }
932         rxq_ctrl = container_of(rxq_data, struct mlx5_rxq_ctrl, rxq);
933         if (!rxq_ctrl->irq)
934                 return 0;
935         rxq_obj = mlx5_rxq_obj_get(dev, rx_queue_id);
936         if (!rxq_obj) {
937                 rte_errno = EINVAL;
938                 return -rte_errno;
939         }
940         ret = mlx5_glue->get_cq_event(rxq_obj->channel, &ev_cq, &ev_ctx);
941         if (ret || ev_cq != rxq_obj->cq) {
942                 rte_errno = EINVAL;
943                 goto exit;
944         }
945         rxq_data->cq_arm_sn++;
946         mlx5_glue->ack_cq_events(rxq_obj->cq, 1);
947         mlx5_rxq_obj_release(rxq_obj);
948         return 0;
949 exit:
950         ret = rte_errno; /* Save rte_errno before cleanup. */
951         if (rxq_obj)
952                 mlx5_rxq_obj_release(rxq_obj);
953         DRV_LOG(WARNING, "port %u unable to disable interrupt on Rx queue %d",
954                 dev->data->port_id, rx_queue_id);
955         rte_errno = ret; /* Restore rte_errno. */
956         return -rte_errno;
957 }
958
959 /**
960  * Create a CQ Verbs object.
961  *
962  * @param dev
963  *   Pointer to Ethernet device.
964  * @param priv
965  *   Pointer to device private data.
966  * @param rxq_data
967  *   Pointer to Rx queue data.
968  * @param cqe_n
969  *   Number of CQEs in CQ.
970  * @param rxq_obj
971  *   Pointer to Rx queue object data.
972  *
973  * @return
974  *   The Verbs object initialised, NULL otherwise and rte_errno is set.
975  */
976 static struct ibv_cq *
977 mlx5_ibv_cq_new(struct rte_eth_dev *dev, struct mlx5_priv *priv,
978                 struct mlx5_rxq_data *rxq_data,
979                 unsigned int cqe_n, struct mlx5_rxq_obj *rxq_obj)
980 {
981         struct {
982                 struct ibv_cq_init_attr_ex ibv;
983                 struct mlx5dv_cq_init_attr mlx5;
984         } cq_attr;
985
986         cq_attr.ibv = (struct ibv_cq_init_attr_ex){
987                 .cqe = cqe_n,
988                 .channel = rxq_obj->channel,
989                 .comp_mask = 0,
990         };
991         cq_attr.mlx5 = (struct mlx5dv_cq_init_attr){
992                 .comp_mask = 0,
993         };
994         if (priv->config.cqe_comp && !rxq_data->hw_timestamp &&
995             !rxq_data->lro) {
996                 cq_attr.mlx5.comp_mask |=
997                                 MLX5DV_CQ_INIT_ATTR_MASK_COMPRESSED_CQE;
998 #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT
999                 cq_attr.mlx5.cqe_comp_res_format =
1000                                 mlx5_rxq_mprq_enabled(rxq_data) ?
1001                                 MLX5DV_CQE_RES_FORMAT_CSUM_STRIDX :
1002                                 MLX5DV_CQE_RES_FORMAT_HASH;
1003 #else
1004                 cq_attr.mlx5.cqe_comp_res_format = MLX5DV_CQE_RES_FORMAT_HASH;
1005 #endif
1006                 /*
1007                  * For vectorized Rx, it must not be doubled in order to
1008                  * make cq_ci and rq_ci aligned.
1009                  */
1010                 if (mlx5_rxq_check_vec_support(rxq_data) < 0)
1011                         cq_attr.ibv.cqe *= 2;
1012         } else if (priv->config.cqe_comp && rxq_data->hw_timestamp) {
1013                 DRV_LOG(DEBUG,
1014                         "port %u Rx CQE compression is disabled for HW"
1015                         " timestamp",
1016                         dev->data->port_id);
1017         } else if (priv->config.cqe_comp && rxq_data->lro) {
1018                 DRV_LOG(DEBUG,
1019                         "port %u Rx CQE compression is disabled for LRO",
1020                         dev->data->port_id);
1021         }
1022 #ifdef HAVE_IBV_MLX5_MOD_CQE_128B_PAD
1023         if (priv->config.cqe_pad) {
1024                 cq_attr.mlx5.comp_mask |= MLX5DV_CQ_INIT_ATTR_MASK_FLAGS;
1025                 cq_attr.mlx5.flags |= MLX5DV_CQ_INIT_ATTR_FLAGS_CQE_PAD;
1026         }
1027 #endif
1028         return mlx5_glue->cq_ex_to_cq(mlx5_glue->dv_create_cq(priv->sh->ctx,
1029                                                               &cq_attr.ibv,
1030                                                               &cq_attr.mlx5));
1031 }
1032
1033 /**
1034  * Create a WQ Verbs object.
1035  *
1036  * @param dev
1037  *   Pointer to Ethernet device.
1038  * @param priv
1039  *   Pointer to device private data.
1040  * @param rxq_data
1041  *   Pointer to Rx queue data.
1042  * @param idx
1043  *   Queue index in DPDK Rx queue array
1044  * @param wqe_n
1045  *   Number of WQEs in WQ.
1046  * @param rxq_obj
1047  *   Pointer to Rx queue object data.
1048  *
1049  * @return
1050  *   The Verbs object initialised, NULL otherwise and rte_errno is set.
1051  */
1052 static struct ibv_wq *
1053 mlx5_ibv_wq_new(struct rte_eth_dev *dev, struct mlx5_priv *priv,
1054                 struct mlx5_rxq_data *rxq_data, uint16_t idx,
1055                 unsigned int wqe_n, struct mlx5_rxq_obj *rxq_obj)
1056 {
1057         struct {
1058                 struct ibv_wq_init_attr ibv;
1059 #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT
1060                 struct mlx5dv_wq_init_attr mlx5;
1061 #endif
1062         } wq_attr;
1063
1064         wq_attr.ibv = (struct ibv_wq_init_attr){
1065                 .wq_context = NULL, /* Could be useful in the future. */
1066                 .wq_type = IBV_WQT_RQ,
1067                 /* Max number of outstanding WRs. */
1068                 .max_wr = wqe_n >> rxq_data->sges_n,
1069                 /* Max number of scatter/gather elements in a WR. */
1070                 .max_sge = 1 << rxq_data->sges_n,
1071                 .pd = priv->sh->pd,
1072                 .cq = rxq_obj->cq,
1073                 .comp_mask = IBV_WQ_FLAGS_CVLAN_STRIPPING | 0,
1074                 .create_flags = (rxq_data->vlan_strip ?
1075                                  IBV_WQ_FLAGS_CVLAN_STRIPPING : 0),
1076         };
1077         /* By default, FCS (CRC) is stripped by hardware. */
1078         if (rxq_data->crc_present) {
1079                 wq_attr.ibv.create_flags |= IBV_WQ_FLAGS_SCATTER_FCS;
1080                 wq_attr.ibv.comp_mask |= IBV_WQ_INIT_ATTR_FLAGS;
1081         }
1082         if (priv->config.hw_padding) {
1083 #if defined(HAVE_IBV_WQ_FLAG_RX_END_PADDING)
1084                 wq_attr.ibv.create_flags |= IBV_WQ_FLAG_RX_END_PADDING;
1085                 wq_attr.ibv.comp_mask |= IBV_WQ_INIT_ATTR_FLAGS;
1086 #elif defined(HAVE_IBV_WQ_FLAGS_PCI_WRITE_END_PADDING)
1087                 wq_attr.ibv.create_flags |= IBV_WQ_FLAGS_PCI_WRITE_END_PADDING;
1088                 wq_attr.ibv.comp_mask |= IBV_WQ_INIT_ATTR_FLAGS;
1089 #endif
1090         }
1091 #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT
1092         wq_attr.mlx5 = (struct mlx5dv_wq_init_attr){
1093                 .comp_mask = 0,
1094         };
1095         if (mlx5_rxq_mprq_enabled(rxq_data)) {
1096                 struct mlx5dv_striding_rq_init_attr *mprq_attr =
1097                                                 &wq_attr.mlx5.striding_rq_attrs;
1098
1099                 wq_attr.mlx5.comp_mask |= MLX5DV_WQ_INIT_ATTR_MASK_STRIDING_RQ;
1100                 *mprq_attr = (struct mlx5dv_striding_rq_init_attr){
1101                         .single_stride_log_num_of_bytes = rxq_data->strd_sz_n,
1102                         .single_wqe_log_num_of_strides = rxq_data->strd_num_n,
1103                         .two_byte_shift_en = MLX5_MPRQ_TWO_BYTE_SHIFT,
1104                 };
1105         }
1106         rxq_obj->wq = mlx5_glue->dv_create_wq(priv->sh->ctx, &wq_attr.ibv,
1107                                               &wq_attr.mlx5);
1108 #else
1109         rxq_obj->wq = mlx5_glue->create_wq(priv->sh->ctx, &wq_attr.ibv);
1110 #endif
1111         if (rxq_obj->wq) {
1112                 /*
1113                  * Make sure number of WRs*SGEs match expectations since a queue
1114                  * cannot allocate more than "desc" buffers.
1115                  */
1116                 if (wq_attr.ibv.max_wr != (wqe_n >> rxq_data->sges_n) ||
1117                     wq_attr.ibv.max_sge != (1u << rxq_data->sges_n)) {
1118                         DRV_LOG(ERR,
1119                                 "port %u Rx queue %u requested %u*%u but got"
1120                                 " %u*%u WRs*SGEs",
1121                                 dev->data->port_id, idx,
1122                                 wqe_n >> rxq_data->sges_n,
1123                                 (1 << rxq_data->sges_n),
1124                                 wq_attr.ibv.max_wr, wq_attr.ibv.max_sge);
1125                         claim_zero(mlx5_glue->destroy_wq(rxq_obj->wq));
1126                         rxq_obj->wq = NULL;
1127                         rte_errno = EINVAL;
1128                 }
1129         }
1130         return rxq_obj->wq;
1131 }
1132
1133 /**
1134  * Fill common fields of create RQ attributes structure.
1135  *
1136  * @param rxq_data
1137  *   Pointer to Rx queue data.
1138  * @param cqn
1139  *   CQ number to use with this RQ.
1140  * @param rq_attr
1141  *   RQ attributes structure to fill..
1142  */
1143 static void
1144 mlx5_devx_create_rq_attr_fill(struct mlx5_rxq_data *rxq_data, uint32_t cqn,
1145                               struct mlx5_devx_create_rq_attr *rq_attr)
1146 {
1147         rq_attr->state = MLX5_RQC_STATE_RST;
1148         rq_attr->vsd = (rxq_data->vlan_strip) ? 0 : 1;
1149         rq_attr->cqn = cqn;
1150         rq_attr->scatter_fcs = (rxq_data->crc_present) ? 1 : 0;
1151 }
1152
1153 /**
1154  * Fill common fields of DevX WQ attributes structure.
1155  *
1156  * @param priv
1157  *   Pointer to device private data.
1158  * @param rxq_ctrl
1159  *   Pointer to Rx queue control structure.
1160  * @param wq_attr
1161  *   WQ attributes structure to fill..
1162  */
1163 static void
1164 mlx5_devx_wq_attr_fill(struct mlx5_priv *priv, struct mlx5_rxq_ctrl *rxq_ctrl,
1165                        struct mlx5_devx_wq_attr *wq_attr)
1166 {
1167         wq_attr->end_padding_mode = priv->config.cqe_pad ?
1168                                         MLX5_WQ_END_PAD_MODE_ALIGN :
1169                                         MLX5_WQ_END_PAD_MODE_NONE;
1170         wq_attr->pd = priv->sh->pdn;
1171         wq_attr->dbr_addr = rxq_ctrl->dbr_offset;
1172         wq_attr->dbr_umem_id = rxq_ctrl->dbr_umem_id;
1173         wq_attr->dbr_umem_valid = 1;
1174         wq_attr->wq_umem_id = rxq_ctrl->wq_umem->umem_id;
1175         wq_attr->wq_umem_valid = 1;
1176 }
1177
1178 /**
1179  * Create a RQ object using DevX.
1180  *
1181  * @param dev
1182  *   Pointer to Ethernet device.
1183  * @param idx
1184  *   Queue index in DPDK Rx queue array
1185  * @param cqn
1186  *   CQ number to use with this RQ.
1187  *
1188  * @return
1189  *   The DevX object initialised, NULL otherwise and rte_errno is set.
1190  */
1191 static struct mlx5_devx_obj *
1192 mlx5_devx_rq_new(struct rte_eth_dev *dev, uint16_t idx, uint32_t cqn)
1193 {
1194         struct mlx5_priv *priv = dev->data->dev_private;
1195         struct mlx5_rxq_data *rxq_data = (*priv->rxqs)[idx];
1196         struct mlx5_rxq_ctrl *rxq_ctrl =
1197                 container_of(rxq_data, struct mlx5_rxq_ctrl, rxq);
1198         struct mlx5_devx_create_rq_attr rq_attr;
1199         uint32_t wqe_n = 1 << (rxq_data->elts_n - rxq_data->sges_n);
1200         uint32_t wq_size = 0;
1201         uint32_t wqe_size = 0;
1202         uint32_t log_wqe_size = 0;
1203         void *buf = NULL;
1204         struct mlx5_devx_obj *rq;
1205
1206         memset(&rq_attr, 0, sizeof(rq_attr));
1207         /* Fill RQ attributes. */
1208         rq_attr.mem_rq_type = MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE;
1209         rq_attr.flush_in_error_en = 1;
1210         mlx5_devx_create_rq_attr_fill(rxq_data, cqn, &rq_attr);
1211         /* Fill WQ attributes for this RQ. */
1212         if (mlx5_rxq_mprq_enabled(rxq_data)) {
1213                 rq_attr.wq_attr.wq_type = MLX5_WQ_TYPE_CYCLIC_STRIDING_RQ;
1214                 /*
1215                  * Number of strides in each WQE:
1216                  * 512*2^single_wqe_log_num_of_strides.
1217                  */
1218                 rq_attr.wq_attr.single_wqe_log_num_of_strides =
1219                                 rxq_data->strd_num_n -
1220                                 MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES;
1221                 /* Stride size = (2^single_stride_log_num_of_bytes)*64B. */
1222                 rq_attr.wq_attr.single_stride_log_num_of_bytes =
1223                                 rxq_data->strd_sz_n -
1224                                 MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES;
1225                 wqe_size = sizeof(struct mlx5_wqe_mprq);
1226         } else {
1227                 rq_attr.wq_attr.wq_type = MLX5_WQ_TYPE_CYCLIC;
1228                 wqe_size = sizeof(struct mlx5_wqe_data_seg);
1229         }
1230         log_wqe_size = log2above(wqe_size) + rxq_data->sges_n;
1231         rq_attr.wq_attr.log_wq_stride = log_wqe_size;
1232         rq_attr.wq_attr.log_wq_sz = rxq_data->elts_n - rxq_data->sges_n;
1233         /* Calculate and allocate WQ memory space. */
1234         wqe_size = 1 << log_wqe_size; /* round up power of two.*/
1235         wq_size = wqe_n * wqe_size;
1236         buf = rte_calloc_socket(__func__, 1, wq_size, MLX5_WQE_BUF_ALIGNMENT,
1237                                 rxq_ctrl->socket);
1238         if (!buf)
1239                 return NULL;
1240         rxq_data->wqes = buf;
1241         rxq_ctrl->wq_umem = mlx5_glue->devx_umem_reg(priv->sh->ctx,
1242                                                      buf, wq_size, 0);
1243         if (!rxq_ctrl->wq_umem) {
1244                 rte_free(buf);
1245                 return NULL;
1246         }
1247         mlx5_devx_wq_attr_fill(priv, rxq_ctrl, &rq_attr.wq_attr);
1248         rq = mlx5_devx_cmd_create_rq(priv->sh->ctx, &rq_attr, rxq_ctrl->socket);
1249         if (!rq)
1250                 rxq_release_rq_resources(rxq_ctrl);
1251         return rq;
1252 }
1253
1254 /**
1255  * Create the Rx hairpin queue object.
1256  *
1257  * @param dev
1258  *   Pointer to Ethernet device.
1259  * @param idx
1260  *   Queue index in DPDK Rx queue array
1261  *
1262  * @return
1263  *   The hairpin DevX object initialised, NULL otherwise and rte_errno is set.
1264  */
1265 static struct mlx5_rxq_obj *
1266 mlx5_rxq_obj_hairpin_new(struct rte_eth_dev *dev, uint16_t idx)
1267 {
1268         struct mlx5_priv *priv = dev->data->dev_private;
1269         struct mlx5_rxq_data *rxq_data = (*priv->rxqs)[idx];
1270         struct mlx5_rxq_ctrl *rxq_ctrl =
1271                 container_of(rxq_data, struct mlx5_rxq_ctrl, rxq);
1272         struct mlx5_devx_create_rq_attr attr = { 0 };
1273         struct mlx5_rxq_obj *tmpl = NULL;
1274         uint32_t max_wq_data;
1275
1276         MLX5_ASSERT(rxq_data);
1277         MLX5_ASSERT(!rxq_ctrl->obj);
1278         tmpl = rte_calloc_socket(__func__, 1, sizeof(*tmpl), 0,
1279                                  rxq_ctrl->socket);
1280         if (!tmpl) {
1281                 DRV_LOG(ERR,
1282                         "port %u Rx queue %u cannot allocate verbs resources",
1283                         dev->data->port_id, rxq_data->idx);
1284                 rte_errno = ENOMEM;
1285                 return NULL;
1286         }
1287         tmpl->type = MLX5_RXQ_OBJ_TYPE_DEVX_HAIRPIN;
1288         tmpl->rxq_ctrl = rxq_ctrl;
1289         attr.hairpin = 1;
1290         max_wq_data = priv->config.hca_attr.log_max_hairpin_wq_data_sz;
1291         /* Jumbo frames > 9KB should be supported, and more packets. */
1292         if (priv->config.log_hp_size != (uint32_t)MLX5_ARG_UNSET) {
1293                 if (priv->config.log_hp_size > max_wq_data) {
1294                         DRV_LOG(ERR, "total data size %u power of 2 is "
1295                                 "too large for hairpin",
1296                                 priv->config.log_hp_size);
1297                         rte_free(tmpl);
1298                         rte_errno = ERANGE;
1299                         return NULL;
1300                 }
1301                 attr.wq_attr.log_hairpin_data_sz = priv->config.log_hp_size;
1302         } else {
1303                 attr.wq_attr.log_hairpin_data_sz =
1304                                 (max_wq_data < MLX5_HAIRPIN_JUMBO_LOG_SIZE) ?
1305                                  max_wq_data : MLX5_HAIRPIN_JUMBO_LOG_SIZE;
1306         }
1307         /* Set the packets number to the maximum value for performance. */
1308         attr.wq_attr.log_hairpin_num_packets =
1309                         attr.wq_attr.log_hairpin_data_sz -
1310                         MLX5_HAIRPIN_QUEUE_STRIDE;
1311         tmpl->rq = mlx5_devx_cmd_create_rq(priv->sh->ctx, &attr,
1312                                            rxq_ctrl->socket);
1313         if (!tmpl->rq) {
1314                 DRV_LOG(ERR,
1315                         "port %u Rx hairpin queue %u can't create rq object",
1316                         dev->data->port_id, idx);
1317                 rte_free(tmpl);
1318                 rte_errno = errno;
1319                 return NULL;
1320         }
1321         DRV_LOG(DEBUG, "port %u rxq %u updated with %p", dev->data->port_id,
1322                 idx, (void *)&tmpl);
1323         rte_atomic32_inc(&tmpl->refcnt);
1324         LIST_INSERT_HEAD(&priv->rxqsobj, tmpl, next);
1325         priv->verbs_alloc_ctx.type = MLX5_VERBS_ALLOC_TYPE_NONE;
1326         return tmpl;
1327 }
1328
1329 /**
1330  * Create the Rx queue Verbs/DevX object.
1331  *
1332  * @param dev
1333  *   Pointer to Ethernet device.
1334  * @param idx
1335  *   Queue index in DPDK Rx queue array
1336  * @param type
1337  *   Type of Rx queue object to create.
1338  *
1339  * @return
1340  *   The Verbs/DevX object initialised, NULL otherwise and rte_errno is set.
1341  */
1342 struct mlx5_rxq_obj *
1343 mlx5_rxq_obj_new(struct rte_eth_dev *dev, uint16_t idx,
1344                  enum mlx5_rxq_obj_type type)
1345 {
1346         struct mlx5_priv *priv = dev->data->dev_private;
1347         struct mlx5_rxq_data *rxq_data = (*priv->rxqs)[idx];
1348         struct mlx5_rxq_ctrl *rxq_ctrl =
1349                 container_of(rxq_data, struct mlx5_rxq_ctrl, rxq);
1350         struct ibv_wq_attr mod;
1351         unsigned int cqe_n;
1352         unsigned int wqe_n = 1 << rxq_data->elts_n;
1353         struct mlx5_rxq_obj *tmpl = NULL;
1354         struct mlx5dv_cq cq_info;
1355         struct mlx5dv_rwq rwq;
1356         int ret = 0;
1357         struct mlx5dv_obj obj;
1358
1359         MLX5_ASSERT(rxq_data);
1360         MLX5_ASSERT(!rxq_ctrl->obj);
1361         if (type == MLX5_RXQ_OBJ_TYPE_DEVX_HAIRPIN)
1362                 return mlx5_rxq_obj_hairpin_new(dev, idx);
1363         priv->verbs_alloc_ctx.type = MLX5_VERBS_ALLOC_TYPE_RX_QUEUE;
1364         priv->verbs_alloc_ctx.obj = rxq_ctrl;
1365         tmpl = rte_calloc_socket(__func__, 1, sizeof(*tmpl), 0,
1366                                  rxq_ctrl->socket);
1367         if (!tmpl) {
1368                 DRV_LOG(ERR,
1369                         "port %u Rx queue %u cannot allocate verbs resources",
1370                         dev->data->port_id, rxq_data->idx);
1371                 rte_errno = ENOMEM;
1372                 goto error;
1373         }
1374         tmpl->type = type;
1375         tmpl->rxq_ctrl = rxq_ctrl;
1376         if (rxq_ctrl->irq) {
1377                 tmpl->channel = mlx5_glue->create_comp_channel(priv->sh->ctx);
1378                 if (!tmpl->channel) {
1379                         DRV_LOG(ERR, "port %u: comp channel creation failure",
1380                                 dev->data->port_id);
1381                         rte_errno = ENOMEM;
1382                         goto error;
1383                 }
1384         }
1385         if (mlx5_rxq_mprq_enabled(rxq_data))
1386                 cqe_n = wqe_n * (1 << rxq_data->strd_num_n) - 1;
1387         else
1388                 cqe_n = wqe_n  - 1;
1389         tmpl->cq = mlx5_ibv_cq_new(dev, priv, rxq_data, cqe_n, tmpl);
1390         if (!tmpl->cq) {
1391                 DRV_LOG(ERR, "port %u Rx queue %u CQ creation failure",
1392                         dev->data->port_id, idx);
1393                 rte_errno = ENOMEM;
1394                 goto error;
1395         }
1396         obj.cq.in = tmpl->cq;
1397         obj.cq.out = &cq_info;
1398         ret = mlx5_glue->dv_init_obj(&obj, MLX5DV_OBJ_CQ);
1399         if (ret) {
1400                 rte_errno = ret;
1401                 goto error;
1402         }
1403         if (cq_info.cqe_size != RTE_CACHE_LINE_SIZE) {
1404                 DRV_LOG(ERR,
1405                         "port %u wrong MLX5_CQE_SIZE environment variable"
1406                         " value: it should be set to %u",
1407                         dev->data->port_id, RTE_CACHE_LINE_SIZE);
1408                 rte_errno = EINVAL;
1409                 goto error;
1410         }
1411         DRV_LOG(DEBUG, "port %u device_attr.max_qp_wr is %d",
1412                 dev->data->port_id, priv->sh->device_attr.max_qp_wr);
1413         DRV_LOG(DEBUG, "port %u device_attr.max_sge is %d",
1414                 dev->data->port_id, priv->sh->device_attr.max_sge);
1415         /* Allocate door-bell for types created with DevX. */
1416         if (tmpl->type != MLX5_RXQ_OBJ_TYPE_IBV) {
1417                 struct mlx5_devx_dbr_page *dbr_page;
1418                 int64_t dbr_offset;
1419
1420                 dbr_offset = mlx5_get_dbr(priv->sh->ctx, &priv->dbrpgs,
1421                                           &dbr_page);
1422                 if (dbr_offset < 0)
1423                         goto error;
1424                 rxq_ctrl->dbr_offset = dbr_offset;
1425                 rxq_ctrl->dbr_umem_id = mlx5_os_get_umem_id(dbr_page->umem);
1426                 rxq_ctrl->dbr_umem_id_valid = 1;
1427                 rxq_data->rq_db = (uint32_t *)((uintptr_t)dbr_page->dbrs +
1428                                                (uintptr_t)rxq_ctrl->dbr_offset);
1429         }
1430         if (tmpl->type == MLX5_RXQ_OBJ_TYPE_IBV) {
1431                 tmpl->wq = mlx5_ibv_wq_new(dev, priv, rxq_data, idx, wqe_n,
1432                                            tmpl);
1433                 if (!tmpl->wq) {
1434                         DRV_LOG(ERR, "port %u Rx queue %u WQ creation failure",
1435                                 dev->data->port_id, idx);
1436                         rte_errno = ENOMEM;
1437                         goto error;
1438                 }
1439                 /* Change queue state to ready. */
1440                 mod = (struct ibv_wq_attr){
1441                         .attr_mask = IBV_WQ_ATTR_STATE,
1442                         .wq_state = IBV_WQS_RDY,
1443                 };
1444                 ret = mlx5_glue->modify_wq(tmpl->wq, &mod);
1445                 if (ret) {
1446                         DRV_LOG(ERR,
1447                                 "port %u Rx queue %u WQ state to IBV_WQS_RDY"
1448                                 " failed", dev->data->port_id, idx);
1449                         rte_errno = ret;
1450                         goto error;
1451                 }
1452                 obj.rwq.in = tmpl->wq;
1453                 obj.rwq.out = &rwq;
1454                 ret = mlx5_glue->dv_init_obj(&obj, MLX5DV_OBJ_RWQ);
1455                 if (ret) {
1456                         rte_errno = ret;
1457                         goto error;
1458                 }
1459                 rxq_data->wqes = rwq.buf;
1460                 rxq_data->rq_db = rwq.dbrec;
1461         } else if (tmpl->type == MLX5_RXQ_OBJ_TYPE_DEVX_RQ) {
1462                 struct mlx5_devx_modify_rq_attr rq_attr;
1463
1464                 memset(&rq_attr, 0, sizeof(rq_attr));
1465                 tmpl->rq = mlx5_devx_rq_new(dev, idx, cq_info.cqn);
1466                 if (!tmpl->rq) {
1467                         DRV_LOG(ERR, "port %u Rx queue %u RQ creation failure",
1468                                 dev->data->port_id, idx);
1469                         rte_errno = ENOMEM;
1470                         goto error;
1471                 }
1472                 /* Change queue state to ready. */
1473                 rq_attr.rq_state = MLX5_RQC_STATE_RST;
1474                 rq_attr.state = MLX5_RQC_STATE_RDY;
1475                 ret = mlx5_devx_cmd_modify_rq(tmpl->rq, &rq_attr);
1476                 if (ret)
1477                         goto error;
1478         }
1479         /* Fill the rings. */
1480         rxq_data->cqe_n = log2above(cq_info.cqe_cnt);
1481         rxq_data->cq_db = cq_info.dbrec;
1482         rxq_data->cqes = (volatile struct mlx5_cqe (*)[])(uintptr_t)cq_info.buf;
1483         rxq_data->cq_uar = cq_info.cq_uar;
1484         rxq_data->cqn = cq_info.cqn;
1485         rxq_data->cq_arm_sn = 0;
1486         mlx5_rxq_initialize(rxq_data);
1487         rxq_data->cq_ci = 0;
1488         DRV_LOG(DEBUG, "port %u rxq %u updated with %p", dev->data->port_id,
1489                 idx, (void *)&tmpl);
1490         rte_atomic32_inc(&tmpl->refcnt);
1491         LIST_INSERT_HEAD(&priv->rxqsobj, tmpl, next);
1492         priv->verbs_alloc_ctx.type = MLX5_VERBS_ALLOC_TYPE_NONE;
1493         return tmpl;
1494 error:
1495         if (tmpl) {
1496                 ret = rte_errno; /* Save rte_errno before cleanup. */
1497                 if (tmpl->type == MLX5_RXQ_OBJ_TYPE_IBV && tmpl->wq)
1498                         claim_zero(mlx5_glue->destroy_wq(tmpl->wq));
1499                 else if (tmpl->type == MLX5_RXQ_OBJ_TYPE_DEVX_RQ && tmpl->rq)
1500                         claim_zero(mlx5_devx_cmd_destroy(tmpl->rq));
1501                 if (tmpl->cq)
1502                         claim_zero(mlx5_glue->destroy_cq(tmpl->cq));
1503                 if (tmpl->channel)
1504                         claim_zero(mlx5_glue->destroy_comp_channel
1505                                                         (tmpl->channel));
1506                 rte_free(tmpl);
1507                 rte_errno = ret; /* Restore rte_errno. */
1508         }
1509         if (type == MLX5_RXQ_OBJ_TYPE_DEVX_RQ)
1510                 rxq_release_rq_resources(rxq_ctrl);
1511         priv->verbs_alloc_ctx.type = MLX5_VERBS_ALLOC_TYPE_NONE;
1512         return NULL;
1513 }
1514
1515 /**
1516  * Verify the Rx queue objects list is empty
1517  *
1518  * @param dev
1519  *   Pointer to Ethernet device.
1520  *
1521  * @return
1522  *   The number of objects not released.
1523  */
1524 int
1525 mlx5_rxq_obj_verify(struct rte_eth_dev *dev)
1526 {
1527         struct mlx5_priv *priv = dev->data->dev_private;
1528         int ret = 0;
1529         struct mlx5_rxq_obj *rxq_obj;
1530
1531         LIST_FOREACH(rxq_obj, &priv->rxqsobj, next) {
1532                 DRV_LOG(DEBUG, "port %u Rx queue %u still referenced",
1533                         dev->data->port_id, rxq_obj->rxq_ctrl->rxq.idx);
1534                 ++ret;
1535         }
1536         return ret;
1537 }
1538
1539 /**
1540  * Callback function to initialize mbufs for Multi-Packet RQ.
1541  */
1542 static inline void
1543 mlx5_mprq_buf_init(struct rte_mempool *mp, void *opaque_arg,
1544                     void *_m, unsigned int i __rte_unused)
1545 {
1546         struct mlx5_mprq_buf *buf = _m;
1547         struct rte_mbuf_ext_shared_info *shinfo;
1548         unsigned int strd_n = (unsigned int)(uintptr_t)opaque_arg;
1549         unsigned int j;
1550
1551         memset(_m, 0, sizeof(*buf));
1552         buf->mp = mp;
1553         rte_atomic16_set(&buf->refcnt, 1);
1554         for (j = 0; j != strd_n; ++j) {
1555                 shinfo = &buf->shinfos[j];
1556                 shinfo->free_cb = mlx5_mprq_buf_free_cb;
1557                 shinfo->fcb_opaque = buf;
1558         }
1559 }
1560
1561 /**
1562  * Free mempool of Multi-Packet RQ.
1563  *
1564  * @param dev
1565  *   Pointer to Ethernet device.
1566  *
1567  * @return
1568  *   0 on success, negative errno value on failure.
1569  */
1570 int
1571 mlx5_mprq_free_mp(struct rte_eth_dev *dev)
1572 {
1573         struct mlx5_priv *priv = dev->data->dev_private;
1574         struct rte_mempool *mp = priv->mprq_mp;
1575         unsigned int i;
1576
1577         if (mp == NULL)
1578                 return 0;
1579         DRV_LOG(DEBUG, "port %u freeing mempool (%s) for Multi-Packet RQ",
1580                 dev->data->port_id, mp->name);
1581         /*
1582          * If a buffer in the pool has been externally attached to a mbuf and it
1583          * is still in use by application, destroying the Rx queue can spoil
1584          * the packet. It is unlikely to happen but if application dynamically
1585          * creates and destroys with holding Rx packets, this can happen.
1586          *
1587          * TODO: It is unavoidable for now because the mempool for Multi-Packet
1588          * RQ isn't provided by application but managed by PMD.
1589          */
1590         if (!rte_mempool_full(mp)) {
1591                 DRV_LOG(ERR,
1592                         "port %u mempool for Multi-Packet RQ is still in use",
1593                         dev->data->port_id);
1594                 rte_errno = EBUSY;
1595                 return -rte_errno;
1596         }
1597         rte_mempool_free(mp);
1598         /* Unset mempool for each Rx queue. */
1599         for (i = 0; i != priv->rxqs_n; ++i) {
1600                 struct mlx5_rxq_data *rxq = (*priv->rxqs)[i];
1601
1602                 if (rxq == NULL)
1603                         continue;
1604                 rxq->mprq_mp = NULL;
1605         }
1606         priv->mprq_mp = NULL;
1607         return 0;
1608 }
1609
1610 /**
1611  * Allocate a mempool for Multi-Packet RQ. All configured Rx queues share the
1612  * mempool. If already allocated, reuse it if there're enough elements.
1613  * Otherwise, resize it.
1614  *
1615  * @param dev
1616  *   Pointer to Ethernet device.
1617  *
1618  * @return
1619  *   0 on success, negative errno value on failure.
1620  */
1621 int
1622 mlx5_mprq_alloc_mp(struct rte_eth_dev *dev)
1623 {
1624         struct mlx5_priv *priv = dev->data->dev_private;
1625         struct rte_mempool *mp = priv->mprq_mp;
1626         char name[RTE_MEMPOOL_NAMESIZE];
1627         unsigned int desc = 0;
1628         unsigned int buf_len;
1629         unsigned int obj_num;
1630         unsigned int obj_size;
1631         unsigned int strd_num_n = 0;
1632         unsigned int strd_sz_n = 0;
1633         unsigned int i;
1634         unsigned int n_ibv = 0;
1635
1636         if (!mlx5_mprq_enabled(dev))
1637                 return 0;
1638         /* Count the total number of descriptors configured. */
1639         for (i = 0; i != priv->rxqs_n; ++i) {
1640                 struct mlx5_rxq_data *rxq = (*priv->rxqs)[i];
1641                 struct mlx5_rxq_ctrl *rxq_ctrl = container_of
1642                         (rxq, struct mlx5_rxq_ctrl, rxq);
1643
1644                 if (rxq == NULL || rxq_ctrl->type != MLX5_RXQ_TYPE_STANDARD)
1645                         continue;
1646                 n_ibv++;
1647                 desc += 1 << rxq->elts_n;
1648                 /* Get the max number of strides. */
1649                 if (strd_num_n < rxq->strd_num_n)
1650                         strd_num_n = rxq->strd_num_n;
1651                 /* Get the max size of a stride. */
1652                 if (strd_sz_n < rxq->strd_sz_n)
1653                         strd_sz_n = rxq->strd_sz_n;
1654         }
1655         MLX5_ASSERT(strd_num_n && strd_sz_n);
1656         buf_len = (1 << strd_num_n) * (1 << strd_sz_n);
1657         obj_size = sizeof(struct mlx5_mprq_buf) + buf_len + (1 << strd_num_n) *
1658                 sizeof(struct rte_mbuf_ext_shared_info) + RTE_PKTMBUF_HEADROOM;
1659         /*
1660          * Received packets can be either memcpy'd or externally referenced. In
1661          * case that the packet is attached to an mbuf as an external buffer, as
1662          * it isn't possible to predict how the buffers will be queued by
1663          * application, there's no option to exactly pre-allocate needed buffers
1664          * in advance but to speculatively prepares enough buffers.
1665          *
1666          * In the data path, if this Mempool is depleted, PMD will try to memcpy
1667          * received packets to buffers provided by application (rxq->mp) until
1668          * this Mempool gets available again.
1669          */
1670         desc *= 4;
1671         obj_num = desc + MLX5_MPRQ_MP_CACHE_SZ * n_ibv;
1672         /*
1673          * rte_mempool_create_empty() has sanity check to refuse large cache
1674          * size compared to the number of elements.
1675          * CACHE_FLUSHTHRESH_MULTIPLIER is defined in a C file, so using a
1676          * constant number 2 instead.
1677          */
1678         obj_num = RTE_MAX(obj_num, MLX5_MPRQ_MP_CACHE_SZ * 2);
1679         /* Check a mempool is already allocated and if it can be resued. */
1680         if (mp != NULL && mp->elt_size >= obj_size && mp->size >= obj_num) {
1681                 DRV_LOG(DEBUG, "port %u mempool %s is being reused",
1682                         dev->data->port_id, mp->name);
1683                 /* Reuse. */
1684                 goto exit;
1685         } else if (mp != NULL) {
1686                 DRV_LOG(DEBUG, "port %u mempool %s should be resized, freeing it",
1687                         dev->data->port_id, mp->name);
1688                 /*
1689                  * If failed to free, which means it may be still in use, no way
1690                  * but to keep using the existing one. On buffer underrun,
1691                  * packets will be memcpy'd instead of external buffer
1692                  * attachment.
1693                  */
1694                 if (mlx5_mprq_free_mp(dev)) {
1695                         if (mp->elt_size >= obj_size)
1696                                 goto exit;
1697                         else
1698                                 return -rte_errno;
1699                 }
1700         }
1701         snprintf(name, sizeof(name), "port-%u-mprq", dev->data->port_id);
1702         mp = rte_mempool_create(name, obj_num, obj_size, MLX5_MPRQ_MP_CACHE_SZ,
1703                                 0, NULL, NULL, mlx5_mprq_buf_init,
1704                                 (void *)(uintptr_t)(1 << strd_num_n),
1705                                 dev->device->numa_node, 0);
1706         if (mp == NULL) {
1707                 DRV_LOG(ERR,
1708                         "port %u failed to allocate a mempool for"
1709                         " Multi-Packet RQ, count=%u, size=%u",
1710                         dev->data->port_id, obj_num, obj_size);
1711                 rte_errno = ENOMEM;
1712                 return -rte_errno;
1713         }
1714         priv->mprq_mp = mp;
1715 exit:
1716         /* Set mempool for each Rx queue. */
1717         for (i = 0; i != priv->rxqs_n; ++i) {
1718                 struct mlx5_rxq_data *rxq = (*priv->rxqs)[i];
1719                 struct mlx5_rxq_ctrl *rxq_ctrl = container_of
1720                         (rxq, struct mlx5_rxq_ctrl, rxq);
1721
1722                 if (rxq == NULL || rxq_ctrl->type != MLX5_RXQ_TYPE_STANDARD)
1723                         continue;
1724                 rxq->mprq_mp = mp;
1725         }
1726         DRV_LOG(INFO, "port %u Multi-Packet RQ is configured",
1727                 dev->data->port_id);
1728         return 0;
1729 }
1730
1731 #define MLX5_MAX_TCP_HDR_OFFSET ((unsigned int)(sizeof(struct rte_ether_hdr) + \
1732                                         sizeof(struct rte_vlan_hdr) * 2 + \
1733                                         sizeof(struct rte_ipv6_hdr)))
1734 #define MAX_TCP_OPTION_SIZE 40u
1735 #define MLX5_MAX_LRO_HEADER_FIX ((unsigned int)(MLX5_MAX_TCP_HDR_OFFSET + \
1736                                  sizeof(struct rte_tcp_hdr) + \
1737                                  MAX_TCP_OPTION_SIZE))
1738
1739 /**
1740  * Adjust the maximum LRO massage size.
1741  *
1742  * @param dev
1743  *   Pointer to Ethernet device.
1744  * @param idx
1745  *   RX queue index.
1746  * @param max_lro_size
1747  *   The maximum size for LRO packet.
1748  */
1749 static void
1750 mlx5_max_lro_msg_size_adjust(struct rte_eth_dev *dev, uint16_t idx,
1751                              uint32_t max_lro_size)
1752 {
1753         struct mlx5_priv *priv = dev->data->dev_private;
1754
1755         if (priv->config.hca_attr.lro_max_msg_sz_mode ==
1756             MLX5_LRO_MAX_MSG_SIZE_START_FROM_L4 && max_lro_size >
1757             MLX5_MAX_TCP_HDR_OFFSET)
1758                 max_lro_size -= MLX5_MAX_TCP_HDR_OFFSET;
1759         max_lro_size = RTE_MIN(max_lro_size, MLX5_MAX_LRO_SIZE);
1760         MLX5_ASSERT(max_lro_size >= MLX5_LRO_SEG_CHUNK_SIZE);
1761         max_lro_size /= MLX5_LRO_SEG_CHUNK_SIZE;
1762         if (priv->max_lro_msg_size)
1763                 priv->max_lro_msg_size =
1764                         RTE_MIN((uint32_t)priv->max_lro_msg_size, max_lro_size);
1765         else
1766                 priv->max_lro_msg_size = max_lro_size;
1767         DRV_LOG(DEBUG,
1768                 "port %u Rx Queue %u max LRO message size adjusted to %u bytes",
1769                 dev->data->port_id, idx,
1770                 priv->max_lro_msg_size * MLX5_LRO_SEG_CHUNK_SIZE);
1771 }
1772
1773 /**
1774  * Create a DPDK Rx queue.
1775  *
1776  * @param dev
1777  *   Pointer to Ethernet device.
1778  * @param idx
1779  *   RX queue index.
1780  * @param desc
1781  *   Number of descriptors to configure in queue.
1782  * @param socket
1783  *   NUMA socket on which memory must be allocated.
1784  *
1785  * @return
1786  *   A DPDK queue object on success, NULL otherwise and rte_errno is set.
1787  */
1788 struct mlx5_rxq_ctrl *
1789 mlx5_rxq_new(struct rte_eth_dev *dev, uint16_t idx, uint16_t desc,
1790              unsigned int socket, const struct rte_eth_rxconf *conf,
1791              struct rte_mempool *mp)
1792 {
1793         struct mlx5_priv *priv = dev->data->dev_private;
1794         struct mlx5_rxq_ctrl *tmpl;
1795         unsigned int mb_len = rte_pktmbuf_data_room_size(mp);
1796         unsigned int mprq_stride_nums;
1797         unsigned int mprq_stride_size;
1798         unsigned int mprq_stride_cap;
1799         struct mlx5_dev_config *config = &priv->config;
1800         /*
1801          * Always allocate extra slots, even if eventually
1802          * the vector Rx will not be used.
1803          */
1804         uint16_t desc_n =
1805                 desc + config->rx_vec_en * MLX5_VPMD_DESCS_PER_LOOP;
1806         uint64_t offloads = conf->offloads |
1807                            dev->data->dev_conf.rxmode.offloads;
1808         unsigned int lro_on_queue = !!(offloads & DEV_RX_OFFLOAD_TCP_LRO);
1809         const int mprq_en = mlx5_check_mprq_support(dev) > 0;
1810         unsigned int max_rx_pkt_len = lro_on_queue ?
1811                         dev->data->dev_conf.rxmode.max_lro_pkt_size :
1812                         dev->data->dev_conf.rxmode.max_rx_pkt_len;
1813         unsigned int non_scatter_min_mbuf_size = max_rx_pkt_len +
1814                                                         RTE_PKTMBUF_HEADROOM;
1815         unsigned int max_lro_size = 0;
1816         unsigned int first_mb_free_size = mb_len - RTE_PKTMBUF_HEADROOM;
1817
1818         if (non_scatter_min_mbuf_size > mb_len && !(offloads &
1819                                                     DEV_RX_OFFLOAD_SCATTER)) {
1820                 DRV_LOG(ERR, "port %u Rx queue %u: Scatter offload is not"
1821                         " configured and no enough mbuf space(%u) to contain "
1822                         "the maximum RX packet length(%u) with head-room(%u)",
1823                         dev->data->port_id, idx, mb_len, max_rx_pkt_len,
1824                         RTE_PKTMBUF_HEADROOM);
1825                 rte_errno = ENOSPC;
1826                 return NULL;
1827         }
1828         tmpl = rte_calloc_socket("RXQ", 1,
1829                                  sizeof(*tmpl) +
1830                                  desc_n * sizeof(struct rte_mbuf *),
1831                                  0, socket);
1832         if (!tmpl) {
1833                 rte_errno = ENOMEM;
1834                 return NULL;
1835         }
1836         tmpl->type = MLX5_RXQ_TYPE_STANDARD;
1837         if (mlx5_mr_btree_init(&tmpl->rxq.mr_ctrl.cache_bh,
1838                                MLX5_MR_BTREE_CACHE_N, socket)) {
1839                 /* rte_errno is already set. */
1840                 goto error;
1841         }
1842         tmpl->socket = socket;
1843         if (dev->data->dev_conf.intr_conf.rxq)
1844                 tmpl->irq = 1;
1845         mprq_stride_nums = config->mprq.stride_num_n ?
1846                 config->mprq.stride_num_n : MLX5_MPRQ_STRIDE_NUM_N;
1847         mprq_stride_size = non_scatter_min_mbuf_size <=
1848                 (1U << config->mprq.max_stride_size_n) ?
1849                 log2above(non_scatter_min_mbuf_size) : MLX5_MPRQ_STRIDE_SIZE_N;
1850         mprq_stride_cap = (config->mprq.stride_num_n ?
1851                 (1U << config->mprq.stride_num_n) : (1U << mprq_stride_nums)) *
1852                         (config->mprq.stride_size_n ?
1853                 (1U << config->mprq.stride_size_n) : (1U << mprq_stride_size));
1854         /*
1855          * This Rx queue can be configured as a Multi-Packet RQ if all of the
1856          * following conditions are met:
1857          *  - MPRQ is enabled.
1858          *  - The number of descs is more than the number of strides.
1859          *  - max_rx_pkt_len plus overhead is less than the max size
1860          *    of a stride or mprq_stride_size is specified by a user.
1861          *    Need to nake sure that there are enough stides to encap
1862          *    the maximum packet size in case mprq_stride_size is set.
1863          *  Otherwise, enable Rx scatter if necessary.
1864          */
1865         if (mprq_en && desc > (1U << mprq_stride_nums) &&
1866             (non_scatter_min_mbuf_size <=
1867              (1U << config->mprq.max_stride_size_n) ||
1868              (config->mprq.stride_size_n &&
1869               non_scatter_min_mbuf_size <= mprq_stride_cap))) {
1870                 /* TODO: Rx scatter isn't supported yet. */
1871                 tmpl->rxq.sges_n = 0;
1872                 /* Trim the number of descs needed. */
1873                 desc >>= mprq_stride_nums;
1874                 tmpl->rxq.strd_num_n = config->mprq.stride_num_n ?
1875                         config->mprq.stride_num_n : mprq_stride_nums;
1876                 tmpl->rxq.strd_sz_n = config->mprq.stride_size_n ?
1877                         config->mprq.stride_size_n : mprq_stride_size;
1878                 tmpl->rxq.strd_shift_en = MLX5_MPRQ_TWO_BYTE_SHIFT;
1879                 tmpl->rxq.strd_scatter_en =
1880                                 !!(offloads & DEV_RX_OFFLOAD_SCATTER);
1881                 tmpl->rxq.mprq_max_memcpy_len = RTE_MIN(first_mb_free_size,
1882                                 config->mprq.max_memcpy_len);
1883                 max_lro_size = RTE_MIN(max_rx_pkt_len,
1884                                        (1u << tmpl->rxq.strd_num_n) *
1885                                        (1u << tmpl->rxq.strd_sz_n));
1886                 DRV_LOG(DEBUG,
1887                         "port %u Rx queue %u: Multi-Packet RQ is enabled"
1888                         " strd_num_n = %u, strd_sz_n = %u",
1889                         dev->data->port_id, idx,
1890                         tmpl->rxq.strd_num_n, tmpl->rxq.strd_sz_n);
1891         } else if (max_rx_pkt_len <= first_mb_free_size) {
1892                 tmpl->rxq.sges_n = 0;
1893                 max_lro_size = max_rx_pkt_len;
1894         } else if (offloads & DEV_RX_OFFLOAD_SCATTER) {
1895                 unsigned int size = non_scatter_min_mbuf_size;
1896                 unsigned int sges_n;
1897
1898                 if (lro_on_queue && first_mb_free_size <
1899                     MLX5_MAX_LRO_HEADER_FIX) {
1900                         DRV_LOG(ERR, "Not enough space in the first segment(%u)"
1901                                 " to include the max header size(%u) for LRO",
1902                                 first_mb_free_size, MLX5_MAX_LRO_HEADER_FIX);
1903                         rte_errno = ENOTSUP;
1904                         goto error;
1905                 }
1906                 /*
1907                  * Determine the number of SGEs needed for a full packet
1908                  * and round it to the next power of two.
1909                  */
1910                 sges_n = log2above((size / mb_len) + !!(size % mb_len));
1911                 if (sges_n > MLX5_MAX_LOG_RQ_SEGS) {
1912                         DRV_LOG(ERR,
1913                                 "port %u too many SGEs (%u) needed to handle"
1914                                 " requested maximum packet size %u, the maximum"
1915                                 " supported are %u", dev->data->port_id,
1916                                 1 << sges_n, max_rx_pkt_len,
1917                                 1u << MLX5_MAX_LOG_RQ_SEGS);
1918                         rte_errno = ENOTSUP;
1919                         goto error;
1920                 }
1921                 tmpl->rxq.sges_n = sges_n;
1922                 max_lro_size = max_rx_pkt_len;
1923         }
1924         if (config->mprq.enabled && !mlx5_rxq_mprq_enabled(&tmpl->rxq))
1925                 DRV_LOG(WARNING,
1926                         "port %u MPRQ is requested but cannot be enabled\n"
1927                         " (requested: pkt_sz = %u, desc_num = %u,"
1928                         " rxq_num = %u, stride_sz = %u, stride_num = %u\n"
1929                         "  supported: min_rxqs_num = %u,"
1930                         " min_stride_sz = %u, max_stride_sz = %u).",
1931                         dev->data->port_id, non_scatter_min_mbuf_size,
1932                         desc, priv->rxqs_n,
1933                         config->mprq.stride_size_n ?
1934                                 (1U << config->mprq.stride_size_n) :
1935                                 (1U << mprq_stride_size),
1936                         config->mprq.stride_num_n ?
1937                                 (1U << config->mprq.stride_num_n) :
1938                                 (1U << mprq_stride_nums),
1939                         config->mprq.min_rxqs_num,
1940                         (1U << config->mprq.min_stride_size_n),
1941                         (1U << config->mprq.max_stride_size_n));
1942         DRV_LOG(DEBUG, "port %u maximum number of segments per packet: %u",
1943                 dev->data->port_id, 1 << tmpl->rxq.sges_n);
1944         if (desc % (1 << tmpl->rxq.sges_n)) {
1945                 DRV_LOG(ERR,
1946                         "port %u number of Rx queue descriptors (%u) is not a"
1947                         " multiple of SGEs per packet (%u)",
1948                         dev->data->port_id,
1949                         desc,
1950                         1 << tmpl->rxq.sges_n);
1951                 rte_errno = EINVAL;
1952                 goto error;
1953         }
1954         mlx5_max_lro_msg_size_adjust(dev, idx, max_lro_size);
1955         /* Toggle RX checksum offload if hardware supports it. */
1956         tmpl->rxq.csum = !!(offloads & DEV_RX_OFFLOAD_CHECKSUM);
1957         tmpl->rxq.hw_timestamp = !!(offloads & DEV_RX_OFFLOAD_TIMESTAMP);
1958         /* Configure VLAN stripping. */
1959         tmpl->rxq.vlan_strip = !!(offloads & DEV_RX_OFFLOAD_VLAN_STRIP);
1960         /* By default, FCS (CRC) is stripped by hardware. */
1961         tmpl->rxq.crc_present = 0;
1962         tmpl->rxq.lro = lro_on_queue;
1963         if (offloads & DEV_RX_OFFLOAD_KEEP_CRC) {
1964                 if (config->hw_fcs_strip) {
1965                         /*
1966                          * RQs used for LRO-enabled TIRs should not be
1967                          * configured to scatter the FCS.
1968                          */
1969                         if (lro_on_queue)
1970                                 DRV_LOG(WARNING,
1971                                         "port %u CRC stripping has been "
1972                                         "disabled but will still be performed "
1973                                         "by hardware, because LRO is enabled",
1974                                         dev->data->port_id);
1975                         else
1976                                 tmpl->rxq.crc_present = 1;
1977                 } else {
1978                         DRV_LOG(WARNING,
1979                                 "port %u CRC stripping has been disabled but will"
1980                                 " still be performed by hardware, make sure MLNX_OFED"
1981                                 " and firmware are up to date",
1982                                 dev->data->port_id);
1983                 }
1984         }
1985         DRV_LOG(DEBUG,
1986                 "port %u CRC stripping is %s, %u bytes will be subtracted from"
1987                 " incoming frames to hide it",
1988                 dev->data->port_id,
1989                 tmpl->rxq.crc_present ? "disabled" : "enabled",
1990                 tmpl->rxq.crc_present << 2);
1991         /* Save port ID. */
1992         tmpl->rxq.rss_hash = !!priv->rss_conf.rss_hf &&
1993                 (!!(dev->data->dev_conf.rxmode.mq_mode & ETH_MQ_RX_RSS));
1994         tmpl->rxq.port_id = dev->data->port_id;
1995         tmpl->priv = priv;
1996         tmpl->rxq.mp = mp;
1997         tmpl->rxq.elts_n = log2above(desc);
1998         tmpl->rxq.rq_repl_thresh =
1999                 MLX5_VPMD_RXQ_RPLNSH_THRESH(1 << tmpl->rxq.elts_n);
2000         tmpl->rxq.elts =
2001                 (struct rte_mbuf *(*)[1 << tmpl->rxq.elts_n])(tmpl + 1);
2002 #ifndef RTE_ARCH_64
2003         tmpl->rxq.uar_lock_cq = &priv->sh->uar_lock_cq;
2004 #endif
2005         tmpl->rxq.idx = idx;
2006         rte_atomic32_inc(&tmpl->refcnt);
2007         LIST_INSERT_HEAD(&priv->rxqsctrl, tmpl, next);
2008         return tmpl;
2009 error:
2010         rte_free(tmpl);
2011         return NULL;
2012 }
2013
2014 /**
2015  * Create a DPDK Rx hairpin queue.
2016  *
2017  * @param dev
2018  *   Pointer to Ethernet device.
2019  * @param idx
2020  *   RX queue index.
2021  * @param desc
2022  *   Number of descriptors to configure in queue.
2023  * @param hairpin_conf
2024  *   The hairpin binding configuration.
2025  *
2026  * @return
2027  *   A DPDK queue object on success, NULL otherwise and rte_errno is set.
2028  */
2029 struct mlx5_rxq_ctrl *
2030 mlx5_rxq_hairpin_new(struct rte_eth_dev *dev, uint16_t idx, uint16_t desc,
2031                      const struct rte_eth_hairpin_conf *hairpin_conf)
2032 {
2033         struct mlx5_priv *priv = dev->data->dev_private;
2034         struct mlx5_rxq_ctrl *tmpl;
2035
2036         tmpl = rte_calloc_socket("RXQ", 1, sizeof(*tmpl), 0, SOCKET_ID_ANY);
2037         if (!tmpl) {
2038                 rte_errno = ENOMEM;
2039                 return NULL;
2040         }
2041         tmpl->type = MLX5_RXQ_TYPE_HAIRPIN;
2042         tmpl->socket = SOCKET_ID_ANY;
2043         tmpl->rxq.rss_hash = 0;
2044         tmpl->rxq.port_id = dev->data->port_id;
2045         tmpl->priv = priv;
2046         tmpl->rxq.mp = NULL;
2047         tmpl->rxq.elts_n = log2above(desc);
2048         tmpl->rxq.elts = NULL;
2049         tmpl->rxq.mr_ctrl.cache_bh = (struct mlx5_mr_btree) { 0 };
2050         tmpl->hairpin_conf = *hairpin_conf;
2051         tmpl->rxq.idx = idx;
2052         rte_atomic32_inc(&tmpl->refcnt);
2053         LIST_INSERT_HEAD(&priv->rxqsctrl, tmpl, next);
2054         return tmpl;
2055 }
2056
2057 /**
2058  * Get a Rx queue.
2059  *
2060  * @param dev
2061  *   Pointer to Ethernet device.
2062  * @param idx
2063  *   RX queue index.
2064  *
2065  * @return
2066  *   A pointer to the queue if it exists, NULL otherwise.
2067  */
2068 struct mlx5_rxq_ctrl *
2069 mlx5_rxq_get(struct rte_eth_dev *dev, uint16_t idx)
2070 {
2071         struct mlx5_priv *priv = dev->data->dev_private;
2072         struct mlx5_rxq_ctrl *rxq_ctrl = NULL;
2073
2074         if ((*priv->rxqs)[idx]) {
2075                 rxq_ctrl = container_of((*priv->rxqs)[idx],
2076                                         struct mlx5_rxq_ctrl,
2077                                         rxq);
2078                 mlx5_rxq_obj_get(dev, idx);
2079                 rte_atomic32_inc(&rxq_ctrl->refcnt);
2080         }
2081         return rxq_ctrl;
2082 }
2083
2084 /**
2085  * Release a Rx queue.
2086  *
2087  * @param dev
2088  *   Pointer to Ethernet device.
2089  * @param idx
2090  *   RX queue index.
2091  *
2092  * @return
2093  *   1 while a reference on it exists, 0 when freed.
2094  */
2095 int
2096 mlx5_rxq_release(struct rte_eth_dev *dev, uint16_t idx)
2097 {
2098         struct mlx5_priv *priv = dev->data->dev_private;
2099         struct mlx5_rxq_ctrl *rxq_ctrl;
2100
2101         if (!(*priv->rxqs)[idx])
2102                 return 0;
2103         rxq_ctrl = container_of((*priv->rxqs)[idx], struct mlx5_rxq_ctrl, rxq);
2104         MLX5_ASSERT(rxq_ctrl->priv);
2105         if (rxq_ctrl->obj && !mlx5_rxq_obj_release(rxq_ctrl->obj))
2106                 rxq_ctrl->obj = NULL;
2107         if (rte_atomic32_dec_and_test(&rxq_ctrl->refcnt)) {
2108                 if (rxq_ctrl->dbr_umem_id_valid)
2109                         claim_zero(mlx5_release_dbr(&priv->dbrpgs,
2110                                                     rxq_ctrl->dbr_umem_id,
2111                                                     rxq_ctrl->dbr_offset));
2112                 if (rxq_ctrl->type == MLX5_RXQ_TYPE_STANDARD)
2113                         mlx5_mr_btree_free(&rxq_ctrl->rxq.mr_ctrl.cache_bh);
2114                 LIST_REMOVE(rxq_ctrl, next);
2115                 rte_free(rxq_ctrl);
2116                 (*priv->rxqs)[idx] = NULL;
2117                 return 0;
2118         }
2119         return 1;
2120 }
2121
2122 /**
2123  * Verify the Rx Queue list is empty
2124  *
2125  * @param dev
2126  *   Pointer to Ethernet device.
2127  *
2128  * @return
2129  *   The number of object not released.
2130  */
2131 int
2132 mlx5_rxq_verify(struct rte_eth_dev *dev)
2133 {
2134         struct mlx5_priv *priv = dev->data->dev_private;
2135         struct mlx5_rxq_ctrl *rxq_ctrl;
2136         int ret = 0;
2137
2138         LIST_FOREACH(rxq_ctrl, &priv->rxqsctrl, next) {
2139                 DRV_LOG(DEBUG, "port %u Rx Queue %u still referenced",
2140                         dev->data->port_id, rxq_ctrl->rxq.idx);
2141                 ++ret;
2142         }
2143         return ret;
2144 }
2145
2146 /**
2147  * Get a Rx queue type.
2148  *
2149  * @param dev
2150  *   Pointer to Ethernet device.
2151  * @param idx
2152  *   Rx queue index.
2153  *
2154  * @return
2155  *   The Rx queue type.
2156  */
2157 enum mlx5_rxq_type
2158 mlx5_rxq_get_type(struct rte_eth_dev *dev, uint16_t idx)
2159 {
2160         struct mlx5_priv *priv = dev->data->dev_private;
2161         struct mlx5_rxq_ctrl *rxq_ctrl = NULL;
2162
2163         if (idx < priv->rxqs_n && (*priv->rxqs)[idx]) {
2164                 rxq_ctrl = container_of((*priv->rxqs)[idx],
2165                                         struct mlx5_rxq_ctrl,
2166                                         rxq);
2167                 return rxq_ctrl->type;
2168         }
2169         return MLX5_RXQ_TYPE_UNDEFINED;
2170 }
2171
2172 /**
2173  * Create an indirection table.
2174  *
2175  * @param dev
2176  *   Pointer to Ethernet device.
2177  * @param queues
2178  *   Queues entering in the indirection table.
2179  * @param queues_n
2180  *   Number of queues in the array.
2181  *
2182  * @return
2183  *   The Verbs/DevX object initialised, NULL otherwise and rte_errno is set.
2184  */
2185 static struct mlx5_ind_table_obj *
2186 mlx5_ind_table_obj_new(struct rte_eth_dev *dev, const uint16_t *queues,
2187                        uint32_t queues_n, enum mlx5_ind_tbl_type type)
2188 {
2189         struct mlx5_priv *priv = dev->data->dev_private;
2190         struct mlx5_ind_table_obj *ind_tbl;
2191         unsigned int i = 0, j = 0, k = 0;
2192
2193         ind_tbl = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*ind_tbl) +
2194                               queues_n * sizeof(uint16_t), 0, SOCKET_ID_ANY);
2195         if (!ind_tbl) {
2196                 rte_errno = ENOMEM;
2197                 return NULL;
2198         }
2199         ind_tbl->type = type;
2200         if (ind_tbl->type == MLX5_IND_TBL_TYPE_IBV) {
2201                 const unsigned int wq_n = rte_is_power_of_2(queues_n) ?
2202                         log2above(queues_n) :
2203                         log2above(priv->config.ind_table_max_size);
2204                 struct ibv_wq *wq[1 << wq_n];
2205
2206                 for (i = 0; i != queues_n; ++i) {
2207                         struct mlx5_rxq_ctrl *rxq = mlx5_rxq_get(dev,
2208                                                                  queues[i]);
2209                         if (!rxq)
2210                                 goto error;
2211                         wq[i] = rxq->obj->wq;
2212                         ind_tbl->queues[i] = queues[i];
2213                 }
2214                 ind_tbl->queues_n = queues_n;
2215                 /* Finalise indirection table. */
2216                 k = i; /* Retain value of i for use in error case. */
2217                 for (j = 0; k != (unsigned int)(1 << wq_n); ++k, ++j)
2218                         wq[k] = wq[j];
2219                 ind_tbl->ind_table = mlx5_glue->create_rwq_ind_table
2220                         (priv->sh->ctx,
2221                          &(struct ibv_rwq_ind_table_init_attr){
2222                                 .log_ind_tbl_size = wq_n,
2223                                 .ind_tbl = wq,
2224                                 .comp_mask = 0,
2225                         });
2226                 if (!ind_tbl->ind_table) {
2227                         rte_errno = errno;
2228                         goto error;
2229                 }
2230         } else { /* ind_tbl->type == MLX5_IND_TBL_TYPE_DEVX */
2231                 struct mlx5_devx_rqt_attr *rqt_attr = NULL;
2232                 const unsigned int rqt_n =
2233                         1 << (rte_is_power_of_2(queues_n) ?
2234                               log2above(queues_n) :
2235                               log2above(priv->config.ind_table_max_size));
2236
2237                 rqt_attr = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*rqt_attr) +
2238                                       rqt_n * sizeof(uint32_t), 0,
2239                                       SOCKET_ID_ANY);
2240                 if (!rqt_attr) {
2241                         DRV_LOG(ERR, "port %u cannot allocate RQT resources",
2242                                 dev->data->port_id);
2243                         rte_errno = ENOMEM;
2244                         goto error;
2245                 }
2246                 rqt_attr->rqt_max_size = priv->config.ind_table_max_size;
2247                 rqt_attr->rqt_actual_size = rqt_n;
2248                 for (i = 0; i != queues_n; ++i) {
2249                         struct mlx5_rxq_ctrl *rxq = mlx5_rxq_get(dev,
2250                                                                  queues[i]);
2251                         if (!rxq)
2252                                 goto error;
2253                         rqt_attr->rq_list[i] = rxq->obj->rq->id;
2254                         ind_tbl->queues[i] = queues[i];
2255                 }
2256                 k = i; /* Retain value of i for use in error case. */
2257                 for (j = 0; k != rqt_n; ++k, ++j)
2258                         rqt_attr->rq_list[k] = rqt_attr->rq_list[j];
2259                 ind_tbl->rqt = mlx5_devx_cmd_create_rqt(priv->sh->ctx,
2260                                                         rqt_attr);
2261                 mlx5_free(rqt_attr);
2262                 if (!ind_tbl->rqt) {
2263                         DRV_LOG(ERR, "port %u cannot create DevX RQT",
2264                                 dev->data->port_id);
2265                         rte_errno = errno;
2266                         goto error;
2267                 }
2268                 ind_tbl->queues_n = queues_n;
2269         }
2270         rte_atomic32_inc(&ind_tbl->refcnt);
2271         LIST_INSERT_HEAD(&priv->ind_tbls, ind_tbl, next);
2272         return ind_tbl;
2273 error:
2274         for (j = 0; j < i; j++)
2275                 mlx5_rxq_release(dev, ind_tbl->queues[j]);
2276         mlx5_free(ind_tbl);
2277         DEBUG("port %u cannot create indirection table", dev->data->port_id);
2278         return NULL;
2279 }
2280
2281 /**
2282  * Get an indirection table.
2283  *
2284  * @param dev
2285  *   Pointer to Ethernet device.
2286  * @param queues
2287  *   Queues entering in the indirection table.
2288  * @param queues_n
2289  *   Number of queues in the array.
2290  *
2291  * @return
2292  *   An indirection table if found.
2293  */
2294 static struct mlx5_ind_table_obj *
2295 mlx5_ind_table_obj_get(struct rte_eth_dev *dev, const uint16_t *queues,
2296                        uint32_t queues_n)
2297 {
2298         struct mlx5_priv *priv = dev->data->dev_private;
2299         struct mlx5_ind_table_obj *ind_tbl;
2300
2301         LIST_FOREACH(ind_tbl, &priv->ind_tbls, next) {
2302                 if ((ind_tbl->queues_n == queues_n) &&
2303                     (memcmp(ind_tbl->queues, queues,
2304                             ind_tbl->queues_n * sizeof(ind_tbl->queues[0]))
2305                      == 0))
2306                         break;
2307         }
2308         if (ind_tbl) {
2309                 unsigned int i;
2310
2311                 rte_atomic32_inc(&ind_tbl->refcnt);
2312                 for (i = 0; i != ind_tbl->queues_n; ++i)
2313                         mlx5_rxq_get(dev, ind_tbl->queues[i]);
2314         }
2315         return ind_tbl;
2316 }
2317
2318 /**
2319  * Release an indirection table.
2320  *
2321  * @param dev
2322  *   Pointer to Ethernet device.
2323  * @param ind_table
2324  *   Indirection table to release.
2325  *
2326  * @return
2327  *   1 while a reference on it exists, 0 when freed.
2328  */
2329 static int
2330 mlx5_ind_table_obj_release(struct rte_eth_dev *dev,
2331                            struct mlx5_ind_table_obj *ind_tbl)
2332 {
2333         unsigned int i;
2334
2335         if (rte_atomic32_dec_and_test(&ind_tbl->refcnt)) {
2336                 if (ind_tbl->type == MLX5_IND_TBL_TYPE_IBV)
2337                         claim_zero(mlx5_glue->destroy_rwq_ind_table
2338                                                         (ind_tbl->ind_table));
2339                 else if (ind_tbl->type == MLX5_IND_TBL_TYPE_DEVX)
2340                         claim_zero(mlx5_devx_cmd_destroy(ind_tbl->rqt));
2341         }
2342         for (i = 0; i != ind_tbl->queues_n; ++i)
2343                 claim_nonzero(mlx5_rxq_release(dev, ind_tbl->queues[i]));
2344         if (!rte_atomic32_read(&ind_tbl->refcnt)) {
2345                 LIST_REMOVE(ind_tbl, next);
2346                 mlx5_free(ind_tbl);
2347                 return 0;
2348         }
2349         return 1;
2350 }
2351
2352 /**
2353  * Verify the Rx Queue list is empty
2354  *
2355  * @param dev
2356  *   Pointer to Ethernet device.
2357  *
2358  * @return
2359  *   The number of object not released.
2360  */
2361 int
2362 mlx5_ind_table_obj_verify(struct rte_eth_dev *dev)
2363 {
2364         struct mlx5_priv *priv = dev->data->dev_private;
2365         struct mlx5_ind_table_obj *ind_tbl;
2366         int ret = 0;
2367
2368         LIST_FOREACH(ind_tbl, &priv->ind_tbls, next) {
2369                 DRV_LOG(DEBUG,
2370                         "port %u indirection table obj %p still referenced",
2371                         dev->data->port_id, (void *)ind_tbl);
2372                 ++ret;
2373         }
2374         return ret;
2375 }
2376
2377 /**
2378  * Create an Rx Hash queue.
2379  *
2380  * @param dev
2381  *   Pointer to Ethernet device.
2382  * @param rss_key
2383  *   RSS key for the Rx hash queue.
2384  * @param rss_key_len
2385  *   RSS key length.
2386  * @param hash_fields
2387  *   Verbs protocol hash field to make the RSS on.
2388  * @param queues
2389  *   Queues entering in hash queue. In case of empty hash_fields only the
2390  *   first queue index will be taken for the indirection table.
2391  * @param queues_n
2392  *   Number of queues.
2393  * @param tunnel
2394  *   Tunnel type.
2395  *
2396  * @return
2397  *   The Verbs/DevX object initialised index, 0 otherwise and rte_errno is set.
2398  */
2399 uint32_t
2400 mlx5_hrxq_new(struct rte_eth_dev *dev,
2401               const uint8_t *rss_key, uint32_t rss_key_len,
2402               uint64_t hash_fields,
2403               const uint16_t *queues, uint32_t queues_n,
2404               int tunnel __rte_unused)
2405 {
2406         struct mlx5_priv *priv = dev->data->dev_private;
2407         struct mlx5_hrxq *hrxq;
2408         uint32_t hrxq_idx = 0;
2409         struct ibv_qp *qp = NULL;
2410         struct mlx5_ind_table_obj *ind_tbl;
2411         int err;
2412         struct mlx5_devx_obj *tir = NULL;
2413         struct mlx5_rxq_data *rxq_data = (*priv->rxqs)[queues[0]];
2414         struct mlx5_rxq_ctrl *rxq_ctrl =
2415                 container_of(rxq_data, struct mlx5_rxq_ctrl, rxq);
2416
2417         queues_n = hash_fields ? queues_n : 1;
2418         ind_tbl = mlx5_ind_table_obj_get(dev, queues, queues_n);
2419         if (!ind_tbl) {
2420                 enum mlx5_ind_tbl_type type;
2421
2422                 type = rxq_ctrl->obj->type == MLX5_RXQ_OBJ_TYPE_IBV ?
2423                                 MLX5_IND_TBL_TYPE_IBV : MLX5_IND_TBL_TYPE_DEVX;
2424                 ind_tbl = mlx5_ind_table_obj_new(dev, queues, queues_n, type);
2425         }
2426         if (!ind_tbl) {
2427                 rte_errno = ENOMEM;
2428                 return 0;
2429         }
2430         if (ind_tbl->type == MLX5_IND_TBL_TYPE_IBV) {
2431 #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT
2432                 struct mlx5dv_qp_init_attr qp_init_attr;
2433
2434                 memset(&qp_init_attr, 0, sizeof(qp_init_attr));
2435                 if (tunnel) {
2436                         qp_init_attr.comp_mask =
2437                                 MLX5DV_QP_INIT_ATTR_MASK_QP_CREATE_FLAGS;
2438                         qp_init_attr.create_flags =
2439                                 MLX5DV_QP_CREATE_TUNNEL_OFFLOADS;
2440                 }
2441 #ifdef HAVE_IBV_FLOW_DV_SUPPORT
2442                 if (dev->data->dev_conf.lpbk_mode) {
2443                         /*
2444                          * Allow packet sent from NIC loop back
2445                          * w/o source MAC check.
2446                          */
2447                         qp_init_attr.comp_mask |=
2448                                 MLX5DV_QP_INIT_ATTR_MASK_QP_CREATE_FLAGS;
2449                         qp_init_attr.create_flags |=
2450                                 MLX5DV_QP_CREATE_TIR_ALLOW_SELF_LOOPBACK_UC;
2451                 }
2452 #endif
2453                 qp = mlx5_glue->dv_create_qp
2454                         (priv->sh->ctx,
2455                          &(struct ibv_qp_init_attr_ex){
2456                                 .qp_type = IBV_QPT_RAW_PACKET,
2457                                 .comp_mask =
2458                                         IBV_QP_INIT_ATTR_PD |
2459                                         IBV_QP_INIT_ATTR_IND_TABLE |
2460                                         IBV_QP_INIT_ATTR_RX_HASH,
2461                                 .rx_hash_conf = (struct ibv_rx_hash_conf){
2462                                         .rx_hash_function =
2463                                                 IBV_RX_HASH_FUNC_TOEPLITZ,
2464                                         .rx_hash_key_len = rss_key_len,
2465                                         .rx_hash_key =
2466                                                 (void *)(uintptr_t)rss_key,
2467                                         .rx_hash_fields_mask = hash_fields,
2468                                 },
2469                                 .rwq_ind_tbl = ind_tbl->ind_table,
2470                                 .pd = priv->sh->pd,
2471                           },
2472                           &qp_init_attr);
2473 #else
2474                 qp = mlx5_glue->create_qp_ex
2475                         (priv->sh->ctx,
2476                          &(struct ibv_qp_init_attr_ex){
2477                                 .qp_type = IBV_QPT_RAW_PACKET,
2478                                 .comp_mask =
2479                                         IBV_QP_INIT_ATTR_PD |
2480                                         IBV_QP_INIT_ATTR_IND_TABLE |
2481                                         IBV_QP_INIT_ATTR_RX_HASH,
2482                                 .rx_hash_conf = (struct ibv_rx_hash_conf){
2483                                         .rx_hash_function =
2484                                                 IBV_RX_HASH_FUNC_TOEPLITZ,
2485                                         .rx_hash_key_len = rss_key_len,
2486                                         .rx_hash_key =
2487                                                 (void *)(uintptr_t)rss_key,
2488                                         .rx_hash_fields_mask = hash_fields,
2489                                 },
2490                                 .rwq_ind_tbl = ind_tbl->ind_table,
2491                                 .pd = priv->sh->pd,
2492                          });
2493 #endif
2494                 if (!qp) {
2495                         rte_errno = errno;
2496                         goto error;
2497                 }
2498         } else { /* ind_tbl->type == MLX5_IND_TBL_TYPE_DEVX */
2499                 struct mlx5_devx_tir_attr tir_attr;
2500                 uint32_t i;
2501                 uint32_t lro = 1;
2502
2503                 /* Enable TIR LRO only if all the queues were configured for. */
2504                 for (i = 0; i < queues_n; ++i) {
2505                         if (!(*priv->rxqs)[queues[i]]->lro) {
2506                                 lro = 0;
2507                                 break;
2508                         }
2509                 }
2510                 memset(&tir_attr, 0, sizeof(tir_attr));
2511                 tir_attr.disp_type = MLX5_TIRC_DISP_TYPE_INDIRECT;
2512                 tir_attr.rx_hash_fn = MLX5_RX_HASH_FN_TOEPLITZ;
2513                 tir_attr.tunneled_offload_en = !!tunnel;
2514                 /* If needed, translate hash_fields bitmap to PRM format. */
2515                 if (hash_fields) {
2516 #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT
2517                         struct mlx5_rx_hash_field_select *rx_hash_field_select =
2518                                         hash_fields & IBV_RX_HASH_INNER ?
2519                                         &tir_attr.rx_hash_field_selector_inner :
2520                                         &tir_attr.rx_hash_field_selector_outer;
2521 #else
2522                         struct mlx5_rx_hash_field_select *rx_hash_field_select =
2523                                         &tir_attr.rx_hash_field_selector_outer;
2524 #endif
2525
2526                         /* 1 bit: 0: IPv4, 1: IPv6. */
2527                         rx_hash_field_select->l3_prot_type =
2528                                 !!(hash_fields & MLX5_IPV6_IBV_RX_HASH);
2529                         /* 1 bit: 0: TCP, 1: UDP. */
2530                         rx_hash_field_select->l4_prot_type =
2531                                 !!(hash_fields & MLX5_UDP_IBV_RX_HASH);
2532                         /* Bitmask which sets which fields to use in RX Hash. */
2533                         rx_hash_field_select->selected_fields =
2534                         ((!!(hash_fields & MLX5_L3_SRC_IBV_RX_HASH)) <<
2535                          MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_SRC_IP) |
2536                         (!!(hash_fields & MLX5_L3_DST_IBV_RX_HASH)) <<
2537                          MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_DST_IP |
2538                         (!!(hash_fields & MLX5_L4_SRC_IBV_RX_HASH)) <<
2539                          MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_SPORT |
2540                         (!!(hash_fields & MLX5_L4_DST_IBV_RX_HASH)) <<
2541                          MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_DPORT;
2542                 }
2543                 if (rxq_ctrl->obj->type == MLX5_RXQ_OBJ_TYPE_DEVX_HAIRPIN)
2544                         tir_attr.transport_domain = priv->sh->td->id;
2545                 else
2546                         tir_attr.transport_domain = priv->sh->tdn;
2547                 memcpy(tir_attr.rx_hash_toeplitz_key, rss_key,
2548                        MLX5_RSS_HASH_KEY_LEN);
2549                 tir_attr.indirect_table = ind_tbl->rqt->id;
2550                 if (dev->data->dev_conf.lpbk_mode)
2551                         tir_attr.self_lb_block =
2552                                         MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST;
2553                 if (lro) {
2554                         tir_attr.lro_timeout_period_usecs =
2555                                         priv->config.lro.timeout;
2556                         tir_attr.lro_max_msg_sz = priv->max_lro_msg_size;
2557                         tir_attr.lro_enable_mask =
2558                                         MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO |
2559                                         MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO;
2560                 }
2561                 tir = mlx5_devx_cmd_create_tir(priv->sh->ctx, &tir_attr);
2562                 if (!tir) {
2563                         DRV_LOG(ERR, "port %u cannot create DevX TIR",
2564                                 dev->data->port_id);
2565                         rte_errno = errno;
2566                         goto error;
2567                 }
2568         }
2569         hrxq = mlx5_ipool_zmalloc(priv->sh->ipool[MLX5_IPOOL_HRXQ], &hrxq_idx);
2570         if (!hrxq)
2571                 goto error;
2572         hrxq->ind_table = ind_tbl;
2573         if (ind_tbl->type == MLX5_IND_TBL_TYPE_IBV) {
2574                 hrxq->qp = qp;
2575 #ifdef HAVE_IBV_FLOW_DV_SUPPORT
2576                 hrxq->action =
2577                         mlx5_glue->dv_create_flow_action_dest_ibv_qp(hrxq->qp);
2578                 if (!hrxq->action) {
2579                         rte_errno = errno;
2580                         goto error;
2581                 }
2582 #endif
2583         } else { /* ind_tbl->type == MLX5_IND_TBL_TYPE_DEVX */
2584                 hrxq->tir = tir;
2585 #ifdef HAVE_IBV_FLOW_DV_SUPPORT
2586                 hrxq->action = mlx5_glue->dv_create_flow_action_dest_devx_tir
2587                                                         (hrxq->tir->obj);
2588                 if (!hrxq->action) {
2589                         rte_errno = errno;
2590                         goto error;
2591                 }
2592 #endif
2593         }
2594         hrxq->rss_key_len = rss_key_len;
2595         hrxq->hash_fields = hash_fields;
2596         memcpy(hrxq->rss_key, rss_key, rss_key_len);
2597         rte_atomic32_inc(&hrxq->refcnt);
2598         ILIST_INSERT(priv->sh->ipool[MLX5_IPOOL_HRXQ], &priv->hrxqs, hrxq_idx,
2599                      hrxq, next);
2600         return hrxq_idx;
2601 error:
2602         err = rte_errno; /* Save rte_errno before cleanup. */
2603         mlx5_ind_table_obj_release(dev, ind_tbl);
2604         if (qp)
2605                 claim_zero(mlx5_glue->destroy_qp(qp));
2606         else if (tir)
2607                 claim_zero(mlx5_devx_cmd_destroy(tir));
2608         rte_errno = err; /* Restore rte_errno. */
2609         return 0;
2610 }
2611
2612 /**
2613  * Get an Rx Hash queue.
2614  *
2615  * @param dev
2616  *   Pointer to Ethernet device.
2617  * @param rss_conf
2618  *   RSS configuration for the Rx hash queue.
2619  * @param queues
2620  *   Queues entering in hash queue. In case of empty hash_fields only the
2621  *   first queue index will be taken for the indirection table.
2622  * @param queues_n
2623  *   Number of queues.
2624  *
2625  * @return
2626  *   An hash Rx queue index on success.
2627  */
2628 uint32_t
2629 mlx5_hrxq_get(struct rte_eth_dev *dev,
2630               const uint8_t *rss_key, uint32_t rss_key_len,
2631               uint64_t hash_fields,
2632               const uint16_t *queues, uint32_t queues_n)
2633 {
2634         struct mlx5_priv *priv = dev->data->dev_private;
2635         struct mlx5_hrxq *hrxq;
2636         uint32_t idx;
2637
2638         queues_n = hash_fields ? queues_n : 1;
2639         ILIST_FOREACH(priv->sh->ipool[MLX5_IPOOL_HRXQ], priv->hrxqs, idx,
2640                       hrxq, next) {
2641                 struct mlx5_ind_table_obj *ind_tbl;
2642
2643                 if (hrxq->rss_key_len != rss_key_len)
2644                         continue;
2645                 if (memcmp(hrxq->rss_key, rss_key, rss_key_len))
2646                         continue;
2647                 if (hrxq->hash_fields != hash_fields)
2648                         continue;
2649                 ind_tbl = mlx5_ind_table_obj_get(dev, queues, queues_n);
2650                 if (!ind_tbl)
2651                         continue;
2652                 if (ind_tbl != hrxq->ind_table) {
2653                         mlx5_ind_table_obj_release(dev, ind_tbl);
2654                         continue;
2655                 }
2656                 rte_atomic32_inc(&hrxq->refcnt);
2657                 return idx;
2658         }
2659         return 0;
2660 }
2661
2662 /**
2663  * Release the hash Rx queue.
2664  *
2665  * @param dev
2666  *   Pointer to Ethernet device.
2667  * @param hrxq
2668  *   Index to Hash Rx queue to release.
2669  *
2670  * @return
2671  *   1 while a reference on it exists, 0 when freed.
2672  */
2673 int
2674 mlx5_hrxq_release(struct rte_eth_dev *dev, uint32_t hrxq_idx)
2675 {
2676         struct mlx5_priv *priv = dev->data->dev_private;
2677         struct mlx5_hrxq *hrxq;
2678
2679         hrxq = mlx5_ipool_get(priv->sh->ipool[MLX5_IPOOL_HRXQ], hrxq_idx);
2680         if (!hrxq)
2681                 return 0;
2682         if (rte_atomic32_dec_and_test(&hrxq->refcnt)) {
2683 #ifdef HAVE_IBV_FLOW_DV_SUPPORT
2684                 mlx5_glue->destroy_flow_action(hrxq->action);
2685 #endif
2686                 if (hrxq->ind_table->type == MLX5_IND_TBL_TYPE_IBV)
2687                         claim_zero(mlx5_glue->destroy_qp(hrxq->qp));
2688                 else /* hrxq->ind_table->type == MLX5_IND_TBL_TYPE_DEVX */
2689                         claim_zero(mlx5_devx_cmd_destroy(hrxq->tir));
2690                 mlx5_ind_table_obj_release(dev, hrxq->ind_table);
2691                 ILIST_REMOVE(priv->sh->ipool[MLX5_IPOOL_HRXQ], &priv->hrxqs,
2692                              hrxq_idx, hrxq, next);
2693                 mlx5_ipool_free(priv->sh->ipool[MLX5_IPOOL_HRXQ], hrxq_idx);
2694                 return 0;
2695         }
2696         claim_nonzero(mlx5_ind_table_obj_release(dev, hrxq->ind_table));
2697         return 1;
2698 }
2699
2700 /**
2701  * Verify the Rx Queue list is empty
2702  *
2703  * @param dev
2704  *   Pointer to Ethernet device.
2705  *
2706  * @return
2707  *   The number of object not released.
2708  */
2709 int
2710 mlx5_hrxq_verify(struct rte_eth_dev *dev)
2711 {
2712         struct mlx5_priv *priv = dev->data->dev_private;
2713         struct mlx5_hrxq *hrxq;
2714         uint32_t idx;
2715         int ret = 0;
2716
2717         ILIST_FOREACH(priv->sh->ipool[MLX5_IPOOL_HRXQ], priv->hrxqs, idx,
2718                       hrxq, next) {
2719                 DRV_LOG(DEBUG,
2720                         "port %u hash Rx queue %p still referenced",
2721                         dev->data->port_id, (void *)hrxq);
2722                 ++ret;
2723         }
2724         return ret;
2725 }
2726
2727 /**
2728  * Create a drop Rx queue Verbs/DevX object.
2729  *
2730  * @param dev
2731  *   Pointer to Ethernet device.
2732  *
2733  * @return
2734  *   The Verbs/DevX object initialised, NULL otherwise and rte_errno is set.
2735  */
2736 static struct mlx5_rxq_obj *
2737 mlx5_rxq_obj_drop_new(struct rte_eth_dev *dev)
2738 {
2739         struct mlx5_priv *priv = dev->data->dev_private;
2740         struct ibv_context *ctx = priv->sh->ctx;
2741         struct ibv_cq *cq;
2742         struct ibv_wq *wq = NULL;
2743         struct mlx5_rxq_obj *rxq;
2744
2745         if (priv->drop_queue.rxq)
2746                 return priv->drop_queue.rxq;
2747         cq = mlx5_glue->create_cq(ctx, 1, NULL, NULL, 0);
2748         if (!cq) {
2749                 DEBUG("port %u cannot allocate CQ for drop queue",
2750                       dev->data->port_id);
2751                 rte_errno = errno;
2752                 goto error;
2753         }
2754         wq = mlx5_glue->create_wq(ctx,
2755                  &(struct ibv_wq_init_attr){
2756                         .wq_type = IBV_WQT_RQ,
2757                         .max_wr = 1,
2758                         .max_sge = 1,
2759                         .pd = priv->sh->pd,
2760                         .cq = cq,
2761                  });
2762         if (!wq) {
2763                 DEBUG("port %u cannot allocate WQ for drop queue",
2764                       dev->data->port_id);
2765                 rte_errno = errno;
2766                 goto error;
2767         }
2768         rxq = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*rxq), 0, SOCKET_ID_ANY);
2769         if (!rxq) {
2770                 DEBUG("port %u cannot allocate drop Rx queue memory",
2771                       dev->data->port_id);
2772                 rte_errno = ENOMEM;
2773                 goto error;
2774         }
2775         rxq->cq = cq;
2776         rxq->wq = wq;
2777         priv->drop_queue.rxq = rxq;
2778         return rxq;
2779 error:
2780         if (wq)
2781                 claim_zero(mlx5_glue->destroy_wq(wq));
2782         if (cq)
2783                 claim_zero(mlx5_glue->destroy_cq(cq));
2784         return NULL;
2785 }
2786
2787 /**
2788  * Release a drop Rx queue Verbs/DevX object.
2789  *
2790  * @param dev
2791  *   Pointer to Ethernet device.
2792  *
2793  * @return
2794  *   The Verbs/DevX object initialised, NULL otherwise and rte_errno is set.
2795  */
2796 static void
2797 mlx5_rxq_obj_drop_release(struct rte_eth_dev *dev)
2798 {
2799         struct mlx5_priv *priv = dev->data->dev_private;
2800         struct mlx5_rxq_obj *rxq = priv->drop_queue.rxq;
2801
2802         if (rxq->wq)
2803                 claim_zero(mlx5_glue->destroy_wq(rxq->wq));
2804         if (rxq->cq)
2805                 claim_zero(mlx5_glue->destroy_cq(rxq->cq));
2806         mlx5_free(rxq);
2807         priv->drop_queue.rxq = NULL;
2808 }
2809
2810 /**
2811  * Create a drop indirection table.
2812  *
2813  * @param dev
2814  *   Pointer to Ethernet device.
2815  *
2816  * @return
2817  *   The Verbs/DevX object initialised, NULL otherwise and rte_errno is set.
2818  */
2819 static struct mlx5_ind_table_obj *
2820 mlx5_ind_table_obj_drop_new(struct rte_eth_dev *dev)
2821 {
2822         struct mlx5_priv *priv = dev->data->dev_private;
2823         struct mlx5_ind_table_obj *ind_tbl;
2824         struct mlx5_rxq_obj *rxq;
2825         struct mlx5_ind_table_obj tmpl;
2826
2827         rxq = mlx5_rxq_obj_drop_new(dev);
2828         if (!rxq)
2829                 return NULL;
2830         tmpl.ind_table = mlx5_glue->create_rwq_ind_table
2831                 (priv->sh->ctx,
2832                  &(struct ibv_rwq_ind_table_init_attr){
2833                         .log_ind_tbl_size = 0,
2834                         .ind_tbl = &rxq->wq,
2835                         .comp_mask = 0,
2836                  });
2837         if (!tmpl.ind_table) {
2838                 DEBUG("port %u cannot allocate indirection table for drop"
2839                       " queue",
2840                       dev->data->port_id);
2841                 rte_errno = errno;
2842                 goto error;
2843         }
2844         ind_tbl = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*ind_tbl), 0,
2845                               SOCKET_ID_ANY);
2846         if (!ind_tbl) {
2847                 rte_errno = ENOMEM;
2848                 goto error;
2849         }
2850         ind_tbl->ind_table = tmpl.ind_table;
2851         return ind_tbl;
2852 error:
2853         mlx5_rxq_obj_drop_release(dev);
2854         return NULL;
2855 }
2856
2857 /**
2858  * Release a drop indirection table.
2859  *
2860  * @param dev
2861  *   Pointer to Ethernet device.
2862  */
2863 static void
2864 mlx5_ind_table_obj_drop_release(struct rte_eth_dev *dev)
2865 {
2866         struct mlx5_priv *priv = dev->data->dev_private;
2867         struct mlx5_ind_table_obj *ind_tbl = priv->drop_queue.hrxq->ind_table;
2868
2869         claim_zero(mlx5_glue->destroy_rwq_ind_table(ind_tbl->ind_table));
2870         mlx5_rxq_obj_drop_release(dev);
2871         mlx5_free(ind_tbl);
2872         priv->drop_queue.hrxq->ind_table = NULL;
2873 }
2874
2875 /**
2876  * Create a drop Rx Hash queue.
2877  *
2878  * @param dev
2879  *   Pointer to Ethernet device.
2880  *
2881  * @return
2882  *   The Verbs/DevX object initialised, NULL otherwise and rte_errno is set.
2883  */
2884 struct mlx5_hrxq *
2885 mlx5_hrxq_drop_new(struct rte_eth_dev *dev)
2886 {
2887         struct mlx5_priv *priv = dev->data->dev_private;
2888         struct mlx5_ind_table_obj *ind_tbl = NULL;
2889         struct ibv_qp *qp = NULL;
2890         struct mlx5_hrxq *hrxq = NULL;
2891
2892         if (priv->drop_queue.hrxq) {
2893                 rte_atomic32_inc(&priv->drop_queue.hrxq->refcnt);
2894                 return priv->drop_queue.hrxq;
2895         }
2896         hrxq = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*hrxq), 0, SOCKET_ID_ANY);
2897         if (!hrxq) {
2898                 DRV_LOG(WARNING,
2899                         "port %u cannot allocate memory for drop queue",
2900                         dev->data->port_id);
2901                 rte_errno = ENOMEM;
2902                 goto error;
2903         }
2904         priv->drop_queue.hrxq = hrxq;
2905         ind_tbl = mlx5_ind_table_obj_drop_new(dev);
2906         if (!ind_tbl)
2907                 goto error;
2908         hrxq->ind_table = ind_tbl;
2909         qp = mlx5_glue->create_qp_ex(priv->sh->ctx,
2910                  &(struct ibv_qp_init_attr_ex){
2911                         .qp_type = IBV_QPT_RAW_PACKET,
2912                         .comp_mask =
2913                                 IBV_QP_INIT_ATTR_PD |
2914                                 IBV_QP_INIT_ATTR_IND_TABLE |
2915                                 IBV_QP_INIT_ATTR_RX_HASH,
2916                         .rx_hash_conf = (struct ibv_rx_hash_conf){
2917                                 .rx_hash_function =
2918                                         IBV_RX_HASH_FUNC_TOEPLITZ,
2919                                 .rx_hash_key_len = MLX5_RSS_HASH_KEY_LEN,
2920                                 .rx_hash_key = rss_hash_default_key,
2921                                 .rx_hash_fields_mask = 0,
2922                                 },
2923                         .rwq_ind_tbl = ind_tbl->ind_table,
2924                         .pd = priv->sh->pd
2925                  });
2926         if (!qp) {
2927                 DEBUG("port %u cannot allocate QP for drop queue",
2928                       dev->data->port_id);
2929                 rte_errno = errno;
2930                 goto error;
2931         }
2932         hrxq->qp = qp;
2933 #ifdef HAVE_IBV_FLOW_DV_SUPPORT
2934         hrxq->action = mlx5_glue->dv_create_flow_action_dest_ibv_qp(hrxq->qp);
2935         if (!hrxq->action) {
2936                 rte_errno = errno;
2937                 goto error;
2938         }
2939 #endif
2940         rte_atomic32_set(&hrxq->refcnt, 1);
2941         return hrxq;
2942 error:
2943 #ifdef HAVE_IBV_FLOW_DV_SUPPORT
2944         if (hrxq && hrxq->action)
2945                 mlx5_glue->destroy_flow_action(hrxq->action);
2946 #endif
2947         if (qp)
2948                 claim_zero(mlx5_glue->destroy_qp(hrxq->qp));
2949         if (ind_tbl)
2950                 mlx5_ind_table_obj_drop_release(dev);
2951         if (hrxq) {
2952                 priv->drop_queue.hrxq = NULL;
2953                 mlx5_free(hrxq);
2954         }
2955         return NULL;
2956 }
2957
2958 /**
2959  * Release a drop hash Rx queue.
2960  *
2961  * @param dev
2962  *   Pointer to Ethernet device.
2963  */
2964 void
2965 mlx5_hrxq_drop_release(struct rte_eth_dev *dev)
2966 {
2967         struct mlx5_priv *priv = dev->data->dev_private;
2968         struct mlx5_hrxq *hrxq = priv->drop_queue.hrxq;
2969
2970         if (rte_atomic32_dec_and_test(&hrxq->refcnt)) {
2971 #ifdef HAVE_IBV_FLOW_DV_SUPPORT
2972                 mlx5_glue->destroy_flow_action(hrxq->action);
2973 #endif
2974                 claim_zero(mlx5_glue->destroy_qp(hrxq->qp));
2975                 mlx5_ind_table_obj_drop_release(dev);
2976                 mlx5_free(hrxq);
2977                 priv->drop_queue.hrxq = NULL;
2978         }
2979 }
2980
2981
2982 /**
2983  * Set the Rx queue timestamp conversion parameters
2984  *
2985  * @param[in] dev
2986  *   Pointer to the Ethernet device structure.
2987  */
2988 void
2989 mlx5_rxq_timestamp_set(struct rte_eth_dev *dev)
2990 {
2991         struct mlx5_priv *priv = dev->data->dev_private;
2992         struct mlx5_dev_ctx_shared *sh = priv->sh;
2993         struct mlx5_rxq_data *data;
2994         unsigned int i;
2995
2996         for (i = 0; i != priv->rxqs_n; ++i) {
2997                 if (!(*priv->rxqs)[i])
2998                         continue;
2999                 data = (*priv->rxqs)[i];
3000                 data->sh = sh;
3001                 data->rt_timestamp = priv->config.rt_timestamp;
3002         }
3003 }