1 /* SPDX-License-Identifier: BSD-3-Clause
2 * Copyright(C) 2019 Marvell International Ltd.
7 #include <rte_ethdev_pci.h>
9 #include <rte_malloc.h>
11 #include <rte_mbuf_pool_ops.h>
12 #include <rte_mempool.h>
14 #include "otx2_ethdev.h"
15 #include "otx2_ethdev_sec.h"
17 static inline uint64_t
18 nix_get_rx_offload_capa(struct otx2_eth_dev *dev)
20 uint64_t capa = NIX_RX_OFFLOAD_CAPA;
22 if (otx2_dev_is_vf(dev) ||
23 dev->npc_flow.switch_header_type == OTX2_PRIV_FLAGS_HIGIG)
24 capa &= ~DEV_RX_OFFLOAD_TIMESTAMP;
29 static inline uint64_t
30 nix_get_tx_offload_capa(struct otx2_eth_dev *dev)
32 uint64_t capa = NIX_TX_OFFLOAD_CAPA;
34 /* TSO not supported for earlier chip revisions */
35 if (otx2_dev_is_96xx_A0(dev) || otx2_dev_is_95xx_Ax(dev))
36 capa &= ~(DEV_TX_OFFLOAD_TCP_TSO |
37 DEV_TX_OFFLOAD_VXLAN_TNL_TSO |
38 DEV_TX_OFFLOAD_GENEVE_TNL_TSO |
39 DEV_TX_OFFLOAD_GRE_TNL_TSO);
43 static const struct otx2_dev_ops otx2_dev_ops = {
44 .link_status_update = otx2_eth_dev_link_status_update,
45 .ptp_info_update = otx2_eth_dev_ptp_info_update
49 nix_lf_alloc(struct otx2_eth_dev *dev, uint32_t nb_rxq, uint32_t nb_txq)
51 struct otx2_mbox *mbox = dev->mbox;
52 struct nix_lf_alloc_req *req;
53 struct nix_lf_alloc_rsp *rsp;
56 req = otx2_mbox_alloc_msg_nix_lf_alloc(mbox);
60 /* XQE_SZ should be in Sync with NIX_CQ_ENTRY_SZ */
61 RTE_BUILD_BUG_ON(NIX_CQ_ENTRY_SZ != 128);
62 req->xqe_sz = NIX_XQESZ_W16;
63 req->rss_sz = dev->rss_info.rss_size;
64 req->rss_grps = NIX_RSS_GRPS;
65 req->npa_func = otx2_npa_pf_func_get();
66 req->sso_func = otx2_sso_pf_func_get();
67 req->rx_cfg = BIT_ULL(35 /* DIS_APAD */);
68 if (dev->rx_offloads & (DEV_RX_OFFLOAD_TCP_CKSUM |
69 DEV_RX_OFFLOAD_UDP_CKSUM)) {
70 req->rx_cfg |= BIT_ULL(37 /* CSUM_OL4 */);
71 req->rx_cfg |= BIT_ULL(36 /* CSUM_IL4 */);
73 req->rx_cfg |= (BIT_ULL(32 /* DROP_RE */) |
74 BIT_ULL(33 /* Outer L2 Length */) |
75 BIT_ULL(38 /* Inner L4 UDP Length */) |
76 BIT_ULL(39 /* Inner L3 Length */) |
77 BIT_ULL(40 /* Outer L4 UDP Length */) |
78 BIT_ULL(41 /* Outer L3 Length */));
80 if (dev->rss_tag_as_xor == 0)
81 req->flags = NIX_LF_RSS_TAG_LSB_AS_ADDER;
83 rc = otx2_mbox_process_msg(mbox, (void *)&rsp);
87 dev->sqb_size = rsp->sqb_size;
88 dev->tx_chan_base = rsp->tx_chan_base;
89 dev->rx_chan_base = rsp->rx_chan_base;
90 dev->rx_chan_cnt = rsp->rx_chan_cnt;
91 dev->tx_chan_cnt = rsp->tx_chan_cnt;
92 dev->lso_tsov4_idx = rsp->lso_tsov4_idx;
93 dev->lso_tsov6_idx = rsp->lso_tsov6_idx;
94 dev->lf_tx_stats = rsp->lf_tx_stats;
95 dev->lf_rx_stats = rsp->lf_rx_stats;
96 dev->cints = rsp->cints;
97 dev->qints = rsp->qints;
98 dev->npc_flow.channel = dev->rx_chan_base;
99 dev->ptp_en = rsp->hw_rx_tstamp_en;
105 nix_lf_switch_header_type_enable(struct otx2_eth_dev *dev, bool enable)
107 struct otx2_mbox *mbox = dev->mbox;
108 struct npc_set_pkind *req;
109 struct msg_resp *rsp;
112 if (dev->npc_flow.switch_header_type == 0)
115 if (dev->npc_flow.switch_header_type == OTX2_PRIV_FLAGS_LEN_90B &&
116 !otx2_dev_is_sdp(dev)) {
117 otx2_err("chlen90b is not supported on non-SDP device");
121 /* Notify AF about higig2 config */
122 req = otx2_mbox_alloc_msg_npc_set_pkind(mbox);
123 req->mode = dev->npc_flow.switch_header_type;
125 req->mode = OTX2_PRIV_FLAGS_DEFAULT;
127 rc = otx2_mbox_process_msg(mbox, (void *)&rsp);
130 req = otx2_mbox_alloc_msg_npc_set_pkind(mbox);
131 req->mode = dev->npc_flow.switch_header_type;
133 req->mode = OTX2_PRIV_FLAGS_DEFAULT;
135 return otx2_mbox_process_msg(mbox, (void *)&rsp);
139 nix_lf_free(struct otx2_eth_dev *dev)
141 struct otx2_mbox *mbox = dev->mbox;
142 struct nix_lf_free_req *req;
143 struct ndc_sync_op *ndc_req;
146 /* Sync NDC-NIX for LF */
147 ndc_req = otx2_mbox_alloc_msg_ndc_sync_op(mbox);
148 ndc_req->nix_lf_tx_sync = 1;
149 ndc_req->nix_lf_rx_sync = 1;
150 rc = otx2_mbox_process(mbox);
152 otx2_err("Error on NDC-NIX-[TX, RX] LF sync, rc %d", rc);
154 req = otx2_mbox_alloc_msg_nix_lf_free(mbox);
155 /* Let AF driver free all this nix lf's
156 * NPC entries allocated using NPC MBOX.
160 return otx2_mbox_process(mbox);
164 otx2_cgx_rxtx_start(struct otx2_eth_dev *dev)
166 struct otx2_mbox *mbox = dev->mbox;
168 if (otx2_dev_is_vf_or_sdp(dev))
171 otx2_mbox_alloc_msg_cgx_start_rxtx(mbox);
173 return otx2_mbox_process(mbox);
177 otx2_cgx_rxtx_stop(struct otx2_eth_dev *dev)
179 struct otx2_mbox *mbox = dev->mbox;
181 if (otx2_dev_is_vf_or_sdp(dev))
184 otx2_mbox_alloc_msg_cgx_stop_rxtx(mbox);
186 return otx2_mbox_process(mbox);
190 npc_rx_enable(struct otx2_eth_dev *dev)
192 struct otx2_mbox *mbox = dev->mbox;
194 otx2_mbox_alloc_msg_nix_lf_start_rx(mbox);
196 return otx2_mbox_process(mbox);
200 npc_rx_disable(struct otx2_eth_dev *dev)
202 struct otx2_mbox *mbox = dev->mbox;
204 otx2_mbox_alloc_msg_nix_lf_stop_rx(mbox);
206 return otx2_mbox_process(mbox);
210 nix_cgx_start_link_event(struct otx2_eth_dev *dev)
212 struct otx2_mbox *mbox = dev->mbox;
214 if (otx2_dev_is_vf_or_sdp(dev))
217 otx2_mbox_alloc_msg_cgx_start_linkevents(mbox);
219 return otx2_mbox_process(mbox);
223 cgx_intlbk_enable(struct otx2_eth_dev *dev, bool en)
225 struct otx2_mbox *mbox = dev->mbox;
227 if (en && otx2_dev_is_vf_or_sdp(dev))
231 otx2_mbox_alloc_msg_cgx_intlbk_enable(mbox);
233 otx2_mbox_alloc_msg_cgx_intlbk_disable(mbox);
235 return otx2_mbox_process(mbox);
239 nix_cgx_stop_link_event(struct otx2_eth_dev *dev)
241 struct otx2_mbox *mbox = dev->mbox;
243 if (otx2_dev_is_vf_or_sdp(dev))
246 otx2_mbox_alloc_msg_cgx_stop_linkevents(mbox);
248 return otx2_mbox_process(mbox);
252 nix_rx_queue_reset(struct otx2_eth_rxq *rxq)
258 static inline uint32_t
259 nix_qsize_to_val(enum nix_q_size_e qsize)
261 return (16UL << (qsize * 2));
264 static inline enum nix_q_size_e
265 nix_qsize_clampup_get(struct otx2_eth_dev *dev, uint32_t val)
269 if (otx2_ethdev_fixup_is_min_4k_q(dev))
274 for (; i < nix_q_size_max; i++)
275 if (val <= nix_qsize_to_val(i))
278 if (i >= nix_q_size_max)
279 i = nix_q_size_max - 1;
285 nix_cq_rq_init(struct rte_eth_dev *eth_dev, struct otx2_eth_dev *dev,
286 uint16_t qid, struct otx2_eth_rxq *rxq, struct rte_mempool *mp)
288 struct otx2_mbox *mbox = dev->mbox;
289 const struct rte_memzone *rz;
290 uint32_t ring_size, cq_size;
291 struct nix_aq_enq_req *aq;
296 ring_size = cq_size * NIX_CQ_ENTRY_SZ;
297 rz = rte_eth_dma_zone_reserve(eth_dev, "cq", qid, ring_size,
298 NIX_CQ_ALIGN, dev->node);
300 otx2_err("Failed to allocate mem for cq hw ring");
303 memset(rz->addr, 0, rz->len);
304 rxq->desc = (uintptr_t)rz->addr;
305 rxq->qmask = cq_size - 1;
307 aq = otx2_mbox_alloc_msg_nix_aq_enq(mbox);
309 aq->ctype = NIX_AQ_CTYPE_CQ;
310 aq->op = NIX_AQ_INSTOP_INIT;
314 aq->cq.qsize = rxq->qsize;
315 aq->cq.base = rz->iova;
316 aq->cq.avg_level = 0xff;
317 aq->cq.cq_err_int_ena = BIT(NIX_CQERRINT_CQE_FAULT);
318 aq->cq.cq_err_int_ena |= BIT(NIX_CQERRINT_DOOR_ERR);
320 /* Many to one reduction */
321 aq->cq.qint_idx = qid % dev->qints;
322 /* Map CQ0 [RQ0] to CINT0 and so on till max 64 irqs */
323 aq->cq.cint_idx = qid;
325 if (otx2_ethdev_fixup_is_limit_cq_full(dev)) {
326 const float rx_cq_skid = NIX_CQ_FULL_ERRATA_SKID;
327 uint16_t min_rx_drop;
329 min_rx_drop = ceil(rx_cq_skid / (float)cq_size);
330 aq->cq.drop = min_rx_drop;
332 rxq->cq_drop = min_rx_drop;
334 rxq->cq_drop = NIX_CQ_THRESH_LEVEL;
335 aq->cq.drop = rxq->cq_drop;
339 /* TX pause frames enable flowctrl on RX side */
340 if (dev->fc_info.tx_pause) {
341 /* Single bpid is allocated for all rx channels for now */
342 aq->cq.bpid = dev->fc_info.bpid[0];
343 aq->cq.bp = rxq->cq_drop;
347 rc = otx2_mbox_process(mbox);
349 otx2_err("Failed to init cq context");
353 aq = otx2_mbox_alloc_msg_nix_aq_enq(mbox);
355 aq->ctype = NIX_AQ_CTYPE_RQ;
356 aq->op = NIX_AQ_INSTOP_INIT;
360 if (rxq->offloads & DEV_RX_OFFLOAD_SECURITY)
361 aq->rq.ipsech_ena = 1;
363 aq->rq.cq = qid; /* RQ to CQ 1:1 mapped */
365 aq->rq.lpb_aura = npa_lf_aura_handle_to_aura(mp->pool_id);
366 first_skip = (sizeof(struct rte_mbuf));
367 first_skip += RTE_PKTMBUF_HEADROOM;
368 first_skip += rte_pktmbuf_priv_size(mp);
369 rxq->data_off = first_skip;
371 first_skip /= 8; /* Expressed in number of dwords */
372 aq->rq.first_skip = first_skip;
373 aq->rq.later_skip = (sizeof(struct rte_mbuf) / 8);
374 aq->rq.flow_tagw = 32; /* 32-bits */
375 aq->rq.lpb_sizem1 = mp->elt_size / 8;
376 aq->rq.lpb_sizem1 -= 1; /* Expressed in size minus one */
378 aq->rq.pb_caching = 0x2; /* First cache aligned block to LLC */
379 aq->rq.xqe_imm_size = 0; /* No pkt data copy to CQE */
380 aq->rq.rq_int_ena = 0;
381 /* Many to one reduction */
382 aq->rq.qint_idx = qid % dev->qints;
384 aq->rq.xqe_drop_ena = 1;
386 rc = otx2_mbox_process(mbox);
388 otx2_err("Failed to init rq context");
392 if (dev->lock_rx_ctx) {
393 aq = otx2_mbox_alloc_msg_nix_aq_enq(mbox);
395 aq->ctype = NIX_AQ_CTYPE_CQ;
396 aq->op = NIX_AQ_INSTOP_LOCK;
398 aq = otx2_mbox_alloc_msg_nix_aq_enq(mbox);
400 /* The shared memory buffer can be full.
403 otx2_mbox_msg_send(mbox, 0);
404 rc = otx2_mbox_wait_for_rsp(mbox, 0);
406 otx2_err("Failed to LOCK cq context");
410 aq = otx2_mbox_alloc_msg_nix_aq_enq(mbox);
412 otx2_err("Failed to LOCK rq context");
417 aq->ctype = NIX_AQ_CTYPE_RQ;
418 aq->op = NIX_AQ_INSTOP_LOCK;
419 rc = otx2_mbox_process(mbox);
421 otx2_err("Failed to LOCK rq context");
430 nix_rq_enb_dis(struct rte_eth_dev *eth_dev,
431 struct otx2_eth_rxq *rxq, const bool enb)
433 struct otx2_eth_dev *dev = otx2_eth_pmd_priv(eth_dev);
434 struct otx2_mbox *mbox = dev->mbox;
435 struct nix_aq_enq_req *aq;
437 /* Pkts will be dropped silently if RQ is disabled */
438 aq = otx2_mbox_alloc_msg_nix_aq_enq(mbox);
440 aq->ctype = NIX_AQ_CTYPE_RQ;
441 aq->op = NIX_AQ_INSTOP_WRITE;
444 aq->rq_mask.ena = ~(aq->rq_mask.ena);
446 return otx2_mbox_process(mbox);
450 nix_cq_rq_uninit(struct rte_eth_dev *eth_dev, struct otx2_eth_rxq *rxq)
452 struct otx2_eth_dev *dev = otx2_eth_pmd_priv(eth_dev);
453 struct otx2_mbox *mbox = dev->mbox;
454 struct nix_aq_enq_req *aq;
457 /* RQ is already disabled */
459 aq = otx2_mbox_alloc_msg_nix_aq_enq(mbox);
461 aq->ctype = NIX_AQ_CTYPE_CQ;
462 aq->op = NIX_AQ_INSTOP_WRITE;
465 aq->cq_mask.ena = ~(aq->cq_mask.ena);
467 rc = otx2_mbox_process(mbox);
469 otx2_err("Failed to disable cq context");
473 if (dev->lock_rx_ctx) {
474 aq = otx2_mbox_alloc_msg_nix_aq_enq(mbox);
476 aq->ctype = NIX_AQ_CTYPE_CQ;
477 aq->op = NIX_AQ_INSTOP_UNLOCK;
479 aq = otx2_mbox_alloc_msg_nix_aq_enq(mbox);
481 /* The shared memory buffer can be full.
484 otx2_mbox_msg_send(mbox, 0);
485 rc = otx2_mbox_wait_for_rsp(mbox, 0);
487 otx2_err("Failed to UNLOCK cq context");
491 aq = otx2_mbox_alloc_msg_nix_aq_enq(mbox);
493 otx2_err("Failed to UNLOCK rq context");
498 aq->ctype = NIX_AQ_CTYPE_RQ;
499 aq->op = NIX_AQ_INSTOP_UNLOCK;
500 rc = otx2_mbox_process(mbox);
502 otx2_err("Failed to UNLOCK rq context");
511 nix_get_data_off(struct otx2_eth_dev *dev)
513 return otx2_ethdev_is_ptp_en(dev) ? NIX_TIMESYNC_RX_OFFSET : 0;
517 otx2_nix_rxq_mbuf_setup(struct otx2_eth_dev *dev, uint16_t port_id)
519 struct rte_mbuf mb_def;
522 RTE_BUILD_BUG_ON(offsetof(struct rte_mbuf, data_off) % 8 != 0);
523 RTE_BUILD_BUG_ON(offsetof(struct rte_mbuf, refcnt) -
524 offsetof(struct rte_mbuf, data_off) != 2);
525 RTE_BUILD_BUG_ON(offsetof(struct rte_mbuf, nb_segs) -
526 offsetof(struct rte_mbuf, data_off) != 4);
527 RTE_BUILD_BUG_ON(offsetof(struct rte_mbuf, port) -
528 offsetof(struct rte_mbuf, data_off) != 6);
530 mb_def.data_off = RTE_PKTMBUF_HEADROOM + nix_get_data_off(dev);
531 mb_def.port = port_id;
532 rte_mbuf_refcnt_set(&mb_def, 1);
534 /* Prevent compiler reordering: rearm_data covers previous fields */
535 rte_compiler_barrier();
536 tmp = (uint64_t *)&mb_def.rearm_data;
542 otx2_nix_rx_queue_release(void *rx_queue)
544 struct otx2_eth_rxq *rxq = rx_queue;
549 otx2_nix_dbg("Releasing rxq %u", rxq->rq);
550 nix_cq_rq_uninit(rxq->eth_dev, rxq);
555 otx2_nix_rx_queue_setup(struct rte_eth_dev *eth_dev, uint16_t rq,
556 uint16_t nb_desc, unsigned int socket,
557 const struct rte_eth_rxconf *rx_conf,
558 struct rte_mempool *mp)
560 struct otx2_eth_dev *dev = otx2_eth_pmd_priv(eth_dev);
561 struct rte_mempool_ops *ops;
562 struct otx2_eth_rxq *rxq;
563 const char *platform_ops;
564 enum nix_q_size_e qsize;
570 /* Compile time check to make sure all fast path elements in a CL */
571 RTE_BUILD_BUG_ON(offsetof(struct otx2_eth_rxq, slow_path_start) >= 128);
574 if (rx_conf->rx_deferred_start == 1) {
575 otx2_err("Deferred Rx start is not supported");
579 platform_ops = rte_mbuf_platform_mempool_ops();
580 /* This driver needs octeontx2_npa mempool ops to work */
581 ops = rte_mempool_get_ops(mp->ops_index);
582 if (strncmp(ops->name, platform_ops, RTE_MEMPOOL_OPS_NAMESIZE)) {
583 otx2_err("mempool ops should be of octeontx2_npa type");
587 if (mp->pool_id == 0) {
588 otx2_err("Invalid pool_id");
592 /* Free memory prior to re-allocation if needed */
593 if (eth_dev->data->rx_queues[rq] != NULL) {
594 otx2_nix_dbg("Freeing memory prior to re-allocation %d", rq);
595 otx2_nix_rx_queue_release(eth_dev->data->rx_queues[rq]);
596 rte_eth_dma_zone_free(eth_dev, "cq", rq);
597 eth_dev->data->rx_queues[rq] = NULL;
600 offloads = rx_conf->offloads | eth_dev->data->dev_conf.rxmode.offloads;
601 dev->rx_offloads |= offloads;
603 /* Find the CQ queue size */
604 qsize = nix_qsize_clampup_get(dev, nb_desc);
605 /* Allocate rxq memory */
606 rxq = rte_zmalloc_socket("otx2 rxq", sizeof(*rxq), OTX2_ALIGN, socket);
608 otx2_err("Failed to allocate rq=%d", rq);
613 rxq->eth_dev = eth_dev;
615 rxq->cq_door = dev->base + NIX_LF_CQ_OP_DOOR;
616 rxq->cq_status = (int64_t *)(dev->base + NIX_LF_CQ_OP_STATUS);
617 rxq->wdata = (uint64_t)rq << 32;
618 rxq->aura = npa_lf_aura_handle_to_aura(mp->pool_id);
619 rxq->mbuf_initializer = otx2_nix_rxq_mbuf_setup(dev,
620 eth_dev->data->port_id);
621 rxq->offloads = offloads;
623 rxq->qlen = nix_qsize_to_val(qsize);
625 rxq->lookup_mem = otx2_nix_fastpath_lookup_mem_get();
626 rxq->tstamp = &dev->tstamp;
628 /* Alloc completion queue */
629 rc = nix_cq_rq_init(eth_dev, dev, rq, rxq, mp);
631 otx2_err("Failed to allocate rxq=%u", rq);
635 rxq->qconf.socket_id = socket;
636 rxq->qconf.nb_desc = nb_desc;
637 rxq->qconf.mempool = mp;
638 memcpy(&rxq->qconf.conf.rx, rx_conf, sizeof(struct rte_eth_rxconf));
640 nix_rx_queue_reset(rxq);
641 otx2_nix_dbg("rq=%d pool=%s qsize=%d nb_desc=%d->%d",
642 rq, mp->name, qsize, nb_desc, rxq->qlen);
644 eth_dev->data->rx_queues[rq] = rxq;
645 eth_dev->data->rx_queue_state[rq] = RTE_ETH_QUEUE_STATE_STOPPED;
647 /* Calculating delta and freq mult between PTP HI clock and tsc.
648 * These are needed in deriving raw clock value from tsc counter.
649 * read_clock eth op returns raw clock value.
651 if ((dev->rx_offloads & DEV_RX_OFFLOAD_TIMESTAMP) ||
652 otx2_ethdev_is_ptp_en(dev)) {
653 rc = otx2_nix_raw_clock_tsc_conv(dev);
655 otx2_err("Failed to calculate delta and freq mult");
660 /* Setup scatter mode if needed by jumbo */
661 otx2_nix_enable_mseg_on_jumbo(rxq);
666 otx2_nix_rx_queue_release(rxq);
671 static inline uint8_t
672 nix_sq_max_sqe_sz(struct otx2_eth_txq *txq)
675 * Maximum three segments can be supported with W8, Choose
676 * NIX_MAXSQESZ_W16 for multi segment offload.
678 if (txq->offloads & DEV_TX_OFFLOAD_MULTI_SEGS)
679 return NIX_MAXSQESZ_W16;
681 return NIX_MAXSQESZ_W8;
685 nix_rx_offload_flags(struct rte_eth_dev *eth_dev)
687 struct otx2_eth_dev *dev = otx2_eth_pmd_priv(eth_dev);
688 struct rte_eth_dev_data *data = eth_dev->data;
689 struct rte_eth_conf *conf = &data->dev_conf;
690 struct rte_eth_rxmode *rxmode = &conf->rxmode;
693 if (rxmode->mq_mode == ETH_MQ_RX_RSS &&
694 (dev->rx_offloads & DEV_RX_OFFLOAD_RSS_HASH))
695 flags |= NIX_RX_OFFLOAD_RSS_F;
697 if (dev->rx_offloads & (DEV_RX_OFFLOAD_TCP_CKSUM |
698 DEV_RX_OFFLOAD_UDP_CKSUM))
699 flags |= NIX_RX_OFFLOAD_CHECKSUM_F;
701 if (dev->rx_offloads & (DEV_RX_OFFLOAD_IPV4_CKSUM |
702 DEV_RX_OFFLOAD_OUTER_IPV4_CKSUM))
703 flags |= NIX_RX_OFFLOAD_CHECKSUM_F;
705 if (dev->rx_offloads & DEV_RX_OFFLOAD_SCATTER)
706 flags |= NIX_RX_MULTI_SEG_F;
708 if (dev->rx_offloads & (DEV_RX_OFFLOAD_VLAN_STRIP |
709 DEV_RX_OFFLOAD_QINQ_STRIP))
710 flags |= NIX_RX_OFFLOAD_VLAN_STRIP_F;
712 if ((dev->rx_offloads & DEV_RX_OFFLOAD_TIMESTAMP))
713 flags |= NIX_RX_OFFLOAD_TSTAMP_F;
715 if (dev->rx_offloads & DEV_RX_OFFLOAD_SECURITY)
716 flags |= NIX_RX_OFFLOAD_SECURITY_F;
718 if (!dev->ptype_disable)
719 flags |= NIX_RX_OFFLOAD_PTYPE_F;
725 nix_tx_offload_flags(struct rte_eth_dev *eth_dev)
727 struct otx2_eth_dev *dev = otx2_eth_pmd_priv(eth_dev);
728 uint64_t conf = dev->tx_offloads;
731 /* Fastpath is dependent on these enums */
732 RTE_BUILD_BUG_ON(PKT_TX_TCP_CKSUM != (1ULL << 52));
733 RTE_BUILD_BUG_ON(PKT_TX_SCTP_CKSUM != (2ULL << 52));
734 RTE_BUILD_BUG_ON(PKT_TX_UDP_CKSUM != (3ULL << 52));
735 RTE_BUILD_BUG_ON(PKT_TX_IP_CKSUM != (1ULL << 54));
736 RTE_BUILD_BUG_ON(PKT_TX_IPV4 != (1ULL << 55));
737 RTE_BUILD_BUG_ON(PKT_TX_OUTER_IP_CKSUM != (1ULL << 58));
738 RTE_BUILD_BUG_ON(PKT_TX_OUTER_IPV4 != (1ULL << 59));
739 RTE_BUILD_BUG_ON(PKT_TX_OUTER_IPV6 != (1ULL << 60));
740 RTE_BUILD_BUG_ON(PKT_TX_OUTER_UDP_CKSUM != (1ULL << 41));
741 RTE_BUILD_BUG_ON(RTE_MBUF_L2_LEN_BITS != 7);
742 RTE_BUILD_BUG_ON(RTE_MBUF_L3_LEN_BITS != 9);
743 RTE_BUILD_BUG_ON(RTE_MBUF_OUTL2_LEN_BITS != 7);
744 RTE_BUILD_BUG_ON(RTE_MBUF_OUTL3_LEN_BITS != 9);
745 RTE_BUILD_BUG_ON(offsetof(struct rte_mbuf, data_off) !=
746 offsetof(struct rte_mbuf, buf_iova) + 8);
747 RTE_BUILD_BUG_ON(offsetof(struct rte_mbuf, ol_flags) !=
748 offsetof(struct rte_mbuf, buf_iova) + 16);
749 RTE_BUILD_BUG_ON(offsetof(struct rte_mbuf, pkt_len) !=
750 offsetof(struct rte_mbuf, ol_flags) + 12);
751 RTE_BUILD_BUG_ON(offsetof(struct rte_mbuf, tx_offload) !=
752 offsetof(struct rte_mbuf, pool) + 2 * sizeof(void *));
754 if (conf & DEV_TX_OFFLOAD_VLAN_INSERT ||
755 conf & DEV_TX_OFFLOAD_QINQ_INSERT)
756 flags |= NIX_TX_OFFLOAD_VLAN_QINQ_F;
758 if (conf & DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM ||
759 conf & DEV_TX_OFFLOAD_OUTER_UDP_CKSUM)
760 flags |= NIX_TX_OFFLOAD_OL3_OL4_CSUM_F;
762 if (conf & DEV_TX_OFFLOAD_IPV4_CKSUM ||
763 conf & DEV_TX_OFFLOAD_TCP_CKSUM ||
764 conf & DEV_TX_OFFLOAD_UDP_CKSUM ||
765 conf & DEV_TX_OFFLOAD_SCTP_CKSUM)
766 flags |= NIX_TX_OFFLOAD_L3_L4_CSUM_F;
768 if (!(conf & DEV_TX_OFFLOAD_MBUF_FAST_FREE))
769 flags |= NIX_TX_OFFLOAD_MBUF_NOFF_F;
771 if (conf & DEV_TX_OFFLOAD_MULTI_SEGS)
772 flags |= NIX_TX_MULTI_SEG_F;
774 /* Enable Inner checksum for TSO */
775 if (conf & DEV_TX_OFFLOAD_TCP_TSO)
776 flags |= (NIX_TX_OFFLOAD_TSO_F |
777 NIX_TX_OFFLOAD_L3_L4_CSUM_F);
779 /* Enable Inner and Outer checksum for Tunnel TSO */
780 if (conf & (DEV_TX_OFFLOAD_VXLAN_TNL_TSO |
781 DEV_TX_OFFLOAD_GENEVE_TNL_TSO |
782 DEV_TX_OFFLOAD_GRE_TNL_TSO))
783 flags |= (NIX_TX_OFFLOAD_TSO_F |
784 NIX_TX_OFFLOAD_OL3_OL4_CSUM_F |
785 NIX_TX_OFFLOAD_L3_L4_CSUM_F);
787 if (conf & DEV_TX_OFFLOAD_SECURITY)
788 flags |= NIX_TX_OFFLOAD_SECURITY_F;
790 if ((dev->rx_offloads & DEV_RX_OFFLOAD_TIMESTAMP))
791 flags |= NIX_TX_OFFLOAD_TSTAMP_F;
797 nix_sqb_lock(struct rte_mempool *mp)
799 struct otx2_npa_lf *npa_lf = otx2_intra_dev_get_cfg()->npa_lf;
800 struct npa_aq_enq_req *req;
803 req = otx2_mbox_alloc_msg_npa_aq_enq(npa_lf->mbox);
804 req->aura_id = npa_lf_aura_handle_to_aura(mp->pool_id);
805 req->ctype = NPA_AQ_CTYPE_AURA;
806 req->op = NPA_AQ_INSTOP_LOCK;
808 req = otx2_mbox_alloc_msg_npa_aq_enq(npa_lf->mbox);
810 /* The shared memory buffer can be full.
813 otx2_mbox_msg_send(npa_lf->mbox, 0);
814 rc = otx2_mbox_wait_for_rsp(npa_lf->mbox, 0);
816 otx2_err("Failed to LOCK AURA context");
820 req = otx2_mbox_alloc_msg_npa_aq_enq(npa_lf->mbox);
822 otx2_err("Failed to LOCK POOL context");
827 req->aura_id = npa_lf_aura_handle_to_aura(mp->pool_id);
828 req->ctype = NPA_AQ_CTYPE_POOL;
829 req->op = NPA_AQ_INSTOP_LOCK;
831 rc = otx2_mbox_process(npa_lf->mbox);
833 otx2_err("Unable to lock POOL in NDC");
841 nix_sqb_unlock(struct rte_mempool *mp)
843 struct otx2_npa_lf *npa_lf = otx2_intra_dev_get_cfg()->npa_lf;
844 struct npa_aq_enq_req *req;
847 req = otx2_mbox_alloc_msg_npa_aq_enq(npa_lf->mbox);
848 req->aura_id = npa_lf_aura_handle_to_aura(mp->pool_id);
849 req->ctype = NPA_AQ_CTYPE_AURA;
850 req->op = NPA_AQ_INSTOP_UNLOCK;
852 req = otx2_mbox_alloc_msg_npa_aq_enq(npa_lf->mbox);
854 /* The shared memory buffer can be full.
857 otx2_mbox_msg_send(npa_lf->mbox, 0);
858 rc = otx2_mbox_wait_for_rsp(npa_lf->mbox, 0);
860 otx2_err("Failed to UNLOCK AURA context");
864 req = otx2_mbox_alloc_msg_npa_aq_enq(npa_lf->mbox);
866 otx2_err("Failed to UNLOCK POOL context");
870 req = otx2_mbox_alloc_msg_npa_aq_enq(npa_lf->mbox);
871 req->aura_id = npa_lf_aura_handle_to_aura(mp->pool_id);
872 req->ctype = NPA_AQ_CTYPE_POOL;
873 req->op = NPA_AQ_INSTOP_UNLOCK;
875 rc = otx2_mbox_process(npa_lf->mbox);
877 otx2_err("Unable to UNLOCK AURA in NDC");
885 otx2_nix_enable_mseg_on_jumbo(struct otx2_eth_rxq *rxq)
887 struct rte_pktmbuf_pool_private *mbp_priv;
888 struct rte_eth_dev *eth_dev;
889 struct otx2_eth_dev *dev;
892 eth_dev = rxq->eth_dev;
893 dev = otx2_eth_pmd_priv(eth_dev);
895 /* Get rx buffer size */
896 mbp_priv = rte_mempool_get_priv(rxq->pool);
897 buffsz = mbp_priv->mbuf_data_room_size - RTE_PKTMBUF_HEADROOM;
899 if (eth_dev->data->dev_conf.rxmode.max_rx_pkt_len > buffsz) {
900 dev->rx_offloads |= DEV_RX_OFFLOAD_SCATTER;
901 dev->tx_offloads |= DEV_TX_OFFLOAD_MULTI_SEGS;
903 /* Setting up the rx[tx]_offload_flags due to change
904 * in rx[tx]_offloads.
906 dev->rx_offload_flags |= nix_rx_offload_flags(eth_dev);
907 dev->tx_offload_flags |= nix_tx_offload_flags(eth_dev);
912 nix_sq_init(struct otx2_eth_txq *txq)
914 struct otx2_eth_dev *dev = txq->dev;
915 struct otx2_mbox *mbox = dev->mbox;
916 struct nix_aq_enq_req *sq;
921 if (txq->sqb_pool->pool_id == 0)
924 rc = otx2_nix_tm_get_leaf_data(dev, txq->sq, &rr_quantum, &smq);
926 otx2_err("Failed to get sq->smq(leaf node), rc=%d", rc);
930 sq = otx2_mbox_alloc_msg_nix_aq_enq(mbox);
932 sq->ctype = NIX_AQ_CTYPE_SQ;
933 sq->op = NIX_AQ_INSTOP_INIT;
934 sq->sq.max_sqe_size = nix_sq_max_sqe_sz(txq);
937 sq->sq.smq_rr_quantum = rr_quantum;
938 sq->sq.default_chan = dev->tx_chan_base;
939 sq->sq.sqe_stype = NIX_STYPE_STF;
941 if (sq->sq.max_sqe_size == NIX_MAXSQESZ_W8)
942 sq->sq.sqe_stype = NIX_STYPE_STP;
944 npa_lf_aura_handle_to_aura(txq->sqb_pool->pool_id);
945 sq->sq.sq_int_ena = BIT(NIX_SQINT_LMT_ERR);
946 sq->sq.sq_int_ena |= BIT(NIX_SQINT_SQB_ALLOC_FAIL);
947 sq->sq.sq_int_ena |= BIT(NIX_SQINT_SEND_ERR);
948 sq->sq.sq_int_ena |= BIT(NIX_SQINT_MNQ_ERR);
950 /* Many to one reduction */
951 sq->sq.qint_idx = txq->sq % dev->qints;
953 rc = otx2_mbox_process(mbox);
957 if (dev->lock_tx_ctx) {
958 sq = otx2_mbox_alloc_msg_nix_aq_enq(mbox);
960 sq->ctype = NIX_AQ_CTYPE_SQ;
961 sq->op = NIX_AQ_INSTOP_LOCK;
963 rc = otx2_mbox_process(mbox);
970 nix_sq_uninit(struct otx2_eth_txq *txq)
972 struct otx2_eth_dev *dev = txq->dev;
973 struct otx2_mbox *mbox = dev->mbox;
974 struct ndc_sync_op *ndc_req;
975 struct nix_aq_enq_rsp *rsp;
976 struct nix_aq_enq_req *aq;
977 uint16_t sqes_per_sqb;
981 otx2_nix_dbg("Cleaning up sq %u", txq->sq);
983 aq = otx2_mbox_alloc_msg_nix_aq_enq(mbox);
985 aq->ctype = NIX_AQ_CTYPE_SQ;
986 aq->op = NIX_AQ_INSTOP_READ;
988 rc = otx2_mbox_process_msg(mbox, (void *)&rsp);
992 /* Check if sq is already cleaned up */
997 aq = otx2_mbox_alloc_msg_nix_aq_enq(mbox);
999 aq->ctype = NIX_AQ_CTYPE_SQ;
1000 aq->op = NIX_AQ_INSTOP_WRITE;
1002 aq->sq_mask.ena = ~aq->sq_mask.ena;
1005 rc = otx2_mbox_process(mbox);
1009 if (dev->lock_tx_ctx) {
1011 aq = otx2_mbox_alloc_msg_nix_aq_enq(mbox);
1013 aq->ctype = NIX_AQ_CTYPE_SQ;
1014 aq->op = NIX_AQ_INSTOP_UNLOCK;
1016 rc = otx2_mbox_process(mbox);
1020 nix_sqb_unlock(txq->sqb_pool);
1023 /* Read SQ and free sqb's */
1024 aq = otx2_mbox_alloc_msg_nix_aq_enq(mbox);
1026 aq->ctype = NIX_AQ_CTYPE_SQ;
1027 aq->op = NIX_AQ_INSTOP_READ;
1029 rc = otx2_mbox_process_msg(mbox, (void *)&rsp);
1033 if (aq->sq.smq_pend)
1034 otx2_err("SQ has pending sqe's");
1036 count = aq->sq.sqb_count;
1037 sqes_per_sqb = 1 << txq->sqes_per_sqb_log2;
1038 /* Free SQB's that are used */
1039 sqb_buf = (void *)rsp->sq.head_sqb;
1043 next_sqb = *(void **)((uintptr_t)sqb_buf + (uint32_t)
1044 ((sqes_per_sqb - 1) *
1045 nix_sq_max_sqe_sz(txq)));
1046 npa_lf_aura_op_free(txq->sqb_pool->pool_id, 1,
1052 /* Free next to use sqb */
1053 if (rsp->sq.next_sqb)
1054 npa_lf_aura_op_free(txq->sqb_pool->pool_id, 1,
1057 /* Sync NDC-NIX-TX for LF */
1058 ndc_req = otx2_mbox_alloc_msg_ndc_sync_op(mbox);
1059 ndc_req->nix_lf_tx_sync = 1;
1060 rc = otx2_mbox_process(mbox);
1062 otx2_err("Error on NDC-NIX-TX LF sync, rc %d", rc);
1068 nix_sqb_aura_limit_cfg(struct rte_mempool *mp, uint16_t nb_sqb_bufs)
1070 struct otx2_npa_lf *npa_lf = otx2_intra_dev_get_cfg()->npa_lf;
1071 struct npa_aq_enq_req *aura_req;
1073 aura_req = otx2_mbox_alloc_msg_npa_aq_enq(npa_lf->mbox);
1074 aura_req->aura_id = npa_lf_aura_handle_to_aura(mp->pool_id);
1075 aura_req->ctype = NPA_AQ_CTYPE_AURA;
1076 aura_req->op = NPA_AQ_INSTOP_WRITE;
1078 aura_req->aura.limit = nb_sqb_bufs;
1079 aura_req->aura_mask.limit = ~(aura_req->aura_mask.limit);
1081 return otx2_mbox_process(npa_lf->mbox);
1085 nix_alloc_sqb_pool(int port, struct otx2_eth_txq *txq, uint16_t nb_desc)
1087 struct otx2_eth_dev *dev = txq->dev;
1088 uint16_t sqes_per_sqb, nb_sqb_bufs;
1089 char name[RTE_MEMPOOL_NAMESIZE];
1090 struct rte_mempool_objsz sz;
1091 struct npa_aura_s *aura;
1092 uint32_t tmp, blk_sz;
1094 aura = (struct npa_aura_s *)((uintptr_t)txq->fc_mem + OTX2_ALIGN);
1095 snprintf(name, sizeof(name), "otx2_sqb_pool_%d_%d", port, txq->sq);
1096 blk_sz = dev->sqb_size;
1098 if (nix_sq_max_sqe_sz(txq) == NIX_MAXSQESZ_W16)
1099 sqes_per_sqb = (dev->sqb_size / 8) / 16;
1101 sqes_per_sqb = (dev->sqb_size / 8) / 8;
1103 nb_sqb_bufs = nb_desc / sqes_per_sqb;
1104 /* Clamp up to devarg passed SQB count */
1105 nb_sqb_bufs = RTE_MIN(dev->max_sqb_count, RTE_MAX(NIX_DEF_SQB,
1106 nb_sqb_bufs + NIX_SQB_LIST_SPACE));
1108 txq->sqb_pool = rte_mempool_create_empty(name, NIX_MAX_SQB, blk_sz,
1110 MEMPOOL_F_NO_SPREAD);
1111 txq->nb_sqb_bufs = nb_sqb_bufs;
1112 txq->sqes_per_sqb_log2 = (uint16_t)rte_log2_u32(sqes_per_sqb);
1113 txq->nb_sqb_bufs_adj = nb_sqb_bufs -
1114 RTE_ALIGN_MUL_CEIL(nb_sqb_bufs, sqes_per_sqb) / sqes_per_sqb;
1115 txq->nb_sqb_bufs_adj =
1116 (NIX_SQB_LOWER_THRESH * txq->nb_sqb_bufs_adj) / 100;
1118 if (txq->sqb_pool == NULL) {
1119 otx2_err("Failed to allocate sqe mempool");
1123 memset(aura, 0, sizeof(*aura));
1125 aura->fc_addr = txq->fc_iova;
1126 aura->fc_hyst_bits = 0; /* Store count on all updates */
1127 if (rte_mempool_set_ops_byname(txq->sqb_pool, "octeontx2_npa", aura)) {
1128 otx2_err("Failed to set ops for sqe mempool");
1131 if (rte_mempool_populate_default(txq->sqb_pool) < 0) {
1132 otx2_err("Failed to populate sqe mempool");
1136 tmp = rte_mempool_calc_obj_size(blk_sz, MEMPOOL_F_NO_SPREAD, &sz);
1137 if (dev->sqb_size != sz.elt_size) {
1138 otx2_err("sqe pool block size is not expected %d != %d",
1139 dev->sqb_size, tmp);
1143 nix_sqb_aura_limit_cfg(txq->sqb_pool, txq->nb_sqb_bufs);
1144 if (dev->lock_tx_ctx)
1145 nix_sqb_lock(txq->sqb_pool);
1153 otx2_nix_form_default_desc(struct otx2_eth_txq *txq)
1155 struct nix_send_ext_s *send_hdr_ext;
1156 struct nix_send_hdr_s *send_hdr;
1157 struct nix_send_mem_s *send_mem;
1158 union nix_send_sg_s *sg;
1160 /* Initialize the fields based on basic single segment packet */
1161 memset(&txq->cmd, 0, sizeof(txq->cmd));
1163 if (txq->dev->tx_offload_flags & NIX_TX_NEED_EXT_HDR) {
1164 send_hdr = (struct nix_send_hdr_s *)&txq->cmd[0];
1165 /* 2(HDR) + 2(EXT_HDR) + 1(SG) + 1(IOVA) = 6/2 - 1 = 2 */
1166 send_hdr->w0.sizem1 = 2;
1168 send_hdr_ext = (struct nix_send_ext_s *)&txq->cmd[2];
1169 send_hdr_ext->w0.subdc = NIX_SUBDC_EXT;
1170 if (txq->dev->tx_offload_flags & NIX_TX_OFFLOAD_TSTAMP_F) {
1171 /* Default: one seg packet would have:
1172 * 2(HDR) + 2(EXT) + 1(SG) + 1(IOVA) + 2(MEM)
1175 send_hdr->w0.sizem1 = 3;
1176 send_hdr_ext->w0.tstmp = 1;
1178 /* To calculate the offset for send_mem,
1179 * send_hdr->w0.sizem1 * 2
1181 send_mem = (struct nix_send_mem_s *)(txq->cmd +
1182 (send_hdr->w0.sizem1 << 1));
1183 send_mem->subdc = NIX_SUBDC_MEM;
1184 send_mem->alg = NIX_SENDMEMALG_SETTSTMP;
1185 send_mem->addr = txq->dev->tstamp.tx_tstamp_iova;
1187 sg = (union nix_send_sg_s *)&txq->cmd[4];
1189 send_hdr = (struct nix_send_hdr_s *)&txq->cmd[0];
1190 /* 2(HDR) + 1(SG) + 1(IOVA) = 4/2 - 1 = 1 */
1191 send_hdr->w0.sizem1 = 1;
1192 sg = (union nix_send_sg_s *)&txq->cmd[2];
1195 send_hdr->w0.sq = txq->sq;
1196 sg->subdc = NIX_SUBDC_SG;
1198 sg->ld_type = NIX_SENDLDTYPE_LDD;
1204 otx2_nix_tx_queue_release(void *_txq)
1206 struct otx2_eth_txq *txq = _txq;
1207 struct rte_eth_dev *eth_dev;
1212 eth_dev = txq->dev->eth_dev;
1214 otx2_nix_dbg("Releasing txq %u", txq->sq);
1216 /* Flush and disable tm */
1217 otx2_nix_sq_flush_pre(txq, eth_dev->data->dev_started);
1219 /* Free sqb's and disable sq */
1222 if (txq->sqb_pool) {
1223 rte_mempool_free(txq->sqb_pool);
1224 txq->sqb_pool = NULL;
1226 otx2_nix_sq_flush_post(txq);
1232 otx2_nix_tx_queue_setup(struct rte_eth_dev *eth_dev, uint16_t sq,
1233 uint16_t nb_desc, unsigned int socket_id,
1234 const struct rte_eth_txconf *tx_conf)
1236 struct otx2_eth_dev *dev = otx2_eth_pmd_priv(eth_dev);
1237 const struct rte_memzone *fc;
1238 struct otx2_eth_txq *txq;
1244 /* Compile time check to make sure all fast path elements in a CL */
1245 RTE_BUILD_BUG_ON(offsetof(struct otx2_eth_txq, slow_path_start) >= 128);
1247 if (tx_conf->tx_deferred_start) {
1248 otx2_err("Tx deferred start is not supported");
1252 /* Free memory prior to re-allocation if needed. */
1253 if (eth_dev->data->tx_queues[sq] != NULL) {
1254 otx2_nix_dbg("Freeing memory prior to re-allocation %d", sq);
1255 otx2_nix_tx_queue_release(eth_dev->data->tx_queues[sq]);
1256 eth_dev->data->tx_queues[sq] = NULL;
1259 /* Find the expected offloads for this queue */
1260 offloads = tx_conf->offloads | eth_dev->data->dev_conf.txmode.offloads;
1262 /* Allocating tx queue data structure */
1263 txq = rte_zmalloc_socket("otx2_ethdev TX queue", sizeof(*txq),
1264 OTX2_ALIGN, socket_id);
1266 otx2_err("Failed to alloc txq=%d", sq);
1272 txq->sqb_pool = NULL;
1273 txq->offloads = offloads;
1274 dev->tx_offloads |= offloads;
1277 * Allocate memory for flow control updates from HW.
1278 * Alloc one cache line, so that fits all FC_STYPE modes.
1280 fc = rte_eth_dma_zone_reserve(eth_dev, "fcmem", sq,
1281 OTX2_ALIGN + sizeof(struct npa_aura_s),
1282 OTX2_ALIGN, dev->node);
1284 otx2_err("Failed to allocate mem for fcmem");
1288 txq->fc_iova = fc->iova;
1289 txq->fc_mem = fc->addr;
1291 /* Initialize the aura sqb pool */
1292 rc = nix_alloc_sqb_pool(eth_dev->data->port_id, txq, nb_desc);
1294 otx2_err("Failed to alloc sqe pool rc=%d", rc);
1298 /* Initialize the SQ */
1299 rc = nix_sq_init(txq);
1301 otx2_err("Failed to init sq=%d context", sq);
1305 txq->fc_cache_pkts = 0;
1306 txq->io_addr = dev->base + NIX_LF_OP_SENDX(0);
1307 /* Evenly distribute LMT slot for each sq */
1308 txq->lmt_addr = (void *)(dev->lmt_addr + ((sq & LMT_SLOT_MASK) << 12));
1310 txq->qconf.socket_id = socket_id;
1311 txq->qconf.nb_desc = nb_desc;
1312 memcpy(&txq->qconf.conf.tx, tx_conf, sizeof(struct rte_eth_txconf));
1314 otx2_nix_form_default_desc(txq);
1316 otx2_nix_dbg("sq=%d fc=%p offload=0x%" PRIx64 " sqb=0x%" PRIx64 ""
1317 " lmt_addr=%p nb_sqb_bufs=%d sqes_per_sqb_log2=%d", sq,
1318 fc->addr, offloads, txq->sqb_pool->pool_id, txq->lmt_addr,
1319 txq->nb_sqb_bufs, txq->sqes_per_sqb_log2);
1320 eth_dev->data->tx_queues[sq] = txq;
1321 eth_dev->data->tx_queue_state[sq] = RTE_ETH_QUEUE_STATE_STOPPED;
1325 otx2_nix_tx_queue_release(txq);
1331 nix_store_queue_cfg_and_then_release(struct rte_eth_dev *eth_dev)
1333 struct otx2_eth_dev *dev = otx2_eth_pmd_priv(eth_dev);
1334 struct otx2_eth_qconf *tx_qconf = NULL;
1335 struct otx2_eth_qconf *rx_qconf = NULL;
1336 struct otx2_eth_txq **txq;
1337 struct otx2_eth_rxq **rxq;
1338 int i, nb_rxq, nb_txq;
1340 nb_rxq = RTE_MIN(dev->configured_nb_rx_qs, eth_dev->data->nb_rx_queues);
1341 nb_txq = RTE_MIN(dev->configured_nb_tx_qs, eth_dev->data->nb_tx_queues);
1343 tx_qconf = malloc(nb_txq * sizeof(*tx_qconf));
1344 if (tx_qconf == NULL) {
1345 otx2_err("Failed to allocate memory for tx_qconf");
1349 rx_qconf = malloc(nb_rxq * sizeof(*rx_qconf));
1350 if (rx_qconf == NULL) {
1351 otx2_err("Failed to allocate memory for rx_qconf");
1355 txq = (struct otx2_eth_txq **)eth_dev->data->tx_queues;
1356 for (i = 0; i < nb_txq; i++) {
1357 if (txq[i] == NULL) {
1358 tx_qconf[i].valid = false;
1359 otx2_info("txq[%d] is already released", i);
1362 memcpy(&tx_qconf[i], &txq[i]->qconf, sizeof(*tx_qconf));
1363 tx_qconf[i].valid = true;
1364 otx2_nix_tx_queue_release(txq[i]);
1365 eth_dev->data->tx_queues[i] = NULL;
1368 rxq = (struct otx2_eth_rxq **)eth_dev->data->rx_queues;
1369 for (i = 0; i < nb_rxq; i++) {
1370 if (rxq[i] == NULL) {
1371 rx_qconf[i].valid = false;
1372 otx2_info("rxq[%d] is already released", i);
1375 memcpy(&rx_qconf[i], &rxq[i]->qconf, sizeof(*rx_qconf));
1376 rx_qconf[i].valid = true;
1377 otx2_nix_rx_queue_release(rxq[i]);
1378 eth_dev->data->rx_queues[i] = NULL;
1381 dev->tx_qconf = tx_qconf;
1382 dev->rx_qconf = rx_qconf;
1395 nix_restore_queue_cfg(struct rte_eth_dev *eth_dev)
1397 struct otx2_eth_dev *dev = otx2_eth_pmd_priv(eth_dev);
1398 struct otx2_eth_qconf *tx_qconf = dev->tx_qconf;
1399 struct otx2_eth_qconf *rx_qconf = dev->rx_qconf;
1400 struct otx2_eth_txq **txq;
1401 struct otx2_eth_rxq **rxq;
1402 int rc, i, nb_rxq, nb_txq;
1404 nb_rxq = RTE_MIN(dev->configured_nb_rx_qs, eth_dev->data->nb_rx_queues);
1405 nb_txq = RTE_MIN(dev->configured_nb_tx_qs, eth_dev->data->nb_tx_queues);
1408 /* Setup tx & rx queues with previous configuration so
1409 * that the queues can be functional in cases like ports
1410 * are started without re configuring queues.
1412 * Usual re config sequence is like below:
1413 * port_configure() {
1418 * queue_configure() {
1425 * In some application's control path, queue_configure() would
1426 * NOT be invoked for TXQs/RXQs in port_configure().
1427 * In such cases, queues can be functional after start as the
1428 * queues are already setup in port_configure().
1430 for (i = 0; i < nb_txq; i++) {
1431 if (!tx_qconf[i].valid)
1433 rc = otx2_nix_tx_queue_setup(eth_dev, i, tx_qconf[i].nb_desc,
1434 tx_qconf[i].socket_id,
1435 &tx_qconf[i].conf.tx);
1437 otx2_err("Failed to setup tx queue rc=%d", rc);
1438 txq = (struct otx2_eth_txq **)eth_dev->data->tx_queues;
1439 for (i -= 1; i >= 0; i--)
1440 otx2_nix_tx_queue_release(txq[i]);
1445 free(tx_qconf); tx_qconf = NULL;
1447 for (i = 0; i < nb_rxq; i++) {
1448 if (!rx_qconf[i].valid)
1450 rc = otx2_nix_rx_queue_setup(eth_dev, i, rx_qconf[i].nb_desc,
1451 rx_qconf[i].socket_id,
1452 &rx_qconf[i].conf.rx,
1453 rx_qconf[i].mempool);
1455 otx2_err("Failed to setup rx queue rc=%d", rc);
1456 rxq = (struct otx2_eth_rxq **)eth_dev->data->rx_queues;
1457 for (i -= 1; i >= 0; i--)
1458 otx2_nix_rx_queue_release(rxq[i]);
1459 goto release_tx_queues;
1463 free(rx_qconf); rx_qconf = NULL;
1468 txq = (struct otx2_eth_txq **)eth_dev->data->tx_queues;
1469 for (i = 0; i < eth_dev->data->nb_tx_queues; i++)
1470 otx2_nix_tx_queue_release(txq[i]);
1481 nix_eth_nop_burst(void *queue, struct rte_mbuf **mbufs, uint16_t pkts)
1483 RTE_SET_USED(queue);
1484 RTE_SET_USED(mbufs);
1491 nix_set_nop_rxtx_function(struct rte_eth_dev *eth_dev)
1493 /* These dummy functions are required for supporting
1494 * some applications which reconfigure queues without
1495 * stopping tx burst and rx burst threads(eg kni app)
1496 * When the queues context is saved, txq/rxqs are released
1497 * which caused app crash since rx/tx burst is still
1498 * on different lcores
1500 eth_dev->tx_pkt_burst = nix_eth_nop_burst;
1501 eth_dev->rx_pkt_burst = nix_eth_nop_burst;
1506 nix_lso_tcp(struct nix_lso_format_cfg *req, bool v4)
1508 volatile struct nix_lso_format *field;
1510 /* Format works only with TCP packet marked by OL3/OL4 */
1511 field = (volatile struct nix_lso_format *)&req->fields[0];
1512 req->field_mask = NIX_LSO_FIELD_MASK;
1513 /* Outer IPv4/IPv6 */
1514 field->layer = NIX_TXLAYER_OL3;
1515 field->offset = v4 ? 2 : 4;
1516 field->sizem1 = 1; /* 2B */
1517 field->alg = NIX_LSOALG_ADD_PAYLEN;
1521 field->layer = NIX_TXLAYER_OL3;
1524 /* Incremented linearly per segment */
1525 field->alg = NIX_LSOALG_ADD_SEGNUM;
1529 /* TCP sequence number update */
1530 field->layer = NIX_TXLAYER_OL4;
1532 field->sizem1 = 3; /* 4 bytes */
1533 field->alg = NIX_LSOALG_ADD_OFFSET;
1535 /* TCP flags field */
1536 field->layer = NIX_TXLAYER_OL4;
1539 field->alg = NIX_LSOALG_TCP_FLAGS;
1544 nix_lso_udp_tun_tcp(struct nix_lso_format_cfg *req,
1545 bool outer_v4, bool inner_v4)
1547 volatile struct nix_lso_format *field;
1549 field = (volatile struct nix_lso_format *)&req->fields[0];
1550 req->field_mask = NIX_LSO_FIELD_MASK;
1551 /* Outer IPv4/IPv6 len */
1552 field->layer = NIX_TXLAYER_OL3;
1553 field->offset = outer_v4 ? 2 : 4;
1554 field->sizem1 = 1; /* 2B */
1555 field->alg = NIX_LSOALG_ADD_PAYLEN;
1559 field->layer = NIX_TXLAYER_OL3;
1562 /* Incremented linearly per segment */
1563 field->alg = NIX_LSOALG_ADD_SEGNUM;
1567 /* Outer UDP length */
1568 field->layer = NIX_TXLAYER_OL4;
1571 field->alg = NIX_LSOALG_ADD_PAYLEN;
1574 /* Inner IPv4/IPv6 */
1575 field->layer = NIX_TXLAYER_IL3;
1576 field->offset = inner_v4 ? 2 : 4;
1577 field->sizem1 = 1; /* 2B */
1578 field->alg = NIX_LSOALG_ADD_PAYLEN;
1582 field->layer = NIX_TXLAYER_IL3;
1585 /* Incremented linearly per segment */
1586 field->alg = NIX_LSOALG_ADD_SEGNUM;
1590 /* TCP sequence number update */
1591 field->layer = NIX_TXLAYER_IL4;
1593 field->sizem1 = 3; /* 4 bytes */
1594 field->alg = NIX_LSOALG_ADD_OFFSET;
1597 /* TCP flags field */
1598 field->layer = NIX_TXLAYER_IL4;
1601 field->alg = NIX_LSOALG_TCP_FLAGS;
1606 nix_lso_tun_tcp(struct nix_lso_format_cfg *req,
1607 bool outer_v4, bool inner_v4)
1609 volatile struct nix_lso_format *field;
1611 field = (volatile struct nix_lso_format *)&req->fields[0];
1612 req->field_mask = NIX_LSO_FIELD_MASK;
1613 /* Outer IPv4/IPv6 len */
1614 field->layer = NIX_TXLAYER_OL3;
1615 field->offset = outer_v4 ? 2 : 4;
1616 field->sizem1 = 1; /* 2B */
1617 field->alg = NIX_LSOALG_ADD_PAYLEN;
1621 field->layer = NIX_TXLAYER_OL3;
1624 /* Incremented linearly per segment */
1625 field->alg = NIX_LSOALG_ADD_SEGNUM;
1629 /* Inner IPv4/IPv6 */
1630 field->layer = NIX_TXLAYER_IL3;
1631 field->offset = inner_v4 ? 2 : 4;
1632 field->sizem1 = 1; /* 2B */
1633 field->alg = NIX_LSOALG_ADD_PAYLEN;
1637 field->layer = NIX_TXLAYER_IL3;
1640 /* Incremented linearly per segment */
1641 field->alg = NIX_LSOALG_ADD_SEGNUM;
1645 /* TCP sequence number update */
1646 field->layer = NIX_TXLAYER_IL4;
1648 field->sizem1 = 3; /* 4 bytes */
1649 field->alg = NIX_LSOALG_ADD_OFFSET;
1652 /* TCP flags field */
1653 field->layer = NIX_TXLAYER_IL4;
1656 field->alg = NIX_LSOALG_TCP_FLAGS;
1661 nix_setup_lso_formats(struct otx2_eth_dev *dev)
1663 struct otx2_mbox *mbox = dev->mbox;
1664 struct nix_lso_format_cfg_rsp *rsp;
1665 struct nix_lso_format_cfg *req;
1669 /* Skip if TSO was not requested */
1670 if (!(dev->tx_offload_flags & NIX_TX_OFFLOAD_TSO_F))
1675 req = otx2_mbox_alloc_msg_nix_lso_format_cfg(mbox);
1676 nix_lso_tcp(req, true);
1677 rc = otx2_mbox_process_msg(mbox, (void *)&rsp);
1681 base = rsp->lso_format_idx;
1682 if (base != NIX_LSO_FORMAT_IDX_TSOV4)
1684 dev->lso_base_idx = base;
1685 otx2_nix_dbg("tcpv4 lso fmt=%u", base);
1691 req = otx2_mbox_alloc_msg_nix_lso_format_cfg(mbox);
1692 nix_lso_tcp(req, false);
1693 rc = otx2_mbox_process_msg(mbox, (void *)&rsp);
1697 if (rsp->lso_format_idx != base + 1)
1699 otx2_nix_dbg("tcpv6 lso fmt=%u\n", base + 1);
1702 * IPv4/UDP/TUN HDR/IPv4/TCP LSO
1704 req = otx2_mbox_alloc_msg_nix_lso_format_cfg(mbox);
1705 nix_lso_udp_tun_tcp(req, true, true);
1706 rc = otx2_mbox_process_msg(mbox, (void *)&rsp);
1710 if (rsp->lso_format_idx != base + 2)
1712 otx2_nix_dbg("udp tun v4v4 fmt=%u\n", base + 2);
1715 * IPv4/UDP/TUN HDR/IPv6/TCP LSO
1717 req = otx2_mbox_alloc_msg_nix_lso_format_cfg(mbox);
1718 nix_lso_udp_tun_tcp(req, true, false);
1719 rc = otx2_mbox_process_msg(mbox, (void *)&rsp);
1723 if (rsp->lso_format_idx != base + 3)
1725 otx2_nix_dbg("udp tun v4v6 fmt=%u\n", base + 3);
1728 * IPv6/UDP/TUN HDR/IPv4/TCP LSO
1730 req = otx2_mbox_alloc_msg_nix_lso_format_cfg(mbox);
1731 nix_lso_udp_tun_tcp(req, false, true);
1732 rc = otx2_mbox_process_msg(mbox, (void *)&rsp);
1736 if (rsp->lso_format_idx != base + 4)
1738 otx2_nix_dbg("udp tun v6v4 fmt=%u\n", base + 4);
1741 * IPv6/UDP/TUN HDR/IPv6/TCP LSO
1743 req = otx2_mbox_alloc_msg_nix_lso_format_cfg(mbox);
1744 nix_lso_udp_tun_tcp(req, false, false);
1745 rc = otx2_mbox_process_msg(mbox, (void *)&rsp);
1748 if (rsp->lso_format_idx != base + 5)
1750 otx2_nix_dbg("udp tun v6v6 fmt=%u\n", base + 5);
1753 * IPv4/TUN HDR/IPv4/TCP LSO
1755 req = otx2_mbox_alloc_msg_nix_lso_format_cfg(mbox);
1756 nix_lso_tun_tcp(req, true, true);
1757 rc = otx2_mbox_process_msg(mbox, (void *)&rsp);
1761 if (rsp->lso_format_idx != base + 6)
1763 otx2_nix_dbg("tun v4v4 fmt=%u\n", base + 6);
1766 * IPv4/TUN HDR/IPv6/TCP LSO
1768 req = otx2_mbox_alloc_msg_nix_lso_format_cfg(mbox);
1769 nix_lso_tun_tcp(req, true, false);
1770 rc = otx2_mbox_process_msg(mbox, (void *)&rsp);
1774 if (rsp->lso_format_idx != base + 7)
1776 otx2_nix_dbg("tun v4v6 fmt=%u\n", base + 7);
1779 * IPv6/TUN HDR/IPv4/TCP LSO
1781 req = otx2_mbox_alloc_msg_nix_lso_format_cfg(mbox);
1782 nix_lso_tun_tcp(req, false, true);
1783 rc = otx2_mbox_process_msg(mbox, (void *)&rsp);
1787 if (rsp->lso_format_idx != base + 8)
1789 otx2_nix_dbg("tun v6v4 fmt=%u\n", base + 8);
1792 * IPv6/TUN HDR/IPv6/TCP LSO
1794 req = otx2_mbox_alloc_msg_nix_lso_format_cfg(mbox);
1795 nix_lso_tun_tcp(req, false, false);
1796 rc = otx2_mbox_process_msg(mbox, (void *)&rsp);
1799 if (rsp->lso_format_idx != base + 9)
1801 otx2_nix_dbg("tun v6v6 fmt=%u\n", base + 9);
1806 otx2_nix_configure(struct rte_eth_dev *eth_dev)
1808 struct otx2_eth_dev *dev = otx2_eth_pmd_priv(eth_dev);
1809 struct rte_eth_dev_data *data = eth_dev->data;
1810 struct rte_eth_conf *conf = &data->dev_conf;
1811 struct rte_eth_rxmode *rxmode = &conf->rxmode;
1812 struct rte_eth_txmode *txmode = &conf->txmode;
1813 char ea_fmt[RTE_ETHER_ADDR_FMT_SIZE];
1814 struct rte_ether_addr *ea;
1815 uint8_t nb_rxq, nb_txq;
1821 if (rte_eal_has_hugepages() == 0) {
1822 otx2_err("Huge page is not configured");
1823 goto fail_configure;
1826 if (conf->dcb_capability_en == 1) {
1827 otx2_err("dcb enable is not supported");
1828 goto fail_configure;
1831 if (conf->fdir_conf.mode != RTE_FDIR_MODE_NONE) {
1832 otx2_err("Flow director is not supported");
1833 goto fail_configure;
1836 if (rxmode->mq_mode != ETH_MQ_RX_NONE &&
1837 rxmode->mq_mode != ETH_MQ_RX_RSS) {
1838 otx2_err("Unsupported mq rx mode %d", rxmode->mq_mode);
1839 goto fail_configure;
1842 if (txmode->mq_mode != ETH_MQ_TX_NONE) {
1843 otx2_err("Unsupported mq tx mode %d", txmode->mq_mode);
1844 goto fail_configure;
1847 if (otx2_dev_is_Ax(dev) &&
1848 (txmode->offloads & DEV_TX_OFFLOAD_SCTP_CKSUM) &&
1849 ((txmode->offloads & DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM) ||
1850 (txmode->offloads & DEV_TX_OFFLOAD_OUTER_UDP_CKSUM))) {
1851 otx2_err("Outer IP and SCTP checksum unsupported");
1852 goto fail_configure;
1855 /* Free the resources allocated from the previous configure */
1856 if (dev->configured == 1) {
1857 otx2_eth_sec_fini(eth_dev);
1858 otx2_nix_rxchan_bpid_cfg(eth_dev, false);
1859 otx2_nix_vlan_fini(eth_dev);
1860 otx2_nix_mc_addr_list_uninstall(eth_dev);
1861 otx2_flow_free_all_resources(dev);
1862 oxt2_nix_unregister_queue_irqs(eth_dev);
1863 if (eth_dev->data->dev_conf.intr_conf.rxq)
1864 oxt2_nix_unregister_cq_irqs(eth_dev);
1865 nix_set_nop_rxtx_function(eth_dev);
1866 rc = nix_store_queue_cfg_and_then_release(eth_dev);
1868 goto fail_configure;
1869 otx2_nix_tm_fini(eth_dev);
1873 dev->rx_offloads = rxmode->offloads;
1874 dev->tx_offloads = txmode->offloads;
1875 dev->rx_offload_flags |= nix_rx_offload_flags(eth_dev);
1876 dev->tx_offload_flags |= nix_tx_offload_flags(eth_dev);
1877 dev->rss_info.rss_grps = NIX_RSS_GRPS;
1879 nb_rxq = RTE_MAX(data->nb_rx_queues, 1);
1880 nb_txq = RTE_MAX(data->nb_tx_queues, 1);
1882 /* Alloc a nix lf */
1883 rc = nix_lf_alloc(dev, nb_rxq, nb_txq);
1885 otx2_err("Failed to init nix_lf rc=%d", rc);
1889 otx2_nix_err_intr_enb_dis(eth_dev, true);
1890 otx2_nix_ras_intr_enb_dis(eth_dev, true);
1893 dev->npc_flow.switch_header_type == OTX2_PRIV_FLAGS_HIGIG) {
1894 otx2_err("Both PTP and switch header enabled");
1898 rc = nix_lf_switch_header_type_enable(dev, true);
1900 otx2_err("Failed to enable switch type nix_lf rc=%d", rc);
1904 rc = nix_setup_lso_formats(dev);
1906 otx2_err("failed to setup nix lso format fields, rc=%d", rc);
1911 rc = otx2_nix_rss_config(eth_dev);
1913 otx2_err("Failed to configure rss rc=%d", rc);
1917 /* Init the default TM scheduler hierarchy */
1918 rc = otx2_nix_tm_init_default(eth_dev);
1920 otx2_err("Failed to init traffic manager rc=%d", rc);
1924 rc = otx2_nix_vlan_offload_init(eth_dev);
1926 otx2_err("Failed to init vlan offload rc=%d", rc);
1930 /* Register queue IRQs */
1931 rc = oxt2_nix_register_queue_irqs(eth_dev);
1933 otx2_err("Failed to register queue interrupts rc=%d", rc);
1937 /* Register cq IRQs */
1938 if (eth_dev->data->dev_conf.intr_conf.rxq) {
1939 if (eth_dev->data->nb_rx_queues > dev->cints) {
1940 otx2_err("Rx interrupt cannot be enabled, rxq > %d",
1944 /* Rx interrupt feature cannot work with vector mode because,
1945 * vector mode doesn't process packets unless min 4 pkts are
1946 * received, while cq interrupts are generated even for 1 pkt
1949 dev->scalar_ena = true;
1951 rc = oxt2_nix_register_cq_irqs(eth_dev);
1953 otx2_err("Failed to register CQ interrupts rc=%d", rc);
1958 /* Configure loop back mode */
1959 rc = cgx_intlbk_enable(dev, eth_dev->data->dev_conf.lpbk_mode);
1961 otx2_err("Failed to configure cgx loop back mode rc=%d", rc);
1965 rc = otx2_nix_rxchan_bpid_cfg(eth_dev, true);
1967 otx2_err("Failed to configure nix rx chan bpid cfg rc=%d", rc);
1971 /* Enable security */
1972 rc = otx2_eth_sec_init(eth_dev);
1976 rc = otx2_nix_flow_ctrl_init(eth_dev);
1978 otx2_err("Failed to init flow ctrl mode %d", rc);
1982 rc = otx2_nix_mc_addr_list_install(eth_dev);
1984 otx2_err("Failed to install mc address list rc=%d", rc);
1989 * Restore queue config when reconfigure followed by
1990 * reconfigure and no queue configure invoked from application case.
1992 if (dev->configured == 1) {
1993 rc = nix_restore_queue_cfg(eth_dev);
1995 goto uninstall_mc_list;
1998 /* Update the mac address */
1999 ea = eth_dev->data->mac_addrs;
2000 memcpy(ea, dev->mac_addr, RTE_ETHER_ADDR_LEN);
2001 if (rte_is_zero_ether_addr(ea))
2002 rte_eth_random_addr((uint8_t *)ea);
2004 rte_ether_format_addr(ea_fmt, RTE_ETHER_ADDR_FMT_SIZE, ea);
2006 /* Apply new link configurations if changed */
2007 rc = otx2_apply_link_speed(eth_dev);
2009 otx2_err("Failed to set link configuration");
2010 goto uninstall_mc_list;
2013 otx2_nix_dbg("Configured port%d mac=%s nb_rxq=%d nb_txq=%d"
2014 " rx_offloads=0x%" PRIx64 " tx_offloads=0x%" PRIx64 ""
2015 " rx_flags=0x%x tx_flags=0x%x",
2016 eth_dev->data->port_id, ea_fmt, nb_rxq,
2017 nb_txq, dev->rx_offloads, dev->tx_offloads,
2018 dev->rx_offload_flags, dev->tx_offload_flags);
2021 dev->configured = 1;
2022 dev->configured_nb_rx_qs = data->nb_rx_queues;
2023 dev->configured_nb_tx_qs = data->nb_tx_queues;
2027 otx2_nix_mc_addr_list_uninstall(eth_dev);
2029 otx2_eth_sec_fini(eth_dev);
2031 oxt2_nix_unregister_cq_irqs(eth_dev);
2033 oxt2_nix_unregister_queue_irqs(eth_dev);
2035 otx2_nix_vlan_fini(eth_dev);
2037 otx2_nix_tm_fini(eth_dev);
2041 dev->rx_offload_flags &= ~nix_rx_offload_flags(eth_dev);
2042 dev->tx_offload_flags &= ~nix_tx_offload_flags(eth_dev);
2044 dev->configured = 0;
2049 otx2_nix_tx_queue_start(struct rte_eth_dev *eth_dev, uint16_t qidx)
2051 struct rte_eth_dev_data *data = eth_dev->data;
2052 struct otx2_eth_txq *txq;
2055 txq = eth_dev->data->tx_queues[qidx];
2057 if (data->tx_queue_state[qidx] == RTE_ETH_QUEUE_STATE_STARTED)
2060 rc = otx2_nix_sq_sqb_aura_fc(txq, true);
2062 otx2_err("Failed to enable sqb aura fc, txq=%u, rc=%d",
2067 data->tx_queue_state[qidx] = RTE_ETH_QUEUE_STATE_STARTED;
2074 otx2_nix_tx_queue_stop(struct rte_eth_dev *eth_dev, uint16_t qidx)
2076 struct rte_eth_dev_data *data = eth_dev->data;
2077 struct otx2_eth_txq *txq;
2080 txq = eth_dev->data->tx_queues[qidx];
2082 if (data->tx_queue_state[qidx] == RTE_ETH_QUEUE_STATE_STOPPED)
2085 txq->fc_cache_pkts = 0;
2087 rc = otx2_nix_sq_sqb_aura_fc(txq, false);
2089 otx2_err("Failed to disable sqb aura fc, txq=%u, rc=%d",
2094 data->tx_queue_state[qidx] = RTE_ETH_QUEUE_STATE_STOPPED;
2101 otx2_nix_rx_queue_start(struct rte_eth_dev *eth_dev, uint16_t qidx)
2103 struct otx2_eth_rxq *rxq = eth_dev->data->rx_queues[qidx];
2104 struct rte_eth_dev_data *data = eth_dev->data;
2107 if (data->rx_queue_state[qidx] == RTE_ETH_QUEUE_STATE_STARTED)
2110 rc = nix_rq_enb_dis(rxq->eth_dev, rxq, true);
2112 otx2_err("Failed to enable rxq=%u, rc=%d", qidx, rc);
2116 data->rx_queue_state[qidx] = RTE_ETH_QUEUE_STATE_STARTED;
2123 otx2_nix_rx_queue_stop(struct rte_eth_dev *eth_dev, uint16_t qidx)
2125 struct otx2_eth_rxq *rxq = eth_dev->data->rx_queues[qidx];
2126 struct rte_eth_dev_data *data = eth_dev->data;
2129 if (data->rx_queue_state[qidx] == RTE_ETH_QUEUE_STATE_STOPPED)
2132 rc = nix_rq_enb_dis(rxq->eth_dev, rxq, false);
2134 otx2_err("Failed to disable rxq=%u, rc=%d", qidx, rc);
2138 data->rx_queue_state[qidx] = RTE_ETH_QUEUE_STATE_STOPPED;
2145 otx2_nix_dev_stop(struct rte_eth_dev *eth_dev)
2147 struct otx2_eth_dev *dev = otx2_eth_pmd_priv(eth_dev);
2148 struct rte_mbuf *rx_pkts[32];
2149 struct otx2_eth_rxq *rxq;
2150 int count, i, j, rc;
2152 nix_lf_switch_header_type_enable(dev, false);
2153 nix_cgx_stop_link_event(dev);
2154 npc_rx_disable(dev);
2156 /* Stop rx queues and free up pkts pending */
2157 for (i = 0; i < eth_dev->data->nb_rx_queues; i++) {
2158 rc = otx2_nix_rx_queue_stop(eth_dev, i);
2162 rxq = eth_dev->data->rx_queues[i];
2163 count = dev->rx_pkt_burst_no_offload(rxq, rx_pkts, 32);
2165 for (j = 0; j < count; j++)
2166 rte_pktmbuf_free(rx_pkts[j]);
2167 count = dev->rx_pkt_burst_no_offload(rxq, rx_pkts, 32);
2171 /* Stop tx queues */
2172 for (i = 0; i < eth_dev->data->nb_tx_queues; i++)
2173 otx2_nix_tx_queue_stop(eth_dev, i);
2177 otx2_nix_dev_start(struct rte_eth_dev *eth_dev)
2179 struct otx2_eth_dev *dev = otx2_eth_pmd_priv(eth_dev);
2182 /* MTU recalculate should be avoided here if PTP is enabled by PF, as
2183 * otx2_nix_recalc_mtu would be invoked during otx2_nix_ptp_enable_vf
2186 if (eth_dev->data->nb_rx_queues != 0 && !otx2_ethdev_is_ptp_en(dev)) {
2187 rc = otx2_nix_recalc_mtu(eth_dev);
2192 /* Start rx queues */
2193 for (i = 0; i < eth_dev->data->nb_rx_queues; i++) {
2194 rc = otx2_nix_rx_queue_start(eth_dev, i);
2199 /* Start tx queues */
2200 for (i = 0; i < eth_dev->data->nb_tx_queues; i++) {
2201 rc = otx2_nix_tx_queue_start(eth_dev, i);
2206 rc = otx2_nix_update_flow_ctrl_mode(eth_dev);
2208 otx2_err("Failed to update flow ctrl mode %d", rc);
2212 /* Enable PTP if it was requested by the app or if it is already
2213 * enabled in PF owning this VF
2215 memset(&dev->tstamp, 0, sizeof(struct otx2_timesync_info));
2216 if ((dev->rx_offloads & DEV_RX_OFFLOAD_TIMESTAMP) ||
2217 otx2_ethdev_is_ptp_en(dev))
2218 otx2_nix_timesync_enable(eth_dev);
2220 otx2_nix_timesync_disable(eth_dev);
2222 /* Update VF about data off shifted by 8 bytes if PTP already
2223 * enabled in PF owning this VF
2225 if (otx2_ethdev_is_ptp_en(dev) && otx2_dev_is_vf(dev))
2226 otx2_nix_ptp_enable_vf(eth_dev);
2228 rc = npc_rx_enable(dev);
2230 otx2_err("Failed to enable NPC rx %d", rc);
2234 otx2_nix_toggle_flag_link_cfg(dev, true);
2236 rc = nix_cgx_start_link_event(dev);
2238 otx2_err("Failed to start cgx link event %d", rc);
2242 otx2_nix_toggle_flag_link_cfg(dev, false);
2243 otx2_eth_set_tx_function(eth_dev);
2244 otx2_eth_set_rx_function(eth_dev);
2249 npc_rx_disable(dev);
2250 otx2_nix_toggle_flag_link_cfg(dev, false);
2254 static int otx2_nix_dev_reset(struct rte_eth_dev *eth_dev);
2255 static int otx2_nix_dev_close(struct rte_eth_dev *eth_dev);
2257 /* Initialize and register driver with DPDK Application */
2258 static const struct eth_dev_ops otx2_eth_dev_ops = {
2259 .dev_infos_get = otx2_nix_info_get,
2260 .dev_configure = otx2_nix_configure,
2261 .link_update = otx2_nix_link_update,
2262 .tx_queue_setup = otx2_nix_tx_queue_setup,
2263 .tx_queue_release = otx2_nix_tx_queue_release,
2264 .tm_ops_get = otx2_nix_tm_ops_get,
2265 .rx_queue_setup = otx2_nix_rx_queue_setup,
2266 .rx_queue_release = otx2_nix_rx_queue_release,
2267 .dev_start = otx2_nix_dev_start,
2268 .dev_stop = otx2_nix_dev_stop,
2269 .dev_close = otx2_nix_dev_close,
2270 .tx_queue_start = otx2_nix_tx_queue_start,
2271 .tx_queue_stop = otx2_nix_tx_queue_stop,
2272 .rx_queue_start = otx2_nix_rx_queue_start,
2273 .rx_queue_stop = otx2_nix_rx_queue_stop,
2274 .dev_set_link_up = otx2_nix_dev_set_link_up,
2275 .dev_set_link_down = otx2_nix_dev_set_link_down,
2276 .dev_supported_ptypes_get = otx2_nix_supported_ptypes_get,
2277 .dev_ptypes_set = otx2_nix_ptypes_set,
2278 .dev_reset = otx2_nix_dev_reset,
2279 .stats_get = otx2_nix_dev_stats_get,
2280 .stats_reset = otx2_nix_dev_stats_reset,
2281 .get_reg = otx2_nix_dev_get_reg,
2282 .mtu_set = otx2_nix_mtu_set,
2283 .mac_addr_add = otx2_nix_mac_addr_add,
2284 .mac_addr_remove = otx2_nix_mac_addr_del,
2285 .mac_addr_set = otx2_nix_mac_addr_set,
2286 .set_mc_addr_list = otx2_nix_set_mc_addr_list,
2287 .promiscuous_enable = otx2_nix_promisc_enable,
2288 .promiscuous_disable = otx2_nix_promisc_disable,
2289 .allmulticast_enable = otx2_nix_allmulticast_enable,
2290 .allmulticast_disable = otx2_nix_allmulticast_disable,
2291 .queue_stats_mapping_set = otx2_nix_queue_stats_mapping,
2292 .reta_update = otx2_nix_dev_reta_update,
2293 .reta_query = otx2_nix_dev_reta_query,
2294 .rss_hash_update = otx2_nix_rss_hash_update,
2295 .rss_hash_conf_get = otx2_nix_rss_hash_conf_get,
2296 .xstats_get = otx2_nix_xstats_get,
2297 .xstats_get_names = otx2_nix_xstats_get_names,
2298 .xstats_reset = otx2_nix_xstats_reset,
2299 .xstats_get_by_id = otx2_nix_xstats_get_by_id,
2300 .xstats_get_names_by_id = otx2_nix_xstats_get_names_by_id,
2301 .rxq_info_get = otx2_nix_rxq_info_get,
2302 .txq_info_get = otx2_nix_txq_info_get,
2303 .rx_burst_mode_get = otx2_rx_burst_mode_get,
2304 .tx_burst_mode_get = otx2_tx_burst_mode_get,
2305 .tx_done_cleanup = otx2_nix_tx_done_cleanup,
2306 .set_queue_rate_limit = otx2_nix_tm_set_queue_rate_limit,
2307 .pool_ops_supported = otx2_nix_pool_ops_supported,
2308 .filter_ctrl = otx2_nix_dev_filter_ctrl,
2309 .get_module_info = otx2_nix_get_module_info,
2310 .get_module_eeprom = otx2_nix_get_module_eeprom,
2311 .fw_version_get = otx2_nix_fw_version_get,
2312 .flow_ctrl_get = otx2_nix_flow_ctrl_get,
2313 .flow_ctrl_set = otx2_nix_flow_ctrl_set,
2314 .timesync_enable = otx2_nix_timesync_enable,
2315 .timesync_disable = otx2_nix_timesync_disable,
2316 .timesync_read_rx_timestamp = otx2_nix_timesync_read_rx_timestamp,
2317 .timesync_read_tx_timestamp = otx2_nix_timesync_read_tx_timestamp,
2318 .timesync_adjust_time = otx2_nix_timesync_adjust_time,
2319 .timesync_read_time = otx2_nix_timesync_read_time,
2320 .timesync_write_time = otx2_nix_timesync_write_time,
2321 .vlan_offload_set = otx2_nix_vlan_offload_set,
2322 .vlan_filter_set = otx2_nix_vlan_filter_set,
2323 .vlan_strip_queue_set = otx2_nix_vlan_strip_queue_set,
2324 .vlan_tpid_set = otx2_nix_vlan_tpid_set,
2325 .vlan_pvid_set = otx2_nix_vlan_pvid_set,
2326 .rx_queue_intr_enable = otx2_nix_rx_queue_intr_enable,
2327 .rx_queue_intr_disable = otx2_nix_rx_queue_intr_disable,
2328 .read_clock = otx2_nix_read_clock,
2332 nix_lf_attach(struct otx2_eth_dev *dev)
2334 struct otx2_mbox *mbox = dev->mbox;
2335 struct rsrc_attach_req *req;
2337 /* Attach NIX(lf) */
2338 req = otx2_mbox_alloc_msg_attach_resources(mbox);
2342 return otx2_mbox_process(mbox);
2346 nix_lf_get_msix_offset(struct otx2_eth_dev *dev)
2348 struct otx2_mbox *mbox = dev->mbox;
2349 struct msix_offset_rsp *msix_rsp;
2352 /* Get NPA and NIX MSIX vector offsets */
2353 otx2_mbox_alloc_msg_msix_offset(mbox);
2355 rc = otx2_mbox_process_msg(mbox, (void *)&msix_rsp);
2357 dev->nix_msixoff = msix_rsp->nix_msixoff;
2363 otx2_eth_dev_lf_detach(struct otx2_mbox *mbox)
2365 struct rsrc_detach_req *req;
2367 req = otx2_mbox_alloc_msg_detach_resources(mbox);
2369 /* Detach all except npa lf */
2370 req->partial = true;
2377 return otx2_mbox_process(mbox);
2381 otx2_eth_dev_is_sdp(struct rte_pci_device *pci_dev)
2383 if (pci_dev->id.device_id == PCI_DEVID_OCTEONTX2_RVU_SDP_PF ||
2384 pci_dev->id.device_id == PCI_DEVID_OCTEONTX2_RVU_SDP_VF)
2389 static inline uint64_t
2390 nix_get_blkaddr(struct otx2_eth_dev *dev)
2394 /* Reading the discovery register to know which NIX is the LF
2397 reg = otx2_read64(dev->bar2 +
2398 RVU_PF_BLOCK_ADDRX_DISC(RVU_BLOCK_ADDR_NIX0));
2400 return reg & 0x1FFULL ? RVU_BLOCK_ADDR_NIX0 : RVU_BLOCK_ADDR_NIX1;
2404 otx2_eth_dev_init(struct rte_eth_dev *eth_dev)
2406 struct otx2_eth_dev *dev = otx2_eth_pmd_priv(eth_dev);
2407 struct rte_pci_device *pci_dev;
2408 int rc, max_entries;
2410 eth_dev->dev_ops = &otx2_eth_dev_ops;
2411 eth_dev->rx_descriptor_done = otx2_nix_rx_descriptor_done;
2412 eth_dev->rx_queue_count = otx2_nix_rx_queue_count;
2413 eth_dev->rx_descriptor_status = otx2_nix_rx_descriptor_status;
2414 eth_dev->tx_descriptor_status = otx2_nix_tx_descriptor_status;
2416 /* For secondary processes, the primary has done all the work */
2417 if (rte_eal_process_type() != RTE_PROC_PRIMARY) {
2418 /* Setup callbacks for secondary process */
2419 otx2_eth_set_tx_function(eth_dev);
2420 otx2_eth_set_rx_function(eth_dev);
2424 pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev);
2426 rte_eth_copy_pci_info(eth_dev, pci_dev);
2427 eth_dev->data->dev_flags |= RTE_ETH_DEV_CLOSE_REMOVE;
2429 /* Zero out everything after OTX2_DEV to allow proper dev_reset() */
2430 memset(&dev->otx2_eth_dev_data_start, 0, sizeof(*dev) -
2431 offsetof(struct otx2_eth_dev, otx2_eth_dev_data_start));
2433 /* Parse devargs string */
2434 rc = otx2_ethdev_parse_devargs(eth_dev->device->devargs, dev);
2436 otx2_err("Failed to parse devargs rc=%d", rc);
2440 if (!dev->mbox_active) {
2441 /* Initialize the base otx2_dev object
2442 * only if already present
2444 rc = otx2_dev_init(pci_dev, dev);
2446 otx2_err("Failed to initialize otx2_dev rc=%d", rc);
2450 if (otx2_eth_dev_is_sdp(pci_dev))
2451 dev->sdp_link = true;
2453 dev->sdp_link = false;
2454 /* Device generic callbacks */
2455 dev->ops = &otx2_dev_ops;
2456 dev->eth_dev = eth_dev;
2458 /* Grab the NPA LF if required */
2459 rc = otx2_npa_lf_init(pci_dev, dev);
2461 goto otx2_dev_uninit;
2463 dev->configured = 0;
2464 dev->drv_inited = true;
2465 dev->ptype_disable = 0;
2466 dev->lmt_addr = dev->bar2 + (RVU_BLOCK_ADDR_LMT << 20);
2469 rc = nix_lf_attach(dev);
2471 goto otx2_npa_uninit;
2473 dev->base = dev->bar2 + (nix_get_blkaddr(dev) << 20);
2475 /* Get NIX MSIX offset */
2476 rc = nix_lf_get_msix_offset(dev);
2478 goto otx2_npa_uninit;
2480 /* Register LF irq handlers */
2481 rc = otx2_nix_register_irqs(eth_dev);
2485 /* Get maximum number of supported MAC entries */
2486 max_entries = otx2_cgx_mac_max_entries_get(dev);
2487 if (max_entries < 0) {
2488 otx2_err("Failed to get max entries for mac addr");
2490 goto unregister_irq;
2493 /* For VFs, returned max_entries will be 0. But to keep default MAC
2494 * address, one entry must be allocated. So setting up to 1.
2496 if (max_entries == 0)
2499 eth_dev->data->mac_addrs = rte_zmalloc("mac_addr", max_entries *
2500 RTE_ETHER_ADDR_LEN, 0);
2501 if (eth_dev->data->mac_addrs == NULL) {
2502 otx2_err("Failed to allocate memory for mac addr");
2504 goto unregister_irq;
2507 dev->max_mac_entries = max_entries;
2509 rc = otx2_nix_mac_addr_get(eth_dev, dev->mac_addr);
2511 goto free_mac_addrs;
2513 /* Update the mac address */
2514 memcpy(eth_dev->data->mac_addrs, dev->mac_addr, RTE_ETHER_ADDR_LEN);
2516 /* Also sync same MAC address to CGX table */
2517 otx2_cgx_mac_addr_set(eth_dev, ð_dev->data->mac_addrs[0]);
2519 /* Initialize the tm data structures */
2520 otx2_nix_tm_conf_init(eth_dev);
2522 dev->tx_offload_capa = nix_get_tx_offload_capa(dev);
2523 dev->rx_offload_capa = nix_get_rx_offload_capa(dev);
2525 if (otx2_dev_is_96xx_A0(dev) ||
2526 otx2_dev_is_95xx_Ax(dev)) {
2527 dev->hwcap |= OTX2_FIXUP_F_MIN_4K_Q;
2528 dev->hwcap |= OTX2_FIXUP_F_LIMIT_CQ_FULL;
2531 /* Create security ctx */
2532 rc = otx2_eth_sec_ctx_create(eth_dev);
2534 goto free_mac_addrs;
2535 dev->tx_offload_capa |= DEV_TX_OFFLOAD_SECURITY;
2536 dev->rx_offload_capa |= DEV_RX_OFFLOAD_SECURITY;
2538 /* Initialize rte-flow */
2539 rc = otx2_flow_init(dev);
2541 goto sec_ctx_destroy;
2543 otx2_nix_mc_filter_init(dev);
2545 otx2_nix_dbg("Port=%d pf=%d vf=%d ver=%s msix_off=%d hwcap=0x%" PRIx64
2546 " rxoffload_capa=0x%" PRIx64 " txoffload_capa=0x%" PRIx64,
2547 eth_dev->data->port_id, dev->pf, dev->vf,
2548 OTX2_ETH_DEV_PMD_VERSION, dev->nix_msixoff, dev->hwcap,
2549 dev->rx_offload_capa, dev->tx_offload_capa);
2553 otx2_eth_sec_ctx_destroy(eth_dev);
2555 rte_free(eth_dev->data->mac_addrs);
2557 otx2_nix_unregister_irqs(eth_dev);
2559 otx2_eth_dev_lf_detach(dev->mbox);
2563 otx2_dev_fini(pci_dev, dev);
2565 otx2_err("Failed to init nix eth_dev rc=%d", rc);
2570 otx2_eth_dev_uninit(struct rte_eth_dev *eth_dev, bool mbox_close)
2572 struct otx2_eth_dev *dev = otx2_eth_pmd_priv(eth_dev);
2573 struct rte_pci_device *pci_dev;
2576 /* Nothing to be done for secondary processes */
2577 if (rte_eal_process_type() != RTE_PROC_PRIMARY)
2580 /* Clear the flag since we are closing down */
2581 dev->configured = 0;
2583 /* Disable nix bpid config */
2584 otx2_nix_rxchan_bpid_cfg(eth_dev, false);
2586 npc_rx_disable(dev);
2588 /* Disable vlan offloads */
2589 otx2_nix_vlan_fini(eth_dev);
2591 /* Disable other rte_flow entries */
2592 otx2_flow_fini(dev);
2594 /* Free multicast filter list */
2595 otx2_nix_mc_filter_fini(dev);
2597 /* Disable PTP if already enabled */
2598 if (otx2_ethdev_is_ptp_en(dev))
2599 otx2_nix_timesync_disable(eth_dev);
2601 nix_cgx_stop_link_event(dev);
2604 for (i = 0; i < eth_dev->data->nb_tx_queues; i++) {
2605 otx2_nix_tx_queue_release(eth_dev->data->tx_queues[i]);
2606 eth_dev->data->tx_queues[i] = NULL;
2608 eth_dev->data->nb_tx_queues = 0;
2610 /* Free up RQ's and CQ's */
2611 for (i = 0; i < eth_dev->data->nb_rx_queues; i++) {
2612 otx2_nix_rx_queue_release(eth_dev->data->rx_queues[i]);
2613 eth_dev->data->rx_queues[i] = NULL;
2615 eth_dev->data->nb_rx_queues = 0;
2617 /* Free tm resources */
2618 rc = otx2_nix_tm_fini(eth_dev);
2620 otx2_err("Failed to cleanup tm, rc=%d", rc);
2622 /* Unregister queue irqs */
2623 oxt2_nix_unregister_queue_irqs(eth_dev);
2625 /* Unregister cq irqs */
2626 if (eth_dev->data->dev_conf.intr_conf.rxq)
2627 oxt2_nix_unregister_cq_irqs(eth_dev);
2629 rc = nix_lf_free(dev);
2631 otx2_err("Failed to free nix lf, rc=%d", rc);
2633 rc = otx2_npa_lf_fini();
2635 otx2_err("Failed to cleanup npa lf, rc=%d", rc);
2637 /* Disable security */
2638 otx2_eth_sec_fini(eth_dev);
2640 /* Destroy security ctx */
2641 otx2_eth_sec_ctx_destroy(eth_dev);
2643 rte_free(eth_dev->data->mac_addrs);
2644 eth_dev->data->mac_addrs = NULL;
2645 dev->drv_inited = false;
2647 pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev);
2648 otx2_nix_unregister_irqs(eth_dev);
2650 rc = otx2_eth_dev_lf_detach(dev->mbox);
2652 otx2_err("Failed to detach resources, rc=%d", rc);
2654 /* Check if mbox close is needed */
2658 if (otx2_npa_lf_active(dev) || otx2_dev_active_vfs(dev)) {
2659 /* Will be freed later by PMD */
2660 eth_dev->data->dev_private = NULL;
2664 otx2_dev_fini(pci_dev, dev);
2669 otx2_nix_dev_close(struct rte_eth_dev *eth_dev)
2671 otx2_eth_dev_uninit(eth_dev, true);
2676 otx2_nix_dev_reset(struct rte_eth_dev *eth_dev)
2680 rc = otx2_eth_dev_uninit(eth_dev, false);
2684 return otx2_eth_dev_init(eth_dev);
2688 nix_remove(struct rte_pci_device *pci_dev)
2690 struct rte_eth_dev *eth_dev;
2691 struct otx2_idev_cfg *idev;
2692 struct otx2_dev *otx2_dev;
2695 eth_dev = rte_eth_dev_allocated(pci_dev->device.name);
2697 /* Cleanup eth dev */
2698 rc = otx2_eth_dev_uninit(eth_dev, true);
2702 rte_eth_dev_release_port(eth_dev);
2705 /* Nothing to be done for secondary processes */
2706 if (rte_eal_process_type() != RTE_PROC_PRIMARY)
2709 /* Check for common resources */
2710 idev = otx2_intra_dev_get_cfg();
2711 if (!idev || !idev->npa_lf || idev->npa_lf->pci_dev != pci_dev)
2714 otx2_dev = container_of(idev->npa_lf, struct otx2_dev, npalf);
2716 if (otx2_npa_lf_active(otx2_dev) || otx2_dev_active_vfs(otx2_dev))
2719 /* Safe to cleanup mbox as no more users */
2720 otx2_dev_fini(pci_dev, otx2_dev);
2725 otx2_info("%s: common resource in use by other devices", pci_dev->name);
2730 nix_probe(struct rte_pci_driver *pci_drv, struct rte_pci_device *pci_dev)
2734 RTE_SET_USED(pci_drv);
2736 rc = rte_eth_dev_pci_generic_probe(pci_dev, sizeof(struct otx2_eth_dev),
2739 /* On error on secondary, recheck if port exists in primary or
2740 * in mid of detach state.
2742 if (rte_eal_process_type() != RTE_PROC_PRIMARY && rc)
2743 if (!rte_eth_dev_allocated(pci_dev->device.name))
2748 static const struct rte_pci_id pci_nix_map[] = {
2750 RTE_PCI_DEVICE(PCI_VENDOR_ID_CAVIUM, PCI_DEVID_OCTEONTX2_RVU_PF)
2753 RTE_PCI_DEVICE(PCI_VENDOR_ID_CAVIUM, PCI_DEVID_OCTEONTX2_RVU_VF)
2756 RTE_PCI_DEVICE(PCI_VENDOR_ID_CAVIUM,
2757 PCI_DEVID_OCTEONTX2_RVU_AF_VF)
2760 RTE_PCI_DEVICE(PCI_VENDOR_ID_CAVIUM,
2761 PCI_DEVID_OCTEONTX2_RVU_SDP_PF)
2764 RTE_PCI_DEVICE(PCI_VENDOR_ID_CAVIUM,
2765 PCI_DEVID_OCTEONTX2_RVU_SDP_VF)
2772 static struct rte_pci_driver pci_nix = {
2773 .id_table = pci_nix_map,
2774 .drv_flags = RTE_PCI_DRV_NEED_MAPPING | RTE_PCI_DRV_NEED_IOVA_AS_VA |
2775 RTE_PCI_DRV_INTR_LSC,
2777 .remove = nix_remove,
2780 RTE_PMD_REGISTER_PCI(net_octeontx2, pci_nix);
2781 RTE_PMD_REGISTER_PCI_TABLE(net_octeontx2, pci_nix_map);
2782 RTE_PMD_REGISTER_KMOD_DEP(net_octeontx2, "vfio-pci");