net/qede/base: use default MTU from shared memory
[dpdk.git] / drivers / net / qede / base / ecore.h
1 /*
2  * Copyright (c) 2016 QLogic Corporation.
3  * All rights reserved.
4  * www.qlogic.com
5  *
6  * See LICENSE.qede_pmd for copyright and licensing details.
7  */
8
9 #ifndef __ECORE_H
10 #define __ECORE_H
11
12 /* @DPDK */
13 #include <sys/stat.h>
14 #include <fcntl.h>
15 #include <unistd.h>
16
17 #define CONFIG_ECORE_BINARY_FW
18 #undef CONFIG_ECORE_ZIPPED_FW
19
20 #ifdef CONFIG_ECORE_ZIPPED_FW
21 #include <zlib.h>
22 #endif
23
24 #include "ecore_hsi_common.h"
25 #include "ecore_hsi_debug_tools.h"
26 #include "ecore_hsi_init_func.h"
27 #include "ecore_hsi_init_tool.h"
28 #include "ecore_proto_if.h"
29 #include "mcp_public.h"
30
31 #define MAX_HWFNS_PER_DEVICE    2
32 #define NAME_SIZE 128 /* @DPDK */
33 #define VER_SIZE 16
34 #define ECORE_WFQ_UNIT  100
35 #include "../qede_logs.h" /* @DPDK */
36
37 #define ISCSI_BDQ_ID(_port_id) (_port_id)
38 #define FCOE_BDQ_ID(_port_id) (_port_id + 2)
39 /* Constants */
40 #define ECORE_WID_SIZE          (1024)
41
42 /* Configurable */
43 #define ECORE_PF_DEMS_SIZE      (4)
44
45 /* cau states */
46 enum ecore_coalescing_mode {
47         ECORE_COAL_MODE_DISABLE,
48         ECORE_COAL_MODE_ENABLE
49 };
50
51 enum ecore_nvm_cmd {
52         ECORE_PUT_FILE_BEGIN = DRV_MSG_CODE_NVM_PUT_FILE_BEGIN,
53         ECORE_PUT_FILE_DATA = DRV_MSG_CODE_NVM_PUT_FILE_DATA,
54         ECORE_NVM_READ_NVRAM = DRV_MSG_CODE_NVM_READ_NVRAM,
55         ECORE_NVM_WRITE_NVRAM = DRV_MSG_CODE_NVM_WRITE_NVRAM,
56         ECORE_NVM_DEL_FILE = DRV_MSG_CODE_NVM_DEL_FILE,
57         ECORE_NVM_SET_SECURE_MODE = DRV_MSG_CODE_SET_SECURE_MODE,
58         ECORE_PHY_RAW_READ = DRV_MSG_CODE_PHY_RAW_READ,
59         ECORE_PHY_RAW_WRITE = DRV_MSG_CODE_PHY_RAW_WRITE,
60         ECORE_PHY_CORE_READ = DRV_MSG_CODE_PHY_CORE_READ,
61         ECORE_PHY_CORE_WRITE = DRV_MSG_CODE_PHY_CORE_WRITE,
62         ECORE_GET_MCP_NVM_RESP = 0xFFFFFF00
63 };
64
65 #ifndef LINUX_REMOVE
66 #if !defined(CONFIG_ECORE_L2)
67 #define CONFIG_ECORE_L2
68 #define CONFIG_ECORE_SRIOV
69 #endif
70 #endif
71
72 /* helpers */
73 #ifndef __EXTRACT__LINUX__
74 #define MASK_FIELD(_name, _value)                                       \
75                 ((_value) &= (_name##_MASK))
76
77 #define FIELD_VALUE(_name, _value)                                      \
78                 ((_value & _name##_MASK) << _name##_SHIFT)
79
80 #define SET_FIELD(value, name, flag)                                    \
81 do {                                                                    \
82         (value) &= ~(name##_MASK << name##_SHIFT);                      \
83         (value) |= ((((u64)flag) & (u64)name##_MASK) << (name##_SHIFT));\
84 } while (0)
85
86 #define GET_FIELD(value, name)                                          \
87         (((value) >> (name##_SHIFT)) & name##_MASK)
88 #endif
89
90 static OSAL_INLINE u32 DB_ADDR(u32 cid, u32 DEMS)
91 {
92         u32 db_addr = FIELD_VALUE(DB_LEGACY_ADDR_DEMS, DEMS) |
93                       (cid * ECORE_PF_DEMS_SIZE);
94
95         return db_addr;
96 }
97
98 static OSAL_INLINE u32 DB_ADDR_VF(u32 cid, u32 DEMS)
99 {
100         u32 db_addr = FIELD_VALUE(DB_LEGACY_ADDR_DEMS, DEMS) |
101                       FIELD_VALUE(DB_LEGACY_ADDR_ICID, cid);
102
103         return db_addr;
104 }
105
106 #define ALIGNED_TYPE_SIZE(type_name, p_hwfn)                              \
107         ((sizeof(type_name) + (u32)(1 << (p_hwfn->p_dev->cache_shift)) - 1) & \
108          ~((1 << (p_hwfn->p_dev->cache_shift)) - 1))
109
110 #ifndef LINUX_REMOVE
111 #ifndef U64_HI
112 #define U64_HI(val) ((u32)(((u64)(val))  >> 32))
113 #endif
114
115 #ifndef U64_LO
116 #define U64_LO(val) ((u32)(((u64)(val)) & 0xffffffff))
117 #endif
118 #endif
119
120 #ifndef __EXTRACT__LINUX__
121 enum DP_LEVEL {
122         ECORE_LEVEL_VERBOSE     = 0x0,
123         ECORE_LEVEL_INFO        = 0x1,
124         ECORE_LEVEL_NOTICE      = 0x2,
125         ECORE_LEVEL_ERR         = 0x3,
126 };
127
128 #define ECORE_LOG_LEVEL_SHIFT   (30)
129 #define ECORE_LOG_VERBOSE_MASK  (0x3fffffff)
130 #define ECORE_LOG_INFO_MASK     (0x40000000)
131 #define ECORE_LOG_NOTICE_MASK   (0x80000000)
132
133 enum DP_MODULE {
134 #ifndef LINUX_REMOVE
135         ECORE_MSG_DRV           = 0x0001,
136         ECORE_MSG_PROBE         = 0x0002,
137         ECORE_MSG_LINK          = 0x0004,
138         ECORE_MSG_TIMER         = 0x0008,
139         ECORE_MSG_IFDOWN        = 0x0010,
140         ECORE_MSG_IFUP          = 0x0020,
141         ECORE_MSG_RX_ERR        = 0x0040,
142         ECORE_MSG_TX_ERR        = 0x0080,
143         ECORE_MSG_TX_QUEUED     = 0x0100,
144         ECORE_MSG_INTR          = 0x0200,
145         ECORE_MSG_TX_DONE       = 0x0400,
146         ECORE_MSG_RX_STATUS     = 0x0800,
147         ECORE_MSG_PKTDATA       = 0x1000,
148         ECORE_MSG_HW            = 0x2000,
149         ECORE_MSG_WOL           = 0x4000,
150 #endif
151         ECORE_MSG_SPQ           = 0x10000,
152         ECORE_MSG_STATS         = 0x20000,
153         ECORE_MSG_DCB           = 0x40000,
154         ECORE_MSG_IOV           = 0x80000,
155         ECORE_MSG_SP            = 0x100000,
156         ECORE_MSG_STORAGE       = 0x200000,
157         ECORE_MSG_OOO           = 0x200000,
158         ECORE_MSG_CXT           = 0x800000,
159         ECORE_MSG_LL2           = 0x1000000,
160         ECORE_MSG_ILT           = 0x2000000,
161         ECORE_MSG_RDMA          = 0x4000000,
162         ECORE_MSG_DEBUG         = 0x8000000,
163         /* to be added...up to 0x8000000 */
164 };
165 #endif
166
167 #define for_each_hwfn(p_dev, i) for (i = 0; i < p_dev->num_hwfns; i++)
168
169 #define D_TRINE(val, cond1, cond2, true1, true2, def) \
170         (val == (cond1) ? true1 : \
171          (val == (cond2) ? true2 : def))
172
173 /* forward */
174 struct ecore_ptt_pool;
175 struct ecore_spq;
176 struct ecore_sb_info;
177 struct ecore_sb_attn_info;
178 struct ecore_cxt_mngr;
179 struct ecore_dma_mem;
180 struct ecore_sb_sp_info;
181 struct ecore_ll2_info;
182 struct ecore_igu_info;
183 struct ecore_mcp_info;
184 struct ecore_dcbx_info;
185
186 struct ecore_rt_data {
187         u32     *init_val;
188         bool    *b_valid;
189 };
190
191 enum ecore_tunn_mode {
192         ECORE_MODE_L2GENEVE_TUNN,
193         ECORE_MODE_IPGENEVE_TUNN,
194         ECORE_MODE_L2GRE_TUNN,
195         ECORE_MODE_IPGRE_TUNN,
196         ECORE_MODE_VXLAN_TUNN,
197 };
198
199 enum ecore_tunn_clss {
200         ECORE_TUNN_CLSS_MAC_VLAN,
201         ECORE_TUNN_CLSS_MAC_VNI,
202         ECORE_TUNN_CLSS_INNER_MAC_VLAN,
203         ECORE_TUNN_CLSS_INNER_MAC_VNI,
204         ECORE_TUNN_CLSS_MAC_VLAN_DUAL_STAGE,
205         MAX_ECORE_TUNN_CLSS,
206 };
207
208 struct ecore_tunn_start_params {
209         unsigned long tunn_mode;
210         u16     vxlan_udp_port;
211         u16     geneve_udp_port;
212         u8      update_vxlan_udp_port;
213         u8      update_geneve_udp_port;
214         u8      tunn_clss_vxlan;
215         u8      tunn_clss_l2geneve;
216         u8      tunn_clss_ipgeneve;
217         u8      tunn_clss_l2gre;
218         u8      tunn_clss_ipgre;
219 };
220
221 struct ecore_tunn_update_params {
222         unsigned long tunn_mode_update_mask;
223         unsigned long tunn_mode;
224         u16     vxlan_udp_port;
225         u16     geneve_udp_port;
226         u8      update_rx_pf_clss;
227         u8      update_tx_pf_clss;
228         u8      update_vxlan_udp_port;
229         u8      update_geneve_udp_port;
230         u8      tunn_clss_vxlan;
231         u8      tunn_clss_l2geneve;
232         u8      tunn_clss_ipgeneve;
233         u8      tunn_clss_l2gre;
234         u8      tunn_clss_ipgre;
235 };
236
237 /* The PCI personality is not quite synonymous to protocol ID:
238  * 1. All personalities need CORE connections
239  * 2. The Ethernet personality may support also the RoCE/iWARP protocol
240  */
241 enum ecore_pci_personality {
242         ECORE_PCI_ETH,
243         ECORE_PCI_FCOE,
244         ECORE_PCI_ISCSI,
245         ECORE_PCI_ETH_ROCE,
246         ECORE_PCI_IWARP,
247         ECORE_PCI_DEFAULT /* default in shmem */
248 };
249
250 /* All VFs are symmetric, all counters are PF + all VFs */
251 struct ecore_qm_iids {
252         u32 cids;
253         u32 vf_cids;
254         u32 tids;
255 };
256
257 #define MAX_PF_PER_PORT 8
258
259 /* HW / FW resources, output of features supported below, most information
260  * is received from MFW.
261  */
262 enum ecore_resources {
263         ECORE_SB,
264         ECORE_L2_QUEUE,
265         ECORE_VPORT,
266         ECORE_RSS_ENG,
267         ECORE_PQ,
268         ECORE_RL,
269         ECORE_MAC,
270         ECORE_VLAN,
271         ECORE_RDMA_CNQ_RAM,
272         ECORE_ILT,
273         ECORE_LL2_QUEUE,
274         ECORE_CMDQS_CQS,
275         ECORE_RDMA_STATS_QUEUE,
276         ECORE_MAX_RESC,                 /* must be last */
277 };
278
279 /* Features that require resources, given as input to the resource management
280  * algorithm, the output are the resources above
281  */
282 enum ecore_feature {
283         ECORE_PF_L2_QUE,
284         ECORE_PF_TC,
285         ECORE_VF,
286         ECORE_EXTRA_VF_QUE,
287         ECORE_VMQ,
288         ECORE_RDMA_CNQ,
289         ECORE_ISCSI_CQ,
290         ECORE_FCOE_CQ,
291         ECORE_VF_L2_QUE,
292         ECORE_MAX_FEATURES,
293 };
294
295 enum ecore_port_mode {
296         ECORE_PORT_MODE_DE_2X40G,
297         ECORE_PORT_MODE_DE_2X50G,
298         ECORE_PORT_MODE_DE_1X100G,
299         ECORE_PORT_MODE_DE_4X10G_F,
300         ECORE_PORT_MODE_DE_4X10G_E,
301         ECORE_PORT_MODE_DE_4X20G,
302         ECORE_PORT_MODE_DE_1X40G,
303         ECORE_PORT_MODE_DE_2X25G,
304         ECORE_PORT_MODE_DE_1X25G,
305         ECORE_PORT_MODE_DE_4X25G,
306         ECORE_PORT_MODE_DE_2X10G,
307 };
308
309 enum ecore_dev_cap {
310         ECORE_DEV_CAP_ETH,
311         ECORE_DEV_CAP_FCOE,
312         ECORE_DEV_CAP_ISCSI,
313         ECORE_DEV_CAP_ROCE,
314         ECORE_DEV_CAP_IWARP
315 };
316
317 #ifndef __EXTRACT__LINUX__
318 enum ecore_hw_err_type {
319         ECORE_HW_ERR_FAN_FAIL,
320         ECORE_HW_ERR_MFW_RESP_FAIL,
321         ECORE_HW_ERR_HW_ATTN,
322         ECORE_HW_ERR_DMAE_FAIL,
323         ECORE_HW_ERR_RAMROD_FAIL,
324         ECORE_HW_ERR_FW_ASSERT,
325 };
326 #endif
327
328 struct ecore_hw_info {
329         /* PCI personality */
330         enum ecore_pci_personality personality;
331
332         /* Resource Allocation scheme results */
333         u32 resc_start[ECORE_MAX_RESC];
334         u32 resc_num[ECORE_MAX_RESC];
335         u32 feat_num[ECORE_MAX_FEATURES];
336
337         #define RESC_START(_p_hwfn, resc) ((_p_hwfn)->hw_info.resc_start[resc])
338         #define RESC_NUM(_p_hwfn, resc) ((_p_hwfn)->hw_info.resc_num[resc])
339         #define RESC_END(_p_hwfn, resc) (RESC_START(_p_hwfn, resc) + \
340                                          RESC_NUM(_p_hwfn, resc))
341         #define FEAT_NUM(_p_hwfn, resc) ((_p_hwfn)->hw_info.feat_num[resc])
342
343         /* Amount of traffic classes HW supports */
344         u8 num_hw_tc;
345
346 /* Amount of TCs which should be active according to DCBx or upper layer driver
347  * configuration
348  */
349
350         u8 num_active_tc;
351
352         /* Traffic class used for tcp out of order traffic */
353         u8 ooo_tc;
354
355         /* The traffic class used by PF for it's offloaded protocol */
356         u8 offload_tc;
357
358         u32 concrete_fid;
359         u16 opaque_fid;
360         u16 ovlan;
361         u32 part_num[4];
362
363         unsigned char hw_mac_addr[ETH_ALEN];
364         u64 node_wwn; /* For FCoE only */
365         u64 port_wwn; /* For FCoE only */
366
367         u16 num_iscsi_conns;
368         u16 num_fcoe_conns;
369
370         struct ecore_igu_info *p_igu_info;
371         /* Sriov */
372         u8 max_chains_per_vf;
373
374         u32 port_mode;
375         u32     hw_mode;
376         unsigned long device_capabilities;
377
378         /* Default DCBX mode */
379         u8 dcbx_mode;
380
381         u16 mtu;
382 };
383
384 struct ecore_hw_cid_data {
385         u32     cid;
386         bool    b_cid_allocated;
387         u8      vfid; /* 1-based; 0 signals this is for a PF */
388
389         /* Additional identifiers */
390         u16     opaque_fid;
391         u8      vport_id;
392 };
393
394 /* maximun size of read/write commands (HW limit) */
395 #define DMAE_MAX_RW_SIZE        0x2000
396
397 struct ecore_dmae_info {
398         /* Mutex for synchronizing access to functions */
399         osal_mutex_t    mutex;
400
401         u8 channel;
402
403         dma_addr_t completion_word_phys_addr;
404
405         /* The memory location where the DMAE writes the completion
406          * value when an operation is finished on this context.
407          */
408         u32 *p_completion_word;
409
410         dma_addr_t intermediate_buffer_phys_addr;
411
412         /* An intermediate buffer for DMAE operations that use virtual
413          * addresses - data is DMA'd to/from this buffer and then
414          * memcpy'd to/from the virtual address
415          */
416         u32 *p_intermediate_buffer;
417
418         dma_addr_t dmae_cmd_phys_addr;
419         struct dmae_cmd *p_dmae_cmd;
420 };
421
422 struct ecore_wfq_data {
423         u32 default_min_speed; /* When wfq feature is not configured */
424         u32 min_speed; /* when feature is configured for any 1 vport */
425         bool configured;
426 };
427
428 struct ecore_qm_info {
429         struct init_qm_pq_params    *qm_pq_params;
430         struct init_qm_vport_params *qm_vport_params;
431         struct init_qm_port_params  *qm_port_params;
432         u16                     start_pq;
433         u8                      start_vport;
434         u8                      pure_lb_pq;
435         u8                      offload_pq;
436         u8                      pure_ack_pq;
437         u8                      ooo_pq;
438         u8                      vf_queues_offset;
439         u16                     num_pqs;
440         u16                     num_vf_pqs;
441         u8                      num_vports;
442         u8                      max_phys_tcs_per_port;
443         bool                    pf_rl_en;
444         bool                    pf_wfq_en;
445         bool                    vport_rl_en;
446         bool                    vport_wfq_en;
447         u8                      pf_wfq;
448         u32                     pf_rl;
449         struct ecore_wfq_data   *wfq_data;
450         u8                      num_pf_rls;
451 };
452
453 struct storm_stats {
454         u32 address;
455         u32 len;
456 };
457
458 struct ecore_fw_data {
459 #ifdef CONFIG_ECORE_BINARY_FW
460         struct fw_ver_info *fw_ver_info;
461 #endif
462         const u8 *modes_tree_buf;
463         union init_op *init_ops;
464         const u32 *arr_data;
465         u32 init_ops_size;
466 };
467
468 struct ecore_hwfn {
469         struct ecore_dev                *p_dev;
470         u8                              my_id;          /* ID inside the PF */
471 #define IS_LEAD_HWFN(edev)              (!((edev)->my_id))
472         u8                              rel_pf_id;      /* Relative to engine*/
473         u8                              abs_pf_id;
474         #define ECORE_PATH_ID(_p_hwfn) \
475                 (ECORE_IS_K2((_p_hwfn)->p_dev) ? 0 : ((_p_hwfn)->abs_pf_id & 1))
476         u8                              port_id;
477         bool                            b_active;
478
479         u32                             dp_module;
480         u8                              dp_level;
481         char                            name[NAME_SIZE];
482         void                            *dp_ctx;
483
484         bool                            first_on_engine;
485         bool                            hw_init_done;
486
487         u8                              num_funcs_on_engine;
488         u8                              enabled_func_idx;
489
490         /* BAR access */
491         void OSAL_IOMEM                 *regview;
492         void OSAL_IOMEM                 *doorbells;
493         u64                             db_phys_addr;
494         unsigned long                   db_size;
495
496         /* PTT pool */
497         struct ecore_ptt_pool           *p_ptt_pool;
498
499         /* HW info */
500         struct ecore_hw_info            hw_info;
501
502         /* rt_array (for init-tool) */
503         struct ecore_rt_data            rt_data;
504
505         /* SPQ */
506         struct ecore_spq                *p_spq;
507
508         /* EQ */
509         struct ecore_eq                 *p_eq;
510
511         /* Consolidate Q*/
512         struct ecore_consq              *p_consq;
513
514         /* Slow-Path definitions */
515         osal_dpc_t                      sp_dpc;
516         bool                            b_sp_dpc_enabled;
517
518         struct ecore_ptt                *p_main_ptt;
519         struct ecore_ptt                *p_dpc_ptt;
520
521         struct ecore_sb_sp_info         *p_sp_sb;
522         struct ecore_sb_attn_info       *p_sb_attn;
523
524         /* Protocol related */
525         bool                            using_ll2;
526         struct ecore_ll2_info           *p_ll2_info;
527         struct ecore_ooo_info           *p_ooo_info;
528         struct ecore_iscsi_info         *p_iscsi_info;
529         struct ecore_fcoe_info          *p_fcoe_info;
530         struct ecore_rdma_info          *p_rdma_info;
531         struct ecore_pf_params          pf_params;
532
533         bool                            b_rdma_enabled_in_prs;
534         u32                             rdma_prs_search_reg;
535
536         /* Array of sb_info of all status blocks */
537         struct ecore_sb_info            *sbs_info[MAX_SB_PER_PF_MIMD];
538         u16                             num_sbs;
539
540         struct ecore_cxt_mngr           *p_cxt_mngr;
541
542         /* Flag indicating whether interrupts are enabled or not*/
543         bool                            b_int_enabled;
544         bool                            b_int_requested;
545
546         /* True if the driver requests for the link */
547         bool                            b_drv_link_init;
548
549         struct ecore_vf_iov             *vf_iov_info;
550         struct ecore_pf_iov             *pf_iov_info;
551         struct ecore_mcp_info           *mcp_info;
552         struct ecore_dcbx_info          *p_dcbx_info;
553
554         struct ecore_hw_cid_data        *p_tx_cids;
555         struct ecore_hw_cid_data        *p_rx_cids;
556
557         struct ecore_dmae_info          dmae_info;
558
559         /* QM init */
560         struct ecore_qm_info            qm_info;
561
562 #ifdef CONFIG_ECORE_ZIPPED_FW
563         /* Buffer for unzipping firmware data */
564         void *unzip_buf;
565 #endif
566
567         struct dbg_tools_data           dbg_info;
568
569         struct z_stream_s               *stream;
570
571         /* PWM region specific data */
572         u32                             dpi_size;
573         u32                             dpi_count;
574         u32                             dpi_start_offset; /* this is used to
575                                                            * calculate th
576                                                            * doorbell address
577                                                            */
578
579         /* If one of the following is set then EDPM shouldn't be used */
580         u8                              dcbx_no_edpm;
581         u8                              db_bar_no_edpm;
582 };
583
584 #ifndef __EXTRACT__LINUX__
585 enum ecore_mf_mode {
586         ECORE_MF_DEFAULT,
587         ECORE_MF_OVLAN,
588         ECORE_MF_NPAR,
589 };
590 #endif
591
592 /* @DPDK */
593 struct ecore_dbg_feature {
594         u8                              *dump_buf;
595         u32                             buf_size;
596         u32                             dumped_dwords;
597 };
598
599 enum qed_dbg_features {
600         DBG_FEATURE_BUS,
601         DBG_FEATURE_GRC,
602         DBG_FEATURE_IDLE_CHK,
603         DBG_FEATURE_MCP_TRACE,
604         DBG_FEATURE_REG_FIFO,
605         DBG_FEATURE_PROTECTION_OVERRIDE,
606         DBG_FEATURE_NUM
607 };
608
609 struct ecore_dev {
610         u32                             dp_module;
611         u8                              dp_level;
612         char                            name[NAME_SIZE];
613         void                            *dp_ctx;
614
615         u8                              type;
616 #define ECORE_DEV_TYPE_BB       (0 << 0)
617 #define ECORE_DEV_TYPE_AH       (1 << 0)
618 /* Translate type/revision combo into the proper conditions */
619 #define ECORE_IS_BB(dev)        ((dev)->type == ECORE_DEV_TYPE_BB)
620 #define ECORE_IS_BB_A0(dev)     (ECORE_IS_BB(dev) && CHIP_REV_IS_A0(dev))
621 #ifndef ASIC_ONLY
622 #define ECORE_IS_BB_B0(dev)     ((ECORE_IS_BB(dev) && CHIP_REV_IS_B0(dev)) || \
623                                  (CHIP_REV_IS_TEDIBEAR(dev)))
624 #else
625 #define ECORE_IS_BB_B0(dev)     (ECORE_IS_BB(dev) && CHIP_REV_IS_B0(dev))
626 #endif
627 #define ECORE_IS_AH(dev)        ((dev)->type == ECORE_DEV_TYPE_AH)
628 #define ECORE_IS_K2(dev)        ECORE_IS_AH(dev)
629
630 #define ECORE_DEV_ID_MASK       0xff00
631 #define ECORE_DEV_ID_MASK_BB    0x1600
632 #define ECORE_DEV_ID_MASK_AH    0x8000
633
634         u16 vendor_id;
635         u16 device_id;
636
637         u16                             chip_num;
638         #define CHIP_NUM_MASK                   0xffff
639         #define CHIP_NUM_SHIFT                  16
640
641         u16                             chip_rev;
642         #define CHIP_REV_MASK                   0xf
643         #define CHIP_REV_SHIFT                  12
644 #ifndef ASIC_ONLY
645         #define CHIP_REV_IS_TEDIBEAR(_p_dev) ((_p_dev)->chip_rev == 0x5)
646         #define CHIP_REV_IS_EMUL_A0(_p_dev) ((_p_dev)->chip_rev == 0xe)
647         #define CHIP_REV_IS_EMUL_B0(_p_dev) ((_p_dev)->chip_rev == 0xc)
648         #define CHIP_REV_IS_EMUL(_p_dev) (CHIP_REV_IS_EMUL_A0(_p_dev) || \
649                                           CHIP_REV_IS_EMUL_B0(_p_dev))
650         #define CHIP_REV_IS_FPGA_A0(_p_dev) ((_p_dev)->chip_rev == 0xf)
651         #define CHIP_REV_IS_FPGA_B0(_p_dev) ((_p_dev)->chip_rev == 0xd)
652         #define CHIP_REV_IS_FPGA(_p_dev) (CHIP_REV_IS_FPGA_A0(_p_dev) || \
653                                           CHIP_REV_IS_FPGA_B0(_p_dev))
654         #define CHIP_REV_IS_SLOW(_p_dev) \
655                 (CHIP_REV_IS_EMUL(_p_dev) || CHIP_REV_IS_FPGA(_p_dev))
656         #define CHIP_REV_IS_A0(_p_dev) \
657                 (CHIP_REV_IS_EMUL_A0(_p_dev) || \
658                  CHIP_REV_IS_FPGA_A0(_p_dev) || \
659                  !(_p_dev)->chip_rev)
660         #define CHIP_REV_IS_B0(_p_dev) \
661                 (CHIP_REV_IS_EMUL_B0(_p_dev) || \
662                  CHIP_REV_IS_FPGA_B0(_p_dev) || \
663                  (_p_dev)->chip_rev == 1)
664         #define CHIP_REV_IS_ASIC(_p_dev) !CHIP_REV_IS_SLOW(_p_dev)
665 #else
666         #define CHIP_REV_IS_A0(_p_dev)  (!(_p_dev)->chip_rev)
667         #define CHIP_REV_IS_B0(_p_dev)  ((_p_dev)->chip_rev == 1)
668 #endif
669
670         u16                             chip_metal;
671         #define CHIP_METAL_MASK                 0xff
672         #define CHIP_METAL_SHIFT                4
673
674         u16                             chip_bond_id;
675         #define CHIP_BOND_ID_MASK               0xf
676         #define CHIP_BOND_ID_SHIFT              0
677
678         u8                              num_engines;
679         u8                              num_ports_in_engines;
680         u8                              num_funcs_in_port;
681
682         u8                              path_id;
683         enum ecore_mf_mode              mf_mode;
684         #define IS_MF_DEFAULT(_p_hwfn)  \
685                         (((_p_hwfn)->p_dev)->mf_mode == ECORE_MF_DEFAULT)
686         #define IS_MF_SI(_p_hwfn)       \
687                         (((_p_hwfn)->p_dev)->mf_mode == ECORE_MF_NPAR)
688         #define IS_MF_SD(_p_hwfn)       \
689                         (((_p_hwfn)->p_dev)->mf_mode == ECORE_MF_OVLAN)
690
691         int                             pcie_width;
692         int                             pcie_speed;
693         u8                              ver_str[NAME_SIZE]; /* @DPDK */
694         /* Add MF related configuration */
695         u8                              mcp_rev;
696         u8                              boot_mode;
697
698         u8                              wol;
699
700         u32                             int_mode;
701         enum ecore_coalescing_mode      int_coalescing_mode;
702         u16                             rx_coalesce_usecs;
703         u16                             tx_coalesce_usecs;
704
705         /* Start Bar offset of first hwfn */
706         void OSAL_IOMEM                 *regview;
707         void OSAL_IOMEM                 *doorbells;
708         u64                             db_phys_addr;
709         unsigned long                   db_size;
710
711         /* PCI */
712         u8                              cache_shift;
713
714         /* Init */
715         const struct iro                *iro_arr;
716         #define IRO (p_hwfn->p_dev->iro_arr)
717
718         /* HW functions */
719         u8                              num_hwfns;
720         struct ecore_hwfn               hwfns[MAX_HWFNS_PER_DEVICE];
721
722         /* SRIOV */
723         struct ecore_hw_sriov_info      *p_iov_info;
724 #define IS_ECORE_SRIOV(p_dev)           (!!(p_dev)->p_iov_info)
725         unsigned long                   tunn_mode;
726
727         bool                            b_is_vf;
728
729         u32                             drv_type;
730
731         u32                             rdma_max_sge;
732         u32                             rdma_max_inline;
733         u32                             rdma_max_srq_sge;
734
735         struct ecore_eth_stats          *reset_stats;
736         struct ecore_fw_data            *fw_data;
737
738         u32                             mcp_nvm_resp;
739
740         /* Recovery */
741         bool                            recov_in_prog;
742
743 /* Indicates whether should prevent attentions from being reasserted */
744
745         bool                            attn_clr_en;
746
747         /* Indicates whether allowing the MFW to collect a crash dump */
748         bool                            mdump_en;
749
750         /* Indicates if the reg_fifo is checked after any register access */
751         bool                            chk_reg_fifo;
752
753 #ifndef ASIC_ONLY
754         bool                            b_is_emul_full;
755 #endif
756
757 #ifdef CONFIG_ECORE_BINARY_FW /* @DPDK */
758         void                            *firmware;
759         u64                             fw_len;
760 #endif
761
762         /* @DPDK */
763         struct ecore_dbg_feature        dbg_features[DBG_FEATURE_NUM];
764         u8                              engine_for_debug;
765 };
766
767 #define NUM_OF_VFS(dev)         (ECORE_IS_BB(dev) ? MAX_NUM_VFS_BB \
768                                                   : MAX_NUM_VFS_K2)
769 #define NUM_OF_L2_QUEUES(dev)   (ECORE_IS_BB(dev) ? MAX_NUM_L2_QUEUES_BB \
770                                                   : MAX_NUM_L2_QUEUES_K2)
771 #define NUM_OF_PORTS(dev)       (ECORE_IS_BB(dev) ? MAX_NUM_PORTS_BB \
772                                                   : MAX_NUM_PORTS_K2)
773 #define NUM_OF_SBS(dev)         (ECORE_IS_BB(dev) ? MAX_SB_PER_PATH_BB \
774                                                   : MAX_SB_PER_PATH_K2)
775 #define NUM_OF_ENG_PFS(dev)     (ECORE_IS_BB(dev) ? MAX_NUM_PFS_BB \
776                                                   : MAX_NUM_PFS_K2)
777
778 /**
779  * @brief ecore_concrete_to_sw_fid - get the sw function id from
780  *        the concrete value.
781  *
782  * @param concrete_fid
783  *
784  * @return OSAL_INLINE u8
785  */
786 static OSAL_INLINE u8 ecore_concrete_to_sw_fid(struct ecore_dev *p_dev,
787                                           u32 concrete_fid)
788 {
789         u8 vfid     = GET_FIELD(concrete_fid, PXP_CONCRETE_FID_VFID);
790         u8 pfid     = GET_FIELD(concrete_fid, PXP_CONCRETE_FID_PFID);
791         u8 vf_valid = GET_FIELD(concrete_fid, PXP_CONCRETE_FID_VFVALID);
792         u8 sw_fid;
793
794         if (vf_valid)
795                 sw_fid = vfid + MAX_NUM_PFS;
796         else
797                 sw_fid = pfid;
798
799         return sw_fid;
800 }
801
802 #define PURE_LB_TC 8
803 #define PKT_LB_TC 9
804
805 int ecore_configure_vport_wfq(struct ecore_dev *p_dev, u16 vp_id, u32 rate);
806 void ecore_configure_vp_wfq_on_link_change(struct ecore_dev *p_dev,
807                                            u32 min_pf_rate);
808
809 int ecore_configure_pf_max_bandwidth(struct ecore_dev *p_dev, u8 max_bw);
810 int ecore_configure_pf_min_bandwidth(struct ecore_dev *p_dev, u8 min_bw);
811 void ecore_clean_wfq_db(struct ecore_hwfn *p_hwfn, struct ecore_ptt *p_ptt);
812 int ecore_device_num_engines(struct ecore_dev *p_dev);
813 int ecore_device_num_ports(struct ecore_dev *p_dev);
814 void ecore_set_fw_mac_addr(__le16 *fw_msb, __le16 *fw_mid, __le16 *fw_lsb,
815                            u8 *mac);
816
817 #define ECORE_LEADING_HWFN(dev) (&dev->hwfns[0])
818
819 #endif /* __ECORE_H */