0220d19b1c334b48531e39eaa60b53d5f4d0e8c0
[dpdk.git] / drivers / net / qede / base / ecore_l2.c
1 /*
2  * Copyright (c) 2016 QLogic Corporation.
3  * All rights reserved.
4  * www.qlogic.com
5  *
6  * See LICENSE.qede_pmd for copyright and licensing details.
7  */
8
9 #include "bcm_osal.h"
10
11 #include "ecore.h"
12 #include "ecore_status.h"
13 #include "ecore_hsi_eth.h"
14 #include "ecore_chain.h"
15 #include "ecore_spq.h"
16 #include "ecore_init_fw_funcs.h"
17 #include "ecore_cxt.h"
18 #include "ecore_l2.h"
19 #include "ecore_sp_commands.h"
20 #include "ecore_gtt_reg_addr.h"
21 #include "ecore_iro.h"
22 #include "reg_addr.h"
23 #include "ecore_int.h"
24 #include "ecore_hw.h"
25 #include "ecore_vf.h"
26 #include "ecore_sriov.h"
27 #include "ecore_mcp.h"
28
29 #define ECORE_MAX_SGES_NUM 16
30 #define CRC32_POLY 0x1edc6f41
31
32 enum _ecore_status_t
33 ecore_sp_eth_vport_start(struct ecore_hwfn *p_hwfn,
34                          struct ecore_sp_vport_start_params *p_params)
35 {
36         struct vport_start_ramrod_data *p_ramrod = OSAL_NULL;
37         struct ecore_spq_entry *p_ent = OSAL_NULL;
38         struct ecore_sp_init_data init_data;
39         u16 rx_mode = 0, tx_err = 0;
40         u8 abs_vport_id = 0;
41         enum _ecore_status_t rc = ECORE_NOTIMPL;
42
43         rc = ecore_fw_vport(p_hwfn, p_params->vport_id, &abs_vport_id);
44         if (rc != ECORE_SUCCESS)
45                 return rc;
46
47         /* Get SPQ entry */
48         OSAL_MEMSET(&init_data, 0, sizeof(init_data));
49         init_data.cid = ecore_spq_get_cid(p_hwfn);
50         init_data.opaque_fid = p_params->opaque_fid;
51         init_data.comp_mode = ECORE_SPQ_MODE_EBLOCK;
52
53         rc = ecore_sp_init_request(p_hwfn, &p_ent,
54                                    ETH_RAMROD_VPORT_START,
55                                    PROTOCOLID_ETH, &init_data);
56         if (rc != ECORE_SUCCESS)
57                 return rc;
58
59         p_ramrod = &p_ent->ramrod.vport_start;
60         p_ramrod->vport_id = abs_vport_id;
61
62         p_ramrod->mtu = OSAL_CPU_TO_LE16(p_params->mtu);
63         p_ramrod->inner_vlan_removal_en = p_params->remove_inner_vlan;
64         p_ramrod->handle_ptp_pkts = p_params->handle_ptp_pkts;
65         p_ramrod->drop_ttl0_en = p_params->drop_ttl0;
66         p_ramrod->untagged = p_params->only_untagged;
67         p_ramrod->zero_placement_offset = p_params->zero_placement_offset;
68
69         SET_FIELD(rx_mode, ETH_VPORT_RX_MODE_UCAST_DROP_ALL, 1);
70         SET_FIELD(rx_mode, ETH_VPORT_RX_MODE_MCAST_DROP_ALL, 1);
71
72         p_ramrod->rx_mode.state = OSAL_CPU_TO_LE16(rx_mode);
73
74         /* Handle requests for strict behavior on transmission errors */
75         SET_FIELD(tx_err, ETH_TX_ERR_VALS_ILLEGAL_VLAN_MODE,
76                   p_params->b_err_illegal_vlan_mode ?
77                   ETH_TX_ERR_ASSERT_MALICIOUS : 0);
78         SET_FIELD(tx_err, ETH_TX_ERR_VALS_PACKET_TOO_SMALL,
79                   p_params->b_err_small_pkt ?
80                   ETH_TX_ERR_ASSERT_MALICIOUS : 0);
81         SET_FIELD(tx_err, ETH_TX_ERR_VALS_ANTI_SPOOFING_ERR,
82                   p_params->b_err_anti_spoof ?
83                   ETH_TX_ERR_ASSERT_MALICIOUS : 0);
84         SET_FIELD(tx_err, ETH_TX_ERR_VALS_ILLEGAL_INBAND_TAGS,
85                   p_params->b_err_illegal_inband_mode ?
86                   ETH_TX_ERR_ASSERT_MALICIOUS : 0);
87         SET_FIELD(tx_err, ETH_TX_ERR_VALS_VLAN_INSERTION_W_INBAND_TAG,
88                   p_params->b_err_vlan_insert_with_inband ?
89                   ETH_TX_ERR_ASSERT_MALICIOUS : 0);
90         SET_FIELD(tx_err, ETH_TX_ERR_VALS_MTU_VIOLATION,
91                   p_params->b_err_big_pkt ?
92                   ETH_TX_ERR_ASSERT_MALICIOUS : 0);
93         SET_FIELD(tx_err, ETH_TX_ERR_VALS_ILLEGAL_CONTROL_FRAME,
94                   p_params->b_err_ctrl_frame ?
95                   ETH_TX_ERR_ASSERT_MALICIOUS : 0);
96         p_ramrod->tx_err_behav.values = OSAL_CPU_TO_LE16(tx_err);
97
98         /* TPA related fields */
99         OSAL_MEMSET(&p_ramrod->tpa_param, 0,
100                     sizeof(struct eth_vport_tpa_param));
101         p_ramrod->tpa_param.max_buff_num = p_params->max_buffers_per_cqe;
102
103         switch (p_params->tpa_mode) {
104         case ECORE_TPA_MODE_GRO:
105                 p_ramrod->tpa_param.tpa_max_aggs_num = ETH_TPA_MAX_AGGS_NUM;
106                 p_ramrod->tpa_param.tpa_max_size = (u16)-1;
107                 p_ramrod->tpa_param.tpa_min_size_to_cont = p_params->mtu / 2;
108                 p_ramrod->tpa_param.tpa_min_size_to_start = p_params->mtu / 2;
109                 p_ramrod->tpa_param.tpa_ipv4_en_flg = 1;
110                 p_ramrod->tpa_param.tpa_ipv6_en_flg = 1;
111                 p_ramrod->tpa_param.tpa_ipv4_tunn_en_flg = 1;
112                 p_ramrod->tpa_param.tpa_ipv6_tunn_en_flg = 1;
113                 p_ramrod->tpa_param.tpa_pkt_split_flg = 1;
114                 p_ramrod->tpa_param.tpa_gro_consistent_flg = 1;
115                 break;
116         default:
117                 break;
118         }
119
120         p_ramrod->tx_switching_en = p_params->tx_switching;
121 #ifndef ASIC_ONLY
122         if (CHIP_REV_IS_SLOW(p_hwfn->p_dev))
123                 p_ramrod->tx_switching_en = 0;
124 #endif
125
126         p_ramrod->ctl_frame_mac_check_en = !!p_params->check_mac;
127         p_ramrod->ctl_frame_ethtype_check_en = !!p_params->check_ethtype;
128
129         /* Software Function ID in hwfn (PFs are 0 - 15, VFs are 16 - 135) */
130         p_ramrod->sw_fid = ecore_concrete_to_sw_fid(p_hwfn->p_dev,
131                                                     p_params->concrete_fid);
132
133         return ecore_spq_post(p_hwfn, p_ent, OSAL_NULL);
134 }
135
136 enum _ecore_status_t
137 ecore_sp_vport_start(struct ecore_hwfn *p_hwfn,
138                      struct ecore_sp_vport_start_params *p_params)
139 {
140         if (IS_VF(p_hwfn->p_dev))
141                 return ecore_vf_pf_vport_start(p_hwfn, p_params->vport_id,
142                                                p_params->mtu,
143                                                p_params->remove_inner_vlan,
144                                                p_params->tpa_mode,
145                                                p_params->max_buffers_per_cqe,
146                                                p_params->only_untagged);
147
148         return ecore_sp_eth_vport_start(p_hwfn, p_params);
149 }
150
151 static enum _ecore_status_t
152 ecore_sp_vport_update_rss(struct ecore_hwfn *p_hwfn,
153                           struct vport_update_ramrod_data *p_ramrod,
154                           struct ecore_rss_params *p_rss)
155 {
156         enum _ecore_status_t rc = ECORE_SUCCESS;
157         struct eth_vport_rss_config *p_config;
158         u16 abs_l2_queue = 0;
159         int i;
160
161         if (!p_rss) {
162                 p_ramrod->common.update_rss_flg = 0;
163                 return rc;
164         }
165         p_config = &p_ramrod->rss_config;
166
167         OSAL_BUILD_BUG_ON(ECORE_RSS_IND_TABLE_SIZE !=
168                           ETH_RSS_IND_TABLE_ENTRIES_NUM);
169
170         rc = ecore_fw_rss_eng(p_hwfn, p_rss->rss_eng_id, &p_config->rss_id);
171         if (rc != ECORE_SUCCESS)
172                 return rc;
173
174         p_ramrod->common.update_rss_flg = p_rss->update_rss_config;
175         p_config->update_rss_capabilities = p_rss->update_rss_capabilities;
176         p_config->update_rss_ind_table = p_rss->update_rss_ind_table;
177         p_config->update_rss_key = p_rss->update_rss_key;
178
179         p_config->rss_mode = p_rss->rss_enable ?
180             ETH_VPORT_RSS_MODE_REGULAR : ETH_VPORT_RSS_MODE_DISABLED;
181
182         p_config->capabilities = 0;
183
184         SET_FIELD(p_config->capabilities,
185                   ETH_VPORT_RSS_CONFIG_IPV4_CAPABILITY,
186                   !!(p_rss->rss_caps & ECORE_RSS_IPV4));
187         SET_FIELD(p_config->capabilities,
188                   ETH_VPORT_RSS_CONFIG_IPV6_CAPABILITY,
189                   !!(p_rss->rss_caps & ECORE_RSS_IPV6));
190         SET_FIELD(p_config->capabilities,
191                   ETH_VPORT_RSS_CONFIG_IPV4_TCP_CAPABILITY,
192                   !!(p_rss->rss_caps & ECORE_RSS_IPV4_TCP));
193         SET_FIELD(p_config->capabilities,
194                   ETH_VPORT_RSS_CONFIG_IPV6_TCP_CAPABILITY,
195                   !!(p_rss->rss_caps & ECORE_RSS_IPV6_TCP));
196         SET_FIELD(p_config->capabilities,
197                   ETH_VPORT_RSS_CONFIG_IPV4_UDP_CAPABILITY,
198                   !!(p_rss->rss_caps & ECORE_RSS_IPV4_UDP));
199         SET_FIELD(p_config->capabilities,
200                   ETH_VPORT_RSS_CONFIG_IPV6_UDP_CAPABILITY,
201                   !!(p_rss->rss_caps & ECORE_RSS_IPV6_UDP));
202         p_config->tbl_size = p_rss->rss_table_size_log;
203         p_config->capabilities = OSAL_CPU_TO_LE16(p_config->capabilities);
204
205         DP_VERBOSE(p_hwfn, ECORE_MSG_IFUP,
206                    "update rss flag %d, rss_mode = %d, update_caps = %d, capabilities = %d, update_ind = %d, update_rss_key = %d\n",
207                    p_ramrod->common.update_rss_flg,
208                    p_config->rss_mode,
209                    p_config->update_rss_capabilities,
210                    p_config->capabilities,
211                    p_config->update_rss_ind_table, p_config->update_rss_key);
212
213         for (i = 0; i < ECORE_RSS_IND_TABLE_SIZE; i++) {
214                 rc = ecore_fw_l2_queue(p_hwfn,
215                                        p_rss->rss_ind_table[i],
216                                        &abs_l2_queue);
217                 if (rc != ECORE_SUCCESS)
218                         return rc;
219
220                 p_config->indirection_table[i] = OSAL_CPU_TO_LE16(abs_l2_queue);
221                 DP_VERBOSE(p_hwfn, ECORE_MSG_IFUP, "i= %d, queue = %d\n",
222                            i, p_config->indirection_table[i]);
223         }
224
225         for (i = 0; i < 10; i++)
226                 p_config->rss_key[i] = OSAL_CPU_TO_LE32(p_rss->rss_key[i]);
227
228         return rc;
229 }
230
231 static void
232 ecore_sp_update_accept_mode(struct ecore_hwfn *p_hwfn,
233                             struct vport_update_ramrod_data *p_ramrod,
234                             struct ecore_filter_accept_flags accept_flags)
235 {
236         p_ramrod->common.update_rx_mode_flg =
237                                         accept_flags.update_rx_mode_config;
238         p_ramrod->common.update_tx_mode_flg =
239                                         accept_flags.update_tx_mode_config;
240
241 #ifndef ASIC_ONLY
242         /* On B0 emulation we cannot enable Tx, since this would cause writes
243          * to PVFC HW block which isn't implemented in emulation.
244          */
245         if (CHIP_REV_IS_SLOW(p_hwfn->p_dev)) {
246                 DP_VERBOSE(p_hwfn, ECORE_MSG_SP,
247                            "Non-Asic - prevent Tx mode in vport update\n");
248                 p_ramrod->common.update_tx_mode_flg = 0;
249         }
250 #endif
251
252         /* Set Rx mode accept flags */
253         if (p_ramrod->common.update_rx_mode_flg) {
254                 u8 accept_filter = accept_flags.rx_accept_filter;
255                 u16 state = 0;
256
257                 SET_FIELD(state, ETH_VPORT_RX_MODE_UCAST_DROP_ALL,
258                           !(!!(accept_filter & ECORE_ACCEPT_UCAST_MATCHED) ||
259                            !!(accept_filter & ECORE_ACCEPT_UCAST_UNMATCHED)));
260
261                 SET_FIELD(state, ETH_VPORT_RX_MODE_UCAST_ACCEPT_UNMATCHED,
262                           !!(accept_filter & ECORE_ACCEPT_UCAST_UNMATCHED));
263
264                 SET_FIELD(state, ETH_VPORT_RX_MODE_MCAST_DROP_ALL,
265                           !(!!(accept_filter & ECORE_ACCEPT_MCAST_MATCHED) ||
266                             !!(accept_filter & ECORE_ACCEPT_MCAST_UNMATCHED)));
267
268                 SET_FIELD(state, ETH_VPORT_RX_MODE_MCAST_ACCEPT_ALL,
269                           (!!(accept_filter & ECORE_ACCEPT_MCAST_MATCHED) &&
270                            !!(accept_filter & ECORE_ACCEPT_MCAST_UNMATCHED)));
271
272                 SET_FIELD(state, ETH_VPORT_RX_MODE_BCAST_ACCEPT_ALL,
273                           !!(accept_filter & ECORE_ACCEPT_BCAST));
274
275                 p_ramrod->rx_mode.state = OSAL_CPU_TO_LE16(state);
276                 DP_VERBOSE(p_hwfn, ECORE_MSG_SP,
277                            "vport[%02x] p_ramrod->rx_mode.state = 0x%x\n",
278                            p_ramrod->common.vport_id, state);
279         }
280
281         /* Set Tx mode accept flags */
282         if (p_ramrod->common.update_tx_mode_flg) {
283                 u8 accept_filter = accept_flags.tx_accept_filter;
284                 u16 state = 0;
285
286                 SET_FIELD(state, ETH_VPORT_TX_MODE_UCAST_DROP_ALL,
287                           !!(accept_filter & ECORE_ACCEPT_NONE));
288
289                 SET_FIELD(state, ETH_VPORT_TX_MODE_MCAST_DROP_ALL,
290                           !!(accept_filter & ECORE_ACCEPT_NONE));
291
292                 SET_FIELD(state, ETH_VPORT_TX_MODE_MCAST_ACCEPT_ALL,
293                           (!!(accept_filter & ECORE_ACCEPT_MCAST_MATCHED) &&
294                            !!(accept_filter & ECORE_ACCEPT_MCAST_UNMATCHED)));
295
296                 SET_FIELD(state, ETH_VPORT_TX_MODE_BCAST_ACCEPT_ALL,
297                           !!(accept_filter & ECORE_ACCEPT_BCAST));
298
299                 p_ramrod->tx_mode.state = OSAL_CPU_TO_LE16(state);
300                 DP_VERBOSE(p_hwfn, ECORE_MSG_SP,
301                            "vport[%02x] p_ramrod->tx_mode.state = 0x%x\n",
302                            p_ramrod->common.vport_id, state);
303         }
304 }
305
306 static void
307 ecore_sp_vport_update_sge_tpa(struct ecore_hwfn *p_hwfn,
308                               struct vport_update_ramrod_data *p_ramrod,
309                               struct ecore_sge_tpa_params *p_params)
310 {
311         struct eth_vport_tpa_param *p_tpa;
312
313         if (!p_params) {
314                 p_ramrod->common.update_tpa_param_flg = 0;
315                 p_ramrod->common.update_tpa_en_flg = 0;
316                 p_ramrod->common.update_tpa_param_flg = 0;
317                 return;
318         }
319
320         p_ramrod->common.update_tpa_en_flg = p_params->update_tpa_en_flg;
321         p_tpa = &p_ramrod->tpa_param;
322         p_tpa->tpa_ipv4_en_flg = p_params->tpa_ipv4_en_flg;
323         p_tpa->tpa_ipv6_en_flg = p_params->tpa_ipv6_en_flg;
324         p_tpa->tpa_ipv4_tunn_en_flg = p_params->tpa_ipv4_tunn_en_flg;
325         p_tpa->tpa_ipv6_tunn_en_flg = p_params->tpa_ipv6_tunn_en_flg;
326
327         p_ramrod->common.update_tpa_param_flg = p_params->update_tpa_param_flg;
328         p_tpa->max_buff_num = p_params->max_buffers_per_cqe;
329         p_tpa->tpa_pkt_split_flg = p_params->tpa_pkt_split_flg;
330         p_tpa->tpa_hdr_data_split_flg = p_params->tpa_hdr_data_split_flg;
331         p_tpa->tpa_gro_consistent_flg = p_params->tpa_gro_consistent_flg;
332         p_tpa->tpa_max_aggs_num = p_params->tpa_max_aggs_num;
333         p_tpa->tpa_max_size = p_params->tpa_max_size;
334         p_tpa->tpa_min_size_to_start = p_params->tpa_min_size_to_start;
335         p_tpa->tpa_min_size_to_cont = p_params->tpa_min_size_to_cont;
336 }
337
338 static void
339 ecore_sp_update_mcast_bin(struct ecore_hwfn *p_hwfn,
340                           struct vport_update_ramrod_data *p_ramrod,
341                           struct ecore_sp_vport_update_params *p_params)
342 {
343         int i;
344
345         OSAL_MEMSET(&p_ramrod->approx_mcast.bins, 0,
346                     sizeof(p_ramrod->approx_mcast.bins));
347
348         if (!p_params->update_approx_mcast_flg)
349                 return;
350
351         p_ramrod->common.update_approx_mcast_flg = 1;
352         for (i = 0; i < ETH_MULTICAST_MAC_BINS_IN_REGS; i++) {
353                 u32 *p_bins = (u32 *)p_params->bins;
354
355                 p_ramrod->approx_mcast.bins[i] = OSAL_CPU_TO_LE32(p_bins[i]);
356         }
357 }
358
359 enum _ecore_status_t
360 ecore_sp_vport_update(struct ecore_hwfn *p_hwfn,
361                       struct ecore_sp_vport_update_params *p_params,
362                       enum spq_mode comp_mode,
363                       struct ecore_spq_comp_cb *p_comp_data)
364 {
365         struct ecore_rss_params *p_rss_params = p_params->rss_params;
366         struct vport_update_ramrod_data_cmn *p_cmn;
367         struct ecore_sp_init_data init_data;
368         struct vport_update_ramrod_data *p_ramrod = OSAL_NULL;
369         struct ecore_spq_entry *p_ent = OSAL_NULL;
370         u8 abs_vport_id = 0, val;
371         enum _ecore_status_t rc = ECORE_NOTIMPL;
372
373         if (IS_VF(p_hwfn->p_dev)) {
374                 rc = ecore_vf_pf_vport_update(p_hwfn, p_params);
375                 return rc;
376         }
377
378         rc = ecore_fw_vport(p_hwfn, p_params->vport_id, &abs_vport_id);
379         if (rc != ECORE_SUCCESS)
380                 return rc;
381
382         /* Get SPQ entry */
383         OSAL_MEMSET(&init_data, 0, sizeof(init_data));
384         init_data.cid = ecore_spq_get_cid(p_hwfn);
385         init_data.opaque_fid = p_params->opaque_fid;
386         init_data.comp_mode = comp_mode;
387         init_data.p_comp_data = p_comp_data;
388
389         rc = ecore_sp_init_request(p_hwfn, &p_ent,
390                                    ETH_RAMROD_VPORT_UPDATE,
391                                    PROTOCOLID_ETH, &init_data);
392         if (rc != ECORE_SUCCESS)
393                 return rc;
394
395         /* Copy input params to ramrod according to FW struct */
396         p_ramrod = &p_ent->ramrod.vport_update;
397         p_cmn = &p_ramrod->common;
398
399         p_cmn->vport_id = abs_vport_id;
400
401         p_cmn->rx_active_flg = p_params->vport_active_rx_flg;
402         p_cmn->update_rx_active_flg = p_params->update_vport_active_rx_flg;
403         p_cmn->tx_active_flg = p_params->vport_active_tx_flg;
404         p_cmn->update_tx_active_flg = p_params->update_vport_active_tx_flg;
405
406         p_cmn->accept_any_vlan = p_params->accept_any_vlan;
407         val = p_params->update_accept_any_vlan_flg;
408         p_cmn->update_accept_any_vlan_flg = val;
409
410         p_cmn->inner_vlan_removal_en = p_params->inner_vlan_removal_flg;
411         val = p_params->update_inner_vlan_removal_flg;
412         p_cmn->update_inner_vlan_removal_en_flg = val;
413
414         p_cmn->default_vlan_en = p_params->default_vlan_enable_flg;
415         val = p_params->update_default_vlan_enable_flg;
416         p_cmn->update_default_vlan_en_flg = val;
417
418         p_cmn->default_vlan = OSAL_CPU_TO_LE16(p_params->default_vlan);
419         p_cmn->update_default_vlan_flg = p_params->update_default_vlan_flg;
420
421         p_cmn->silent_vlan_removal_en = p_params->silent_vlan_removal_flg;
422
423         p_ramrod->common.tx_switching_en = p_params->tx_switching_flg;
424
425 #ifndef ASIC_ONLY
426         if (CHIP_REV_IS_FPGA(p_hwfn->p_dev))
427                 if (p_ramrod->common.tx_switching_en ||
428                     p_ramrod->common.update_tx_switching_en_flg) {
429                         DP_NOTICE(p_hwfn, false,
430                                   "FPGA - why are we seeing tx-switching? Overriding it\n");
431                         p_ramrod->common.tx_switching_en = 0;
432                         p_ramrod->common.update_tx_switching_en_flg = 1;
433                 }
434 #endif
435         p_cmn->update_tx_switching_en_flg = p_params->update_tx_switching_flg;
436
437         p_cmn->anti_spoofing_en = p_params->anti_spoofing_en;
438         val = p_params->update_anti_spoofing_en_flg;
439         p_ramrod->common.update_anti_spoofing_en_flg = val;
440
441         rc = ecore_sp_vport_update_rss(p_hwfn, p_ramrod, p_rss_params);
442         if (rc != ECORE_SUCCESS) {
443                 /* Return spq entry which is taken in ecore_sp_init_request()*/
444                 ecore_spq_return_entry(p_hwfn, p_ent);
445                 return rc;
446         }
447
448         /* Update mcast bins for VFs, PF doesn't use this functionality */
449         ecore_sp_update_mcast_bin(p_hwfn, p_ramrod, p_params);
450
451         ecore_sp_update_accept_mode(p_hwfn, p_ramrod, p_params->accept_flags);
452         ecore_sp_vport_update_sge_tpa(p_hwfn, p_ramrod,
453                                       p_params->sge_tpa_params);
454         if (p_params->mtu) {
455                 p_ramrod->common.update_mtu_flg = 1;
456                 p_ramrod->common.mtu = OSAL_CPU_TO_LE16(p_params->mtu);
457         }
458
459         return ecore_spq_post(p_hwfn, p_ent, OSAL_NULL);
460 }
461
462 enum _ecore_status_t ecore_sp_vport_stop(struct ecore_hwfn *p_hwfn,
463                                          u16 opaque_fid, u8 vport_id)
464 {
465         struct vport_stop_ramrod_data *p_ramrod;
466         struct ecore_sp_init_data init_data;
467         struct ecore_spq_entry *p_ent;
468         u8 abs_vport_id = 0;
469         enum _ecore_status_t rc;
470
471         if (IS_VF(p_hwfn->p_dev))
472                 return ecore_vf_pf_vport_stop(p_hwfn);
473
474         rc = ecore_fw_vport(p_hwfn, vport_id, &abs_vport_id);
475         if (rc != ECORE_SUCCESS)
476                 return rc;
477
478         /* Get SPQ entry */
479         OSAL_MEMSET(&init_data, 0, sizeof(init_data));
480         init_data.cid = ecore_spq_get_cid(p_hwfn);
481         init_data.opaque_fid = opaque_fid;
482         init_data.comp_mode = ECORE_SPQ_MODE_EBLOCK;
483
484         rc = ecore_sp_init_request(p_hwfn, &p_ent,
485                                    ETH_RAMROD_VPORT_STOP,
486                                    PROTOCOLID_ETH, &init_data);
487         if (rc != ECORE_SUCCESS)
488                 return rc;
489
490         p_ramrod = &p_ent->ramrod.vport_stop;
491         p_ramrod->vport_id = abs_vport_id;
492
493         return ecore_spq_post(p_hwfn, p_ent, OSAL_NULL);
494 }
495
496 static enum _ecore_status_t
497 ecore_vf_pf_accept_flags(struct ecore_hwfn *p_hwfn,
498                          struct ecore_filter_accept_flags *p_accept_flags)
499 {
500         struct ecore_sp_vport_update_params s_params;
501
502         OSAL_MEMSET(&s_params, 0, sizeof(s_params));
503         OSAL_MEMCPY(&s_params.accept_flags, p_accept_flags,
504                     sizeof(struct ecore_filter_accept_flags));
505
506         return ecore_vf_pf_vport_update(p_hwfn, &s_params);
507 }
508
509 enum _ecore_status_t
510 ecore_filter_accept_cmd(struct ecore_dev *p_dev,
511                         u8 vport,
512                         struct ecore_filter_accept_flags accept_flags,
513                         u8 update_accept_any_vlan,
514                         u8 accept_any_vlan,
515                         enum spq_mode comp_mode,
516                         struct ecore_spq_comp_cb *p_comp_data)
517 {
518         struct ecore_sp_vport_update_params vport_update_params;
519         int i, rc;
520
521         /* Prepare and send the vport rx_mode change */
522         OSAL_MEMSET(&vport_update_params, 0, sizeof(vport_update_params));
523         vport_update_params.vport_id = vport;
524         vport_update_params.accept_flags = accept_flags;
525         vport_update_params.update_accept_any_vlan_flg = update_accept_any_vlan;
526         vport_update_params.accept_any_vlan = accept_any_vlan;
527
528         for_each_hwfn(p_dev, i) {
529                 struct ecore_hwfn *p_hwfn = &p_dev->hwfns[i];
530
531                 vport_update_params.opaque_fid = p_hwfn->hw_info.opaque_fid;
532
533                 if (IS_VF(p_dev)) {
534                         rc = ecore_vf_pf_accept_flags(p_hwfn, &accept_flags);
535                         if (rc != ECORE_SUCCESS)
536                                 return rc;
537                         continue;
538                 }
539
540                 rc = ecore_sp_vport_update(p_hwfn, &vport_update_params,
541                                            comp_mode, p_comp_data);
542                 if (rc != ECORE_SUCCESS) {
543                         DP_ERR(p_dev, "Update rx_mode failed %d\n", rc);
544                         return rc;
545                 }
546
547                 DP_VERBOSE(p_hwfn, ECORE_MSG_SP,
548                            "Accept filter configured, flags = [Rx]%x [Tx]%x\n",
549                            accept_flags.rx_accept_filter,
550                            accept_flags.tx_accept_filter);
551
552                 if (update_accept_any_vlan)
553                         DP_VERBOSE(p_hwfn, ECORE_MSG_SP,
554                                    "accept_any_vlan=%d configured\n",
555                                    accept_any_vlan);
556         }
557
558         return 0;
559 }
560
561 static void ecore_sp_release_queue_cid(struct ecore_hwfn *p_hwfn,
562                                        struct ecore_hw_cid_data *p_cid_data)
563 {
564         if (!p_cid_data->b_cid_allocated)
565                 return;
566
567         ecore_cxt_release_cid(p_hwfn, p_cid_data->cid);
568         p_cid_data->b_cid_allocated = false;
569 }
570
571 enum _ecore_status_t
572 ecore_sp_eth_rxq_start_ramrod(struct ecore_hwfn *p_hwfn,
573                               u16 opaque_fid,
574                               u32 cid,
575                               struct ecore_queue_start_common_params *p_params,
576                               u16 bd_max_bytes,
577                               dma_addr_t bd_chain_phys_addr,
578                               dma_addr_t cqe_pbl_addr,
579                               u16 cqe_pbl_size, bool b_use_zone_a_prod)
580 {
581         struct rx_queue_start_ramrod_data *p_ramrod = OSAL_NULL;
582         struct ecore_spq_entry *p_ent = OSAL_NULL;
583         struct ecore_sp_init_data init_data;
584         struct ecore_hw_cid_data *p_rx_cid;
585         u16 abs_rx_q_id = 0;
586         u8 abs_vport_id = 0;
587         enum _ecore_status_t rc = ECORE_NOTIMPL;
588
589         /* Store information for the stop */
590         p_rx_cid = &p_hwfn->p_rx_cids[p_params->queue_id];
591         p_rx_cid->cid = cid;
592         p_rx_cid->opaque_fid = opaque_fid;
593         p_rx_cid->vport_id = p_params->vport_id;
594
595         rc = ecore_fw_vport(p_hwfn, p_params->vport_id, &abs_vport_id);
596         if (rc != ECORE_SUCCESS)
597                 return rc;
598
599         rc = ecore_fw_l2_queue(p_hwfn, p_params->queue_id, &abs_rx_q_id);
600         if (rc != ECORE_SUCCESS)
601                 return rc;
602
603         DP_VERBOSE(p_hwfn, ECORE_MSG_SP,
604                    "opaque_fid=0x%x, cid=0x%x, rx_qid=0x%x, vport_id=0x%x, sb_id=0x%x\n",
605                    opaque_fid, cid, p_params->queue_id,
606                    p_params->vport_id, p_params->sb);
607
608         /* Get SPQ entry */
609         OSAL_MEMSET(&init_data, 0, sizeof(init_data));
610         init_data.cid = cid;
611         init_data.opaque_fid = opaque_fid;
612         init_data.comp_mode = ECORE_SPQ_MODE_EBLOCK;
613
614         rc = ecore_sp_init_request(p_hwfn, &p_ent,
615                                    ETH_RAMROD_RX_QUEUE_START,
616                                    PROTOCOLID_ETH, &init_data);
617         if (rc != ECORE_SUCCESS)
618                 return rc;
619
620         p_ramrod = &p_ent->ramrod.rx_queue_start;
621
622         p_ramrod->sb_id = OSAL_CPU_TO_LE16(p_params->sb);
623         p_ramrod->sb_index = (u8)p_params->sb_idx;
624         p_ramrod->vport_id = abs_vport_id;
625         p_ramrod->stats_counter_id = p_params->stats_id;
626         p_ramrod->rx_queue_id = OSAL_CPU_TO_LE16(abs_rx_q_id);
627         p_ramrod->complete_cqe_flg = 0;
628         p_ramrod->complete_event_flg = 1;
629
630         p_ramrod->bd_max_bytes = OSAL_CPU_TO_LE16(bd_max_bytes);
631         DMA_REGPAIR_LE(p_ramrod->bd_base, bd_chain_phys_addr);
632
633         p_ramrod->num_of_pbl_pages = OSAL_CPU_TO_LE16(cqe_pbl_size);
634         DMA_REGPAIR_LE(p_ramrod->cqe_pbl_addr, cqe_pbl_addr);
635
636         if (p_params->vf_qid || b_use_zone_a_prod) {
637                 p_ramrod->vf_rx_prod_index = (u8)p_params->vf_qid;
638                 DP_VERBOSE(p_hwfn, ECORE_MSG_SP,
639                            "Queue%s is meant for VF rxq[%02x]\n",
640                            b_use_zone_a_prod ? " [legacy]" : "",
641                            p_params->vf_qid);
642                 p_ramrod->vf_rx_prod_use_zone_a = b_use_zone_a_prod;
643         }
644
645         return ecore_spq_post(p_hwfn, p_ent, OSAL_NULL);
646 }
647
648 enum _ecore_status_t
649 ecore_sp_eth_rx_queue_start(struct ecore_hwfn *p_hwfn,
650                             u16 opaque_fid,
651                             struct ecore_queue_start_common_params *p_params,
652                             u16 bd_max_bytes,
653                             dma_addr_t bd_chain_phys_addr,
654                             dma_addr_t cqe_pbl_addr,
655                             u16 cqe_pbl_size,
656                             void OSAL_IOMEM * *pp_prod)
657 {
658         struct ecore_hw_cid_data *p_rx_cid;
659         u32 init_prod_val = 0;
660         u16 abs_l2_queue = 0;
661         u8 abs_stats_id = 0;
662         enum _ecore_status_t rc;
663
664         if (IS_VF(p_hwfn->p_dev)) {
665                 return ecore_vf_pf_rxq_start(p_hwfn,
666                                              (u8)p_params->queue_id,
667                                              p_params->sb,
668                                              (u8)p_params->sb_idx,
669                                              bd_max_bytes,
670                                              bd_chain_phys_addr,
671                                              cqe_pbl_addr,
672                                              cqe_pbl_size, pp_prod);
673         }
674
675         rc = ecore_fw_l2_queue(p_hwfn, p_params->queue_id, &abs_l2_queue);
676         if (rc != ECORE_SUCCESS)
677                 return rc;
678
679         rc = ecore_fw_vport(p_hwfn, p_params->stats_id, &abs_stats_id);
680         if (rc != ECORE_SUCCESS)
681                 return rc;
682
683         *pp_prod = (u8 OSAL_IOMEM *)p_hwfn->regview +
684             GTT_BAR0_MAP_REG_MSDM_RAM +
685             MSTORM_ETH_PF_PRODS_OFFSET(abs_l2_queue);
686
687         /* Init the rcq, rx bd and rx sge (if valid) producers to 0 */
688         __internal_ram_wr(p_hwfn, *pp_prod, sizeof(u32),
689                           (u32 *)(&init_prod_val));
690
691         /* Allocate a CID for the queue */
692         p_rx_cid = &p_hwfn->p_rx_cids[p_params->queue_id];
693         rc = ecore_cxt_acquire_cid(p_hwfn, PROTOCOLID_ETH,
694                                    &p_rx_cid->cid);
695         if (rc != ECORE_SUCCESS) {
696                 DP_NOTICE(p_hwfn, true, "Failed to acquire cid\n");
697                 return rc;
698         }
699         p_rx_cid->b_cid_allocated = true;
700         p_params->stats_id = abs_stats_id;
701         p_params->vf_qid = 0;
702
703         rc = ecore_sp_eth_rxq_start_ramrod(p_hwfn,
704                                            opaque_fid,
705                                            p_rx_cid->cid,
706                                            p_params,
707                                            bd_max_bytes,
708                                            bd_chain_phys_addr,
709                                            cqe_pbl_addr,
710                                            cqe_pbl_size,
711                                            false);
712
713         if (rc != ECORE_SUCCESS)
714                 ecore_sp_release_queue_cid(p_hwfn, p_rx_cid);
715
716         return rc;
717 }
718
719 enum _ecore_status_t
720 ecore_sp_eth_rx_queues_update(struct ecore_hwfn *p_hwfn,
721                               u16 rx_queue_id,
722                               u8 num_rxqs,
723                               u8 complete_cqe_flg,
724                               u8 complete_event_flg,
725                               enum spq_mode comp_mode,
726                               struct ecore_spq_comp_cb *p_comp_data)
727 {
728         struct rx_queue_update_ramrod_data *p_ramrod = OSAL_NULL;
729         struct ecore_spq_entry *p_ent = OSAL_NULL;
730         struct ecore_sp_init_data init_data;
731         struct ecore_hw_cid_data *p_rx_cid;
732         u16 qid, abs_rx_q_id = 0;
733         enum _ecore_status_t rc = ECORE_NOTIMPL;
734         u8 i;
735
736         if (IS_VF(p_hwfn->p_dev))
737                 return ecore_vf_pf_rxqs_update(p_hwfn,
738                                                rx_queue_id,
739                                                num_rxqs,
740                                                complete_cqe_flg,
741                                                complete_event_flg);
742
743         OSAL_MEMSET(&init_data, 0, sizeof(init_data));
744         init_data.comp_mode = comp_mode;
745         init_data.p_comp_data = p_comp_data;
746
747         for (i = 0; i < num_rxqs; i++) {
748                 qid = rx_queue_id + i;
749                 p_rx_cid = &p_hwfn->p_rx_cids[qid];
750
751                 /* Get SPQ entry */
752                 init_data.cid = p_rx_cid->cid;
753                 init_data.opaque_fid = p_rx_cid->opaque_fid;
754
755                 rc = ecore_sp_init_request(p_hwfn, &p_ent,
756                                            ETH_RAMROD_RX_QUEUE_UPDATE,
757                                            PROTOCOLID_ETH, &init_data);
758                 if (rc != ECORE_SUCCESS)
759                         return rc;
760
761                 p_ramrod = &p_ent->ramrod.rx_queue_update;
762
763                 ecore_fw_vport(p_hwfn, p_rx_cid->vport_id, &p_ramrod->vport_id);
764                 ecore_fw_l2_queue(p_hwfn, qid, &abs_rx_q_id);
765                 p_ramrod->rx_queue_id = OSAL_CPU_TO_LE16(abs_rx_q_id);
766                 p_ramrod->complete_cqe_flg = complete_cqe_flg;
767                 p_ramrod->complete_event_flg = complete_event_flg;
768
769                 rc = ecore_spq_post(p_hwfn, p_ent, OSAL_NULL);
770                 if (rc)
771                         return rc;
772         }
773
774         return rc;
775 }
776
777 enum _ecore_status_t
778 ecore_sp_eth_rx_queue_stop(struct ecore_hwfn *p_hwfn,
779                            u16 rx_queue_id,
780                            bool eq_completion_only, bool cqe_completion)
781 {
782         struct ecore_hw_cid_data *p_rx_cid = &p_hwfn->p_rx_cids[rx_queue_id];
783         struct rx_queue_stop_ramrod_data *p_ramrod = OSAL_NULL;
784         struct ecore_spq_entry *p_ent = OSAL_NULL;
785         struct ecore_sp_init_data init_data;
786         u16 abs_rx_q_id = 0;
787         enum _ecore_status_t rc = ECORE_NOTIMPL;
788
789         if (IS_VF(p_hwfn->p_dev))
790                 return ecore_vf_pf_rxq_stop(p_hwfn, rx_queue_id,
791                                             cqe_completion);
792
793         /* Get SPQ entry */
794         OSAL_MEMSET(&init_data, 0, sizeof(init_data));
795         init_data.cid = p_rx_cid->cid;
796         init_data.opaque_fid = p_rx_cid->opaque_fid;
797         init_data.comp_mode = ECORE_SPQ_MODE_EBLOCK;
798
799         rc = ecore_sp_init_request(p_hwfn, &p_ent,
800                                    ETH_RAMROD_RX_QUEUE_STOP,
801                                    PROTOCOLID_ETH, &init_data);
802         if (rc != ECORE_SUCCESS)
803                 return rc;
804
805         p_ramrod = &p_ent->ramrod.rx_queue_stop;
806
807         ecore_fw_vport(p_hwfn, p_rx_cid->vport_id, &p_ramrod->vport_id);
808         ecore_fw_l2_queue(p_hwfn, rx_queue_id, &abs_rx_q_id);
809         p_ramrod->rx_queue_id = OSAL_CPU_TO_LE16(abs_rx_q_id);
810
811         /* Cleaning the queue requires the completion to arrive there.
812          * In addition, VFs require the answer to come as eqe to PF.
813          */
814         p_ramrod->complete_cqe_flg = (!!(p_rx_cid->opaque_fid ==
815                                          p_hwfn->hw_info.opaque_fid) &&
816                                       !eq_completion_only) || cqe_completion;
817         p_ramrod->complete_event_flg = !(p_rx_cid->opaque_fid ==
818                                          p_hwfn->hw_info.opaque_fid) ||
819             eq_completion_only;
820
821         rc = ecore_spq_post(p_hwfn, p_ent, OSAL_NULL);
822         if (rc != ECORE_SUCCESS)
823                 return rc;
824
825         ecore_sp_release_queue_cid(p_hwfn, p_rx_cid);
826
827         return rc;
828 }
829
830 enum _ecore_status_t
831 ecore_sp_eth_txq_start_ramrod(struct ecore_hwfn *p_hwfn,
832                               u16 opaque_fid,
833                               u32 cid,
834                               struct ecore_queue_start_common_params *p_params,
835                               dma_addr_t pbl_addr,
836                               u16 pbl_size,
837                               u16 pq_id)
838 {
839         struct tx_queue_start_ramrod_data *p_ramrod = OSAL_NULL;
840         struct ecore_spq_entry *p_ent = OSAL_NULL;
841         struct ecore_sp_init_data init_data;
842         struct ecore_hw_cid_data *p_tx_cid;
843         u16 abs_tx_qzone_id = 0;
844         enum _ecore_status_t rc = ECORE_NOTIMPL;
845         u8 abs_vport_id;
846
847         /* Store information for the stop */
848         p_tx_cid = &p_hwfn->p_tx_cids[p_params->queue_id];
849         p_tx_cid->cid = cid;
850         p_tx_cid->opaque_fid = opaque_fid;
851
852         rc = ecore_fw_vport(p_hwfn, p_params->vport_id, &abs_vport_id);
853         if (rc != ECORE_SUCCESS)
854                 return rc;
855
856         rc = ecore_fw_l2_queue(p_hwfn, p_params->qzone_id, &abs_tx_qzone_id);
857         if (rc != ECORE_SUCCESS)
858                 return rc;
859
860         /* Get SPQ entry */
861         OSAL_MEMSET(&init_data, 0, sizeof(init_data));
862         init_data.cid = cid;
863         init_data.opaque_fid = opaque_fid;
864         init_data.comp_mode = ECORE_SPQ_MODE_EBLOCK;
865
866         rc = ecore_sp_init_request(p_hwfn, &p_ent,
867                                    ETH_RAMROD_TX_QUEUE_START,
868                                    PROTOCOLID_ETH, &init_data);
869         if (rc != ECORE_SUCCESS)
870                 return rc;
871
872         p_ramrod = &p_ent->ramrod.tx_queue_start;
873         p_ramrod->vport_id = abs_vport_id;
874
875         p_ramrod->sb_id = OSAL_CPU_TO_LE16(p_params->sb);
876         p_ramrod->sb_index = (u8)p_params->sb_idx;
877         p_ramrod->stats_counter_id = p_params->stats_id;
878
879         p_ramrod->queue_zone_id = OSAL_CPU_TO_LE16(abs_tx_qzone_id);
880         p_ramrod->same_as_last_id = OSAL_CPU_TO_LE16(abs_tx_qzone_id);
881
882         p_ramrod->pbl_size = OSAL_CPU_TO_LE16(pbl_size);
883         DMA_REGPAIR_LE(p_ramrod->pbl_base_addr, pbl_addr);
884
885         p_ramrod->qm_pq_id = OSAL_CPU_TO_LE16(pq_id);
886
887         return ecore_spq_post(p_hwfn, p_ent, OSAL_NULL);
888 }
889
890 enum _ecore_status_t
891 ecore_sp_eth_tx_queue_start(struct ecore_hwfn *p_hwfn,
892                             u16 opaque_fid,
893                             struct ecore_queue_start_common_params *p_params,
894                             u8 tc,
895                             dma_addr_t pbl_addr,
896                             u16 pbl_size,
897                             void OSAL_IOMEM * *pp_doorbell)
898 {
899         struct ecore_hw_cid_data *p_tx_cid;
900         u8 abs_stats_id = 0;
901         enum _ecore_status_t rc;
902
903         if (IS_VF(p_hwfn->p_dev)) {
904                 return ecore_vf_pf_txq_start(p_hwfn,
905                                              p_params->queue_id,
906                                              p_params->sb,
907                                              (u8)p_params->sb_idx,
908                                              pbl_addr,
909                                              pbl_size,
910                                              pp_doorbell);
911         }
912
913         rc = ecore_fw_vport(p_hwfn, p_params->stats_id, &abs_stats_id);
914         if (rc != ECORE_SUCCESS)
915                 return rc;
916
917         p_tx_cid = &p_hwfn->p_tx_cids[p_params->queue_id];
918         OSAL_MEMSET(p_tx_cid, 0, sizeof(*p_tx_cid));
919
920         /* Allocate a CID for the queue */
921         rc = ecore_cxt_acquire_cid(p_hwfn, PROTOCOLID_ETH, &p_tx_cid->cid);
922         if (rc != ECORE_SUCCESS) {
923                 DP_NOTICE(p_hwfn, true, "Failed to acquire cid\n");
924                 return rc;
925         }
926         p_tx_cid->b_cid_allocated = true;
927
928         DP_VERBOSE(p_hwfn, ECORE_MSG_SP,
929                    "opaque_fid=0x%x, cid=0x%x, tx_qid=0x%x, vport_id=0x%x, sb_id=0x%x\n",
930                     opaque_fid, p_tx_cid->cid, p_params->queue_id,
931                     p_params->vport_id, p_params->sb);
932
933         p_params->stats_id = abs_stats_id;
934
935         /* TODO - set tc in the pq_params for multi-cos */
936         rc = ecore_sp_eth_txq_start_ramrod(p_hwfn,
937                                            opaque_fid,
938                                            p_tx_cid->cid,
939                                            p_params,
940                                            pbl_addr,
941                                            pbl_size,
942                                            ecore_get_cm_pq_idx_mcos(p_hwfn,
943                                                                     tc));
944
945         *pp_doorbell = (u8 OSAL_IOMEM *)p_hwfn->doorbells +
946             DB_ADDR(p_tx_cid->cid, DQ_DEMS_LEGACY);
947
948         if (rc != ECORE_SUCCESS)
949                 ecore_sp_release_queue_cid(p_hwfn, p_tx_cid);
950
951         return rc;
952 }
953
954 enum _ecore_status_t ecore_sp_eth_tx_queue_update(struct ecore_hwfn *p_hwfn)
955 {
956         return ECORE_NOTIMPL;
957 }
958
959 enum _ecore_status_t ecore_sp_eth_tx_queue_stop(struct ecore_hwfn *p_hwfn,
960                                                 u16 tx_queue_id)
961 {
962         struct ecore_hw_cid_data *p_tx_cid = &p_hwfn->p_tx_cids[tx_queue_id];
963         struct ecore_spq_entry *p_ent = OSAL_NULL;
964         struct ecore_sp_init_data init_data;
965         enum _ecore_status_t rc = ECORE_NOTIMPL;
966
967         if (IS_VF(p_hwfn->p_dev))
968                 return ecore_vf_pf_txq_stop(p_hwfn, tx_queue_id);
969
970         /* Get SPQ entry */
971         OSAL_MEMSET(&init_data, 0, sizeof(init_data));
972         init_data.cid = p_tx_cid->cid;
973         init_data.opaque_fid = p_tx_cid->opaque_fid;
974         init_data.comp_mode = ECORE_SPQ_MODE_EBLOCK;
975
976         rc = ecore_sp_init_request(p_hwfn, &p_ent,
977                                    ETH_RAMROD_TX_QUEUE_STOP,
978                                    PROTOCOLID_ETH, &init_data);
979         if (rc != ECORE_SUCCESS)
980                 return rc;
981
982         rc = ecore_spq_post(p_hwfn, p_ent, OSAL_NULL);
983         if (rc != ECORE_SUCCESS)
984                 return rc;
985
986         ecore_sp_release_queue_cid(p_hwfn, p_tx_cid);
987         return rc;
988 }
989
990 static enum eth_filter_action
991 ecore_filter_action(enum ecore_filter_opcode opcode)
992 {
993         enum eth_filter_action action = MAX_ETH_FILTER_ACTION;
994
995         switch (opcode) {
996         case ECORE_FILTER_ADD:
997                 action = ETH_FILTER_ACTION_ADD;
998                 break;
999         case ECORE_FILTER_REMOVE:
1000                 action = ETH_FILTER_ACTION_REMOVE;
1001                 break;
1002         case ECORE_FILTER_FLUSH:
1003                 action = ETH_FILTER_ACTION_REMOVE_ALL;
1004                 break;
1005         default:
1006                 action = MAX_ETH_FILTER_ACTION;
1007         }
1008
1009         return action;
1010 }
1011
1012 static enum _ecore_status_t
1013 ecore_filter_ucast_common(struct ecore_hwfn *p_hwfn,
1014                           u16 opaque_fid,
1015                           struct ecore_filter_ucast *p_filter_cmd,
1016                           struct vport_filter_update_ramrod_data **pp_ramrod,
1017                           struct ecore_spq_entry **pp_ent,
1018                           enum spq_mode comp_mode,
1019                           struct ecore_spq_comp_cb *p_comp_data)
1020 {
1021         u8 vport_to_add_to = 0, vport_to_remove_from = 0;
1022         struct vport_filter_update_ramrod_data *p_ramrod;
1023         struct eth_filter_cmd *p_first_filter;
1024         struct eth_filter_cmd *p_second_filter;
1025         struct ecore_sp_init_data init_data;
1026         enum eth_filter_action action;
1027         enum _ecore_status_t rc;
1028
1029         rc = ecore_fw_vport(p_hwfn, p_filter_cmd->vport_to_remove_from,
1030                             &vport_to_remove_from);
1031         if (rc != ECORE_SUCCESS)
1032                 return rc;
1033
1034         rc = ecore_fw_vport(p_hwfn, p_filter_cmd->vport_to_add_to,
1035                             &vport_to_add_to);
1036         if (rc != ECORE_SUCCESS)
1037                 return rc;
1038
1039         /* Get SPQ entry */
1040         OSAL_MEMSET(&init_data, 0, sizeof(init_data));
1041         init_data.cid = ecore_spq_get_cid(p_hwfn);
1042         init_data.opaque_fid = opaque_fid;
1043         init_data.comp_mode = comp_mode;
1044         init_data.p_comp_data = p_comp_data;
1045
1046         rc = ecore_sp_init_request(p_hwfn, pp_ent,
1047                                    ETH_RAMROD_FILTERS_UPDATE,
1048                                    PROTOCOLID_ETH, &init_data);
1049         if (rc != ECORE_SUCCESS)
1050                 return rc;
1051
1052         *pp_ramrod = &(*pp_ent)->ramrod.vport_filter_update;
1053         p_ramrod = *pp_ramrod;
1054         p_ramrod->filter_cmd_hdr.rx = p_filter_cmd->is_rx_filter ? 1 : 0;
1055         p_ramrod->filter_cmd_hdr.tx = p_filter_cmd->is_tx_filter ? 1 : 0;
1056
1057 #ifndef ASIC_ONLY
1058         if (CHIP_REV_IS_SLOW(p_hwfn->p_dev)) {
1059                 DP_VERBOSE(p_hwfn, ECORE_MSG_SP,
1060                            "Non-Asic - prevent Tx filters\n");
1061                 p_ramrod->filter_cmd_hdr.tx = 0;
1062         }
1063 #endif
1064
1065         switch (p_filter_cmd->opcode) {
1066         case ECORE_FILTER_REPLACE:
1067         case ECORE_FILTER_MOVE:
1068                 p_ramrod->filter_cmd_hdr.cmd_cnt = 2;
1069                 break;
1070         default:
1071                 p_ramrod->filter_cmd_hdr.cmd_cnt = 1;
1072                 break;
1073         }
1074
1075         p_first_filter = &p_ramrod->filter_cmds[0];
1076         p_second_filter = &p_ramrod->filter_cmds[1];
1077
1078         switch (p_filter_cmd->type) {
1079         case ECORE_FILTER_MAC:
1080                 p_first_filter->type = ETH_FILTER_TYPE_MAC;
1081                 break;
1082         case ECORE_FILTER_VLAN:
1083                 p_first_filter->type = ETH_FILTER_TYPE_VLAN;
1084                 break;
1085         case ECORE_FILTER_MAC_VLAN:
1086                 p_first_filter->type = ETH_FILTER_TYPE_PAIR;
1087                 break;
1088         case ECORE_FILTER_INNER_MAC:
1089                 p_first_filter->type = ETH_FILTER_TYPE_INNER_MAC;
1090                 break;
1091         case ECORE_FILTER_INNER_VLAN:
1092                 p_first_filter->type = ETH_FILTER_TYPE_INNER_VLAN;
1093                 break;
1094         case ECORE_FILTER_INNER_PAIR:
1095                 p_first_filter->type = ETH_FILTER_TYPE_INNER_PAIR;
1096                 break;
1097         case ECORE_FILTER_INNER_MAC_VNI_PAIR:
1098                 p_first_filter->type = ETH_FILTER_TYPE_INNER_MAC_VNI_PAIR;
1099                 break;
1100         case ECORE_FILTER_MAC_VNI_PAIR:
1101                 p_first_filter->type = ETH_FILTER_TYPE_MAC_VNI_PAIR;
1102                 break;
1103         case ECORE_FILTER_VNI:
1104                 p_first_filter->type = ETH_FILTER_TYPE_VNI;
1105                 break;
1106         case ECORE_FILTER_UNUSED: /* @DPDK */
1107                 p_first_filter->type = MAX_ETH_FILTER_TYPE;
1108                 break;
1109         }
1110
1111         if ((p_first_filter->type == ETH_FILTER_TYPE_MAC) ||
1112             (p_first_filter->type == ETH_FILTER_TYPE_PAIR) ||
1113             (p_first_filter->type == ETH_FILTER_TYPE_INNER_MAC) ||
1114             (p_first_filter->type == ETH_FILTER_TYPE_INNER_PAIR) ||
1115             (p_first_filter->type == ETH_FILTER_TYPE_INNER_MAC_VNI_PAIR) ||
1116             (p_first_filter->type == ETH_FILTER_TYPE_MAC_VNI_PAIR))
1117                 ecore_set_fw_mac_addr(&p_first_filter->mac_msb,
1118                                       &p_first_filter->mac_mid,
1119                                       &p_first_filter->mac_lsb,
1120                                       (u8 *)p_filter_cmd->mac);
1121
1122         if ((p_first_filter->type == ETH_FILTER_TYPE_VLAN) ||
1123             (p_first_filter->type == ETH_FILTER_TYPE_PAIR) ||
1124             (p_first_filter->type == ETH_FILTER_TYPE_INNER_VLAN) ||
1125             (p_first_filter->type == ETH_FILTER_TYPE_INNER_PAIR))
1126                 p_first_filter->vlan_id = OSAL_CPU_TO_LE16(p_filter_cmd->vlan);
1127
1128         if ((p_first_filter->type == ETH_FILTER_TYPE_INNER_MAC_VNI_PAIR) ||
1129             (p_first_filter->type == ETH_FILTER_TYPE_MAC_VNI_PAIR) ||
1130             (p_first_filter->type == ETH_FILTER_TYPE_VNI))
1131                 p_first_filter->vni = OSAL_CPU_TO_LE32(p_filter_cmd->vni);
1132
1133         if (p_filter_cmd->opcode == ECORE_FILTER_MOVE) {
1134                 p_second_filter->type = p_first_filter->type;
1135                 p_second_filter->mac_msb = p_first_filter->mac_msb;
1136                 p_second_filter->mac_mid = p_first_filter->mac_mid;
1137                 p_second_filter->mac_lsb = p_first_filter->mac_lsb;
1138                 p_second_filter->vlan_id = p_first_filter->vlan_id;
1139                 p_second_filter->vni = p_first_filter->vni;
1140
1141                 p_first_filter->action = ETH_FILTER_ACTION_REMOVE;
1142
1143                 p_first_filter->vport_id = vport_to_remove_from;
1144
1145                 p_second_filter->action = ETH_FILTER_ACTION_ADD;
1146                 p_second_filter->vport_id = vport_to_add_to;
1147         } else if (p_filter_cmd->opcode == ECORE_FILTER_REPLACE) {
1148                 p_first_filter->vport_id = vport_to_add_to;
1149                 OSAL_MEMCPY(p_second_filter, p_first_filter,
1150                             sizeof(*p_second_filter));
1151                 p_first_filter->action = ETH_FILTER_ACTION_REMOVE_ALL;
1152                 p_second_filter->action = ETH_FILTER_ACTION_ADD;
1153         } else {
1154                 action = ecore_filter_action(p_filter_cmd->opcode);
1155
1156                 if (action == MAX_ETH_FILTER_ACTION) {
1157                         DP_NOTICE(p_hwfn, true,
1158                                   "%d is not supported yet\n",
1159                                   p_filter_cmd->opcode);
1160                         return ECORE_NOTIMPL;
1161                 }
1162
1163                 p_first_filter->action = action;
1164                 p_first_filter->vport_id =
1165                     (p_filter_cmd->opcode == ECORE_FILTER_REMOVE) ?
1166                     vport_to_remove_from : vport_to_add_to;
1167         }
1168
1169         return ECORE_SUCCESS;
1170 }
1171
1172 enum _ecore_status_t
1173 ecore_sp_eth_filter_ucast(struct ecore_hwfn *p_hwfn,
1174                           u16 opaque_fid,
1175                           struct ecore_filter_ucast *p_filter_cmd,
1176                           enum spq_mode comp_mode,
1177                           struct ecore_spq_comp_cb *p_comp_data)
1178 {
1179         struct vport_filter_update_ramrod_data *p_ramrod = OSAL_NULL;
1180         struct ecore_spq_entry *p_ent = OSAL_NULL;
1181         struct eth_filter_cmd_header *p_header;
1182         enum _ecore_status_t rc;
1183
1184         rc = ecore_filter_ucast_common(p_hwfn, opaque_fid, p_filter_cmd,
1185                                        &p_ramrod, &p_ent,
1186                                        comp_mode, p_comp_data);
1187         if (rc != ECORE_SUCCESS) {
1188                 DP_ERR(p_hwfn, "Uni. filter command failed %d\n", rc);
1189                 return rc;
1190         }
1191         p_header = &p_ramrod->filter_cmd_hdr;
1192         p_header->assert_on_error = p_filter_cmd->assert_on_error;
1193
1194         rc = ecore_spq_post(p_hwfn, p_ent, OSAL_NULL);
1195         if (rc != ECORE_SUCCESS) {
1196                 DP_ERR(p_hwfn, "Unicast filter ADD command failed %d\n", rc);
1197                 return rc;
1198         }
1199
1200         DP_VERBOSE(p_hwfn, ECORE_MSG_SP,
1201                    "Unicast filter configured, opcode = %s, type = %s, cmd_cnt = %d, is_rx_filter = %d, is_tx_filter = %d\n",
1202                    (p_filter_cmd->opcode == ECORE_FILTER_ADD) ? "ADD" :
1203                    ((p_filter_cmd->opcode == ECORE_FILTER_REMOVE) ?
1204                     "REMOVE" :
1205                     ((p_filter_cmd->opcode == ECORE_FILTER_MOVE) ?
1206                      "MOVE" : "REPLACE")),
1207                    (p_filter_cmd->type == ECORE_FILTER_MAC) ? "MAC" :
1208                    ((p_filter_cmd->type == ECORE_FILTER_VLAN) ?
1209                     "VLAN" : "MAC & VLAN"),
1210                    p_ramrod->filter_cmd_hdr.cmd_cnt,
1211                    p_filter_cmd->is_rx_filter, p_filter_cmd->is_tx_filter);
1212         DP_VERBOSE(p_hwfn, ECORE_MSG_SP,
1213                    "vport_to_add_to = %d, vport_to_remove_from = %d, mac = %2x:%2x:%2x:%2x:%2x:%2x, vlan = %d\n",
1214                    p_filter_cmd->vport_to_add_to,
1215                    p_filter_cmd->vport_to_remove_from,
1216                    p_filter_cmd->mac[0], p_filter_cmd->mac[1],
1217                    p_filter_cmd->mac[2], p_filter_cmd->mac[3],
1218                    p_filter_cmd->mac[4], p_filter_cmd->mac[5],
1219                    p_filter_cmd->vlan);
1220
1221         return ECORE_SUCCESS;
1222 }
1223
1224 /*******************************************************************************
1225  * Description:
1226  *         Calculates crc 32 on a buffer
1227  *         Note: crc32_length MUST be aligned to 8
1228  * Return:
1229  ******************************************************************************/
1230 static u32 ecore_calc_crc32c(u8 *crc32_packet,
1231                              u32 crc32_length, u32 crc32_seed, u8 complement)
1232 {
1233         u32 byte = 0, bit = 0, crc32_result = crc32_seed;
1234         u8 msb = 0, current_byte = 0;
1235
1236         if ((crc32_packet == OSAL_NULL) ||
1237             (crc32_length == 0) || ((crc32_length % 8) != 0)) {
1238                 return crc32_result;
1239         }
1240
1241         for (byte = 0; byte < crc32_length; byte++) {
1242                 current_byte = crc32_packet[byte];
1243                 for (bit = 0; bit < 8; bit++) {
1244                         msb = (u8)(crc32_result >> 31);
1245                         crc32_result = crc32_result << 1;
1246                         if (msb != (0x1 & (current_byte >> bit))) {
1247                                 crc32_result = crc32_result ^ CRC32_POLY;
1248                                 crc32_result |= 1;
1249                         }
1250                 }
1251         }
1252
1253         return crc32_result;
1254 }
1255
1256 static u32 ecore_crc32c_le(u32 seed, u8 *mac, u32 len)
1257 {
1258         u32 packet_buf[2] = { 0 };
1259
1260         OSAL_MEMCPY((u8 *)(&packet_buf[0]), &mac[0], 6);
1261         return ecore_calc_crc32c((u8 *)packet_buf, 8, seed, 0);
1262 }
1263
1264 u8 ecore_mcast_bin_from_mac(u8 *mac)
1265 {
1266         u32 crc = ecore_crc32c_le(ETH_MULTICAST_BIN_FROM_MAC_SEED,
1267                                   mac, ETH_ALEN);
1268
1269         return crc & 0xff;
1270 }
1271
1272 static enum _ecore_status_t
1273 ecore_sp_eth_filter_mcast(struct ecore_hwfn *p_hwfn,
1274                           u16 opaque_fid,
1275                           struct ecore_filter_mcast *p_filter_cmd,
1276                           enum spq_mode comp_mode,
1277                           struct ecore_spq_comp_cb *p_comp_data)
1278 {
1279         unsigned long bins[ETH_MULTICAST_MAC_BINS_IN_REGS];
1280         struct vport_update_ramrod_data *p_ramrod = OSAL_NULL;
1281         struct ecore_spq_entry *p_ent = OSAL_NULL;
1282         struct ecore_sp_init_data init_data;
1283         u8 abs_vport_id = 0;
1284         enum _ecore_status_t rc;
1285         int i;
1286
1287         if (p_filter_cmd->opcode == ECORE_FILTER_ADD)
1288                 rc = ecore_fw_vport(p_hwfn,
1289                                     p_filter_cmd->vport_to_add_to,
1290                                     &abs_vport_id);
1291         else
1292                 rc = ecore_fw_vport(p_hwfn,
1293                                     p_filter_cmd->vport_to_remove_from,
1294                                     &abs_vport_id);
1295         if (rc != ECORE_SUCCESS)
1296                 return rc;
1297
1298         /* Get SPQ entry */
1299         OSAL_MEMSET(&init_data, 0, sizeof(init_data));
1300         init_data.cid = ecore_spq_get_cid(p_hwfn);
1301         init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
1302         init_data.comp_mode = comp_mode;
1303         init_data.p_comp_data = p_comp_data;
1304
1305         rc = ecore_sp_init_request(p_hwfn, &p_ent,
1306                                    ETH_RAMROD_VPORT_UPDATE,
1307                                    PROTOCOLID_ETH, &init_data);
1308         if (rc != ECORE_SUCCESS) {
1309                 DP_ERR(p_hwfn, "Multi-cast command failed %d\n", rc);
1310                 return rc;
1311         }
1312
1313         p_ramrod = &p_ent->ramrod.vport_update;
1314         p_ramrod->common.update_approx_mcast_flg = 1;
1315
1316         /* explicitly clear out the entire vector */
1317         OSAL_MEMSET(&p_ramrod->approx_mcast.bins,
1318                     0, sizeof(p_ramrod->approx_mcast.bins));
1319         OSAL_MEMSET(bins, 0, sizeof(unsigned long) *
1320                     ETH_MULTICAST_MAC_BINS_IN_REGS);
1321         /* filter ADD op is explicit set op and it removes
1322         *  any existing filters for the vport.
1323         */
1324         if (p_filter_cmd->opcode == ECORE_FILTER_ADD) {
1325                 for (i = 0; i < p_filter_cmd->num_mc_addrs; i++) {
1326                         u32 bit;
1327
1328                         bit = ecore_mcast_bin_from_mac(p_filter_cmd->mac[i]);
1329                         OSAL_SET_BIT(bit, bins);
1330                 }
1331
1332                 /* Convert to correct endianity */
1333                 for (i = 0; i < ETH_MULTICAST_MAC_BINS_IN_REGS; i++) {
1334                         struct vport_update_ramrod_mcast *p_ramrod_bins;
1335                         u32 *p_bins = (u32 *)bins;
1336
1337                         p_ramrod_bins = &p_ramrod->approx_mcast;
1338                         p_ramrod_bins->bins[i] = OSAL_CPU_TO_LE32(p_bins[i]);
1339                 }
1340         }
1341
1342         p_ramrod->common.vport_id = abs_vport_id;
1343
1344         rc = ecore_spq_post(p_hwfn, p_ent, OSAL_NULL);
1345         if (rc != ECORE_SUCCESS)
1346                 DP_ERR(p_hwfn, "Multicast filter command failed %d\n", rc);
1347
1348         return rc;
1349 }
1350
1351 enum _ecore_status_t
1352 ecore_filter_mcast_cmd(struct ecore_dev *p_dev,
1353                        struct ecore_filter_mcast *p_filter_cmd,
1354                        enum spq_mode comp_mode,
1355                        struct ecore_spq_comp_cb *p_comp_data)
1356 {
1357         enum _ecore_status_t rc = ECORE_SUCCESS;
1358         int i;
1359
1360         /* only ADD and REMOVE operations are supported for multi-cast */
1361         if ((p_filter_cmd->opcode != ECORE_FILTER_ADD &&
1362              (p_filter_cmd->opcode != ECORE_FILTER_REMOVE)) ||
1363             (p_filter_cmd->num_mc_addrs > ECORE_MAX_MC_ADDRS)) {
1364                 return ECORE_INVAL;
1365         }
1366
1367         for_each_hwfn(p_dev, i) {
1368                 struct ecore_hwfn *p_hwfn = &p_dev->hwfns[i];
1369                 u16 opaque_fid;
1370
1371                 if (IS_VF(p_dev)) {
1372                         ecore_vf_pf_filter_mcast(p_hwfn, p_filter_cmd);
1373                         continue;
1374                 }
1375
1376                 opaque_fid = p_hwfn->hw_info.opaque_fid;
1377                 rc = ecore_sp_eth_filter_mcast(p_hwfn,
1378                                                opaque_fid,
1379                                                p_filter_cmd,
1380                                                comp_mode, p_comp_data);
1381                 if (rc != ECORE_SUCCESS)
1382                         break;
1383         }
1384
1385         return rc;
1386 }
1387
1388 enum _ecore_status_t
1389 ecore_filter_ucast_cmd(struct ecore_dev *p_dev,
1390                        struct ecore_filter_ucast *p_filter_cmd,
1391                        enum spq_mode comp_mode,
1392                        struct ecore_spq_comp_cb *p_comp_data)
1393 {
1394         enum _ecore_status_t rc = ECORE_SUCCESS;
1395         int i;
1396
1397         for_each_hwfn(p_dev, i) {
1398                 struct ecore_hwfn *p_hwfn = &p_dev->hwfns[i];
1399                 u16 opaque_fid;
1400
1401                 if (IS_VF(p_dev)) {
1402                         rc = ecore_vf_pf_filter_ucast(p_hwfn, p_filter_cmd);
1403                         continue;
1404                 }
1405
1406                 opaque_fid = p_hwfn->hw_info.opaque_fid;
1407                 rc = ecore_sp_eth_filter_ucast(p_hwfn,
1408                                                opaque_fid,
1409                                                p_filter_cmd,
1410                                                comp_mode, p_comp_data);
1411                 if (rc != ECORE_SUCCESS)
1412                         break;
1413         }
1414
1415         return rc;
1416 }
1417
1418 /* Statistics related code */
1419 static void __ecore_get_vport_pstats_addrlen(struct ecore_hwfn *p_hwfn,
1420                                              u32 *p_addr, u32 *p_len,
1421                                              u16 statistics_bin)
1422 {
1423         if (IS_PF(p_hwfn->p_dev)) {
1424                 *p_addr = BAR0_MAP_REG_PSDM_RAM +
1425                     PSTORM_QUEUE_STAT_OFFSET(statistics_bin);
1426                 *p_len = sizeof(struct eth_pstorm_per_queue_stat);
1427         } else {
1428                 struct ecore_vf_iov *p_iov = p_hwfn->vf_iov_info;
1429                 struct pfvf_acquire_resp_tlv *p_resp = &p_iov->acquire_resp;
1430
1431                 *p_addr = p_resp->pfdev_info.stats_info.pstats.address;
1432                 *p_len = p_resp->pfdev_info.stats_info.pstats.len;
1433         }
1434 }
1435
1436 static void __ecore_get_vport_pstats(struct ecore_hwfn *p_hwfn,
1437                                      struct ecore_ptt *p_ptt,
1438                                      struct ecore_eth_stats *p_stats,
1439                                      u16 statistics_bin)
1440 {
1441         struct eth_pstorm_per_queue_stat pstats;
1442         u32 pstats_addr = 0, pstats_len = 0;
1443
1444         __ecore_get_vport_pstats_addrlen(p_hwfn, &pstats_addr, &pstats_len,
1445                                          statistics_bin);
1446
1447         OSAL_MEMSET(&pstats, 0, sizeof(pstats));
1448         ecore_memcpy_from(p_hwfn, p_ptt, &pstats, pstats_addr, pstats_len);
1449
1450         p_stats->tx_ucast_bytes += HILO_64_REGPAIR(pstats.sent_ucast_bytes);
1451         p_stats->tx_mcast_bytes += HILO_64_REGPAIR(pstats.sent_mcast_bytes);
1452         p_stats->tx_bcast_bytes += HILO_64_REGPAIR(pstats.sent_bcast_bytes);
1453         p_stats->tx_ucast_pkts += HILO_64_REGPAIR(pstats.sent_ucast_pkts);
1454         p_stats->tx_mcast_pkts += HILO_64_REGPAIR(pstats.sent_mcast_pkts);
1455         p_stats->tx_bcast_pkts += HILO_64_REGPAIR(pstats.sent_bcast_pkts);
1456         p_stats->tx_err_drop_pkts += HILO_64_REGPAIR(pstats.error_drop_pkts);
1457 }
1458
1459 static void __ecore_get_vport_tstats(struct ecore_hwfn *p_hwfn,
1460                                      struct ecore_ptt *p_ptt,
1461                                      struct ecore_eth_stats *p_stats,
1462                                      u16 statistics_bin)
1463 {
1464         struct tstorm_per_port_stat tstats;
1465         u32 tstats_addr, tstats_len;
1466
1467         if (IS_PF(p_hwfn->p_dev)) {
1468                 tstats_addr = BAR0_MAP_REG_TSDM_RAM +
1469                     TSTORM_PORT_STAT_OFFSET(MFW_PORT(p_hwfn));
1470                 tstats_len = sizeof(struct tstorm_per_port_stat);
1471         } else {
1472                 struct ecore_vf_iov *p_iov = p_hwfn->vf_iov_info;
1473                 struct pfvf_acquire_resp_tlv *p_resp = &p_iov->acquire_resp;
1474
1475                 tstats_addr = p_resp->pfdev_info.stats_info.tstats.address;
1476                 tstats_len = p_resp->pfdev_info.stats_info.tstats.len;
1477         }
1478
1479         OSAL_MEMSET(&tstats, 0, sizeof(tstats));
1480         ecore_memcpy_from(p_hwfn, p_ptt, &tstats, tstats_addr, tstats_len);
1481
1482         p_stats->mftag_filter_discards +=
1483             HILO_64_REGPAIR(tstats.mftag_filter_discard);
1484         p_stats->mac_filter_discards +=
1485             HILO_64_REGPAIR(tstats.eth_mac_filter_discard);
1486 }
1487
1488 static void __ecore_get_vport_ustats_addrlen(struct ecore_hwfn *p_hwfn,
1489                                              u32 *p_addr, u32 *p_len,
1490                                              u16 statistics_bin)
1491 {
1492         if (IS_PF(p_hwfn->p_dev)) {
1493                 *p_addr = BAR0_MAP_REG_USDM_RAM +
1494                     USTORM_QUEUE_STAT_OFFSET(statistics_bin);
1495                 *p_len = sizeof(struct eth_ustorm_per_queue_stat);
1496         } else {
1497                 struct ecore_vf_iov *p_iov = p_hwfn->vf_iov_info;
1498                 struct pfvf_acquire_resp_tlv *p_resp = &p_iov->acquire_resp;
1499
1500                 *p_addr = p_resp->pfdev_info.stats_info.ustats.address;
1501                 *p_len = p_resp->pfdev_info.stats_info.ustats.len;
1502         }
1503 }
1504
1505 static void __ecore_get_vport_ustats(struct ecore_hwfn *p_hwfn,
1506                                      struct ecore_ptt *p_ptt,
1507                                      struct ecore_eth_stats *p_stats,
1508                                      u16 statistics_bin)
1509 {
1510         struct eth_ustorm_per_queue_stat ustats;
1511         u32 ustats_addr = 0, ustats_len = 0;
1512
1513         __ecore_get_vport_ustats_addrlen(p_hwfn, &ustats_addr, &ustats_len,
1514                                          statistics_bin);
1515
1516         OSAL_MEMSET(&ustats, 0, sizeof(ustats));
1517         ecore_memcpy_from(p_hwfn, p_ptt, &ustats, ustats_addr, ustats_len);
1518
1519         p_stats->rx_ucast_bytes += HILO_64_REGPAIR(ustats.rcv_ucast_bytes);
1520         p_stats->rx_mcast_bytes += HILO_64_REGPAIR(ustats.rcv_mcast_bytes);
1521         p_stats->rx_bcast_bytes += HILO_64_REGPAIR(ustats.rcv_bcast_bytes);
1522         p_stats->rx_ucast_pkts += HILO_64_REGPAIR(ustats.rcv_ucast_pkts);
1523         p_stats->rx_mcast_pkts += HILO_64_REGPAIR(ustats.rcv_mcast_pkts);
1524         p_stats->rx_bcast_pkts += HILO_64_REGPAIR(ustats.rcv_bcast_pkts);
1525 }
1526
1527 static void __ecore_get_vport_mstats_addrlen(struct ecore_hwfn *p_hwfn,
1528                                              u32 *p_addr, u32 *p_len,
1529                                              u16 statistics_bin)
1530 {
1531         if (IS_PF(p_hwfn->p_dev)) {
1532                 *p_addr = BAR0_MAP_REG_MSDM_RAM +
1533                     MSTORM_QUEUE_STAT_OFFSET(statistics_bin);
1534                 *p_len = sizeof(struct eth_mstorm_per_queue_stat);
1535         } else {
1536                 struct ecore_vf_iov *p_iov = p_hwfn->vf_iov_info;
1537                 struct pfvf_acquire_resp_tlv *p_resp = &p_iov->acquire_resp;
1538
1539                 *p_addr = p_resp->pfdev_info.stats_info.mstats.address;
1540                 *p_len = p_resp->pfdev_info.stats_info.mstats.len;
1541         }
1542 }
1543
1544 static void __ecore_get_vport_mstats(struct ecore_hwfn *p_hwfn,
1545                                      struct ecore_ptt *p_ptt,
1546                                      struct ecore_eth_stats *p_stats,
1547                                      u16 statistics_bin)
1548 {
1549         struct eth_mstorm_per_queue_stat mstats;
1550         u32 mstats_addr = 0, mstats_len = 0;
1551
1552         __ecore_get_vport_mstats_addrlen(p_hwfn, &mstats_addr, &mstats_len,
1553                                          statistics_bin);
1554
1555         OSAL_MEMSET(&mstats, 0, sizeof(mstats));
1556         ecore_memcpy_from(p_hwfn, p_ptt, &mstats, mstats_addr, mstats_len);
1557
1558         p_stats->no_buff_discards += HILO_64_REGPAIR(mstats.no_buff_discard);
1559         p_stats->packet_too_big_discard +=
1560             HILO_64_REGPAIR(mstats.packet_too_big_discard);
1561         p_stats->ttl0_discard += HILO_64_REGPAIR(mstats.ttl0_discard);
1562         p_stats->tpa_coalesced_pkts +=
1563             HILO_64_REGPAIR(mstats.tpa_coalesced_pkts);
1564         p_stats->tpa_coalesced_events +=
1565             HILO_64_REGPAIR(mstats.tpa_coalesced_events);
1566         p_stats->tpa_aborts_num += HILO_64_REGPAIR(mstats.tpa_aborts_num);
1567         p_stats->tpa_coalesced_bytes +=
1568             HILO_64_REGPAIR(mstats.tpa_coalesced_bytes);
1569 }
1570
1571 static void __ecore_get_vport_port_stats(struct ecore_hwfn *p_hwfn,
1572                                          struct ecore_ptt *p_ptt,
1573                                          struct ecore_eth_stats *p_stats)
1574 {
1575         struct port_stats port_stats;
1576         int j;
1577
1578         OSAL_MEMSET(&port_stats, 0, sizeof(port_stats));
1579
1580         ecore_memcpy_from(p_hwfn, p_ptt, &port_stats,
1581                           p_hwfn->mcp_info->port_addr +
1582                           OFFSETOF(struct public_port, stats),
1583                           sizeof(port_stats));
1584
1585         p_stats->rx_64_byte_packets += port_stats.eth.r64;
1586         p_stats->rx_65_to_127_byte_packets += port_stats.eth.r127;
1587         p_stats->rx_128_to_255_byte_packets += port_stats.eth.r255;
1588         p_stats->rx_256_to_511_byte_packets += port_stats.eth.r511;
1589         p_stats->rx_512_to_1023_byte_packets += port_stats.eth.r1023;
1590         p_stats->rx_1024_to_1518_byte_packets += port_stats.eth.r1518;
1591         p_stats->rx_1519_to_1522_byte_packets += port_stats.eth.r1522;
1592         p_stats->rx_1519_to_2047_byte_packets += port_stats.eth.r2047;
1593         p_stats->rx_2048_to_4095_byte_packets += port_stats.eth.r4095;
1594         p_stats->rx_4096_to_9216_byte_packets += port_stats.eth.r9216;
1595         p_stats->rx_9217_to_16383_byte_packets += port_stats.eth.r16383;
1596         p_stats->rx_crc_errors += port_stats.eth.rfcs;
1597         p_stats->rx_mac_crtl_frames += port_stats.eth.rxcf;
1598         p_stats->rx_pause_frames += port_stats.eth.rxpf;
1599         p_stats->rx_pfc_frames += port_stats.eth.rxpp;
1600         p_stats->rx_align_errors += port_stats.eth.raln;
1601         p_stats->rx_carrier_errors += port_stats.eth.rfcr;
1602         p_stats->rx_oversize_packets += port_stats.eth.rovr;
1603         p_stats->rx_jabbers += port_stats.eth.rjbr;
1604         p_stats->rx_undersize_packets += port_stats.eth.rund;
1605         p_stats->rx_fragments += port_stats.eth.rfrg;
1606         p_stats->tx_64_byte_packets += port_stats.eth.t64;
1607         p_stats->tx_65_to_127_byte_packets += port_stats.eth.t127;
1608         p_stats->tx_128_to_255_byte_packets += port_stats.eth.t255;
1609         p_stats->tx_256_to_511_byte_packets += port_stats.eth.t511;
1610         p_stats->tx_512_to_1023_byte_packets += port_stats.eth.t1023;
1611         p_stats->tx_1024_to_1518_byte_packets += port_stats.eth.t1518;
1612         p_stats->tx_1519_to_2047_byte_packets += port_stats.eth.t2047;
1613         p_stats->tx_2048_to_4095_byte_packets += port_stats.eth.t4095;
1614         p_stats->tx_4096_to_9216_byte_packets += port_stats.eth.t9216;
1615         p_stats->tx_9217_to_16383_byte_packets += port_stats.eth.t16383;
1616         p_stats->tx_pause_frames += port_stats.eth.txpf;
1617         p_stats->tx_pfc_frames += port_stats.eth.txpp;
1618         p_stats->tx_lpi_entry_count += port_stats.eth.tlpiec;
1619         p_stats->tx_total_collisions += port_stats.eth.tncl;
1620         p_stats->rx_mac_bytes += port_stats.eth.rbyte;
1621         p_stats->rx_mac_uc_packets += port_stats.eth.rxuca;
1622         p_stats->rx_mac_mc_packets += port_stats.eth.rxmca;
1623         p_stats->rx_mac_bc_packets += port_stats.eth.rxbca;
1624         p_stats->rx_mac_frames_ok += port_stats.eth.rxpok;
1625         p_stats->tx_mac_bytes += port_stats.eth.tbyte;
1626         p_stats->tx_mac_uc_packets += port_stats.eth.txuca;
1627         p_stats->tx_mac_mc_packets += port_stats.eth.txmca;
1628         p_stats->tx_mac_bc_packets += port_stats.eth.txbca;
1629         p_stats->tx_mac_ctrl_frames += port_stats.eth.txcf;
1630         for (j = 0; j < 8; j++) {
1631                 p_stats->brb_truncates += port_stats.brb.brb_truncate[j];
1632                 p_stats->brb_discards += port_stats.brb.brb_discard[j];
1633         }
1634 }
1635
1636 void __ecore_get_vport_stats(struct ecore_hwfn *p_hwfn,
1637                              struct ecore_ptt *p_ptt,
1638                              struct ecore_eth_stats *stats,
1639                              u16 statistics_bin, bool b_get_port_stats)
1640 {
1641         __ecore_get_vport_mstats(p_hwfn, p_ptt, stats, statistics_bin);
1642         __ecore_get_vport_ustats(p_hwfn, p_ptt, stats, statistics_bin);
1643         __ecore_get_vport_tstats(p_hwfn, p_ptt, stats, statistics_bin);
1644         __ecore_get_vport_pstats(p_hwfn, p_ptt, stats, statistics_bin);
1645
1646 #ifndef ASIC_ONLY
1647         /* Avoid getting PORT stats for emulation. */
1648         if (CHIP_REV_IS_EMUL(p_hwfn->p_dev))
1649                 return;
1650 #endif
1651
1652         if (b_get_port_stats && p_hwfn->mcp_info)
1653                 __ecore_get_vport_port_stats(p_hwfn, p_ptt, stats);
1654 }
1655
1656 static void _ecore_get_vport_stats(struct ecore_dev *p_dev,
1657                                    struct ecore_eth_stats *stats)
1658 {
1659         u8 fw_vport = 0;
1660         int i;
1661
1662         OSAL_MEMSET(stats, 0, sizeof(*stats));
1663
1664         for_each_hwfn(p_dev, i) {
1665                 struct ecore_hwfn *p_hwfn = &p_dev->hwfns[i];
1666                 struct ecore_ptt *p_ptt = IS_PF(p_dev) ?
1667                     ecore_ptt_acquire(p_hwfn) : OSAL_NULL;
1668
1669                 if (IS_PF(p_dev)) {
1670                         /* The main vport index is relative first */
1671                         if (ecore_fw_vport(p_hwfn, 0, &fw_vport)) {
1672                                 DP_ERR(p_hwfn, "No vport available!\n");
1673                                 goto out;
1674                         }
1675                 }
1676
1677                 if (IS_PF(p_dev) && !p_ptt) {
1678                         DP_ERR(p_hwfn, "Failed to acquire ptt\n");
1679                         continue;
1680                 }
1681
1682                 __ecore_get_vport_stats(p_hwfn, p_ptt, stats, fw_vport,
1683                                         IS_PF(p_dev) ? true : false);
1684
1685 out:
1686                 if (IS_PF(p_dev) && p_ptt)
1687                         ecore_ptt_release(p_hwfn, p_ptt);
1688         }
1689 }
1690
1691 void ecore_get_vport_stats(struct ecore_dev *p_dev,
1692                            struct ecore_eth_stats *stats)
1693 {
1694         u32 i;
1695
1696         if (!p_dev) {
1697                 OSAL_MEMSET(stats, 0, sizeof(*stats));
1698                 return;
1699         }
1700
1701         _ecore_get_vport_stats(p_dev, stats);
1702
1703         if (!p_dev->reset_stats)
1704                 return;
1705
1706         /* Reduce the statistics baseline */
1707         for (i = 0; i < sizeof(struct ecore_eth_stats) / sizeof(u64); i++)
1708                 ((u64 *)stats)[i] -= ((u64 *)p_dev->reset_stats)[i];
1709 }
1710
1711 /* zeroes V-PORT specific portion of stats (Port stats remains untouched) */
1712 void ecore_reset_vport_stats(struct ecore_dev *p_dev)
1713 {
1714         int i;
1715
1716         for_each_hwfn(p_dev, i) {
1717                 struct ecore_hwfn *p_hwfn = &p_dev->hwfns[i];
1718                 struct eth_mstorm_per_queue_stat mstats;
1719                 struct eth_ustorm_per_queue_stat ustats;
1720                 struct eth_pstorm_per_queue_stat pstats;
1721                 struct ecore_ptt *p_ptt = IS_PF(p_dev) ?
1722                     ecore_ptt_acquire(p_hwfn) : OSAL_NULL;
1723                 u32 addr = 0, len = 0;
1724
1725                 if (IS_PF(p_dev) && !p_ptt) {
1726                         DP_ERR(p_hwfn, "Failed to acquire ptt\n");
1727                         continue;
1728                 }
1729
1730                 OSAL_MEMSET(&mstats, 0, sizeof(mstats));
1731                 __ecore_get_vport_mstats_addrlen(p_hwfn, &addr, &len, 0);
1732                 ecore_memcpy_to(p_hwfn, p_ptt, addr, &mstats, len);
1733
1734                 OSAL_MEMSET(&ustats, 0, sizeof(ustats));
1735                 __ecore_get_vport_ustats_addrlen(p_hwfn, &addr, &len, 0);
1736                 ecore_memcpy_to(p_hwfn, p_ptt, addr, &ustats, len);
1737
1738                 OSAL_MEMSET(&pstats, 0, sizeof(pstats));
1739                 __ecore_get_vport_pstats_addrlen(p_hwfn, &addr, &len, 0);
1740                 ecore_memcpy_to(p_hwfn, p_ptt, addr, &pstats, len);
1741
1742                 if (IS_PF(p_dev))
1743                         ecore_ptt_release(p_hwfn, p_ptt);
1744         }
1745
1746         /* PORT statistics are not necessarily reset, so we need to
1747          * read and create a baseline for future statistics.
1748          */
1749         if (!p_dev->reset_stats)
1750                 DP_INFO(p_dev, "Reset stats not allocated\n");
1751         else
1752                 _ecore_get_vport_stats(p_dev, p_dev->reset_stats);
1753 }