2 * Copyright (c) 2016 QLogic Corporation.
6 * See LICENSE.qede_pmd for copyright and licensing details.
9 #include "qede_ethdev.h"
10 #include <rte_alarm.h>
11 #include <rte_version.h>
12 #include <rte_kvargs.h>
15 int qede_logtype_init;
16 int qede_logtype_driver;
18 static const struct qed_eth_ops *qed_ops;
19 static int64_t timer_period = 1;
21 /* VXLAN tunnel classification mapping */
22 const struct _qede_udp_tunn_types {
23 uint16_t rte_filter_type;
24 enum ecore_filter_ucast_type qede_type;
25 enum ecore_tunn_clss qede_tunn_clss;
27 } qede_tunn_types[] = {
29 ETH_TUNNEL_FILTER_OMAC,
31 ECORE_TUNN_CLSS_MAC_VLAN,
35 ETH_TUNNEL_FILTER_TENID,
37 ECORE_TUNN_CLSS_MAC_VNI,
41 ETH_TUNNEL_FILTER_IMAC,
42 ECORE_FILTER_INNER_MAC,
43 ECORE_TUNN_CLSS_INNER_MAC_VLAN,
47 ETH_TUNNEL_FILTER_IVLAN,
48 ECORE_FILTER_INNER_VLAN,
49 ECORE_TUNN_CLSS_INNER_MAC_VLAN,
53 ETH_TUNNEL_FILTER_OMAC | ETH_TUNNEL_FILTER_TENID,
54 ECORE_FILTER_MAC_VNI_PAIR,
55 ECORE_TUNN_CLSS_MAC_VNI,
59 ETH_TUNNEL_FILTER_OMAC | ETH_TUNNEL_FILTER_IMAC,
62 "outer-mac and inner-mac"
65 ETH_TUNNEL_FILTER_OMAC | ETH_TUNNEL_FILTER_IVLAN,
68 "outer-mac and inner-vlan"
71 ETH_TUNNEL_FILTER_TENID | ETH_TUNNEL_FILTER_IMAC,
72 ECORE_FILTER_INNER_MAC_VNI_PAIR,
73 ECORE_TUNN_CLSS_INNER_MAC_VNI,
77 ETH_TUNNEL_FILTER_TENID | ETH_TUNNEL_FILTER_IVLAN,
83 ETH_TUNNEL_FILTER_IMAC | ETH_TUNNEL_FILTER_IVLAN,
84 ECORE_FILTER_INNER_PAIR,
85 ECORE_TUNN_CLSS_INNER_MAC_VLAN,
86 "inner-mac and inner-vlan",
89 ETH_TUNNEL_FILTER_OIP,
95 ETH_TUNNEL_FILTER_IIP,
101 RTE_TUNNEL_FILTER_IMAC_IVLAN,
107 RTE_TUNNEL_FILTER_IMAC_IVLAN_TENID,
113 RTE_TUNNEL_FILTER_IMAC_TENID,
119 RTE_TUNNEL_FILTER_OMAC_TENID_IMAC,
126 struct rte_qede_xstats_name_off {
127 char name[RTE_ETH_XSTATS_NAME_SIZE];
131 static const struct rte_qede_xstats_name_off qede_xstats_strings[] = {
133 offsetof(struct ecore_eth_stats_common, rx_ucast_bytes)},
134 {"rx_multicast_bytes",
135 offsetof(struct ecore_eth_stats_common, rx_mcast_bytes)},
136 {"rx_broadcast_bytes",
137 offsetof(struct ecore_eth_stats_common, rx_bcast_bytes)},
138 {"rx_unicast_packets",
139 offsetof(struct ecore_eth_stats_common, rx_ucast_pkts)},
140 {"rx_multicast_packets",
141 offsetof(struct ecore_eth_stats_common, rx_mcast_pkts)},
142 {"rx_broadcast_packets",
143 offsetof(struct ecore_eth_stats_common, rx_bcast_pkts)},
146 offsetof(struct ecore_eth_stats_common, tx_ucast_bytes)},
147 {"tx_multicast_bytes",
148 offsetof(struct ecore_eth_stats_common, tx_mcast_bytes)},
149 {"tx_broadcast_bytes",
150 offsetof(struct ecore_eth_stats_common, tx_bcast_bytes)},
151 {"tx_unicast_packets",
152 offsetof(struct ecore_eth_stats_common, tx_ucast_pkts)},
153 {"tx_multicast_packets",
154 offsetof(struct ecore_eth_stats_common, tx_mcast_pkts)},
155 {"tx_broadcast_packets",
156 offsetof(struct ecore_eth_stats_common, tx_bcast_pkts)},
158 {"rx_64_byte_packets",
159 offsetof(struct ecore_eth_stats_common, rx_64_byte_packets)},
160 {"rx_65_to_127_byte_packets",
161 offsetof(struct ecore_eth_stats_common,
162 rx_65_to_127_byte_packets)},
163 {"rx_128_to_255_byte_packets",
164 offsetof(struct ecore_eth_stats_common,
165 rx_128_to_255_byte_packets)},
166 {"rx_256_to_511_byte_packets",
167 offsetof(struct ecore_eth_stats_common,
168 rx_256_to_511_byte_packets)},
169 {"rx_512_to_1023_byte_packets",
170 offsetof(struct ecore_eth_stats_common,
171 rx_512_to_1023_byte_packets)},
172 {"rx_1024_to_1518_byte_packets",
173 offsetof(struct ecore_eth_stats_common,
174 rx_1024_to_1518_byte_packets)},
175 {"tx_64_byte_packets",
176 offsetof(struct ecore_eth_stats_common, tx_64_byte_packets)},
177 {"tx_65_to_127_byte_packets",
178 offsetof(struct ecore_eth_stats_common,
179 tx_65_to_127_byte_packets)},
180 {"tx_128_to_255_byte_packets",
181 offsetof(struct ecore_eth_stats_common,
182 tx_128_to_255_byte_packets)},
183 {"tx_256_to_511_byte_packets",
184 offsetof(struct ecore_eth_stats_common,
185 tx_256_to_511_byte_packets)},
186 {"tx_512_to_1023_byte_packets",
187 offsetof(struct ecore_eth_stats_common,
188 tx_512_to_1023_byte_packets)},
189 {"tx_1024_to_1518_byte_packets",
190 offsetof(struct ecore_eth_stats_common,
191 tx_1024_to_1518_byte_packets)},
193 {"rx_mac_crtl_frames",
194 offsetof(struct ecore_eth_stats_common, rx_mac_crtl_frames)},
195 {"tx_mac_control_frames",
196 offsetof(struct ecore_eth_stats_common, tx_mac_ctrl_frames)},
198 offsetof(struct ecore_eth_stats_common, rx_pause_frames)},
200 offsetof(struct ecore_eth_stats_common, tx_pause_frames)},
201 {"rx_priority_flow_control_frames",
202 offsetof(struct ecore_eth_stats_common, rx_pfc_frames)},
203 {"tx_priority_flow_control_frames",
204 offsetof(struct ecore_eth_stats_common, tx_pfc_frames)},
207 offsetof(struct ecore_eth_stats_common, rx_crc_errors)},
209 offsetof(struct ecore_eth_stats_common, rx_align_errors)},
210 {"rx_carrier_errors",
211 offsetof(struct ecore_eth_stats_common, rx_carrier_errors)},
212 {"rx_oversize_packet_errors",
213 offsetof(struct ecore_eth_stats_common, rx_oversize_packets)},
215 offsetof(struct ecore_eth_stats_common, rx_jabbers)},
216 {"rx_undersize_packet_errors",
217 offsetof(struct ecore_eth_stats_common, rx_undersize_packets)},
218 {"rx_fragments", offsetof(struct ecore_eth_stats_common, rx_fragments)},
219 {"rx_host_buffer_not_available",
220 offsetof(struct ecore_eth_stats_common, no_buff_discards)},
221 /* Number of packets discarded because they are bigger than MTU */
222 {"rx_packet_too_big_discards",
223 offsetof(struct ecore_eth_stats_common,
224 packet_too_big_discard)},
225 {"rx_ttl_zero_discards",
226 offsetof(struct ecore_eth_stats_common, ttl0_discard)},
227 {"rx_multi_function_tag_filter_discards",
228 offsetof(struct ecore_eth_stats_common, mftag_filter_discards)},
229 {"rx_mac_filter_discards",
230 offsetof(struct ecore_eth_stats_common, mac_filter_discards)},
231 {"rx_hw_buffer_truncates",
232 offsetof(struct ecore_eth_stats_common, brb_truncates)},
233 {"rx_hw_buffer_discards",
234 offsetof(struct ecore_eth_stats_common, brb_discards)},
235 {"tx_error_drop_packets",
236 offsetof(struct ecore_eth_stats_common, tx_err_drop_pkts)},
238 {"rx_mac_bytes", offsetof(struct ecore_eth_stats_common, rx_mac_bytes)},
239 {"rx_mac_unicast_packets",
240 offsetof(struct ecore_eth_stats_common, rx_mac_uc_packets)},
241 {"rx_mac_multicast_packets",
242 offsetof(struct ecore_eth_stats_common, rx_mac_mc_packets)},
243 {"rx_mac_broadcast_packets",
244 offsetof(struct ecore_eth_stats_common, rx_mac_bc_packets)},
246 offsetof(struct ecore_eth_stats_common, rx_mac_frames_ok)},
247 {"tx_mac_bytes", offsetof(struct ecore_eth_stats_common, tx_mac_bytes)},
248 {"tx_mac_unicast_packets",
249 offsetof(struct ecore_eth_stats_common, tx_mac_uc_packets)},
250 {"tx_mac_multicast_packets",
251 offsetof(struct ecore_eth_stats_common, tx_mac_mc_packets)},
252 {"tx_mac_broadcast_packets",
253 offsetof(struct ecore_eth_stats_common, tx_mac_bc_packets)},
255 {"lro_coalesced_packets",
256 offsetof(struct ecore_eth_stats_common, tpa_coalesced_pkts)},
257 {"lro_coalesced_events",
258 offsetof(struct ecore_eth_stats_common, tpa_coalesced_events)},
260 offsetof(struct ecore_eth_stats_common, tpa_aborts_num)},
261 {"lro_not_coalesced_packets",
262 offsetof(struct ecore_eth_stats_common,
263 tpa_not_coalesced_pkts)},
264 {"lro_coalesced_bytes",
265 offsetof(struct ecore_eth_stats_common,
266 tpa_coalesced_bytes)},
269 static const struct rte_qede_xstats_name_off qede_bb_xstats_strings[] = {
270 {"rx_1519_to_1522_byte_packets",
271 offsetof(struct ecore_eth_stats, bb) +
272 offsetof(struct ecore_eth_stats_bb,
273 rx_1519_to_1522_byte_packets)},
274 {"rx_1519_to_2047_byte_packets",
275 offsetof(struct ecore_eth_stats, bb) +
276 offsetof(struct ecore_eth_stats_bb,
277 rx_1519_to_2047_byte_packets)},
278 {"rx_2048_to_4095_byte_packets",
279 offsetof(struct ecore_eth_stats, bb) +
280 offsetof(struct ecore_eth_stats_bb,
281 rx_2048_to_4095_byte_packets)},
282 {"rx_4096_to_9216_byte_packets",
283 offsetof(struct ecore_eth_stats, bb) +
284 offsetof(struct ecore_eth_stats_bb,
285 rx_4096_to_9216_byte_packets)},
286 {"rx_9217_to_16383_byte_packets",
287 offsetof(struct ecore_eth_stats, bb) +
288 offsetof(struct ecore_eth_stats_bb,
289 rx_9217_to_16383_byte_packets)},
291 {"tx_1519_to_2047_byte_packets",
292 offsetof(struct ecore_eth_stats, bb) +
293 offsetof(struct ecore_eth_stats_bb,
294 tx_1519_to_2047_byte_packets)},
295 {"tx_2048_to_4095_byte_packets",
296 offsetof(struct ecore_eth_stats, bb) +
297 offsetof(struct ecore_eth_stats_bb,
298 tx_2048_to_4095_byte_packets)},
299 {"tx_4096_to_9216_byte_packets",
300 offsetof(struct ecore_eth_stats, bb) +
301 offsetof(struct ecore_eth_stats_bb,
302 tx_4096_to_9216_byte_packets)},
303 {"tx_9217_to_16383_byte_packets",
304 offsetof(struct ecore_eth_stats, bb) +
305 offsetof(struct ecore_eth_stats_bb,
306 tx_9217_to_16383_byte_packets)},
308 {"tx_lpi_entry_count",
309 offsetof(struct ecore_eth_stats, bb) +
310 offsetof(struct ecore_eth_stats_bb, tx_lpi_entry_count)},
311 {"tx_total_collisions",
312 offsetof(struct ecore_eth_stats, bb) +
313 offsetof(struct ecore_eth_stats_bb, tx_total_collisions)},
316 static const struct rte_qede_xstats_name_off qede_ah_xstats_strings[] = {
317 {"rx_1519_to_max_byte_packets",
318 offsetof(struct ecore_eth_stats, ah) +
319 offsetof(struct ecore_eth_stats_ah,
320 rx_1519_to_max_byte_packets)},
321 {"tx_1519_to_max_byte_packets",
322 offsetof(struct ecore_eth_stats, ah) +
323 offsetof(struct ecore_eth_stats_ah,
324 tx_1519_to_max_byte_packets)},
327 static const struct rte_qede_xstats_name_off qede_rxq_xstats_strings[] = {
329 offsetof(struct qede_rx_queue, rx_segs)},
331 offsetof(struct qede_rx_queue, rx_hw_errors)},
332 {"rx_q_allocation_errors",
333 offsetof(struct qede_rx_queue, rx_alloc_errors)}
336 static void qede_interrupt_action(struct ecore_hwfn *p_hwfn)
338 ecore_int_sp_dpc((osal_int_ptr_t)(p_hwfn));
342 qede_interrupt_handler(void *param)
344 struct rte_eth_dev *eth_dev = (struct rte_eth_dev *)param;
345 struct qede_dev *qdev = eth_dev->data->dev_private;
346 struct ecore_dev *edev = &qdev->edev;
348 qede_interrupt_action(ECORE_LEADING_HWFN(edev));
349 if (rte_intr_enable(eth_dev->intr_handle))
350 DP_ERR(edev, "rte_intr_enable failed\n");
354 qede_alloc_etherdev(struct qede_dev *qdev, struct qed_dev_eth_info *info)
356 rte_memcpy(&qdev->dev_info, info, sizeof(*info));
360 static void qede_print_adapter_info(struct qede_dev *qdev)
362 struct ecore_dev *edev = &qdev->edev;
363 struct qed_dev_info *info = &qdev->dev_info.common;
364 static char drv_ver[QEDE_PMD_DRV_VER_STR_SIZE];
365 static char ver_str[QEDE_PMD_DRV_VER_STR_SIZE];
367 DP_INFO(edev, "*********************************\n");
368 DP_INFO(edev, " DPDK version:%s\n", rte_version());
369 DP_INFO(edev, " Chip details : %s %c%d\n",
370 ECORE_IS_BB(edev) ? "BB" : "AH",
371 'A' + edev->chip_rev,
372 (int)edev->chip_metal);
373 snprintf(ver_str, QEDE_PMD_DRV_VER_STR_SIZE, "%d.%d.%d.%d",
374 info->fw_major, info->fw_minor, info->fw_rev, info->fw_eng);
375 snprintf(drv_ver, QEDE_PMD_DRV_VER_STR_SIZE, "%s_%s",
376 ver_str, QEDE_PMD_VERSION);
377 DP_INFO(edev, " Driver version : %s\n", drv_ver);
378 DP_INFO(edev, " Firmware version : %s\n", ver_str);
380 snprintf(ver_str, MCP_DRV_VER_STR_SIZE,
382 (info->mfw_rev >> 24) & 0xff,
383 (info->mfw_rev >> 16) & 0xff,
384 (info->mfw_rev >> 8) & 0xff, (info->mfw_rev) & 0xff);
385 DP_INFO(edev, " Management Firmware version : %s\n", ver_str);
386 DP_INFO(edev, " Firmware file : %s\n", fw_file);
387 DP_INFO(edev, "*********************************\n");
390 static void qede_reset_queue_stats(struct qede_dev *qdev, bool xstats)
392 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
393 unsigned int i = 0, j = 0, qid;
394 unsigned int rxq_stat_cntrs, txq_stat_cntrs;
395 struct qede_tx_queue *txq;
397 DP_VERBOSE(edev, ECORE_MSG_DEBUG, "Clearing queue stats\n");
399 rxq_stat_cntrs = RTE_MIN(QEDE_RSS_COUNT(qdev),
400 RTE_ETHDEV_QUEUE_STAT_CNTRS);
401 txq_stat_cntrs = RTE_MIN(QEDE_TSS_COUNT(qdev),
402 RTE_ETHDEV_QUEUE_STAT_CNTRS);
405 OSAL_MEMSET(((char *)(qdev->fp_array[qid].rxq)) +
406 offsetof(struct qede_rx_queue, rcv_pkts), 0,
408 OSAL_MEMSET(((char *)(qdev->fp_array[qid].rxq)) +
409 offsetof(struct qede_rx_queue, rx_hw_errors), 0,
411 OSAL_MEMSET(((char *)(qdev->fp_array[qid].rxq)) +
412 offsetof(struct qede_rx_queue, rx_alloc_errors), 0,
416 for (j = 0; j < RTE_DIM(qede_rxq_xstats_strings); j++)
417 OSAL_MEMSET((((char *)
418 (qdev->fp_array[qid].rxq)) +
419 qede_rxq_xstats_strings[j].offset),
424 if (i == rxq_stat_cntrs)
431 txq = qdev->fp_array[qid].txq;
433 OSAL_MEMSET((uint64_t *)(uintptr_t)
434 (((uint64_t)(uintptr_t)(txq)) +
435 offsetof(struct qede_tx_queue, xmit_pkts)), 0,
439 if (i == txq_stat_cntrs)
445 qede_stop_vport(struct ecore_dev *edev)
447 struct ecore_hwfn *p_hwfn;
453 for_each_hwfn(edev, i) {
454 p_hwfn = &edev->hwfns[i];
455 rc = ecore_sp_vport_stop(p_hwfn, p_hwfn->hw_info.opaque_fid,
457 if (rc != ECORE_SUCCESS) {
458 DP_ERR(edev, "Stop V-PORT failed rc = %d\n", rc);
463 DP_INFO(edev, "vport stopped\n");
469 qede_start_vport(struct qede_dev *qdev, uint16_t mtu)
471 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
472 struct ecore_sp_vport_start_params params;
473 struct ecore_hwfn *p_hwfn;
477 if (qdev->vport_started)
478 qede_stop_vport(edev);
480 memset(¶ms, 0, sizeof(params));
483 /* @DPDK - Disable FW placement */
484 params.zero_placement_offset = 1;
485 for_each_hwfn(edev, i) {
486 p_hwfn = &edev->hwfns[i];
487 params.concrete_fid = p_hwfn->hw_info.concrete_fid;
488 params.opaque_fid = p_hwfn->hw_info.opaque_fid;
489 rc = ecore_sp_vport_start(p_hwfn, ¶ms);
490 if (rc != ECORE_SUCCESS) {
491 DP_ERR(edev, "Start V-PORT failed %d\n", rc);
495 ecore_reset_vport_stats(edev);
496 qdev->vport_started = true;
497 DP_INFO(edev, "VPORT started with MTU = %u\n", mtu);
502 /* Activate or deactivate vport via vport-update */
503 int qede_activate_vport(struct rte_eth_dev *eth_dev, bool flg)
505 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
506 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
507 struct ecore_sp_vport_update_params params;
508 struct ecore_hwfn *p_hwfn;
512 memset(¶ms, 0, sizeof(struct ecore_sp_vport_update_params));
514 params.update_vport_active_rx_flg = 1;
515 params.update_vport_active_tx_flg = 1;
516 params.vport_active_rx_flg = flg;
517 params.vport_active_tx_flg = flg;
518 if (!qdev->enable_tx_switching) {
520 params.update_tx_switching_flg = 1;
521 params.tx_switching_flg = !flg;
522 DP_INFO(edev, "VF tx-switching is disabled\n");
525 for_each_hwfn(edev, i) {
526 p_hwfn = &edev->hwfns[i];
527 params.opaque_fid = p_hwfn->hw_info.opaque_fid;
528 rc = ecore_sp_vport_update(p_hwfn, ¶ms,
529 ECORE_SPQ_MODE_EBLOCK, NULL);
530 if (rc != ECORE_SUCCESS) {
531 DP_ERR(edev, "Failed to update vport\n");
535 DP_INFO(edev, "vport is %s\n", flg ? "activated" : "deactivated");
541 qede_update_sge_tpa_params(struct ecore_sge_tpa_params *sge_tpa_params,
542 uint16_t mtu, bool enable)
544 /* Enable LRO in split mode */
545 sge_tpa_params->tpa_ipv4_en_flg = enable;
546 sge_tpa_params->tpa_ipv6_en_flg = enable;
547 sge_tpa_params->tpa_ipv4_tunn_en_flg = enable;
548 sge_tpa_params->tpa_ipv6_tunn_en_flg = enable;
549 /* set if tpa enable changes */
550 sge_tpa_params->update_tpa_en_flg = 1;
551 /* set if tpa parameters should be handled */
552 sge_tpa_params->update_tpa_param_flg = enable;
554 sge_tpa_params->max_buffers_per_cqe = 20;
555 /* Enable TPA in split mode. In this mode each TPA segment
556 * starts on the new BD, so there is one BD per segment.
558 sge_tpa_params->tpa_pkt_split_flg = 1;
559 sge_tpa_params->tpa_hdr_data_split_flg = 0;
560 sge_tpa_params->tpa_gro_consistent_flg = 0;
561 sge_tpa_params->tpa_max_aggs_num = ETH_TPA_MAX_AGGS_NUM;
562 sge_tpa_params->tpa_max_size = 0x7FFF;
563 sge_tpa_params->tpa_min_size_to_start = mtu / 2;
564 sge_tpa_params->tpa_min_size_to_cont = mtu / 2;
567 /* Enable/disable LRO via vport-update */
568 int qede_enable_tpa(struct rte_eth_dev *eth_dev, bool flg)
570 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
571 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
572 struct ecore_sp_vport_update_params params;
573 struct ecore_sge_tpa_params tpa_params;
574 struct ecore_hwfn *p_hwfn;
578 memset(¶ms, 0, sizeof(struct ecore_sp_vport_update_params));
579 memset(&tpa_params, 0, sizeof(struct ecore_sge_tpa_params));
580 qede_update_sge_tpa_params(&tpa_params, qdev->mtu, flg);
582 params.sge_tpa_params = &tpa_params;
583 for_each_hwfn(edev, i) {
584 p_hwfn = &edev->hwfns[i];
585 params.opaque_fid = p_hwfn->hw_info.opaque_fid;
586 rc = ecore_sp_vport_update(p_hwfn, ¶ms,
587 ECORE_SPQ_MODE_EBLOCK, NULL);
588 if (rc != ECORE_SUCCESS) {
589 DP_ERR(edev, "Failed to update LRO\n");
593 qdev->enable_lro = flg;
594 DP_INFO(edev, "LRO is %s\n", flg ? "enabled" : "disabled");
599 /* Update MTU via vport-update without doing port restart.
600 * The vport must be deactivated before calling this API.
602 int qede_update_mtu(struct rte_eth_dev *eth_dev, uint16_t mtu)
604 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
605 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
606 struct ecore_sp_vport_update_params params;
607 struct ecore_hwfn *p_hwfn;
611 memset(¶ms, 0, sizeof(struct ecore_sp_vport_update_params));
615 for_each_hwfn(edev, i) {
616 p_hwfn = &edev->hwfns[i];
617 params.opaque_fid = p_hwfn->hw_info.opaque_fid;
618 rc = ecore_sp_vport_update(p_hwfn, ¶ms,
619 ECORE_SPQ_MODE_EBLOCK, NULL);
620 if (rc != ECORE_SUCCESS) {
621 DP_ERR(edev, "Failed to update MTU\n");
625 DP_INFO(edev, "MTU updated to %u\n", mtu);
630 static void qede_set_ucast_cmn_params(struct ecore_filter_ucast *ucast)
632 memset(ucast, 0, sizeof(struct ecore_filter_ucast));
633 ucast->is_rx_filter = true;
634 ucast->is_tx_filter = true;
635 /* ucast->assert_on_error = true; - For debug */
639 qed_configure_filter_rx_mode(struct rte_eth_dev *eth_dev,
640 enum qed_filter_rx_mode_type type)
642 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
643 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
644 struct ecore_filter_accept_flags flags;
646 memset(&flags, 0, sizeof(flags));
648 flags.update_rx_mode_config = 1;
649 flags.update_tx_mode_config = 1;
650 flags.rx_accept_filter = ECORE_ACCEPT_UCAST_MATCHED |
651 ECORE_ACCEPT_MCAST_MATCHED |
654 flags.tx_accept_filter = ECORE_ACCEPT_UCAST_MATCHED |
655 ECORE_ACCEPT_MCAST_MATCHED |
658 if (type == QED_FILTER_RX_MODE_TYPE_PROMISC) {
659 flags.rx_accept_filter |= ECORE_ACCEPT_UCAST_UNMATCHED;
661 flags.tx_accept_filter |= ECORE_ACCEPT_UCAST_UNMATCHED;
662 DP_INFO(edev, "Enabling Tx unmatched flag for VF\n");
664 } else if (type == QED_FILTER_RX_MODE_TYPE_MULTI_PROMISC) {
665 flags.rx_accept_filter |= ECORE_ACCEPT_MCAST_UNMATCHED;
666 } else if (type == (QED_FILTER_RX_MODE_TYPE_MULTI_PROMISC |
667 QED_FILTER_RX_MODE_TYPE_PROMISC)) {
668 flags.rx_accept_filter |= ECORE_ACCEPT_UCAST_UNMATCHED |
669 ECORE_ACCEPT_MCAST_UNMATCHED;
672 return ecore_filter_accept_cmd(edev, 0, flags, false, false,
673 ECORE_SPQ_MODE_CB, NULL);
677 qede_tunnel_update(struct qede_dev *qdev,
678 struct ecore_tunnel_info *tunn_info)
680 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
681 enum _ecore_status_t rc = ECORE_INVAL;
682 struct ecore_hwfn *p_hwfn;
683 struct ecore_ptt *p_ptt;
686 for_each_hwfn(edev, i) {
687 p_hwfn = &edev->hwfns[i];
689 p_ptt = ecore_ptt_acquire(p_hwfn);
691 DP_ERR(p_hwfn, "Can't acquire PTT\n");
698 rc = ecore_sp_pf_update_tunn_cfg(p_hwfn, p_ptt,
699 tunn_info, ECORE_SPQ_MODE_CB, NULL);
701 ecore_ptt_release(p_hwfn, p_ptt);
703 if (rc != ECORE_SUCCESS)
711 qede_vxlan_enable(struct rte_eth_dev *eth_dev, uint8_t clss,
714 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
715 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
716 enum _ecore_status_t rc = ECORE_INVAL;
717 struct ecore_tunnel_info tunn;
719 if (qdev->vxlan.enable == enable)
720 return ECORE_SUCCESS;
722 memset(&tunn, 0, sizeof(struct ecore_tunnel_info));
723 tunn.vxlan.b_update_mode = true;
724 tunn.vxlan.b_mode_enabled = enable;
725 tunn.b_update_rx_cls = true;
726 tunn.b_update_tx_cls = true;
727 tunn.vxlan.tun_cls = clss;
729 tunn.vxlan_port.b_update_port = true;
730 tunn.vxlan_port.port = enable ? QEDE_VXLAN_DEF_PORT : 0;
732 rc = qede_tunnel_update(qdev, &tunn);
733 if (rc == ECORE_SUCCESS) {
734 qdev->vxlan.enable = enable;
735 qdev->vxlan.udp_port = (enable) ? QEDE_VXLAN_DEF_PORT : 0;
736 DP_INFO(edev, "vxlan is %s, UDP port = %d\n",
737 enable ? "enabled" : "disabled", qdev->vxlan.udp_port);
739 DP_ERR(edev, "Failed to update tunn_clss %u\n",
747 qede_geneve_enable(struct rte_eth_dev *eth_dev, uint8_t clss,
750 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
751 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
752 enum _ecore_status_t rc = ECORE_INVAL;
753 struct ecore_tunnel_info tunn;
755 memset(&tunn, 0, sizeof(struct ecore_tunnel_info));
756 tunn.l2_geneve.b_update_mode = true;
757 tunn.l2_geneve.b_mode_enabled = enable;
758 tunn.ip_geneve.b_update_mode = true;
759 tunn.ip_geneve.b_mode_enabled = enable;
760 tunn.l2_geneve.tun_cls = clss;
761 tunn.ip_geneve.tun_cls = clss;
762 tunn.b_update_rx_cls = true;
763 tunn.b_update_tx_cls = true;
765 tunn.geneve_port.b_update_port = true;
766 tunn.geneve_port.port = enable ? QEDE_GENEVE_DEF_PORT : 0;
768 rc = qede_tunnel_update(qdev, &tunn);
769 if (rc == ECORE_SUCCESS) {
770 qdev->geneve.enable = enable;
771 qdev->geneve.udp_port = (enable) ? QEDE_GENEVE_DEF_PORT : 0;
772 DP_INFO(edev, "GENEVE is %s, UDP port = %d\n",
773 enable ? "enabled" : "disabled", qdev->geneve.udp_port);
775 DP_ERR(edev, "Failed to update tunn_clss %u\n",
783 qede_tunn_enable(struct rte_eth_dev *eth_dev, uint8_t clss,
784 enum rte_eth_tunnel_type tunn_type, bool enable)
789 case RTE_TUNNEL_TYPE_VXLAN:
790 rc = qede_vxlan_enable(eth_dev, clss, enable);
792 case RTE_TUNNEL_TYPE_GENEVE:
793 rc = qede_geneve_enable(eth_dev, clss, enable);
804 qede_ucast_filter(struct rte_eth_dev *eth_dev, struct ecore_filter_ucast *ucast,
807 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
808 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
809 struct qede_ucast_entry *tmp = NULL;
810 struct qede_ucast_entry *u;
811 struct ether_addr *mac_addr;
813 mac_addr = (struct ether_addr *)ucast->mac;
815 SLIST_FOREACH(tmp, &qdev->uc_list_head, list) {
816 if ((memcmp(mac_addr, &tmp->mac,
817 ETHER_ADDR_LEN) == 0) &&
818 ucast->vni == tmp->vni &&
819 ucast->vlan == tmp->vlan) {
820 DP_ERR(edev, "Unicast MAC is already added"
821 " with vlan = %u, vni = %u\n",
822 ucast->vlan, ucast->vni);
826 u = rte_malloc(NULL, sizeof(struct qede_ucast_entry),
827 RTE_CACHE_LINE_SIZE);
829 DP_ERR(edev, "Did not allocate memory for ucast\n");
832 ether_addr_copy(mac_addr, &u->mac);
833 u->vlan = ucast->vlan;
835 SLIST_INSERT_HEAD(&qdev->uc_list_head, u, list);
838 SLIST_FOREACH(tmp, &qdev->uc_list_head, list) {
839 if ((memcmp(mac_addr, &tmp->mac,
840 ETHER_ADDR_LEN) == 0) &&
841 ucast->vlan == tmp->vlan &&
842 ucast->vni == tmp->vni)
846 DP_INFO(edev, "Unicast MAC is not found\n");
849 SLIST_REMOVE(&qdev->uc_list_head, tmp, qede_ucast_entry, list);
857 qede_mcast_filter(struct rte_eth_dev *eth_dev, struct ecore_filter_ucast *mcast,
860 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
861 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
862 struct ether_addr *mac_addr;
863 struct qede_mcast_entry *tmp = NULL;
864 struct qede_mcast_entry *m;
866 mac_addr = (struct ether_addr *)mcast->mac;
868 SLIST_FOREACH(tmp, &qdev->mc_list_head, list) {
869 if (memcmp(mac_addr, &tmp->mac, ETHER_ADDR_LEN) == 0) {
871 "Multicast MAC is already added\n");
875 m = rte_malloc(NULL, sizeof(struct qede_mcast_entry),
876 RTE_CACHE_LINE_SIZE);
879 "Did not allocate memory for mcast\n");
882 ether_addr_copy(mac_addr, &m->mac);
883 SLIST_INSERT_HEAD(&qdev->mc_list_head, m, list);
886 SLIST_FOREACH(tmp, &qdev->mc_list_head, list) {
887 if (memcmp(mac_addr, &tmp->mac, ETHER_ADDR_LEN) == 0)
891 DP_INFO(edev, "Multicast mac is not found\n");
894 SLIST_REMOVE(&qdev->mc_list_head, tmp,
895 qede_mcast_entry, list);
902 static enum _ecore_status_t
903 qede_mac_int_ops(struct rte_eth_dev *eth_dev, struct ecore_filter_ucast *ucast,
906 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
907 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
908 enum _ecore_status_t rc;
909 struct ecore_filter_mcast mcast;
910 struct qede_mcast_entry *tmp;
914 if (is_multicast_ether_addr((struct ether_addr *)ucast->mac)) {
916 if (qdev->num_mc_addr >= ECORE_MAX_MC_ADDRS) {
918 "Mcast filter table limit exceeded, "
919 "Please enable mcast promisc mode\n");
923 rc = qede_mcast_filter(eth_dev, ucast, add);
925 DP_INFO(edev, "num_mc_addrs = %u\n", qdev->num_mc_addr);
926 memset(&mcast, 0, sizeof(mcast));
927 mcast.num_mc_addrs = qdev->num_mc_addr;
928 mcast.opcode = ECORE_FILTER_ADD;
929 SLIST_FOREACH(tmp, &qdev->mc_list_head, list) {
930 ether_addr_copy(&tmp->mac,
931 (struct ether_addr *)&mcast.mac[j]);
934 rc = ecore_filter_mcast_cmd(edev, &mcast,
935 ECORE_SPQ_MODE_CB, NULL);
937 if (rc != ECORE_SUCCESS) {
938 DP_ERR(edev, "Failed to add multicast filter"
939 " rc = %d, op = %d\n", rc, add);
941 } else { /* Unicast */
943 if (qdev->num_uc_addr >=
944 qdev->dev_info.num_mac_filters) {
946 "Ucast filter table limit exceeded,"
947 " Please enable promisc mode\n");
951 rc = qede_ucast_filter(eth_dev, ucast, add);
953 rc = ecore_filter_ucast_cmd(edev, ucast,
954 ECORE_SPQ_MODE_CB, NULL);
955 if (rc != ECORE_SUCCESS) {
956 DP_ERR(edev, "MAC filter failed, rc = %d, op = %d\n",
965 qede_mac_addr_add(struct rte_eth_dev *eth_dev, struct ether_addr *mac_addr,
966 __rte_unused uint32_t index, __rte_unused uint32_t pool)
968 struct ecore_filter_ucast ucast;
971 qede_set_ucast_cmn_params(&ucast);
972 ucast.type = ECORE_FILTER_MAC;
973 ether_addr_copy(mac_addr, (struct ether_addr *)&ucast.mac);
974 re = (int)qede_mac_int_ops(eth_dev, &ucast, 1);
979 qede_mac_addr_remove(struct rte_eth_dev *eth_dev, uint32_t index)
981 struct qede_dev *qdev = eth_dev->data->dev_private;
982 struct ecore_dev *edev = &qdev->edev;
983 struct ecore_filter_ucast ucast;
985 PMD_INIT_FUNC_TRACE(edev);
987 if (index >= qdev->dev_info.num_mac_filters) {
988 DP_ERR(edev, "Index %u is above MAC filter limit %u\n",
989 index, qdev->dev_info.num_mac_filters);
993 qede_set_ucast_cmn_params(&ucast);
994 ucast.opcode = ECORE_FILTER_REMOVE;
995 ucast.type = ECORE_FILTER_MAC;
997 /* Use the index maintained by rte */
998 ether_addr_copy(ð_dev->data->mac_addrs[index],
999 (struct ether_addr *)&ucast.mac);
1001 ecore_filter_ucast_cmd(edev, &ucast, ECORE_SPQ_MODE_CB, NULL);
1005 qede_mac_addr_set(struct rte_eth_dev *eth_dev, struct ether_addr *mac_addr)
1007 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
1008 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
1010 if (IS_VF(edev) && !ecore_vf_check_mac(ECORE_LEADING_HWFN(edev),
1011 mac_addr->addr_bytes)) {
1012 DP_ERR(edev, "Setting MAC address is not allowed\n");
1013 ether_addr_copy(&qdev->primary_mac,
1014 ð_dev->data->mac_addrs[0]);
1018 qede_mac_addr_add(eth_dev, mac_addr, 0, 0);
1021 static void qede_config_accept_any_vlan(struct qede_dev *qdev, bool flg)
1023 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
1024 struct ecore_sp_vport_update_params params;
1025 struct ecore_hwfn *p_hwfn;
1029 memset(¶ms, 0, sizeof(struct ecore_sp_vport_update_params));
1030 params.vport_id = 0;
1031 params.update_accept_any_vlan_flg = 1;
1032 params.accept_any_vlan = flg;
1033 for_each_hwfn(edev, i) {
1034 p_hwfn = &edev->hwfns[i];
1035 params.opaque_fid = p_hwfn->hw_info.opaque_fid;
1036 rc = ecore_sp_vport_update(p_hwfn, ¶ms,
1037 ECORE_SPQ_MODE_EBLOCK, NULL);
1038 if (rc != ECORE_SUCCESS) {
1039 DP_ERR(edev, "Failed to configure accept-any-vlan\n");
1044 DP_INFO(edev, "%s accept-any-vlan\n", flg ? "enabled" : "disabled");
1047 static int qede_vlan_stripping(struct rte_eth_dev *eth_dev, bool flg)
1049 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
1050 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
1051 struct ecore_sp_vport_update_params params;
1052 struct ecore_hwfn *p_hwfn;
1056 memset(¶ms, 0, sizeof(struct ecore_sp_vport_update_params));
1057 params.vport_id = 0;
1058 params.update_inner_vlan_removal_flg = 1;
1059 params.inner_vlan_removal_flg = flg;
1060 for_each_hwfn(edev, i) {
1061 p_hwfn = &edev->hwfns[i];
1062 params.opaque_fid = p_hwfn->hw_info.opaque_fid;
1063 rc = ecore_sp_vport_update(p_hwfn, ¶ms,
1064 ECORE_SPQ_MODE_EBLOCK, NULL);
1065 if (rc != ECORE_SUCCESS) {
1066 DP_ERR(edev, "Failed to update vport\n");
1071 DP_INFO(edev, "VLAN stripping %s\n", flg ? "enabled" : "disabled");
1075 static int qede_vlan_filter_set(struct rte_eth_dev *eth_dev,
1076 uint16_t vlan_id, int on)
1078 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
1079 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
1080 struct qed_dev_eth_info *dev_info = &qdev->dev_info;
1081 struct qede_vlan_entry *tmp = NULL;
1082 struct qede_vlan_entry *vlan;
1083 struct ecore_filter_ucast ucast;
1087 if (qdev->configured_vlans == dev_info->num_vlan_filters) {
1088 DP_ERR(edev, "Reached max VLAN filter limit"
1089 " enabling accept_any_vlan\n");
1090 qede_config_accept_any_vlan(qdev, true);
1094 SLIST_FOREACH(tmp, &qdev->vlan_list_head, list) {
1095 if (tmp->vid == vlan_id) {
1096 DP_ERR(edev, "VLAN %u already configured\n",
1102 vlan = rte_malloc(NULL, sizeof(struct qede_vlan_entry),
1103 RTE_CACHE_LINE_SIZE);
1106 DP_ERR(edev, "Did not allocate memory for VLAN\n");
1110 qede_set_ucast_cmn_params(&ucast);
1111 ucast.opcode = ECORE_FILTER_ADD;
1112 ucast.type = ECORE_FILTER_VLAN;
1113 ucast.vlan = vlan_id;
1114 rc = ecore_filter_ucast_cmd(edev, &ucast, ECORE_SPQ_MODE_CB,
1117 DP_ERR(edev, "Failed to add VLAN %u rc %d\n", vlan_id,
1121 vlan->vid = vlan_id;
1122 SLIST_INSERT_HEAD(&qdev->vlan_list_head, vlan, list);
1123 qdev->configured_vlans++;
1124 DP_INFO(edev, "VLAN %u added, configured_vlans %u\n",
1125 vlan_id, qdev->configured_vlans);
1128 SLIST_FOREACH(tmp, &qdev->vlan_list_head, list) {
1129 if (tmp->vid == vlan_id)
1134 if (qdev->configured_vlans == 0) {
1136 "No VLAN filters configured yet\n");
1140 DP_ERR(edev, "VLAN %u not configured\n", vlan_id);
1144 SLIST_REMOVE(&qdev->vlan_list_head, tmp, qede_vlan_entry, list);
1146 qede_set_ucast_cmn_params(&ucast);
1147 ucast.opcode = ECORE_FILTER_REMOVE;
1148 ucast.type = ECORE_FILTER_VLAN;
1149 ucast.vlan = vlan_id;
1150 rc = ecore_filter_ucast_cmd(edev, &ucast, ECORE_SPQ_MODE_CB,
1153 DP_ERR(edev, "Failed to delete VLAN %u rc %d\n",
1156 qdev->configured_vlans--;
1157 DP_INFO(edev, "VLAN %u removed configured_vlans %u\n",
1158 vlan_id, qdev->configured_vlans);
1165 static int qede_vlan_offload_set(struct rte_eth_dev *eth_dev, int mask)
1167 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
1168 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
1169 struct rte_eth_rxmode *rxmode = ð_dev->data->dev_conf.rxmode;
1171 if (mask & ETH_VLAN_STRIP_MASK) {
1172 if (rxmode->hw_vlan_strip)
1173 (void)qede_vlan_stripping(eth_dev, 1);
1175 (void)qede_vlan_stripping(eth_dev, 0);
1178 if (mask & ETH_VLAN_FILTER_MASK) {
1179 /* VLAN filtering kicks in when a VLAN is added */
1180 if (rxmode->hw_vlan_filter) {
1181 qede_vlan_filter_set(eth_dev, 0, 1);
1183 if (qdev->configured_vlans > 1) { /* Excluding VLAN0 */
1185 " Please remove existing VLAN filters"
1186 " before disabling VLAN filtering\n");
1187 /* Signal app that VLAN filtering is still
1190 rxmode->hw_vlan_filter = true;
1192 qede_vlan_filter_set(eth_dev, 0, 0);
1197 if (mask & ETH_VLAN_EXTEND_MASK)
1198 DP_INFO(edev, "No offloads are supported with VLAN Q-in-Q"
1199 " and classification is based on outer tag only\n");
1201 qdev->vlan_offload_mask = mask;
1203 DP_INFO(edev, "vlan offload mask %d vlan-strip %d vlan-filter %d\n",
1204 mask, rxmode->hw_vlan_strip, rxmode->hw_vlan_filter);
1209 static void qede_prandom_bytes(uint32_t *buff)
1213 srand((unsigned int)time(NULL));
1214 for (i = 0; i < ECORE_RSS_KEY_SIZE; i++)
1218 int qede_config_rss(struct rte_eth_dev *eth_dev)
1220 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
1221 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
1222 uint32_t def_rss_key[ECORE_RSS_KEY_SIZE];
1223 struct rte_eth_rss_reta_entry64 reta_conf[2];
1224 struct rte_eth_rss_conf rss_conf;
1225 uint32_t i, id, pos, q;
1227 rss_conf = eth_dev->data->dev_conf.rx_adv_conf.rss_conf;
1228 if (!rss_conf.rss_key) {
1229 DP_INFO(edev, "Applying driver default key\n");
1230 rss_conf.rss_key_len = ECORE_RSS_KEY_SIZE * sizeof(uint32_t);
1231 qede_prandom_bytes(&def_rss_key[0]);
1232 rss_conf.rss_key = (uint8_t *)&def_rss_key[0];
1235 /* Configure RSS hash */
1236 if (qede_rss_hash_update(eth_dev, &rss_conf))
1239 /* Configure default RETA */
1240 memset(reta_conf, 0, sizeof(reta_conf));
1241 for (i = 0; i < ECORE_RSS_IND_TABLE_SIZE; i++)
1242 reta_conf[i / RTE_RETA_GROUP_SIZE].mask = UINT64_MAX;
1244 for (i = 0; i < ECORE_RSS_IND_TABLE_SIZE; i++) {
1245 id = i / RTE_RETA_GROUP_SIZE;
1246 pos = i % RTE_RETA_GROUP_SIZE;
1247 q = i % QEDE_RSS_COUNT(qdev);
1248 reta_conf[id].reta[pos] = q;
1250 if (qede_rss_reta_update(eth_dev, &reta_conf[0],
1251 ECORE_RSS_IND_TABLE_SIZE))
1257 static void qede_fastpath_start(struct ecore_dev *edev)
1259 struct ecore_hwfn *p_hwfn;
1262 for_each_hwfn(edev, i) {
1263 p_hwfn = &edev->hwfns[i];
1264 ecore_hw_start_fastpath(p_hwfn);
1268 static int qede_dev_start(struct rte_eth_dev *eth_dev)
1270 struct rte_eth_rxmode *rxmode = ð_dev->data->dev_conf.rxmode;
1271 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
1272 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
1274 PMD_INIT_FUNC_TRACE(edev);
1276 /* Configure TPA parameters */
1277 if (rxmode->enable_lro) {
1278 if (qede_enable_tpa(eth_dev, true))
1280 /* Enable scatter mode for LRO */
1281 if (!rxmode->enable_scatter)
1282 eth_dev->data->scattered_rx = 1;
1286 if (qede_start_queues(eth_dev))
1290 qede_reset_queue_stats(qdev, true);
1292 /* Newer SR-IOV PF driver expects RX/TX queues to be started before
1293 * enabling RSS. Hence RSS configuration is deferred upto this point.
1294 * Also, we would like to retain similar behavior in PF case, so we
1295 * don't do PF/VF specific check here.
1297 if (rxmode->mq_mode == ETH_MQ_RX_RSS)
1298 if (qede_config_rss(eth_dev))
1302 if (qede_activate_vport(eth_dev, true))
1305 /* Update link status */
1306 qede_link_update(eth_dev, 0);
1308 /* Start/resume traffic */
1309 qede_fastpath_start(edev);
1311 DP_INFO(edev, "Device started\n");
1315 DP_ERR(edev, "Device start fails\n");
1316 return -1; /* common error code is < 0 */
1319 static void qede_dev_stop(struct rte_eth_dev *eth_dev)
1321 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
1322 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
1324 PMD_INIT_FUNC_TRACE(edev);
1327 if (qede_activate_vport(eth_dev, false))
1330 if (qdev->enable_lro)
1331 qede_enable_tpa(eth_dev, false);
1334 qede_stop_queues(eth_dev);
1336 /* Disable traffic */
1337 ecore_hw_stop_fastpath(edev); /* TBD - loop */
1339 DP_INFO(edev, "Device is stopped\n");
1342 #define QEDE_TX_SWITCHING "vf_txswitch"
1344 const char *valid_args[] = {
1349 static int qede_args_check(const char *key, const char *val, void *opaque)
1353 struct rte_eth_dev *eth_dev = opaque;
1354 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
1355 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
1358 tmp = strtoul(val, NULL, 0);
1360 DP_INFO(edev, "%s: \"%s\" is not a valid integer", key, val);
1364 if (strcmp(QEDE_TX_SWITCHING, key) == 0)
1365 qdev->enable_tx_switching = !!tmp;
1370 static int qede_args(struct rte_eth_dev *eth_dev)
1372 struct rte_pci_device *pci_dev = RTE_DEV_TO_PCI(eth_dev->device);
1373 struct rte_kvargs *kvlist;
1374 struct rte_devargs *devargs;
1378 devargs = pci_dev->device.devargs;
1380 return 0; /* return success */
1382 kvlist = rte_kvargs_parse(devargs->args, valid_args);
1386 /* Process parameters. */
1387 for (i = 0; (valid_args[i] != NULL); ++i) {
1388 if (rte_kvargs_count(kvlist, valid_args[i])) {
1389 ret = rte_kvargs_process(kvlist, valid_args[i],
1390 qede_args_check, eth_dev);
1391 if (ret != ECORE_SUCCESS) {
1392 rte_kvargs_free(kvlist);
1397 rte_kvargs_free(kvlist);
1402 static int qede_dev_configure(struct rte_eth_dev *eth_dev)
1404 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
1405 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
1406 struct rte_eth_rxmode *rxmode = ð_dev->data->dev_conf.rxmode;
1409 PMD_INIT_FUNC_TRACE(edev);
1411 /* Check requirements for 100G mode */
1412 if (ECORE_IS_CMT(edev)) {
1413 if (eth_dev->data->nb_rx_queues < 2 ||
1414 eth_dev->data->nb_tx_queues < 2) {
1415 DP_ERR(edev, "100G mode needs min. 2 RX/TX queues\n");
1419 if ((eth_dev->data->nb_rx_queues % 2 != 0) ||
1420 (eth_dev->data->nb_tx_queues % 2 != 0)) {
1422 "100G mode needs even no. of RX/TX queues\n");
1427 /* We need to have min 1 RX queue.There is no min check in
1428 * rte_eth_dev_configure(), so we are checking it here.
1430 if (eth_dev->data->nb_rx_queues == 0) {
1431 DP_ERR(edev, "Minimum one RX queue is required\n");
1435 /* Enable Tx switching by default */
1436 qdev->enable_tx_switching = 1;
1438 /* Parse devargs and fix up rxmode */
1439 if (qede_args(eth_dev))
1442 /* Sanity checks and throw warnings */
1443 if (rxmode->enable_scatter)
1444 eth_dev->data->scattered_rx = 1;
1446 if (!rxmode->hw_strip_crc)
1447 DP_INFO(edev, "L2 CRC stripping is always enabled in hw\n");
1449 if (!rxmode->hw_ip_checksum)
1450 DP_INFO(edev, "IP/UDP/TCP checksum offload is always enabled "
1452 if (rxmode->header_split)
1453 DP_INFO(edev, "Header split enable is not supported\n");
1454 if (!(rxmode->mq_mode == ETH_MQ_RX_NONE || rxmode->mq_mode ==
1456 DP_ERR(edev, "Unsupported multi-queue mode\n");
1459 /* Flow director mode check */
1460 if (qede_check_fdir_support(eth_dev))
1463 qede_dealloc_fp_resc(eth_dev);
1464 qdev->num_tx_queues = eth_dev->data->nb_tx_queues;
1465 qdev->num_rx_queues = eth_dev->data->nb_rx_queues;
1466 if (qede_alloc_fp_resc(qdev))
1469 /* If jumbo enabled adjust MTU */
1470 if (eth_dev->data->dev_conf.rxmode.jumbo_frame)
1471 eth_dev->data->mtu =
1472 eth_dev->data->dev_conf.rxmode.max_rx_pkt_len -
1473 ETHER_HDR_LEN - ETHER_CRC_LEN;
1475 if (qede_start_vport(qdev, eth_dev->data->mtu))
1477 qdev->mtu = eth_dev->data->mtu;
1479 /* Enable VLAN offloads by default */
1480 ret = qede_vlan_offload_set(eth_dev, ETH_VLAN_STRIP_MASK |
1481 ETH_VLAN_FILTER_MASK |
1482 ETH_VLAN_EXTEND_MASK);
1486 DP_INFO(edev, "Device configured with RSS=%d TSS=%d\n",
1487 QEDE_RSS_COUNT(qdev), QEDE_TSS_COUNT(qdev));
1492 /* Info about HW descriptor ring limitations */
1493 static const struct rte_eth_desc_lim qede_rx_desc_lim = {
1494 .nb_max = 0x8000, /* 32K */
1496 .nb_align = 128 /* lowest common multiple */
1499 static const struct rte_eth_desc_lim qede_tx_desc_lim = {
1500 .nb_max = 0x8000, /* 32K */
1503 .nb_seg_max = ETH_TX_MAX_BDS_PER_LSO_PACKET,
1504 .nb_mtu_seg_max = ETH_TX_MAX_BDS_PER_NON_LSO_PACKET
1508 qede_dev_info_get(struct rte_eth_dev *eth_dev,
1509 struct rte_eth_dev_info *dev_info)
1511 struct qede_dev *qdev = eth_dev->data->dev_private;
1512 struct ecore_dev *edev = &qdev->edev;
1513 struct qed_link_output link;
1514 uint32_t speed_cap = 0;
1516 PMD_INIT_FUNC_TRACE(edev);
1518 dev_info->pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev);
1519 dev_info->min_rx_bufsize = (uint32_t)QEDE_MIN_RX_BUFF_SIZE;
1520 dev_info->max_rx_pktlen = (uint32_t)ETH_TX_MAX_NON_LSO_PKT_LEN;
1521 dev_info->rx_desc_lim = qede_rx_desc_lim;
1522 dev_info->tx_desc_lim = qede_tx_desc_lim;
1525 dev_info->max_rx_queues = (uint16_t)RTE_MIN(
1526 QEDE_MAX_RSS_CNT(qdev), QEDE_PF_NUM_CONNS / 2);
1528 dev_info->max_rx_queues = (uint16_t)RTE_MIN(
1529 QEDE_MAX_RSS_CNT(qdev), ECORE_MAX_VF_CHAINS_PER_PF);
1530 dev_info->max_tx_queues = dev_info->max_rx_queues;
1532 dev_info->max_mac_addrs = qdev->dev_info.num_mac_filters;
1533 dev_info->max_vfs = 0;
1534 dev_info->reta_size = ECORE_RSS_IND_TABLE_SIZE;
1535 dev_info->hash_key_size = ECORE_RSS_KEY_SIZE * sizeof(uint32_t);
1536 dev_info->flow_type_rss_offloads = (uint64_t)QEDE_RSS_OFFLOAD_ALL;
1538 dev_info->default_txconf = (struct rte_eth_txconf) {
1539 .txq_flags = QEDE_TXQ_FLAGS,
1542 dev_info->rx_offload_capa = (DEV_RX_OFFLOAD_VLAN_STRIP |
1543 DEV_RX_OFFLOAD_IPV4_CKSUM |
1544 DEV_RX_OFFLOAD_UDP_CKSUM |
1545 DEV_RX_OFFLOAD_TCP_CKSUM |
1546 DEV_RX_OFFLOAD_OUTER_IPV4_CKSUM |
1547 DEV_RX_OFFLOAD_TCP_LRO);
1549 dev_info->tx_offload_capa = (DEV_TX_OFFLOAD_VLAN_INSERT |
1550 DEV_TX_OFFLOAD_IPV4_CKSUM |
1551 DEV_TX_OFFLOAD_UDP_CKSUM |
1552 DEV_TX_OFFLOAD_TCP_CKSUM |
1553 DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM |
1554 DEV_TX_OFFLOAD_TCP_TSO |
1555 DEV_TX_OFFLOAD_VXLAN_TNL_TSO |
1556 DEV_TX_OFFLOAD_GENEVE_TNL_TSO);
1558 memset(&link, 0, sizeof(struct qed_link_output));
1559 qdev->ops->common->get_link(edev, &link);
1560 if (link.adv_speed & NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_1G)
1561 speed_cap |= ETH_LINK_SPEED_1G;
1562 if (link.adv_speed & NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G)
1563 speed_cap |= ETH_LINK_SPEED_10G;
1564 if (link.adv_speed & NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_25G)
1565 speed_cap |= ETH_LINK_SPEED_25G;
1566 if (link.adv_speed & NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_40G)
1567 speed_cap |= ETH_LINK_SPEED_40G;
1568 if (link.adv_speed & NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_50G)
1569 speed_cap |= ETH_LINK_SPEED_50G;
1570 if (link.adv_speed & NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_BB_100G)
1571 speed_cap |= ETH_LINK_SPEED_100G;
1572 dev_info->speed_capa = speed_cap;
1575 /* return 0 means link status changed, -1 means not changed */
1577 qede_link_update(struct rte_eth_dev *eth_dev, __rte_unused int wait_to_complete)
1579 struct qede_dev *qdev = eth_dev->data->dev_private;
1580 struct ecore_dev *edev = &qdev->edev;
1581 uint16_t link_duplex;
1582 struct qed_link_output link;
1583 struct rte_eth_link *curr = ð_dev->data->dev_link;
1585 memset(&link, 0, sizeof(struct qed_link_output));
1586 qdev->ops->common->get_link(edev, &link);
1589 curr->link_speed = link.speed;
1592 switch (link.duplex) {
1593 case QEDE_DUPLEX_HALF:
1594 link_duplex = ETH_LINK_HALF_DUPLEX;
1596 case QEDE_DUPLEX_FULL:
1597 link_duplex = ETH_LINK_FULL_DUPLEX;
1599 case QEDE_DUPLEX_UNKNOWN:
1603 curr->link_duplex = link_duplex;
1606 curr->link_status = (link.link_up) ? ETH_LINK_UP : ETH_LINK_DOWN;
1609 curr->link_autoneg = (link.supported_caps & QEDE_SUPPORTED_AUTONEG) ?
1610 ETH_LINK_AUTONEG : ETH_LINK_FIXED;
1612 DP_INFO(edev, "Link - Speed %u Mode %u AN %u Status %u\n",
1613 curr->link_speed, curr->link_duplex,
1614 curr->link_autoneg, curr->link_status);
1616 /* return 0 means link status changed, -1 means not changed */
1617 return ((curr->link_status == link.link_up) ? -1 : 0);
1620 static void qede_promiscuous_enable(struct rte_eth_dev *eth_dev)
1622 #ifdef RTE_LIBRTE_QEDE_DEBUG_INIT
1623 struct qede_dev *qdev = eth_dev->data->dev_private;
1624 struct ecore_dev *edev = &qdev->edev;
1626 PMD_INIT_FUNC_TRACE(edev);
1629 enum qed_filter_rx_mode_type type = QED_FILTER_RX_MODE_TYPE_PROMISC;
1631 if (rte_eth_allmulticast_get(eth_dev->data->port_id) == 1)
1632 type |= QED_FILTER_RX_MODE_TYPE_MULTI_PROMISC;
1634 qed_configure_filter_rx_mode(eth_dev, type);
1637 static void qede_promiscuous_disable(struct rte_eth_dev *eth_dev)
1639 #ifdef RTE_LIBRTE_QEDE_DEBUG_INIT
1640 struct qede_dev *qdev = eth_dev->data->dev_private;
1641 struct ecore_dev *edev = &qdev->edev;
1643 PMD_INIT_FUNC_TRACE(edev);
1646 if (rte_eth_allmulticast_get(eth_dev->data->port_id) == 1)
1647 qed_configure_filter_rx_mode(eth_dev,
1648 QED_FILTER_RX_MODE_TYPE_MULTI_PROMISC);
1650 qed_configure_filter_rx_mode(eth_dev,
1651 QED_FILTER_RX_MODE_TYPE_REGULAR);
1654 static void qede_poll_sp_sb_cb(void *param)
1656 struct rte_eth_dev *eth_dev = (struct rte_eth_dev *)param;
1657 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
1658 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
1661 qede_interrupt_action(ECORE_LEADING_HWFN(edev));
1662 qede_interrupt_action(&edev->hwfns[1]);
1664 rc = rte_eal_alarm_set(timer_period * US_PER_S,
1668 DP_ERR(edev, "Unable to start periodic"
1669 " timer rc %d\n", rc);
1670 assert(false && "Unable to start periodic timer");
1674 static void qede_dev_close(struct rte_eth_dev *eth_dev)
1676 struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev);
1677 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
1678 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
1680 PMD_INIT_FUNC_TRACE(edev);
1682 /* dev_stop() shall cleanup fp resources in hw but without releasing
1683 * dma memories and sw structures so that dev_start() can be called
1684 * by the app without reconfiguration. However, in dev_close() we
1685 * can release all the resources and device can be brought up newly
1687 if (eth_dev->data->dev_started)
1688 qede_dev_stop(eth_dev);
1690 qede_stop_vport(edev);
1691 qdev->vport_started = false;
1692 qede_fdir_dealloc_resc(eth_dev);
1693 qede_dealloc_fp_resc(eth_dev);
1695 eth_dev->data->nb_rx_queues = 0;
1696 eth_dev->data->nb_tx_queues = 0;
1698 /* Bring the link down */
1699 qede_dev_set_link_state(eth_dev, false);
1700 qdev->ops->common->slowpath_stop(edev);
1701 qdev->ops->common->remove(edev);
1702 rte_intr_disable(&pci_dev->intr_handle);
1703 rte_intr_callback_unregister(&pci_dev->intr_handle,
1704 qede_interrupt_handler, (void *)eth_dev);
1705 if (ECORE_IS_CMT(edev))
1706 rte_eal_alarm_cancel(qede_poll_sp_sb_cb, (void *)eth_dev);
1710 qede_get_stats(struct rte_eth_dev *eth_dev, struct rte_eth_stats *eth_stats)
1712 struct qede_dev *qdev = eth_dev->data->dev_private;
1713 struct ecore_dev *edev = &qdev->edev;
1714 struct ecore_eth_stats stats;
1715 unsigned int i = 0, j = 0, qid;
1716 unsigned int rxq_stat_cntrs, txq_stat_cntrs;
1717 struct qede_tx_queue *txq;
1719 ecore_get_vport_stats(edev, &stats);
1722 eth_stats->ipackets = stats.common.rx_ucast_pkts +
1723 stats.common.rx_mcast_pkts + stats.common.rx_bcast_pkts;
1725 eth_stats->ibytes = stats.common.rx_ucast_bytes +
1726 stats.common.rx_mcast_bytes + stats.common.rx_bcast_bytes;
1728 eth_stats->ierrors = stats.common.rx_crc_errors +
1729 stats.common.rx_align_errors +
1730 stats.common.rx_carrier_errors +
1731 stats.common.rx_oversize_packets +
1732 stats.common.rx_jabbers + stats.common.rx_undersize_packets;
1734 eth_stats->rx_nombuf = stats.common.no_buff_discards;
1736 eth_stats->imissed = stats.common.mftag_filter_discards +
1737 stats.common.mac_filter_discards +
1738 stats.common.no_buff_discards +
1739 stats.common.brb_truncates + stats.common.brb_discards;
1742 eth_stats->opackets = stats.common.tx_ucast_pkts +
1743 stats.common.tx_mcast_pkts + stats.common.tx_bcast_pkts;
1745 eth_stats->obytes = stats.common.tx_ucast_bytes +
1746 stats.common.tx_mcast_bytes + stats.common.tx_bcast_bytes;
1748 eth_stats->oerrors = stats.common.tx_err_drop_pkts;
1751 rxq_stat_cntrs = RTE_MIN(QEDE_RSS_COUNT(qdev),
1752 RTE_ETHDEV_QUEUE_STAT_CNTRS);
1753 txq_stat_cntrs = RTE_MIN(QEDE_TSS_COUNT(qdev),
1754 RTE_ETHDEV_QUEUE_STAT_CNTRS);
1755 if ((rxq_stat_cntrs != (unsigned int)QEDE_RSS_COUNT(qdev)) ||
1756 (txq_stat_cntrs != (unsigned int)QEDE_TSS_COUNT(qdev)))
1757 DP_VERBOSE(edev, ECORE_MSG_DEBUG,
1758 "Not all the queue stats will be displayed. Set"
1759 " RTE_ETHDEV_QUEUE_STAT_CNTRS config param"
1760 " appropriately and retry.\n");
1763 eth_stats->q_ipackets[i] =
1765 ((char *)(qdev->fp_array[qid].rxq)) +
1766 offsetof(struct qede_rx_queue,
1768 eth_stats->q_errors[i] =
1770 ((char *)(qdev->fp_array[qid].rxq)) +
1771 offsetof(struct qede_rx_queue,
1774 ((char *)(qdev->fp_array[qid].rxq)) +
1775 offsetof(struct qede_rx_queue,
1778 if (i == rxq_stat_cntrs)
1783 txq = qdev->fp_array[qid].txq;
1784 eth_stats->q_opackets[j] =
1785 *((uint64_t *)(uintptr_t)
1786 (((uint64_t)(uintptr_t)(txq)) +
1787 offsetof(struct qede_tx_queue,
1790 if (j == txq_stat_cntrs)
1798 qede_get_xstats_count(struct qede_dev *qdev) {
1799 if (ECORE_IS_BB(&qdev->edev))
1800 return RTE_DIM(qede_xstats_strings) +
1801 RTE_DIM(qede_bb_xstats_strings) +
1802 (RTE_DIM(qede_rxq_xstats_strings) *
1803 RTE_MIN(QEDE_RSS_COUNT(qdev),
1804 RTE_ETHDEV_QUEUE_STAT_CNTRS));
1806 return RTE_DIM(qede_xstats_strings) +
1807 RTE_DIM(qede_ah_xstats_strings) +
1808 (RTE_DIM(qede_rxq_xstats_strings) *
1809 RTE_MIN(QEDE_RSS_COUNT(qdev),
1810 RTE_ETHDEV_QUEUE_STAT_CNTRS));
1814 qede_get_xstats_names(struct rte_eth_dev *dev,
1815 struct rte_eth_xstat_name *xstats_names,
1816 __rte_unused unsigned int limit)
1818 struct qede_dev *qdev = dev->data->dev_private;
1819 struct ecore_dev *edev = &qdev->edev;
1820 const unsigned int stat_cnt = qede_get_xstats_count(qdev);
1821 unsigned int i, qid, stat_idx = 0;
1822 unsigned int rxq_stat_cntrs;
1824 if (xstats_names != NULL) {
1825 for (i = 0; i < RTE_DIM(qede_xstats_strings); i++) {
1826 snprintf(xstats_names[stat_idx].name,
1827 sizeof(xstats_names[stat_idx].name),
1829 qede_xstats_strings[i].name);
1833 if (ECORE_IS_BB(edev)) {
1834 for (i = 0; i < RTE_DIM(qede_bb_xstats_strings); i++) {
1835 snprintf(xstats_names[stat_idx].name,
1836 sizeof(xstats_names[stat_idx].name),
1838 qede_bb_xstats_strings[i].name);
1842 for (i = 0; i < RTE_DIM(qede_ah_xstats_strings); i++) {
1843 snprintf(xstats_names[stat_idx].name,
1844 sizeof(xstats_names[stat_idx].name),
1846 qede_ah_xstats_strings[i].name);
1851 rxq_stat_cntrs = RTE_MIN(QEDE_RSS_COUNT(qdev),
1852 RTE_ETHDEV_QUEUE_STAT_CNTRS);
1853 for (qid = 0; qid < rxq_stat_cntrs; qid++) {
1854 for (i = 0; i < RTE_DIM(qede_rxq_xstats_strings); i++) {
1855 snprintf(xstats_names[stat_idx].name,
1856 sizeof(xstats_names[stat_idx].name),
1858 qede_rxq_xstats_strings[i].name, qid,
1859 qede_rxq_xstats_strings[i].name + 4);
1869 qede_get_xstats(struct rte_eth_dev *dev, struct rte_eth_xstat *xstats,
1872 struct qede_dev *qdev = dev->data->dev_private;
1873 struct ecore_dev *edev = &qdev->edev;
1874 struct ecore_eth_stats stats;
1875 const unsigned int num = qede_get_xstats_count(qdev);
1876 unsigned int i, qid, stat_idx = 0;
1877 unsigned int rxq_stat_cntrs;
1882 ecore_get_vport_stats(edev, &stats);
1884 for (i = 0; i < RTE_DIM(qede_xstats_strings); i++) {
1885 xstats[stat_idx].value = *(uint64_t *)(((char *)&stats) +
1886 qede_xstats_strings[i].offset);
1887 xstats[stat_idx].id = stat_idx;
1891 if (ECORE_IS_BB(edev)) {
1892 for (i = 0; i < RTE_DIM(qede_bb_xstats_strings); i++) {
1893 xstats[stat_idx].value =
1894 *(uint64_t *)(((char *)&stats) +
1895 qede_bb_xstats_strings[i].offset);
1896 xstats[stat_idx].id = stat_idx;
1900 for (i = 0; i < RTE_DIM(qede_ah_xstats_strings); i++) {
1901 xstats[stat_idx].value =
1902 *(uint64_t *)(((char *)&stats) +
1903 qede_ah_xstats_strings[i].offset);
1904 xstats[stat_idx].id = stat_idx;
1909 rxq_stat_cntrs = RTE_MIN(QEDE_RSS_COUNT(qdev),
1910 RTE_ETHDEV_QUEUE_STAT_CNTRS);
1911 for (qid = 0; qid < rxq_stat_cntrs; qid++) {
1913 for (i = 0; i < RTE_DIM(qede_rxq_xstats_strings); i++) {
1914 xstats[stat_idx].value = *(uint64_t *)(
1915 ((char *)(qdev->fp_array[qid].rxq)) +
1916 qede_rxq_xstats_strings[i].offset);
1917 xstats[stat_idx].id = stat_idx;
1927 qede_reset_xstats(struct rte_eth_dev *dev)
1929 struct qede_dev *qdev = dev->data->dev_private;
1930 struct ecore_dev *edev = &qdev->edev;
1932 ecore_reset_vport_stats(edev);
1933 qede_reset_queue_stats(qdev, true);
1936 int qede_dev_set_link_state(struct rte_eth_dev *eth_dev, bool link_up)
1938 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
1939 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
1940 struct qed_link_params link_params;
1943 DP_INFO(edev, "setting link state %d\n", link_up);
1944 memset(&link_params, 0, sizeof(link_params));
1945 link_params.link_up = link_up;
1946 rc = qdev->ops->common->set_link(edev, &link_params);
1947 if (rc != ECORE_SUCCESS)
1948 DP_ERR(edev, "Unable to set link state %d\n", link_up);
1953 static int qede_dev_set_link_up(struct rte_eth_dev *eth_dev)
1955 return qede_dev_set_link_state(eth_dev, true);
1958 static int qede_dev_set_link_down(struct rte_eth_dev *eth_dev)
1960 return qede_dev_set_link_state(eth_dev, false);
1963 static void qede_reset_stats(struct rte_eth_dev *eth_dev)
1965 struct qede_dev *qdev = eth_dev->data->dev_private;
1966 struct ecore_dev *edev = &qdev->edev;
1968 ecore_reset_vport_stats(edev);
1969 qede_reset_queue_stats(qdev, false);
1972 static void qede_allmulticast_enable(struct rte_eth_dev *eth_dev)
1974 enum qed_filter_rx_mode_type type =
1975 QED_FILTER_RX_MODE_TYPE_MULTI_PROMISC;
1977 if (rte_eth_promiscuous_get(eth_dev->data->port_id) == 1)
1978 type |= QED_FILTER_RX_MODE_TYPE_PROMISC;
1980 qed_configure_filter_rx_mode(eth_dev, type);
1983 static void qede_allmulticast_disable(struct rte_eth_dev *eth_dev)
1985 if (rte_eth_promiscuous_get(eth_dev->data->port_id) == 1)
1986 qed_configure_filter_rx_mode(eth_dev,
1987 QED_FILTER_RX_MODE_TYPE_PROMISC);
1989 qed_configure_filter_rx_mode(eth_dev,
1990 QED_FILTER_RX_MODE_TYPE_REGULAR);
1993 static int qede_flow_ctrl_set(struct rte_eth_dev *eth_dev,
1994 struct rte_eth_fc_conf *fc_conf)
1996 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
1997 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
1998 struct qed_link_output current_link;
1999 struct qed_link_params params;
2001 memset(¤t_link, 0, sizeof(current_link));
2002 qdev->ops->common->get_link(edev, ¤t_link);
2004 memset(¶ms, 0, sizeof(params));
2005 params.override_flags |= QED_LINK_OVERRIDE_PAUSE_CONFIG;
2006 if (fc_conf->autoneg) {
2007 if (!(current_link.supported_caps & QEDE_SUPPORTED_AUTONEG)) {
2008 DP_ERR(edev, "Autoneg not supported\n");
2011 params.pause_config |= QED_LINK_PAUSE_AUTONEG_ENABLE;
2014 /* Pause is assumed to be supported (SUPPORTED_Pause) */
2015 if (fc_conf->mode == RTE_FC_FULL)
2016 params.pause_config |= (QED_LINK_PAUSE_TX_ENABLE |
2017 QED_LINK_PAUSE_RX_ENABLE);
2018 if (fc_conf->mode == RTE_FC_TX_PAUSE)
2019 params.pause_config |= QED_LINK_PAUSE_TX_ENABLE;
2020 if (fc_conf->mode == RTE_FC_RX_PAUSE)
2021 params.pause_config |= QED_LINK_PAUSE_RX_ENABLE;
2023 params.link_up = true;
2024 (void)qdev->ops->common->set_link(edev, ¶ms);
2029 static int qede_flow_ctrl_get(struct rte_eth_dev *eth_dev,
2030 struct rte_eth_fc_conf *fc_conf)
2032 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
2033 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
2034 struct qed_link_output current_link;
2036 memset(¤t_link, 0, sizeof(current_link));
2037 qdev->ops->common->get_link(edev, ¤t_link);
2039 if (current_link.pause_config & QED_LINK_PAUSE_AUTONEG_ENABLE)
2040 fc_conf->autoneg = true;
2042 if (current_link.pause_config & (QED_LINK_PAUSE_RX_ENABLE |
2043 QED_LINK_PAUSE_TX_ENABLE))
2044 fc_conf->mode = RTE_FC_FULL;
2045 else if (current_link.pause_config & QED_LINK_PAUSE_RX_ENABLE)
2046 fc_conf->mode = RTE_FC_RX_PAUSE;
2047 else if (current_link.pause_config & QED_LINK_PAUSE_TX_ENABLE)
2048 fc_conf->mode = RTE_FC_TX_PAUSE;
2050 fc_conf->mode = RTE_FC_NONE;
2055 static const uint32_t *
2056 qede_dev_supported_ptypes_get(struct rte_eth_dev *eth_dev)
2058 static const uint32_t ptypes[] = {
2060 RTE_PTYPE_L2_ETHER_VLAN,
2065 RTE_PTYPE_TUNNEL_VXLAN,
2067 RTE_PTYPE_TUNNEL_GENEVE,
2069 RTE_PTYPE_INNER_L2_ETHER,
2070 RTE_PTYPE_INNER_L2_ETHER_VLAN,
2071 RTE_PTYPE_INNER_L3_IPV4,
2072 RTE_PTYPE_INNER_L3_IPV6,
2073 RTE_PTYPE_INNER_L4_TCP,
2074 RTE_PTYPE_INNER_L4_UDP,
2075 RTE_PTYPE_INNER_L4_FRAG,
2079 if (eth_dev->rx_pkt_burst == qede_recv_pkts)
2085 static void qede_init_rss_caps(uint8_t *rss_caps, uint64_t hf)
2088 *rss_caps |= (hf & ETH_RSS_IPV4) ? ECORE_RSS_IPV4 : 0;
2089 *rss_caps |= (hf & ETH_RSS_IPV6) ? ECORE_RSS_IPV6 : 0;
2090 *rss_caps |= (hf & ETH_RSS_IPV6_EX) ? ECORE_RSS_IPV6 : 0;
2091 *rss_caps |= (hf & ETH_RSS_NONFRAG_IPV4_TCP) ? ECORE_RSS_IPV4_TCP : 0;
2092 *rss_caps |= (hf & ETH_RSS_NONFRAG_IPV6_TCP) ? ECORE_RSS_IPV6_TCP : 0;
2093 *rss_caps |= (hf & ETH_RSS_IPV6_TCP_EX) ? ECORE_RSS_IPV6_TCP : 0;
2094 *rss_caps |= (hf & ETH_RSS_NONFRAG_IPV4_UDP) ? ECORE_RSS_IPV4_UDP : 0;
2095 *rss_caps |= (hf & ETH_RSS_NONFRAG_IPV6_UDP) ? ECORE_RSS_IPV6_UDP : 0;
2098 int qede_rss_hash_update(struct rte_eth_dev *eth_dev,
2099 struct rte_eth_rss_conf *rss_conf)
2101 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
2102 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
2103 struct ecore_sp_vport_update_params vport_update_params;
2104 struct ecore_rss_params rss_params;
2105 struct ecore_hwfn *p_hwfn;
2106 uint32_t *key = (uint32_t *)rss_conf->rss_key;
2107 uint64_t hf = rss_conf->rss_hf;
2108 uint8_t len = rss_conf->rss_key_len;
2113 memset(&vport_update_params, 0, sizeof(vport_update_params));
2114 memset(&rss_params, 0, sizeof(rss_params));
2116 DP_INFO(edev, "RSS hf = 0x%lx len = %u key = %p\n",
2117 (unsigned long)hf, len, key);
2121 DP_INFO(edev, "Enabling rss\n");
2124 qede_init_rss_caps(&rss_params.rss_caps, hf);
2125 rss_params.update_rss_capabilities = 1;
2129 if (len > (ECORE_RSS_KEY_SIZE * sizeof(uint32_t))) {
2130 DP_ERR(edev, "RSS key length exceeds limit\n");
2133 DP_INFO(edev, "Applying user supplied hash key\n");
2134 rss_params.update_rss_key = 1;
2135 memcpy(&rss_params.rss_key, key, len);
2137 rss_params.rss_enable = 1;
2140 rss_params.update_rss_config = 1;
2141 /* tbl_size has to be set with capabilities */
2142 rss_params.rss_table_size_log = 7;
2143 vport_update_params.vport_id = 0;
2144 /* pass the L2 handles instead of qids */
2145 for (i = 0 ; i < ECORE_RSS_IND_TABLE_SIZE ; i++) {
2146 idx = qdev->rss_ind_table[i];
2147 rss_params.rss_ind_table[i] = qdev->fp_array[idx].rxq->handle;
2149 vport_update_params.rss_params = &rss_params;
2151 for_each_hwfn(edev, i) {
2152 p_hwfn = &edev->hwfns[i];
2153 vport_update_params.opaque_fid = p_hwfn->hw_info.opaque_fid;
2154 rc = ecore_sp_vport_update(p_hwfn, &vport_update_params,
2155 ECORE_SPQ_MODE_EBLOCK, NULL);
2157 DP_ERR(edev, "vport-update for RSS failed\n");
2161 qdev->rss_enable = rss_params.rss_enable;
2163 /* Update local structure for hash query */
2164 qdev->rss_conf.rss_hf = hf;
2165 qdev->rss_conf.rss_key_len = len;
2166 if (qdev->rss_enable) {
2167 if (qdev->rss_conf.rss_key == NULL) {
2168 qdev->rss_conf.rss_key = (uint8_t *)malloc(len);
2169 if (qdev->rss_conf.rss_key == NULL) {
2170 DP_ERR(edev, "No memory to store RSS key\n");
2175 DP_INFO(edev, "Storing RSS key\n");
2176 memcpy(qdev->rss_conf.rss_key, key, len);
2178 } else if (!qdev->rss_enable && len == 0) {
2179 if (qdev->rss_conf.rss_key) {
2180 free(qdev->rss_conf.rss_key);
2181 qdev->rss_conf.rss_key = NULL;
2182 DP_INFO(edev, "Free RSS key\n");
2189 static int qede_rss_hash_conf_get(struct rte_eth_dev *eth_dev,
2190 struct rte_eth_rss_conf *rss_conf)
2192 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
2194 rss_conf->rss_hf = qdev->rss_conf.rss_hf;
2195 rss_conf->rss_key_len = qdev->rss_conf.rss_key_len;
2197 if (rss_conf->rss_key && qdev->rss_conf.rss_key)
2198 memcpy(rss_conf->rss_key, qdev->rss_conf.rss_key,
2199 rss_conf->rss_key_len);
2203 static bool qede_update_rss_parm_cmt(struct ecore_dev *edev,
2204 struct ecore_rss_params *rss)
2207 bool rss_mode = 1; /* enable */
2208 struct ecore_queue_cid *cid;
2209 struct ecore_rss_params *t_rss;
2211 /* In regular scenario, we'd simply need to take input handlers.
2212 * But in CMT, we'd have to split the handlers according to the
2213 * engine they were configured on. We'd then have to understand
2214 * whether RSS is really required, since 2-queues on CMT doesn't
2218 /* CMT should be round-robin */
2219 for (i = 0; i < ECORE_RSS_IND_TABLE_SIZE; i++) {
2220 cid = rss->rss_ind_table[i];
2222 if (cid->p_owner == ECORE_LEADING_HWFN(edev))
2227 t_rss->rss_ind_table[i / edev->num_hwfns] = cid;
2231 t_rss->update_rss_ind_table = 1;
2232 t_rss->rss_table_size_log = 7;
2233 t_rss->update_rss_config = 1;
2235 /* Make sure RSS is actually required */
2236 for_each_hwfn(edev, fn) {
2237 for (i = 1; i < ECORE_RSS_IND_TABLE_SIZE / edev->num_hwfns;
2239 if (rss[fn].rss_ind_table[i] !=
2240 rss[fn].rss_ind_table[0])
2244 if (i == ECORE_RSS_IND_TABLE_SIZE / edev->num_hwfns) {
2246 "CMT - 1 queue per-hwfn; Disabling RSS\n");
2253 t_rss->rss_enable = rss_mode;
2258 int qede_rss_reta_update(struct rte_eth_dev *eth_dev,
2259 struct rte_eth_rss_reta_entry64 *reta_conf,
2262 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
2263 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
2264 struct ecore_sp_vport_update_params vport_update_params;
2265 struct ecore_rss_params *params;
2266 struct ecore_hwfn *p_hwfn;
2267 uint16_t i, idx, shift;
2271 if (reta_size > ETH_RSS_RETA_SIZE_128) {
2272 DP_ERR(edev, "reta_size %d is not supported by hardware\n",
2277 memset(&vport_update_params, 0, sizeof(vport_update_params));
2278 params = rte_zmalloc("qede_rss", sizeof(*params) * edev->num_hwfns,
2279 RTE_CACHE_LINE_SIZE);
2280 if (params == NULL) {
2281 DP_ERR(edev, "failed to allocate memory\n");
2285 for (i = 0; i < reta_size; i++) {
2286 idx = i / RTE_RETA_GROUP_SIZE;
2287 shift = i % RTE_RETA_GROUP_SIZE;
2288 if (reta_conf[idx].mask & (1ULL << shift)) {
2289 entry = reta_conf[idx].reta[shift];
2290 /* Pass rxq handles to ecore */
2291 params->rss_ind_table[i] =
2292 qdev->fp_array[entry].rxq->handle;
2293 /* Update the local copy for RETA query command */
2294 qdev->rss_ind_table[i] = entry;
2298 params->update_rss_ind_table = 1;
2299 params->rss_table_size_log = 7;
2300 params->update_rss_config = 1;
2302 /* Fix up RETA for CMT mode device */
2303 if (ECORE_IS_CMT(edev))
2304 qdev->rss_enable = qede_update_rss_parm_cmt(edev,
2306 vport_update_params.vport_id = 0;
2307 /* Use the current value of rss_enable */
2308 params->rss_enable = qdev->rss_enable;
2309 vport_update_params.rss_params = params;
2311 for_each_hwfn(edev, i) {
2312 p_hwfn = &edev->hwfns[i];
2313 vport_update_params.opaque_fid = p_hwfn->hw_info.opaque_fid;
2314 rc = ecore_sp_vport_update(p_hwfn, &vport_update_params,
2315 ECORE_SPQ_MODE_EBLOCK, NULL);
2317 DP_ERR(edev, "vport-update for RSS failed\n");
2327 static int qede_rss_reta_query(struct rte_eth_dev *eth_dev,
2328 struct rte_eth_rss_reta_entry64 *reta_conf,
2331 struct qede_dev *qdev = eth_dev->data->dev_private;
2332 struct ecore_dev *edev = &qdev->edev;
2333 uint16_t i, idx, shift;
2336 if (reta_size > ETH_RSS_RETA_SIZE_128) {
2337 DP_ERR(edev, "reta_size %d is not supported\n",
2342 for (i = 0; i < reta_size; i++) {
2343 idx = i / RTE_RETA_GROUP_SIZE;
2344 shift = i % RTE_RETA_GROUP_SIZE;
2345 if (reta_conf[idx].mask & (1ULL << shift)) {
2346 entry = qdev->rss_ind_table[i];
2347 reta_conf[idx].reta[shift] = entry;
2356 static int qede_set_mtu(struct rte_eth_dev *dev, uint16_t mtu)
2358 struct qede_dev *qdev = QEDE_INIT_QDEV(dev);
2359 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
2360 struct rte_eth_dev_info dev_info = {0};
2361 struct qede_fastpath *fp;
2362 uint32_t max_rx_pkt_len;
2363 uint32_t frame_size;
2364 uint16_t rx_buf_size;
2366 bool restart = false;
2369 PMD_INIT_FUNC_TRACE(edev);
2370 qede_dev_info_get(dev, &dev_info);
2371 max_rx_pkt_len = mtu + ETHER_HDR_LEN + ETHER_CRC_LEN;
2372 frame_size = max_rx_pkt_len + QEDE_ETH_OVERHEAD;
2373 if ((mtu < ETHER_MIN_MTU) || (frame_size > dev_info.max_rx_pktlen)) {
2374 DP_ERR(edev, "MTU %u out of range, %u is maximum allowable\n",
2375 mtu, dev_info.max_rx_pktlen - ETHER_HDR_LEN -
2376 ETHER_CRC_LEN - QEDE_ETH_OVERHEAD);
2379 if (!dev->data->scattered_rx &&
2380 frame_size > dev->data->min_rx_buf_size - RTE_PKTMBUF_HEADROOM) {
2381 DP_INFO(edev, "MTU greater than minimum RX buffer size of %u\n",
2382 dev->data->min_rx_buf_size);
2385 /* Temporarily replace I/O functions with dummy ones. It cannot
2386 * be set to NULL because rte_eth_rx_burst() doesn't check for NULL.
2388 dev->rx_pkt_burst = qede_rxtx_pkts_dummy;
2389 dev->tx_pkt_burst = qede_rxtx_pkts_dummy;
2390 if (dev->data->dev_started) {
2391 dev->data->dev_started = 0;
2396 qede_start_vport(qdev, mtu); /* Recreate vport */
2399 /* Fix up RX buf size for all queues of the port */
2401 fp = &qdev->fp_array[i];
2402 if (fp->rxq != NULL) {
2403 bufsz = (uint16_t)rte_pktmbuf_data_room_size(
2404 fp->rxq->mb_pool) - RTE_PKTMBUF_HEADROOM;
2405 if (dev->data->scattered_rx)
2406 rx_buf_size = bufsz + ETHER_HDR_LEN +
2407 ETHER_CRC_LEN + QEDE_ETH_OVERHEAD;
2409 rx_buf_size = frame_size;
2410 rx_buf_size = QEDE_CEIL_TO_CACHE_LINE_SIZE(rx_buf_size);
2411 fp->rxq->rx_buf_size = rx_buf_size;
2412 DP_INFO(edev, "RX buffer size %u\n", rx_buf_size);
2415 if (max_rx_pkt_len > ETHER_MAX_LEN)
2416 dev->data->dev_conf.rxmode.jumbo_frame = 1;
2418 dev->data->dev_conf.rxmode.jumbo_frame = 0;
2420 /* Restore config lost due to vport stop */
2421 qede_mac_addr_set(dev, &qdev->primary_mac);
2422 if (dev->data->promiscuous)
2423 qede_promiscuous_enable(dev);
2425 qede_promiscuous_disable(dev);
2427 if (dev->data->all_multicast)
2428 qede_allmulticast_enable(dev);
2430 qede_allmulticast_disable(dev);
2432 qede_vlan_offload_set(dev, qdev->vlan_offload_mask);
2434 if (!dev->data->dev_started && restart) {
2435 qede_dev_start(dev);
2436 dev->data->dev_started = 1;
2439 /* update max frame size */
2440 dev->data->dev_conf.rxmode.max_rx_pkt_len = max_rx_pkt_len;
2442 dev->rx_pkt_burst = qede_recv_pkts;
2443 dev->tx_pkt_burst = qede_xmit_pkts;
2449 qede_udp_dst_port_del(struct rte_eth_dev *eth_dev,
2450 struct rte_eth_udp_tunnel *tunnel_udp)
2452 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
2453 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
2454 struct ecore_tunnel_info tunn; /* @DPDK */
2458 PMD_INIT_FUNC_TRACE(edev);
2460 memset(&tunn, 0, sizeof(tunn));
2462 switch (tunnel_udp->prot_type) {
2463 case RTE_TUNNEL_TYPE_VXLAN:
2464 if (qdev->vxlan.udp_port != tunnel_udp->udp_port) {
2465 DP_ERR(edev, "UDP port %u doesn't exist\n",
2466 tunnel_udp->udp_port);
2471 tunn.vxlan_port.b_update_port = true;
2472 tunn.vxlan_port.port = udp_port;
2474 rc = qede_tunnel_update(qdev, &tunn);
2475 if (rc != ECORE_SUCCESS) {
2476 DP_ERR(edev, "Unable to config UDP port %u\n",
2477 tunn.vxlan_port.port);
2481 qdev->vxlan.udp_port = udp_port;
2482 /* If the request is to delete UDP port and if the number of
2483 * VXLAN filters have reached 0 then VxLAN offload can be be
2486 if (qdev->vxlan.enable && qdev->vxlan.num_filters == 0)
2487 return qede_vxlan_enable(eth_dev,
2488 ECORE_TUNN_CLSS_MAC_VLAN, false);
2492 case RTE_TUNNEL_TYPE_GENEVE:
2493 if (qdev->geneve.udp_port != tunnel_udp->udp_port) {
2494 DP_ERR(edev, "UDP port %u doesn't exist\n",
2495 tunnel_udp->udp_port);
2501 tunn.geneve_port.b_update_port = true;
2502 tunn.geneve_port.port = udp_port;
2504 rc = qede_tunnel_update(qdev, &tunn);
2505 if (rc != ECORE_SUCCESS) {
2506 DP_ERR(edev, "Unable to config UDP port %u\n",
2507 tunn.vxlan_port.port);
2511 qdev->vxlan.udp_port = udp_port;
2512 /* If the request is to delete UDP port and if the number of
2513 * GENEVE filters have reached 0 then GENEVE offload can be be
2516 if (qdev->geneve.enable && qdev->geneve.num_filters == 0)
2517 return qede_geneve_enable(eth_dev,
2518 ECORE_TUNN_CLSS_MAC_VLAN, false);
2530 qede_udp_dst_port_add(struct rte_eth_dev *eth_dev,
2531 struct rte_eth_udp_tunnel *tunnel_udp)
2533 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
2534 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
2535 struct ecore_tunnel_info tunn; /* @DPDK */
2539 PMD_INIT_FUNC_TRACE(edev);
2541 memset(&tunn, 0, sizeof(tunn));
2543 switch (tunnel_udp->prot_type) {
2544 case RTE_TUNNEL_TYPE_VXLAN:
2545 if (qdev->vxlan.udp_port == tunnel_udp->udp_port) {
2547 "UDP port %u for VXLAN was already configured\n",
2548 tunnel_udp->udp_port);
2549 return ECORE_SUCCESS;
2552 /* Enable VxLAN tunnel with default MAC/VLAN classification if
2553 * it was not enabled while adding VXLAN filter before UDP port
2556 if (!qdev->vxlan.enable) {
2557 rc = qede_vxlan_enable(eth_dev,
2558 ECORE_TUNN_CLSS_MAC_VLAN, true);
2559 if (rc != ECORE_SUCCESS) {
2560 DP_ERR(edev, "Failed to enable VXLAN "
2561 "prior to updating UDP port\n");
2565 udp_port = tunnel_udp->udp_port;
2567 tunn.vxlan_port.b_update_port = true;
2568 tunn.vxlan_port.port = udp_port;
2570 rc = qede_tunnel_update(qdev, &tunn);
2571 if (rc != ECORE_SUCCESS) {
2572 DP_ERR(edev, "Unable to config UDP port %u for VXLAN\n",
2577 DP_INFO(edev, "Updated UDP port %u for VXLAN\n", udp_port);
2579 qdev->vxlan.udp_port = udp_port;
2582 case RTE_TUNNEL_TYPE_GENEVE:
2583 if (qdev->geneve.udp_port == tunnel_udp->udp_port) {
2585 "UDP port %u for GENEVE was already configured\n",
2586 tunnel_udp->udp_port);
2587 return ECORE_SUCCESS;
2590 /* Enable GENEVE tunnel with default MAC/VLAN classification if
2591 * it was not enabled while adding GENEVE filter before UDP port
2594 if (!qdev->geneve.enable) {
2595 rc = qede_geneve_enable(eth_dev,
2596 ECORE_TUNN_CLSS_MAC_VLAN, true);
2597 if (rc != ECORE_SUCCESS) {
2598 DP_ERR(edev, "Failed to enable GENEVE "
2599 "prior to updating UDP port\n");
2603 udp_port = tunnel_udp->udp_port;
2605 tunn.geneve_port.b_update_port = true;
2606 tunn.geneve_port.port = udp_port;
2608 rc = qede_tunnel_update(qdev, &tunn);
2609 if (rc != ECORE_SUCCESS) {
2610 DP_ERR(edev, "Unable to config UDP port %u for GENEVE\n",
2615 DP_INFO(edev, "Updated UDP port %u for GENEVE\n", udp_port);
2617 qdev->geneve.udp_port = udp_port;
2627 static void qede_get_ecore_tunn_params(uint32_t filter, uint32_t *type,
2628 uint32_t *clss, char *str)
2631 *clss = MAX_ECORE_TUNN_CLSS;
2633 for (j = 0; j < RTE_DIM(qede_tunn_types); j++) {
2634 if (filter == qede_tunn_types[j].rte_filter_type) {
2635 *type = qede_tunn_types[j].qede_type;
2636 *clss = qede_tunn_types[j].qede_tunn_clss;
2637 strcpy(str, qede_tunn_types[j].string);
2644 qede_set_ucast_tunn_cmn_param(struct ecore_filter_ucast *ucast,
2645 const struct rte_eth_tunnel_filter_conf *conf,
2648 /* Init commmon ucast params first */
2649 qede_set_ucast_cmn_params(ucast);
2651 /* Copy out the required fields based on classification type */
2655 case ECORE_FILTER_VNI:
2656 ucast->vni = conf->tenant_id;
2658 case ECORE_FILTER_INNER_VLAN:
2659 ucast->vlan = conf->inner_vlan;
2661 case ECORE_FILTER_MAC:
2662 memcpy(ucast->mac, conf->outer_mac.addr_bytes,
2665 case ECORE_FILTER_INNER_MAC:
2666 memcpy(ucast->mac, conf->inner_mac.addr_bytes,
2669 case ECORE_FILTER_MAC_VNI_PAIR:
2670 memcpy(ucast->mac, conf->outer_mac.addr_bytes,
2672 ucast->vni = conf->tenant_id;
2674 case ECORE_FILTER_INNER_MAC_VNI_PAIR:
2675 memcpy(ucast->mac, conf->inner_mac.addr_bytes,
2677 ucast->vni = conf->tenant_id;
2679 case ECORE_FILTER_INNER_PAIR:
2680 memcpy(ucast->mac, conf->inner_mac.addr_bytes,
2682 ucast->vlan = conf->inner_vlan;
2688 return ECORE_SUCCESS;
2692 _qede_tunn_filter_config(struct rte_eth_dev *eth_dev,
2693 const struct rte_eth_tunnel_filter_conf *conf,
2694 __attribute__((unused)) enum rte_filter_op filter_op,
2695 enum ecore_tunn_clss *clss,
2698 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
2699 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
2700 struct ecore_filter_ucast ucast = {0};
2701 enum ecore_filter_ucast_type type;
2702 uint16_t filter_type = 0;
2706 filter_type = conf->filter_type;
2707 /* Determine if the given filter classification is supported */
2708 qede_get_ecore_tunn_params(filter_type, &type, clss, str);
2709 if (*clss == MAX_ECORE_TUNN_CLSS) {
2710 DP_ERR(edev, "Unsupported filter type\n");
2713 /* Init tunnel ucast params */
2714 rc = qede_set_ucast_tunn_cmn_param(&ucast, conf, type);
2715 if (rc != ECORE_SUCCESS) {
2716 DP_ERR(edev, "Unsupported Tunnel filter type 0x%x\n",
2720 DP_INFO(edev, "Rule: \"%s\", op %d, type 0x%x\n",
2721 str, filter_op, ucast.type);
2723 ucast.opcode = add ? ECORE_FILTER_ADD : ECORE_FILTER_REMOVE;
2725 /* Skip MAC/VLAN if filter is based on VNI */
2726 if (!(filter_type & ETH_TUNNEL_FILTER_TENID)) {
2727 rc = qede_mac_int_ops(eth_dev, &ucast, add);
2728 if ((rc == 0) && add) {
2729 /* Enable accept anyvlan */
2730 qede_config_accept_any_vlan(qdev, true);
2733 rc = qede_ucast_filter(eth_dev, &ucast, add);
2735 rc = ecore_filter_ucast_cmd(edev, &ucast,
2736 ECORE_SPQ_MODE_CB, NULL);
2743 qede_tunn_filter_config(struct rte_eth_dev *eth_dev,
2744 enum rte_filter_op filter_op,
2745 const struct rte_eth_tunnel_filter_conf *conf)
2747 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
2748 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
2749 enum ecore_tunn_clss clss = MAX_ECORE_TUNN_CLSS;
2753 PMD_INIT_FUNC_TRACE(edev);
2755 switch (filter_op) {
2756 case RTE_ETH_FILTER_ADD:
2759 case RTE_ETH_FILTER_DELETE:
2763 DP_ERR(edev, "Unsupported operation %d\n", filter_op);
2768 return qede_tunn_enable(eth_dev,
2769 ECORE_TUNN_CLSS_MAC_VLAN,
2770 conf->tunnel_type, add);
2772 rc = _qede_tunn_filter_config(eth_dev, conf, filter_op, &clss, add);
2773 if (rc != ECORE_SUCCESS)
2777 if (conf->tunnel_type == RTE_TUNNEL_TYPE_VXLAN) {
2778 qdev->vxlan.num_filters++;
2779 qdev->vxlan.filter_type = conf->filter_type;
2780 } else { /* GENEVE */
2781 qdev->geneve.num_filters++;
2782 qdev->geneve.filter_type = conf->filter_type;
2785 if (!qdev->vxlan.enable || !qdev->geneve.enable)
2786 return qede_tunn_enable(eth_dev, clss,
2790 if (conf->tunnel_type == RTE_TUNNEL_TYPE_VXLAN)
2791 qdev->vxlan.num_filters--;
2793 qdev->geneve.num_filters--;
2795 /* Disable VXLAN if VXLAN filters become 0 */
2796 if ((qdev->vxlan.num_filters == 0) ||
2797 (qdev->geneve.num_filters == 0))
2798 return qede_tunn_enable(eth_dev, clss,
2806 int qede_dev_filter_ctrl(struct rte_eth_dev *eth_dev,
2807 enum rte_filter_type filter_type,
2808 enum rte_filter_op filter_op,
2811 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
2812 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
2813 struct rte_eth_tunnel_filter_conf *filter_conf =
2814 (struct rte_eth_tunnel_filter_conf *)arg;
2816 switch (filter_type) {
2817 case RTE_ETH_FILTER_TUNNEL:
2818 switch (filter_conf->tunnel_type) {
2819 case RTE_TUNNEL_TYPE_VXLAN:
2820 case RTE_TUNNEL_TYPE_GENEVE:
2822 "Packet steering to the specified Rx queue"
2823 " is not supported with UDP tunneling");
2824 return(qede_tunn_filter_config(eth_dev, filter_op,
2826 /* Place holders for future tunneling support */
2827 case RTE_TUNNEL_TYPE_TEREDO:
2828 case RTE_TUNNEL_TYPE_NVGRE:
2829 case RTE_TUNNEL_TYPE_IP_IN_GRE:
2830 case RTE_L2_TUNNEL_TYPE_E_TAG:
2831 DP_ERR(edev, "Unsupported tunnel type %d\n",
2832 filter_conf->tunnel_type);
2834 case RTE_TUNNEL_TYPE_NONE:
2839 case RTE_ETH_FILTER_FDIR:
2840 return qede_fdir_filter_conf(eth_dev, filter_op, arg);
2841 case RTE_ETH_FILTER_NTUPLE:
2842 return qede_ntuple_filter_conf(eth_dev, filter_op, arg);
2843 case RTE_ETH_FILTER_MACVLAN:
2844 case RTE_ETH_FILTER_ETHERTYPE:
2845 case RTE_ETH_FILTER_FLEXIBLE:
2846 case RTE_ETH_FILTER_SYN:
2847 case RTE_ETH_FILTER_HASH:
2848 case RTE_ETH_FILTER_L2_TUNNEL:
2849 case RTE_ETH_FILTER_MAX:
2851 DP_ERR(edev, "Unsupported filter type %d\n",
2859 static const struct eth_dev_ops qede_eth_dev_ops = {
2860 .dev_configure = qede_dev_configure,
2861 .dev_infos_get = qede_dev_info_get,
2862 .rx_queue_setup = qede_rx_queue_setup,
2863 .rx_queue_release = qede_rx_queue_release,
2864 .tx_queue_setup = qede_tx_queue_setup,
2865 .tx_queue_release = qede_tx_queue_release,
2866 .dev_start = qede_dev_start,
2867 .dev_set_link_up = qede_dev_set_link_up,
2868 .dev_set_link_down = qede_dev_set_link_down,
2869 .link_update = qede_link_update,
2870 .promiscuous_enable = qede_promiscuous_enable,
2871 .promiscuous_disable = qede_promiscuous_disable,
2872 .allmulticast_enable = qede_allmulticast_enable,
2873 .allmulticast_disable = qede_allmulticast_disable,
2874 .dev_stop = qede_dev_stop,
2875 .dev_close = qede_dev_close,
2876 .stats_get = qede_get_stats,
2877 .stats_reset = qede_reset_stats,
2878 .xstats_get = qede_get_xstats,
2879 .xstats_reset = qede_reset_xstats,
2880 .xstats_get_names = qede_get_xstats_names,
2881 .mac_addr_add = qede_mac_addr_add,
2882 .mac_addr_remove = qede_mac_addr_remove,
2883 .mac_addr_set = qede_mac_addr_set,
2884 .vlan_offload_set = qede_vlan_offload_set,
2885 .vlan_filter_set = qede_vlan_filter_set,
2886 .flow_ctrl_set = qede_flow_ctrl_set,
2887 .flow_ctrl_get = qede_flow_ctrl_get,
2888 .dev_supported_ptypes_get = qede_dev_supported_ptypes_get,
2889 .rss_hash_update = qede_rss_hash_update,
2890 .rss_hash_conf_get = qede_rss_hash_conf_get,
2891 .reta_update = qede_rss_reta_update,
2892 .reta_query = qede_rss_reta_query,
2893 .mtu_set = qede_set_mtu,
2894 .filter_ctrl = qede_dev_filter_ctrl,
2895 .udp_tunnel_port_add = qede_udp_dst_port_add,
2896 .udp_tunnel_port_del = qede_udp_dst_port_del,
2899 static const struct eth_dev_ops qede_eth_vf_dev_ops = {
2900 .dev_configure = qede_dev_configure,
2901 .dev_infos_get = qede_dev_info_get,
2902 .rx_queue_setup = qede_rx_queue_setup,
2903 .rx_queue_release = qede_rx_queue_release,
2904 .tx_queue_setup = qede_tx_queue_setup,
2905 .tx_queue_release = qede_tx_queue_release,
2906 .dev_start = qede_dev_start,
2907 .dev_set_link_up = qede_dev_set_link_up,
2908 .dev_set_link_down = qede_dev_set_link_down,
2909 .link_update = qede_link_update,
2910 .promiscuous_enable = qede_promiscuous_enable,
2911 .promiscuous_disable = qede_promiscuous_disable,
2912 .allmulticast_enable = qede_allmulticast_enable,
2913 .allmulticast_disable = qede_allmulticast_disable,
2914 .dev_stop = qede_dev_stop,
2915 .dev_close = qede_dev_close,
2916 .stats_get = qede_get_stats,
2917 .stats_reset = qede_reset_stats,
2918 .xstats_get = qede_get_xstats,
2919 .xstats_reset = qede_reset_xstats,
2920 .xstats_get_names = qede_get_xstats_names,
2921 .vlan_offload_set = qede_vlan_offload_set,
2922 .vlan_filter_set = qede_vlan_filter_set,
2923 .dev_supported_ptypes_get = qede_dev_supported_ptypes_get,
2924 .rss_hash_update = qede_rss_hash_update,
2925 .rss_hash_conf_get = qede_rss_hash_conf_get,
2926 .reta_update = qede_rss_reta_update,
2927 .reta_query = qede_rss_reta_query,
2928 .mtu_set = qede_set_mtu,
2929 .udp_tunnel_port_add = qede_udp_dst_port_add,
2930 .udp_tunnel_port_del = qede_udp_dst_port_del,
2933 static void qede_update_pf_params(struct ecore_dev *edev)
2935 struct ecore_pf_params pf_params;
2937 memset(&pf_params, 0, sizeof(struct ecore_pf_params));
2938 pf_params.eth_pf_params.num_cons = QEDE_PF_NUM_CONNS;
2939 pf_params.eth_pf_params.num_arfs_filters = QEDE_RFS_MAX_FLTR;
2940 qed_ops->common->update_pf_params(edev, &pf_params);
2943 static int qede_common_dev_init(struct rte_eth_dev *eth_dev, bool is_vf)
2945 struct rte_pci_device *pci_dev;
2946 struct rte_pci_addr pci_addr;
2947 struct qede_dev *adapter;
2948 struct ecore_dev *edev;
2949 struct qed_dev_eth_info dev_info;
2950 struct qed_slowpath_params params;
2951 static bool do_once = true;
2952 uint8_t bulletin_change;
2953 uint8_t vf_mac[ETHER_ADDR_LEN];
2954 uint8_t is_mac_forced;
2956 /* Fix up ecore debug level */
2957 uint32_t dp_module = ~0 & ~ECORE_MSG_HW;
2958 uint8_t dp_level = ECORE_LEVEL_VERBOSE;
2961 /* Extract key data structures */
2962 adapter = eth_dev->data->dev_private;
2963 adapter->ethdev = eth_dev;
2964 edev = &adapter->edev;
2965 pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev);
2966 pci_addr = pci_dev->addr;
2968 PMD_INIT_FUNC_TRACE(edev);
2970 snprintf(edev->name, NAME_SIZE, PCI_SHORT_PRI_FMT ":dpdk-port-%u",
2971 pci_addr.bus, pci_addr.devid, pci_addr.function,
2972 eth_dev->data->port_id);
2974 eth_dev->rx_pkt_burst = qede_recv_pkts;
2975 eth_dev->tx_pkt_burst = qede_xmit_pkts;
2976 eth_dev->tx_pkt_prepare = qede_xmit_prep_pkts;
2978 if (rte_eal_process_type() != RTE_PROC_PRIMARY) {
2979 DP_ERR(edev, "Skipping device init from secondary process\n");
2983 rte_eth_copy_pci_info(eth_dev, pci_dev);
2986 edev->vendor_id = pci_dev->id.vendor_id;
2987 edev->device_id = pci_dev->id.device_id;
2989 qed_ops = qed_get_eth_ops();
2991 DP_ERR(edev, "Failed to get qed_eth_ops_pass\n");
2995 DP_INFO(edev, "Starting qede probe\n");
2996 rc = qed_ops->common->probe(edev, pci_dev, dp_module,
2999 DP_ERR(edev, "qede probe failed rc %d\n", rc);
3002 qede_update_pf_params(edev);
3003 rte_intr_callback_register(&pci_dev->intr_handle,
3004 qede_interrupt_handler, (void *)eth_dev);
3005 if (rte_intr_enable(&pci_dev->intr_handle)) {
3006 DP_ERR(edev, "rte_intr_enable() failed\n");
3010 /* Start the Slowpath-process */
3011 memset(¶ms, 0, sizeof(struct qed_slowpath_params));
3012 params.int_mode = ECORE_INT_MODE_MSIX;
3013 params.drv_major = QEDE_PMD_VERSION_MAJOR;
3014 params.drv_minor = QEDE_PMD_VERSION_MINOR;
3015 params.drv_rev = QEDE_PMD_VERSION_REVISION;
3016 params.drv_eng = QEDE_PMD_VERSION_PATCH;
3017 strncpy((char *)params.name, QEDE_PMD_VER_PREFIX,
3018 QEDE_PMD_DRV_VER_STR_SIZE);
3020 /* For CMT mode device do periodic polling for slowpath events.
3021 * This is required since uio device uses only one MSI-x
3022 * interrupt vector but we need one for each engine.
3024 if (ECORE_IS_CMT(edev) && IS_PF(edev)) {
3025 rc = rte_eal_alarm_set(timer_period * US_PER_S,
3029 DP_ERR(edev, "Unable to start periodic"
3030 " timer rc %d\n", rc);
3035 rc = qed_ops->common->slowpath_start(edev, ¶ms);
3037 DP_ERR(edev, "Cannot start slowpath rc = %d\n", rc);
3038 rte_eal_alarm_cancel(qede_poll_sp_sb_cb,
3043 rc = qed_ops->fill_dev_info(edev, &dev_info);
3045 DP_ERR(edev, "Cannot get device_info rc %d\n", rc);
3046 qed_ops->common->slowpath_stop(edev);
3047 qed_ops->common->remove(edev);
3048 rte_eal_alarm_cancel(qede_poll_sp_sb_cb,
3053 qede_alloc_etherdev(adapter, &dev_info);
3055 adapter->ops->common->set_name(edev, edev->name);
3058 adapter->dev_info.num_mac_filters =
3059 (uint32_t)RESC_NUM(ECORE_LEADING_HWFN(edev),
3062 ecore_vf_get_num_mac_filters(ECORE_LEADING_HWFN(edev),
3063 (uint32_t *)&adapter->dev_info.num_mac_filters);
3065 /* Allocate memory for storing MAC addr */
3066 eth_dev->data->mac_addrs = rte_zmalloc(edev->name,
3068 adapter->dev_info.num_mac_filters),
3069 RTE_CACHE_LINE_SIZE);
3071 if (eth_dev->data->mac_addrs == NULL) {
3072 DP_ERR(edev, "Failed to allocate MAC address\n");
3073 qed_ops->common->slowpath_stop(edev);
3074 qed_ops->common->remove(edev);
3075 rte_eal_alarm_cancel(qede_poll_sp_sb_cb,
3081 ether_addr_copy((struct ether_addr *)edev->hwfns[0].
3082 hw_info.hw_mac_addr,
3083 ð_dev->data->mac_addrs[0]);
3084 ether_addr_copy(ð_dev->data->mac_addrs[0],
3085 &adapter->primary_mac);
3087 ecore_vf_read_bulletin(ECORE_LEADING_HWFN(edev),
3089 if (bulletin_change) {
3091 ecore_vf_bulletin_get_forced_mac(
3092 ECORE_LEADING_HWFN(edev),
3095 if (is_mac_exist && is_mac_forced) {
3096 DP_INFO(edev, "VF macaddr received from PF\n");
3097 ether_addr_copy((struct ether_addr *)&vf_mac,
3098 ð_dev->data->mac_addrs[0]);
3099 ether_addr_copy(ð_dev->data->mac_addrs[0],
3100 &adapter->primary_mac);
3102 DP_ERR(edev, "No VF macaddr assigned\n");
3107 eth_dev->dev_ops = (is_vf) ? &qede_eth_vf_dev_ops : &qede_eth_dev_ops;
3110 qede_print_adapter_info(adapter);
3114 /* Bring-up the link */
3115 qede_dev_set_link_state(eth_dev, true);
3117 adapter->num_tx_queues = 0;
3118 adapter->num_rx_queues = 0;
3119 SLIST_INIT(&adapter->fdir_info.fdir_list_head);
3120 SLIST_INIT(&adapter->vlan_list_head);
3121 SLIST_INIT(&adapter->uc_list_head);
3122 adapter->mtu = ETHER_MTU;
3123 adapter->vport_started = false;
3125 /* VF tunnel offloads is enabled by default in PF driver */
3126 adapter->vxlan.num_filters = 0;
3127 adapter->geneve.num_filters = 0;
3129 adapter->vxlan.enable = true;
3130 adapter->vxlan.filter_type = ETH_TUNNEL_FILTER_IMAC |
3131 ETH_TUNNEL_FILTER_IVLAN;
3132 adapter->vxlan.udp_port = QEDE_VXLAN_DEF_PORT;
3133 adapter->geneve.enable = true;
3135 adapter->geneve.filter_type = ETH_TUNNEL_FILTER_IMAC |
3136 ETH_TUNNEL_FILTER_IVLAN;
3137 adapter->geneve.udp_port = QEDE_GENEVE_DEF_PORT;
3139 adapter->vxlan.enable = false;
3140 adapter->geneve.enable = false;
3143 DP_INFO(edev, "MAC address : %02x:%02x:%02x:%02x:%02x:%02x\n",
3144 adapter->primary_mac.addr_bytes[0],
3145 adapter->primary_mac.addr_bytes[1],
3146 adapter->primary_mac.addr_bytes[2],
3147 adapter->primary_mac.addr_bytes[3],
3148 adapter->primary_mac.addr_bytes[4],
3149 adapter->primary_mac.addr_bytes[5]);
3151 DP_INFO(edev, "Device initialized\n");
3156 static int qedevf_eth_dev_init(struct rte_eth_dev *eth_dev)
3158 return qede_common_dev_init(eth_dev, 1);
3161 static int qede_eth_dev_init(struct rte_eth_dev *eth_dev)
3163 return qede_common_dev_init(eth_dev, 0);
3166 static int qede_dev_common_uninit(struct rte_eth_dev *eth_dev)
3168 #ifdef RTE_LIBRTE_QEDE_DEBUG_INIT
3169 struct qede_dev *qdev = eth_dev->data->dev_private;
3170 struct ecore_dev *edev = &qdev->edev;
3172 PMD_INIT_FUNC_TRACE(edev);
3175 /* only uninitialize in the primary process */
3176 if (rte_eal_process_type() != RTE_PROC_PRIMARY)
3179 /* safe to close dev here */
3180 qede_dev_close(eth_dev);
3182 eth_dev->dev_ops = NULL;
3183 eth_dev->rx_pkt_burst = NULL;
3184 eth_dev->tx_pkt_burst = NULL;
3186 if (eth_dev->data->mac_addrs)
3187 rte_free(eth_dev->data->mac_addrs);
3189 eth_dev->data->mac_addrs = NULL;
3194 static int qede_eth_dev_uninit(struct rte_eth_dev *eth_dev)
3196 return qede_dev_common_uninit(eth_dev);
3199 static int qedevf_eth_dev_uninit(struct rte_eth_dev *eth_dev)
3201 return qede_dev_common_uninit(eth_dev);
3204 static const struct rte_pci_id pci_id_qedevf_map[] = {
3205 #define QEDEVF_RTE_PCI_DEVICE(dev) RTE_PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, dev)
3207 QEDEVF_RTE_PCI_DEVICE(PCI_DEVICE_ID_QLOGIC_NX2_VF)
3210 QEDEVF_RTE_PCI_DEVICE(PCI_DEVICE_ID_QLOGIC_57980S_IOV)
3213 QEDEVF_RTE_PCI_DEVICE(PCI_DEVICE_ID_QLOGIC_AH_IOV)
3218 static const struct rte_pci_id pci_id_qede_map[] = {
3219 #define QEDE_RTE_PCI_DEVICE(dev) RTE_PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, dev)
3221 QEDE_RTE_PCI_DEVICE(PCI_DEVICE_ID_QLOGIC_NX2_57980E)
3224 QEDE_RTE_PCI_DEVICE(PCI_DEVICE_ID_QLOGIC_NX2_57980S)
3227 QEDE_RTE_PCI_DEVICE(PCI_DEVICE_ID_QLOGIC_57980S_40)
3230 QEDE_RTE_PCI_DEVICE(PCI_DEVICE_ID_QLOGIC_57980S_25)
3233 QEDE_RTE_PCI_DEVICE(PCI_DEVICE_ID_QLOGIC_57980S_100)
3236 QEDE_RTE_PCI_DEVICE(PCI_DEVICE_ID_QLOGIC_57980S_50)
3239 QEDE_RTE_PCI_DEVICE(PCI_DEVICE_ID_QLOGIC_AH_50G)
3242 QEDE_RTE_PCI_DEVICE(PCI_DEVICE_ID_QLOGIC_AH_10G)
3245 QEDE_RTE_PCI_DEVICE(PCI_DEVICE_ID_QLOGIC_AH_40G)
3248 QEDE_RTE_PCI_DEVICE(PCI_DEVICE_ID_QLOGIC_AH_25G)
3253 static int qedevf_eth_dev_pci_probe(struct rte_pci_driver *pci_drv __rte_unused,
3254 struct rte_pci_device *pci_dev)
3256 return rte_eth_dev_pci_generic_probe(pci_dev,
3257 sizeof(struct qede_dev), qedevf_eth_dev_init);
3260 static int qedevf_eth_dev_pci_remove(struct rte_pci_device *pci_dev)
3262 return rte_eth_dev_pci_generic_remove(pci_dev, qedevf_eth_dev_uninit);
3265 static struct rte_pci_driver rte_qedevf_pmd = {
3266 .id_table = pci_id_qedevf_map,
3267 .drv_flags = RTE_PCI_DRV_NEED_MAPPING | RTE_PCI_DRV_INTR_LSC,
3268 .probe = qedevf_eth_dev_pci_probe,
3269 .remove = qedevf_eth_dev_pci_remove,
3272 static int qede_eth_dev_pci_probe(struct rte_pci_driver *pci_drv __rte_unused,
3273 struct rte_pci_device *pci_dev)
3275 return rte_eth_dev_pci_generic_probe(pci_dev,
3276 sizeof(struct qede_dev), qede_eth_dev_init);
3279 static int qede_eth_dev_pci_remove(struct rte_pci_device *pci_dev)
3281 return rte_eth_dev_pci_generic_remove(pci_dev, qede_eth_dev_uninit);
3284 static struct rte_pci_driver rte_qede_pmd = {
3285 .id_table = pci_id_qede_map,
3286 .drv_flags = RTE_PCI_DRV_NEED_MAPPING | RTE_PCI_DRV_INTR_LSC,
3287 .probe = qede_eth_dev_pci_probe,
3288 .remove = qede_eth_dev_pci_remove,
3291 RTE_PMD_REGISTER_PCI(net_qede, rte_qede_pmd);
3292 RTE_PMD_REGISTER_PCI_TABLE(net_qede, pci_id_qede_map);
3293 RTE_PMD_REGISTER_KMOD_DEP(net_qede, "* igb_uio | uio_pci_generic | vfio-pci");
3294 RTE_PMD_REGISTER_PCI(net_qede_vf, rte_qedevf_pmd);
3295 RTE_PMD_REGISTER_PCI_TABLE(net_qede_vf, pci_id_qedevf_map);
3296 RTE_PMD_REGISTER_KMOD_DEP(net_qede_vf, "* igb_uio | vfio-pci");
3298 RTE_INIT(qede_init_log);
3302 qede_logtype_init = rte_log_register("pmd.net.qede.init");
3303 if (qede_logtype_init >= 0)
3304 rte_log_set_level(qede_logtype_init, RTE_LOG_NOTICE);
3305 qede_logtype_driver = rte_log_register("pmd.net.qede.driver");
3306 if (qede_logtype_driver >= 0)
3307 rte_log_set_level(qede_logtype_driver, RTE_LOG_NOTICE);