2 * Copyright (c) 2016 QLogic Corporation.
6 * See LICENSE.qede_pmd for copyright and licensing details.
9 #include "qede_ethdev.h"
10 #include <rte_alarm.h>
11 #include <rte_version.h>
14 static const struct qed_eth_ops *qed_ops;
15 static int64_t timer_period = 1;
17 /* VXLAN tunnel classification mapping */
18 const struct _qede_vxlan_tunn_types {
19 uint16_t rte_filter_type;
20 enum ecore_filter_ucast_type qede_type;
21 enum ecore_tunn_clss qede_tunn_clss;
23 } qede_tunn_types[] = {
25 ETH_TUNNEL_FILTER_OMAC,
27 ECORE_TUNN_CLSS_MAC_VLAN,
31 ETH_TUNNEL_FILTER_TENID,
33 ECORE_TUNN_CLSS_MAC_VNI,
37 ETH_TUNNEL_FILTER_IMAC,
38 ECORE_FILTER_INNER_MAC,
39 ECORE_TUNN_CLSS_INNER_MAC_VLAN,
43 ETH_TUNNEL_FILTER_IVLAN,
44 ECORE_FILTER_INNER_VLAN,
45 ECORE_TUNN_CLSS_INNER_MAC_VLAN,
49 ETH_TUNNEL_FILTER_OMAC | ETH_TUNNEL_FILTER_TENID,
50 ECORE_FILTER_MAC_VNI_PAIR,
51 ECORE_TUNN_CLSS_MAC_VNI,
55 ETH_TUNNEL_FILTER_OMAC | ETH_TUNNEL_FILTER_IMAC,
58 "outer-mac and inner-mac"
61 ETH_TUNNEL_FILTER_OMAC | ETH_TUNNEL_FILTER_IVLAN,
64 "outer-mac and inner-vlan"
67 ETH_TUNNEL_FILTER_TENID | ETH_TUNNEL_FILTER_IMAC,
68 ECORE_FILTER_INNER_MAC_VNI_PAIR,
69 ECORE_TUNN_CLSS_INNER_MAC_VNI,
73 ETH_TUNNEL_FILTER_TENID | ETH_TUNNEL_FILTER_IVLAN,
79 ETH_TUNNEL_FILTER_IMAC | ETH_TUNNEL_FILTER_IVLAN,
80 ECORE_FILTER_INNER_PAIR,
81 ECORE_TUNN_CLSS_INNER_MAC_VLAN,
82 "inner-mac and inner-vlan",
85 ETH_TUNNEL_FILTER_OIP,
91 ETH_TUNNEL_FILTER_IIP,
97 RTE_TUNNEL_FILTER_IMAC_IVLAN,
103 RTE_TUNNEL_FILTER_IMAC_IVLAN_TENID,
109 RTE_TUNNEL_FILTER_IMAC_TENID,
115 RTE_TUNNEL_FILTER_OMAC_TENID_IMAC,
122 struct rte_qede_xstats_name_off {
123 char name[RTE_ETH_XSTATS_NAME_SIZE];
127 static const struct rte_qede_xstats_name_off qede_xstats_strings[] = {
128 {"rx_unicast_bytes", offsetof(struct ecore_eth_stats, rx_ucast_bytes)},
129 {"rx_multicast_bytes",
130 offsetof(struct ecore_eth_stats, rx_mcast_bytes)},
131 {"rx_broadcast_bytes",
132 offsetof(struct ecore_eth_stats, rx_bcast_bytes)},
133 {"rx_unicast_packets", offsetof(struct ecore_eth_stats, rx_ucast_pkts)},
134 {"rx_multicast_packets",
135 offsetof(struct ecore_eth_stats, rx_mcast_pkts)},
136 {"rx_broadcast_packets",
137 offsetof(struct ecore_eth_stats, rx_bcast_pkts)},
139 {"tx_unicast_bytes", offsetof(struct ecore_eth_stats, tx_ucast_bytes)},
140 {"tx_multicast_bytes",
141 offsetof(struct ecore_eth_stats, tx_mcast_bytes)},
142 {"tx_broadcast_bytes",
143 offsetof(struct ecore_eth_stats, tx_bcast_bytes)},
144 {"tx_unicast_packets", offsetof(struct ecore_eth_stats, tx_ucast_pkts)},
145 {"tx_multicast_packets",
146 offsetof(struct ecore_eth_stats, tx_mcast_pkts)},
147 {"tx_broadcast_packets",
148 offsetof(struct ecore_eth_stats, tx_bcast_pkts)},
150 {"rx_64_byte_packets",
151 offsetof(struct ecore_eth_stats, rx_64_byte_packets)},
152 {"rx_65_to_127_byte_packets",
153 offsetof(struct ecore_eth_stats, rx_65_to_127_byte_packets)},
154 {"rx_128_to_255_byte_packets",
155 offsetof(struct ecore_eth_stats, rx_128_to_255_byte_packets)},
156 {"rx_256_to_511_byte_packets",
157 offsetof(struct ecore_eth_stats, rx_256_to_511_byte_packets)},
158 {"rx_512_to_1023_byte_packets",
159 offsetof(struct ecore_eth_stats, rx_512_to_1023_byte_packets)},
160 {"rx_1024_to_1518_byte_packets",
161 offsetof(struct ecore_eth_stats, rx_1024_to_1518_byte_packets)},
162 {"rx_1519_to_1522_byte_packets",
163 offsetof(struct ecore_eth_stats, rx_1519_to_1522_byte_packets)},
164 {"rx_1519_to_2047_byte_packets",
165 offsetof(struct ecore_eth_stats, rx_1519_to_2047_byte_packets)},
166 {"rx_2048_to_4095_byte_packets",
167 offsetof(struct ecore_eth_stats, rx_2048_to_4095_byte_packets)},
168 {"rx_4096_to_9216_byte_packets",
169 offsetof(struct ecore_eth_stats, rx_4096_to_9216_byte_packets)},
170 {"rx_9217_to_16383_byte_packets",
171 offsetof(struct ecore_eth_stats,
172 rx_9217_to_16383_byte_packets)},
173 {"tx_64_byte_packets",
174 offsetof(struct ecore_eth_stats, tx_64_byte_packets)},
175 {"tx_65_to_127_byte_packets",
176 offsetof(struct ecore_eth_stats, tx_65_to_127_byte_packets)},
177 {"tx_128_to_255_byte_packets",
178 offsetof(struct ecore_eth_stats, tx_128_to_255_byte_packets)},
179 {"tx_256_to_511_byte_packets",
180 offsetof(struct ecore_eth_stats, tx_256_to_511_byte_packets)},
181 {"tx_512_to_1023_byte_packets",
182 offsetof(struct ecore_eth_stats, tx_512_to_1023_byte_packets)},
183 {"tx_1024_to_1518_byte_packets",
184 offsetof(struct ecore_eth_stats, tx_1024_to_1518_byte_packets)},
185 {"trx_1519_to_1522_byte_packets",
186 offsetof(struct ecore_eth_stats, tx_1519_to_2047_byte_packets)},
187 {"tx_2048_to_4095_byte_packets",
188 offsetof(struct ecore_eth_stats, tx_2048_to_4095_byte_packets)},
189 {"tx_4096_to_9216_byte_packets",
190 offsetof(struct ecore_eth_stats, tx_4096_to_9216_byte_packets)},
191 {"tx_9217_to_16383_byte_packets",
192 offsetof(struct ecore_eth_stats,
193 tx_9217_to_16383_byte_packets)},
195 {"rx_mac_crtl_frames",
196 offsetof(struct ecore_eth_stats, rx_mac_crtl_frames)},
197 {"tx_mac_control_frames",
198 offsetof(struct ecore_eth_stats, tx_mac_ctrl_frames)},
199 {"rx_pause_frames", offsetof(struct ecore_eth_stats, rx_pause_frames)},
200 {"tx_pause_frames", offsetof(struct ecore_eth_stats, tx_pause_frames)},
201 {"rx_priority_flow_control_frames",
202 offsetof(struct ecore_eth_stats, rx_pfc_frames)},
203 {"tx_priority_flow_control_frames",
204 offsetof(struct ecore_eth_stats, tx_pfc_frames)},
206 {"rx_crc_errors", offsetof(struct ecore_eth_stats, rx_crc_errors)},
207 {"rx_align_errors", offsetof(struct ecore_eth_stats, rx_align_errors)},
208 {"rx_carrier_errors",
209 offsetof(struct ecore_eth_stats, rx_carrier_errors)},
210 {"rx_oversize_packet_errors",
211 offsetof(struct ecore_eth_stats, rx_oversize_packets)},
212 {"rx_jabber_errors", offsetof(struct ecore_eth_stats, rx_jabbers)},
213 {"rx_undersize_packet_errors",
214 offsetof(struct ecore_eth_stats, rx_undersize_packets)},
215 {"rx_fragments", offsetof(struct ecore_eth_stats, rx_fragments)},
216 {"rx_host_buffer_not_available",
217 offsetof(struct ecore_eth_stats, no_buff_discards)},
218 /* Number of packets discarded because they are bigger than MTU */
219 {"rx_packet_too_big_discards",
220 offsetof(struct ecore_eth_stats, packet_too_big_discard)},
221 {"rx_ttl_zero_discards",
222 offsetof(struct ecore_eth_stats, ttl0_discard)},
223 {"rx_multi_function_tag_filter_discards",
224 offsetof(struct ecore_eth_stats, mftag_filter_discards)},
225 {"rx_mac_filter_discards",
226 offsetof(struct ecore_eth_stats, mac_filter_discards)},
227 {"rx_hw_buffer_truncates",
228 offsetof(struct ecore_eth_stats, brb_truncates)},
229 {"rx_hw_buffer_discards",
230 offsetof(struct ecore_eth_stats, brb_discards)},
231 {"tx_lpi_entry_count",
232 offsetof(struct ecore_eth_stats, tx_lpi_entry_count)},
233 {"tx_total_collisions",
234 offsetof(struct ecore_eth_stats, tx_total_collisions)},
235 {"tx_error_drop_packets",
236 offsetof(struct ecore_eth_stats, tx_err_drop_pkts)},
238 {"rx_mac_bytes", offsetof(struct ecore_eth_stats, rx_mac_bytes)},
239 {"rx_mac_unicast_packets",
240 offsetof(struct ecore_eth_stats, rx_mac_uc_packets)},
241 {"rx_mac_multicast_packets",
242 offsetof(struct ecore_eth_stats, rx_mac_mc_packets)},
243 {"rx_mac_broadcast_packets",
244 offsetof(struct ecore_eth_stats, rx_mac_bc_packets)},
246 offsetof(struct ecore_eth_stats, rx_mac_frames_ok)},
247 {"tx_mac_bytes", offsetof(struct ecore_eth_stats, tx_mac_bytes)},
248 {"tx_mac_unicast_packets",
249 offsetof(struct ecore_eth_stats, tx_mac_uc_packets)},
250 {"tx_mac_multicast_packets",
251 offsetof(struct ecore_eth_stats, tx_mac_mc_packets)},
252 {"tx_mac_broadcast_packets",
253 offsetof(struct ecore_eth_stats, tx_mac_bc_packets)},
255 {"lro_coalesced_packets",
256 offsetof(struct ecore_eth_stats, tpa_coalesced_pkts)},
257 {"lro_coalesced_events",
258 offsetof(struct ecore_eth_stats, tpa_coalesced_events)},
260 offsetof(struct ecore_eth_stats, tpa_aborts_num)},
261 {"lro_not_coalesced_packets",
262 offsetof(struct ecore_eth_stats, tpa_not_coalesced_pkts)},
263 {"lro_coalesced_bytes",
264 offsetof(struct ecore_eth_stats, tpa_coalesced_bytes)},
267 static const struct rte_qede_xstats_name_off qede_rxq_xstats_strings[] = {
269 offsetof(struct qede_rx_queue, rx_segs)},
271 offsetof(struct qede_rx_queue, rx_hw_errors)},
272 {"rx_q_allocation_errors",
273 offsetof(struct qede_rx_queue, rx_alloc_errors)}
276 static void qede_interrupt_action(struct ecore_hwfn *p_hwfn)
278 ecore_int_sp_dpc((osal_int_ptr_t)(p_hwfn));
282 qede_interrupt_handler(struct rte_intr_handle *handle, void *param)
284 struct rte_eth_dev *eth_dev = (struct rte_eth_dev *)param;
285 struct qede_dev *qdev = eth_dev->data->dev_private;
286 struct ecore_dev *edev = &qdev->edev;
288 qede_interrupt_action(ECORE_LEADING_HWFN(edev));
289 if (rte_intr_enable(handle))
290 DP_ERR(edev, "rte_intr_enable failed\n");
294 qede_alloc_etherdev(struct qede_dev *qdev, struct qed_dev_eth_info *info)
296 rte_memcpy(&qdev->dev_info, info, sizeof(*info));
297 qdev->num_tc = qdev->dev_info.num_tc;
301 static void qede_print_adapter_info(struct qede_dev *qdev)
303 struct ecore_dev *edev = &qdev->edev;
304 struct qed_dev_info *info = &qdev->dev_info.common;
305 static char drv_ver[QEDE_PMD_DRV_VER_STR_SIZE];
306 static char ver_str[QEDE_PMD_DRV_VER_STR_SIZE];
308 DP_INFO(edev, "*********************************\n");
309 DP_INFO(edev, " DPDK version:%s\n", rte_version());
310 DP_INFO(edev, " Chip details : %s%d\n",
311 ECORE_IS_BB(edev) ? "BB" : "AH",
312 CHIP_REV_IS_A0(edev) ? 0 : 1);
313 snprintf(ver_str, QEDE_PMD_DRV_VER_STR_SIZE, "%d.%d.%d.%d",
314 info->fw_major, info->fw_minor, info->fw_rev, info->fw_eng);
315 snprintf(drv_ver, QEDE_PMD_DRV_VER_STR_SIZE, "%s_%s",
316 ver_str, QEDE_PMD_VERSION);
317 DP_INFO(edev, " Driver version : %s\n", drv_ver);
318 DP_INFO(edev, " Firmware version : %s\n", ver_str);
320 snprintf(ver_str, MCP_DRV_VER_STR_SIZE,
322 (info->mfw_rev >> 24) & 0xff,
323 (info->mfw_rev >> 16) & 0xff,
324 (info->mfw_rev >> 8) & 0xff, (info->mfw_rev) & 0xff);
325 DP_INFO(edev, " Management Firmware version : %s\n", ver_str);
326 DP_INFO(edev, " Firmware file : %s\n", fw_file);
327 DP_INFO(edev, "*********************************\n");
330 static void qede_set_ucast_cmn_params(struct ecore_filter_ucast *ucast)
332 memset(ucast, 0, sizeof(struct ecore_filter_ucast));
333 ucast->is_rx_filter = true;
334 ucast->is_tx_filter = true;
335 /* ucast->assert_on_error = true; - For debug */
338 static void qede_set_cmn_tunn_param(struct ecore_tunnel_info *p_tunn,
339 uint8_t clss, bool mode, bool mask)
341 memset(p_tunn, 0, sizeof(struct ecore_tunnel_info));
342 p_tunn->vxlan.b_update_mode = mode;
343 p_tunn->vxlan.b_mode_enabled = mask;
344 p_tunn->b_update_rx_cls = true;
345 p_tunn->b_update_tx_cls = true;
346 p_tunn->vxlan.tun_cls = clss;
350 qede_ucast_filter(struct rte_eth_dev *eth_dev, struct ecore_filter_ucast *ucast,
353 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
354 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
355 struct qede_ucast_entry *tmp = NULL;
356 struct qede_ucast_entry *u;
357 struct ether_addr *mac_addr;
359 mac_addr = (struct ether_addr *)ucast->mac;
361 SLIST_FOREACH(tmp, &qdev->uc_list_head, list) {
362 if ((memcmp(mac_addr, &tmp->mac,
363 ETHER_ADDR_LEN) == 0) &&
364 ucast->vlan == tmp->vlan) {
365 DP_ERR(edev, "Unicast MAC is already added"
366 " with vlan = %u, vni = %u\n",
367 ucast->vlan, ucast->vni);
371 u = rte_malloc(NULL, sizeof(struct qede_ucast_entry),
372 RTE_CACHE_LINE_SIZE);
374 DP_ERR(edev, "Did not allocate memory for ucast\n");
377 ether_addr_copy(mac_addr, &u->mac);
378 u->vlan = ucast->vlan;
380 SLIST_INSERT_HEAD(&qdev->uc_list_head, u, list);
383 SLIST_FOREACH(tmp, &qdev->uc_list_head, list) {
384 if ((memcmp(mac_addr, &tmp->mac,
385 ETHER_ADDR_LEN) == 0) &&
386 ucast->vlan == tmp->vlan &&
387 ucast->vni == tmp->vni)
391 DP_INFO(edev, "Unicast MAC is not found\n");
394 SLIST_REMOVE(&qdev->uc_list_head, tmp, qede_ucast_entry, list);
402 qede_mcast_filter(struct rte_eth_dev *eth_dev, struct ecore_filter_ucast *mcast,
405 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
406 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
407 struct ether_addr *mac_addr;
408 struct qede_mcast_entry *tmp = NULL;
409 struct qede_mcast_entry *m;
411 mac_addr = (struct ether_addr *)mcast->mac;
413 SLIST_FOREACH(tmp, &qdev->mc_list_head, list) {
414 if (memcmp(mac_addr, &tmp->mac, ETHER_ADDR_LEN) == 0) {
416 "Multicast MAC is already added\n");
420 m = rte_malloc(NULL, sizeof(struct qede_mcast_entry),
421 RTE_CACHE_LINE_SIZE);
424 "Did not allocate memory for mcast\n");
427 ether_addr_copy(mac_addr, &m->mac);
428 SLIST_INSERT_HEAD(&qdev->mc_list_head, m, list);
431 SLIST_FOREACH(tmp, &qdev->mc_list_head, list) {
432 if (memcmp(mac_addr, &tmp->mac, ETHER_ADDR_LEN) == 0)
436 DP_INFO(edev, "Multicast mac is not found\n");
439 SLIST_REMOVE(&qdev->mc_list_head, tmp,
440 qede_mcast_entry, list);
447 static enum _ecore_status_t
448 qede_mac_int_ops(struct rte_eth_dev *eth_dev, struct ecore_filter_ucast *ucast,
451 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
452 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
453 enum _ecore_status_t rc;
454 struct ecore_filter_mcast mcast;
455 struct qede_mcast_entry *tmp;
459 if (is_multicast_ether_addr((struct ether_addr *)ucast->mac)) {
461 if (qdev->num_mc_addr >= ECORE_MAX_MC_ADDRS) {
463 "Mcast filter table limit exceeded, "
464 "Please enable mcast promisc mode\n");
468 rc = qede_mcast_filter(eth_dev, ucast, add);
470 DP_INFO(edev, "num_mc_addrs = %u\n", qdev->num_mc_addr);
471 memset(&mcast, 0, sizeof(mcast));
472 mcast.num_mc_addrs = qdev->num_mc_addr;
473 mcast.opcode = ECORE_FILTER_ADD;
474 SLIST_FOREACH(tmp, &qdev->mc_list_head, list) {
475 ether_addr_copy(&tmp->mac,
476 (struct ether_addr *)&mcast.mac[j]);
479 rc = ecore_filter_mcast_cmd(edev, &mcast,
480 ECORE_SPQ_MODE_CB, NULL);
482 if (rc != ECORE_SUCCESS) {
483 DP_ERR(edev, "Failed to add multicast filter"
484 " rc = %d, op = %d\n", rc, add);
486 } else { /* Unicast */
488 if (qdev->num_uc_addr >=
489 qdev->dev_info.num_mac_filters) {
491 "Ucast filter table limit exceeded,"
492 " Please enable promisc mode\n");
496 rc = qede_ucast_filter(eth_dev, ucast, add);
498 rc = ecore_filter_ucast_cmd(edev, ucast,
499 ECORE_SPQ_MODE_CB, NULL);
500 if (rc != ECORE_SUCCESS) {
501 DP_ERR(edev, "MAC filter failed, rc = %d, op = %d\n",
510 qede_mac_addr_add(struct rte_eth_dev *eth_dev, struct ether_addr *mac_addr,
511 uint32_t index, __rte_unused uint32_t pool)
513 struct ecore_filter_ucast ucast;
515 qede_set_ucast_cmn_params(&ucast);
516 ucast.type = ECORE_FILTER_MAC;
517 ether_addr_copy(mac_addr, (struct ether_addr *)&ucast.mac);
518 (void)qede_mac_int_ops(eth_dev, &ucast, 1);
522 qede_mac_addr_remove(struct rte_eth_dev *eth_dev, uint32_t index)
524 struct qede_dev *qdev = eth_dev->data->dev_private;
525 struct ecore_dev *edev = &qdev->edev;
526 struct ether_addr mac_addr;
527 struct ecore_filter_ucast ucast;
530 PMD_INIT_FUNC_TRACE(edev);
532 if (index >= qdev->dev_info.num_mac_filters) {
533 DP_ERR(edev, "Index %u is above MAC filter limit %u\n",
534 index, qdev->dev_info.num_mac_filters);
538 qede_set_ucast_cmn_params(&ucast);
539 ucast.opcode = ECORE_FILTER_REMOVE;
540 ucast.type = ECORE_FILTER_MAC;
542 /* Use the index maintained by rte */
543 ether_addr_copy(ð_dev->data->mac_addrs[index],
544 (struct ether_addr *)&ucast.mac);
546 ecore_filter_ucast_cmd(edev, &ucast, ECORE_SPQ_MODE_CB, NULL);
550 qede_mac_addr_set(struct rte_eth_dev *eth_dev, struct ether_addr *mac_addr)
552 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
553 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
554 struct ecore_filter_ucast ucast;
557 if (IS_VF(edev) && !ecore_vf_check_mac(ECORE_LEADING_HWFN(edev),
558 mac_addr->addr_bytes)) {
559 DP_ERR(edev, "Setting MAC address is not allowed\n");
560 ether_addr_copy(&qdev->primary_mac,
561 ð_dev->data->mac_addrs[0]);
565 /* First remove the primary mac */
566 qede_set_ucast_cmn_params(&ucast);
567 ucast.opcode = ECORE_FILTER_REMOVE;
568 ucast.type = ECORE_FILTER_MAC;
569 ether_addr_copy(&qdev->primary_mac,
570 (struct ether_addr *)&ucast.mac);
571 rc = ecore_filter_ucast_cmd(edev, &ucast, ECORE_SPQ_MODE_CB, NULL);
573 DP_ERR(edev, "Unable to remove current macaddr"
574 " Reverting to previous default mac\n");
575 ether_addr_copy(&qdev->primary_mac,
576 ð_dev->data->mac_addrs[0]);
581 ucast.opcode = ECORE_FILTER_ADD;
582 ether_addr_copy(mac_addr, (struct ether_addr *)&ucast.mac);
583 rc = ecore_filter_ucast_cmd(edev, &ucast, ECORE_SPQ_MODE_CB, NULL);
585 DP_ERR(edev, "Unable to add new default mac\n");
587 ether_addr_copy(mac_addr, &qdev->primary_mac);
590 static void qede_config_accept_any_vlan(struct qede_dev *qdev, bool action)
592 struct ecore_dev *edev = &qdev->edev;
593 struct qed_update_vport_params params = {
595 .accept_any_vlan = action,
596 .update_accept_any_vlan_flg = 1,
600 /* Proceed only if action actually needs to be performed */
601 if (qdev->accept_any_vlan == action)
604 rc = qdev->ops->vport_update(edev, ¶ms);
606 DP_ERR(edev, "Failed to %s accept-any-vlan\n",
607 action ? "enable" : "disable");
609 DP_INFO(edev, "%s accept-any-vlan\n",
610 action ? "enabled" : "disabled");
611 qdev->accept_any_vlan = action;
615 static int qede_vlan_stripping(struct rte_eth_dev *eth_dev, bool set_stripping)
617 struct qed_update_vport_params vport_update_params;
618 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
619 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
622 memset(&vport_update_params, 0, sizeof(vport_update_params));
623 vport_update_params.vport_id = 0;
624 vport_update_params.update_inner_vlan_removal_flg = 1;
625 vport_update_params.inner_vlan_removal_flg = set_stripping;
626 rc = qdev->ops->vport_update(edev, &vport_update_params);
628 DP_ERR(edev, "Update V-PORT failed %d\n", rc);
635 static void qede_vlan_offload_set(struct rte_eth_dev *eth_dev, int mask)
637 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
638 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
639 struct rte_eth_rxmode *rxmode = ð_dev->data->dev_conf.rxmode;
641 if (mask & ETH_VLAN_STRIP_MASK) {
642 if (rxmode->hw_vlan_strip)
643 (void)qede_vlan_stripping(eth_dev, 1);
645 (void)qede_vlan_stripping(eth_dev, 0);
648 if (mask & ETH_VLAN_FILTER_MASK) {
649 /* VLAN filtering kicks in when a VLAN is added */
650 if (rxmode->hw_vlan_filter) {
651 qede_vlan_filter_set(eth_dev, 0, 1);
653 if (qdev->configured_vlans > 1) { /* Excluding VLAN0 */
655 " Please remove existing VLAN filters"
656 " before disabling VLAN filtering\n");
657 /* Signal app that VLAN filtering is still
660 rxmode->hw_vlan_filter = true;
662 qede_vlan_filter_set(eth_dev, 0, 0);
667 if (mask & ETH_VLAN_EXTEND_MASK)
668 DP_INFO(edev, "No offloads are supported with VLAN Q-in-Q"
669 " and classification is based on outer tag only\n");
671 DP_INFO(edev, "vlan offload mask %d vlan-strip %d vlan-filter %d\n",
672 mask, rxmode->hw_vlan_strip, rxmode->hw_vlan_filter);
675 static int qede_vlan_filter_set(struct rte_eth_dev *eth_dev,
676 uint16_t vlan_id, int on)
678 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
679 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
680 struct qed_dev_eth_info *dev_info = &qdev->dev_info;
681 struct qede_vlan_entry *tmp = NULL;
682 struct qede_vlan_entry *vlan;
683 struct ecore_filter_ucast ucast;
687 if (qdev->configured_vlans == dev_info->num_vlan_filters) {
688 DP_ERR(edev, "Reached max VLAN filter limit"
689 " enabling accept_any_vlan\n");
690 qede_config_accept_any_vlan(qdev, true);
694 SLIST_FOREACH(tmp, &qdev->vlan_list_head, list) {
695 if (tmp->vid == vlan_id) {
696 DP_ERR(edev, "VLAN %u already configured\n",
702 vlan = rte_malloc(NULL, sizeof(struct qede_vlan_entry),
703 RTE_CACHE_LINE_SIZE);
706 DP_ERR(edev, "Did not allocate memory for VLAN\n");
710 qede_set_ucast_cmn_params(&ucast);
711 ucast.opcode = ECORE_FILTER_ADD;
712 ucast.type = ECORE_FILTER_VLAN;
713 ucast.vlan = vlan_id;
714 rc = ecore_filter_ucast_cmd(edev, &ucast, ECORE_SPQ_MODE_CB,
717 DP_ERR(edev, "Failed to add VLAN %u rc %d\n", vlan_id,
722 SLIST_INSERT_HEAD(&qdev->vlan_list_head, vlan, list);
723 qdev->configured_vlans++;
724 DP_INFO(edev, "VLAN %u added, configured_vlans %u\n",
725 vlan_id, qdev->configured_vlans);
728 SLIST_FOREACH(tmp, &qdev->vlan_list_head, list) {
729 if (tmp->vid == vlan_id)
734 if (qdev->configured_vlans == 0) {
736 "No VLAN filters configured yet\n");
740 DP_ERR(edev, "VLAN %u not configured\n", vlan_id);
744 SLIST_REMOVE(&qdev->vlan_list_head, tmp, qede_vlan_entry, list);
746 qede_set_ucast_cmn_params(&ucast);
747 ucast.opcode = ECORE_FILTER_REMOVE;
748 ucast.type = ECORE_FILTER_VLAN;
749 ucast.vlan = vlan_id;
750 rc = ecore_filter_ucast_cmd(edev, &ucast, ECORE_SPQ_MODE_CB,
753 DP_ERR(edev, "Failed to delete VLAN %u rc %d\n",
756 qdev->configured_vlans--;
757 DP_INFO(edev, "VLAN %u removed configured_vlans %u\n",
758 vlan_id, qdev->configured_vlans);
765 static int qede_init_vport(struct qede_dev *qdev)
767 struct ecore_dev *edev = &qdev->edev;
768 struct qed_start_vport_params start = {0};
771 start.remove_inner_vlan = 1;
772 start.enable_lro = qdev->enable_lro;
773 start.mtu = ETHER_MTU + QEDE_ETH_OVERHEAD;
775 start.drop_ttl0 = false;
776 start.clear_stats = 1;
777 start.handle_ptp_pkts = 0;
779 rc = qdev->ops->vport_start(edev, &start);
781 DP_ERR(edev, "Start V-PORT failed %d\n", rc);
786 "Start vport ramrod passed, vport_id = %d, MTU = %u\n",
787 start.vport_id, ETHER_MTU);
792 static void qede_prandom_bytes(uint32_t *buff)
796 srand((unsigned int)time(NULL));
797 for (i = 0; i < ECORE_RSS_KEY_SIZE; i++)
801 int qede_config_rss(struct rte_eth_dev *eth_dev)
803 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
804 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
805 uint32_t def_rss_key[ECORE_RSS_KEY_SIZE];
806 struct rte_eth_rss_reta_entry64 reta_conf[2];
807 struct rte_eth_rss_conf rss_conf;
808 uint32_t i, id, pos, q;
810 rss_conf = eth_dev->data->dev_conf.rx_adv_conf.rss_conf;
811 if (!rss_conf.rss_key) {
812 DP_INFO(edev, "Applying driver default key\n");
813 rss_conf.rss_key_len = ECORE_RSS_KEY_SIZE * sizeof(uint32_t);
814 qede_prandom_bytes(&def_rss_key[0]);
815 rss_conf.rss_key = (uint8_t *)&def_rss_key[0];
818 /* Configure RSS hash */
819 if (qede_rss_hash_update(eth_dev, &rss_conf))
822 /* Configure default RETA */
823 memset(reta_conf, 0, sizeof(reta_conf));
824 for (i = 0; i < ECORE_RSS_IND_TABLE_SIZE; i++)
825 reta_conf[i / RTE_RETA_GROUP_SIZE].mask = UINT64_MAX;
827 for (i = 0; i < ECORE_RSS_IND_TABLE_SIZE; i++) {
828 id = i / RTE_RETA_GROUP_SIZE;
829 pos = i % RTE_RETA_GROUP_SIZE;
830 q = i % QEDE_RSS_COUNT(qdev);
831 reta_conf[id].reta[pos] = q;
833 if (qede_rss_reta_update(eth_dev, &reta_conf[0],
834 ECORE_RSS_IND_TABLE_SIZE))
840 static int qede_dev_configure(struct rte_eth_dev *eth_dev)
842 struct qede_dev *qdev = eth_dev->data->dev_private;
843 struct ecore_dev *edev = &qdev->edev;
844 struct rte_eth_rxmode *rxmode = ð_dev->data->dev_conf.rxmode;
847 PMD_INIT_FUNC_TRACE(edev);
849 /* Check requirements for 100G mode */
850 if (edev->num_hwfns > 1) {
851 if (eth_dev->data->nb_rx_queues < 2 ||
852 eth_dev->data->nb_tx_queues < 2) {
853 DP_ERR(edev, "100G mode needs min. 2 RX/TX queues\n");
857 if ((eth_dev->data->nb_rx_queues % 2 != 0) ||
858 (eth_dev->data->nb_tx_queues % 2 != 0)) {
860 "100G mode needs even no. of RX/TX queues\n");
865 /* Sanity checks and throw warnings */
866 if (rxmode->enable_scatter == 1)
867 eth_dev->data->scattered_rx = 1;
869 if (!rxmode->hw_strip_crc)
870 DP_INFO(edev, "L2 CRC stripping is always enabled in hw\n");
872 if (!rxmode->hw_ip_checksum)
873 DP_INFO(edev, "IP/UDP/TCP checksum offload is always enabled "
876 if (rxmode->enable_lro) {
877 qdev->enable_lro = true;
878 /* Enable scatter mode for LRO */
879 if (!rxmode->enable_scatter)
880 eth_dev->data->scattered_rx = 1;
883 /* Check for the port restart case */
884 if (qdev->state != QEDE_DEV_INIT) {
885 rc = qdev->ops->vport_stop(edev, 0);
888 qede_dealloc_fp_resc(eth_dev);
891 qdev->fp_num_tx = eth_dev->data->nb_tx_queues;
892 qdev->fp_num_rx = eth_dev->data->nb_rx_queues;
893 qdev->num_queues = qdev->fp_num_tx + qdev->fp_num_rx;
895 /* Fastpath status block should be initialized before sending
896 * VPORT-START in the case of VF. Anyway, do it for both VF/PF.
898 rc = qede_alloc_fp_resc(qdev);
902 /* Issue VPORT-START with default config values to allow
903 * other port configurations early on.
905 rc = qede_init_vport(qdev);
909 if (!(rxmode->mq_mode == ETH_MQ_RX_RSS ||
910 rxmode->mq_mode == ETH_MQ_RX_NONE)) {
911 DP_ERR(edev, "Unsupported RSS mode\n");
912 qdev->ops->vport_stop(edev, 0);
913 qede_dealloc_fp_resc(eth_dev);
917 /* Flow director mode check */
918 rc = qede_check_fdir_support(eth_dev);
920 qdev->ops->vport_stop(edev, 0);
921 qede_dealloc_fp_resc(eth_dev);
924 SLIST_INIT(&qdev->fdir_info.fdir_list_head);
926 SLIST_INIT(&qdev->vlan_list_head);
928 /* Add primary mac for PF */
930 qede_mac_addr_set(eth_dev, &qdev->primary_mac);
932 /* Enable VLAN offloads by default */
933 qede_vlan_offload_set(eth_dev, ETH_VLAN_STRIP_MASK |
934 ETH_VLAN_FILTER_MASK |
935 ETH_VLAN_EXTEND_MASK);
937 qdev->state = QEDE_DEV_CONFIG;
939 DP_INFO(edev, "Allocated RSS=%d TSS=%d (with CoS=%d)\n",
940 (int)QEDE_RSS_COUNT(qdev), (int)QEDE_TSS_COUNT(qdev),
946 /* Info about HW descriptor ring limitations */
947 static const struct rte_eth_desc_lim qede_rx_desc_lim = {
948 .nb_max = NUM_RX_BDS_MAX,
950 .nb_align = 128 /* lowest common multiple */
953 static const struct rte_eth_desc_lim qede_tx_desc_lim = {
954 .nb_max = NUM_TX_BDS_MAX,
957 .nb_seg_max = ETH_TX_MAX_BDS_PER_LSO_PACKET,
958 .nb_mtu_seg_max = ETH_TX_MAX_BDS_PER_NON_LSO_PACKET
962 qede_dev_info_get(struct rte_eth_dev *eth_dev,
963 struct rte_eth_dev_info *dev_info)
965 struct qede_dev *qdev = eth_dev->data->dev_private;
966 struct ecore_dev *edev = &qdev->edev;
967 struct qed_link_output link;
968 uint32_t speed_cap = 0;
970 PMD_INIT_FUNC_TRACE(edev);
972 dev_info->pci_dev = RTE_DEV_TO_PCI(eth_dev->device);
973 dev_info->min_rx_bufsize = (uint32_t)QEDE_MIN_RX_BUFF_SIZE;
974 dev_info->max_rx_pktlen = (uint32_t)ETH_TX_MAX_NON_LSO_PKT_LEN;
975 dev_info->rx_desc_lim = qede_rx_desc_lim;
976 dev_info->tx_desc_lim = qede_tx_desc_lim;
979 dev_info->max_rx_queues = (uint16_t)RTE_MIN(
980 QEDE_MAX_RSS_CNT(qdev), QEDE_PF_NUM_CONNS / 2);
982 dev_info->max_rx_queues = (uint16_t)RTE_MIN(
983 QEDE_MAX_RSS_CNT(qdev), ECORE_MAX_VF_CHAINS_PER_PF);
984 dev_info->max_tx_queues = dev_info->max_rx_queues;
986 dev_info->max_mac_addrs = qdev->dev_info.num_mac_filters;
987 dev_info->max_vfs = 0;
988 dev_info->reta_size = ECORE_RSS_IND_TABLE_SIZE;
989 dev_info->hash_key_size = ECORE_RSS_KEY_SIZE * sizeof(uint32_t);
990 dev_info->flow_type_rss_offloads = (uint64_t)QEDE_RSS_OFFLOAD_ALL;
992 dev_info->default_txconf = (struct rte_eth_txconf) {
993 .txq_flags = QEDE_TXQ_FLAGS,
996 dev_info->rx_offload_capa = (DEV_RX_OFFLOAD_VLAN_STRIP |
997 DEV_RX_OFFLOAD_IPV4_CKSUM |
998 DEV_RX_OFFLOAD_UDP_CKSUM |
999 DEV_RX_OFFLOAD_TCP_CKSUM |
1000 DEV_RX_OFFLOAD_OUTER_IPV4_CKSUM |
1001 DEV_RX_OFFLOAD_TCP_LRO);
1003 dev_info->tx_offload_capa = (DEV_TX_OFFLOAD_VLAN_INSERT |
1004 DEV_TX_OFFLOAD_IPV4_CKSUM |
1005 DEV_TX_OFFLOAD_UDP_CKSUM |
1006 DEV_TX_OFFLOAD_TCP_CKSUM |
1007 DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM |
1008 DEV_TX_OFFLOAD_TCP_TSO |
1009 DEV_TX_OFFLOAD_VXLAN_TNL_TSO);
1011 memset(&link, 0, sizeof(struct qed_link_output));
1012 qdev->ops->common->get_link(edev, &link);
1013 if (link.adv_speed & NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_1G)
1014 speed_cap |= ETH_LINK_SPEED_1G;
1015 if (link.adv_speed & NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G)
1016 speed_cap |= ETH_LINK_SPEED_10G;
1017 if (link.adv_speed & NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_25G)
1018 speed_cap |= ETH_LINK_SPEED_25G;
1019 if (link.adv_speed & NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_40G)
1020 speed_cap |= ETH_LINK_SPEED_40G;
1021 if (link.adv_speed & NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_50G)
1022 speed_cap |= ETH_LINK_SPEED_50G;
1023 if (link.adv_speed & NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_BB_100G)
1024 speed_cap |= ETH_LINK_SPEED_100G;
1025 dev_info->speed_capa = speed_cap;
1028 /* return 0 means link status changed, -1 means not changed */
1030 qede_link_update(struct rte_eth_dev *eth_dev, __rte_unused int wait_to_complete)
1032 struct qede_dev *qdev = eth_dev->data->dev_private;
1033 struct ecore_dev *edev = &qdev->edev;
1034 uint16_t link_duplex;
1035 struct qed_link_output link;
1036 struct rte_eth_link *curr = ð_dev->data->dev_link;
1038 memset(&link, 0, sizeof(struct qed_link_output));
1039 qdev->ops->common->get_link(edev, &link);
1042 curr->link_speed = link.speed;
1045 switch (link.duplex) {
1046 case QEDE_DUPLEX_HALF:
1047 link_duplex = ETH_LINK_HALF_DUPLEX;
1049 case QEDE_DUPLEX_FULL:
1050 link_duplex = ETH_LINK_FULL_DUPLEX;
1052 case QEDE_DUPLEX_UNKNOWN:
1056 curr->link_duplex = link_duplex;
1059 curr->link_status = (link.link_up) ? ETH_LINK_UP : ETH_LINK_DOWN;
1062 curr->link_autoneg = (link.supported_caps & QEDE_SUPPORTED_AUTONEG) ?
1063 ETH_LINK_AUTONEG : ETH_LINK_FIXED;
1065 DP_INFO(edev, "Link - Speed %u Mode %u AN %u Status %u\n",
1066 curr->link_speed, curr->link_duplex,
1067 curr->link_autoneg, curr->link_status);
1069 /* return 0 means link status changed, -1 means not changed */
1070 return ((curr->link_status == link.link_up) ? -1 : 0);
1073 static void qede_promiscuous_enable(struct rte_eth_dev *eth_dev)
1075 struct qede_dev *qdev = eth_dev->data->dev_private;
1076 struct ecore_dev *edev = &qdev->edev;
1078 PMD_INIT_FUNC_TRACE(edev);
1080 enum qed_filter_rx_mode_type type = QED_FILTER_RX_MODE_TYPE_PROMISC;
1082 if (rte_eth_allmulticast_get(eth_dev->data->port_id) == 1)
1083 type |= QED_FILTER_RX_MODE_TYPE_MULTI_PROMISC;
1085 qed_configure_filter_rx_mode(eth_dev, type);
1088 static void qede_promiscuous_disable(struct rte_eth_dev *eth_dev)
1090 struct qede_dev *qdev = eth_dev->data->dev_private;
1091 struct ecore_dev *edev = &qdev->edev;
1093 PMD_INIT_FUNC_TRACE(edev);
1095 if (rte_eth_allmulticast_get(eth_dev->data->port_id) == 1)
1096 qed_configure_filter_rx_mode(eth_dev,
1097 QED_FILTER_RX_MODE_TYPE_MULTI_PROMISC);
1099 qed_configure_filter_rx_mode(eth_dev,
1100 QED_FILTER_RX_MODE_TYPE_REGULAR);
1103 static void qede_poll_sp_sb_cb(void *param)
1105 struct rte_eth_dev *eth_dev = (struct rte_eth_dev *)param;
1106 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
1107 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
1110 qede_interrupt_action(ECORE_LEADING_HWFN(edev));
1111 qede_interrupt_action(&edev->hwfns[1]);
1113 rc = rte_eal_alarm_set(timer_period * US_PER_S,
1117 DP_ERR(edev, "Unable to start periodic"
1118 " timer rc %d\n", rc);
1119 assert(false && "Unable to start periodic timer");
1123 static void qede_dev_close(struct rte_eth_dev *eth_dev)
1125 struct rte_pci_device *pci_dev = RTE_DEV_TO_PCI(eth_dev->device);
1126 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
1127 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
1130 PMD_INIT_FUNC_TRACE(edev);
1132 qede_fdir_dealloc_resc(eth_dev);
1134 /* dev_stop() shall cleanup fp resources in hw but without releasing
1135 * dma memories and sw structures so that dev_start() can be called
1136 * by the app without reconfiguration. However, in dev_close() we
1137 * can release all the resources and device can be brought up newly
1139 if (qdev->state != QEDE_DEV_STOP)
1140 qede_dev_stop(eth_dev);
1142 DP_INFO(edev, "Device is already stopped\n");
1144 rc = qdev->ops->vport_stop(edev, 0);
1146 DP_ERR(edev, "Failed to stop VPORT\n");
1148 qede_dealloc_fp_resc(eth_dev);
1150 qdev->ops->common->slowpath_stop(edev);
1152 qdev->ops->common->remove(edev);
1154 rte_intr_disable(&pci_dev->intr_handle);
1156 rte_intr_callback_unregister(&pci_dev->intr_handle,
1157 qede_interrupt_handler, (void *)eth_dev);
1159 if (edev->num_hwfns > 1)
1160 rte_eal_alarm_cancel(qede_poll_sp_sb_cb, (void *)eth_dev);
1162 qdev->state = QEDE_DEV_INIT; /* Go back to init state */
1166 qede_get_stats(struct rte_eth_dev *eth_dev, struct rte_eth_stats *eth_stats)
1168 struct qede_dev *qdev = eth_dev->data->dev_private;
1169 struct ecore_dev *edev = &qdev->edev;
1170 struct ecore_eth_stats stats;
1171 unsigned int i = 0, j = 0, qid;
1172 unsigned int rxq_stat_cntrs, txq_stat_cntrs;
1173 struct qede_tx_queue *txq;
1175 qdev->ops->get_vport_stats(edev, &stats);
1178 eth_stats->ipackets = stats.rx_ucast_pkts +
1179 stats.rx_mcast_pkts + stats.rx_bcast_pkts;
1181 eth_stats->ibytes = stats.rx_ucast_bytes +
1182 stats.rx_mcast_bytes + stats.rx_bcast_bytes;
1184 eth_stats->ierrors = stats.rx_crc_errors +
1185 stats.rx_align_errors +
1186 stats.rx_carrier_errors +
1187 stats.rx_oversize_packets +
1188 stats.rx_jabbers + stats.rx_undersize_packets;
1190 eth_stats->rx_nombuf = stats.no_buff_discards;
1192 eth_stats->imissed = stats.mftag_filter_discards +
1193 stats.mac_filter_discards +
1194 stats.no_buff_discards + stats.brb_truncates + stats.brb_discards;
1197 eth_stats->opackets = stats.tx_ucast_pkts +
1198 stats.tx_mcast_pkts + stats.tx_bcast_pkts;
1200 eth_stats->obytes = stats.tx_ucast_bytes +
1201 stats.tx_mcast_bytes + stats.tx_bcast_bytes;
1203 eth_stats->oerrors = stats.tx_err_drop_pkts;
1206 rxq_stat_cntrs = RTE_MIN(QEDE_RSS_COUNT(qdev),
1207 RTE_ETHDEV_QUEUE_STAT_CNTRS);
1208 txq_stat_cntrs = RTE_MIN(QEDE_TSS_COUNT(qdev),
1209 RTE_ETHDEV_QUEUE_STAT_CNTRS);
1210 if ((rxq_stat_cntrs != QEDE_RSS_COUNT(qdev)) ||
1211 (txq_stat_cntrs != QEDE_TSS_COUNT(qdev)))
1212 DP_VERBOSE(edev, ECORE_MSG_DEBUG,
1213 "Not all the queue stats will be displayed. Set"
1214 " RTE_ETHDEV_QUEUE_STAT_CNTRS config param"
1215 " appropriately and retry.\n");
1217 for (qid = 0; qid < QEDE_QUEUE_CNT(qdev); qid++) {
1218 if (qdev->fp_array[qid].type & QEDE_FASTPATH_RX) {
1219 eth_stats->q_ipackets[i] =
1221 ((char *)(qdev->fp_array[(qid)].rxq)) +
1222 offsetof(struct qede_rx_queue,
1224 eth_stats->q_errors[i] =
1226 ((char *)(qdev->fp_array[(qid)].rxq)) +
1227 offsetof(struct qede_rx_queue,
1230 ((char *)(qdev->fp_array[(qid)].rxq)) +
1231 offsetof(struct qede_rx_queue,
1235 if (i == rxq_stat_cntrs)
1239 for (qid = 0; qid < QEDE_QUEUE_CNT(qdev); qid++) {
1240 if (qdev->fp_array[qid].type & QEDE_FASTPATH_TX) {
1241 txq = qdev->fp_array[(qid)].txqs[0];
1242 eth_stats->q_opackets[j] =
1243 *((uint64_t *)(uintptr_t)
1244 (((uint64_t)(uintptr_t)(txq)) +
1245 offsetof(struct qede_tx_queue,
1249 if (j == txq_stat_cntrs)
1255 qede_get_xstats_count(struct qede_dev *qdev) {
1256 return RTE_DIM(qede_xstats_strings) +
1257 (RTE_DIM(qede_rxq_xstats_strings) *
1258 RTE_MIN(QEDE_RSS_COUNT(qdev),
1259 RTE_ETHDEV_QUEUE_STAT_CNTRS));
1263 qede_get_xstats_names(__rte_unused struct rte_eth_dev *dev,
1264 struct rte_eth_xstat_name *xstats_names, unsigned limit)
1266 struct qede_dev *qdev = dev->data->dev_private;
1267 const unsigned int stat_cnt = qede_get_xstats_count(qdev);
1268 unsigned int i, qid, stat_idx = 0;
1269 unsigned int rxq_stat_cntrs;
1271 if (xstats_names != NULL) {
1272 for (i = 0; i < RTE_DIM(qede_xstats_strings); i++) {
1273 snprintf(xstats_names[stat_idx].name,
1274 sizeof(xstats_names[stat_idx].name),
1276 qede_xstats_strings[i].name);
1280 rxq_stat_cntrs = RTE_MIN(QEDE_RSS_COUNT(qdev),
1281 RTE_ETHDEV_QUEUE_STAT_CNTRS);
1282 for (qid = 0; qid < rxq_stat_cntrs; qid++) {
1283 for (i = 0; i < RTE_DIM(qede_rxq_xstats_strings); i++) {
1284 snprintf(xstats_names[stat_idx].name,
1285 sizeof(xstats_names[stat_idx].name),
1287 qede_rxq_xstats_strings[i].name, qid,
1288 qede_rxq_xstats_strings[i].name + 4);
1298 qede_get_xstats(struct rte_eth_dev *dev, struct rte_eth_xstat *xstats,
1301 struct qede_dev *qdev = dev->data->dev_private;
1302 struct ecore_dev *edev = &qdev->edev;
1303 struct ecore_eth_stats stats;
1304 const unsigned int num = qede_get_xstats_count(qdev);
1305 unsigned int i, qid, stat_idx = 0;
1306 unsigned int rxq_stat_cntrs;
1311 qdev->ops->get_vport_stats(edev, &stats);
1313 for (i = 0; i < RTE_DIM(qede_xstats_strings); i++) {
1314 xstats[stat_idx].value = *(uint64_t *)(((char *)&stats) +
1315 qede_xstats_strings[i].offset);
1316 xstats[stat_idx].id = stat_idx;
1320 rxq_stat_cntrs = RTE_MIN(QEDE_RSS_COUNT(qdev),
1321 RTE_ETHDEV_QUEUE_STAT_CNTRS);
1322 for (qid = 0; qid < rxq_stat_cntrs; qid++) {
1323 if (qdev->fp_array[qid].type & QEDE_FASTPATH_RX) {
1324 for (i = 0; i < RTE_DIM(qede_rxq_xstats_strings); i++) {
1325 xstats[stat_idx].value = *(uint64_t *)(
1326 ((char *)(qdev->fp_array[(qid)].rxq)) +
1327 qede_rxq_xstats_strings[i].offset);
1328 xstats[stat_idx].id = stat_idx;
1338 qede_reset_xstats(struct rte_eth_dev *dev)
1340 struct qede_dev *qdev = dev->data->dev_private;
1341 struct ecore_dev *edev = &qdev->edev;
1343 ecore_reset_vport_stats(edev);
1346 int qede_dev_set_link_state(struct rte_eth_dev *eth_dev, bool link_up)
1348 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
1349 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
1350 struct qed_link_params link_params;
1353 DP_INFO(edev, "setting link state %d\n", link_up);
1354 memset(&link_params, 0, sizeof(link_params));
1355 link_params.link_up = link_up;
1356 rc = qdev->ops->common->set_link(edev, &link_params);
1357 if (rc != ECORE_SUCCESS)
1358 DP_ERR(edev, "Unable to set link state %d\n", link_up);
1363 static int qede_dev_set_link_up(struct rte_eth_dev *eth_dev)
1365 return qede_dev_set_link_state(eth_dev, true);
1368 static int qede_dev_set_link_down(struct rte_eth_dev *eth_dev)
1370 return qede_dev_set_link_state(eth_dev, false);
1373 static void qede_reset_stats(struct rte_eth_dev *eth_dev)
1375 struct qede_dev *qdev = eth_dev->data->dev_private;
1376 struct ecore_dev *edev = &qdev->edev;
1378 ecore_reset_vport_stats(edev);
1381 static void qede_allmulticast_enable(struct rte_eth_dev *eth_dev)
1383 enum qed_filter_rx_mode_type type =
1384 QED_FILTER_RX_MODE_TYPE_MULTI_PROMISC;
1386 if (rte_eth_promiscuous_get(eth_dev->data->port_id) == 1)
1387 type |= QED_FILTER_RX_MODE_TYPE_PROMISC;
1389 qed_configure_filter_rx_mode(eth_dev, type);
1392 static void qede_allmulticast_disable(struct rte_eth_dev *eth_dev)
1394 if (rte_eth_promiscuous_get(eth_dev->data->port_id) == 1)
1395 qed_configure_filter_rx_mode(eth_dev,
1396 QED_FILTER_RX_MODE_TYPE_PROMISC);
1398 qed_configure_filter_rx_mode(eth_dev,
1399 QED_FILTER_RX_MODE_TYPE_REGULAR);
1402 static int qede_flow_ctrl_set(struct rte_eth_dev *eth_dev,
1403 struct rte_eth_fc_conf *fc_conf)
1405 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
1406 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
1407 struct qed_link_output current_link;
1408 struct qed_link_params params;
1410 memset(¤t_link, 0, sizeof(current_link));
1411 qdev->ops->common->get_link(edev, ¤t_link);
1413 memset(¶ms, 0, sizeof(params));
1414 params.override_flags |= QED_LINK_OVERRIDE_PAUSE_CONFIG;
1415 if (fc_conf->autoneg) {
1416 if (!(current_link.supported_caps & QEDE_SUPPORTED_AUTONEG)) {
1417 DP_ERR(edev, "Autoneg not supported\n");
1420 params.pause_config |= QED_LINK_PAUSE_AUTONEG_ENABLE;
1423 /* Pause is assumed to be supported (SUPPORTED_Pause) */
1424 if (fc_conf->mode == RTE_FC_FULL)
1425 params.pause_config |= (QED_LINK_PAUSE_TX_ENABLE |
1426 QED_LINK_PAUSE_RX_ENABLE);
1427 if (fc_conf->mode == RTE_FC_TX_PAUSE)
1428 params.pause_config |= QED_LINK_PAUSE_TX_ENABLE;
1429 if (fc_conf->mode == RTE_FC_RX_PAUSE)
1430 params.pause_config |= QED_LINK_PAUSE_RX_ENABLE;
1432 params.link_up = true;
1433 (void)qdev->ops->common->set_link(edev, ¶ms);
1438 static int qede_flow_ctrl_get(struct rte_eth_dev *eth_dev,
1439 struct rte_eth_fc_conf *fc_conf)
1441 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
1442 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
1443 struct qed_link_output current_link;
1445 memset(¤t_link, 0, sizeof(current_link));
1446 qdev->ops->common->get_link(edev, ¤t_link);
1448 if (current_link.pause_config & QED_LINK_PAUSE_AUTONEG_ENABLE)
1449 fc_conf->autoneg = true;
1451 if (current_link.pause_config & (QED_LINK_PAUSE_RX_ENABLE |
1452 QED_LINK_PAUSE_TX_ENABLE))
1453 fc_conf->mode = RTE_FC_FULL;
1454 else if (current_link.pause_config & QED_LINK_PAUSE_RX_ENABLE)
1455 fc_conf->mode = RTE_FC_RX_PAUSE;
1456 else if (current_link.pause_config & QED_LINK_PAUSE_TX_ENABLE)
1457 fc_conf->mode = RTE_FC_TX_PAUSE;
1459 fc_conf->mode = RTE_FC_NONE;
1464 static const uint32_t *
1465 qede_dev_supported_ptypes_get(struct rte_eth_dev *eth_dev)
1467 static const uint32_t ptypes[] = {
1473 if (eth_dev->rx_pkt_burst == qede_recv_pkts)
1479 static void qede_init_rss_caps(uint8_t *rss_caps, uint64_t hf)
1482 *rss_caps |= (hf & ETH_RSS_IPV4) ? ECORE_RSS_IPV4 : 0;
1483 *rss_caps |= (hf & ETH_RSS_IPV6) ? ECORE_RSS_IPV6 : 0;
1484 *rss_caps |= (hf & ETH_RSS_IPV6_EX) ? ECORE_RSS_IPV6 : 0;
1485 *rss_caps |= (hf & ETH_RSS_NONFRAG_IPV4_TCP) ? ECORE_RSS_IPV4_TCP : 0;
1486 *rss_caps |= (hf & ETH_RSS_NONFRAG_IPV6_TCP) ? ECORE_RSS_IPV6_TCP : 0;
1487 *rss_caps |= (hf & ETH_RSS_IPV6_TCP_EX) ? ECORE_RSS_IPV6_TCP : 0;
1488 *rss_caps |= (hf & ETH_RSS_NONFRAG_IPV4_UDP) ? ECORE_RSS_IPV4_UDP : 0;
1489 *rss_caps |= (hf & ETH_RSS_NONFRAG_IPV6_UDP) ? ECORE_RSS_IPV6_UDP : 0;
1492 static int qede_rss_hash_update(struct rte_eth_dev *eth_dev,
1493 struct rte_eth_rss_conf *rss_conf)
1495 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
1496 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
1497 struct ecore_sp_vport_update_params vport_update_params;
1498 struct ecore_rss_params rss_params;
1499 struct ecore_hwfn *p_hwfn;
1500 uint32_t *key = (uint32_t *)rss_conf->rss_key;
1501 uint64_t hf = rss_conf->rss_hf;
1502 uint8_t len = rss_conf->rss_key_len;
1507 memset(&vport_update_params, 0, sizeof(vport_update_params));
1508 memset(&rss_params, 0, sizeof(rss_params));
1510 DP_INFO(edev, "RSS hf = 0x%lx len = %u key = %p\n",
1511 (unsigned long)hf, len, key);
1515 DP_INFO(edev, "Enabling rss\n");
1518 qede_init_rss_caps(&rss_params.rss_caps, hf);
1519 rss_params.update_rss_capabilities = 1;
1523 if (len > (ECORE_RSS_KEY_SIZE * sizeof(uint32_t))) {
1524 DP_ERR(edev, "RSS key length exceeds limit\n");
1527 DP_INFO(edev, "Applying user supplied hash key\n");
1528 rss_params.update_rss_key = 1;
1529 memcpy(&rss_params.rss_key, key, len);
1531 rss_params.rss_enable = 1;
1534 rss_params.update_rss_config = 1;
1535 /* tbl_size has to be set with capabilities */
1536 rss_params.rss_table_size_log = 7;
1537 vport_update_params.vport_id = 0;
1538 /* pass the L2 handles instead of qids */
1539 for (i = 0 ; i < ECORE_RSS_IND_TABLE_SIZE ; i++) {
1540 idx = qdev->rss_ind_table[i];
1541 rss_params.rss_ind_table[i] = qdev->fp_array[idx].rxq->handle;
1543 vport_update_params.rss_params = &rss_params;
1545 for_each_hwfn(edev, i) {
1546 p_hwfn = &edev->hwfns[i];
1547 vport_update_params.opaque_fid = p_hwfn->hw_info.opaque_fid;
1548 rc = ecore_sp_vport_update(p_hwfn, &vport_update_params,
1549 ECORE_SPQ_MODE_EBLOCK, NULL);
1551 DP_ERR(edev, "vport-update for RSS failed\n");
1555 qdev->rss_enable = rss_params.rss_enable;
1557 /* Update local structure for hash query */
1558 qdev->rss_conf.rss_hf = hf;
1559 qdev->rss_conf.rss_key_len = len;
1560 if (qdev->rss_enable) {
1561 if (qdev->rss_conf.rss_key == NULL) {
1562 qdev->rss_conf.rss_key = (uint8_t *)malloc(len);
1563 if (qdev->rss_conf.rss_key == NULL) {
1564 DP_ERR(edev, "No memory to store RSS key\n");
1569 DP_INFO(edev, "Storing RSS key\n");
1570 memcpy(qdev->rss_conf.rss_key, key, len);
1572 } else if (!qdev->rss_enable && len == 0) {
1573 if (qdev->rss_conf.rss_key) {
1574 free(qdev->rss_conf.rss_key);
1575 qdev->rss_conf.rss_key = NULL;
1576 DP_INFO(edev, "Free RSS key\n");
1583 static int qede_rss_hash_conf_get(struct rte_eth_dev *eth_dev,
1584 struct rte_eth_rss_conf *rss_conf)
1586 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
1588 rss_conf->rss_hf = qdev->rss_conf.rss_hf;
1589 rss_conf->rss_key_len = qdev->rss_conf.rss_key_len;
1591 if (rss_conf->rss_key && qdev->rss_conf.rss_key)
1592 memcpy(rss_conf->rss_key, qdev->rss_conf.rss_key,
1593 rss_conf->rss_key_len);
1597 static int qede_rss_reta_update(struct rte_eth_dev *eth_dev,
1598 struct rte_eth_rss_reta_entry64 *reta_conf,
1601 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
1602 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
1603 struct ecore_sp_vport_update_params vport_update_params;
1604 struct ecore_rss_params params;
1605 struct ecore_hwfn *p_hwfn;
1606 uint16_t i, idx, shift;
1610 if (reta_size > ETH_RSS_RETA_SIZE_128) {
1611 DP_ERR(edev, "reta_size %d is not supported by hardware\n",
1616 memset(&vport_update_params, 0, sizeof(vport_update_params));
1617 memset(¶ms, 0, sizeof(params));
1619 for (i = 0; i < reta_size; i++) {
1620 idx = i / RTE_RETA_GROUP_SIZE;
1621 shift = i % RTE_RETA_GROUP_SIZE;
1622 if (reta_conf[idx].mask & (1ULL << shift)) {
1623 entry = reta_conf[idx].reta[shift];
1624 /* Pass rxq handles to ecore */
1625 params.rss_ind_table[i] =
1626 qdev->fp_array[entry].rxq->handle;
1627 /* Update the local copy for RETA query command */
1628 qdev->rss_ind_table[i] = entry;
1632 /* Fix up RETA for CMT mode device */
1633 if (edev->num_hwfns > 1)
1634 qdev->rss_enable = qed_update_rss_parm_cmt(edev,
1635 params.rss_ind_table[0]);
1636 params.update_rss_ind_table = 1;
1637 params.rss_table_size_log = 7;
1638 params.update_rss_config = 1;
1639 vport_update_params.vport_id = 0;
1640 /* Use the current value of rss_enable */
1641 params.rss_enable = qdev->rss_enable;
1642 vport_update_params.rss_params = ¶ms;
1644 for_each_hwfn(edev, i) {
1645 p_hwfn = &edev->hwfns[i];
1646 vport_update_params.opaque_fid = p_hwfn->hw_info.opaque_fid;
1647 rc = ecore_sp_vport_update(p_hwfn, &vport_update_params,
1648 ECORE_SPQ_MODE_EBLOCK, NULL);
1650 DP_ERR(edev, "vport-update for RSS failed\n");
1658 static int qede_rss_reta_query(struct rte_eth_dev *eth_dev,
1659 struct rte_eth_rss_reta_entry64 *reta_conf,
1662 struct qede_dev *qdev = eth_dev->data->dev_private;
1663 struct ecore_dev *edev = &qdev->edev;
1664 uint16_t i, idx, shift;
1667 if (reta_size > ETH_RSS_RETA_SIZE_128) {
1668 DP_ERR(edev, "reta_size %d is not supported\n",
1673 for (i = 0; i < reta_size; i++) {
1674 idx = i / RTE_RETA_GROUP_SIZE;
1675 shift = i % RTE_RETA_GROUP_SIZE;
1676 if (reta_conf[idx].mask & (1ULL << shift)) {
1677 entry = qdev->rss_ind_table[i];
1678 reta_conf[idx].reta[shift] = entry;
1685 int qede_set_mtu(struct rte_eth_dev *dev, uint16_t mtu)
1687 uint32_t frame_size;
1688 struct qede_dev *qdev = dev->data->dev_private;
1689 struct rte_eth_dev_info dev_info = {0};
1691 qede_dev_info_get(dev, &dev_info);
1694 frame_size = mtu + ETHER_HDR_LEN + ETHER_CRC_LEN + 4;
1696 if ((mtu < ETHER_MIN_MTU) || (frame_size > dev_info.max_rx_pktlen))
1699 if (!dev->data->scattered_rx &&
1700 frame_size > dev->data->min_rx_buf_size - RTE_PKTMBUF_HEADROOM)
1703 if (frame_size > ETHER_MAX_LEN)
1704 dev->data->dev_conf.rxmode.jumbo_frame = 1;
1706 dev->data->dev_conf.rxmode.jumbo_frame = 0;
1708 /* update max frame size */
1709 dev->data->dev_conf.rxmode.max_rx_pkt_len = frame_size;
1712 qede_dev_start(dev);
1718 qede_conf_udp_dst_port(struct rte_eth_dev *eth_dev,
1719 struct rte_eth_udp_tunnel *tunnel_udp,
1722 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
1723 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
1724 struct ecore_tunnel_info tunn; /* @DPDK */
1725 struct ecore_hwfn *p_hwfn;
1728 PMD_INIT_FUNC_TRACE(edev);
1730 memset(&tunn, 0, sizeof(tunn));
1731 if (tunnel_udp->prot_type == RTE_TUNNEL_TYPE_VXLAN) {
1732 tunn.vxlan_port.b_update_port = true;
1733 tunn.vxlan_port.port = (add) ? tunnel_udp->udp_port :
1734 QEDE_VXLAN_DEF_PORT;
1735 for_each_hwfn(edev, i) {
1736 p_hwfn = &edev->hwfns[i];
1737 rc = ecore_sp_pf_update_tunn_cfg(p_hwfn, &tunn,
1738 ECORE_SPQ_MODE_CB, NULL);
1739 if (rc != ECORE_SUCCESS) {
1740 DP_ERR(edev, "Unable to config UDP port %u\n",
1741 tunn.vxlan_port.port);
1751 qede_udp_dst_port_del(struct rte_eth_dev *eth_dev,
1752 struct rte_eth_udp_tunnel *tunnel_udp)
1754 return qede_conf_udp_dst_port(eth_dev, tunnel_udp, false);
1758 qede_udp_dst_port_add(struct rte_eth_dev *eth_dev,
1759 struct rte_eth_udp_tunnel *tunnel_udp)
1761 return qede_conf_udp_dst_port(eth_dev, tunnel_udp, true);
1764 static void qede_get_ecore_tunn_params(uint32_t filter, uint32_t *type,
1765 uint32_t *clss, char *str)
1768 *clss = MAX_ECORE_TUNN_CLSS;
1770 for (j = 0; j < RTE_DIM(qede_tunn_types); j++) {
1771 if (filter == qede_tunn_types[j].rte_filter_type) {
1772 *type = qede_tunn_types[j].qede_type;
1773 *clss = qede_tunn_types[j].qede_tunn_clss;
1774 strcpy(str, qede_tunn_types[j].string);
1781 qede_set_ucast_tunn_cmn_param(struct ecore_filter_ucast *ucast,
1782 const struct rte_eth_tunnel_filter_conf *conf,
1785 /* Init commmon ucast params first */
1786 qede_set_ucast_cmn_params(ucast);
1788 /* Copy out the required fields based on classification type */
1792 case ECORE_FILTER_VNI:
1793 ucast->vni = conf->tenant_id;
1795 case ECORE_FILTER_INNER_VLAN:
1796 ucast->vlan = conf->inner_vlan;
1798 case ECORE_FILTER_MAC:
1799 memcpy(ucast->mac, conf->outer_mac.addr_bytes,
1802 case ECORE_FILTER_INNER_MAC:
1803 memcpy(ucast->mac, conf->inner_mac.addr_bytes,
1806 case ECORE_FILTER_MAC_VNI_PAIR:
1807 memcpy(ucast->mac, conf->outer_mac.addr_bytes,
1809 ucast->vni = conf->tenant_id;
1811 case ECORE_FILTER_INNER_MAC_VNI_PAIR:
1812 memcpy(ucast->mac, conf->inner_mac.addr_bytes,
1814 ucast->vni = conf->tenant_id;
1816 case ECORE_FILTER_INNER_PAIR:
1817 memcpy(ucast->mac, conf->inner_mac.addr_bytes,
1819 ucast->vlan = conf->inner_vlan;
1825 return ECORE_SUCCESS;
1828 static int qede_vxlan_tunn_config(struct rte_eth_dev *eth_dev,
1829 enum rte_filter_op filter_op,
1830 const struct rte_eth_tunnel_filter_conf *conf)
1832 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
1833 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
1834 struct ecore_tunnel_info tunn;
1835 struct ecore_hwfn *p_hwfn;
1836 enum ecore_filter_ucast_type type;
1837 enum ecore_tunn_clss clss;
1838 struct ecore_filter_ucast ucast;
1840 uint16_t filter_type;
1843 filter_type = conf->filter_type | qdev->vxlan_filter_type;
1844 /* First determine if the given filter classification is supported */
1845 qede_get_ecore_tunn_params(filter_type, &type, &clss, str);
1846 if (clss == MAX_ECORE_TUNN_CLSS) {
1847 DP_ERR(edev, "Wrong filter type\n");
1850 /* Init tunnel ucast params */
1851 rc = qede_set_ucast_tunn_cmn_param(&ucast, conf, type);
1852 if (rc != ECORE_SUCCESS) {
1853 DP_ERR(edev, "Unsupported VxLAN filter type 0x%x\n",
1857 DP_INFO(edev, "Rule: \"%s\", op %d, type 0x%x\n",
1858 str, filter_op, ucast.type);
1859 switch (filter_op) {
1860 case RTE_ETH_FILTER_ADD:
1861 ucast.opcode = ECORE_FILTER_ADD;
1863 /* Skip MAC/VLAN if filter is based on VNI */
1864 if (!(filter_type & ETH_TUNNEL_FILTER_TENID)) {
1865 rc = qede_mac_int_ops(eth_dev, &ucast, 1);
1867 /* Enable accept anyvlan */
1868 qede_config_accept_any_vlan(qdev, true);
1871 rc = qede_ucast_filter(eth_dev, &ucast, 1);
1873 rc = ecore_filter_ucast_cmd(edev, &ucast,
1874 ECORE_SPQ_MODE_CB, NULL);
1877 if (rc != ECORE_SUCCESS)
1880 qdev->vxlan_filter_type = filter_type;
1882 DP_INFO(edev, "Enabling VXLAN tunneling\n");
1883 qede_set_cmn_tunn_param(&tunn, clss, true, true);
1884 for_each_hwfn(edev, i) {
1885 p_hwfn = &edev->hwfns[i];
1886 rc = ecore_sp_pf_update_tunn_cfg(p_hwfn,
1887 &tunn, ECORE_SPQ_MODE_CB, NULL);
1888 if (rc != ECORE_SUCCESS) {
1889 DP_ERR(edev, "Failed to update tunn_clss %u\n",
1890 tunn.vxlan.tun_cls);
1893 qdev->num_tunn_filters++; /* Filter added successfully */
1895 case RTE_ETH_FILTER_DELETE:
1896 ucast.opcode = ECORE_FILTER_REMOVE;
1898 if (!(filter_type & ETH_TUNNEL_FILTER_TENID)) {
1899 rc = qede_mac_int_ops(eth_dev, &ucast, 0);
1901 rc = qede_ucast_filter(eth_dev, &ucast, 0);
1903 rc = ecore_filter_ucast_cmd(edev, &ucast,
1904 ECORE_SPQ_MODE_CB, NULL);
1906 if (rc != ECORE_SUCCESS)
1909 qdev->vxlan_filter_type = filter_type;
1910 qdev->num_tunn_filters--;
1912 /* Disable VXLAN if VXLAN filters become 0 */
1913 if (qdev->num_tunn_filters == 0) {
1914 DP_INFO(edev, "Disabling VXLAN tunneling\n");
1916 /* Use 0 as tunnel mode */
1917 qede_set_cmn_tunn_param(&tunn, clss, false, true);
1918 for_each_hwfn(edev, i) {
1919 p_hwfn = &edev->hwfns[i];
1920 rc = ecore_sp_pf_update_tunn_cfg(p_hwfn, &tunn,
1921 ECORE_SPQ_MODE_CB, NULL);
1922 if (rc != ECORE_SUCCESS) {
1924 "Failed to update tunn_clss %u\n",
1925 tunn.vxlan.tun_cls);
1932 DP_ERR(edev, "Unsupported operation %d\n", filter_op);
1935 DP_INFO(edev, "Current VXLAN filters %d\n", qdev->num_tunn_filters);
1940 int qede_dev_filter_ctrl(struct rte_eth_dev *eth_dev,
1941 enum rte_filter_type filter_type,
1942 enum rte_filter_op filter_op,
1945 struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
1946 struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
1947 struct rte_eth_tunnel_filter_conf *filter_conf =
1948 (struct rte_eth_tunnel_filter_conf *)arg;
1950 switch (filter_type) {
1951 case RTE_ETH_FILTER_TUNNEL:
1952 switch (filter_conf->tunnel_type) {
1953 case RTE_TUNNEL_TYPE_VXLAN:
1955 "Packet steering to the specified Rx queue"
1956 " is not supported with VXLAN tunneling");
1957 return(qede_vxlan_tunn_config(eth_dev, filter_op,
1959 /* Place holders for future tunneling support */
1960 case RTE_TUNNEL_TYPE_GENEVE:
1961 case RTE_TUNNEL_TYPE_TEREDO:
1962 case RTE_TUNNEL_TYPE_NVGRE:
1963 case RTE_TUNNEL_TYPE_IP_IN_GRE:
1964 case RTE_L2_TUNNEL_TYPE_E_TAG:
1965 DP_ERR(edev, "Unsupported tunnel type %d\n",
1966 filter_conf->tunnel_type);
1968 case RTE_TUNNEL_TYPE_NONE:
1973 case RTE_ETH_FILTER_FDIR:
1974 return qede_fdir_filter_conf(eth_dev, filter_op, arg);
1975 case RTE_ETH_FILTER_NTUPLE:
1976 return qede_ntuple_filter_conf(eth_dev, filter_op, arg);
1977 case RTE_ETH_FILTER_MACVLAN:
1978 case RTE_ETH_FILTER_ETHERTYPE:
1979 case RTE_ETH_FILTER_FLEXIBLE:
1980 case RTE_ETH_FILTER_SYN:
1981 case RTE_ETH_FILTER_HASH:
1982 case RTE_ETH_FILTER_L2_TUNNEL:
1983 case RTE_ETH_FILTER_MAX:
1985 DP_ERR(edev, "Unsupported filter type %d\n",
1993 static const struct eth_dev_ops qede_eth_dev_ops = {
1994 .dev_configure = qede_dev_configure,
1995 .dev_infos_get = qede_dev_info_get,
1996 .rx_queue_setup = qede_rx_queue_setup,
1997 .rx_queue_release = qede_rx_queue_release,
1998 .tx_queue_setup = qede_tx_queue_setup,
1999 .tx_queue_release = qede_tx_queue_release,
2000 .dev_start = qede_dev_start,
2001 .dev_set_link_up = qede_dev_set_link_up,
2002 .dev_set_link_down = qede_dev_set_link_down,
2003 .link_update = qede_link_update,
2004 .promiscuous_enable = qede_promiscuous_enable,
2005 .promiscuous_disable = qede_promiscuous_disable,
2006 .allmulticast_enable = qede_allmulticast_enable,
2007 .allmulticast_disable = qede_allmulticast_disable,
2008 .dev_stop = qede_dev_stop,
2009 .dev_close = qede_dev_close,
2010 .stats_get = qede_get_stats,
2011 .stats_reset = qede_reset_stats,
2012 .xstats_get = qede_get_xstats,
2013 .xstats_reset = qede_reset_xstats,
2014 .xstats_get_names = qede_get_xstats_names,
2015 .mac_addr_add = qede_mac_addr_add,
2016 .mac_addr_remove = qede_mac_addr_remove,
2017 .mac_addr_set = qede_mac_addr_set,
2018 .vlan_offload_set = qede_vlan_offload_set,
2019 .vlan_filter_set = qede_vlan_filter_set,
2020 .flow_ctrl_set = qede_flow_ctrl_set,
2021 .flow_ctrl_get = qede_flow_ctrl_get,
2022 .dev_supported_ptypes_get = qede_dev_supported_ptypes_get,
2023 .rss_hash_update = qede_rss_hash_update,
2024 .rss_hash_conf_get = qede_rss_hash_conf_get,
2025 .reta_update = qede_rss_reta_update,
2026 .reta_query = qede_rss_reta_query,
2027 .mtu_set = qede_set_mtu,
2028 .filter_ctrl = qede_dev_filter_ctrl,
2029 .udp_tunnel_port_add = qede_udp_dst_port_add,
2030 .udp_tunnel_port_del = qede_udp_dst_port_del,
2033 static const struct eth_dev_ops qede_eth_vf_dev_ops = {
2034 .dev_configure = qede_dev_configure,
2035 .dev_infos_get = qede_dev_info_get,
2036 .rx_queue_setup = qede_rx_queue_setup,
2037 .rx_queue_release = qede_rx_queue_release,
2038 .tx_queue_setup = qede_tx_queue_setup,
2039 .tx_queue_release = qede_tx_queue_release,
2040 .dev_start = qede_dev_start,
2041 .dev_set_link_up = qede_dev_set_link_up,
2042 .dev_set_link_down = qede_dev_set_link_down,
2043 .link_update = qede_link_update,
2044 .promiscuous_enable = qede_promiscuous_enable,
2045 .promiscuous_disable = qede_promiscuous_disable,
2046 .allmulticast_enable = qede_allmulticast_enable,
2047 .allmulticast_disable = qede_allmulticast_disable,
2048 .dev_stop = qede_dev_stop,
2049 .dev_close = qede_dev_close,
2050 .stats_get = qede_get_stats,
2051 .stats_reset = qede_reset_stats,
2052 .xstats_get = qede_get_xstats,
2053 .xstats_reset = qede_reset_xstats,
2054 .xstats_get_names = qede_get_xstats_names,
2055 .vlan_offload_set = qede_vlan_offload_set,
2056 .vlan_filter_set = qede_vlan_filter_set,
2057 .dev_supported_ptypes_get = qede_dev_supported_ptypes_get,
2058 .rss_hash_update = qede_rss_hash_update,
2059 .rss_hash_conf_get = qede_rss_hash_conf_get,
2060 .reta_update = qede_rss_reta_update,
2061 .reta_query = qede_rss_reta_query,
2062 .mtu_set = qede_set_mtu,
2065 static void qede_update_pf_params(struct ecore_dev *edev)
2067 struct ecore_pf_params pf_params;
2069 memset(&pf_params, 0, sizeof(struct ecore_pf_params));
2070 pf_params.eth_pf_params.num_cons = QEDE_PF_NUM_CONNS;
2071 pf_params.eth_pf_params.num_arfs_filters = QEDE_RFS_MAX_FLTR;
2072 qed_ops->common->update_pf_params(edev, &pf_params);
2075 static int qede_common_dev_init(struct rte_eth_dev *eth_dev, bool is_vf)
2077 struct rte_pci_device *pci_dev;
2078 struct rte_pci_addr pci_addr;
2079 struct qede_dev *adapter;
2080 struct ecore_dev *edev;
2081 struct qed_dev_eth_info dev_info;
2082 struct qed_slowpath_params params;
2083 static bool do_once = true;
2084 uint8_t bulletin_change;
2085 uint8_t vf_mac[ETHER_ADDR_LEN];
2086 uint8_t is_mac_forced;
2088 /* Fix up ecore debug level */
2089 uint32_t dp_module = ~0 & ~ECORE_MSG_HW;
2090 uint8_t dp_level = ECORE_LEVEL_VERBOSE;
2091 uint32_t max_mac_addrs;
2094 /* Extract key data structures */
2095 adapter = eth_dev->data->dev_private;
2096 edev = &adapter->edev;
2097 pci_dev = RTE_DEV_TO_PCI(eth_dev->device);
2098 pci_addr = pci_dev->addr;
2100 PMD_INIT_FUNC_TRACE(edev);
2102 snprintf(edev->name, NAME_SIZE, PCI_SHORT_PRI_FMT ":dpdk-port-%u",
2103 pci_addr.bus, pci_addr.devid, pci_addr.function,
2104 eth_dev->data->port_id);
2106 eth_dev->rx_pkt_burst = qede_recv_pkts;
2107 eth_dev->tx_pkt_burst = qede_xmit_pkts;
2108 eth_dev->tx_pkt_prepare = qede_xmit_prep_pkts;
2110 if (rte_eal_process_type() != RTE_PROC_PRIMARY) {
2111 DP_NOTICE(edev, false,
2112 "Skipping device init from secondary process\n");
2116 rte_eth_copy_pci_info(eth_dev, pci_dev);
2119 edev->vendor_id = pci_dev->id.vendor_id;
2120 edev->device_id = pci_dev->id.device_id;
2122 qed_ops = qed_get_eth_ops();
2124 DP_ERR(edev, "Failed to get qed_eth_ops_pass\n");
2128 DP_INFO(edev, "Starting qede probe\n");
2130 rc = qed_ops->common->probe(edev, pci_dev, QED_PROTOCOL_ETH,
2131 dp_module, dp_level, is_vf);
2134 DP_ERR(edev, "qede probe failed rc %d\n", rc);
2138 qede_update_pf_params(edev);
2140 rte_intr_callback_register(&pci_dev->intr_handle,
2141 qede_interrupt_handler, (void *)eth_dev);
2143 if (rte_intr_enable(&pci_dev->intr_handle)) {
2144 DP_ERR(edev, "rte_intr_enable() failed\n");
2148 /* Start the Slowpath-process */
2149 memset(¶ms, 0, sizeof(struct qed_slowpath_params));
2150 params.int_mode = ECORE_INT_MODE_MSIX;
2151 params.drv_major = QEDE_PMD_VERSION_MAJOR;
2152 params.drv_minor = QEDE_PMD_VERSION_MINOR;
2153 params.drv_rev = QEDE_PMD_VERSION_REVISION;
2154 params.drv_eng = QEDE_PMD_VERSION_PATCH;
2155 strncpy((char *)params.name, QEDE_PMD_VER_PREFIX,
2156 QEDE_PMD_DRV_VER_STR_SIZE);
2158 /* For CMT mode device do periodic polling for slowpath events.
2159 * This is required since uio device uses only one MSI-x
2160 * interrupt vector but we need one for each engine.
2162 if (edev->num_hwfns > 1 && IS_PF(edev)) {
2163 rc = rte_eal_alarm_set(timer_period * US_PER_S,
2167 DP_ERR(edev, "Unable to start periodic"
2168 " timer rc %d\n", rc);
2173 rc = qed_ops->common->slowpath_start(edev, ¶ms);
2175 DP_ERR(edev, "Cannot start slowpath rc = %d\n", rc);
2176 rte_eal_alarm_cancel(qede_poll_sp_sb_cb,
2181 rc = qed_ops->fill_dev_info(edev, &dev_info);
2183 DP_ERR(edev, "Cannot get device_info rc %d\n", rc);
2184 qed_ops->common->slowpath_stop(edev);
2185 qed_ops->common->remove(edev);
2186 rte_eal_alarm_cancel(qede_poll_sp_sb_cb,
2191 qede_alloc_etherdev(adapter, &dev_info);
2193 adapter->ops->common->set_name(edev, edev->name);
2196 adapter->dev_info.num_mac_filters =
2197 (uint32_t)RESC_NUM(ECORE_LEADING_HWFN(edev),
2200 ecore_vf_get_num_mac_filters(ECORE_LEADING_HWFN(edev),
2201 (uint32_t *)&adapter->dev_info.num_mac_filters);
2203 /* Allocate memory for storing MAC addr */
2204 eth_dev->data->mac_addrs = rte_zmalloc(edev->name,
2206 adapter->dev_info.num_mac_filters),
2207 RTE_CACHE_LINE_SIZE);
2209 if (eth_dev->data->mac_addrs == NULL) {
2210 DP_ERR(edev, "Failed to allocate MAC address\n");
2211 qed_ops->common->slowpath_stop(edev);
2212 qed_ops->common->remove(edev);
2213 rte_eal_alarm_cancel(qede_poll_sp_sb_cb,
2219 ether_addr_copy((struct ether_addr *)edev->hwfns[0].
2220 hw_info.hw_mac_addr,
2221 ð_dev->data->mac_addrs[0]);
2222 ether_addr_copy(ð_dev->data->mac_addrs[0],
2223 &adapter->primary_mac);
2225 ecore_vf_read_bulletin(ECORE_LEADING_HWFN(edev),
2227 if (bulletin_change) {
2229 ecore_vf_bulletin_get_forced_mac(
2230 ECORE_LEADING_HWFN(edev),
2233 if (is_mac_exist && is_mac_forced) {
2234 DP_INFO(edev, "VF macaddr received from PF\n");
2235 ether_addr_copy((struct ether_addr *)&vf_mac,
2236 ð_dev->data->mac_addrs[0]);
2237 ether_addr_copy(ð_dev->data->mac_addrs[0],
2238 &adapter->primary_mac);
2240 DP_NOTICE(edev, false,
2241 "No VF macaddr assigned\n");
2246 eth_dev->dev_ops = (is_vf) ? &qede_eth_vf_dev_ops : &qede_eth_dev_ops;
2249 qede_print_adapter_info(adapter);
2253 adapter->state = QEDE_DEV_INIT;
2255 DP_NOTICE(edev, false, "MAC address : %02x:%02x:%02x:%02x:%02x:%02x\n",
2256 adapter->primary_mac.addr_bytes[0],
2257 adapter->primary_mac.addr_bytes[1],
2258 adapter->primary_mac.addr_bytes[2],
2259 adapter->primary_mac.addr_bytes[3],
2260 adapter->primary_mac.addr_bytes[4],
2261 adapter->primary_mac.addr_bytes[5]);
2266 static int qedevf_eth_dev_init(struct rte_eth_dev *eth_dev)
2268 return qede_common_dev_init(eth_dev, 1);
2271 static int qede_eth_dev_init(struct rte_eth_dev *eth_dev)
2273 return qede_common_dev_init(eth_dev, 0);
2276 static int qede_dev_common_uninit(struct rte_eth_dev *eth_dev)
2278 /* only uninitialize in the primary process */
2279 if (rte_eal_process_type() != RTE_PROC_PRIMARY)
2282 /* safe to close dev here */
2283 qede_dev_close(eth_dev);
2285 eth_dev->dev_ops = NULL;
2286 eth_dev->rx_pkt_burst = NULL;
2287 eth_dev->tx_pkt_burst = NULL;
2289 if (eth_dev->data->mac_addrs)
2290 rte_free(eth_dev->data->mac_addrs);
2292 eth_dev->data->mac_addrs = NULL;
2297 static int qede_eth_dev_uninit(struct rte_eth_dev *eth_dev)
2299 return qede_dev_common_uninit(eth_dev);
2302 static int qedevf_eth_dev_uninit(struct rte_eth_dev *eth_dev)
2304 return qede_dev_common_uninit(eth_dev);
2307 static const struct rte_pci_id pci_id_qedevf_map[] = {
2308 #define QEDEVF_RTE_PCI_DEVICE(dev) RTE_PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, dev)
2310 QEDEVF_RTE_PCI_DEVICE(PCI_DEVICE_ID_QLOGIC_NX2_VF)
2313 QEDEVF_RTE_PCI_DEVICE(PCI_DEVICE_ID_QLOGIC_57980S_IOV)
2316 QEDEVF_RTE_PCI_DEVICE(PCI_DEVICE_ID_QLOGIC_AH_IOV)
2321 static const struct rte_pci_id pci_id_qede_map[] = {
2322 #define QEDE_RTE_PCI_DEVICE(dev) RTE_PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, dev)
2324 QEDE_RTE_PCI_DEVICE(PCI_DEVICE_ID_QLOGIC_NX2_57980E)
2327 QEDE_RTE_PCI_DEVICE(PCI_DEVICE_ID_QLOGIC_NX2_57980S)
2330 QEDE_RTE_PCI_DEVICE(PCI_DEVICE_ID_QLOGIC_57980S_40)
2333 QEDE_RTE_PCI_DEVICE(PCI_DEVICE_ID_QLOGIC_57980S_25)
2336 QEDE_RTE_PCI_DEVICE(PCI_DEVICE_ID_QLOGIC_57980S_100)
2339 QEDE_RTE_PCI_DEVICE(PCI_DEVICE_ID_QLOGIC_57980S_50)
2342 QEDE_RTE_PCI_DEVICE(PCI_DEVICE_ID_QLOGIC_AH_50G)
2345 QEDE_RTE_PCI_DEVICE(PCI_DEVICE_ID_QLOGIC_AH_10G)
2348 QEDE_RTE_PCI_DEVICE(PCI_DEVICE_ID_QLOGIC_AH_40G)
2351 QEDE_RTE_PCI_DEVICE(PCI_DEVICE_ID_QLOGIC_AH_25G)
2356 static struct eth_driver rte_qedevf_pmd = {
2358 .id_table = pci_id_qedevf_map,
2360 RTE_PCI_DRV_NEED_MAPPING | RTE_PCI_DRV_INTR_LSC,
2361 .probe = rte_eth_dev_pci_probe,
2362 .remove = rte_eth_dev_pci_remove,
2364 .eth_dev_init = qedevf_eth_dev_init,
2365 .eth_dev_uninit = qedevf_eth_dev_uninit,
2366 .dev_private_size = sizeof(struct qede_dev),
2369 static struct eth_driver rte_qede_pmd = {
2371 .id_table = pci_id_qede_map,
2373 RTE_PCI_DRV_NEED_MAPPING | RTE_PCI_DRV_INTR_LSC,
2374 .probe = rte_eth_dev_pci_probe,
2375 .remove = rte_eth_dev_pci_remove,
2377 .eth_dev_init = qede_eth_dev_init,
2378 .eth_dev_uninit = qede_eth_dev_uninit,
2379 .dev_private_size = sizeof(struct qede_dev),
2382 RTE_PMD_REGISTER_PCI(net_qede, rte_qede_pmd.pci_drv);
2383 RTE_PMD_REGISTER_PCI_TABLE(net_qede, pci_id_qede_map);
2384 RTE_PMD_REGISTER_KMOD_DEP(net_qede, "* igb_uio | uio_pci_generic | vfio");
2385 RTE_PMD_REGISTER_PCI(net_qede_vf, rte_qedevf_pmd.pci_drv);
2386 RTE_PMD_REGISTER_PCI_TABLE(net_qede_vf, pci_id_qedevf_map);
2387 RTE_PMD_REGISTER_KMOD_DEP(net_qede_vf, "* igb_uio | vfio");