net/mlx5: use SPDX tags in 6WIND copyrighted files
[dpdk.git] / drivers / net / mlx5 / mlx5_rxq.c
index d3d1355..ff58c49 100644 (file)
@@ -1,34 +1,6 @@
-/*-
- *   BSD LICENSE
- *
- *   Copyright 2015 6WIND S.A.
- *   Copyright 2015 Mellanox.
- *
- *   Redistribution and use in source and binary forms, with or without
- *   modification, are permitted provided that the following conditions
- *   are met:
- *
- *     * Redistributions of source code must retain the above copyright
- *       notice, this list of conditions and the following disclaimer.
- *     * Redistributions in binary form must reproduce the above copyright
- *       notice, this list of conditions and the following disclaimer in
- *       the documentation and/or other materials provided with the
- *       distribution.
- *     * Neither the name of 6WIND S.A. nor the names of its
- *       contributors may be used to endorse or promote products derived
- *       from this software without specific prior written permission.
- *
- *   THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
- *   "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
- *   LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
- *   A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
- *   OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
- *   SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
- *   LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
- *   DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
- *   THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
- *   (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
- *   OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
+/* SPDX-License-Identifier: BSD-3-Clause
+ * Copyright 2015 6WIND S.A.
+ * Copyright 2015 Mellanox.
  */
 
 #include <stddef.h>
@@ -52,7 +24,7 @@
 
 #include <rte_mbuf.h>
 #include <rte_malloc.h>
-#include <rte_ethdev.h>
+#include <rte_ethdev_driver.h>
 #include <rte_common.h>
 #include <rte_interrupts.h>
 #include <rte_debug.h>
 #include "mlx5_utils.h"
 #include "mlx5_autoconf.h"
 #include "mlx5_defs.h"
-
-/* Initialization data for hash RX queues. */
-const struct hash_rxq_init hash_rxq_init[] = {
-       [HASH_RXQ_TCPV4] = {
-               .hash_fields = (IBV_RX_HASH_SRC_IPV4 |
-                               IBV_RX_HASH_DST_IPV4 |
-                               IBV_RX_HASH_SRC_PORT_TCP |
-                               IBV_RX_HASH_DST_PORT_TCP),
-               .dpdk_rss_hf = ETH_RSS_NONFRAG_IPV4_TCP,
-               .flow_priority = 0,
-               .flow_spec.tcp_udp = {
-                       .type = IBV_FLOW_SPEC_TCP,
-                       .size = sizeof(hash_rxq_init[0].flow_spec.tcp_udp),
-               },
-               .underlayer = &hash_rxq_init[HASH_RXQ_IPV4],
-       },
-       [HASH_RXQ_UDPV4] = {
-               .hash_fields = (IBV_RX_HASH_SRC_IPV4 |
-                               IBV_RX_HASH_DST_IPV4 |
-                               IBV_RX_HASH_SRC_PORT_UDP |
-                               IBV_RX_HASH_DST_PORT_UDP),
-               .dpdk_rss_hf = ETH_RSS_NONFRAG_IPV4_UDP,
-               .flow_priority = 0,
-               .flow_spec.tcp_udp = {
-                       .type = IBV_FLOW_SPEC_UDP,
-                       .size = sizeof(hash_rxq_init[0].flow_spec.tcp_udp),
-               },
-               .underlayer = &hash_rxq_init[HASH_RXQ_IPV4],
-       },
-       [HASH_RXQ_IPV4] = {
-               .hash_fields = (IBV_RX_HASH_SRC_IPV4 |
-                               IBV_RX_HASH_DST_IPV4),
-               .dpdk_rss_hf = (ETH_RSS_IPV4 |
-                               ETH_RSS_FRAG_IPV4),
-               .flow_priority = 1,
-               .flow_spec.ipv4 = {
-                       .type = IBV_FLOW_SPEC_IPV4,
-                       .size = sizeof(hash_rxq_init[0].flow_spec.ipv4),
-               },
-               .underlayer = &hash_rxq_init[HASH_RXQ_ETH],
-       },
-       [HASH_RXQ_TCPV6] = {
-               .hash_fields = (IBV_RX_HASH_SRC_IPV6 |
-                               IBV_RX_HASH_DST_IPV6 |
-                               IBV_RX_HASH_SRC_PORT_TCP |
-                               IBV_RX_HASH_DST_PORT_TCP),
-               .dpdk_rss_hf = ETH_RSS_NONFRAG_IPV6_TCP,
-               .flow_priority = 0,
-               .flow_spec.tcp_udp = {
-                       .type = IBV_FLOW_SPEC_TCP,
-                       .size = sizeof(hash_rxq_init[0].flow_spec.tcp_udp),
-               },
-               .underlayer = &hash_rxq_init[HASH_RXQ_IPV6],
-       },
-       [HASH_RXQ_UDPV6] = {
-               .hash_fields = (IBV_RX_HASH_SRC_IPV6 |
-                               IBV_RX_HASH_DST_IPV6 |
-                               IBV_RX_HASH_SRC_PORT_UDP |
-                               IBV_RX_HASH_DST_PORT_UDP),
-               .dpdk_rss_hf = ETH_RSS_NONFRAG_IPV6_UDP,
-               .flow_priority = 0,
-               .flow_spec.tcp_udp = {
-                       .type = IBV_FLOW_SPEC_UDP,
-                       .size = sizeof(hash_rxq_init[0].flow_spec.tcp_udp),
-               },
-               .underlayer = &hash_rxq_init[HASH_RXQ_IPV6],
-       },
-       [HASH_RXQ_IPV6] = {
-               .hash_fields = (IBV_RX_HASH_SRC_IPV6 |
-                               IBV_RX_HASH_DST_IPV6),
-               .dpdk_rss_hf = (ETH_RSS_IPV6 |
-                               ETH_RSS_FRAG_IPV6),
-               .flow_priority = 1,
-               .flow_spec.ipv6 = {
-                       .type = IBV_FLOW_SPEC_IPV6,
-                       .size = sizeof(hash_rxq_init[0].flow_spec.ipv6),
-               },
-               .underlayer = &hash_rxq_init[HASH_RXQ_ETH],
-       },
-       [HASH_RXQ_ETH] = {
-               .hash_fields = 0,
-               .dpdk_rss_hf = 0,
-               .flow_priority = 2,
-               .flow_spec.eth = {
-                       .type = IBV_FLOW_SPEC_ETH,
-                       .size = sizeof(hash_rxq_init[0].flow_spec.eth),
-               },
-               .underlayer = NULL,
-       },
-};
-
-/* Number of entries in hash_rxq_init[]. */
-const unsigned int hash_rxq_init_n = RTE_DIM(hash_rxq_init);
-
-/* Initialization data for hash RX queue indirection tables. */
-static const struct ind_table_init ind_table_init[] = {
-       {
-               .max_size = -1u, /* Superseded by HW limitations. */
-               .hash_types =
-                       1 << HASH_RXQ_TCPV4 |
-                       1 << HASH_RXQ_UDPV4 |
-                       1 << HASH_RXQ_IPV4 |
-                       1 << HASH_RXQ_TCPV6 |
-                       1 << HASH_RXQ_UDPV6 |
-                       1 << HASH_RXQ_IPV6 |
-                       0,
-               .hash_types_n = 6,
-       },
-       {
-               .max_size = 1,
-               .hash_types = 1 << HASH_RXQ_ETH,
-               .hash_types_n = 1,
-       },
-};
-
-#define IND_TABLE_INIT_N RTE_DIM(ind_table_init)
+#include "mlx5_glue.h"
 
 /* Default RSS hash key also used for ConnectX-3. */
 uint8_t rss_hash_default_key[] = {
@@ -197,426 +54,6 @@ uint8_t rss_hash_default_key[] = {
 /* Length of the default RSS hash key. */
 const size_t rss_hash_default_key_len = sizeof(rss_hash_default_key);
 
-/**
- * Populate flow steering rule for a given hash RX queue type using
- * information from hash_rxq_init[]. Nothing is written to flow_attr when
- * flow_attr_size is not large enough, but the required size is still returned.
- *
- * @param priv
- *   Pointer to private structure.
- * @param[out] flow_attr
- *   Pointer to flow attribute structure to fill. Note that the allocated
- *   area must be larger and large enough to hold all flow specifications.
- * @param flow_attr_size
- *   Entire size of flow_attr and trailing room for flow specifications.
- * @param type
- *   Hash RX queue type to use for flow steering rule.
- *
- * @return
- *   Total size of the flow attribute buffer. No errors are defined.
- */
-size_t
-priv_flow_attr(struct priv *priv, struct ibv_flow_attr *flow_attr,
-              size_t flow_attr_size, enum hash_rxq_type type)
-{
-       size_t offset = sizeof(*flow_attr);
-       const struct hash_rxq_init *init = &hash_rxq_init[type];
-
-       assert(priv != NULL);
-       assert((size_t)type < RTE_DIM(hash_rxq_init));
-       do {
-               offset += init->flow_spec.hdr.size;
-               init = init->underlayer;
-       } while (init != NULL);
-       if (offset > flow_attr_size)
-               return offset;
-       flow_attr_size = offset;
-       init = &hash_rxq_init[type];
-       *flow_attr = (struct ibv_flow_attr){
-               .type = IBV_FLOW_ATTR_NORMAL,
-               /* Priorities < 3 are reserved for flow director. */
-               .priority = init->flow_priority + 3,
-               .num_of_specs = 0,
-               .port = priv->port,
-               .flags = 0,
-       };
-       do {
-               offset -= init->flow_spec.hdr.size;
-               memcpy((void *)((uintptr_t)flow_attr + offset),
-                      &init->flow_spec,
-                      init->flow_spec.hdr.size);
-               ++flow_attr->num_of_specs;
-               init = init->underlayer;
-       } while (init != NULL);
-       return flow_attr_size;
-}
-
-/**
- * Convert hash type position in indirection table initializer to
- * hash RX queue type.
- *
- * @param table
- *   Indirection table initializer.
- * @param pos
- *   Hash type position.
- *
- * @return
- *   Hash RX queue type.
- */
-static enum hash_rxq_type
-hash_rxq_type_from_pos(const struct ind_table_init *table, unsigned int pos)
-{
-       enum hash_rxq_type type = HASH_RXQ_TCPV4;
-
-       assert(pos < table->hash_types_n);
-       do {
-               if ((table->hash_types & (1 << type)) && (pos-- == 0))
-                       break;
-               ++type;
-       } while (1);
-       return type;
-}
-
-/**
- * Filter out disabled hash RX queue types from ind_table_init[].
- *
- * @param priv
- *   Pointer to private structure.
- * @param[out] table
- *   Output table.
- *
- * @return
- *   Number of table entries.
- */
-static unsigned int
-priv_make_ind_table_init(struct priv *priv,
-                        struct ind_table_init (*table)[IND_TABLE_INIT_N])
-{
-       uint64_t rss_hf;
-       unsigned int i;
-       unsigned int j;
-       unsigned int table_n = 0;
-       /* Mandatory to receive frames not handled by normal hash RX queues. */
-       unsigned int hash_types_sup = 1 << HASH_RXQ_ETH;
-
-       rss_hf = priv->rss_hf;
-       /* Process other protocols only if more than one queue. */
-       if (priv->rxqs_n > 1)
-               for (i = 0; (i != hash_rxq_init_n); ++i)
-                       if (rss_hf & hash_rxq_init[i].dpdk_rss_hf)
-                               hash_types_sup |= (1 << i);
-
-       /* Filter out entries whose protocols are not in the set. */
-       for (i = 0, j = 0; (i != IND_TABLE_INIT_N); ++i) {
-               unsigned int nb;
-               unsigned int h;
-
-               /* j is increased only if the table has valid protocols. */
-               assert(j <= i);
-               (*table)[j] = ind_table_init[i];
-               (*table)[j].hash_types &= hash_types_sup;
-               for (h = 0, nb = 0; (h != hash_rxq_init_n); ++h)
-                       if (((*table)[j].hash_types >> h) & 0x1)
-                               ++nb;
-               (*table)[i].hash_types_n = nb;
-               if (nb) {
-                       ++table_n;
-                       ++j;
-               }
-       }
-       return table_n;
-}
-
-/**
- * Initialize hash RX queues and indirection table.
- *
- * @param priv
- *   Pointer to private structure.
- *
- * @return
- *   0 on success, errno value on failure.
- */
-int
-priv_create_hash_rxqs(struct priv *priv)
-{
-       struct ibv_wq *wqs[priv->reta_idx_n];
-       struct ind_table_init ind_table_init[IND_TABLE_INIT_N];
-       unsigned int ind_tables_n =
-               priv_make_ind_table_init(priv, &ind_table_init);
-       unsigned int hash_rxqs_n = 0;
-       struct hash_rxq (*hash_rxqs)[] = NULL;
-       struct ibv_rwq_ind_table *(*ind_tables)[] = NULL;
-       unsigned int i;
-       unsigned int j;
-       unsigned int k;
-       int err = 0;
-
-       assert(priv->ind_tables == NULL);
-       assert(priv->ind_tables_n == 0);
-       assert(priv->hash_rxqs == NULL);
-       assert(priv->hash_rxqs_n == 0);
-       assert(priv->pd != NULL);
-       assert(priv->ctx != NULL);
-       if (priv->isolated)
-               return 0;
-       if (priv->rxqs_n == 0)
-               return EINVAL;
-       assert(priv->rxqs != NULL);
-       if (ind_tables_n == 0) {
-               ERROR("all hash RX queue types have been filtered out,"
-                     " indirection table cannot be created");
-               return EINVAL;
-       }
-       if (priv->rxqs_n & (priv->rxqs_n - 1)) {
-               INFO("%u RX queues are configured, consider rounding this"
-                    " number to the next power of two for better balancing",
-                    priv->rxqs_n);
-               DEBUG("indirection table extended to assume %u WQs",
-                     priv->reta_idx_n);
-       }
-       for (i = 0; (i != priv->reta_idx_n); ++i) {
-               struct mlx5_rxq_ctrl *rxq_ctrl;
-
-               rxq_ctrl = container_of((*priv->rxqs)[(*priv->reta_idx)[i]],
-                                       struct mlx5_rxq_ctrl, rxq);
-               wqs[i] = rxq_ctrl->ibv->wq;
-       }
-       /* Get number of hash RX queues to configure. */
-       for (i = 0, hash_rxqs_n = 0; (i != ind_tables_n); ++i)
-               hash_rxqs_n += ind_table_init[i].hash_types_n;
-       DEBUG("allocating %u hash RX queues for %u WQs, %u indirection tables",
-             hash_rxqs_n, priv->rxqs_n, ind_tables_n);
-       /* Create indirection tables. */
-       ind_tables = rte_calloc(__func__, ind_tables_n,
-                               sizeof((*ind_tables)[0]), 0);
-       if (ind_tables == NULL) {
-               err = ENOMEM;
-               ERROR("cannot allocate indirection tables container: %s",
-                     strerror(err));
-               goto error;
-       }
-       for (i = 0; (i != ind_tables_n); ++i) {
-               struct ibv_rwq_ind_table_init_attr ind_init_attr = {
-                       .log_ind_tbl_size = 0, /* Set below. */
-                       .ind_tbl = wqs,
-                       .comp_mask = 0,
-               };
-               unsigned int ind_tbl_size = ind_table_init[i].max_size;
-               struct ibv_rwq_ind_table *ind_table;
-
-               if (priv->reta_idx_n < ind_tbl_size)
-                       ind_tbl_size = priv->reta_idx_n;
-               ind_init_attr.log_ind_tbl_size = log2above(ind_tbl_size);
-               errno = 0;
-               ind_table = ibv_create_rwq_ind_table(priv->ctx,
-                                                    &ind_init_attr);
-               if (ind_table != NULL) {
-                       (*ind_tables)[i] = ind_table;
-                       continue;
-               }
-               /* Not clear whether errno is set. */
-               err = (errno ? errno : EINVAL);
-               ERROR("RX indirection table creation failed with error %d: %s",
-                     err, strerror(err));
-               goto error;
-       }
-       /* Allocate array that holds hash RX queues and related data. */
-       hash_rxqs = rte_calloc(__func__, hash_rxqs_n,
-                              sizeof((*hash_rxqs)[0]), 0);
-       if (hash_rxqs == NULL) {
-               err = ENOMEM;
-               ERROR("cannot allocate hash RX queues container: %s",
-                     strerror(err));
-               goto error;
-       }
-       for (i = 0, j = 0, k = 0;
-            ((i != hash_rxqs_n) && (j != ind_tables_n));
-            ++i) {
-               struct hash_rxq *hash_rxq = &(*hash_rxqs)[i];
-               enum hash_rxq_type type =
-                       hash_rxq_type_from_pos(&ind_table_init[j], k);
-               struct rte_eth_rss_conf *priv_rss_conf =
-                       (*priv->rss_conf)[type];
-               struct ibv_rx_hash_conf hash_conf = {
-                       .rx_hash_function = IBV_RX_HASH_FUNC_TOEPLITZ,
-                       .rx_hash_key_len = (priv_rss_conf ?
-                                           priv_rss_conf->rss_key_len :
-                                           rss_hash_default_key_len),
-                       .rx_hash_key = (priv_rss_conf ?
-                                       priv_rss_conf->rss_key :
-                                       rss_hash_default_key),
-                       .rx_hash_fields_mask = hash_rxq_init[type].hash_fields,
-               };
-               struct ibv_qp_init_attr_ex qp_init_attr = {
-                       .qp_type = IBV_QPT_RAW_PACKET,
-                       .comp_mask = (IBV_QP_INIT_ATTR_PD |
-                                     IBV_QP_INIT_ATTR_IND_TABLE |
-                                     IBV_QP_INIT_ATTR_RX_HASH),
-                       .rx_hash_conf = hash_conf,
-                       .rwq_ind_tbl = (*ind_tables)[j],
-                       .pd = priv->pd,
-               };
-
-               DEBUG("using indirection table %u for hash RX queue %u type %d",
-                     j, i, type);
-               *hash_rxq = (struct hash_rxq){
-                       .priv = priv,
-                       .qp = ibv_create_qp_ex(priv->ctx, &qp_init_attr),
-                       .type = type,
-               };
-               if (hash_rxq->qp == NULL) {
-                       err = (errno ? errno : EINVAL);
-                       ERROR("Hash RX QP creation failure: %s",
-                             strerror(err));
-                       goto error;
-               }
-               if (++k < ind_table_init[j].hash_types_n)
-                       continue;
-               /* Switch to the next indirection table and reset hash RX
-                * queue type array index. */
-               ++j;
-               k = 0;
-       }
-       priv->ind_tables = ind_tables;
-       priv->ind_tables_n = ind_tables_n;
-       priv->hash_rxqs = hash_rxqs;
-       priv->hash_rxqs_n = hash_rxqs_n;
-       assert(err == 0);
-       return 0;
-error:
-       if (hash_rxqs != NULL) {
-               for (i = 0; (i != hash_rxqs_n); ++i) {
-                       struct ibv_qp *qp = (*hash_rxqs)[i].qp;
-
-                       if (qp == NULL)
-                               continue;
-                       claim_zero(ibv_destroy_qp(qp));
-               }
-               rte_free(hash_rxqs);
-       }
-       if (ind_tables != NULL) {
-               for (j = 0; (j != ind_tables_n); ++j) {
-                       struct ibv_rwq_ind_table *ind_table =
-                               (*ind_tables)[j];
-
-                       if (ind_table == NULL)
-                               continue;
-                       claim_zero(ibv_destroy_rwq_ind_table(ind_table));
-               }
-               rte_free(ind_tables);
-       }
-       return err;
-}
-
-/**
- * Clean up hash RX queues and indirection table.
- *
- * @param priv
- *   Pointer to private structure.
- */
-void
-priv_destroy_hash_rxqs(struct priv *priv)
-{
-       unsigned int i;
-
-       DEBUG("destroying %u hash RX queues", priv->hash_rxqs_n);
-       if (priv->hash_rxqs_n == 0) {
-               assert(priv->hash_rxqs == NULL);
-               assert(priv->ind_tables == NULL);
-               return;
-       }
-       for (i = 0; (i != priv->hash_rxqs_n); ++i) {
-               struct hash_rxq *hash_rxq = &(*priv->hash_rxqs)[i];
-               unsigned int j, k;
-
-               assert(hash_rxq->priv == priv);
-               assert(hash_rxq->qp != NULL);
-               /* Also check that there are no remaining flows. */
-               for (j = 0; (j != RTE_DIM(hash_rxq->special_flow)); ++j)
-                       for (k = 0;
-                            (k != RTE_DIM(hash_rxq->special_flow[j]));
-                            ++k)
-                               assert(hash_rxq->special_flow[j][k] == NULL);
-               for (j = 0; (j != RTE_DIM(hash_rxq->mac_flow)); ++j)
-                       for (k = 0; (k != RTE_DIM(hash_rxq->mac_flow[j])); ++k)
-                               assert(hash_rxq->mac_flow[j][k] == NULL);
-               claim_zero(ibv_destroy_qp(hash_rxq->qp));
-       }
-       priv->hash_rxqs_n = 0;
-       rte_free(priv->hash_rxqs);
-       priv->hash_rxqs = NULL;
-       for (i = 0; (i != priv->ind_tables_n); ++i) {
-               struct ibv_rwq_ind_table *ind_table =
-                       (*priv->ind_tables)[i];
-
-               assert(ind_table != NULL);
-               claim_zero(ibv_destroy_rwq_ind_table(ind_table));
-       }
-       priv->ind_tables_n = 0;
-       rte_free(priv->ind_tables);
-       priv->ind_tables = NULL;
-}
-
-/**
- * Check whether a given flow type is allowed.
- *
- * @param priv
- *   Pointer to private structure.
- * @param type
- *   Flow type to check.
- *
- * @return
- *   Nonzero if the given flow type is allowed.
- */
-int
-priv_allow_flow_type(struct priv *priv, enum hash_rxq_flow_type type)
-{
-       switch (type) {
-       case HASH_RXQ_FLOW_TYPE_ALLMULTI:
-               return !!priv->allmulti_req;
-       case HASH_RXQ_FLOW_TYPE_BROADCAST:
-       case HASH_RXQ_FLOW_TYPE_IPV6MULTI:
-               /* If allmulti is enabled, broadcast and ipv6multi
-                * are unnecessary. */
-               return !priv->allmulti_req;
-       case HASH_RXQ_FLOW_TYPE_MAC:
-               return 1;
-       default:
-               /* Unsupported flow type is not allowed. */
-               return 0;
-       }
-       return 0;
-}
-
-/**
- * Automatically enable/disable flows according to configuration.
- *
- * @param priv
- *   Private structure.
- *
- * @return
- *   0 on success, errno value on failure.
- */
-int
-priv_rehash_flows(struct priv *priv)
-{
-       size_t i;
-
-       for (i = 0; i != RTE_DIM((*priv->hash_rxqs)[0].special_flow); ++i)
-               if (!priv_allow_flow_type(priv, i)) {
-                       priv_special_flow_disable(priv, i);
-               } else {
-                       int ret = priv_special_flow_enable(priv, i);
-
-                       if (ret)
-                               return ret;
-               }
-       if (priv_allow_flow_type(priv, HASH_RXQ_FLOW_TYPE_MAC))
-               return priv_mac_addrs_enable(priv);
-       priv_mac_addrs_disable(priv);
-       return 0;
-}
-
 /**
  * Allocate RX queue elements.
  *
@@ -748,6 +185,78 @@ mlx5_rxq_cleanup(struct mlx5_rxq_ctrl *rxq_ctrl)
        memset(rxq_ctrl, 0, sizeof(*rxq_ctrl));
 }
 
+/**
+ * Returns the per-queue supported offloads.
+ *
+ * @param priv
+ *   Pointer to private structure.
+ *
+ * @return
+ *   Supported Rx offloads.
+ */
+uint64_t
+mlx5_priv_get_rx_queue_offloads(struct priv *priv)
+{
+       struct mlx5_dev_config *config = &priv->config;
+       uint64_t offloads = (DEV_RX_OFFLOAD_SCATTER |
+                            DEV_RX_OFFLOAD_TIMESTAMP |
+                            DEV_RX_OFFLOAD_JUMBO_FRAME);
+
+       if (config->hw_fcs_strip)
+               offloads |= DEV_RX_OFFLOAD_CRC_STRIP;
+       if (config->hw_csum)
+               offloads |= (DEV_RX_OFFLOAD_IPV4_CKSUM |
+                            DEV_RX_OFFLOAD_UDP_CKSUM |
+                            DEV_RX_OFFLOAD_TCP_CKSUM);
+       if (config->hw_vlan_strip)
+               offloads |= DEV_RX_OFFLOAD_VLAN_STRIP;
+       return offloads;
+}
+
+
+/**
+ * Returns the per-port supported offloads.
+ *
+ * @param priv
+ *   Pointer to private structure.
+ * @return
+ *   Supported Rx offloads.
+ */
+uint64_t
+mlx5_priv_get_rx_port_offloads(struct priv *priv __rte_unused)
+{
+       uint64_t offloads = DEV_RX_OFFLOAD_VLAN_FILTER;
+
+       return offloads;
+}
+
+/**
+ * Checks if the per-queue offload configuration is valid.
+ *
+ * @param priv
+ *   Pointer to private structure.
+ * @param offloads
+ *   Per-queue offloads configuration.
+ *
+ * @return
+ *   1 if the configuration is valid, 0 otherwise.
+ */
+static int
+priv_is_rx_queue_offloads_allowed(struct priv *priv, uint64_t offloads)
+{
+       uint64_t port_offloads = priv->dev->data->dev_conf.rxmode.offloads;
+       uint64_t queue_supp_offloads =
+               mlx5_priv_get_rx_queue_offloads(priv);
+       uint64_t port_supp_offloads = mlx5_priv_get_rx_port_offloads(priv);
+
+       if ((offloads & (queue_supp_offloads | port_supp_offloads)) !=
+           offloads)
+               return 0;
+       if (((port_offloads ^ offloads) & port_supp_offloads))
+               return 0;
+       return 1;
+}
+
 /**
  *
  * @param dev
@@ -777,9 +286,6 @@ mlx5_rx_queue_setup(struct rte_eth_dev *dev, uint16_t idx, uint16_t desc,
                container_of(rxq, struct mlx5_rxq_ctrl, rxq);
        int ret = 0;
 
-       (void)conf;
-       if (mlx5_is_secondary())
-               return -E_RTE_SECONDARY;
        priv_lock(priv);
        if (!rte_is_power_of_2(desc)) {
                desc = 1 << log2above(desc);
@@ -795,6 +301,16 @@ mlx5_rx_queue_setup(struct rte_eth_dev *dev, uint16_t idx, uint16_t desc,
                priv_unlock(priv);
                return -EOVERFLOW;
        }
+       if (!priv_is_rx_queue_offloads_allowed(priv, conf->offloads)) {
+               ret = ENOTSUP;
+               ERROR("%p: Rx queue offloads 0x%" PRIx64 " don't match port "
+                     "offloads 0x%" PRIx64 " or supported offloads 0x%" PRIx64,
+                     (void *)dev, conf->offloads,
+                     dev->data->dev_conf.rxmode.offloads,
+                     (mlx5_priv_get_rx_port_offloads(priv) |
+                      mlx5_priv_get_rx_queue_offloads(priv)));
+               goto out;
+       }
        if (!mlx5_priv_rxq_releasable(priv, idx)) {
                ret = EBUSY;
                ERROR("%p: unable to release queue index %u",
@@ -802,7 +318,7 @@ mlx5_rx_queue_setup(struct rte_eth_dev *dev, uint16_t idx, uint16_t desc,
                goto out;
        }
        mlx5_priv_rxq_release(priv, idx);
-       rxq_ctrl = mlx5_priv_rxq_new(priv, idx, desc, socket, mp);
+       rxq_ctrl = mlx5_priv_rxq_new(priv, idx, desc, socket, conf, mp);
        if (!rxq_ctrl) {
                ERROR("%p: unable to allocate queue index %u",
                      (void *)dev, idx);
@@ -830,9 +346,6 @@ mlx5_rx_queue_release(void *dpdk_rxq)
        struct mlx5_rxq_ctrl *rxq_ctrl;
        struct priv *priv;
 
-       if (mlx5_is_secondary())
-               return;
-
        if (rxq == NULL)
                return;
        rxq_ctrl = container_of(rxq, struct mlx5_rxq_ctrl, rxq);
@@ -863,11 +376,10 @@ priv_rx_intr_vec_enable(struct priv *priv)
        unsigned int count = 0;
        struct rte_intr_handle *intr_handle = priv->dev->intr_handle;
 
-       assert(!mlx5_is_secondary());
        if (!priv->dev->data->dev_conf.intr_conf.rxq)
                return 0;
        priv_rx_intr_vec_disable(priv);
-       intr_handle->intr_vec = malloc(sizeof(intr_handle->intr_vec[rxqs_n]));
+       intr_handle->intr_vec = malloc(n * sizeof(intr_handle->intr_vec[0]));
        if (intr_handle->intr_vec == NULL) {
                ERROR("failed to allocate memory for interrupt vector,"
                      " Rx interrupts will not be supported");
@@ -932,6 +444,8 @@ priv_rx_intr_vec_disable(struct priv *priv)
 
        if (!priv->dev->data->dev_conf.intr_conf.rxq)
                return;
+       if (!intr_handle->intr_vec)
+               goto free;
        for (i = 0; i != n; ++i) {
                struct mlx5_rxq_ctrl *rxq_ctrl;
                struct mlx5_rxq_data *rxq_data;
@@ -947,8 +461,10 @@ priv_rx_intr_vec_disable(struct priv *priv)
                rxq_ctrl = container_of(rxq_data, struct mlx5_rxq_ctrl, rxq);
                mlx5_priv_rxq_ibv_release(priv, rxq_ctrl->ibv);
        }
+free:
        rte_intr_free_epoll_fd(intr_handle);
-       free(intr_handle->intr_vec);
+       if (intr_handle->intr_vec)
+               free(intr_handle->intr_vec);
        intr_handle->nb_efd = 0;
        intr_handle->intr_vec = NULL;
 }
@@ -974,7 +490,6 @@ mlx5_arm_cq(struct mlx5_rxq_data *rxq, int sq_n_rxq)
        doorbell = (uint64_t)doorbell_hi << 32;
        doorbell |=  rxq->cqn;
        rxq->cq_db[MLX5_CQ_ARM_DB] = rte_cpu_to_be_32(doorbell_hi);
-       rte_wmb();
        rte_write64(rte_cpu_to_be_64(doorbell), cq_db_reg);
 }
 
@@ -992,7 +507,7 @@ mlx5_arm_cq(struct mlx5_rxq_data *rxq, int sq_n_rxq)
 int
 mlx5_rx_intr_enable(struct rte_eth_dev *dev, uint16_t rx_queue_id)
 {
-       struct priv *priv = mlx5_get_priv(dev);
+       struct priv *priv = dev->data->dev_private;
        struct mlx5_rxq_data *rxq_data;
        struct mlx5_rxq_ctrl *rxq_ctrl;
        int ret = 0;
@@ -1036,7 +551,7 @@ exit:
 int
 mlx5_rx_intr_disable(struct rte_eth_dev *dev, uint16_t rx_queue_id)
 {
-       struct priv *priv = mlx5_get_priv(dev);
+       struct priv *priv = dev->data->dev_private;
        struct mlx5_rxq_data *rxq_data;
        struct mlx5_rxq_ctrl *rxq_ctrl;
        struct mlx5_rxq_ibv *rxq_ibv = NULL;
@@ -1058,13 +573,13 @@ mlx5_rx_intr_disable(struct rte_eth_dev *dev, uint16_t rx_queue_id)
                ret = EINVAL;
                goto exit;
        }
-       ret = ibv_get_cq_event(rxq_ibv->channel, &ev_cq, &ev_ctx);
+       ret = mlx5_glue->get_cq_event(rxq_ibv->channel, &ev_cq, &ev_ctx);
        if (ret || ev_cq != rxq_ibv->cq) {
                ret = EINVAL;
                goto exit;
        }
        rxq_data->cq_arm_sn++;
-       ibv_ack_cq_events(rxq_ibv->cq, 1);
+       mlx5_glue->ack_cq_events(rxq_ibv->cq, 1);
 exit:
        if (rxq_ibv)
                mlx5_priv_rxq_ibv_release(priv, rxq_ibv);
@@ -1094,7 +609,10 @@ mlx5_priv_rxq_ibv_new(struct priv *priv, uint16_t idx)
                container_of(rxq_data, struct mlx5_rxq_ctrl, rxq);
        struct ibv_wq_attr mod;
        union {
-               struct ibv_cq_init_attr_ex cq;
+               struct {
+                       struct ibv_cq_init_attr_ex ibv;
+                       struct mlx5dv_cq_init_attr mlx5;
+               } cq;
                struct ibv_wq_init_attr wq;
                struct ibv_cq_ex cq_attr;
        } attr;
@@ -1105,9 +623,12 @@ mlx5_priv_rxq_ibv_new(struct priv *priv, uint16_t idx)
        unsigned int i;
        int ret = 0;
        struct mlx5dv_obj obj;
+       struct mlx5_dev_config *config = &priv->config;
 
        assert(rxq_data);
        assert(!rxq_ctrl->ibv);
+       priv->verbs_alloc_ctx.type = MLX5_VERBS_ALLOC_TYPE_RX_QUEUE;
+       priv->verbs_alloc_ctx.obj = rxq_ctrl;
        tmpl = rte_calloc_socket(__func__, 1, sizeof(*tmpl), 0,
                                 rxq_ctrl->socket);
        if (!tmpl) {
@@ -1126,27 +647,37 @@ mlx5_priv_rxq_ibv_new(struct priv *priv, uint16_t idx)
                }
        }
        if (rxq_ctrl->irq) {
-               tmpl->channel = ibv_create_comp_channel(priv->ctx);
+               tmpl->channel = mlx5_glue->create_comp_channel(priv->ctx);
                if (!tmpl->channel) {
                        ERROR("%p: Comp Channel creation failure",
                              (void *)rxq_ctrl);
                        goto error;
                }
        }
-       attr.cq = (struct ibv_cq_init_attr_ex){
+       attr.cq.ibv = (struct ibv_cq_init_attr_ex){
+               .cqe = cqe_n,
+               .channel = tmpl->channel,
                .comp_mask = 0,
        };
-       if (priv->cqe_comp) {
-               attr.cq.comp_mask |= IBV_CQ_INIT_ATTR_MASK_FLAGS;
-               attr.cq.flags |= MLX5DV_CQ_INIT_ATTR_MASK_COMPRESSED_CQE;
+       attr.cq.mlx5 = (struct mlx5dv_cq_init_attr){
+               .comp_mask = 0,
+       };
+       if (config->cqe_comp && !rxq_data->hw_timestamp) {
+               attr.cq.mlx5.comp_mask |=
+                       MLX5DV_CQ_INIT_ATTR_MASK_COMPRESSED_CQE;
+               attr.cq.mlx5.cqe_comp_res_format = MLX5DV_CQE_RES_FORMAT_HASH;
                /*
                 * For vectorized Rx, it must not be doubled in order to
                 * make cq_ci and rq_ci aligned.
                 */
                if (rxq_check_vec_support(rxq_data) < 0)
-                       cqe_n *= 2;
+                       attr.cq.ibv.cqe *= 2;
+       } else if (config->cqe_comp && rxq_data->hw_timestamp) {
+               DEBUG("Rx CQE compression is disabled for HW timestamp");
        }
-       tmpl->cq = ibv_create_cq(priv->ctx, cqe_n, NULL, tmpl->channel, 0);
+       tmpl->cq = mlx5_glue->cq_ex_to_cq
+               (mlx5_glue->dv_create_cq(priv->ctx, &attr.cq.ibv,
+                                        &attr.cq.mlx5));
        if (tmpl->cq == NULL) {
                ERROR("%p: CQ creation failure", (void *)rxq_ctrl);
                goto error;
@@ -1177,12 +708,12 @@ mlx5_priv_rxq_ibv_new(struct priv *priv, uint16_t idx)
                attr.wq.comp_mask |= IBV_WQ_INIT_ATTR_FLAGS;
        }
 #ifdef HAVE_IBV_WQ_FLAG_RX_END_PADDING
-       if (priv->hw_padding) {
+       if (config->hw_padding) {
                attr.wq.create_flags |= IBV_WQ_FLAG_RX_END_PADDING;
                attr.wq.comp_mask |= IBV_WQ_INIT_ATTR_FLAGS;
        }
 #endif
-       tmpl->wq = ibv_create_wq(priv->ctx, &attr.wq);
+       tmpl->wq = mlx5_glue->create_wq(priv->ctx, &attr.wq);
        if (tmpl->wq == NULL) {
                ERROR("%p: WQ creation failure", (void *)rxq_ctrl);
                goto error;
@@ -1206,7 +737,7 @@ mlx5_priv_rxq_ibv_new(struct priv *priv, uint16_t idx)
                .attr_mask = IBV_WQ_ATTR_STATE,
                .wq_state = IBV_WQS_RDY,
        };
-       ret = ibv_modify_wq(tmpl->wq, &mod);
+       ret = mlx5_glue->modify_wq(tmpl->wq, &mod);
        if (ret) {
                ERROR("%p: WQ state to IBV_WQS_RDY failed",
                      (void *)rxq_ctrl);
@@ -1216,7 +747,7 @@ mlx5_priv_rxq_ibv_new(struct priv *priv, uint16_t idx)
        obj.cq.out = &cq_info;
        obj.rwq.in = tmpl->wq;
        obj.rwq.out = &rwq;
-       ret = mlx5dv_init_obj(&obj, MLX5DV_OBJ_CQ | MLX5DV_OBJ_RWQ);
+       ret = mlx5_glue->dv_init_obj(&obj, MLX5DV_OBJ_CQ | MLX5DV_OBJ_RWQ);
        if (ret != 0)
                goto error;
        if (cq_info.cqe_size != RTE_CACHE_LINE_SIZE) {
@@ -1250,6 +781,9 @@ mlx5_priv_rxq_ibv_new(struct priv *priv, uint16_t idx)
        };
        rxq_data->cq_db = cq_info.dbrec;
        rxq_data->cqes = (volatile struct mlx5_cqe (*)[])(uintptr_t)cq_info.buf;
+       rxq_data->cq_uar = cq_info.cq_uar;
+       rxq_data->cqn = cq_info.cqn;
+       rxq_data->cq_arm_sn = 0;
        /* Update doorbell counter. */
        rxq_data->rq_ci = (1 << rxq_data->elts_n) >> rxq_data->sges_n;
        rte_wmb();
@@ -1259,16 +793,18 @@ mlx5_priv_rxq_ibv_new(struct priv *priv, uint16_t idx)
        DEBUG("%p: Verbs Rx queue %p: refcnt %d", (void *)priv,
              (void *)tmpl, rte_atomic32_read(&tmpl->refcnt));
        LIST_INSERT_HEAD(&priv->rxqsibv, tmpl, next);
+       priv->verbs_alloc_ctx.type = MLX5_VERBS_ALLOC_TYPE_NONE;
        return tmpl;
 error:
        if (tmpl->wq)
-               claim_zero(ibv_destroy_wq(tmpl->wq));
+               claim_zero(mlx5_glue->destroy_wq(tmpl->wq));
        if (tmpl->cq)
-               claim_zero(ibv_destroy_cq(tmpl->cq));
+               claim_zero(mlx5_glue->destroy_cq(tmpl->cq));
        if (tmpl->channel)
-               claim_zero(ibv_destroy_comp_channel(tmpl->channel));
+               claim_zero(mlx5_glue->destroy_comp_channel(tmpl->channel));
        if (tmpl->mr)
                priv_mr_release(priv, tmpl->mr);
+       priv->verbs_alloc_ctx.type = MLX5_VERBS_ALLOC_TYPE_NONE;
        return NULL;
 }
 
@@ -1331,10 +867,11 @@ mlx5_priv_rxq_ibv_release(struct priv *priv, struct mlx5_rxq_ibv *rxq_ibv)
              (void *)rxq_ibv, rte_atomic32_read(&rxq_ibv->refcnt));
        if (rte_atomic32_dec_and_test(&rxq_ibv->refcnt)) {
                rxq_free_elts(rxq_ibv->rxq_ctrl);
-               claim_zero(ibv_destroy_wq(rxq_ibv->wq));
-               claim_zero(ibv_destroy_cq(rxq_ibv->cq));
+               claim_zero(mlx5_glue->destroy_wq(rxq_ibv->wq));
+               claim_zero(mlx5_glue->destroy_cq(rxq_ibv->cq));
                if (rxq_ibv->channel)
-                       claim_zero(ibv_destroy_comp_channel(rxq_ibv->channel));
+                       claim_zero(mlx5_glue->destroy_comp_channel
+                                  (rxq_ibv->channel));
                LIST_REMOVE(rxq_ibv, next);
                rte_free(rxq_ibv);
                return 0;
@@ -1397,13 +934,19 @@ mlx5_priv_rxq_ibv_releasable(struct priv *priv, struct mlx5_rxq_ibv *rxq_ibv)
  */
 struct mlx5_rxq_ctrl*
 mlx5_priv_rxq_new(struct priv *priv, uint16_t idx, uint16_t desc,
-                 unsigned int socket, struct rte_mempool *mp)
+                 unsigned int socket, const struct rte_eth_rxconf *conf,
+                 struct rte_mempool *mp)
 {
        struct rte_eth_dev *dev = priv->dev;
        struct mlx5_rxq_ctrl *tmpl;
-       const uint16_t desc_n =
-               desc + priv->rx_vec_en * MLX5_VPMD_DESCS_PER_LOOP;
        unsigned int mb_len = rte_pktmbuf_data_room_size(mp);
+       struct mlx5_dev_config *config = &priv->config;
+       /*
+        * Always allocate extra slots, even if eventually
+        * the vector Rx will not be used.
+        */
+       const uint16_t desc_n =
+               desc + config->rx_vec_en * MLX5_VPMD_DESCS_PER_LOOP;
 
        tmpl = rte_calloc_socket("RXQ", 1,
                                 sizeof(*tmpl) +
@@ -1411,6 +954,7 @@ mlx5_priv_rxq_new(struct priv *priv, uint16_t idx, uint16_t desc,
                                 0, socket);
        if (!tmpl)
                return NULL;
+       tmpl->socket = socket;
        if (priv->dev->data->dev_conf.intr_conf.rxq)
                tmpl->irq = 1;
        /* Enable scattered packets support for this queue if necessary. */
@@ -1418,7 +962,7 @@ mlx5_priv_rxq_new(struct priv *priv, uint16_t idx, uint16_t desc,
        if (dev->data->dev_conf.rxmode.max_rx_pkt_len <=
            (mb_len - RTE_PKTMBUF_HEADROOM)) {
                tmpl->rxq.sges_n = 0;
-       } else if (dev->data->dev_conf.rxmode.enable_scatter) {
+       } else if (conf->offloads & DEV_RX_OFFLOAD_SCATTER) {
                unsigned int size =
                        RTE_PKTMBUF_HEADROOM +
                        dev->data->dev_conf.rxmode.max_rx_pkt_len;
@@ -1460,18 +1004,16 @@ mlx5_priv_rxq_new(struct priv *priv, uint16_t idx, uint16_t desc,
                goto error;
        }
        /* Toggle RX checksum offload if hardware supports it. */
-       if (priv->hw_csum)
-               tmpl->rxq.csum = !!dev->data->dev_conf.rxmode.hw_ip_checksum;
-       if (priv->hw_csum_l2tun)
-               tmpl->rxq.csum_l2tun =
-                       !!dev->data->dev_conf.rxmode.hw_ip_checksum;
+       tmpl->rxq.csum = !!(conf->offloads & DEV_RX_OFFLOAD_CHECKSUM);
+       tmpl->rxq.csum_l2tun = (!!(conf->offloads & DEV_RX_OFFLOAD_CHECKSUM) &&
+                               priv->config.hw_csum_l2tun);
+       tmpl->rxq.hw_timestamp = !!(conf->offloads & DEV_RX_OFFLOAD_TIMESTAMP);
        /* Configure VLAN stripping. */
-       tmpl->rxq.vlan_strip = (priv->hw_vlan_strip &&
-                              !!dev->data->dev_conf.rxmode.hw_vlan_strip);
+       tmpl->rxq.vlan_strip = !!(conf->offloads & DEV_RX_OFFLOAD_VLAN_STRIP);
        /* By default, FCS (CRC) is stripped by hardware. */
-       if (dev->data->dev_conf.rxmode.hw_strip_crc) {
+       if (conf->offloads & DEV_RX_OFFLOAD_CRC_STRIP) {
                tmpl->rxq.crc_present = 0;
-       } else if (priv->hw_fcs_strip) {
+       } else if (config->hw_fcs_strip) {
                tmpl->rxq.crc_present = 1;
        } else {
                WARN("%p: CRC stripping has been disabled but will still"
@@ -1635,7 +1177,7 @@ mlx5_priv_ind_table_ibv_new(struct priv *priv, uint16_t queues[],
        struct mlx5_ind_table_ibv *ind_tbl;
        const unsigned int wq_n = rte_is_power_of_2(queues_n) ?
                log2above(queues_n) :
-               priv->ind_table_max_size;
+               log2above(priv->config.ind_table_max_size);
        struct ibv_wq *wq[1 << wq_n];
        unsigned int i;
        unsigned int j;
@@ -1657,13 +1199,13 @@ mlx5_priv_ind_table_ibv_new(struct priv *priv, uint16_t queues[],
        /* Finalise indirection table. */
        for (j = 0; i != (unsigned int)(1 << wq_n); ++i, ++j)
                wq[i] = wq[j];
-       ind_tbl->ind_table = ibv_create_rwq_ind_table(
-               priv->ctx,
-               &(struct ibv_rwq_ind_table_init_attr){
+       ind_tbl->ind_table = mlx5_glue->create_rwq_ind_table
+               (priv->ctx,
+                &(struct ibv_rwq_ind_table_init_attr){
                        .log_ind_tbl_size = wq_n,
                        .ind_tbl = wq,
                        .comp_mask = 0,
-               });
+                });
        if (!ind_tbl->ind_table)
                goto error;
        rte_atomic32_inc(&ind_tbl->refcnt);
@@ -1735,7 +1277,8 @@ mlx5_priv_ind_table_ibv_release(struct priv *priv,
        DEBUG("%p: Indirection table %p: refcnt %d", (void *)priv,
              (void *)ind_tbl, rte_atomic32_read(&ind_tbl->refcnt));
        if (rte_atomic32_dec_and_test(&ind_tbl->refcnt))
-               claim_zero(ibv_destroy_rwq_ind_table(ind_tbl->ind_table));
+               claim_zero(mlx5_glue->destroy_rwq_ind_table
+                          (ind_tbl->ind_table));
        for (i = 0; i != ind_tbl->queues_n; ++i)
                claim_nonzero(mlx5_priv_rxq_release(priv, ind_tbl->queues[i]));
        if (!rte_atomic32_read(&ind_tbl->refcnt)) {
@@ -1780,7 +1323,8 @@ mlx5_priv_ind_table_ibv_verify(struct priv *priv)
  * @param hash_fields
  *   Verbs protocol hash field to make the RSS on.
  * @param queues
- *   Queues entering in hash queue.
+ *   Queues entering in hash queue. In case of empty hash_fields only the
+ *   first queue index will be taken for the indirection table.
  * @param queues_n
  *   Number of queues.
  *
@@ -1795,14 +1339,15 @@ mlx5_priv_hrxq_new(struct priv *priv, uint8_t *rss_key, uint8_t rss_key_len,
        struct mlx5_ind_table_ibv *ind_tbl;
        struct ibv_qp *qp;
 
+       queues_n = hash_fields ? queues_n : 1;
        ind_tbl = mlx5_priv_ind_table_ibv_get(priv, queues, queues_n);
        if (!ind_tbl)
                ind_tbl = mlx5_priv_ind_table_ibv_new(priv, queues, queues_n);
        if (!ind_tbl)
                return NULL;
-       qp = ibv_create_qp_ex(
-               priv->ctx,
-               &(struct ibv_qp_init_attr_ex){
+       qp = mlx5_glue->create_qp_ex
+               (priv->ctx,
+                &(struct ibv_qp_init_attr_ex){
                        .qp_type = IBV_QPT_RAW_PACKET,
                        .comp_mask =
                                IBV_QP_INIT_ATTR_PD |
@@ -1816,7 +1361,7 @@ mlx5_priv_hrxq_new(struct priv *priv, uint8_t *rss_key, uint8_t rss_key_len,
                        },
                        .rwq_ind_tbl = ind_tbl->ind_table,
                        .pd = priv->pd,
-               });
+                });
        if (!qp)
                goto error;
        hrxq = rte_calloc(__func__, 1, sizeof(*hrxq) + rss_key_len, 0);
@@ -1835,7 +1380,7 @@ mlx5_priv_hrxq_new(struct priv *priv, uint8_t *rss_key, uint8_t rss_key_len,
 error:
        mlx5_priv_ind_table_ibv_release(priv, ind_tbl);
        if (qp)
-               claim_zero(ibv_destroy_qp(qp));
+               claim_zero(mlx5_glue->destroy_qp(qp));
        return NULL;
 }
 
@@ -1847,7 +1392,8 @@ error:
  * @param rss_conf
  *   RSS configuration for the Rx hash queue.
  * @param queues
- *   Queues entering in hash queue.
+ *   Queues entering in hash queue. In case of empty hash_fields only the
+ *   first queue index will be taken for the indirection table.
  * @param queues_n
  *   Number of queues.
  *
@@ -1860,6 +1406,7 @@ mlx5_priv_hrxq_get(struct priv *priv, uint8_t *rss_key, uint8_t rss_key_len,
 {
        struct mlx5_hrxq *hrxq;
 
+       queues_n = hash_fields ? queues_n : 1;
        LIST_FOREACH(hrxq, &priv->hrxqs, next) {
                struct mlx5_ind_table_ibv *ind_tbl;
 
@@ -1901,7 +1448,7 @@ mlx5_priv_hrxq_release(struct priv *priv, struct mlx5_hrxq *hrxq)
        DEBUG("%p: Hash Rx queue %p: refcnt %d", (void *)priv,
              (void *)hrxq, rte_atomic32_read(&hrxq->refcnt));
        if (rte_atomic32_dec_and_test(&hrxq->refcnt)) {
-               claim_zero(ibv_destroy_qp(hrxq->qp));
+               claim_zero(mlx5_glue->destroy_qp(hrxq->qp));
                mlx5_priv_ind_table_ibv_release(priv, hrxq->ind_table);
                LIST_REMOVE(hrxq, next);
                rte_free(hrxq);