1 /* SPDX-License-Identifier: BSD-3-Clause
2 * Copyright(c) 2017 Intel Corporation
6 * @file Header file containing DPDK compilation parameters
8 * Header file containing DPDK compilation parameters. Also include the
9 * meson-generated header file containing the detected parameters that
10 * are variable across builds or build environments.
12 * NOTE: This file is only used for meson+ninja builds. For builds done
13 * using make/gmake, the rte_config.h file is autogenerated from the
14 * defconfig_* files in the config directory.
16 #ifndef _RTE_CONFIG_H_
17 #define _RTE_CONFIG_H_
19 #include <rte_build_config.h>
22 #ifdef RTE_EXEC_ENV_LINUX
23 #define RTE_EXEC_ENV_LINUXAPP 1
25 #ifdef RTE_EXEC_ENV_FREEBSD
26 #define RTE_EXEC_ENV_BSDAPP 1
29 /* String that appears before the version number */
30 #define RTE_VER_PREFIX "DPDK"
32 /****** library defines ********/
35 #define RTE_MAX_HEAPS 32
36 #define RTE_MAX_MEMSEG_LISTS 128
37 #define RTE_MAX_MEMSEG_PER_LIST 8192
38 #define RTE_MAX_MEM_MB_PER_LIST 32768
39 #define RTE_MAX_MEMSEG_PER_TYPE 32768
40 #define RTE_MAX_MEM_MB_PER_TYPE 65536
41 #define RTE_MAX_MEM_MB 524288
42 #define RTE_MAX_MEMZONE 2560
43 #define RTE_MAX_TAILQ 32
44 #define RTE_LOG_DP_LEVEL RTE_LOG_INFO
45 #define RTE_BACKTRACE 1
46 #define RTE_MAX_VFIO_CONTAINERS 64
48 /* bsd module defines */
49 #define RTE_CONTIGMEM_MAX_NUM_BUFS 64
50 #define RTE_CONTIGMEM_DEFAULT_NUM_BUFS 1
51 #define RTE_CONTIGMEM_DEFAULT_BUF_SIZE (512*1024*1024)
54 #define RTE_MEMPOOL_CACHE_MAX_SIZE 512
57 #define RTE_MBUF_DEFAULT_MEMPOOL_OPS "ring_mp_mc"
58 #define RTE_MBUF_REFCNT_ATOMIC 1
59 #define RTE_PKTMBUF_HEADROOM 128
62 #define RTE_MAX_QUEUES_PER_PORT 1024
63 #define RTE_ETHDEV_QUEUE_STAT_CNTRS 16
64 #define RTE_ETHDEV_RXTX_CALLBACKS 1
66 /* cryptodev defines */
67 #define RTE_CRYPTO_MAX_DEVS 64
68 #define RTE_CRYPTODEV_NAME_LEN 64
70 /* compressdev defines */
71 #define RTE_COMPRESS_MAX_DEVS 64
73 /* eventdev defines */
74 #define RTE_EVENT_MAX_DEVS 16
75 #define RTE_EVENT_MAX_QUEUES_PER_DEV 64
76 #define RTE_EVENT_TIMER_ADAPTER_NUM_MAX 32
77 #define RTE_EVENT_ETH_INTR_RING_SIZE 1024
78 #define RTE_EVENT_CRYPTO_ADAPTER_MAX_INSTANCE 32
79 #define RTE_EVENT_ETH_TX_ADAPTER_MAX_INSTANCE 32
82 #define RTE_RAWDEV_MAX_DEVS 64
84 /* ip_fragmentation defines */
85 #define RTE_LIBRTE_IP_FRAG_MAX_FRAG 4
86 #undef RTE_LIBRTE_IP_FRAG_TBL_STAT
88 /* rte_power defines */
89 #define RTE_MAX_LCORE_FREQS 64
91 /* rte_sched defines */
93 #undef RTE_SCHED_COLLECT_STATS
94 #undef RTE_SCHED_SUBPORT_TC_OV
95 #define RTE_SCHED_PORT_N_GRINDERS 8
96 #undef RTE_SCHED_VECTOR
99 #define RTE_KNI_PREEMPT_DEFAULT 1
101 /* rte_graph defines */
102 #define RTE_GRAPH_BURST_SIZE 256
103 #define RTE_LIBRTE_GRAPH_STATS 1
105 /****** driver defines ********/
107 /* QuickAssist device */
108 /* Max. number of QuickAssist devices which can be attached */
109 #define RTE_PMD_QAT_MAX_PCI_DEVICES 48
110 #define RTE_PMD_QAT_COMP_SGL_MAX_SEGMENTS 16
111 #define RTE_PMD_QAT_COMP_IM_BUFFER_SIZE 65536
113 /* virtio crypto defines */
114 #define RTE_MAX_VIRTIO_CRYPTO 32
116 /* DPAA SEC max cryptodev devices*/
117 #define RTE_LIBRTE_DPAA_MAX_CRYPTODEV 4
120 #define RTE_LIBRTE_FM10K_RX_OLFLAGS_ENABLE 1
123 #define RTE_LIBRTE_I40E_RX_ALLOW_BULK_ALLOC 1
124 #undef RTE_LIBRTE_I40E_16BYTE_RX_DESC
125 #define RTE_LIBRTE_I40E_QUEUE_NUM_PER_PF 64
126 #define RTE_LIBRTE_I40E_QUEUE_NUM_PER_VF 4
127 #define RTE_LIBRTE_I40E_QUEUE_NUM_PER_VM 4
129 /* Ring net PMD settings */
130 #define RTE_PMD_RING_MAX_RX_RINGS 16
131 #define RTE_PMD_RING_MAX_TX_RINGS 16
133 /* QEDE PMD defines */
134 #define RTE_LIBRTE_QEDE_FW ""
136 #endif /* _RTE_CONFIG_H_ */