common/mlx5/linux: replace malloc and free in glue
[dpdk.git] / drivers / common / mlx5 / mlx5_prm.h
1 /* SPDX-License-Identifier: BSD-3-Clause
2  * Copyright 2016 6WIND S.A.
3  * Copyright 2016 Mellanox Technologies, Ltd
4  */
5
6 #ifndef RTE_PMD_MLX5_PRM_H_
7 #define RTE_PMD_MLX5_PRM_H_
8
9 #include <unistd.h>
10
11 #include <rte_vect.h>
12 #include <rte_byteorder.h>
13
14 #include <mlx5_glue.h>
15 #include "mlx5_autoconf.h"
16
17 /* RSS hash key size. */
18 #define MLX5_RSS_HASH_KEY_LEN 40
19
20 /* Get CQE owner bit. */
21 #define MLX5_CQE_OWNER(op_own) ((op_own) & MLX5_CQE_OWNER_MASK)
22
23 /* Get CQE format. */
24 #define MLX5_CQE_FORMAT(op_own) (((op_own) & MLX5E_CQE_FORMAT_MASK) >> 2)
25
26 /* Get CQE opcode. */
27 #define MLX5_CQE_OPCODE(op_own) (((op_own) & 0xf0) >> 4)
28
29 /* Get CQE solicited event. */
30 #define MLX5_CQE_SE(op_own) (((op_own) >> 1) & 1)
31
32 /* Invalidate a CQE. */
33 #define MLX5_CQE_INVALIDATE (MLX5_CQE_INVALID << 4)
34
35 /* Hardware index widths. */
36 #define MLX5_CQ_INDEX_WIDTH 24
37 #define MLX5_WQ_INDEX_WIDTH 16
38
39 /* WQE Segment sizes in bytes. */
40 #define MLX5_WSEG_SIZE 16u
41 #define MLX5_WQE_CSEG_SIZE sizeof(struct mlx5_wqe_cseg)
42 #define MLX5_WQE_DSEG_SIZE sizeof(struct mlx5_wqe_dseg)
43 #define MLX5_WQE_ESEG_SIZE sizeof(struct mlx5_wqe_eseg)
44
45 /* WQE/WQEBB size in bytes. */
46 #define MLX5_WQE_SIZE sizeof(struct mlx5_wqe)
47
48 /*
49  * Max size of a WQE session.
50  * Absolute maximum size is 63 (MLX5_DSEG_MAX) segments,
51  * the WQE size field in Control Segment is 6 bits wide.
52  */
53 #define MLX5_WQE_SIZE_MAX (60 * MLX5_WSEG_SIZE)
54
55 /*
56  * Default minimum number of Tx queues for inlining packets.
57  * If there are less queues as specified we assume we have
58  * no enough CPU resources (cycles) to perform inlining,
59  * the PCIe throughput is not supposed as bottleneck and
60  * inlining is disabled.
61  */
62 #define MLX5_INLINE_MAX_TXQS 8u
63 #define MLX5_INLINE_MAX_TXQS_BLUEFIELD 16u
64
65 /*
66  * Default packet length threshold to be inlined with
67  * enhanced MPW. If packet length exceeds the threshold
68  * the data are not inlined. Should be aligned in WQEBB
69  * boundary with accounting the title Control and Ethernet
70  * segments.
71  */
72 #define MLX5_EMPW_DEF_INLINE_LEN (4u * MLX5_WQE_SIZE + \
73                                   MLX5_DSEG_MIN_INLINE_SIZE)
74 /*
75  * Maximal inline data length sent with enhanced MPW.
76  * Is based on maximal WQE size.
77  */
78 #define MLX5_EMPW_MAX_INLINE_LEN (MLX5_WQE_SIZE_MAX - \
79                                   MLX5_WQE_CSEG_SIZE - \
80                                   MLX5_WQE_ESEG_SIZE - \
81                                   MLX5_WQE_DSEG_SIZE + \
82                                   MLX5_DSEG_MIN_INLINE_SIZE)
83 /*
84  * Minimal amount of packets to be sent with EMPW.
85  * This limits the minimal required size of sent EMPW.
86  * If there are no enough resources to built minimal
87  * EMPW the sending loop exits.
88  */
89 #define MLX5_EMPW_MIN_PACKETS (2u + 3u * 4u)
90 /*
91  * Maximal amount of packets to be sent with EMPW.
92  * This value is not recommended to exceed MLX5_TX_COMP_THRESH,
93  * otherwise there might be up to MLX5_EMPW_MAX_PACKETS mbufs
94  * without CQE generation request, being multiplied by
95  * MLX5_TX_COMP_MAX_CQE it may cause significant latency
96  * in tx burst routine at the moment of freeing multiple mbufs.
97  */
98 #define MLX5_EMPW_MAX_PACKETS MLX5_TX_COMP_THRESH
99 #define MLX5_MPW_MAX_PACKETS 6
100 #define MLX5_MPW_INLINE_MAX_PACKETS 6
101
102 /*
103  * Default packet length threshold to be inlined with
104  * ordinary SEND. Inlining saves the MR key search
105  * and extra PCIe data fetch transaction, but eats the
106  * CPU cycles.
107  */
108 #define MLX5_SEND_DEF_INLINE_LEN (5U * MLX5_WQE_SIZE + \
109                                   MLX5_ESEG_MIN_INLINE_SIZE - \
110                                   MLX5_WQE_CSEG_SIZE - \
111                                   MLX5_WQE_ESEG_SIZE - \
112                                   MLX5_WQE_DSEG_SIZE)
113 /*
114  * Maximal inline data length sent with ordinary SEND.
115  * Is based on maximal WQE size.
116  */
117 #define MLX5_SEND_MAX_INLINE_LEN (MLX5_WQE_SIZE_MAX - \
118                                   MLX5_WQE_CSEG_SIZE - \
119                                   MLX5_WQE_ESEG_SIZE - \
120                                   MLX5_WQE_DSEG_SIZE + \
121                                   MLX5_ESEG_MIN_INLINE_SIZE)
122
123 /* Missed in mlv5dv.h, should define here. */
124 #ifndef HAVE_MLX5_OPCODE_ENHANCED_MPSW
125 #define MLX5_OPCODE_ENHANCED_MPSW 0x29u
126 #endif
127
128 #ifndef HAVE_MLX5_OPCODE_SEND_EN
129 #define MLX5_OPCODE_SEND_EN 0x17u
130 #endif
131
132 #ifndef HAVE_MLX5_OPCODE_WAIT
133 #define MLX5_OPCODE_WAIT 0x0fu
134 #endif
135
136 /* CQE value to inform that VLAN is stripped. */
137 #define MLX5_CQE_VLAN_STRIPPED (1u << 0)
138
139 /* IPv4 options. */
140 #define MLX5_CQE_RX_IP_EXT_OPTS_PACKET (1u << 1)
141
142 /* IPv6 packet. */
143 #define MLX5_CQE_RX_IPV6_PACKET (1u << 2)
144
145 /* IPv4 packet. */
146 #define MLX5_CQE_RX_IPV4_PACKET (1u << 3)
147
148 /* TCP packet. */
149 #define MLX5_CQE_RX_TCP_PACKET (1u << 4)
150
151 /* UDP packet. */
152 #define MLX5_CQE_RX_UDP_PACKET (1u << 5)
153
154 /* IP is fragmented. */
155 #define MLX5_CQE_RX_IP_FRAG_PACKET (1u << 7)
156
157 /* L2 header is valid. */
158 #define MLX5_CQE_RX_L2_HDR_VALID (1u << 8)
159
160 /* L3 header is valid. */
161 #define MLX5_CQE_RX_L3_HDR_VALID (1u << 9)
162
163 /* L4 header is valid. */
164 #define MLX5_CQE_RX_L4_HDR_VALID (1u << 10)
165
166 /* Outer packet, 0 IPv4, 1 IPv6. */
167 #define MLX5_CQE_RX_OUTER_PACKET (1u << 1)
168
169 /* Tunnel packet bit in the CQE. */
170 #define MLX5_CQE_RX_TUNNEL_PACKET (1u << 0)
171
172 /* Mask for LRO push flag in the CQE lro_tcppsh_abort_dupack field. */
173 #define MLX5_CQE_LRO_PUSH_MASK 0x40
174
175 /* Mask for L4 type in the CQE hdr_type_etc field. */
176 #define MLX5_CQE_L4_TYPE_MASK 0x70
177
178 /* The bit index of L4 type in CQE hdr_type_etc field. */
179 #define MLX5_CQE_L4_TYPE_SHIFT 0x4
180
181 /* L4 type to indicate TCP packet without acknowledgment. */
182 #define MLX5_L4_HDR_TYPE_TCP_EMPTY_ACK 0x3
183
184 /* L4 type to indicate TCP packet with acknowledgment. */
185 #define MLX5_L4_HDR_TYPE_TCP_WITH_ACL 0x4
186
187 /* Inner L3 checksum offload (Tunneled packets only). */
188 #define MLX5_ETH_WQE_L3_INNER_CSUM (1u << 4)
189
190 /* Inner L4 checksum offload (Tunneled packets only). */
191 #define MLX5_ETH_WQE_L4_INNER_CSUM (1u << 5)
192
193 /* Outer L4 type is TCP. */
194 #define MLX5_ETH_WQE_L4_OUTER_TCP  (0u << 5)
195
196 /* Outer L4 type is UDP. */
197 #define MLX5_ETH_WQE_L4_OUTER_UDP  (1u << 5)
198
199 /* Outer L3 type is IPV4. */
200 #define MLX5_ETH_WQE_L3_OUTER_IPV4 (0u << 4)
201
202 /* Outer L3 type is IPV6. */
203 #define MLX5_ETH_WQE_L3_OUTER_IPV6 (1u << 4)
204
205 /* Inner L4 type is TCP. */
206 #define MLX5_ETH_WQE_L4_INNER_TCP (0u << 1)
207
208 /* Inner L4 type is UDP. */
209 #define MLX5_ETH_WQE_L4_INNER_UDP (1u << 1)
210
211 /* Inner L3 type is IPV4. */
212 #define MLX5_ETH_WQE_L3_INNER_IPV4 (0u << 0)
213
214 /* Inner L3 type is IPV6. */
215 #define MLX5_ETH_WQE_L3_INNER_IPV6 (1u << 0)
216
217 /* VLAN insertion flag. */
218 #define MLX5_ETH_WQE_VLAN_INSERT (1u << 31)
219
220 /* Data inline segment flag. */
221 #define MLX5_ETH_WQE_DATA_INLINE (1u << 31)
222
223 /* Is flow mark valid. */
224 #if RTE_BYTE_ORDER == RTE_LITTLE_ENDIAN
225 #define MLX5_FLOW_MARK_IS_VALID(val) ((val) & 0xffffff00)
226 #else
227 #define MLX5_FLOW_MARK_IS_VALID(val) ((val) & 0xffffff)
228 #endif
229
230 /* INVALID is used by packets matching no flow rules. */
231 #define MLX5_FLOW_MARK_INVALID 0
232
233 /* Maximum allowed value to mark a packet. */
234 #define MLX5_FLOW_MARK_MAX 0xfffff0
235
236 /* Default mark value used when none is provided. */
237 #define MLX5_FLOW_MARK_DEFAULT 0xffffff
238
239 /* Default mark mask for metadata legacy mode. */
240 #define MLX5_FLOW_MARK_MASK 0xffffff
241
242 /* Maximum number of DS in WQE. Limited by 6-bit field. */
243 #define MLX5_DSEG_MAX 63
244
245 /* The completion mode offset in the WQE control segment line 2. */
246 #define MLX5_COMP_MODE_OFFSET 2
247
248 /* Amount of data bytes in minimal inline data segment. */
249 #define MLX5_DSEG_MIN_INLINE_SIZE 12u
250
251 /* Amount of data bytes in minimal inline eth segment. */
252 #define MLX5_ESEG_MIN_INLINE_SIZE 18u
253
254 /* Amount of data bytes after eth data segment. */
255 #define MLX5_ESEG_EXTRA_DATA_SIZE 32u
256
257 /* The maximum log value of segments per RQ WQE. */
258 #define MLX5_MAX_LOG_RQ_SEGS 5u
259
260 /* The alignment needed for WQ buffer. */
261 #define MLX5_WQE_BUF_ALIGNMENT rte_mem_page_size()
262
263 /* The alignment needed for CQ buffer. */
264 #define MLX5_CQE_BUF_ALIGNMENT rte_mem_page_size()
265
266 /* Completion mode. */
267 enum mlx5_completion_mode {
268         MLX5_COMP_ONLY_ERR = 0x0,
269         MLX5_COMP_ONLY_FIRST_ERR = 0x1,
270         MLX5_COMP_ALWAYS = 0x2,
271         MLX5_COMP_CQE_AND_EQE = 0x3,
272 };
273
274 /* MPW mode. */
275 enum mlx5_mpw_mode {
276         MLX5_MPW_DISABLED,
277         MLX5_MPW,
278         MLX5_MPW_ENHANCED, /* Enhanced Multi-Packet Send WQE, a.k.a MPWv2. */
279 };
280
281 /* WQE Control segment. */
282 struct mlx5_wqe_cseg {
283         uint32_t opcode;
284         uint32_t sq_ds;
285         uint32_t flags;
286         uint32_t misc;
287 } __rte_packed __rte_aligned(MLX5_WSEG_SIZE);
288
289 /* Header of data segment. Minimal size Data Segment */
290 struct mlx5_wqe_dseg {
291         uint32_t bcount;
292         union {
293                 uint8_t inline_data[MLX5_DSEG_MIN_INLINE_SIZE];
294                 struct {
295                         uint32_t lkey;
296                         uint64_t pbuf;
297                 } __rte_packed;
298         };
299 } __rte_packed;
300
301 /* Subset of struct WQE Ethernet Segment. */
302 struct mlx5_wqe_eseg {
303         union {
304                 struct {
305                         uint32_t swp_offs;
306                         uint8_t cs_flags;
307                         uint8_t swp_flags;
308                         uint16_t mss;
309                         uint32_t metadata;
310                         uint16_t inline_hdr_sz;
311                         union {
312                                 uint16_t inline_data;
313                                 uint16_t vlan_tag;
314                         };
315                 } __rte_packed;
316                 struct {
317                         uint32_t offsets;
318                         uint32_t flags;
319                         uint32_t flow_metadata;
320                         uint32_t inline_hdr;
321                 } __rte_packed;
322         };
323 } __rte_packed;
324
325 struct mlx5_wqe_qseg {
326         uint32_t reserved0;
327         uint32_t reserved1;
328         uint32_t max_index;
329         uint32_t qpn_cqn;
330 } __rte_packed;
331
332 /* The title WQEBB, header of WQE. */
333 struct mlx5_wqe {
334         union {
335                 struct mlx5_wqe_cseg cseg;
336                 uint32_t ctrl[4];
337         };
338         struct mlx5_wqe_eseg eseg;
339         union {
340                 struct mlx5_wqe_dseg dseg[2];
341                 uint8_t data[MLX5_ESEG_EXTRA_DATA_SIZE];
342         };
343 } __rte_packed;
344
345 /* WQE for Multi-Packet RQ. */
346 struct mlx5_wqe_mprq {
347         struct mlx5_wqe_srq_next_seg next_seg;
348         struct mlx5_wqe_data_seg dseg;
349 };
350
351 #define MLX5_MPRQ_LEN_MASK 0x000ffff
352 #define MLX5_MPRQ_LEN_SHIFT 0
353 #define MLX5_MPRQ_STRIDE_NUM_MASK 0x3fff0000
354 #define MLX5_MPRQ_STRIDE_NUM_SHIFT 16
355 #define MLX5_MPRQ_FILLER_MASK 0x80000000
356 #define MLX5_MPRQ_FILLER_SHIFT 31
357
358 #define MLX5_MPRQ_STRIDE_SHIFT_BYTE 2
359
360 /* CQ element structure - should be equal to the cache line size */
361 struct mlx5_cqe {
362 #if (RTE_CACHE_LINE_SIZE == 128)
363         uint8_t padding[64];
364 #endif
365         uint8_t pkt_info;
366         uint8_t rsvd0;
367         uint16_t wqe_id;
368         uint8_t lro_tcppsh_abort_dupack;
369         uint8_t lro_min_ttl;
370         uint16_t lro_tcp_win;
371         uint32_t lro_ack_seq_num;
372         uint32_t rx_hash_res;
373         uint8_t rx_hash_type;
374         uint8_t rsvd1[3];
375         uint16_t csum;
376         uint8_t rsvd2[6];
377         uint16_t hdr_type_etc;
378         uint16_t vlan_info;
379         uint8_t lro_num_seg;
380         uint8_t rsvd3[3];
381         uint32_t flow_table_metadata;
382         uint8_t rsvd4[4];
383         uint32_t byte_cnt;
384         uint64_t timestamp;
385         uint32_t sop_drop_qpn;
386         uint16_t wqe_counter;
387         uint8_t rsvd5;
388         uint8_t op_own;
389 };
390
391 struct mlx5_cqe_ts {
392         uint64_t timestamp;
393         uint32_t sop_drop_qpn;
394         uint16_t wqe_counter;
395         uint8_t rsvd5;
396         uint8_t op_own;
397 };
398
399 /* MMO metadata segment */
400
401 #define MLX5_OPCODE_MMO 0x2f
402 #define MLX5_OPC_MOD_MMO_REGEX 0x4
403
404 struct mlx5_wqe_metadata_seg {
405         uint32_t mmo_control_31_0; /* mmo_control_63_32 is in ctrl_seg.imm */
406         uint32_t lkey;
407         uint64_t addr;
408 };
409
410 struct mlx5_ifc_regexp_mmo_control_bits {
411         uint8_t reserved_at_31[0x2];
412         uint8_t le[0x1];
413         uint8_t reserved_at_28[0x1];
414         uint8_t subset_id_0[0xc];
415         uint8_t reserved_at_16[0x4];
416         uint8_t subset_id_1[0xc];
417         uint8_t ctrl[0x4];
418         uint8_t subset_id_2[0xc];
419         uint8_t reserved_at_16_1[0x4];
420         uint8_t subset_id_3[0xc];
421 };
422
423 struct mlx5_ifc_regexp_metadata_bits {
424         uint8_t rof_version[0x10];
425         uint8_t latency_count[0x10];
426         uint8_t instruction_count[0x10];
427         uint8_t primary_thread_count[0x10];
428         uint8_t match_count[0x8];
429         uint8_t detected_match_count[0x8];
430         uint8_t status[0x10];
431         uint8_t job_id[0x20];
432         uint8_t reserved[0x80];
433 };
434
435 struct mlx5_ifc_regexp_match_tuple_bits {
436         uint8_t length[0x10];
437         uint8_t start_ptr[0x10];
438         uint8_t rule_id[0x20];
439 };
440
441 /* Adding direct verbs to data-path. */
442
443 /* CQ sequence number mask. */
444 #define MLX5_CQ_SQN_MASK 0x3
445
446 /* CQ sequence number index. */
447 #define MLX5_CQ_SQN_OFFSET 28
448
449 /* CQ doorbell index mask. */
450 #define MLX5_CI_MASK 0xffffff
451
452 /* CQ doorbell offset. */
453 #define MLX5_CQ_ARM_DB 1
454
455 /* CQ doorbell offset*/
456 #define MLX5_CQ_DOORBELL 0x20
457
458 /* CQE format value. */
459 #define MLX5_COMPRESSED 0x3
460
461 /* CQ doorbell cmd types. */
462 #define MLX5_CQ_DBR_CMD_SOL_ONLY (1 << 24)
463 #define MLX5_CQ_DBR_CMD_ALL (0 << 24)
464
465 /* Action type of header modification. */
466 enum {
467         MLX5_MODIFICATION_TYPE_SET = 0x1,
468         MLX5_MODIFICATION_TYPE_ADD = 0x2,
469         MLX5_MODIFICATION_TYPE_COPY = 0x3,
470 };
471
472 /* The field of packet to be modified. */
473 enum mlx5_modification_field {
474         MLX5_MODI_OUT_NONE = -1,
475         MLX5_MODI_OUT_SMAC_47_16 = 1,
476         MLX5_MODI_OUT_SMAC_15_0,
477         MLX5_MODI_OUT_ETHERTYPE,
478         MLX5_MODI_OUT_DMAC_47_16,
479         MLX5_MODI_OUT_DMAC_15_0,
480         MLX5_MODI_OUT_IP_DSCP,
481         MLX5_MODI_OUT_TCP_FLAGS,
482         MLX5_MODI_OUT_TCP_SPORT,
483         MLX5_MODI_OUT_TCP_DPORT,
484         MLX5_MODI_OUT_IPV4_TTL,
485         MLX5_MODI_OUT_UDP_SPORT,
486         MLX5_MODI_OUT_UDP_DPORT,
487         MLX5_MODI_OUT_SIPV6_127_96,
488         MLX5_MODI_OUT_SIPV6_95_64,
489         MLX5_MODI_OUT_SIPV6_63_32,
490         MLX5_MODI_OUT_SIPV6_31_0,
491         MLX5_MODI_OUT_DIPV6_127_96,
492         MLX5_MODI_OUT_DIPV6_95_64,
493         MLX5_MODI_OUT_DIPV6_63_32,
494         MLX5_MODI_OUT_DIPV6_31_0,
495         MLX5_MODI_OUT_SIPV4,
496         MLX5_MODI_OUT_DIPV4,
497         MLX5_MODI_OUT_FIRST_VID,
498         MLX5_MODI_IN_SMAC_47_16 = 0x31,
499         MLX5_MODI_IN_SMAC_15_0,
500         MLX5_MODI_IN_ETHERTYPE,
501         MLX5_MODI_IN_DMAC_47_16,
502         MLX5_MODI_IN_DMAC_15_0,
503         MLX5_MODI_IN_IP_DSCP,
504         MLX5_MODI_IN_TCP_FLAGS,
505         MLX5_MODI_IN_TCP_SPORT,
506         MLX5_MODI_IN_TCP_DPORT,
507         MLX5_MODI_IN_IPV4_TTL,
508         MLX5_MODI_IN_UDP_SPORT,
509         MLX5_MODI_IN_UDP_DPORT,
510         MLX5_MODI_IN_SIPV6_127_96,
511         MLX5_MODI_IN_SIPV6_95_64,
512         MLX5_MODI_IN_SIPV6_63_32,
513         MLX5_MODI_IN_SIPV6_31_0,
514         MLX5_MODI_IN_DIPV6_127_96,
515         MLX5_MODI_IN_DIPV6_95_64,
516         MLX5_MODI_IN_DIPV6_63_32,
517         MLX5_MODI_IN_DIPV6_31_0,
518         MLX5_MODI_IN_SIPV4,
519         MLX5_MODI_IN_DIPV4,
520         MLX5_MODI_OUT_IPV6_HOPLIMIT,
521         MLX5_MODI_IN_IPV6_HOPLIMIT,
522         MLX5_MODI_META_DATA_REG_A,
523         MLX5_MODI_META_DATA_REG_B = 0x50,
524         MLX5_MODI_META_REG_C_0,
525         MLX5_MODI_META_REG_C_1,
526         MLX5_MODI_META_REG_C_2,
527         MLX5_MODI_META_REG_C_3,
528         MLX5_MODI_META_REG_C_4,
529         MLX5_MODI_META_REG_C_5,
530         MLX5_MODI_META_REG_C_6,
531         MLX5_MODI_META_REG_C_7,
532         MLX5_MODI_OUT_TCP_SEQ_NUM,
533         MLX5_MODI_IN_TCP_SEQ_NUM,
534         MLX5_MODI_OUT_TCP_ACK_NUM,
535         MLX5_MODI_IN_TCP_ACK_NUM = 0x5C,
536 };
537
538 /* Total number of metadata reg_c's. */
539 #define MLX5_MREG_C_NUM (MLX5_MODI_META_REG_C_7 - MLX5_MODI_META_REG_C_0 + 1)
540
541 enum modify_reg {
542         REG_NON = 0,
543         REG_A,
544         REG_B,
545         REG_C_0,
546         REG_C_1,
547         REG_C_2,
548         REG_C_3,
549         REG_C_4,
550         REG_C_5,
551         REG_C_6,
552         REG_C_7,
553 };
554
555 /* Modification sub command. */
556 struct mlx5_modification_cmd {
557         union {
558                 uint32_t data0;
559                 struct {
560                         unsigned int length:5;
561                         unsigned int rsvd0:3;
562                         unsigned int offset:5;
563                         unsigned int rsvd1:3;
564                         unsigned int field:12;
565                         unsigned int action_type:4;
566                 };
567         };
568         union {
569                 uint32_t data1;
570                 uint8_t data[4];
571                 struct {
572                         unsigned int rsvd2:8;
573                         unsigned int dst_offset:5;
574                         unsigned int rsvd3:3;
575                         unsigned int dst_field:12;
576                         unsigned int rsvd4:4;
577                 };
578         };
579 };
580
581 typedef uint32_t u32;
582 typedef uint16_t u16;
583 typedef uint8_t u8;
584
585 #define __mlx5_nullp(typ) ((struct mlx5_ifc_##typ##_bits *)0)
586 #define __mlx5_bit_sz(typ, fld) sizeof(__mlx5_nullp(typ)->fld)
587 #define __mlx5_bit_off(typ, fld) ((unsigned int)(unsigned long) \
588                                   (&(__mlx5_nullp(typ)->fld)))
589 #define __mlx5_dw_bit_off(typ, fld) (32 - __mlx5_bit_sz(typ, fld) - \
590                                     (__mlx5_bit_off(typ, fld) & 0x1f))
591 #define __mlx5_dw_off(typ, fld) (__mlx5_bit_off(typ, fld) / 32)
592 #define __mlx5_64_off(typ, fld) (__mlx5_bit_off(typ, fld) / 64)
593 #define __mlx5_dw_mask(typ, fld) (__mlx5_mask(typ, fld) << \
594                                   __mlx5_dw_bit_off(typ, fld))
595 #define __mlx5_mask(typ, fld) ((u32)((1ull << __mlx5_bit_sz(typ, fld)) - 1))
596 #define __mlx5_16_off(typ, fld) (__mlx5_bit_off(typ, fld) / 16)
597 #define __mlx5_16_bit_off(typ, fld) (16 - __mlx5_bit_sz(typ, fld) - \
598                                     (__mlx5_bit_off(typ, fld) & 0xf))
599 #define __mlx5_mask16(typ, fld) ((u16)((1ull << __mlx5_bit_sz(typ, fld)) - 1))
600 #define __mlx5_16_mask(typ, fld) (__mlx5_mask16(typ, fld) << \
601                                   __mlx5_16_bit_off(typ, fld))
602 #define MLX5_ST_SZ_BYTES(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 8)
603 #define MLX5_ST_SZ_DW(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 32)
604 #define MLX5_BYTE_OFF(typ, fld) (__mlx5_bit_off(typ, fld) / 8)
605 #define MLX5_ADDR_OF(typ, p, fld) ((char *)(p) + MLX5_BYTE_OFF(typ, fld))
606
607 /* insert a value to a struct */
608 #define MLX5_SET(typ, p, fld, v) \
609         do { \
610                 u32 _v = v; \
611                 *((rte_be32_t *)(p) + __mlx5_dw_off(typ, fld)) = \
612                 rte_cpu_to_be_32((rte_be_to_cpu_32(*((u32 *)(p) + \
613                                   __mlx5_dw_off(typ, fld))) & \
614                                   (~__mlx5_dw_mask(typ, fld))) | \
615                                  (((_v) & __mlx5_mask(typ, fld)) << \
616                                    __mlx5_dw_bit_off(typ, fld))); \
617         } while (0)
618
619 #define MLX5_SET64(typ, p, fld, v) \
620         do { \
621                 MLX5_ASSERT(__mlx5_bit_sz(typ, fld) == 64); \
622                 *((rte_be64_t *)(p) + __mlx5_64_off(typ, fld)) = \
623                         rte_cpu_to_be_64(v); \
624         } while (0)
625
626 #define MLX5_SET16(typ, p, fld, v) \
627         do { \
628                 u16 _v = v; \
629                 *((rte_be16_t *)(p) + __mlx5_16_off(typ, fld)) = \
630                 rte_cpu_to_be_16((rte_be_to_cpu_16(*((rte_be16_t *)(p) + \
631                                   __mlx5_16_off(typ, fld))) & \
632                                   (~__mlx5_16_mask(typ, fld))) | \
633                                  (((_v) & __mlx5_mask16(typ, fld)) << \
634                                   __mlx5_16_bit_off(typ, fld))); \
635         } while (0)
636
637 #define MLX5_GET_VOLATILE(typ, p, fld) \
638         ((rte_be_to_cpu_32(*((volatile __be32 *)(p) +\
639         __mlx5_dw_off(typ, fld))) >> __mlx5_dw_bit_off(typ, fld)) & \
640         __mlx5_mask(typ, fld))
641 #define MLX5_GET(typ, p, fld) \
642         ((rte_be_to_cpu_32(*((rte_be32_t *)(p) +\
643         __mlx5_dw_off(typ, fld))) >> __mlx5_dw_bit_off(typ, fld)) & \
644         __mlx5_mask(typ, fld))
645 #define MLX5_GET16(typ, p, fld) \
646         ((rte_be_to_cpu_16(*((rte_be16_t *)(p) + \
647           __mlx5_16_off(typ, fld))) >> __mlx5_16_bit_off(typ, fld)) & \
648          __mlx5_mask16(typ, fld))
649 #define MLX5_GET64(typ, p, fld) rte_be_to_cpu_64(*((rte_be64_t *)(p) + \
650                                                    __mlx5_64_off(typ, fld)))
651 #define MLX5_FLD_SZ_BYTES(typ, fld) (__mlx5_bit_sz(typ, fld) / 8)
652
653 struct mlx5_ifc_fte_match_set_misc_bits {
654         u8 gre_c_present[0x1];
655         u8 reserved_at_1[0x1];
656         u8 gre_k_present[0x1];
657         u8 gre_s_present[0x1];
658         u8 source_vhci_port[0x4];
659         u8 source_sqn[0x18];
660         u8 reserved_at_20[0x10];
661         u8 source_port[0x10];
662         u8 outer_second_prio[0x3];
663         u8 outer_second_cfi[0x1];
664         u8 outer_second_vid[0xc];
665         u8 inner_second_prio[0x3];
666         u8 inner_second_cfi[0x1];
667         u8 inner_second_vid[0xc];
668         u8 outer_second_cvlan_tag[0x1];
669         u8 inner_second_cvlan_tag[0x1];
670         u8 outer_second_svlan_tag[0x1];
671         u8 inner_second_svlan_tag[0x1];
672         u8 reserved_at_64[0xc];
673         u8 gre_protocol[0x10];
674         u8 gre_key_h[0x18];
675         u8 gre_key_l[0x8];
676         u8 vxlan_vni[0x18];
677         u8 reserved_at_b8[0x8];
678         u8 geneve_vni[0x18];
679         u8 reserved_at_e4[0x7];
680         u8 geneve_oam[0x1];
681         u8 reserved_at_e0[0xc];
682         u8 outer_ipv6_flow_label[0x14];
683         u8 reserved_at_100[0xc];
684         u8 inner_ipv6_flow_label[0x14];
685         u8 reserved_at_120[0xa];
686         u8 geneve_opt_len[0x6];
687         u8 geneve_protocol_type[0x10];
688         u8 reserved_at_140[0xc0];
689 };
690
691 struct mlx5_ifc_ipv4_layout_bits {
692         u8 reserved_at_0[0x60];
693         u8 ipv4[0x20];
694 };
695
696 struct mlx5_ifc_ipv6_layout_bits {
697         u8 ipv6[16][0x8];
698 };
699
700 union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits {
701         struct mlx5_ifc_ipv6_layout_bits ipv6_layout;
702         struct mlx5_ifc_ipv4_layout_bits ipv4_layout;
703         u8 reserved_at_0[0x80];
704 };
705
706 struct mlx5_ifc_fte_match_set_lyr_2_4_bits {
707         u8 smac_47_16[0x20];
708         u8 smac_15_0[0x10];
709         u8 ethertype[0x10];
710         u8 dmac_47_16[0x20];
711         u8 dmac_15_0[0x10];
712         u8 first_prio[0x3];
713         u8 first_cfi[0x1];
714         u8 first_vid[0xc];
715         u8 ip_protocol[0x8];
716         u8 ip_dscp[0x6];
717         u8 ip_ecn[0x2];
718         u8 cvlan_tag[0x1];
719         u8 svlan_tag[0x1];
720         u8 frag[0x1];
721         u8 ip_version[0x4];
722         u8 tcp_flags[0x9];
723         u8 tcp_sport[0x10];
724         u8 tcp_dport[0x10];
725         u8 reserved_at_c0[0x18];
726         u8 ip_ttl_hoplimit[0x8];
727         u8 udp_sport[0x10];
728         u8 udp_dport[0x10];
729         union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits src_ipv4_src_ipv6;
730         union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits dst_ipv4_dst_ipv6;
731 };
732
733 struct mlx5_ifc_fte_match_mpls_bits {
734         u8 mpls_label[0x14];
735         u8 mpls_exp[0x3];
736         u8 mpls_s_bos[0x1];
737         u8 mpls_ttl[0x8];
738 };
739
740 struct mlx5_ifc_fte_match_set_misc2_bits {
741         struct mlx5_ifc_fte_match_mpls_bits outer_first_mpls;
742         struct mlx5_ifc_fte_match_mpls_bits inner_first_mpls;
743         struct mlx5_ifc_fte_match_mpls_bits outer_first_mpls_over_gre;
744         struct mlx5_ifc_fte_match_mpls_bits outer_first_mpls_over_udp;
745         u8 metadata_reg_c_7[0x20];
746         u8 metadata_reg_c_6[0x20];
747         u8 metadata_reg_c_5[0x20];
748         u8 metadata_reg_c_4[0x20];
749         u8 metadata_reg_c_3[0x20];
750         u8 metadata_reg_c_2[0x20];
751         u8 metadata_reg_c_1[0x20];
752         u8 metadata_reg_c_0[0x20];
753         u8 metadata_reg_a[0x20];
754         u8 metadata_reg_b[0x20];
755         u8 reserved_at_1c0[0x40];
756 };
757
758 struct mlx5_ifc_fte_match_set_misc3_bits {
759         u8 inner_tcp_seq_num[0x20];
760         u8 outer_tcp_seq_num[0x20];
761         u8 inner_tcp_ack_num[0x20];
762         u8 outer_tcp_ack_num[0x20];
763         u8 reserved_at_auto1[0x8];
764         u8 outer_vxlan_gpe_vni[0x18];
765         u8 outer_vxlan_gpe_next_protocol[0x8];
766         u8 outer_vxlan_gpe_flags[0x8];
767         u8 reserved_at_a8[0x10];
768         u8 icmp_header_data[0x20];
769         u8 icmpv6_header_data[0x20];
770         u8 icmp_type[0x8];
771         u8 icmp_code[0x8];
772         u8 icmpv6_type[0x8];
773         u8 icmpv6_code[0x8];
774         u8 reserved_at_120[0x20];
775         u8 gtpu_teid[0x20];
776         u8 gtpu_msg_type[0x08];
777         u8 gtpu_msg_flags[0x08];
778         u8 reserved_at_170[0x90];
779 };
780
781 struct mlx5_ifc_fte_match_set_misc4_bits {
782         u8 prog_sample_field_value_0[0x20];
783         u8 prog_sample_field_id_0[0x20];
784         u8 prog_sample_field_value_1[0x20];
785         u8 prog_sample_field_id_1[0x20];
786         u8 prog_sample_field_value_2[0x20];
787         u8 prog_sample_field_id_2[0x20];
788         u8 prog_sample_field_value_3[0x20];
789         u8 prog_sample_field_id_3[0x20];
790         u8 reserved_at_100[0x100];
791 };
792
793 /* Flow matcher. */
794 struct mlx5_ifc_fte_match_param_bits {
795         struct mlx5_ifc_fte_match_set_lyr_2_4_bits outer_headers;
796         struct mlx5_ifc_fte_match_set_misc_bits misc_parameters;
797         struct mlx5_ifc_fte_match_set_lyr_2_4_bits inner_headers;
798         struct mlx5_ifc_fte_match_set_misc2_bits misc_parameters_2;
799         struct mlx5_ifc_fte_match_set_misc3_bits misc_parameters_3;
800         struct mlx5_ifc_fte_match_set_misc4_bits misc_parameters_4;
801 };
802
803 enum {
804         MLX5_MATCH_CRITERIA_ENABLE_OUTER_BIT,
805         MLX5_MATCH_CRITERIA_ENABLE_MISC_BIT,
806         MLX5_MATCH_CRITERIA_ENABLE_INNER_BIT,
807         MLX5_MATCH_CRITERIA_ENABLE_MISC2_BIT,
808         MLX5_MATCH_CRITERIA_ENABLE_MISC3_BIT,
809         MLX5_MATCH_CRITERIA_ENABLE_MISC4_BIT,
810 };
811
812 enum {
813         MLX5_CMD_OP_QUERY_HCA_CAP = 0x100,
814         MLX5_CMD_OP_CREATE_MKEY = 0x200,
815         MLX5_CMD_OP_CREATE_CQ = 0x400,
816         MLX5_CMD_OP_CREATE_QP = 0x500,
817         MLX5_CMD_OP_RST2INIT_QP = 0x502,
818         MLX5_CMD_OP_INIT2RTR_QP = 0x503,
819         MLX5_CMD_OP_RTR2RTS_QP = 0x504,
820         MLX5_CMD_OP_RTS2RTS_QP = 0x505,
821         MLX5_CMD_OP_SQERR2RTS_QP = 0x506,
822         MLX5_CMD_OP_QP_2ERR = 0x507,
823         MLX5_CMD_OP_QP_2RST = 0x50A,
824         MLX5_CMD_OP_QUERY_QP = 0x50B,
825         MLX5_CMD_OP_SQD2RTS_QP = 0x50C,
826         MLX5_CMD_OP_INIT2INIT_QP = 0x50E,
827         MLX5_CMD_OP_SUSPEND_QP = 0x50F,
828         MLX5_CMD_OP_RESUME_QP = 0x510,
829         MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT = 0x754,
830         MLX5_CMD_OP_ACCESS_REGISTER = 0x805,
831         MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN = 0x816,
832         MLX5_CMD_OP_CREATE_TIR = 0x900,
833         MLX5_CMD_OP_MODIFY_TIR = 0x901,
834         MLX5_CMD_OP_CREATE_SQ = 0X904,
835         MLX5_CMD_OP_MODIFY_SQ = 0X905,
836         MLX5_CMD_OP_CREATE_RQ = 0x908,
837         MLX5_CMD_OP_MODIFY_RQ = 0x909,
838         MLX5_CMD_OP_CREATE_TIS = 0x912,
839         MLX5_CMD_OP_QUERY_TIS = 0x915,
840         MLX5_CMD_OP_CREATE_RQT = 0x916,
841         MLX5_CMD_OP_MODIFY_RQT = 0x917,
842         MLX5_CMD_OP_ALLOC_FLOW_COUNTER = 0x939,
843         MLX5_CMD_OP_QUERY_FLOW_COUNTER = 0x93b,
844         MLX5_CMD_OP_CREATE_GENERAL_OBJECT = 0xa00,
845         MLX5_CMD_OP_MODIFY_GENERAL_OBJECT = 0xa01,
846         MLX5_CMD_OP_QUERY_GENERAL_OBJECT = 0xa02,
847         MLX5_CMD_SET_REGEX_PARAMS = 0xb04,
848         MLX5_CMD_QUERY_REGEX_PARAMS = 0xb05,
849         MLX5_CMD_SET_REGEX_REGISTERS = 0xb06,
850         MLX5_CMD_QUERY_REGEX_REGISTERS = 0xb07,
851         MLX5_CMD_OP_ACCESS_REGISTER_USER = 0xb0c,
852 };
853
854 enum {
855         MLX5_MKC_ACCESS_MODE_MTT   = 0x1,
856         MLX5_MKC_ACCESS_MODE_KLM   = 0x2,
857         MLX5_MKC_ACCESS_MODE_KLM_FBS = 0x3,
858 };
859
860 #define MLX5_ADAPTER_PAGE_SHIFT 12
861 #define MLX5_LOG_RQ_STRIDE_SHIFT 4
862 /**
863  * The batch counter dcs id starts from 0x800000 and none batch counter
864  * starts from 0. As currently, the counter is changed to be indexed by
865  * pool index and the offset of the counter in the pool counters_raw array.
866  * It means now the counter index is same for batch and none batch counter.
867  * Add the 0x800000 batch counter offset to the batch counter index helps
868  * indicate the counter index is from batch or none batch container pool.
869  */
870 #define MLX5_CNT_BATCH_OFFSET 0x800000
871
872 /* The counter batch query requires ID align with 4. */
873 #define MLX5_CNT_BATCH_QUERY_ID_ALIGNMENT 4
874
875 /* Flow counters. */
876 struct mlx5_ifc_alloc_flow_counter_out_bits {
877         u8         status[0x8];
878         u8         reserved_at_8[0x18];
879         u8         syndrome[0x20];
880         u8         flow_counter_id[0x20];
881         u8         reserved_at_60[0x20];
882 };
883
884 struct mlx5_ifc_alloc_flow_counter_in_bits {
885         u8         opcode[0x10];
886         u8         reserved_at_10[0x10];
887         u8         reserved_at_20[0x10];
888         u8         op_mod[0x10];
889         u8         flow_counter_id[0x20];
890         u8         reserved_at_40[0x18];
891         u8         flow_counter_bulk[0x8];
892 };
893
894 struct mlx5_ifc_dealloc_flow_counter_out_bits {
895         u8         status[0x8];
896         u8         reserved_at_8[0x18];
897         u8         syndrome[0x20];
898         u8         reserved_at_40[0x40];
899 };
900
901 struct mlx5_ifc_dealloc_flow_counter_in_bits {
902         u8         opcode[0x10];
903         u8         reserved_at_10[0x10];
904         u8         reserved_at_20[0x10];
905         u8         op_mod[0x10];
906         u8         flow_counter_id[0x20];
907         u8         reserved_at_60[0x20];
908 };
909
910 struct mlx5_ifc_traffic_counter_bits {
911         u8         packets[0x40];
912         u8         octets[0x40];
913 };
914
915 struct mlx5_ifc_query_flow_counter_out_bits {
916         u8         status[0x8];
917         u8         reserved_at_8[0x18];
918         u8         syndrome[0x20];
919         u8         reserved_at_40[0x40];
920         struct mlx5_ifc_traffic_counter_bits flow_statistics[];
921 };
922
923 struct mlx5_ifc_query_flow_counter_in_bits {
924         u8         opcode[0x10];
925         u8         reserved_at_10[0x10];
926         u8         reserved_at_20[0x10];
927         u8         op_mod[0x10];
928         u8         reserved_at_40[0x20];
929         u8         mkey[0x20];
930         u8         address[0x40];
931         u8         clear[0x1];
932         u8         dump_to_memory[0x1];
933         u8         num_of_counters[0x1e];
934         u8         flow_counter_id[0x20];
935 };
936
937 #define MLX5_MAX_KLM_BYTE_COUNT 0x80000000u
938 #define MLX5_MIN_KLM_FIXED_BUFFER_SIZE 0x1000u
939
940
941 struct mlx5_ifc_klm_bits {
942         u8         byte_count[0x20];
943         u8         mkey[0x20];
944         u8         address[0x40];
945 };
946
947 struct mlx5_ifc_mkc_bits {
948         u8         reserved_at_0[0x1];
949         u8         free[0x1];
950         u8         reserved_at_2[0x1];
951         u8         access_mode_4_2[0x3];
952         u8         reserved_at_6[0x7];
953         u8         relaxed_ordering_write[0x1];
954         u8         reserved_at_e[0x1];
955         u8         small_fence_on_rdma_read_response[0x1];
956         u8         umr_en[0x1];
957         u8         a[0x1];
958         u8         rw[0x1];
959         u8         rr[0x1];
960         u8         lw[0x1];
961         u8         lr[0x1];
962         u8         access_mode_1_0[0x2];
963         u8         reserved_at_18[0x8];
964
965         u8         qpn[0x18];
966         u8         mkey_7_0[0x8];
967
968         u8         reserved_at_40[0x20];
969
970         u8         length64[0x1];
971         u8         bsf_en[0x1];
972         u8         sync_umr[0x1];
973         u8         reserved_at_63[0x2];
974         u8         expected_sigerr_count[0x1];
975         u8         reserved_at_66[0x1];
976         u8         en_rinval[0x1];
977         u8         pd[0x18];
978
979         u8         start_addr[0x40];
980
981         u8         len[0x40];
982
983         u8         bsf_octword_size[0x20];
984
985         u8         reserved_at_120[0x80];
986
987         u8         translations_octword_size[0x20];
988
989         u8         reserved_at_1c0[0x19];
990         u8                 relaxed_ordering_read[0x1];
991         u8                 reserved_at_1da[0x1];
992         u8         log_page_size[0x5];
993
994         u8         reserved_at_1e0[0x20];
995 };
996
997 struct mlx5_ifc_create_mkey_out_bits {
998         u8         status[0x8];
999         u8         reserved_at_8[0x18];
1000
1001         u8         syndrome[0x20];
1002
1003         u8         reserved_at_40[0x8];
1004         u8         mkey_index[0x18];
1005
1006         u8         reserved_at_60[0x20];
1007 };
1008
1009 struct mlx5_ifc_create_mkey_in_bits {
1010         u8         opcode[0x10];
1011         u8         reserved_at_10[0x10];
1012
1013         u8         reserved_at_20[0x10];
1014         u8         op_mod[0x10];
1015
1016         u8         reserved_at_40[0x20];
1017
1018         u8         pg_access[0x1];
1019         u8         reserved_at_61[0x1f];
1020
1021         struct mlx5_ifc_mkc_bits memory_key_mkey_entry;
1022
1023         u8         reserved_at_280[0x80];
1024
1025         u8         translations_octword_actual_size[0x20];
1026
1027         u8         mkey_umem_id[0x20];
1028
1029         u8         mkey_umem_offset[0x40];
1030
1031         u8         reserved_at_380[0x500];
1032
1033         u8         klm_pas_mtt[][0x20];
1034 };
1035
1036 enum {
1037         MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE = 0x0 << 1,
1038         MLX5_GET_HCA_CAP_OP_MOD_ETHERNET_OFFLOAD_CAPS = 0x1 << 1,
1039         MLX5_GET_HCA_CAP_OP_MOD_QOS_CAP = 0xc << 1,
1040         MLX5_GET_HCA_CAP_OP_MOD_NIC_FLOW_TABLE = 0x7 << 1,
1041         MLX5_GET_HCA_CAP_OP_MOD_VDPA_EMULATION = 0x13 << 1,
1042 };
1043
1044 #define MLX5_GENERAL_OBJ_TYPES_CAP_VIRTQ_NET_Q                  (1ULL << 0xd)
1045 #define MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_Q_COUNTERS            (1ULL << 0x1c)
1046 #define MLX5_GENERAL_OBJ_TYPES_CAP_PARSE_GRAPH_FLEX_NODE        (1ULL << 0x22)
1047
1048 enum {
1049         MLX5_HCA_CAP_OPMOD_GET_MAX   = 0,
1050         MLX5_HCA_CAP_OPMOD_GET_CUR   = 1,
1051 };
1052
1053 enum {
1054         MLX5_CAP_INLINE_MODE_L2,
1055         MLX5_CAP_INLINE_MODE_VPORT_CONTEXT,
1056         MLX5_CAP_INLINE_MODE_NOT_REQUIRED,
1057 };
1058
1059 enum {
1060         MLX5_INLINE_MODE_NONE,
1061         MLX5_INLINE_MODE_L2,
1062         MLX5_INLINE_MODE_IP,
1063         MLX5_INLINE_MODE_TCP_UDP,
1064         MLX5_INLINE_MODE_RESERVED4,
1065         MLX5_INLINE_MODE_INNER_L2,
1066         MLX5_INLINE_MODE_INNER_IP,
1067         MLX5_INLINE_MODE_INNER_TCP_UDP,
1068 };
1069
1070 /* HCA bit masks indicating which Flex parser protocols are already enabled. */
1071 #define MLX5_HCA_FLEX_IPV4_OVER_VXLAN_ENABLED (1UL << 0)
1072 #define MLX5_HCA_FLEX_IPV6_OVER_VXLAN_ENABLED (1UL << 1)
1073 #define MLX5_HCA_FLEX_IPV6_OVER_IP_ENABLED (1UL << 2)
1074 #define MLX5_HCA_FLEX_GENEVE_ENABLED (1UL << 3)
1075 #define MLX5_HCA_FLEX_CW_MPLS_OVER_GRE_ENABLED (1UL << 4)
1076 #define MLX5_HCA_FLEX_CW_MPLS_OVER_UDP_ENABLED (1UL << 5)
1077 #define MLX5_HCA_FLEX_P_BIT_VXLAN_GPE_ENABLED (1UL << 6)
1078 #define MLX5_HCA_FLEX_VXLAN_GPE_ENABLED (1UL << 7)
1079 #define MLX5_HCA_FLEX_ICMP_ENABLED (1UL << 8)
1080 #define MLX5_HCA_FLEX_ICMPV6_ENABLED (1UL << 9)
1081
1082 struct mlx5_ifc_cmd_hca_cap_bits {
1083         u8 reserved_at_0[0x30];
1084         u8 vhca_id[0x10];
1085         u8 reserved_at_40[0x40];
1086         u8 log_max_srq_sz[0x8];
1087         u8 log_max_qp_sz[0x8];
1088         u8 reserved_at_90[0x9];
1089         u8 wqe_index_ignore_cap[0x1];
1090         u8 dynamic_qp_allocation[0x1];
1091         u8 log_max_qp[0x5];
1092         u8 regexp[0x1];
1093         u8 reserved_at_a1[0x3];
1094         u8 regexp_num_of_engines[0x4];
1095         u8 reserved_at_a8[0x3];
1096         u8 log_max_srq[0x5];
1097         u8 reserved_at_b0[0x3];
1098         u8 regexp_log_crspace_size[0x5];
1099         u8 reserved_at_b8[0x3];
1100         u8 scatter_fcs_w_decap_disable[0x1];
1101         u8 reserved_at_bc[0x4];
1102         u8 reserved_at_c0[0x8];
1103         u8 log_max_cq_sz[0x8];
1104         u8 reserved_at_d0[0xb];
1105         u8 log_max_cq[0x5];
1106         u8 log_max_eq_sz[0x8];
1107         u8 relaxed_ordering_write[0x1];
1108         u8 relaxed_ordering_read[0x1];
1109         u8 access_register_user[0x1];
1110         u8 log_max_mkey[0x5];
1111         u8 reserved_at_f0[0x8];
1112         u8 dump_fill_mkey[0x1];
1113         u8 reserved_at_f9[0x3];
1114         u8 log_max_eq[0x4];
1115         u8 max_indirection[0x8];
1116         u8 fixed_buffer_size[0x1];
1117         u8 log_max_mrw_sz[0x7];
1118         u8 force_teardown[0x1];
1119         u8 reserved_at_111[0x1];
1120         u8 log_max_bsf_list_size[0x6];
1121         u8 umr_extended_translation_offset[0x1];
1122         u8 null_mkey[0x1];
1123         u8 log_max_klm_list_size[0x6];
1124         u8 non_wire_sq[0x1];
1125         u8 reserved_at_121[0x9];
1126         u8 log_max_ra_req_dc[0x6];
1127         u8 reserved_at_130[0x3];
1128         u8 log_max_static_sq_wq[0x5];
1129         u8 reserved_at_138[0x2];
1130         u8 log_max_ra_res_dc[0x6];
1131         u8 reserved_at_140[0xa];
1132         u8 log_max_ra_req_qp[0x6];
1133         u8 reserved_at_150[0xa];
1134         u8 log_max_ra_res_qp[0x6];
1135         u8 end_pad[0x1];
1136         u8 cc_query_allowed[0x1];
1137         u8 cc_modify_allowed[0x1];
1138         u8 start_pad[0x1];
1139         u8 cache_line_128byte[0x1];
1140         u8 reserved_at_165[0xa];
1141         u8 qcam_reg[0x1];
1142         u8 gid_table_size[0x10];
1143         u8 out_of_seq_cnt[0x1];
1144         u8 vport_counters[0x1];
1145         u8 retransmission_q_counters[0x1];
1146         u8 debug[0x1];
1147         u8 modify_rq_counter_set_id[0x1];
1148         u8 rq_delay_drop[0x1];
1149         u8 max_qp_cnt[0xa];
1150         u8 pkey_table_size[0x10];
1151         u8 vport_group_manager[0x1];
1152         u8 vhca_group_manager[0x1];
1153         u8 ib_virt[0x1];
1154         u8 eth_virt[0x1];
1155         u8 vnic_env_queue_counters[0x1];
1156         u8 ets[0x1];
1157         u8 nic_flow_table[0x1];
1158         u8 eswitch_manager[0x1];
1159         u8 device_memory[0x1];
1160         u8 mcam_reg[0x1];
1161         u8 pcam_reg[0x1];
1162         u8 local_ca_ack_delay[0x5];
1163         u8 port_module_event[0x1];
1164         u8 enhanced_error_q_counters[0x1];
1165         u8 ports_check[0x1];
1166         u8 reserved_at_1b3[0x1];
1167         u8 disable_link_up[0x1];
1168         u8 beacon_led[0x1];
1169         u8 port_type[0x2];
1170         u8 num_ports[0x8];
1171         u8 reserved_at_1c0[0x1];
1172         u8 pps[0x1];
1173         u8 pps_modify[0x1];
1174         u8 log_max_msg[0x5];
1175         u8 reserved_at_1c8[0x4];
1176         u8 max_tc[0x4];
1177         u8 temp_warn_event[0x1];
1178         u8 dcbx[0x1];
1179         u8 general_notification_event[0x1];
1180         u8 reserved_at_1d3[0x2];
1181         u8 fpga[0x1];
1182         u8 rol_s[0x1];
1183         u8 rol_g[0x1];
1184         u8 reserved_at_1d8[0x1];
1185         u8 wol_s[0x1];
1186         u8 wol_g[0x1];
1187         u8 wol_a[0x1];
1188         u8 wol_b[0x1];
1189         u8 wol_m[0x1];
1190         u8 wol_u[0x1];
1191         u8 wol_p[0x1];
1192         u8 stat_rate_support[0x10];
1193         u8 reserved_at_1f0[0xc];
1194         u8 cqe_version[0x4];
1195         u8 compact_address_vector[0x1];
1196         u8 striding_rq[0x1];
1197         u8 reserved_at_202[0x1];
1198         u8 ipoib_enhanced_offloads[0x1];
1199         u8 ipoib_basic_offloads[0x1];
1200         u8 reserved_at_205[0x1];
1201         u8 repeated_block_disabled[0x1];
1202         u8 umr_modify_entity_size_disabled[0x1];
1203         u8 umr_modify_atomic_disabled[0x1];
1204         u8 umr_indirect_mkey_disabled[0x1];
1205         u8 umr_fence[0x2];
1206         u8 reserved_at_20c[0x3];
1207         u8 drain_sigerr[0x1];
1208         u8 cmdif_checksum[0x2];
1209         u8 sigerr_cqe[0x1];
1210         u8 reserved_at_213[0x1];
1211         u8 wq_signature[0x1];
1212         u8 sctr_data_cqe[0x1];
1213         u8 reserved_at_216[0x1];
1214         u8 sho[0x1];
1215         u8 tph[0x1];
1216         u8 rf[0x1];
1217         u8 dct[0x1];
1218         u8 qos[0x1];
1219         u8 eth_net_offloads[0x1];
1220         u8 roce[0x1];
1221         u8 atomic[0x1];
1222         u8 reserved_at_21f[0x1];
1223         u8 cq_oi[0x1];
1224         u8 cq_resize[0x1];
1225         u8 cq_moderation[0x1];
1226         u8 reserved_at_223[0x3];
1227         u8 cq_eq_remap[0x1];
1228         u8 pg[0x1];
1229         u8 block_lb_mc[0x1];
1230         u8 reserved_at_229[0x1];
1231         u8 scqe_break_moderation[0x1];
1232         u8 cq_period_start_from_cqe[0x1];
1233         u8 cd[0x1];
1234         u8 reserved_at_22d[0x1];
1235         u8 apm[0x1];
1236         u8 vector_calc[0x1];
1237         u8 umr_ptr_rlky[0x1];
1238         u8 imaicl[0x1];
1239         u8 reserved_at_232[0x4];
1240         u8 qkv[0x1];
1241         u8 pkv[0x1];
1242         u8 set_deth_sqpn[0x1];
1243         u8 reserved_at_239[0x3];
1244         u8 xrc[0x1];
1245         u8 ud[0x1];
1246         u8 uc[0x1];
1247         u8 rc[0x1];
1248         u8 uar_4k[0x1];
1249         u8 reserved_at_241[0x9];
1250         u8 uar_sz[0x6];
1251         u8 reserved_at_250[0x8];
1252         u8 log_pg_sz[0x8];
1253         u8 bf[0x1];
1254         u8 driver_version[0x1];
1255         u8 pad_tx_eth_packet[0x1];
1256         u8 reserved_at_263[0x8];
1257         u8 log_bf_reg_size[0x5];
1258         u8 reserved_at_270[0xb];
1259         u8 lag_master[0x1];
1260         u8 num_lag_ports[0x4];
1261         u8 reserved_at_280[0x10];
1262         u8 max_wqe_sz_sq[0x10];
1263         u8 reserved_at_2a0[0x10];
1264         u8 max_wqe_sz_rq[0x10];
1265         u8 max_flow_counter_31_16[0x10];
1266         u8 max_wqe_sz_sq_dc[0x10];
1267         u8 reserved_at_2e0[0x7];
1268         u8 max_qp_mcg[0x19];
1269         u8 reserved_at_300[0x10];
1270         u8 flow_counter_bulk_alloc[0x08];
1271         u8 log_max_mcg[0x8];
1272         u8 reserved_at_320[0x3];
1273         u8 log_max_transport_domain[0x5];
1274         u8 reserved_at_328[0x3];
1275         u8 log_max_pd[0x5];
1276         u8 reserved_at_330[0xb];
1277         u8 log_max_xrcd[0x5];
1278         u8 nic_receive_steering_discard[0x1];
1279         u8 receive_discard_vport_down[0x1];
1280         u8 transmit_discard_vport_down[0x1];
1281         u8 reserved_at_343[0x5];
1282         u8 log_max_flow_counter_bulk[0x8];
1283         u8 max_flow_counter_15_0[0x10];
1284         u8 modify_tis[0x1];
1285         u8 flow_counters_dump[0x1];
1286         u8 reserved_at_360[0x1];
1287         u8 log_max_rq[0x5];
1288         u8 reserved_at_368[0x3];
1289         u8 log_max_sq[0x5];
1290         u8 reserved_at_370[0x3];
1291         u8 log_max_tir[0x5];
1292         u8 reserved_at_378[0x3];
1293         u8 log_max_tis[0x5];
1294         u8 basic_cyclic_rcv_wqe[0x1];
1295         u8 reserved_at_381[0x2];
1296         u8 log_max_rmp[0x5];
1297         u8 reserved_at_388[0x3];
1298         u8 log_max_rqt[0x5];
1299         u8 reserved_at_390[0x3];
1300         u8 log_max_rqt_size[0x5];
1301         u8 reserved_at_398[0x3];
1302         u8 log_max_tis_per_sq[0x5];
1303         u8 ext_stride_num_range[0x1];
1304         u8 reserved_at_3a1[0x2];
1305         u8 log_max_stride_sz_rq[0x5];
1306         u8 reserved_at_3a8[0x3];
1307         u8 log_min_stride_sz_rq[0x5];
1308         u8 reserved_at_3b0[0x3];
1309         u8 log_max_stride_sz_sq[0x5];
1310         u8 reserved_at_3b8[0x3];
1311         u8 log_min_stride_sz_sq[0x5];
1312         u8 hairpin[0x1];
1313         u8 reserved_at_3c1[0x2];
1314         u8 log_max_hairpin_queues[0x5];
1315         u8 reserved_at_3c8[0x3];
1316         u8 log_max_hairpin_wq_data_sz[0x5];
1317         u8 reserved_at_3d0[0x3];
1318         u8 log_max_hairpin_num_packets[0x5];
1319         u8 reserved_at_3d8[0x3];
1320         u8 log_max_wq_sz[0x5];
1321         u8 nic_vport_change_event[0x1];
1322         u8 disable_local_lb_uc[0x1];
1323         u8 disable_local_lb_mc[0x1];
1324         u8 log_min_hairpin_wq_data_sz[0x5];
1325         u8 reserved_at_3e8[0x3];
1326         u8 log_max_vlan_list[0x5];
1327         u8 reserved_at_3f0[0x3];
1328         u8 log_max_current_mc_list[0x5];
1329         u8 reserved_at_3f8[0x3];
1330         u8 log_max_current_uc_list[0x5];
1331         u8 general_obj_types[0x40];
1332         u8 reserved_at_440[0x20];
1333         u8 reserved_at_460[0x10];
1334         u8 max_num_eqs[0x10];
1335         u8 reserved_at_480[0x3];
1336         u8 log_max_l2_table[0x5];
1337         u8 reserved_at_488[0x8];
1338         u8 log_uar_page_sz[0x10];
1339         u8 reserved_at_4a0[0x20];
1340         u8 device_frequency_mhz[0x20];
1341         u8 device_frequency_khz[0x20];
1342         u8 reserved_at_500[0x20];
1343         u8 num_of_uars_per_page[0x20];
1344         u8 flex_parser_protocols[0x20];
1345         u8 reserved_at_560[0x20];
1346         u8 reserved_at_580[0x3c];
1347         u8 mini_cqe_resp_stride_index[0x1];
1348         u8 cqe_128_always[0x1];
1349         u8 cqe_compression_128[0x1];
1350         u8 cqe_compression[0x1];
1351         u8 cqe_compression_timeout[0x10];
1352         u8 cqe_compression_max_num[0x10];
1353         u8 reserved_at_5e0[0x10];
1354         u8 tag_matching[0x1];
1355         u8 rndv_offload_rc[0x1];
1356         u8 rndv_offload_dc[0x1];
1357         u8 log_tag_matching_list_sz[0x5];
1358         u8 reserved_at_5f8[0x3];
1359         u8 log_max_xrq[0x5];
1360         u8 affiliate_nic_vport_criteria[0x8];
1361         u8 native_port_num[0x8];
1362         u8 num_vhca_ports[0x8];
1363         u8 reserved_at_618[0x6];
1364         u8 sw_owner_id[0x1];
1365         u8 reserved_at_61f[0x1e1];
1366 };
1367
1368 struct mlx5_ifc_qos_cap_bits {
1369         u8 packet_pacing[0x1];
1370         u8 esw_scheduling[0x1];
1371         u8 esw_bw_share[0x1];
1372         u8 esw_rate_limit[0x1];
1373         u8 reserved_at_4[0x1];
1374         u8 packet_pacing_burst_bound[0x1];
1375         u8 packet_pacing_typical_size[0x1];
1376         u8 flow_meter_srtcm[0x1];
1377         u8 reserved_at_8[0x8];
1378         u8 log_max_flow_meter[0x8];
1379         u8 flow_meter_reg_id[0x8];
1380         u8 wqe_rate_pp[0x1];
1381         u8 reserved_at_25[0x7];
1382         u8 flow_meter_reg_share[0x1];
1383         u8 reserved_at_2e[0x17];
1384         u8 packet_pacing_max_rate[0x20];
1385         u8 packet_pacing_min_rate[0x20];
1386         u8 reserved_at_80[0x10];
1387         u8 packet_pacing_rate_table_size[0x10];
1388         u8 esw_element_type[0x10];
1389         u8 esw_tsar_type[0x10];
1390         u8 reserved_at_c0[0x10];
1391         u8 max_qos_para_vport[0x10];
1392         u8 max_tsar_bw_share[0x20];
1393         u8 reserved_at_100[0x6e8];
1394 };
1395
1396 struct mlx5_ifc_per_protocol_networking_offload_caps_bits {
1397         u8 csum_cap[0x1];
1398         u8 vlan_cap[0x1];
1399         u8 lro_cap[0x1];
1400         u8 lro_psh_flag[0x1];
1401         u8 lro_time_stamp[0x1];
1402         u8 lro_max_msg_sz_mode[0x2];
1403         u8 wqe_vlan_insert[0x1];
1404         u8 self_lb_en_modifiable[0x1];
1405         u8 self_lb_mc[0x1];
1406         u8 self_lb_uc[0x1];
1407         u8 max_lso_cap[0x5];
1408         u8 multi_pkt_send_wqe[0x2];
1409         u8 wqe_inline_mode[0x2];
1410         u8 rss_ind_tbl_cap[0x4];
1411         u8 reg_umr_sq[0x1];
1412         u8 scatter_fcs[0x1];
1413         u8 enhanced_multi_pkt_send_wqe[0x1];
1414         u8 tunnel_lso_const_out_ip_id[0x1];
1415         u8 tunnel_lro_gre[0x1];
1416         u8 tunnel_lro_vxlan[0x1];
1417         u8 tunnel_stateless_gre[0x1];
1418         u8 tunnel_stateless_vxlan[0x1];
1419         u8 swp[0x1];
1420         u8 swp_csum[0x1];
1421         u8 swp_lso[0x1];
1422         u8 reserved_at_23[0x8];
1423         u8 tunnel_stateless_gtp[0x1];
1424         u8 reserved_at_25[0x4];
1425         u8 max_vxlan_udp_ports[0x8];
1426         u8 reserved_at_38[0x6];
1427         u8 max_geneve_opt_len[0x1];
1428         u8 tunnel_stateless_geneve_rx[0x1];
1429         u8 reserved_at_40[0x10];
1430         u8 lro_min_mss_size[0x10];
1431         u8 reserved_at_60[0x120];
1432         u8 lro_timer_supported_periods[4][0x20];
1433         u8 reserved_at_200[0x600];
1434 };
1435
1436 enum {
1437         MLX5_VIRTQ_TYPE_SPLIT = 0,
1438         MLX5_VIRTQ_TYPE_PACKED = 1,
1439 };
1440
1441 enum {
1442         MLX5_VIRTQ_EVENT_MODE_NO_MSIX = 0,
1443         MLX5_VIRTQ_EVENT_MODE_QP = 1,
1444         MLX5_VIRTQ_EVENT_MODE_MSIX = 2,
1445 };
1446
1447 struct mlx5_ifc_virtio_emulation_cap_bits {
1448         u8 desc_tunnel_offload_type[0x1];
1449         u8 eth_frame_offload_type[0x1];
1450         u8 virtio_version_1_0[0x1];
1451         u8 tso_ipv4[0x1];
1452         u8 tso_ipv6[0x1];
1453         u8 tx_csum[0x1];
1454         u8 rx_csum[0x1];
1455         u8 reserved_at_7[0x1][0x9];
1456         u8 event_mode[0x8];
1457         u8 virtio_queue_type[0x8];
1458         u8 reserved_at_20[0x13];
1459         u8 log_doorbell_stride[0x5];
1460         u8 reserved_at_3b[0x3];
1461         u8 log_doorbell_bar_size[0x5];
1462         u8 doorbell_bar_offset[0x40];
1463         u8 reserved_at_80[0x8];
1464         u8 max_num_virtio_queues[0x18];
1465         u8 reserved_at_a0[0x60];
1466         u8 umem_1_buffer_param_a[0x20];
1467         u8 umem_1_buffer_param_b[0x20];
1468         u8 umem_2_buffer_param_a[0x20];
1469         u8 umem_2_buffer_param_b[0x20];
1470         u8 umem_3_buffer_param_a[0x20];
1471         u8 umem_3_buffer_param_b[0x20];
1472         u8 reserved_at_1c0[0x620];
1473 };
1474
1475 struct mlx5_ifc_flow_table_prop_layout_bits {
1476         u8 ft_support[0x1];
1477         u8 flow_tag[0x1];
1478         u8 flow_counter[0x1];
1479         u8 flow_modify_en[0x1];
1480         u8 modify_root[0x1];
1481         u8 identified_miss_table[0x1];
1482         u8 flow_table_modify[0x1];
1483         u8 reformat[0x1];
1484         u8 decap[0x1];
1485         u8 reset_root_to_default[0x1];
1486         u8 pop_vlan[0x1];
1487         u8 push_vlan[0x1];
1488         u8 fpga_vendor_acceleration[0x1];
1489         u8 pop_vlan_2[0x1];
1490         u8 push_vlan_2[0x1];
1491         u8 reformat_and_vlan_action[0x1];
1492         u8 modify_and_vlan_action[0x1];
1493         u8 sw_owner[0x1];
1494         u8 reformat_l3_tunnel_to_l2[0x1];
1495         u8 reformat_l2_to_l3_tunnel[0x1];
1496         u8 reformat_and_modify_action[0x1];
1497         u8 reserved_at_15[0x9];
1498         u8 sw_owner_v2[0x1];
1499         u8 reserved_at_1f[0x1];
1500         u8 reserved_at_20[0x2];
1501         u8 log_max_ft_size[0x6];
1502         u8 log_max_modify_header_context[0x8];
1503         u8 max_modify_header_actions[0x8];
1504         u8 max_ft_level[0x8];
1505         u8 reserved_at_40[0x8];
1506         u8 log_max_ft_sampler_num[8];
1507         u8 metadata_reg_b_width[0x8];
1508         u8 metadata_reg_a_width[0x8];
1509         u8 reserved_at_60[0x18];
1510         u8 log_max_ft_num[0x8];
1511         u8 reserved_at_80[0x10];
1512         u8 log_max_flow_counter[0x8];
1513         u8 log_max_destination[0x8];
1514         u8 reserved_at_a0[0x18];
1515         u8 log_max_flow[0x8];
1516         u8 reserved_at_c0[0x140];
1517 };
1518
1519 struct mlx5_ifc_flow_table_nic_cap_bits {
1520         u8         reserved_at_0[0x200];
1521         struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties;
1522 };
1523
1524 union mlx5_ifc_hca_cap_union_bits {
1525         struct mlx5_ifc_cmd_hca_cap_bits cmd_hca_cap;
1526         struct mlx5_ifc_per_protocol_networking_offload_caps_bits
1527                per_protocol_networking_offload_caps;
1528         struct mlx5_ifc_qos_cap_bits qos_cap;
1529         struct mlx5_ifc_virtio_emulation_cap_bits vdpa_caps;
1530         struct mlx5_ifc_flow_table_nic_cap_bits flow_table_nic_cap;
1531         u8 reserved_at_0[0x8000];
1532 };
1533
1534 struct mlx5_ifc_set_action_in_bits {
1535         u8 action_type[0x4];
1536         u8 field[0xc];
1537         u8 reserved_at_10[0x3];
1538         u8 offset[0x5];
1539         u8 reserved_at_18[0x3];
1540         u8 length[0x5];
1541         u8 data[0x20];
1542 };
1543
1544 struct mlx5_ifc_query_hca_cap_out_bits {
1545         u8 status[0x8];
1546         u8 reserved_at_8[0x18];
1547         u8 syndrome[0x20];
1548         u8 reserved_at_40[0x40];
1549         union mlx5_ifc_hca_cap_union_bits capability;
1550 };
1551
1552 struct mlx5_ifc_query_hca_cap_in_bits {
1553         u8 opcode[0x10];
1554         u8 reserved_at_10[0x10];
1555         u8 reserved_at_20[0x10];
1556         u8 op_mod[0x10];
1557         u8 reserved_at_40[0x40];
1558 };
1559
1560 struct mlx5_ifc_mac_address_layout_bits {
1561         u8 reserved_at_0[0x10];
1562         u8 mac_addr_47_32[0x10];
1563         u8 mac_addr_31_0[0x20];
1564 };
1565
1566 struct mlx5_ifc_nic_vport_context_bits {
1567         u8 reserved_at_0[0x5];
1568         u8 min_wqe_inline_mode[0x3];
1569         u8 reserved_at_8[0x15];
1570         u8 disable_mc_local_lb[0x1];
1571         u8 disable_uc_local_lb[0x1];
1572         u8 roce_en[0x1];
1573         u8 arm_change_event[0x1];
1574         u8 reserved_at_21[0x1a];
1575         u8 event_on_mtu[0x1];
1576         u8 event_on_promisc_change[0x1];
1577         u8 event_on_vlan_change[0x1];
1578         u8 event_on_mc_address_change[0x1];
1579         u8 event_on_uc_address_change[0x1];
1580         u8 reserved_at_40[0xc];
1581         u8 affiliation_criteria[0x4];
1582         u8 affiliated_vhca_id[0x10];
1583         u8 reserved_at_60[0xd0];
1584         u8 mtu[0x10];
1585         u8 system_image_guid[0x40];
1586         u8 port_guid[0x40];
1587         u8 node_guid[0x40];
1588         u8 reserved_at_200[0x140];
1589         u8 qkey_violation_counter[0x10];
1590         u8 reserved_at_350[0x430];
1591         u8 promisc_uc[0x1];
1592         u8 promisc_mc[0x1];
1593         u8 promisc_all[0x1];
1594         u8 reserved_at_783[0x2];
1595         u8 allowed_list_type[0x3];
1596         u8 reserved_at_788[0xc];
1597         u8 allowed_list_size[0xc];
1598         struct mlx5_ifc_mac_address_layout_bits permanent_address;
1599         u8 reserved_at_7e0[0x20];
1600 };
1601
1602 struct mlx5_ifc_query_nic_vport_context_out_bits {
1603         u8 status[0x8];
1604         u8 reserved_at_8[0x18];
1605         u8 syndrome[0x20];
1606         u8 reserved_at_40[0x40];
1607         struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
1608 };
1609
1610 struct mlx5_ifc_query_nic_vport_context_in_bits {
1611         u8 opcode[0x10];
1612         u8 reserved_at_10[0x10];
1613         u8 reserved_at_20[0x10];
1614         u8 op_mod[0x10];
1615         u8 other_vport[0x1];
1616         u8 reserved_at_41[0xf];
1617         u8 vport_number[0x10];
1618         u8 reserved_at_60[0x5];
1619         u8 allowed_list_type[0x3];
1620         u8 reserved_at_68[0x18];
1621 };
1622
1623 struct mlx5_ifc_tisc_bits {
1624         u8 strict_lag_tx_port_affinity[0x1];
1625         u8 reserved_at_1[0x3];
1626         u8 lag_tx_port_affinity[0x04];
1627         u8 reserved_at_8[0x4];
1628         u8 prio[0x4];
1629         u8 reserved_at_10[0x10];
1630         u8 reserved_at_20[0x100];
1631         u8 reserved_at_120[0x8];
1632         u8 transport_domain[0x18];
1633         u8 reserved_at_140[0x8];
1634         u8 underlay_qpn[0x18];
1635         u8 reserved_at_160[0x3a0];
1636 };
1637
1638 struct mlx5_ifc_query_tis_out_bits {
1639         u8 status[0x8];
1640         u8 reserved_at_8[0x18];
1641         u8 syndrome[0x20];
1642         u8 reserved_at_40[0x40];
1643         struct mlx5_ifc_tisc_bits tis_context;
1644 };
1645
1646 struct mlx5_ifc_query_tis_in_bits {
1647         u8 opcode[0x10];
1648         u8 reserved_at_10[0x10];
1649         u8 reserved_at_20[0x10];
1650         u8 op_mod[0x10];
1651         u8 reserved_at_40[0x8];
1652         u8 tisn[0x18];
1653         u8 reserved_at_60[0x20];
1654 };
1655
1656 struct mlx5_ifc_alloc_transport_domain_out_bits {
1657         u8 status[0x8];
1658         u8 reserved_at_8[0x18];
1659         u8 syndrome[0x20];
1660         u8 reserved_at_40[0x8];
1661         u8 transport_domain[0x18];
1662         u8 reserved_at_60[0x20];
1663 };
1664
1665 struct mlx5_ifc_alloc_transport_domain_in_bits {
1666         u8 opcode[0x10];
1667         u8 reserved_at_10[0x10];
1668         u8 reserved_at_20[0x10];
1669         u8 op_mod[0x10];
1670         u8 reserved_at_40[0x40];
1671 };
1672
1673 enum {
1674         MLX5_WQ_TYPE_LINKED_LIST                = 0x0,
1675         MLX5_WQ_TYPE_CYCLIC                     = 0x1,
1676         MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ    = 0x2,
1677         MLX5_WQ_TYPE_CYCLIC_STRIDING_RQ         = 0x3,
1678 };
1679
1680 enum {
1681         MLX5_WQ_END_PAD_MODE_NONE  = 0x0,
1682         MLX5_WQ_END_PAD_MODE_ALIGN = 0x1,
1683 };
1684
1685 struct mlx5_ifc_wq_bits {
1686         u8 wq_type[0x4];
1687         u8 wq_signature[0x1];
1688         u8 end_padding_mode[0x2];
1689         u8 cd_slave[0x1];
1690         u8 reserved_at_8[0x18];
1691         u8 hds_skip_first_sge[0x1];
1692         u8 log2_hds_buf_size[0x3];
1693         u8 reserved_at_24[0x7];
1694         u8 page_offset[0x5];
1695         u8 lwm[0x10];
1696         u8 reserved_at_40[0x8];
1697         u8 pd[0x18];
1698         u8 reserved_at_60[0x8];
1699         u8 uar_page[0x18];
1700         u8 dbr_addr[0x40];
1701         u8 hw_counter[0x20];
1702         u8 sw_counter[0x20];
1703         u8 reserved_at_100[0xc];
1704         u8 log_wq_stride[0x4];
1705         u8 reserved_at_110[0x3];
1706         u8 log_wq_pg_sz[0x5];
1707         u8 reserved_at_118[0x3];
1708         u8 log_wq_sz[0x5];
1709         u8 dbr_umem_valid[0x1];
1710         u8 wq_umem_valid[0x1];
1711         u8 reserved_at_122[0x1];
1712         u8 log_hairpin_num_packets[0x5];
1713         u8 reserved_at_128[0x3];
1714         u8 log_hairpin_data_sz[0x5];
1715         u8 reserved_at_130[0x4];
1716         u8 single_wqe_log_num_of_strides[0x4];
1717         u8 two_byte_shift_en[0x1];
1718         u8 reserved_at_139[0x4];
1719         u8 single_stride_log_num_of_bytes[0x3];
1720         u8 dbr_umem_id[0x20];
1721         u8 wq_umem_id[0x20];
1722         u8 wq_umem_offset[0x40];
1723         u8 reserved_at_1c0[0x440];
1724 };
1725
1726 enum {
1727         MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE  = 0x0,
1728         MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_RMP     = 0x1,
1729 };
1730
1731 enum {
1732         MLX5_RQC_STATE_RST  = 0x0,
1733         MLX5_RQC_STATE_RDY  = 0x1,
1734         MLX5_RQC_STATE_ERR  = 0x3,
1735 };
1736
1737 struct mlx5_ifc_rqc_bits {
1738         u8 rlky[0x1];
1739         u8 delay_drop_en[0x1];
1740         u8 scatter_fcs[0x1];
1741         u8 vsd[0x1];
1742         u8 mem_rq_type[0x4];
1743         u8 state[0x4];
1744         u8 reserved_at_c[0x1];
1745         u8 flush_in_error_en[0x1];
1746         u8 hairpin[0x1];
1747         u8 reserved_at_f[0x11];
1748         u8 reserved_at_20[0x8];
1749         u8 user_index[0x18];
1750         u8 reserved_at_40[0x8];
1751         u8 cqn[0x18];
1752         u8 counter_set_id[0x8];
1753         u8 reserved_at_68[0x18];
1754         u8 reserved_at_80[0x8];
1755         u8 rmpn[0x18];
1756         u8 reserved_at_a0[0x8];
1757         u8 hairpin_peer_sq[0x18];
1758         u8 reserved_at_c0[0x10];
1759         u8 hairpin_peer_vhca[0x10];
1760         u8 reserved_at_e0[0xa0];
1761         struct mlx5_ifc_wq_bits wq; /* Not used in LRO RQ. */
1762 };
1763
1764 struct mlx5_ifc_create_rq_out_bits {
1765         u8 status[0x8];
1766         u8 reserved_at_8[0x18];
1767         u8 syndrome[0x20];
1768         u8 reserved_at_40[0x8];
1769         u8 rqn[0x18];
1770         u8 reserved_at_60[0x20];
1771 };
1772
1773 struct mlx5_ifc_create_rq_in_bits {
1774         u8 opcode[0x10];
1775         u8 uid[0x10];
1776         u8 reserved_at_20[0x10];
1777         u8 op_mod[0x10];
1778         u8 reserved_at_40[0xc0];
1779         struct mlx5_ifc_rqc_bits ctx;
1780 };
1781
1782 struct mlx5_ifc_modify_rq_out_bits {
1783         u8 status[0x8];
1784         u8 reserved_at_8[0x18];
1785         u8 syndrome[0x20];
1786         u8 reserved_at_40[0x40];
1787 };
1788
1789 struct mlx5_ifc_create_tis_out_bits {
1790         u8 status[0x8];
1791         u8 reserved_at_8[0x18];
1792         u8 syndrome[0x20];
1793         u8 reserved_at_40[0x8];
1794         u8 tisn[0x18];
1795         u8 reserved_at_60[0x20];
1796 };
1797
1798 struct mlx5_ifc_create_tis_in_bits {
1799         u8 opcode[0x10];
1800         u8 uid[0x10];
1801         u8 reserved_at_20[0x10];
1802         u8 op_mod[0x10];
1803         u8 reserved_at_40[0xc0];
1804         struct mlx5_ifc_tisc_bits ctx;
1805 };
1806
1807 enum {
1808         MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_WQ_LWM = 1ULL << 0,
1809         MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD = 1ULL << 1,
1810         MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS = 1ULL << 2,
1811         MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID = 1ULL << 3,
1812 };
1813
1814 struct mlx5_ifc_modify_rq_in_bits {
1815         u8 opcode[0x10];
1816         u8 uid[0x10];
1817         u8 reserved_at_20[0x10];
1818         u8 op_mod[0x10];
1819         u8 rq_state[0x4];
1820         u8 reserved_at_44[0x4];
1821         u8 rqn[0x18];
1822         u8 reserved_at_60[0x20];
1823         u8 modify_bitmask[0x40];
1824         u8 reserved_at_c0[0x40];
1825         struct mlx5_ifc_rqc_bits ctx;
1826 };
1827
1828 enum {
1829         MLX5_L3_PROT_TYPE_IPV4 = 0,
1830         MLX5_L3_PROT_TYPE_IPV6 = 1,
1831 };
1832
1833 enum {
1834         MLX5_L4_PROT_TYPE_TCP = 0,
1835         MLX5_L4_PROT_TYPE_UDP = 1,
1836 };
1837
1838 enum {
1839         MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_SRC_IP     = 0x0,
1840         MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_DST_IP     = 0x1,
1841         MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_SPORT   = 0x2,
1842         MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_DPORT   = 0x3,
1843         MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_IPSEC_SPI  = 0x4,
1844 };
1845
1846 struct mlx5_ifc_rx_hash_field_select_bits {
1847         u8 l3_prot_type[0x1];
1848         u8 l4_prot_type[0x1];
1849         u8 selected_fields[0x1e];
1850 };
1851
1852 enum {
1853         MLX5_TIRC_DISP_TYPE_DIRECT    = 0x0,
1854         MLX5_TIRC_DISP_TYPE_INDIRECT  = 0x1,
1855 };
1856
1857 enum {
1858         MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO  = 0x1,
1859         MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO  = 0x2,
1860 };
1861
1862 enum {
1863         MLX5_RX_HASH_FN_NONE           = 0x0,
1864         MLX5_RX_HASH_FN_INVERTED_XOR8  = 0x1,
1865         MLX5_RX_HASH_FN_TOEPLITZ       = 0x2,
1866 };
1867
1868 enum {
1869         MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST    = 0x1,
1870         MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST  = 0x2,
1871 };
1872
1873 enum {
1874         MLX5_LRO_MAX_MSG_SIZE_START_FROM_L4    = 0x0,
1875         MLX5_LRO_MAX_MSG_SIZE_START_FROM_L2  = 0x1,
1876 };
1877
1878 struct mlx5_ifc_tirc_bits {
1879         u8 reserved_at_0[0x20];
1880         u8 disp_type[0x4];
1881         u8 reserved_at_24[0x1c];
1882         u8 reserved_at_40[0x40];
1883         u8 reserved_at_80[0x4];
1884         u8 lro_timeout_period_usecs[0x10];
1885         u8 lro_enable_mask[0x4];
1886         u8 lro_max_msg_sz[0x8];
1887         u8 reserved_at_a0[0x40];
1888         u8 reserved_at_e0[0x8];
1889         u8 inline_rqn[0x18];
1890         u8 rx_hash_symmetric[0x1];
1891         u8 reserved_at_101[0x1];
1892         u8 tunneled_offload_en[0x1];
1893         u8 reserved_at_103[0x5];
1894         u8 indirect_table[0x18];
1895         u8 rx_hash_fn[0x4];
1896         u8 reserved_at_124[0x2];
1897         u8 self_lb_block[0x2];
1898         u8 transport_domain[0x18];
1899         u8 rx_hash_toeplitz_key[10][0x20];
1900         struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_outer;
1901         struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_inner;
1902         u8 reserved_at_2c0[0x4c0];
1903 };
1904
1905 struct mlx5_ifc_create_tir_out_bits {
1906         u8 status[0x8];
1907         u8 reserved_at_8[0x18];
1908         u8 syndrome[0x20];
1909         u8 reserved_at_40[0x8];
1910         u8 tirn[0x18];
1911         u8 reserved_at_60[0x20];
1912 };
1913
1914 struct mlx5_ifc_create_tir_in_bits {
1915         u8 opcode[0x10];
1916         u8 uid[0x10];
1917         u8 reserved_at_20[0x10];
1918         u8 op_mod[0x10];
1919         u8 reserved_at_40[0xc0];
1920         struct mlx5_ifc_tirc_bits ctx;
1921 };
1922
1923 enum {
1924         MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_LRO = 1ULL << 0,
1925         MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_INDIRECT_TABLE = 1ULL << 1,
1926         MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_HASH = 1ULL << 2,
1927         /* bit 3 - tunneled_offload_en modify not supported. */
1928         MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_SELF_LB_EN = 1ULL << 4,
1929 };
1930
1931 struct mlx5_ifc_modify_tir_out_bits {
1932         u8 status[0x8];
1933         u8 reserved_at_8[0x18];
1934         u8 syndrome[0x20];
1935         u8 reserved_at_40[0x40];
1936 };
1937
1938 struct mlx5_ifc_modify_tir_in_bits {
1939         u8 opcode[0x10];
1940         u8 uid[0x10];
1941         u8 reserved_at_20[0x10];
1942         u8 op_mod[0x10];
1943         u8 reserved_at_40[0x8];
1944         u8 tirn[0x18];
1945         u8 reserved_at_60[0x20];
1946         u8 modify_bitmask[0x40];
1947         u8 reserved_at_c0[0x40];
1948         struct mlx5_ifc_tirc_bits ctx;
1949 };
1950
1951 enum {
1952         MLX5_INLINE_Q_TYPE_RQ = 0x0,
1953         MLX5_INLINE_Q_TYPE_VIRTQ = 0x1,
1954 };
1955
1956 struct mlx5_ifc_rq_num_bits {
1957         u8 reserved_at_0[0x8];
1958         u8 rq_num[0x18];
1959 };
1960
1961 struct mlx5_ifc_rqtc_bits {
1962         u8 reserved_at_0[0xa5];
1963         u8 list_q_type[0x3];
1964         u8 reserved_at_a8[0x8];
1965         u8 rqt_max_size[0x10];
1966         u8 reserved_at_c0[0x10];
1967         u8 rqt_actual_size[0x10];
1968         u8 reserved_at_e0[0x6a0];
1969         struct mlx5_ifc_rq_num_bits rq_num[];
1970 };
1971
1972 struct mlx5_ifc_create_rqt_out_bits {
1973         u8 status[0x8];
1974         u8 reserved_at_8[0x18];
1975         u8 syndrome[0x20];
1976         u8 reserved_at_40[0x8];
1977         u8 rqtn[0x18];
1978         u8 reserved_at_60[0x20];
1979 };
1980
1981 #ifdef PEDANTIC
1982 #pragma GCC diagnostic ignored "-Wpedantic"
1983 #endif
1984 struct mlx5_ifc_create_rqt_in_bits {
1985         u8 opcode[0x10];
1986         u8 uid[0x10];
1987         u8 reserved_at_20[0x10];
1988         u8 op_mod[0x10];
1989         u8 reserved_at_40[0xc0];
1990         struct mlx5_ifc_rqtc_bits rqt_context;
1991 };
1992
1993 struct mlx5_ifc_modify_rqt_in_bits {
1994         u8 opcode[0x10];
1995         u8 uid[0x10];
1996         u8 reserved_at_20[0x10];
1997         u8 op_mod[0x10];
1998         u8 reserved_at_40[0x8];
1999         u8 rqtn[0x18];
2000         u8 reserved_at_60[0x20];
2001         u8 modify_bitmask[0x40];
2002         u8 reserved_at_c0[0x40];
2003         struct mlx5_ifc_rqtc_bits rqt_context;
2004 };
2005 #ifdef PEDANTIC
2006 #pragma GCC diagnostic error "-Wpedantic"
2007 #endif
2008
2009 struct mlx5_ifc_modify_rqt_out_bits {
2010         u8 status[0x8];
2011         u8 reserved_at_8[0x18];
2012         u8 syndrome[0x20];
2013         u8 reserved_at_40[0x40];
2014 };
2015
2016 enum {
2017         MLX5_SQC_STATE_RST  = 0x0,
2018         MLX5_SQC_STATE_RDY  = 0x1,
2019         MLX5_SQC_STATE_ERR  = 0x3,
2020 };
2021
2022 struct mlx5_ifc_sqc_bits {
2023         u8 rlky[0x1];
2024         u8 cd_master[0x1];
2025         u8 fre[0x1];
2026         u8 flush_in_error_en[0x1];
2027         u8 allow_multi_pkt_send_wqe[0x1];
2028         u8 min_wqe_inline_mode[0x3];
2029         u8 state[0x4];
2030         u8 reg_umr[0x1];
2031         u8 allow_swp[0x1];
2032         u8 hairpin[0x1];
2033         u8 non_wire[0x1];
2034         u8 static_sq_wq[0x1];
2035         u8 reserved_at_11[0xf];
2036         u8 reserved_at_20[0x8];
2037         u8 user_index[0x18];
2038         u8 reserved_at_40[0x8];
2039         u8 cqn[0x18];
2040         u8 reserved_at_60[0x8];
2041         u8 hairpin_peer_rq[0x18];
2042         u8 reserved_at_80[0x10];
2043         u8 hairpin_peer_vhca[0x10];
2044         u8 reserved_at_a0[0x50];
2045         u8 packet_pacing_rate_limit_index[0x10];
2046         u8 tis_lst_sz[0x10];
2047         u8 reserved_at_110[0x10];
2048         u8 reserved_at_120[0x40];
2049         u8 reserved_at_160[0x8];
2050         u8 tis_num_0[0x18];
2051         struct mlx5_ifc_wq_bits wq;
2052 };
2053
2054 struct mlx5_ifc_query_sq_in_bits {
2055         u8 opcode[0x10];
2056         u8 reserved_at_10[0x10];
2057         u8 reserved_at_20[0x10];
2058         u8 op_mod[0x10];
2059         u8 reserved_at_40[0x8];
2060         u8 sqn[0x18];
2061         u8 reserved_at_60[0x20];
2062 };
2063
2064 struct mlx5_ifc_modify_sq_out_bits {
2065         u8 status[0x8];
2066         u8 reserved_at_8[0x18];
2067         u8 syndrome[0x20];
2068         u8 reserved_at_40[0x40];
2069 };
2070
2071 struct mlx5_ifc_modify_sq_in_bits {
2072         u8 opcode[0x10];
2073         u8 uid[0x10];
2074         u8 reserved_at_20[0x10];
2075         u8 op_mod[0x10];
2076         u8 sq_state[0x4];
2077         u8 reserved_at_44[0x4];
2078         u8 sqn[0x18];
2079         u8 reserved_at_60[0x20];
2080         u8 modify_bitmask[0x40];
2081         u8 reserved_at_c0[0x40];
2082         struct mlx5_ifc_sqc_bits ctx;
2083 };
2084
2085 struct mlx5_ifc_create_sq_out_bits {
2086         u8 status[0x8];
2087         u8 reserved_at_8[0x18];
2088         u8 syndrome[0x20];
2089         u8 reserved_at_40[0x8];
2090         u8 sqn[0x18];
2091         u8 reserved_at_60[0x20];
2092 };
2093
2094 struct mlx5_ifc_create_sq_in_bits {
2095         u8 opcode[0x10];
2096         u8 uid[0x10];
2097         u8 reserved_at_20[0x10];
2098         u8 op_mod[0x10];
2099         u8 reserved_at_40[0xc0];
2100         struct mlx5_ifc_sqc_bits ctx;
2101 };
2102
2103 enum {
2104         MLX5_FLOW_METER_OBJ_MODIFY_FIELD_ACTIVE = (1ULL << 0),
2105         MLX5_FLOW_METER_OBJ_MODIFY_FIELD_CBS = (1ULL << 1),
2106         MLX5_FLOW_METER_OBJ_MODIFY_FIELD_CIR = (1ULL << 2),
2107         MLX5_FLOW_METER_OBJ_MODIFY_FIELD_EBS = (1ULL << 3),
2108         MLX5_FLOW_METER_OBJ_MODIFY_FIELD_EIR = (1ULL << 4),
2109 };
2110
2111 struct mlx5_ifc_flow_meter_parameters_bits {
2112         u8         valid[0x1];                  // 00h
2113         u8         bucket_overflow[0x1];
2114         u8         start_color[0x2];
2115         u8         both_buckets_on_green[0x1];
2116         u8         meter_mode[0x2];
2117         u8         reserved_at_1[0x19];
2118         u8         reserved_at_2[0x20]; //04h
2119         u8         reserved_at_3[0x3];
2120         u8         cbs_exponent[0x5];           // 08h
2121         u8         cbs_mantissa[0x8];
2122         u8         reserved_at_4[0x3];
2123         u8         cir_exponent[0x5];
2124         u8         cir_mantissa[0x8];
2125         u8         reserved_at_5[0x20];         // 0Ch
2126         u8         reserved_at_6[0x3];
2127         u8         ebs_exponent[0x5];           // 10h
2128         u8         ebs_mantissa[0x8];
2129         u8         reserved_at_7[0x3];
2130         u8         eir_exponent[0x5];
2131         u8         eir_mantissa[0x8];
2132         u8         reserved_at_8[0x60];         // 14h-1Ch
2133 };
2134
2135 enum {
2136         MLX5_CQE_SIZE_64B = 0x0,
2137         MLX5_CQE_SIZE_128B = 0x1,
2138 };
2139
2140 struct mlx5_ifc_cqc_bits {
2141         u8 status[0x4];
2142         u8 as_notify[0x1];
2143         u8 initiator_src_dct[0x1];
2144         u8 dbr_umem_valid[0x1];
2145         u8 reserved_at_7[0x1];
2146         u8 cqe_sz[0x3];
2147         u8 cc[0x1];
2148         u8 reserved_at_c[0x1];
2149         u8 scqe_break_moderation_en[0x1];
2150         u8 oi[0x1];
2151         u8 cq_period_mode[0x2];
2152         u8 cqe_comp_en[0x1];
2153         u8 mini_cqe_res_format[0x2];
2154         u8 st[0x4];
2155         u8 reserved_at_18[0x8];
2156         u8 dbr_umem_id[0x20];
2157         u8 reserved_at_40[0x14];
2158         u8 page_offset[0x6];
2159         u8 reserved_at_5a[0x6];
2160         u8 reserved_at_60[0x3];
2161         u8 log_cq_size[0x5];
2162         u8 uar_page[0x18];
2163         u8 reserved_at_80[0x4];
2164         u8 cq_period[0xc];
2165         u8 cq_max_count[0x10];
2166         u8 reserved_at_a0[0x18];
2167         u8 c_eqn[0x8];
2168         u8 reserved_at_c0[0x3];
2169         u8 log_page_size[0x5];
2170         u8 reserved_at_c8[0x18];
2171         u8 reserved_at_e0[0x20];
2172         u8 reserved_at_100[0x8];
2173         u8 last_notified_index[0x18];
2174         u8 reserved_at_120[0x8];
2175         u8 last_solicit_index[0x18];
2176         u8 reserved_at_140[0x8];
2177         u8 consumer_counter[0x18];
2178         u8 reserved_at_160[0x8];
2179         u8 producer_counter[0x18];
2180         u8 local_partition_id[0xc];
2181         u8 process_id[0x14];
2182         u8 reserved_at_1A0[0x20];
2183         u8 dbr_addr[0x40];
2184 };
2185
2186 struct mlx5_ifc_create_cq_out_bits {
2187         u8 status[0x8];
2188         u8 reserved_at_8[0x18];
2189         u8 syndrome[0x20];
2190         u8 reserved_at_40[0x8];
2191         u8 cqn[0x18];
2192         u8 reserved_at_60[0x20];
2193 };
2194
2195 struct mlx5_ifc_create_cq_in_bits {
2196         u8 opcode[0x10];
2197         u8 uid[0x10];
2198         u8 reserved_at_20[0x10];
2199         u8 op_mod[0x10];
2200         u8 reserved_at_40[0x40];
2201         struct mlx5_ifc_cqc_bits cq_context;
2202         u8 cq_umem_offset[0x40];
2203         u8 cq_umem_id[0x20];
2204         u8 cq_umem_valid[0x1];
2205         u8 reserved_at_2e1[0x1f];
2206         u8 reserved_at_300[0x580];
2207         u8 pas[];
2208 };
2209
2210 enum {
2211         MLX5_GENERAL_OBJ_TYPE_VIRTQ = 0x000d,
2212         MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS = 0x001c,
2213         MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH = 0x0022,
2214 };
2215
2216 struct mlx5_ifc_general_obj_in_cmd_hdr_bits {
2217         u8 opcode[0x10];
2218         u8 reserved_at_10[0x20];
2219         u8 obj_type[0x10];
2220         u8 obj_id[0x20];
2221         u8 reserved_at_60[0x20];
2222 };
2223
2224 struct mlx5_ifc_general_obj_out_cmd_hdr_bits {
2225         u8 status[0x8];
2226         u8 reserved_at_8[0x18];
2227         u8 syndrome[0x20];
2228         u8 obj_id[0x20];
2229         u8 reserved_at_60[0x20];
2230 };
2231
2232 struct mlx5_ifc_virtio_q_counters_bits {
2233         u8 modify_field_select[0x40];
2234         u8 reserved_at_40[0x40];
2235         u8 received_desc[0x40];
2236         u8 completed_desc[0x40];
2237         u8 error_cqes[0x20];
2238         u8 bad_desc_errors[0x20];
2239         u8 exceed_max_chain[0x20];
2240         u8 invalid_buffer[0x20];
2241         u8 reserved_at_180[0x50];
2242 };
2243
2244 struct mlx5_ifc_create_virtio_q_counters_in_bits {
2245         struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
2246         struct mlx5_ifc_virtio_q_counters_bits virtio_q_counters;
2247 };
2248
2249 struct mlx5_ifc_query_virtio_q_counters_out_bits {
2250         struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
2251         struct mlx5_ifc_virtio_q_counters_bits virtio_q_counters;
2252 };
2253 enum {
2254         MLX5_VIRTQ_STATE_INIT = 0,
2255         MLX5_VIRTQ_STATE_RDY = 1,
2256         MLX5_VIRTQ_STATE_SUSPEND = 2,
2257         MLX5_VIRTQ_STATE_ERROR = 3,
2258 };
2259
2260 enum {
2261         MLX5_VIRTQ_MODIFY_TYPE_STATE = (1UL << 0),
2262         MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_PARAMS = (1UL << 3),
2263         MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_DUMP_ENABLE = (1UL << 4),
2264 };
2265
2266 struct mlx5_ifc_virtio_q_bits {
2267         u8 virtio_q_type[0x8];
2268         u8 reserved_at_8[0x5];
2269         u8 event_mode[0x3];
2270         u8 queue_index[0x10];
2271         u8 full_emulation[0x1];
2272         u8 virtio_version_1_0[0x1];
2273         u8 reserved_at_22[0x2];
2274         u8 offload_type[0x4];
2275         u8 event_qpn_or_msix[0x18];
2276         u8 doorbell_stride_idx[0x10];
2277         u8 queue_size[0x10];
2278         u8 device_emulation_id[0x20];
2279         u8 desc_addr[0x40];
2280         u8 used_addr[0x40];
2281         u8 available_addr[0x40];
2282         u8 virtio_q_mkey[0x20];
2283         u8 reserved_at_160[0x18];
2284         u8 error_type[0x8];
2285         u8 umem_1_id[0x20];
2286         u8 umem_1_size[0x20];
2287         u8 umem_1_offset[0x40];
2288         u8 umem_2_id[0x20];
2289         u8 umem_2_size[0x20];
2290         u8 umem_2_offset[0x40];
2291         u8 umem_3_id[0x20];
2292         u8 umem_3_size[0x20];
2293         u8 umem_3_offset[0x40];
2294         u8 counter_set_id[0x20];
2295         u8 reserved_at_320[0x8];
2296         u8 pd[0x18];
2297         u8 reserved_at_340[0xc0];
2298 };
2299
2300 struct mlx5_ifc_virtio_net_q_bits {
2301         u8 modify_field_select[0x40];
2302         u8 reserved_at_40[0x40];
2303         u8 tso_ipv4[0x1];
2304         u8 tso_ipv6[0x1];
2305         u8 tx_csum[0x1];
2306         u8 rx_csum[0x1];
2307         u8 reserved_at_84[0x6];
2308         u8 dirty_bitmap_dump_enable[0x1];
2309         u8 vhost_log_page[0x5];
2310         u8 reserved_at_90[0xc];
2311         u8 state[0x4];
2312         u8 reserved_at_a0[0x8];
2313         u8 tisn_or_qpn[0x18];
2314         u8 dirty_bitmap_mkey[0x20];
2315         u8 dirty_bitmap_size[0x20];
2316         u8 dirty_bitmap_addr[0x40];
2317         u8 hw_available_index[0x10];
2318         u8 hw_used_index[0x10];
2319         u8 reserved_at_160[0xa0];
2320         struct mlx5_ifc_virtio_q_bits virtio_q_context;
2321 };
2322
2323 struct mlx5_ifc_create_virtq_in_bits {
2324         struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
2325         struct mlx5_ifc_virtio_net_q_bits virtq;
2326 };
2327
2328 struct mlx5_ifc_query_virtq_out_bits {
2329         struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
2330         struct mlx5_ifc_virtio_net_q_bits virtq;
2331 };
2332
2333 enum {
2334         MLX5_EVENT_TYPE_OBJECT_CHANGE = 0x27,
2335 };
2336
2337 enum {
2338         MLX5_QP_ST_RC = 0x0,
2339 };
2340
2341 enum {
2342         MLX5_QP_PM_MIGRATED = 0x3,
2343 };
2344
2345 enum {
2346         MLX5_NON_ZERO_RQ = 0x0,
2347         MLX5_SRQ_RQ = 0x1,
2348         MLX5_CRQ_RQ = 0x2,
2349         MLX5_ZERO_LEN_RQ = 0x3,
2350 };
2351
2352 struct mlx5_ifc_ads_bits {
2353         u8 fl[0x1];
2354         u8 free_ar[0x1];
2355         u8 reserved_at_2[0xe];
2356         u8 pkey_index[0x10];
2357         u8 reserved_at_20[0x8];
2358         u8 grh[0x1];
2359         u8 mlid[0x7];
2360         u8 rlid[0x10];
2361         u8 ack_timeout[0x5];
2362         u8 reserved_at_45[0x3];
2363         u8 src_addr_index[0x8];
2364         u8 reserved_at_50[0x4];
2365         u8 stat_rate[0x4];
2366         u8 hop_limit[0x8];
2367         u8 reserved_at_60[0x4];
2368         u8 tclass[0x8];
2369         u8 flow_label[0x14];
2370         u8 rgid_rip[16][0x8];
2371         u8 reserved_at_100[0x4];
2372         u8 f_dscp[0x1];
2373         u8 f_ecn[0x1];
2374         u8 reserved_at_106[0x1];
2375         u8 f_eth_prio[0x1];
2376         u8 ecn[0x2];
2377         u8 dscp[0x6];
2378         u8 udp_sport[0x10];
2379         u8 dei_cfi[0x1];
2380         u8 eth_prio[0x3];
2381         u8 sl[0x4];
2382         u8 vhca_port_num[0x8];
2383         u8 rmac_47_32[0x10];
2384         u8 rmac_31_0[0x20];
2385 };
2386
2387 struct mlx5_ifc_qpc_bits {
2388         u8 state[0x4];
2389         u8 lag_tx_port_affinity[0x4];
2390         u8 st[0x8];
2391         u8 reserved_at_10[0x3];
2392         u8 pm_state[0x2];
2393         u8 reserved_at_15[0x1];
2394         u8 req_e2e_credit_mode[0x2];
2395         u8 offload_type[0x4];
2396         u8 end_padding_mode[0x2];
2397         u8 reserved_at_1e[0x2];
2398         u8 wq_signature[0x1];
2399         u8 block_lb_mc[0x1];
2400         u8 atomic_like_write_en[0x1];
2401         u8 latency_sensitive[0x1];
2402         u8 reserved_at_24[0x1];
2403         u8 drain_sigerr[0x1];
2404         u8 reserved_at_26[0x2];
2405         u8 pd[0x18];
2406         u8 mtu[0x3];
2407         u8 log_msg_max[0x5];
2408         u8 reserved_at_48[0x1];
2409         u8 log_rq_size[0x4];
2410         u8 log_rq_stride[0x3];
2411         u8 no_sq[0x1];
2412         u8 log_sq_size[0x4];
2413         u8 reserved_at_55[0x6];
2414         u8 rlky[0x1];
2415         u8 ulp_stateless_offload_mode[0x4];
2416         u8 counter_set_id[0x8];
2417         u8 uar_page[0x18];
2418         u8 reserved_at_80[0x8];
2419         u8 user_index[0x18];
2420         u8 reserved_at_a0[0x3];
2421         u8 log_page_size[0x5];
2422         u8 remote_qpn[0x18];
2423         struct mlx5_ifc_ads_bits primary_address_path;
2424         struct mlx5_ifc_ads_bits secondary_address_path;
2425         u8 log_ack_req_freq[0x4];
2426         u8 reserved_at_384[0x4];
2427         u8 log_sra_max[0x3];
2428         u8 reserved_at_38b[0x2];
2429         u8 retry_count[0x3];
2430         u8 rnr_retry[0x3];
2431         u8 reserved_at_393[0x1];
2432         u8 fre[0x1];
2433         u8 cur_rnr_retry[0x3];
2434         u8 cur_retry_count[0x3];
2435         u8 reserved_at_39b[0x5];
2436         u8 reserved_at_3a0[0x20];
2437         u8 reserved_at_3c0[0x8];
2438         u8 next_send_psn[0x18];
2439         u8 reserved_at_3e0[0x8];
2440         u8 cqn_snd[0x18];
2441         u8 reserved_at_400[0x8];
2442         u8 deth_sqpn[0x18];
2443         u8 reserved_at_420[0x20];
2444         u8 reserved_at_440[0x8];
2445         u8 last_acked_psn[0x18];
2446         u8 reserved_at_460[0x8];
2447         u8 ssn[0x18];
2448         u8 reserved_at_480[0x8];
2449         u8 log_rra_max[0x3];
2450         u8 reserved_at_48b[0x1];
2451         u8 atomic_mode[0x4];
2452         u8 rre[0x1];
2453         u8 rwe[0x1];
2454         u8 rae[0x1];
2455         u8 reserved_at_493[0x1];
2456         u8 page_offset[0x6];
2457         u8 reserved_at_49a[0x3];
2458         u8 cd_slave_receive[0x1];
2459         u8 cd_slave_send[0x1];
2460         u8 cd_master[0x1];
2461         u8 reserved_at_4a0[0x3];
2462         u8 min_rnr_nak[0x5];
2463         u8 next_rcv_psn[0x18];
2464         u8 reserved_at_4c0[0x8];
2465         u8 xrcd[0x18];
2466         u8 reserved_at_4e0[0x8];
2467         u8 cqn_rcv[0x18];
2468         u8 dbr_addr[0x40];
2469         u8 q_key[0x20];
2470         u8 reserved_at_560[0x5];
2471         u8 rq_type[0x3];
2472         u8 srqn_rmpn_xrqn[0x18];
2473         u8 reserved_at_580[0x8];
2474         u8 rmsn[0x18];
2475         u8 hw_sq_wqebb_counter[0x10];
2476         u8 sw_sq_wqebb_counter[0x10];
2477         u8 hw_rq_counter[0x20];
2478         u8 sw_rq_counter[0x20];
2479         u8 reserved_at_600[0x20];
2480         u8 reserved_at_620[0xf];
2481         u8 cgs[0x1];
2482         u8 cs_req[0x8];
2483         u8 cs_res[0x8];
2484         u8 dc_access_key[0x40];
2485         u8 reserved_at_680[0x3];
2486         u8 dbr_umem_valid[0x1];
2487         u8 reserved_at_684[0x9c];
2488         u8 dbr_umem_id[0x20];
2489 };
2490
2491 struct mlx5_ifc_create_qp_out_bits {
2492         u8 status[0x8];
2493         u8 reserved_at_8[0x18];
2494         u8 syndrome[0x20];
2495         u8 reserved_at_40[0x8];
2496         u8 qpn[0x18];
2497         u8 reserved_at_60[0x20];
2498 };
2499
2500 #ifdef PEDANTIC
2501 #pragma GCC diagnostic ignored "-Wpedantic"
2502 #endif
2503 struct mlx5_ifc_create_qp_in_bits {
2504         u8 opcode[0x10];
2505         u8 uid[0x10];
2506         u8 reserved_at_20[0x10];
2507         u8 op_mod[0x10];
2508         u8 reserved_at_40[0x40];
2509         u8 opt_param_mask[0x20];
2510         u8 reserved_at_a0[0x20];
2511         struct mlx5_ifc_qpc_bits qpc;
2512         u8 wq_umem_offset[0x40];
2513         u8 wq_umem_id[0x20];
2514         u8 wq_umem_valid[0x1];
2515         u8 reserved_at_861[0x1f];
2516         u8 pas[0][0x40];
2517 };
2518 #ifdef PEDANTIC
2519 #pragma GCC diagnostic error "-Wpedantic"
2520 #endif
2521
2522 struct mlx5_ifc_sqerr2rts_qp_out_bits {
2523         u8 status[0x8];
2524         u8 reserved_at_8[0x18];
2525         u8 syndrome[0x20];
2526         u8 reserved_at_40[0x40];
2527 };
2528
2529 struct mlx5_ifc_sqerr2rts_qp_in_bits {
2530         u8 opcode[0x10];
2531         u8 uid[0x10];
2532         u8 reserved_at_20[0x10];
2533         u8 op_mod[0x10];
2534         u8 reserved_at_40[0x8];
2535         u8 qpn[0x18];
2536         u8 reserved_at_60[0x20];
2537         u8 opt_param_mask[0x20];
2538         u8 reserved_at_a0[0x20];
2539         struct mlx5_ifc_qpc_bits qpc;
2540         u8 reserved_at_800[0x80];
2541 };
2542
2543 struct mlx5_ifc_sqd2rts_qp_out_bits {
2544         u8 status[0x8];
2545         u8 reserved_at_8[0x18];
2546         u8 syndrome[0x20];
2547         u8 reserved_at_40[0x40];
2548 };
2549
2550 struct mlx5_ifc_sqd2rts_qp_in_bits {
2551         u8 opcode[0x10];
2552         u8 uid[0x10];
2553         u8 reserved_at_20[0x10];
2554         u8 op_mod[0x10];
2555         u8 reserved_at_40[0x8];
2556         u8 qpn[0x18];
2557         u8 reserved_at_60[0x20];
2558         u8 opt_param_mask[0x20];
2559         u8 reserved_at_a0[0x20];
2560         struct mlx5_ifc_qpc_bits qpc;
2561         u8 reserved_at_800[0x80];
2562 };
2563
2564 struct mlx5_ifc_rts2rts_qp_out_bits {
2565         u8 status[0x8];
2566         u8 reserved_at_8[0x18];
2567         u8 syndrome[0x20];
2568         u8 reserved_at_40[0x40];
2569 };
2570
2571 struct mlx5_ifc_rts2rts_qp_in_bits {
2572         u8 opcode[0x10];
2573         u8 uid[0x10];
2574         u8 reserved_at_20[0x10];
2575         u8 op_mod[0x10];
2576         u8 reserved_at_40[0x8];
2577         u8 qpn[0x18];
2578         u8 reserved_at_60[0x20];
2579         u8 opt_param_mask[0x20];
2580         u8 reserved_at_a0[0x20];
2581         struct mlx5_ifc_qpc_bits qpc;
2582         u8 reserved_at_800[0x80];
2583 };
2584
2585 struct mlx5_ifc_rtr2rts_qp_out_bits {
2586         u8 status[0x8];
2587         u8 reserved_at_8[0x18];
2588         u8 syndrome[0x20];
2589         u8 reserved_at_40[0x40];
2590 };
2591
2592 struct mlx5_ifc_rtr2rts_qp_in_bits {
2593         u8 opcode[0x10];
2594         u8 uid[0x10];
2595         u8 reserved_at_20[0x10];
2596         u8 op_mod[0x10];
2597         u8 reserved_at_40[0x8];
2598         u8 qpn[0x18];
2599         u8 reserved_at_60[0x20];
2600         u8 opt_param_mask[0x20];
2601         u8 reserved_at_a0[0x20];
2602         struct mlx5_ifc_qpc_bits qpc;
2603         u8 reserved_at_800[0x80];
2604 };
2605
2606 struct mlx5_ifc_rst2init_qp_out_bits {
2607         u8 status[0x8];
2608         u8 reserved_at_8[0x18];
2609         u8 syndrome[0x20];
2610         u8 reserved_at_40[0x40];
2611 };
2612
2613 struct mlx5_ifc_rst2init_qp_in_bits {
2614         u8 opcode[0x10];
2615         u8 uid[0x10];
2616         u8 reserved_at_20[0x10];
2617         u8 op_mod[0x10];
2618         u8 reserved_at_40[0x8];
2619         u8 qpn[0x18];
2620         u8 reserved_at_60[0x20];
2621         u8 opt_param_mask[0x20];
2622         u8 reserved_at_a0[0x20];
2623         struct mlx5_ifc_qpc_bits qpc;
2624         u8 reserved_at_800[0x80];
2625 };
2626
2627 struct mlx5_ifc_init2rtr_qp_out_bits {
2628         u8 status[0x8];
2629         u8 reserved_at_8[0x18];
2630         u8 syndrome[0x20];
2631         u8 reserved_at_40[0x40];
2632 };
2633
2634 struct mlx5_ifc_init2rtr_qp_in_bits {
2635         u8 opcode[0x10];
2636         u8 uid[0x10];
2637         u8 reserved_at_20[0x10];
2638         u8 op_mod[0x10];
2639         u8 reserved_at_40[0x8];
2640         u8 qpn[0x18];
2641         u8 reserved_at_60[0x20];
2642         u8 opt_param_mask[0x20];
2643         u8 reserved_at_a0[0x20];
2644         struct mlx5_ifc_qpc_bits qpc;
2645         u8 reserved_at_800[0x80];
2646 };
2647
2648 struct mlx5_ifc_init2init_qp_out_bits {
2649         u8 status[0x8];
2650         u8 reserved_at_8[0x18];
2651         u8 syndrome[0x20];
2652         u8 reserved_at_40[0x40];
2653 };
2654
2655 struct mlx5_ifc_init2init_qp_in_bits {
2656         u8 opcode[0x10];
2657         u8 uid[0x10];
2658         u8 reserved_at_20[0x10];
2659         u8 op_mod[0x10];
2660         u8 reserved_at_40[0x8];
2661         u8 qpn[0x18];
2662         u8 reserved_at_60[0x20];
2663         u8 opt_param_mask[0x20];
2664         u8 reserved_at_a0[0x20];
2665         struct mlx5_ifc_qpc_bits qpc;
2666         u8 reserved_at_800[0x80];
2667 };
2668
2669 #ifdef PEDANTIC
2670 #pragma GCC diagnostic ignored "-Wpedantic"
2671 #endif
2672 struct mlx5_ifc_query_qp_out_bits {
2673         u8 status[0x8];
2674         u8 reserved_at_8[0x18];
2675         u8 syndrome[0x20];
2676         u8 reserved_at_40[0x40];
2677         u8 opt_param_mask[0x20];
2678         u8 reserved_at_a0[0x20];
2679         struct mlx5_ifc_qpc_bits qpc;
2680         u8 reserved_at_800[0x80];
2681         u8 pas[0][0x40];
2682 };
2683 #ifdef PEDANTIC
2684 #pragma GCC diagnostic error "-Wpedantic"
2685 #endif
2686
2687 struct mlx5_ifc_query_qp_in_bits {
2688         u8 opcode[0x10];
2689         u8 reserved_at_10[0x10];
2690         u8 reserved_at_20[0x10];
2691         u8 op_mod[0x10];
2692         u8 reserved_at_40[0x8];
2693         u8 qpn[0x18];
2694         u8 reserved_at_60[0x20];
2695 };
2696
2697 enum {
2698         MLX5_DATA_RATE = 0x0,
2699         MLX5_WQE_RATE = 0x1,
2700 };
2701
2702 struct mlx5_ifc_set_pp_rate_limit_context_bits {
2703         u8 rate_limit[0x20];
2704         u8 burst_upper_bound[0x20];
2705         u8 reserved_at_40[0xC];
2706         u8 rate_mode[0x4];
2707         u8 typical_packet_size[0x10];
2708         u8 reserved_at_60[0x120];
2709 };
2710
2711 #define MLX5_ACCESS_REGISTER_DATA_DWORD_MAX 8u
2712
2713 #ifdef PEDANTIC
2714 #pragma GCC diagnostic ignored "-Wpedantic"
2715 #endif
2716 struct mlx5_ifc_access_register_out_bits {
2717         u8 status[0x8];
2718         u8 reserved_at_8[0x18];
2719         u8 syndrome[0x20];
2720         u8 reserved_at_40[0x40];
2721         u8 register_data[0][0x20];
2722 };
2723
2724 struct mlx5_ifc_access_register_in_bits {
2725         u8 opcode[0x10];
2726         u8 reserved_at_10[0x10];
2727         u8 reserved_at_20[0x10];
2728         u8 op_mod[0x10];
2729         u8 reserved_at_40[0x10];
2730         u8 register_id[0x10];
2731         u8 argument[0x20];
2732         u8 register_data[0][0x20];
2733 };
2734 #ifdef PEDANTIC
2735 #pragma GCC diagnostic error "-Wpedantic"
2736 #endif
2737
2738 enum {
2739         MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE  = 0x0,
2740         MLX5_ACCESS_REGISTER_IN_OP_MOD_READ   = 0x1,
2741 };
2742
2743 enum {
2744         MLX5_REGISTER_ID_MTUTC  = 0x9055,
2745 };
2746
2747 struct mlx5_ifc_register_mtutc_bits {
2748         u8 time_stamp_mode[0x2];
2749         u8 time_stamp_state[0x2];
2750         u8 reserved_at_4[0x18];
2751         u8 operation[0x4];
2752         u8 freq_adjustment[0x20];
2753         u8 reserved_at_40[0x40];
2754         u8 utc_sec[0x20];
2755         u8 utc_nsec[0x20];
2756         u8 time_adjustment[0x20];
2757 };
2758
2759 #define MLX5_MTUTC_TIMESTAMP_MODE_INTERNAL_TIMER 0
2760 #define MLX5_MTUTC_TIMESTAMP_MODE_REAL_TIME 1
2761
2762 struct mlx5_ifc_parse_graph_arc_bits {
2763         u8 start_inner_tunnel[0x1];
2764         u8 reserved_at_1[0x7];
2765         u8 arc_parse_graph_node[0x8];
2766         u8 compare_condition_value[0x10];
2767         u8 parse_graph_node_handle[0x20];
2768         u8 reserved_at_40[0x40];
2769 };
2770
2771 struct mlx5_ifc_parse_graph_flow_match_sample_bits {
2772         u8 flow_match_sample_en[0x1];
2773         u8 reserved_at_1[0x3];
2774         u8 flow_match_sample_offset_mode[0x4];
2775         u8 reserved_at_5[0x8];
2776         u8 flow_match_sample_field_offset[0x10];
2777         u8 reserved_at_32[0x4];
2778         u8 flow_match_sample_field_offset_shift[0x4];
2779         u8 flow_match_sample_field_base_offset[0x8];
2780         u8 reserved_at_48[0xd];
2781         u8 flow_match_sample_tunnel_mode[0x3];
2782         u8 flow_match_sample_field_offset_mask[0x20];
2783         u8 flow_match_sample_field_id[0x20];
2784 };
2785
2786 struct mlx5_ifc_parse_graph_flex_bits {
2787         u8 modify_field_select[0x40];
2788         u8 reserved_at_64[0x20];
2789         u8 header_length_base_value[0x10];
2790         u8 reserved_at_112[0x4];
2791         u8 header_length_field_shift[0x4];
2792         u8 reserved_at_120[0x4];
2793         u8 header_length_mode[0x4];
2794         u8 header_length_field_offset[0x10];
2795         u8 next_header_field_offset[0x10];
2796         u8 reserved_at_160[0x1b];
2797         u8 next_header_field_size[0x5];
2798         u8 header_length_field_mask[0x20];
2799         u8 reserved_at_224[0x20];
2800         struct mlx5_ifc_parse_graph_flow_match_sample_bits sample_table[0x8];
2801         struct mlx5_ifc_parse_graph_arc_bits input_arc[0x8];
2802         struct mlx5_ifc_parse_graph_arc_bits output_arc[0x8];
2803 };
2804
2805 struct mlx5_ifc_create_flex_parser_in_bits {
2806         struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
2807         struct mlx5_ifc_parse_graph_flex_bits flex;
2808 };
2809
2810 struct mlx5_ifc_create_flex_parser_out_bits {
2811         struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
2812         struct mlx5_ifc_parse_graph_flex_bits flex;
2813 };
2814
2815 struct mlx5_ifc_parse_graph_flex_out_bits {
2816         u8 status[0x8];
2817         u8 reserved_at_8[0x18];
2818         u8 syndrome[0x20];
2819         u8 reserved_at_40[0x40];
2820         struct mlx5_ifc_parse_graph_flex_bits capability;
2821 };
2822
2823 struct regexp_params_field_select_bits {
2824         u8 reserved_at_0[0x1e];
2825         u8 stop_engine[0x1];
2826         u8 db_umem_id[0x1];
2827 };
2828
2829 struct mlx5_ifc_regexp_params_bits {
2830         u8 reserved_at_0[0x1f];
2831         u8 stop_engine[0x1];
2832         u8 db_umem_id[0x20];
2833         u8 db_umem_offset[0x40];
2834         u8 reserved_at_80[0x100];
2835 };
2836
2837 struct mlx5_ifc_set_regexp_params_in_bits {
2838         u8 opcode[0x10];
2839         u8 uid[0x10];
2840         u8 reserved_at_20[0x10];
2841         u8 op_mod[0x10];
2842         u8 reserved_at_40[0x18];
2843         u8 engine_id[0x8];
2844         struct regexp_params_field_select_bits field_select;
2845         struct mlx5_ifc_regexp_params_bits regexp_params;
2846 };
2847
2848 struct mlx5_ifc_set_regexp_params_out_bits {
2849         u8 status[0x8];
2850         u8 reserved_at_8[0x18];
2851         u8 syndrome[0x20];
2852         u8 reserved_at_18[0x40];
2853 };
2854
2855 struct mlx5_ifc_query_regexp_params_in_bits {
2856         u8 opcode[0x10];
2857         u8 uid[0x10];
2858         u8 reserved_at_20[0x10];
2859         u8 op_mod[0x10];
2860         u8 reserved_at_40[0x18];
2861         u8 engine_id[0x8];
2862         u8 reserved[0x20];
2863 };
2864
2865 struct mlx5_ifc_query_regexp_params_out_bits {
2866         u8 status[0x8];
2867         u8 reserved_at_8[0x18];
2868         u8 syndrome[0x20];
2869         u8 reserved[0x40];
2870         struct mlx5_ifc_regexp_params_bits regexp_params;
2871 };
2872
2873 struct mlx5_ifc_set_regexp_register_in_bits {
2874         u8 opcode[0x10];
2875         u8 uid[0x10];
2876         u8 reserved_at_20[0x10];
2877         u8 op_mod[0x10];
2878         u8 reserved_at_40[0x18];
2879         u8 engine_id[0x8];
2880         u8 register_address[0x20];
2881         u8 register_data[0x20];
2882         u8 reserved[0x60];
2883 };
2884
2885 struct mlx5_ifc_set_regexp_register_out_bits {
2886         u8 status[0x8];
2887         u8 reserved_at_8[0x18];
2888         u8 syndrome[0x20];
2889         u8 reserved[0x40];
2890 };
2891
2892 struct mlx5_ifc_query_regexp_register_in_bits {
2893         u8 opcode[0x10];
2894         u8 uid[0x10];
2895         u8 reserved_at_20[0x10];
2896         u8 op_mod[0x10];
2897         u8 reserved_at_40[0x18];
2898         u8 engine_id[0x8];
2899         u8 register_address[0x20];
2900 };
2901
2902 struct mlx5_ifc_query_regexp_register_out_bits {
2903         u8 status[0x8];
2904         u8 reserved_at_8[0x18];
2905         u8 syndrome[0x20];
2906         u8 reserved[0x20];
2907         u8 register_data[0x20];
2908 };
2909
2910 /* CQE format mask. */
2911 #define MLX5E_CQE_FORMAT_MASK 0xc
2912
2913 /* MPW opcode. */
2914 #define MLX5_OPC_MOD_MPW 0x01
2915
2916 /* Compressed Rx CQE structure. */
2917 struct mlx5_mini_cqe8 {
2918         union {
2919                 uint32_t rx_hash_result;
2920                 struct {
2921                         uint16_t checksum;
2922                         uint16_t stride_idx;
2923                 };
2924                 struct {
2925                         uint16_t wqe_counter;
2926                         uint8_t  s_wqe_opcode;
2927                         uint8_t  reserved;
2928                 } s_wqe_info;
2929         };
2930         uint32_t byte_cnt;
2931 };
2932
2933 /* Mini CQE responder format. */
2934 enum {
2935         MLX5_CQE_RESP_FORMAT_HASH = 0x0,
2936         MLX5_CQE_RESP_FORMAT_CSUM = 0x1,
2937         MLX5_CQE_RESP_FORMAT_CSUM_FLOW_TAG = 0x2,
2938         MLX5_CQE_RESP_FORMAT_CSUM_STRIDX = 0x3,
2939 };
2940
2941 /* srTCM PRM flow meter parameters. */
2942 enum {
2943         MLX5_FLOW_COLOR_RED = 0,
2944         MLX5_FLOW_COLOR_YELLOW,
2945         MLX5_FLOW_COLOR_GREEN,
2946         MLX5_FLOW_COLOR_UNDEFINED,
2947 };
2948
2949 /* Maximum value of srTCM metering parameters. */
2950 #define MLX5_SRTCM_CBS_MAX (0xFF * (1ULL << 0x1F))
2951 #define MLX5_SRTCM_CIR_MAX (8 * (1ULL << 30) * 0xFF)
2952 #define MLX5_SRTCM_EBS_MAX 0
2953
2954 /* The bits meter color use. */
2955 #define MLX5_MTR_COLOR_BITS 8
2956
2957 /* Length mode of dynamic flex parser graph node. */
2958 enum mlx5_parse_graph_node_len_mode {
2959         MLX5_GRAPH_NODE_LEN_FIXED = 0x0,
2960         MLX5_GRAPH_NODE_LEN_FIELD = 0x1,
2961         MLX5_GRAPH_NODE_LEN_BITMASK = 0x2,
2962 };
2963
2964 /* Offset mode of the samples of flex parser. */
2965 enum mlx5_parse_graph_flow_match_sample_offset_mode {
2966         MLX5_GRAPH_SAMPLE_OFFSET_FIXED = 0x0,
2967         MLX5_GRAPH_SAMPLE_OFFSET_FIELD = 0x1,
2968         MLX5_GRAPH_SAMPLE_OFFSET_BITMASK = 0x2,
2969 };
2970
2971 /* Node index for an input / output arc of the flex parser graph. */
2972 enum mlx5_parse_graph_arc_node_index {
2973         MLX5_GRAPH_ARC_NODE_NULL = 0x0,
2974         MLX5_GRAPH_ARC_NODE_HEAD = 0x1,
2975         MLX5_GRAPH_ARC_NODE_MAC = 0x2,
2976         MLX5_GRAPH_ARC_NODE_IP = 0x3,
2977         MLX5_GRAPH_ARC_NODE_GRE = 0x4,
2978         MLX5_GRAPH_ARC_NODE_UDP = 0x5,
2979         MLX5_GRAPH_ARC_NODE_MPLS = 0x6,
2980         MLX5_GRAPH_ARC_NODE_TCP = 0x7,
2981         MLX5_GRAPH_ARC_NODE_VXLAN_GPE = 0x8,
2982         MLX5_GRAPH_ARC_NODE_GENEVE = 0x9,
2983         MLX5_GRAPH_ARC_NODE_IPSEC_ESP = 0xa,
2984         MLX5_GRAPH_ARC_NODE_PROGRAMMABLE = 0x1f,
2985 };
2986
2987 /**
2988  * Convert a user mark to flow mark.
2989  *
2990  * @param val
2991  *   Mark value to convert.
2992  *
2993  * @return
2994  *   Converted mark value.
2995  */
2996 static inline uint32_t
2997 mlx5_flow_mark_set(uint32_t val)
2998 {
2999         uint32_t ret;
3000
3001         /*
3002          * Add one to the user value to differentiate un-marked flows from
3003          * marked flows, if the ID is equal to MLX5_FLOW_MARK_DEFAULT it
3004          * remains untouched.
3005          */
3006         if (val != MLX5_FLOW_MARK_DEFAULT)
3007                 ++val;
3008 #if RTE_BYTE_ORDER == RTE_LITTLE_ENDIAN
3009         /*
3010          * Mark is 24 bits (minus reserved values) but is stored on a 32 bit
3011          * word, byte-swapped by the kernel on little-endian systems. In this
3012          * case, left-shifting the resulting big-endian value ensures the
3013          * least significant 24 bits are retained when converting it back.
3014          */
3015         ret = rte_cpu_to_be_32(val) >> 8;
3016 #else
3017         ret = val;
3018 #endif
3019         return ret;
3020 }
3021
3022 /**
3023  * Convert a mark to user mark.
3024  *
3025  * @param val
3026  *   Mark value to convert.
3027  *
3028  * @return
3029  *   Converted mark value.
3030  */
3031 static inline uint32_t
3032 mlx5_flow_mark_get(uint32_t val)
3033 {
3034         /*
3035          * Subtract one from the retrieved value. It was added by
3036          * mlx5_flow_mark_set() to distinguish unmarked flows.
3037          */
3038 #if RTE_BYTE_ORDER == RTE_LITTLE_ENDIAN
3039         return (val >> 8) - 1;
3040 #else
3041         return val - 1;
3042 #endif
3043 }
3044
3045 #endif /* RTE_PMD_MLX5_PRM_H_ */