common/mlx5: check GENEVE TLV support in HCA attributes
[dpdk.git] / drivers / common / mlx5 / mlx5_prm.h
1 /* SPDX-License-Identifier: BSD-3-Clause
2  * Copyright 2016 6WIND S.A.
3  * Copyright 2016 Mellanox Technologies, Ltd
4  */
5
6 #ifndef RTE_PMD_MLX5_PRM_H_
7 #define RTE_PMD_MLX5_PRM_H_
8
9 #include <unistd.h>
10
11 #include <rte_vect.h>
12 #include <rte_byteorder.h>
13
14 #include <mlx5_glue.h>
15 #include "mlx5_autoconf.h"
16
17 /* RSS hash key size. */
18 #define MLX5_RSS_HASH_KEY_LEN 40
19
20 /* Get CQE owner bit. */
21 #define MLX5_CQE_OWNER(op_own) ((op_own) & MLX5_CQE_OWNER_MASK)
22
23 /* Get CQE format. */
24 #define MLX5_CQE_FORMAT(op_own) (((op_own) & MLX5E_CQE_FORMAT_MASK) >> 2)
25
26 /* Get CQE opcode. */
27 #define MLX5_CQE_OPCODE(op_own) (((op_own) & 0xf0) >> 4)
28
29 /* Get CQE solicited event. */
30 #define MLX5_CQE_SE(op_own) (((op_own) >> 1) & 1)
31
32 /* Invalidate a CQE. */
33 #define MLX5_CQE_INVALIDATE (MLX5_CQE_INVALID << 4)
34
35 /* Hardware index widths. */
36 #define MLX5_CQ_INDEX_WIDTH 24
37 #define MLX5_WQ_INDEX_WIDTH 16
38
39 /* WQE Segment sizes in bytes. */
40 #define MLX5_WSEG_SIZE 16u
41 #define MLX5_WQE_CSEG_SIZE sizeof(struct mlx5_wqe_cseg)
42 #define MLX5_WQE_DSEG_SIZE sizeof(struct mlx5_wqe_dseg)
43 #define MLX5_WQE_ESEG_SIZE sizeof(struct mlx5_wqe_eseg)
44
45 /* WQE/WQEBB size in bytes. */
46 #define MLX5_WQE_SIZE sizeof(struct mlx5_wqe)
47
48 /*
49  * Max size of a WQE session.
50  * Absolute maximum size is 63 (MLX5_DSEG_MAX) segments,
51  * the WQE size field in Control Segment is 6 bits wide.
52  */
53 #define MLX5_WQE_SIZE_MAX (60 * MLX5_WSEG_SIZE)
54
55 /*
56  * Default minimum number of Tx queues for inlining packets.
57  * If there are less queues as specified we assume we have
58  * no enough CPU resources (cycles) to perform inlining,
59  * the PCIe throughput is not supposed as bottleneck and
60  * inlining is disabled.
61  */
62 #define MLX5_INLINE_MAX_TXQS 8u
63 #define MLX5_INLINE_MAX_TXQS_BLUEFIELD 16u
64
65 /*
66  * Default packet length threshold to be inlined with
67  * enhanced MPW. If packet length exceeds the threshold
68  * the data are not inlined. Should be aligned in WQEBB
69  * boundary with accounting the title Control and Ethernet
70  * segments.
71  */
72 #define MLX5_EMPW_DEF_INLINE_LEN (4u * MLX5_WQE_SIZE + \
73                                   MLX5_DSEG_MIN_INLINE_SIZE)
74 /*
75  * Maximal inline data length sent with enhanced MPW.
76  * Is based on maximal WQE size.
77  */
78 #define MLX5_EMPW_MAX_INLINE_LEN (MLX5_WQE_SIZE_MAX - \
79                                   MLX5_WQE_CSEG_SIZE - \
80                                   MLX5_WQE_ESEG_SIZE - \
81                                   MLX5_WQE_DSEG_SIZE + \
82                                   MLX5_DSEG_MIN_INLINE_SIZE)
83 /*
84  * Minimal amount of packets to be sent with EMPW.
85  * This limits the minimal required size of sent EMPW.
86  * If there are no enough resources to built minimal
87  * EMPW the sending loop exits.
88  */
89 #define MLX5_EMPW_MIN_PACKETS (2u + 3u * 4u)
90 /*
91  * Maximal amount of packets to be sent with EMPW.
92  * This value is not recommended to exceed MLX5_TX_COMP_THRESH,
93  * otherwise there might be up to MLX5_EMPW_MAX_PACKETS mbufs
94  * without CQE generation request, being multiplied by
95  * MLX5_TX_COMP_MAX_CQE it may cause significant latency
96  * in tx burst routine at the moment of freeing multiple mbufs.
97  */
98 #define MLX5_EMPW_MAX_PACKETS MLX5_TX_COMP_THRESH
99 #define MLX5_MPW_MAX_PACKETS 6
100 #define MLX5_MPW_INLINE_MAX_PACKETS 6
101
102 /*
103  * Default packet length threshold to be inlined with
104  * ordinary SEND. Inlining saves the MR key search
105  * and extra PCIe data fetch transaction, but eats the
106  * CPU cycles.
107  */
108 #define MLX5_SEND_DEF_INLINE_LEN (5U * MLX5_WQE_SIZE + \
109                                   MLX5_ESEG_MIN_INLINE_SIZE - \
110                                   MLX5_WQE_CSEG_SIZE - \
111                                   MLX5_WQE_ESEG_SIZE - \
112                                   MLX5_WQE_DSEG_SIZE)
113 /*
114  * Maximal inline data length sent with ordinary SEND.
115  * Is based on maximal WQE size.
116  */
117 #define MLX5_SEND_MAX_INLINE_LEN (MLX5_WQE_SIZE_MAX - \
118                                   MLX5_WQE_CSEG_SIZE - \
119                                   MLX5_WQE_ESEG_SIZE - \
120                                   MLX5_WQE_DSEG_SIZE + \
121                                   MLX5_ESEG_MIN_INLINE_SIZE)
122
123 /* Missed in mlx5dv.h, should define here. */
124 #ifndef HAVE_MLX5_OPCODE_ENHANCED_MPSW
125 #define MLX5_OPCODE_ENHANCED_MPSW 0x29u
126 #endif
127
128 #ifndef HAVE_MLX5_OPCODE_SEND_EN
129 #define MLX5_OPCODE_SEND_EN 0x17u
130 #endif
131
132 #ifndef HAVE_MLX5_OPCODE_WAIT
133 #define MLX5_OPCODE_WAIT 0x0fu
134 #endif
135
136 #ifndef HAVE_MLX5_OPCODE_ACCESS_ASO
137 #define MLX5_OPCODE_ACCESS_ASO 0x2du
138 #endif
139
140 /* CQE value to inform that VLAN is stripped. */
141 #define MLX5_CQE_VLAN_STRIPPED (1u << 0)
142
143 /* IPv4 options. */
144 #define MLX5_CQE_RX_IP_EXT_OPTS_PACKET (1u << 1)
145
146 /* IPv6 packet. */
147 #define MLX5_CQE_RX_IPV6_PACKET (1u << 2)
148
149 /* IPv4 packet. */
150 #define MLX5_CQE_RX_IPV4_PACKET (1u << 3)
151
152 /* TCP packet. */
153 #define MLX5_CQE_RX_TCP_PACKET (1u << 4)
154
155 /* UDP packet. */
156 #define MLX5_CQE_RX_UDP_PACKET (1u << 5)
157
158 /* IP is fragmented. */
159 #define MLX5_CQE_RX_IP_FRAG_PACKET (1u << 7)
160
161 /* L2 header is valid. */
162 #define MLX5_CQE_RX_L2_HDR_VALID (1u << 8)
163
164 /* L3 header is valid. */
165 #define MLX5_CQE_RX_L3_HDR_VALID (1u << 9)
166
167 /* L4 header is valid. */
168 #define MLX5_CQE_RX_L4_HDR_VALID (1u << 10)
169
170 /* Outer packet, 0 IPv4, 1 IPv6. */
171 #define MLX5_CQE_RX_OUTER_PACKET (1u << 1)
172
173 /* Tunnel packet bit in the CQE. */
174 #define MLX5_CQE_RX_TUNNEL_PACKET (1u << 0)
175
176 /* Mask for LRO push flag in the CQE lro_tcppsh_abort_dupack field. */
177 #define MLX5_CQE_LRO_PUSH_MASK 0x40
178
179 /* Mask for L4 type in the CQE hdr_type_etc field. */
180 #define MLX5_CQE_L4_TYPE_MASK 0x70
181
182 /* The bit index of L4 type in CQE hdr_type_etc field. */
183 #define MLX5_CQE_L4_TYPE_SHIFT 0x4
184
185 /* L4 type to indicate TCP packet without acknowledgment. */
186 #define MLX5_L4_HDR_TYPE_TCP_EMPTY_ACK 0x3
187
188 /* L4 type to indicate TCP packet with acknowledgment. */
189 #define MLX5_L4_HDR_TYPE_TCP_WITH_ACL 0x4
190
191 /* Inner L3 checksum offload (Tunneled packets only). */
192 #define MLX5_ETH_WQE_L3_INNER_CSUM (1u << 4)
193
194 /* Inner L4 checksum offload (Tunneled packets only). */
195 #define MLX5_ETH_WQE_L4_INNER_CSUM (1u << 5)
196
197 /* Outer L4 type is TCP. */
198 #define MLX5_ETH_WQE_L4_OUTER_TCP  (0u << 5)
199
200 /* Outer L4 type is UDP. */
201 #define MLX5_ETH_WQE_L4_OUTER_UDP  (1u << 5)
202
203 /* Outer L3 type is IPV4. */
204 #define MLX5_ETH_WQE_L3_OUTER_IPV4 (0u << 4)
205
206 /* Outer L3 type is IPV6. */
207 #define MLX5_ETH_WQE_L3_OUTER_IPV6 (1u << 4)
208
209 /* Inner L4 type is TCP. */
210 #define MLX5_ETH_WQE_L4_INNER_TCP (0u << 1)
211
212 /* Inner L4 type is UDP. */
213 #define MLX5_ETH_WQE_L4_INNER_UDP (1u << 1)
214
215 /* Inner L3 type is IPV4. */
216 #define MLX5_ETH_WQE_L3_INNER_IPV4 (0u << 0)
217
218 /* Inner L3 type is IPV6. */
219 #define MLX5_ETH_WQE_L3_INNER_IPV6 (1u << 0)
220
221 /* VLAN insertion flag. */
222 #define MLX5_ETH_WQE_VLAN_INSERT (1u << 31)
223
224 /* Data inline segment flag. */
225 #define MLX5_ETH_WQE_DATA_INLINE (1u << 31)
226
227 /* Is flow mark valid. */
228 #if RTE_BYTE_ORDER == RTE_LITTLE_ENDIAN
229 #define MLX5_FLOW_MARK_IS_VALID(val) ((val) & 0xffffff00)
230 #else
231 #define MLX5_FLOW_MARK_IS_VALID(val) ((val) & 0xffffff)
232 #endif
233
234 /* INVALID is used by packets matching no flow rules. */
235 #define MLX5_FLOW_MARK_INVALID 0
236
237 /* Maximum allowed value to mark a packet. */
238 #define MLX5_FLOW_MARK_MAX 0xfffff0
239
240 /* Default mark value used when none is provided. */
241 #define MLX5_FLOW_MARK_DEFAULT 0xffffff
242
243 /* Default mark mask for metadata legacy mode. */
244 #define MLX5_FLOW_MARK_MASK 0xffffff
245
246 /* Byte length mask when mark is enable in miniCQE */
247 #define MLX5_LEN_WITH_MARK_MASK 0xffffff00
248
249 /* Maximum number of DS in WQE. Limited by 6-bit field. */
250 #define MLX5_DSEG_MAX 63
251
252 /* The completion mode offset in the WQE control segment line 2. */
253 #define MLX5_COMP_MODE_OFFSET 2
254
255 /* Amount of data bytes in minimal inline data segment. */
256 #define MLX5_DSEG_MIN_INLINE_SIZE 12u
257
258 /* Amount of data bytes in minimal inline eth segment. */
259 #define MLX5_ESEG_MIN_INLINE_SIZE 18u
260
261 /* Amount of data bytes after eth data segment. */
262 #define MLX5_ESEG_EXTRA_DATA_SIZE 32u
263
264 /* The maximum log value of segments per RQ WQE. */
265 #define MLX5_MAX_LOG_RQ_SEGS 5u
266
267 /* The alignment needed for WQ buffer. */
268 #define MLX5_WQE_BUF_ALIGNMENT rte_mem_page_size()
269
270 /* The alignment needed for CQ buffer. */
271 #define MLX5_CQE_BUF_ALIGNMENT rte_mem_page_size()
272
273 /* Completion mode. */
274 enum mlx5_completion_mode {
275         MLX5_COMP_ONLY_ERR = 0x0,
276         MLX5_COMP_ONLY_FIRST_ERR = 0x1,
277         MLX5_COMP_ALWAYS = 0x2,
278         MLX5_COMP_CQE_AND_EQE = 0x3,
279 };
280
281 /* MPW mode. */
282 enum mlx5_mpw_mode {
283         MLX5_MPW_DISABLED,
284         MLX5_MPW,
285         MLX5_MPW_ENHANCED, /* Enhanced Multi-Packet Send WQE, a.k.a MPWv2. */
286 };
287
288 /* WQE Control segment. */
289 struct mlx5_wqe_cseg {
290         uint32_t opcode;
291         uint32_t sq_ds;
292         uint32_t flags;
293         uint32_t misc;
294 } __rte_packed __rte_aligned(MLX5_WSEG_SIZE);
295
296 /*
297  * WQE CSEG opcode field size is 32 bits, divided:
298  * Bits 31:24 OPC_MOD
299  * Bits 23:8 wqe_index
300  * Bits 7:0 OPCODE
301  */
302 #define WQE_CSEG_OPC_MOD_OFFSET         24
303 #define WQE_CSEG_WQE_INDEX_OFFSET        8
304
305 /* Header of data segment. Minimal size Data Segment */
306 struct mlx5_wqe_dseg {
307         uint32_t bcount;
308         union {
309                 uint8_t inline_data[MLX5_DSEG_MIN_INLINE_SIZE];
310                 struct {
311                         uint32_t lkey;
312                         uint64_t pbuf;
313                 } __rte_packed;
314         };
315 } __rte_packed;
316
317 /* Subset of struct WQE Ethernet Segment. */
318 struct mlx5_wqe_eseg {
319         union {
320                 struct {
321                         uint32_t swp_offs;
322                         uint8_t cs_flags;
323                         uint8_t swp_flags;
324                         uint16_t mss;
325                         uint32_t metadata;
326                         uint16_t inline_hdr_sz;
327                         union {
328                                 uint16_t inline_data;
329                                 uint16_t vlan_tag;
330                         };
331                 } __rte_packed;
332                 struct {
333                         uint32_t offsets;
334                         uint32_t flags;
335                         uint32_t flow_metadata;
336                         uint32_t inline_hdr;
337                 } __rte_packed;
338         };
339 } __rte_packed;
340
341 struct mlx5_wqe_qseg {
342         uint32_t reserved0;
343         uint32_t reserved1;
344         uint32_t max_index;
345         uint32_t qpn_cqn;
346 } __rte_packed;
347
348 /* The title WQEBB, header of WQE. */
349 struct mlx5_wqe {
350         union {
351                 struct mlx5_wqe_cseg cseg;
352                 uint32_t ctrl[4];
353         };
354         struct mlx5_wqe_eseg eseg;
355         union {
356                 struct mlx5_wqe_dseg dseg[2];
357                 uint8_t data[MLX5_ESEG_EXTRA_DATA_SIZE];
358         };
359 } __rte_packed;
360
361 /* WQE for Multi-Packet RQ. */
362 struct mlx5_wqe_mprq {
363         struct mlx5_wqe_srq_next_seg next_seg;
364         struct mlx5_wqe_data_seg dseg;
365 };
366
367 #define MLX5_MPRQ_LEN_MASK 0x000ffff
368 #define MLX5_MPRQ_LEN_SHIFT 0
369 #define MLX5_MPRQ_STRIDE_NUM_MASK 0x3fff0000
370 #define MLX5_MPRQ_STRIDE_NUM_SHIFT 16
371 #define MLX5_MPRQ_FILLER_MASK 0x80000000
372 #define MLX5_MPRQ_FILLER_SHIFT 31
373
374 #define MLX5_MPRQ_STRIDE_SHIFT_BYTE 2
375
376 /* CQ element structure - should be equal to the cache line size */
377 struct mlx5_cqe {
378 #if (RTE_CACHE_LINE_SIZE == 128)
379         uint8_t padding[64];
380 #endif
381         uint8_t pkt_info;
382         uint8_t rsvd0;
383         uint16_t wqe_id;
384         uint8_t lro_tcppsh_abort_dupack;
385         uint8_t lro_min_ttl;
386         uint16_t lro_tcp_win;
387         uint32_t lro_ack_seq_num;
388         uint32_t rx_hash_res;
389         uint8_t rx_hash_type;
390         uint8_t rsvd1[3];
391         uint16_t csum;
392         uint8_t rsvd2[6];
393         uint16_t hdr_type_etc;
394         uint16_t vlan_info;
395         uint8_t lro_num_seg;
396         uint8_t rsvd3[3];
397         uint32_t flow_table_metadata;
398         uint8_t rsvd4[4];
399         uint32_t byte_cnt;
400         uint64_t timestamp;
401         uint32_t sop_drop_qpn;
402         uint16_t wqe_counter;
403         uint8_t rsvd5;
404         uint8_t op_own;
405 };
406
407 struct mlx5_cqe_ts {
408         uint64_t timestamp;
409         uint32_t sop_drop_qpn;
410         uint16_t wqe_counter;
411         uint8_t rsvd5;
412         uint8_t op_own;
413 };
414
415 /* MMO metadata segment */
416
417 #define MLX5_OPCODE_MMO 0x2f
418 #define MLX5_OPC_MOD_MMO_REGEX 0x4
419
420 struct mlx5_wqe_metadata_seg {
421         uint32_t mmo_control_31_0; /* mmo_control_63_32 is in ctrl_seg.imm */
422         uint32_t lkey;
423         uint64_t addr;
424 };
425
426 struct mlx5_ifc_regexp_mmo_control_bits {
427         uint8_t reserved_at_31[0x2];
428         uint8_t le[0x1];
429         uint8_t reserved_at_28[0x1];
430         uint8_t subset_id_0[0xc];
431         uint8_t reserved_at_16[0x4];
432         uint8_t subset_id_1[0xc];
433         uint8_t ctrl[0x4];
434         uint8_t subset_id_2[0xc];
435         uint8_t reserved_at_16_1[0x4];
436         uint8_t subset_id_3[0xc];
437 };
438
439 struct mlx5_ifc_regexp_metadata_bits {
440         uint8_t rof_version[0x10];
441         uint8_t latency_count[0x10];
442         uint8_t instruction_count[0x10];
443         uint8_t primary_thread_count[0x10];
444         uint8_t match_count[0x8];
445         uint8_t detected_match_count[0x8];
446         uint8_t status[0x10];
447         uint8_t job_id[0x20];
448         uint8_t reserved[0x80];
449 };
450
451 struct mlx5_ifc_regexp_match_tuple_bits {
452         uint8_t length[0x10];
453         uint8_t start_ptr[0x10];
454         uint8_t rule_id[0x20];
455 };
456
457 /* Adding direct verbs to data-path. */
458
459 /* CQ sequence number mask. */
460 #define MLX5_CQ_SQN_MASK 0x3
461
462 /* CQ sequence number index. */
463 #define MLX5_CQ_SQN_OFFSET 28
464
465 /* CQ doorbell index mask. */
466 #define MLX5_CI_MASK 0xffffff
467
468 /* CQ doorbell offset. */
469 #define MLX5_CQ_ARM_DB 1
470
471 /* CQ doorbell offset*/
472 #define MLX5_CQ_DOORBELL 0x20
473
474 /* CQE format value. */
475 #define MLX5_COMPRESSED 0x3
476
477 /* CQ doorbell cmd types. */
478 #define MLX5_CQ_DBR_CMD_SOL_ONLY (1 << 24)
479 #define MLX5_CQ_DBR_CMD_ALL (0 << 24)
480
481 /* Action type of header modification. */
482 enum {
483         MLX5_MODIFICATION_TYPE_SET = 0x1,
484         MLX5_MODIFICATION_TYPE_ADD = 0x2,
485         MLX5_MODIFICATION_TYPE_COPY = 0x3,
486 };
487
488 /* The field of packet to be modified. */
489 enum mlx5_modification_field {
490         MLX5_MODI_OUT_NONE = -1,
491         MLX5_MODI_OUT_SMAC_47_16 = 1,
492         MLX5_MODI_OUT_SMAC_15_0,
493         MLX5_MODI_OUT_ETHERTYPE,
494         MLX5_MODI_OUT_DMAC_47_16,
495         MLX5_MODI_OUT_DMAC_15_0,
496         MLX5_MODI_OUT_IP_DSCP,
497         MLX5_MODI_OUT_TCP_FLAGS,
498         MLX5_MODI_OUT_TCP_SPORT,
499         MLX5_MODI_OUT_TCP_DPORT,
500         MLX5_MODI_OUT_IPV4_TTL,
501         MLX5_MODI_OUT_UDP_SPORT,
502         MLX5_MODI_OUT_UDP_DPORT,
503         MLX5_MODI_OUT_SIPV6_127_96,
504         MLX5_MODI_OUT_SIPV6_95_64,
505         MLX5_MODI_OUT_SIPV6_63_32,
506         MLX5_MODI_OUT_SIPV6_31_0,
507         MLX5_MODI_OUT_DIPV6_127_96,
508         MLX5_MODI_OUT_DIPV6_95_64,
509         MLX5_MODI_OUT_DIPV6_63_32,
510         MLX5_MODI_OUT_DIPV6_31_0,
511         MLX5_MODI_OUT_SIPV4,
512         MLX5_MODI_OUT_DIPV4,
513         MLX5_MODI_OUT_FIRST_VID,
514         MLX5_MODI_IN_SMAC_47_16 = 0x31,
515         MLX5_MODI_IN_SMAC_15_0,
516         MLX5_MODI_IN_ETHERTYPE,
517         MLX5_MODI_IN_DMAC_47_16,
518         MLX5_MODI_IN_DMAC_15_0,
519         MLX5_MODI_IN_IP_DSCP,
520         MLX5_MODI_IN_TCP_FLAGS,
521         MLX5_MODI_IN_TCP_SPORT,
522         MLX5_MODI_IN_TCP_DPORT,
523         MLX5_MODI_IN_IPV4_TTL,
524         MLX5_MODI_IN_UDP_SPORT,
525         MLX5_MODI_IN_UDP_DPORT,
526         MLX5_MODI_IN_SIPV6_127_96,
527         MLX5_MODI_IN_SIPV6_95_64,
528         MLX5_MODI_IN_SIPV6_63_32,
529         MLX5_MODI_IN_SIPV6_31_0,
530         MLX5_MODI_IN_DIPV6_127_96,
531         MLX5_MODI_IN_DIPV6_95_64,
532         MLX5_MODI_IN_DIPV6_63_32,
533         MLX5_MODI_IN_DIPV6_31_0,
534         MLX5_MODI_IN_SIPV4,
535         MLX5_MODI_IN_DIPV4,
536         MLX5_MODI_OUT_IPV6_HOPLIMIT,
537         MLX5_MODI_IN_IPV6_HOPLIMIT,
538         MLX5_MODI_META_DATA_REG_A,
539         MLX5_MODI_META_DATA_REG_B = 0x50,
540         MLX5_MODI_META_REG_C_0,
541         MLX5_MODI_META_REG_C_1,
542         MLX5_MODI_META_REG_C_2,
543         MLX5_MODI_META_REG_C_3,
544         MLX5_MODI_META_REG_C_4,
545         MLX5_MODI_META_REG_C_5,
546         MLX5_MODI_META_REG_C_6,
547         MLX5_MODI_META_REG_C_7,
548         MLX5_MODI_OUT_TCP_SEQ_NUM,
549         MLX5_MODI_IN_TCP_SEQ_NUM,
550         MLX5_MODI_OUT_TCP_ACK_NUM,
551         MLX5_MODI_IN_TCP_ACK_NUM = 0x5C,
552 };
553
554 /* Total number of metadata reg_c's. */
555 #define MLX5_MREG_C_NUM (MLX5_MODI_META_REG_C_7 - MLX5_MODI_META_REG_C_0 + 1)
556
557 enum modify_reg {
558         REG_NON = 0,
559         REG_A,
560         REG_B,
561         REG_C_0,
562         REG_C_1,
563         REG_C_2,
564         REG_C_3,
565         REG_C_4,
566         REG_C_5,
567         REG_C_6,
568         REG_C_7,
569 };
570
571 /* Modification sub command. */
572 struct mlx5_modification_cmd {
573         union {
574                 uint32_t data0;
575                 struct {
576                         unsigned int length:5;
577                         unsigned int rsvd0:3;
578                         unsigned int offset:5;
579                         unsigned int rsvd1:3;
580                         unsigned int field:12;
581                         unsigned int action_type:4;
582                 };
583         };
584         union {
585                 uint32_t data1;
586                 uint8_t data[4];
587                 struct {
588                         unsigned int rsvd2:8;
589                         unsigned int dst_offset:5;
590                         unsigned int rsvd3:3;
591                         unsigned int dst_field:12;
592                         unsigned int rsvd4:4;
593                 };
594         };
595 };
596
597 typedef uint64_t u64;
598 typedef uint32_t u32;
599 typedef uint16_t u16;
600 typedef uint8_t u8;
601
602 #define __mlx5_nullp(typ) ((struct mlx5_ifc_##typ##_bits *)0)
603 #define __mlx5_bit_sz(typ, fld) sizeof(__mlx5_nullp(typ)->fld)
604 #define __mlx5_bit_off(typ, fld) ((unsigned int)(uintptr_t) \
605                                   (&(__mlx5_nullp(typ)->fld)))
606 #define __mlx5_dw_bit_off(typ, fld) (32 - __mlx5_bit_sz(typ, fld) - \
607                                     (__mlx5_bit_off(typ, fld) & 0x1f))
608 #define __mlx5_dw_off(typ, fld) (__mlx5_bit_off(typ, fld) / 32)
609 #define __mlx5_64_off(typ, fld) (__mlx5_bit_off(typ, fld) / 64)
610 #define __mlx5_dw_mask(typ, fld) (__mlx5_mask(typ, fld) << \
611                                   __mlx5_dw_bit_off(typ, fld))
612 #define __mlx5_mask(typ, fld) ((u32)((1ull << __mlx5_bit_sz(typ, fld)) - 1))
613 #define __mlx5_16_off(typ, fld) (__mlx5_bit_off(typ, fld) / 16)
614 #define __mlx5_16_bit_off(typ, fld) (16 - __mlx5_bit_sz(typ, fld) - \
615                                     (__mlx5_bit_off(typ, fld) & 0xf))
616 #define __mlx5_mask16(typ, fld) ((u16)((1ull << __mlx5_bit_sz(typ, fld)) - 1))
617 #define __mlx5_16_mask(typ, fld) (__mlx5_mask16(typ, fld) << \
618                                   __mlx5_16_bit_off(typ, fld))
619 #define MLX5_ST_SZ_BYTES(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 8)
620 #define MLX5_ST_SZ_DW(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 32)
621 #define MLX5_BYTE_OFF(typ, fld) (__mlx5_bit_off(typ, fld) / 8)
622 #define MLX5_ADDR_OF(typ, p, fld) ((char *)(p) + MLX5_BYTE_OFF(typ, fld))
623
624 /* insert a value to a struct */
625 #define MLX5_SET(typ, p, fld, v) \
626         do { \
627                 u32 _v = v; \
628                 *((rte_be32_t *)(p) + __mlx5_dw_off(typ, fld)) = \
629                 rte_cpu_to_be_32((rte_be_to_cpu_32(*((u32 *)(p) + \
630                                   __mlx5_dw_off(typ, fld))) & \
631                                   (~__mlx5_dw_mask(typ, fld))) | \
632                                  (((_v) & __mlx5_mask(typ, fld)) << \
633                                    __mlx5_dw_bit_off(typ, fld))); \
634         } while (0)
635
636 #define MLX5_SET64(typ, p, fld, v) \
637         do { \
638                 MLX5_ASSERT(__mlx5_bit_sz(typ, fld) == 64); \
639                 *((rte_be64_t *)(p) + __mlx5_64_off(typ, fld)) = \
640                         rte_cpu_to_be_64(v); \
641         } while (0)
642
643 #define MLX5_SET16(typ, p, fld, v) \
644         do { \
645                 u16 _v = v; \
646                 *((rte_be16_t *)(p) + __mlx5_16_off(typ, fld)) = \
647                 rte_cpu_to_be_16((rte_be_to_cpu_16(*((rte_be16_t *)(p) + \
648                                   __mlx5_16_off(typ, fld))) & \
649                                   (~__mlx5_16_mask(typ, fld))) | \
650                                  (((_v) & __mlx5_mask16(typ, fld)) << \
651                                   __mlx5_16_bit_off(typ, fld))); \
652         } while (0)
653
654 #define MLX5_GET_VOLATILE(typ, p, fld) \
655         ((rte_be_to_cpu_32(*((volatile __be32 *)(p) +\
656         __mlx5_dw_off(typ, fld))) >> __mlx5_dw_bit_off(typ, fld)) & \
657         __mlx5_mask(typ, fld))
658 #define MLX5_GET(typ, p, fld) \
659         ((rte_be_to_cpu_32(*((rte_be32_t *)(p) +\
660         __mlx5_dw_off(typ, fld))) >> __mlx5_dw_bit_off(typ, fld)) & \
661         __mlx5_mask(typ, fld))
662 #define MLX5_GET16(typ, p, fld) \
663         ((rte_be_to_cpu_16(*((rte_be16_t *)(p) + \
664           __mlx5_16_off(typ, fld))) >> __mlx5_16_bit_off(typ, fld)) & \
665          __mlx5_mask16(typ, fld))
666 #define MLX5_GET64(typ, p, fld) rte_be_to_cpu_64(*((rte_be64_t *)(p) + \
667                                                    __mlx5_64_off(typ, fld)))
668 #define MLX5_FLD_SZ_BYTES(typ, fld) (__mlx5_bit_sz(typ, fld) / 8)
669 #define MLX5_UN_SZ_BYTES(typ) (sizeof(union mlx5_ifc_##typ##_bits) / 8)
670
671 struct mlx5_ifc_fte_match_set_misc_bits {
672         u8 gre_c_present[0x1];
673         u8 reserved_at_1[0x1];
674         u8 gre_k_present[0x1];
675         u8 gre_s_present[0x1];
676         u8 source_vhci_port[0x4];
677         u8 source_sqn[0x18];
678         u8 reserved_at_20[0x10];
679         u8 source_port[0x10];
680         u8 outer_second_prio[0x3];
681         u8 outer_second_cfi[0x1];
682         u8 outer_second_vid[0xc];
683         u8 inner_second_prio[0x3];
684         u8 inner_second_cfi[0x1];
685         u8 inner_second_vid[0xc];
686         u8 outer_second_cvlan_tag[0x1];
687         u8 inner_second_cvlan_tag[0x1];
688         u8 outer_second_svlan_tag[0x1];
689         u8 inner_second_svlan_tag[0x1];
690         u8 reserved_at_64[0xc];
691         u8 gre_protocol[0x10];
692         u8 gre_key_h[0x18];
693         u8 gre_key_l[0x8];
694         u8 vxlan_vni[0x18];
695         u8 reserved_at_b8[0x8];
696         u8 geneve_vni[0x18];
697         u8 reserved_at_e4[0x7];
698         u8 geneve_oam[0x1];
699         u8 reserved_at_e0[0xc];
700         u8 outer_ipv6_flow_label[0x14];
701         u8 reserved_at_100[0xc];
702         u8 inner_ipv6_flow_label[0x14];
703         u8 reserved_at_120[0xa];
704         u8 geneve_opt_len[0x6];
705         u8 geneve_protocol_type[0x10];
706         u8 reserved_at_140[0xc0];
707 };
708
709 struct mlx5_ifc_ipv4_layout_bits {
710         u8 reserved_at_0[0x60];
711         u8 ipv4[0x20];
712 };
713
714 struct mlx5_ifc_ipv6_layout_bits {
715         u8 ipv6[16][0x8];
716 };
717
718 union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits {
719         struct mlx5_ifc_ipv6_layout_bits ipv6_layout;
720         struct mlx5_ifc_ipv4_layout_bits ipv4_layout;
721         u8 reserved_at_0[0x80];
722 };
723
724 struct mlx5_ifc_fte_match_set_lyr_2_4_bits {
725         u8 smac_47_16[0x20];
726         u8 smac_15_0[0x10];
727         u8 ethertype[0x10];
728         u8 dmac_47_16[0x20];
729         u8 dmac_15_0[0x10];
730         u8 first_prio[0x3];
731         u8 first_cfi[0x1];
732         u8 first_vid[0xc];
733         u8 ip_protocol[0x8];
734         u8 ip_dscp[0x6];
735         u8 ip_ecn[0x2];
736         u8 cvlan_tag[0x1];
737         u8 svlan_tag[0x1];
738         u8 frag[0x1];
739         u8 ip_version[0x4];
740         u8 tcp_flags[0x9];
741         u8 tcp_sport[0x10];
742         u8 tcp_dport[0x10];
743         u8 reserved_at_c0[0x18];
744         u8 ip_ttl_hoplimit[0x8];
745         u8 udp_sport[0x10];
746         u8 udp_dport[0x10];
747         union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits src_ipv4_src_ipv6;
748         union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits dst_ipv4_dst_ipv6;
749 };
750
751 struct mlx5_ifc_fte_match_mpls_bits {
752         u8 mpls_label[0x14];
753         u8 mpls_exp[0x3];
754         u8 mpls_s_bos[0x1];
755         u8 mpls_ttl[0x8];
756 };
757
758 struct mlx5_ifc_fte_match_set_misc2_bits {
759         struct mlx5_ifc_fte_match_mpls_bits outer_first_mpls;
760         struct mlx5_ifc_fte_match_mpls_bits inner_first_mpls;
761         struct mlx5_ifc_fte_match_mpls_bits outer_first_mpls_over_gre;
762         struct mlx5_ifc_fte_match_mpls_bits outer_first_mpls_over_udp;
763         u8 metadata_reg_c_7[0x20];
764         u8 metadata_reg_c_6[0x20];
765         u8 metadata_reg_c_5[0x20];
766         u8 metadata_reg_c_4[0x20];
767         u8 metadata_reg_c_3[0x20];
768         u8 metadata_reg_c_2[0x20];
769         u8 metadata_reg_c_1[0x20];
770         u8 metadata_reg_c_0[0x20];
771         u8 metadata_reg_a[0x20];
772         u8 metadata_reg_b[0x20];
773         u8 reserved_at_1c0[0x40];
774 };
775
776 struct mlx5_ifc_fte_match_set_misc3_bits {
777         u8 inner_tcp_seq_num[0x20];
778         u8 outer_tcp_seq_num[0x20];
779         u8 inner_tcp_ack_num[0x20];
780         u8 outer_tcp_ack_num[0x20];
781         u8 reserved_at_auto1[0x8];
782         u8 outer_vxlan_gpe_vni[0x18];
783         u8 outer_vxlan_gpe_next_protocol[0x8];
784         u8 outer_vxlan_gpe_flags[0x8];
785         u8 reserved_at_a8[0x10];
786         u8 icmp_header_data[0x20];
787         u8 icmpv6_header_data[0x20];
788         u8 icmp_type[0x8];
789         u8 icmp_code[0x8];
790         u8 icmpv6_type[0x8];
791         u8 icmpv6_code[0x8];
792         u8 geneve_tlv_option_0_data[0x20];
793         u8 gtpu_teid[0x20];
794         u8 gtpu_msg_type[0x08];
795         u8 gtpu_msg_flags[0x08];
796         u8 reserved_at_170[0x10];
797         u8 gtpu_dw_2[0x20];
798         u8 gtpu_first_ext_dw_0[0x20];
799         u8 gtpu_dw_0[0x20];
800         u8 reserved_at_240[0x20];
801
802 };
803
804 struct mlx5_ifc_fte_match_set_misc4_bits {
805         u8 prog_sample_field_value_0[0x20];
806         u8 prog_sample_field_id_0[0x20];
807         u8 prog_sample_field_value_1[0x20];
808         u8 prog_sample_field_id_1[0x20];
809         u8 prog_sample_field_value_2[0x20];
810         u8 prog_sample_field_id_2[0x20];
811         u8 prog_sample_field_value_3[0x20];
812         u8 prog_sample_field_id_3[0x20];
813         u8 reserved_at_100[0x100];
814 };
815
816 /* Flow matcher. */
817 struct mlx5_ifc_fte_match_param_bits {
818         struct mlx5_ifc_fte_match_set_lyr_2_4_bits outer_headers;
819         struct mlx5_ifc_fte_match_set_misc_bits misc_parameters;
820         struct mlx5_ifc_fte_match_set_lyr_2_4_bits inner_headers;
821         struct mlx5_ifc_fte_match_set_misc2_bits misc_parameters_2;
822         struct mlx5_ifc_fte_match_set_misc3_bits misc_parameters_3;
823         struct mlx5_ifc_fte_match_set_misc4_bits misc_parameters_4;
824 /*
825  * Add reserved bit to match the struct size with the size defined in PRM.
826  * This extension is not required in Linux.
827  */
828 #ifndef HAVE_INFINIBAND_VERBS_H
829         u8 reserved_0[0x400];
830 #endif
831 };
832
833 struct mlx5_ifc_dest_format_struct_bits {
834         u8 destination_type[0x8];
835         u8 destination_id[0x18];
836         u8 reserved_0[0x20];
837 };
838
839 enum {
840         MLX5_MATCH_CRITERIA_ENABLE_OUTER_BIT,
841         MLX5_MATCH_CRITERIA_ENABLE_MISC_BIT,
842         MLX5_MATCH_CRITERIA_ENABLE_INNER_BIT,
843         MLX5_MATCH_CRITERIA_ENABLE_MISC2_BIT,
844         MLX5_MATCH_CRITERIA_ENABLE_MISC3_BIT,
845         MLX5_MATCH_CRITERIA_ENABLE_MISC4_BIT,
846 };
847
848 enum {
849         MLX5_CMD_OP_QUERY_HCA_CAP = 0x100,
850         MLX5_CMD_OP_CREATE_MKEY = 0x200,
851         MLX5_CMD_OP_CREATE_CQ = 0x400,
852         MLX5_CMD_OP_CREATE_QP = 0x500,
853         MLX5_CMD_OP_RST2INIT_QP = 0x502,
854         MLX5_CMD_OP_INIT2RTR_QP = 0x503,
855         MLX5_CMD_OP_RTR2RTS_QP = 0x504,
856         MLX5_CMD_OP_RTS2RTS_QP = 0x505,
857         MLX5_CMD_OP_SQERR2RTS_QP = 0x506,
858         MLX5_CMD_OP_QP_2ERR = 0x507,
859         MLX5_CMD_OP_QP_2RST = 0x50A,
860         MLX5_CMD_OP_QUERY_QP = 0x50B,
861         MLX5_CMD_OP_SQD2RTS_QP = 0x50C,
862         MLX5_CMD_OP_INIT2INIT_QP = 0x50E,
863         MLX5_CMD_OP_SUSPEND_QP = 0x50F,
864         MLX5_CMD_OP_RESUME_QP = 0x510,
865         MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT = 0x754,
866         MLX5_CMD_OP_ALLOC_PD = 0x800,
867         MLX5_CMD_OP_DEALLOC_PD = 0x801,
868         MLX5_CMD_OP_ACCESS_REGISTER = 0x805,
869         MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN = 0x816,
870         MLX5_CMD_OP_CREATE_TIR = 0x900,
871         MLX5_CMD_OP_MODIFY_TIR = 0x901,
872         MLX5_CMD_OP_CREATE_SQ = 0X904,
873         MLX5_CMD_OP_MODIFY_SQ = 0X905,
874         MLX5_CMD_OP_CREATE_RQ = 0x908,
875         MLX5_CMD_OP_MODIFY_RQ = 0x909,
876         MLX5_CMD_OP_CREATE_TIS = 0x912,
877         MLX5_CMD_OP_QUERY_TIS = 0x915,
878         MLX5_CMD_OP_CREATE_RQT = 0x916,
879         MLX5_CMD_OP_MODIFY_RQT = 0x917,
880         MLX5_CMD_OP_ALLOC_FLOW_COUNTER = 0x939,
881         MLX5_CMD_OP_QUERY_FLOW_COUNTER = 0x93b,
882         MLX5_CMD_OP_CREATE_GENERAL_OBJECT = 0xa00,
883         MLX5_CMD_OP_MODIFY_GENERAL_OBJECT = 0xa01,
884         MLX5_CMD_OP_QUERY_GENERAL_OBJECT = 0xa02,
885         MLX5_CMD_SET_REGEX_PARAMS = 0xb04,
886         MLX5_CMD_QUERY_REGEX_PARAMS = 0xb05,
887         MLX5_CMD_SET_REGEX_REGISTERS = 0xb06,
888         MLX5_CMD_QUERY_REGEX_REGISTERS = 0xb07,
889         MLX5_CMD_OP_ACCESS_REGISTER_USER = 0xb0c,
890 };
891
892 enum {
893         MLX5_MKC_ACCESS_MODE_MTT   = 0x1,
894         MLX5_MKC_ACCESS_MODE_KLM   = 0x2,
895         MLX5_MKC_ACCESS_MODE_KLM_FBS = 0x3,
896 };
897
898 #define MLX5_ADAPTER_PAGE_SHIFT 12
899 #define MLX5_LOG_RQ_STRIDE_SHIFT 4
900 /**
901  * The batch counter dcs id starts from 0x800000 and none batch counter
902  * starts from 0. As currently, the counter is changed to be indexed by
903  * pool index and the offset of the counter in the pool counters_raw array.
904  * It means now the counter index is same for batch and none batch counter.
905  * Add the 0x800000 batch counter offset to the batch counter index helps
906  * indicate the counter index is from batch or none batch container pool.
907  */
908 #define MLX5_CNT_BATCH_OFFSET 0x800000
909
910 /* The counter batch query requires ID align with 4. */
911 #define MLX5_CNT_BATCH_QUERY_ID_ALIGNMENT 4
912
913 /* Flow counters. */
914 struct mlx5_ifc_alloc_flow_counter_out_bits {
915         u8         status[0x8];
916         u8         reserved_at_8[0x18];
917         u8         syndrome[0x20];
918         u8         flow_counter_id[0x20];
919         u8         reserved_at_60[0x20];
920 };
921
922 struct mlx5_ifc_alloc_flow_counter_in_bits {
923         u8         opcode[0x10];
924         u8         reserved_at_10[0x10];
925         u8         reserved_at_20[0x10];
926         u8         op_mod[0x10];
927         u8         flow_counter_id[0x20];
928         u8         reserved_at_40[0x18];
929         u8         flow_counter_bulk[0x8];
930 };
931
932 struct mlx5_ifc_dealloc_flow_counter_out_bits {
933         u8         status[0x8];
934         u8         reserved_at_8[0x18];
935         u8         syndrome[0x20];
936         u8         reserved_at_40[0x40];
937 };
938
939 struct mlx5_ifc_dealloc_flow_counter_in_bits {
940         u8         opcode[0x10];
941         u8         reserved_at_10[0x10];
942         u8         reserved_at_20[0x10];
943         u8         op_mod[0x10];
944         u8         flow_counter_id[0x20];
945         u8         reserved_at_60[0x20];
946 };
947
948 struct mlx5_ifc_traffic_counter_bits {
949         u8         packets[0x40];
950         u8         octets[0x40];
951 };
952
953 struct mlx5_ifc_query_flow_counter_out_bits {
954         u8         status[0x8];
955         u8         reserved_at_8[0x18];
956         u8         syndrome[0x20];
957         u8         reserved_at_40[0x40];
958         struct mlx5_ifc_traffic_counter_bits flow_statistics[];
959 };
960
961 struct mlx5_ifc_query_flow_counter_in_bits {
962         u8         opcode[0x10];
963         u8         reserved_at_10[0x10];
964         u8         reserved_at_20[0x10];
965         u8         op_mod[0x10];
966         u8         reserved_at_40[0x20];
967         u8         mkey[0x20];
968         u8         address[0x40];
969         u8         clear[0x1];
970         u8         dump_to_memory[0x1];
971         u8         num_of_counters[0x1e];
972         u8         flow_counter_id[0x20];
973 };
974
975 #define MLX5_MAX_KLM_BYTE_COUNT 0x80000000u
976 #define MLX5_MIN_KLM_FIXED_BUFFER_SIZE 0x1000u
977
978
979 struct mlx5_ifc_klm_bits {
980         u8         byte_count[0x20];
981         u8         mkey[0x20];
982         u8         address[0x40];
983 };
984
985 struct mlx5_ifc_mkc_bits {
986         u8         reserved_at_0[0x1];
987         u8         free[0x1];
988         u8         reserved_at_2[0x1];
989         u8         access_mode_4_2[0x3];
990         u8         reserved_at_6[0x7];
991         u8         relaxed_ordering_write[0x1];
992         u8         reserved_at_e[0x1];
993         u8         small_fence_on_rdma_read_response[0x1];
994         u8         umr_en[0x1];
995         u8         a[0x1];
996         u8         rw[0x1];
997         u8         rr[0x1];
998         u8         lw[0x1];
999         u8         lr[0x1];
1000         u8         access_mode_1_0[0x2];
1001         u8         reserved_at_18[0x8];
1002
1003         u8         qpn[0x18];
1004         u8         mkey_7_0[0x8];
1005
1006         u8         reserved_at_40[0x20];
1007
1008         u8         length64[0x1];
1009         u8         bsf_en[0x1];
1010         u8         sync_umr[0x1];
1011         u8         reserved_at_63[0x2];
1012         u8         expected_sigerr_count[0x1];
1013         u8         reserved_at_66[0x1];
1014         u8         en_rinval[0x1];
1015         u8         pd[0x18];
1016
1017         u8         start_addr[0x40];
1018
1019         u8         len[0x40];
1020
1021         u8         bsf_octword_size[0x20];
1022
1023         u8         reserved_at_120[0x80];
1024
1025         u8         translations_octword_size[0x20];
1026
1027         u8         reserved_at_1c0[0x19];
1028         u8                 relaxed_ordering_read[0x1];
1029         u8                 reserved_at_1da[0x1];
1030         u8         log_page_size[0x5];
1031
1032         u8         reserved_at_1e0[0x20];
1033 };
1034
1035 struct mlx5_ifc_create_mkey_out_bits {
1036         u8         status[0x8];
1037         u8         reserved_at_8[0x18];
1038
1039         u8         syndrome[0x20];
1040
1041         u8         reserved_at_40[0x8];
1042         u8         mkey_index[0x18];
1043
1044         u8         reserved_at_60[0x20];
1045 };
1046
1047 struct mlx5_ifc_create_mkey_in_bits {
1048         u8         opcode[0x10];
1049         u8         reserved_at_10[0x10];
1050
1051         u8         reserved_at_20[0x10];
1052         u8         op_mod[0x10];
1053
1054         u8         reserved_at_40[0x20];
1055
1056         u8         pg_access[0x1];
1057         u8         reserved_at_61[0x1f];
1058
1059         struct mlx5_ifc_mkc_bits memory_key_mkey_entry;
1060
1061         u8         reserved_at_280[0x80];
1062
1063         u8         translations_octword_actual_size[0x20];
1064
1065         u8         mkey_umem_id[0x20];
1066
1067         u8         mkey_umem_offset[0x40];
1068
1069         u8         reserved_at_380[0x500];
1070
1071         u8         klm_pas_mtt[][0x20];
1072 };
1073
1074 enum {
1075         MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE = 0x0 << 1,
1076         MLX5_GET_HCA_CAP_OP_MOD_ETHERNET_OFFLOAD_CAPS = 0x1 << 1,
1077         MLX5_GET_HCA_CAP_OP_MOD_QOS_CAP = 0xc << 1,
1078         MLX5_GET_HCA_CAP_OP_MOD_NIC_FLOW_TABLE = 0x7 << 1,
1079         MLX5_GET_HCA_CAP_OP_MOD_VDPA_EMULATION = 0x13 << 1,
1080 };
1081
1082 #define MLX5_GENERAL_OBJ_TYPES_CAP_VIRTQ_NET_Q \
1083                         (1ULL << MLX5_GENERAL_OBJ_TYPE_VIRTQ)
1084 #define MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_Q_COUNTERS \
1085                         (1ULL << MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS)
1086 #define MLX5_GENERAL_OBJ_TYPES_CAP_PARSE_GRAPH_FLEX_NODE \
1087                         (1ULL << MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH)
1088 #define MLX5_GENERAL_OBJ_TYPES_CAP_FLOW_HIT_ASO \
1089                         (1ULL << MLX5_GENERAL_OBJ_TYPE_FLOW_HIT_ASO)
1090 #define MLX5_GENERAL_OBJ_TYPES_CAP_GENEVE_TLV_OPT \
1091                         (1ULL << MLX5_OBJ_TYPE_GENEVE_TLV_OPT)
1092
1093 enum {
1094         MLX5_HCA_CAP_OPMOD_GET_MAX   = 0,
1095         MLX5_HCA_CAP_OPMOD_GET_CUR   = 1,
1096 };
1097
1098 enum {
1099         MLX5_CAP_INLINE_MODE_L2,
1100         MLX5_CAP_INLINE_MODE_VPORT_CONTEXT,
1101         MLX5_CAP_INLINE_MODE_NOT_REQUIRED,
1102 };
1103
1104 enum {
1105         MLX5_INLINE_MODE_NONE,
1106         MLX5_INLINE_MODE_L2,
1107         MLX5_INLINE_MODE_IP,
1108         MLX5_INLINE_MODE_TCP_UDP,
1109         MLX5_INLINE_MODE_RESERVED4,
1110         MLX5_INLINE_MODE_INNER_L2,
1111         MLX5_INLINE_MODE_INNER_IP,
1112         MLX5_INLINE_MODE_INNER_TCP_UDP,
1113 };
1114
1115 /* HCA bit masks indicating which Flex parser protocols are already enabled. */
1116 #define MLX5_HCA_FLEX_IPV4_OVER_VXLAN_ENABLED (1UL << 0)
1117 #define MLX5_HCA_FLEX_IPV6_OVER_VXLAN_ENABLED (1UL << 1)
1118 #define MLX5_HCA_FLEX_IPV6_OVER_IP_ENABLED (1UL << 2)
1119 #define MLX5_HCA_FLEX_GENEVE_ENABLED (1UL << 3)
1120 #define MLX5_HCA_FLEX_CW_MPLS_OVER_GRE_ENABLED (1UL << 4)
1121 #define MLX5_HCA_FLEX_CW_MPLS_OVER_UDP_ENABLED (1UL << 5)
1122 #define MLX5_HCA_FLEX_P_BIT_VXLAN_GPE_ENABLED (1UL << 6)
1123 #define MLX5_HCA_FLEX_VXLAN_GPE_ENABLED (1UL << 7)
1124 #define MLX5_HCA_FLEX_ICMP_ENABLED (1UL << 8)
1125 #define MLX5_HCA_FLEX_ICMPV6_ENABLED (1UL << 9)
1126
1127 struct mlx5_ifc_cmd_hca_cap_bits {
1128         u8 reserved_at_0[0x30];
1129         u8 vhca_id[0x10];
1130         u8 reserved_at_40[0x40];
1131         u8 log_max_srq_sz[0x8];
1132         u8 log_max_qp_sz[0x8];
1133         u8 reserved_at_90[0x9];
1134         u8 wqe_index_ignore_cap[0x1];
1135         u8 dynamic_qp_allocation[0x1];
1136         u8 log_max_qp[0x5];
1137         u8 regexp[0x1];
1138         u8 reserved_at_a1[0x3];
1139         u8 regexp_num_of_engines[0x4];
1140         u8 reserved_at_a8[0x3];
1141         u8 log_max_srq[0x5];
1142         u8 reserved_at_b0[0x3];
1143         u8 regexp_log_crspace_size[0x5];
1144         u8 reserved_at_b8[0x3];
1145         u8 scatter_fcs_w_decap_disable[0x1];
1146         u8 reserved_at_bc[0x4];
1147         u8 reserved_at_c0[0x8];
1148         u8 log_max_cq_sz[0x8];
1149         u8 reserved_at_d0[0xb];
1150         u8 log_max_cq[0x5];
1151         u8 log_max_eq_sz[0x8];
1152         u8 relaxed_ordering_write[0x1];
1153         u8 relaxed_ordering_read[0x1];
1154         u8 access_register_user[0x1];
1155         u8 log_max_mkey[0x5];
1156         u8 reserved_at_f0[0x8];
1157         u8 dump_fill_mkey[0x1];
1158         u8 reserved_at_f9[0x3];
1159         u8 log_max_eq[0x4];
1160         u8 max_indirection[0x8];
1161         u8 fixed_buffer_size[0x1];
1162         u8 log_max_mrw_sz[0x7];
1163         u8 force_teardown[0x1];
1164         u8 reserved_at_111[0x1];
1165         u8 log_max_bsf_list_size[0x6];
1166         u8 umr_extended_translation_offset[0x1];
1167         u8 null_mkey[0x1];
1168         u8 log_max_klm_list_size[0x6];
1169         u8 non_wire_sq[0x1];
1170         u8 reserved_at_121[0x9];
1171         u8 log_max_ra_req_dc[0x6];
1172         u8 reserved_at_130[0x3];
1173         u8 log_max_static_sq_wq[0x5];
1174         u8 reserved_at_138[0x2];
1175         u8 log_max_ra_res_dc[0x6];
1176         u8 reserved_at_140[0xa];
1177         u8 log_max_ra_req_qp[0x6];
1178         u8 reserved_at_150[0xa];
1179         u8 log_max_ra_res_qp[0x6];
1180         u8 end_pad[0x1];
1181         u8 cc_query_allowed[0x1];
1182         u8 cc_modify_allowed[0x1];
1183         u8 start_pad[0x1];
1184         u8 cache_line_128byte[0x1];
1185         u8 reserved_at_165[0xa];
1186         u8 qcam_reg[0x1];
1187         u8 gid_table_size[0x10];
1188         u8 out_of_seq_cnt[0x1];
1189         u8 vport_counters[0x1];
1190         u8 retransmission_q_counters[0x1];
1191         u8 debug[0x1];
1192         u8 modify_rq_counter_set_id[0x1];
1193         u8 rq_delay_drop[0x1];
1194         u8 max_qp_cnt[0xa];
1195         u8 pkey_table_size[0x10];
1196         u8 vport_group_manager[0x1];
1197         u8 vhca_group_manager[0x1];
1198         u8 ib_virt[0x1];
1199         u8 eth_virt[0x1];
1200         u8 vnic_env_queue_counters[0x1];
1201         u8 ets[0x1];
1202         u8 nic_flow_table[0x1];
1203         u8 eswitch_manager[0x1];
1204         u8 device_memory[0x1];
1205         u8 mcam_reg[0x1];
1206         u8 pcam_reg[0x1];
1207         u8 local_ca_ack_delay[0x5];
1208         u8 port_module_event[0x1];
1209         u8 enhanced_error_q_counters[0x1];
1210         u8 ports_check[0x1];
1211         u8 reserved_at_1b3[0x1];
1212         u8 disable_link_up[0x1];
1213         u8 beacon_led[0x1];
1214         u8 port_type[0x2];
1215         u8 num_ports[0x8];
1216         u8 reserved_at_1c0[0x1];
1217         u8 pps[0x1];
1218         u8 pps_modify[0x1];
1219         u8 log_max_msg[0x5];
1220         u8 reserved_at_1c8[0x4];
1221         u8 max_tc[0x4];
1222         u8 temp_warn_event[0x1];
1223         u8 dcbx[0x1];
1224         u8 general_notification_event[0x1];
1225         u8 reserved_at_1d3[0x2];
1226         u8 fpga[0x1];
1227         u8 rol_s[0x1];
1228         u8 rol_g[0x1];
1229         u8 reserved_at_1d8[0x1];
1230         u8 wol_s[0x1];
1231         u8 wol_g[0x1];
1232         u8 wol_a[0x1];
1233         u8 wol_b[0x1];
1234         u8 wol_m[0x1];
1235         u8 wol_u[0x1];
1236         u8 wol_p[0x1];
1237         u8 stat_rate_support[0x10];
1238         u8 reserved_at_1f0[0xc];
1239         u8 cqe_version[0x4];
1240         u8 compact_address_vector[0x1];
1241         u8 striding_rq[0x1];
1242         u8 reserved_at_202[0x1];
1243         u8 ipoib_enhanced_offloads[0x1];
1244         u8 ipoib_basic_offloads[0x1];
1245         u8 reserved_at_205[0x1];
1246         u8 repeated_block_disabled[0x1];
1247         u8 umr_modify_entity_size_disabled[0x1];
1248         u8 umr_modify_atomic_disabled[0x1];
1249         u8 umr_indirect_mkey_disabled[0x1];
1250         u8 umr_fence[0x2];
1251         u8 reserved_at_20c[0x3];
1252         u8 drain_sigerr[0x1];
1253         u8 cmdif_checksum[0x2];
1254         u8 sigerr_cqe[0x1];
1255         u8 reserved_at_213[0x1];
1256         u8 wq_signature[0x1];
1257         u8 sctr_data_cqe[0x1];
1258         u8 reserved_at_216[0x1];
1259         u8 sho[0x1];
1260         u8 tph[0x1];
1261         u8 rf[0x1];
1262         u8 dct[0x1];
1263         u8 qos[0x1];
1264         u8 eth_net_offloads[0x1];
1265         u8 roce[0x1];
1266         u8 atomic[0x1];
1267         u8 reserved_at_21f[0x1];
1268         u8 cq_oi[0x1];
1269         u8 cq_resize[0x1];
1270         u8 cq_moderation[0x1];
1271         u8 reserved_at_223[0x3];
1272         u8 cq_eq_remap[0x1];
1273         u8 pg[0x1];
1274         u8 block_lb_mc[0x1];
1275         u8 reserved_at_229[0x1];
1276         u8 scqe_break_moderation[0x1];
1277         u8 cq_period_start_from_cqe[0x1];
1278         u8 cd[0x1];
1279         u8 reserved_at_22d[0x1];
1280         u8 apm[0x1];
1281         u8 vector_calc[0x1];
1282         u8 umr_ptr_rlky[0x1];
1283         u8 imaicl[0x1];
1284         u8 reserved_at_232[0x4];
1285         u8 qkv[0x1];
1286         u8 pkv[0x1];
1287         u8 set_deth_sqpn[0x1];
1288         u8 reserved_at_239[0x3];
1289         u8 xrc[0x1];
1290         u8 ud[0x1];
1291         u8 uc[0x1];
1292         u8 rc[0x1];
1293         u8 uar_4k[0x1];
1294         u8 reserved_at_241[0x9];
1295         u8 uar_sz[0x6];
1296         u8 reserved_at_250[0x8];
1297         u8 log_pg_sz[0x8];
1298         u8 bf[0x1];
1299         u8 driver_version[0x1];
1300         u8 pad_tx_eth_packet[0x1];
1301         u8 reserved_at_263[0x8];
1302         u8 log_bf_reg_size[0x5];
1303         u8 reserved_at_270[0xb];
1304         u8 lag_master[0x1];
1305         u8 num_lag_ports[0x4];
1306         u8 reserved_at_280[0x10];
1307         u8 max_wqe_sz_sq[0x10];
1308         u8 reserved_at_2a0[0x10];
1309         u8 max_wqe_sz_rq[0x10];
1310         u8 max_flow_counter_31_16[0x10];
1311         u8 max_wqe_sz_sq_dc[0x10];
1312         u8 reserved_at_2e0[0x7];
1313         u8 max_qp_mcg[0x19];
1314         u8 reserved_at_300[0x10];
1315         u8 flow_counter_bulk_alloc[0x08];
1316         u8 log_max_mcg[0x8];
1317         u8 reserved_at_320[0x3];
1318         u8 log_max_transport_domain[0x5];
1319         u8 reserved_at_328[0x3];
1320         u8 log_max_pd[0x5];
1321         u8 reserved_at_330[0xb];
1322         u8 log_max_xrcd[0x5];
1323         u8 nic_receive_steering_discard[0x1];
1324         u8 receive_discard_vport_down[0x1];
1325         u8 transmit_discard_vport_down[0x1];
1326         u8 reserved_at_343[0x5];
1327         u8 log_max_flow_counter_bulk[0x8];
1328         u8 max_flow_counter_15_0[0x10];
1329         u8 modify_tis[0x1];
1330         u8 flow_counters_dump[0x1];
1331         u8 reserved_at_360[0x1];
1332         u8 log_max_rq[0x5];
1333         u8 reserved_at_368[0x3];
1334         u8 log_max_sq[0x5];
1335         u8 reserved_at_370[0x3];
1336         u8 log_max_tir[0x5];
1337         u8 reserved_at_378[0x3];
1338         u8 log_max_tis[0x5];
1339         u8 basic_cyclic_rcv_wqe[0x1];
1340         u8 reserved_at_381[0x2];
1341         u8 log_max_rmp[0x5];
1342         u8 reserved_at_388[0x3];
1343         u8 log_max_rqt[0x5];
1344         u8 reserved_at_390[0x3];
1345         u8 log_max_rqt_size[0x5];
1346         u8 reserved_at_398[0x3];
1347         u8 log_max_tis_per_sq[0x5];
1348         u8 ext_stride_num_range[0x1];
1349         u8 reserved_at_3a1[0x2];
1350         u8 log_max_stride_sz_rq[0x5];
1351         u8 reserved_at_3a8[0x3];
1352         u8 log_min_stride_sz_rq[0x5];
1353         u8 reserved_at_3b0[0x3];
1354         u8 log_max_stride_sz_sq[0x5];
1355         u8 reserved_at_3b8[0x3];
1356         u8 log_min_stride_sz_sq[0x5];
1357         u8 hairpin[0x1];
1358         u8 reserved_at_3c1[0x2];
1359         u8 log_max_hairpin_queues[0x5];
1360         u8 reserved_at_3c8[0x3];
1361         u8 log_max_hairpin_wq_data_sz[0x5];
1362         u8 reserved_at_3d0[0x3];
1363         u8 log_max_hairpin_num_packets[0x5];
1364         u8 reserved_at_3d8[0x3];
1365         u8 log_max_wq_sz[0x5];
1366         u8 nic_vport_change_event[0x1];
1367         u8 disable_local_lb_uc[0x1];
1368         u8 disable_local_lb_mc[0x1];
1369         u8 log_min_hairpin_wq_data_sz[0x5];
1370         u8 reserved_at_3e8[0x3];
1371         u8 log_max_vlan_list[0x5];
1372         u8 reserved_at_3f0[0x3];
1373         u8 log_max_current_mc_list[0x5];
1374         u8 reserved_at_3f8[0x3];
1375         u8 log_max_current_uc_list[0x5];
1376         u8 general_obj_types[0x40];
1377         u8 reserved_at_440[0x20];
1378         u8 reserved_at_460[0x10];
1379         u8 max_num_eqs[0x10];
1380         u8 reserved_at_480[0x3];
1381         u8 log_max_l2_table[0x5];
1382         u8 reserved_at_488[0x8];
1383         u8 log_uar_page_sz[0x10];
1384         u8 reserved_at_4a0[0x20];
1385         u8 device_frequency_mhz[0x20];
1386         u8 device_frequency_khz[0x20];
1387         u8 reserved_at_500[0x20];
1388         u8 num_of_uars_per_page[0x20];
1389         u8 flex_parser_protocols[0x20];
1390         u8 max_geneve_tlv_options[0x8];
1391         u8 reserved_at_568[0x3];
1392         u8 max_geneve_tlv_option_data_len[0x5];
1393         u8 reserved_at_570[0x4c];
1394         u8 mini_cqe_resp_stride_index[0x1];
1395         u8 cqe_128_always[0x1];
1396         u8 cqe_compression_128[0x1];
1397         u8 cqe_compression[0x1];
1398         u8 cqe_compression_timeout[0x10];
1399         u8 cqe_compression_max_num[0x10];
1400         u8 reserved_at_5e0[0x10];
1401         u8 tag_matching[0x1];
1402         u8 rndv_offload_rc[0x1];
1403         u8 rndv_offload_dc[0x1];
1404         u8 log_tag_matching_list_sz[0x5];
1405         u8 reserved_at_5f8[0x3];
1406         u8 log_max_xrq[0x5];
1407         u8 affiliate_nic_vport_criteria[0x8];
1408         u8 native_port_num[0x8];
1409         u8 num_vhca_ports[0x8];
1410         u8 reserved_at_618[0x6];
1411         u8 sw_owner_id[0x1];
1412         u8 reserved_at_61f[0x1e1];
1413 };
1414
1415 struct mlx5_ifc_qos_cap_bits {
1416         u8 packet_pacing[0x1];
1417         u8 esw_scheduling[0x1];
1418         u8 esw_bw_share[0x1];
1419         u8 esw_rate_limit[0x1];
1420         u8 reserved_at_4[0x1];
1421         u8 packet_pacing_burst_bound[0x1];
1422         u8 packet_pacing_typical_size[0x1];
1423         u8 flow_meter_srtcm[0x1];
1424         u8 reserved_at_8[0x8];
1425         u8 log_max_flow_meter[0x8];
1426         u8 flow_meter_reg_id[0x8];
1427         u8 wqe_rate_pp[0x1];
1428         u8 reserved_at_25[0x7];
1429         u8 flow_meter_reg_share[0x1];
1430         u8 reserved_at_2e[0x17];
1431         u8 packet_pacing_max_rate[0x20];
1432         u8 packet_pacing_min_rate[0x20];
1433         u8 reserved_at_80[0x10];
1434         u8 packet_pacing_rate_table_size[0x10];
1435         u8 esw_element_type[0x10];
1436         u8 esw_tsar_type[0x10];
1437         u8 reserved_at_c0[0x10];
1438         u8 max_qos_para_vport[0x10];
1439         u8 max_tsar_bw_share[0x20];
1440         u8 reserved_at_100[0x6e8];
1441 };
1442
1443 struct mlx5_ifc_per_protocol_networking_offload_caps_bits {
1444         u8 csum_cap[0x1];
1445         u8 vlan_cap[0x1];
1446         u8 lro_cap[0x1];
1447         u8 lro_psh_flag[0x1];
1448         u8 lro_time_stamp[0x1];
1449         u8 lro_max_msg_sz_mode[0x2];
1450         u8 wqe_vlan_insert[0x1];
1451         u8 self_lb_en_modifiable[0x1];
1452         u8 self_lb_mc[0x1];
1453         u8 self_lb_uc[0x1];
1454         u8 max_lso_cap[0x5];
1455         u8 multi_pkt_send_wqe[0x2];
1456         u8 wqe_inline_mode[0x2];
1457         u8 rss_ind_tbl_cap[0x4];
1458         u8 reg_umr_sq[0x1];
1459         u8 scatter_fcs[0x1];
1460         u8 enhanced_multi_pkt_send_wqe[0x1];
1461         u8 tunnel_lso_const_out_ip_id[0x1];
1462         u8 tunnel_lro_gre[0x1];
1463         u8 tunnel_lro_vxlan[0x1];
1464         u8 tunnel_stateless_gre[0x1];
1465         u8 tunnel_stateless_vxlan[0x1];
1466         u8 swp[0x1];
1467         u8 swp_csum[0x1];
1468         u8 swp_lso[0x1];
1469         u8 reserved_at_23[0x8];
1470         u8 tunnel_stateless_gtp[0x1];
1471         u8 reserved_at_25[0x4];
1472         u8 max_vxlan_udp_ports[0x8];
1473         u8 reserved_at_38[0x6];
1474         u8 max_geneve_opt_len[0x1];
1475         u8 tunnel_stateless_geneve_rx[0x1];
1476         u8 reserved_at_40[0x10];
1477         u8 lro_min_mss_size[0x10];
1478         u8 reserved_at_60[0x120];
1479         u8 lro_timer_supported_periods[4][0x20];
1480         u8 reserved_at_200[0x600];
1481 };
1482
1483 enum {
1484         MLX5_VIRTQ_TYPE_SPLIT = 0,
1485         MLX5_VIRTQ_TYPE_PACKED = 1,
1486 };
1487
1488 enum {
1489         MLX5_VIRTQ_EVENT_MODE_NO_MSIX = 0,
1490         MLX5_VIRTQ_EVENT_MODE_QP = 1,
1491         MLX5_VIRTQ_EVENT_MODE_MSIX = 2,
1492 };
1493
1494 struct mlx5_ifc_virtio_emulation_cap_bits {
1495         u8 desc_tunnel_offload_type[0x1];
1496         u8 eth_frame_offload_type[0x1];
1497         u8 virtio_version_1_0[0x1];
1498         u8 tso_ipv4[0x1];
1499         u8 tso_ipv6[0x1];
1500         u8 tx_csum[0x1];
1501         u8 rx_csum[0x1];
1502         u8 reserved_at_7[0x1][0x9];
1503         u8 event_mode[0x8];
1504         u8 virtio_queue_type[0x8];
1505         u8 reserved_at_20[0x13];
1506         u8 log_doorbell_stride[0x5];
1507         u8 reserved_at_3b[0x3];
1508         u8 log_doorbell_bar_size[0x5];
1509         u8 doorbell_bar_offset[0x40];
1510         u8 reserved_at_80[0x8];
1511         u8 max_num_virtio_queues[0x18];
1512         u8 reserved_at_a0[0x60];
1513         u8 umem_1_buffer_param_a[0x20];
1514         u8 umem_1_buffer_param_b[0x20];
1515         u8 umem_2_buffer_param_a[0x20];
1516         u8 umem_2_buffer_param_b[0x20];
1517         u8 umem_3_buffer_param_a[0x20];
1518         u8 umem_3_buffer_param_b[0x20];
1519         u8 reserved_at_1c0[0x620];
1520 };
1521
1522 struct mlx5_ifc_flow_table_prop_layout_bits {
1523         u8 ft_support[0x1];
1524         u8 flow_tag[0x1];
1525         u8 flow_counter[0x1];
1526         u8 flow_modify_en[0x1];
1527         u8 modify_root[0x1];
1528         u8 identified_miss_table[0x1];
1529         u8 flow_table_modify[0x1];
1530         u8 reformat[0x1];
1531         u8 decap[0x1];
1532         u8 reset_root_to_default[0x1];
1533         u8 pop_vlan[0x1];
1534         u8 push_vlan[0x1];
1535         u8 fpga_vendor_acceleration[0x1];
1536         u8 pop_vlan_2[0x1];
1537         u8 push_vlan_2[0x1];
1538         u8 reformat_and_vlan_action[0x1];
1539         u8 modify_and_vlan_action[0x1];
1540         u8 sw_owner[0x1];
1541         u8 reformat_l3_tunnel_to_l2[0x1];
1542         u8 reformat_l2_to_l3_tunnel[0x1];
1543         u8 reformat_and_modify_action[0x1];
1544         u8 reserved_at_15[0x9];
1545         u8 sw_owner_v2[0x1];
1546         u8 reserved_at_1f[0x1];
1547         u8 reserved_at_20[0x2];
1548         u8 log_max_ft_size[0x6];
1549         u8 log_max_modify_header_context[0x8];
1550         u8 max_modify_header_actions[0x8];
1551         u8 max_ft_level[0x8];
1552         u8 reserved_at_40[0x8];
1553         u8 log_max_ft_sampler_num[8];
1554         u8 metadata_reg_b_width[0x8];
1555         u8 metadata_reg_a_width[0x8];
1556         u8 reserved_at_60[0x18];
1557         u8 log_max_ft_num[0x8];
1558         u8 reserved_at_80[0x10];
1559         u8 log_max_flow_counter[0x8];
1560         u8 log_max_destination[0x8];
1561         u8 reserved_at_a0[0x18];
1562         u8 log_max_flow[0x8];
1563         u8 reserved_at_c0[0x140];
1564 };
1565
1566 struct mlx5_ifc_flow_table_nic_cap_bits {
1567         u8         reserved_at_0[0x200];
1568         struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties;
1569 };
1570
1571 union mlx5_ifc_hca_cap_union_bits {
1572         struct mlx5_ifc_cmd_hca_cap_bits cmd_hca_cap;
1573         struct mlx5_ifc_per_protocol_networking_offload_caps_bits
1574                per_protocol_networking_offload_caps;
1575         struct mlx5_ifc_qos_cap_bits qos_cap;
1576         struct mlx5_ifc_virtio_emulation_cap_bits vdpa_caps;
1577         struct mlx5_ifc_flow_table_nic_cap_bits flow_table_nic_cap;
1578         u8 reserved_at_0[0x8000];
1579 };
1580
1581 struct mlx5_ifc_set_action_in_bits {
1582         u8 action_type[0x4];
1583         u8 field[0xc];
1584         u8 reserved_at_10[0x3];
1585         u8 offset[0x5];
1586         u8 reserved_at_18[0x3];
1587         u8 length[0x5];
1588         u8 data[0x20];
1589 };
1590
1591 struct mlx5_ifc_query_hca_cap_out_bits {
1592         u8 status[0x8];
1593         u8 reserved_at_8[0x18];
1594         u8 syndrome[0x20];
1595         u8 reserved_at_40[0x40];
1596         union mlx5_ifc_hca_cap_union_bits capability;
1597 };
1598
1599 struct mlx5_ifc_query_hca_cap_in_bits {
1600         u8 opcode[0x10];
1601         u8 reserved_at_10[0x10];
1602         u8 reserved_at_20[0x10];
1603         u8 op_mod[0x10];
1604         u8 reserved_at_40[0x40];
1605 };
1606
1607 struct mlx5_ifc_mac_address_layout_bits {
1608         u8 reserved_at_0[0x10];
1609         u8 mac_addr_47_32[0x10];
1610         u8 mac_addr_31_0[0x20];
1611 };
1612
1613 struct mlx5_ifc_nic_vport_context_bits {
1614         u8 reserved_at_0[0x5];
1615         u8 min_wqe_inline_mode[0x3];
1616         u8 reserved_at_8[0x15];
1617         u8 disable_mc_local_lb[0x1];
1618         u8 disable_uc_local_lb[0x1];
1619         u8 roce_en[0x1];
1620         u8 arm_change_event[0x1];
1621         u8 reserved_at_21[0x1a];
1622         u8 event_on_mtu[0x1];
1623         u8 event_on_promisc_change[0x1];
1624         u8 event_on_vlan_change[0x1];
1625         u8 event_on_mc_address_change[0x1];
1626         u8 event_on_uc_address_change[0x1];
1627         u8 reserved_at_40[0xc];
1628         u8 affiliation_criteria[0x4];
1629         u8 affiliated_vhca_id[0x10];
1630         u8 reserved_at_60[0xd0];
1631         u8 mtu[0x10];
1632         u8 system_image_guid[0x40];
1633         u8 port_guid[0x40];
1634         u8 node_guid[0x40];
1635         u8 reserved_at_200[0x140];
1636         u8 qkey_violation_counter[0x10];
1637         u8 reserved_at_350[0x430];
1638         u8 promisc_uc[0x1];
1639         u8 promisc_mc[0x1];
1640         u8 promisc_all[0x1];
1641         u8 reserved_at_783[0x2];
1642         u8 allowed_list_type[0x3];
1643         u8 reserved_at_788[0xc];
1644         u8 allowed_list_size[0xc];
1645         struct mlx5_ifc_mac_address_layout_bits permanent_address;
1646         u8 reserved_at_7e0[0x20];
1647 };
1648
1649 struct mlx5_ifc_query_nic_vport_context_out_bits {
1650         u8 status[0x8];
1651         u8 reserved_at_8[0x18];
1652         u8 syndrome[0x20];
1653         u8 reserved_at_40[0x40];
1654         struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
1655 };
1656
1657 struct mlx5_ifc_query_nic_vport_context_in_bits {
1658         u8 opcode[0x10];
1659         u8 reserved_at_10[0x10];
1660         u8 reserved_at_20[0x10];
1661         u8 op_mod[0x10];
1662         u8 other_vport[0x1];
1663         u8 reserved_at_41[0xf];
1664         u8 vport_number[0x10];
1665         u8 reserved_at_60[0x5];
1666         u8 allowed_list_type[0x3];
1667         u8 reserved_at_68[0x18];
1668 };
1669
1670 struct mlx5_ifc_tisc_bits {
1671         u8 strict_lag_tx_port_affinity[0x1];
1672         u8 reserved_at_1[0x3];
1673         u8 lag_tx_port_affinity[0x04];
1674         u8 reserved_at_8[0x4];
1675         u8 prio[0x4];
1676         u8 reserved_at_10[0x10];
1677         u8 reserved_at_20[0x100];
1678         u8 reserved_at_120[0x8];
1679         u8 transport_domain[0x18];
1680         u8 reserved_at_140[0x8];
1681         u8 underlay_qpn[0x18];
1682         u8 reserved_at_160[0x3a0];
1683 };
1684
1685 struct mlx5_ifc_query_tis_out_bits {
1686         u8 status[0x8];
1687         u8 reserved_at_8[0x18];
1688         u8 syndrome[0x20];
1689         u8 reserved_at_40[0x40];
1690         struct mlx5_ifc_tisc_bits tis_context;
1691 };
1692
1693 struct mlx5_ifc_query_tis_in_bits {
1694         u8 opcode[0x10];
1695         u8 reserved_at_10[0x10];
1696         u8 reserved_at_20[0x10];
1697         u8 op_mod[0x10];
1698         u8 reserved_at_40[0x8];
1699         u8 tisn[0x18];
1700         u8 reserved_at_60[0x20];
1701 };
1702
1703 struct mlx5_ifc_alloc_transport_domain_out_bits {
1704         u8 status[0x8];
1705         u8 reserved_at_8[0x18];
1706         u8 syndrome[0x20];
1707         u8 reserved_at_40[0x8];
1708         u8 transport_domain[0x18];
1709         u8 reserved_at_60[0x20];
1710 };
1711
1712 struct mlx5_ifc_alloc_transport_domain_in_bits {
1713         u8 opcode[0x10];
1714         u8 reserved_at_10[0x10];
1715         u8 reserved_at_20[0x10];
1716         u8 op_mod[0x10];
1717         u8 reserved_at_40[0x40];
1718 };
1719
1720 enum {
1721         MLX5_WQ_TYPE_LINKED_LIST                = 0x0,
1722         MLX5_WQ_TYPE_CYCLIC                     = 0x1,
1723         MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ    = 0x2,
1724         MLX5_WQ_TYPE_CYCLIC_STRIDING_RQ         = 0x3,
1725 };
1726
1727 enum {
1728         MLX5_WQ_END_PAD_MODE_NONE  = 0x0,
1729         MLX5_WQ_END_PAD_MODE_ALIGN = 0x1,
1730 };
1731
1732 struct mlx5_ifc_wq_bits {
1733         u8 wq_type[0x4];
1734         u8 wq_signature[0x1];
1735         u8 end_padding_mode[0x2];
1736         u8 cd_slave[0x1];
1737         u8 reserved_at_8[0x18];
1738         u8 hds_skip_first_sge[0x1];
1739         u8 log2_hds_buf_size[0x3];
1740         u8 reserved_at_24[0x7];
1741         u8 page_offset[0x5];
1742         u8 lwm[0x10];
1743         u8 reserved_at_40[0x8];
1744         u8 pd[0x18];
1745         u8 reserved_at_60[0x8];
1746         u8 uar_page[0x18];
1747         u8 dbr_addr[0x40];
1748         u8 hw_counter[0x20];
1749         u8 sw_counter[0x20];
1750         u8 reserved_at_100[0xc];
1751         u8 log_wq_stride[0x4];
1752         u8 reserved_at_110[0x3];
1753         u8 log_wq_pg_sz[0x5];
1754         u8 reserved_at_118[0x3];
1755         u8 log_wq_sz[0x5];
1756         u8 dbr_umem_valid[0x1];
1757         u8 wq_umem_valid[0x1];
1758         u8 reserved_at_122[0x1];
1759         u8 log_hairpin_num_packets[0x5];
1760         u8 reserved_at_128[0x3];
1761         u8 log_hairpin_data_sz[0x5];
1762         u8 reserved_at_130[0x4];
1763         u8 single_wqe_log_num_of_strides[0x4];
1764         u8 two_byte_shift_en[0x1];
1765         u8 reserved_at_139[0x4];
1766         u8 single_stride_log_num_of_bytes[0x3];
1767         u8 dbr_umem_id[0x20];
1768         u8 wq_umem_id[0x20];
1769         u8 wq_umem_offset[0x40];
1770         u8 reserved_at_1c0[0x440];
1771 };
1772
1773 enum {
1774         MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE  = 0x0,
1775         MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_RMP     = 0x1,
1776 };
1777
1778 enum {
1779         MLX5_RQC_STATE_RST  = 0x0,
1780         MLX5_RQC_STATE_RDY  = 0x1,
1781         MLX5_RQC_STATE_ERR  = 0x3,
1782 };
1783
1784 struct mlx5_ifc_rqc_bits {
1785         u8 rlky[0x1];
1786         u8 delay_drop_en[0x1];
1787         u8 scatter_fcs[0x1];
1788         u8 vsd[0x1];
1789         u8 mem_rq_type[0x4];
1790         u8 state[0x4];
1791         u8 reserved_at_c[0x1];
1792         u8 flush_in_error_en[0x1];
1793         u8 hairpin[0x1];
1794         u8 reserved_at_f[0x11];
1795         u8 reserved_at_20[0x8];
1796         u8 user_index[0x18];
1797         u8 reserved_at_40[0x8];
1798         u8 cqn[0x18];
1799         u8 counter_set_id[0x8];
1800         u8 reserved_at_68[0x18];
1801         u8 reserved_at_80[0x8];
1802         u8 rmpn[0x18];
1803         u8 reserved_at_a0[0x8];
1804         u8 hairpin_peer_sq[0x18];
1805         u8 reserved_at_c0[0x10];
1806         u8 hairpin_peer_vhca[0x10];
1807         u8 reserved_at_e0[0xa0];
1808         struct mlx5_ifc_wq_bits wq; /* Not used in LRO RQ. */
1809 };
1810
1811 struct mlx5_ifc_create_rq_out_bits {
1812         u8 status[0x8];
1813         u8 reserved_at_8[0x18];
1814         u8 syndrome[0x20];
1815         u8 reserved_at_40[0x8];
1816         u8 rqn[0x18];
1817         u8 reserved_at_60[0x20];
1818 };
1819
1820 struct mlx5_ifc_create_rq_in_bits {
1821         u8 opcode[0x10];
1822         u8 uid[0x10];
1823         u8 reserved_at_20[0x10];
1824         u8 op_mod[0x10];
1825         u8 reserved_at_40[0xc0];
1826         struct mlx5_ifc_rqc_bits ctx;
1827 };
1828
1829 struct mlx5_ifc_modify_rq_out_bits {
1830         u8 status[0x8];
1831         u8 reserved_at_8[0x18];
1832         u8 syndrome[0x20];
1833         u8 reserved_at_40[0x40];
1834 };
1835
1836 struct mlx5_ifc_create_tis_out_bits {
1837         u8 status[0x8];
1838         u8 reserved_at_8[0x18];
1839         u8 syndrome[0x20];
1840         u8 reserved_at_40[0x8];
1841         u8 tisn[0x18];
1842         u8 reserved_at_60[0x20];
1843 };
1844
1845 struct mlx5_ifc_create_tis_in_bits {
1846         u8 opcode[0x10];
1847         u8 uid[0x10];
1848         u8 reserved_at_20[0x10];
1849         u8 op_mod[0x10];
1850         u8 reserved_at_40[0xc0];
1851         struct mlx5_ifc_tisc_bits ctx;
1852 };
1853
1854 enum {
1855         MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_WQ_LWM = 1ULL << 0,
1856         MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD = 1ULL << 1,
1857         MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS = 1ULL << 2,
1858         MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID = 1ULL << 3,
1859 };
1860
1861 struct mlx5_ifc_modify_rq_in_bits {
1862         u8 opcode[0x10];
1863         u8 uid[0x10];
1864         u8 reserved_at_20[0x10];
1865         u8 op_mod[0x10];
1866         u8 rq_state[0x4];
1867         u8 reserved_at_44[0x4];
1868         u8 rqn[0x18];
1869         u8 reserved_at_60[0x20];
1870         u8 modify_bitmask[0x40];
1871         u8 reserved_at_c0[0x40];
1872         struct mlx5_ifc_rqc_bits ctx;
1873 };
1874
1875 enum {
1876         MLX5_L3_PROT_TYPE_IPV4 = 0,
1877         MLX5_L3_PROT_TYPE_IPV6 = 1,
1878 };
1879
1880 enum {
1881         MLX5_L4_PROT_TYPE_TCP = 0,
1882         MLX5_L4_PROT_TYPE_UDP = 1,
1883 };
1884
1885 enum {
1886         MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_SRC_IP     = 0x0,
1887         MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_DST_IP     = 0x1,
1888         MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_SPORT   = 0x2,
1889         MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_DPORT   = 0x3,
1890         MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_IPSEC_SPI  = 0x4,
1891 };
1892
1893 struct mlx5_ifc_rx_hash_field_select_bits {
1894         u8 l3_prot_type[0x1];
1895         u8 l4_prot_type[0x1];
1896         u8 selected_fields[0x1e];
1897 };
1898
1899 enum {
1900         MLX5_TIRC_DISP_TYPE_DIRECT    = 0x0,
1901         MLX5_TIRC_DISP_TYPE_INDIRECT  = 0x1,
1902 };
1903
1904 enum {
1905         MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO  = 0x1,
1906         MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO  = 0x2,
1907 };
1908
1909 enum {
1910         MLX5_RX_HASH_FN_NONE           = 0x0,
1911         MLX5_RX_HASH_FN_INVERTED_XOR8  = 0x1,
1912         MLX5_RX_HASH_FN_TOEPLITZ       = 0x2,
1913 };
1914
1915 enum {
1916         MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST    = 0x1,
1917         MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST  = 0x2,
1918 };
1919
1920 enum {
1921         MLX5_LRO_MAX_MSG_SIZE_START_FROM_L4    = 0x0,
1922         MLX5_LRO_MAX_MSG_SIZE_START_FROM_L2  = 0x1,
1923 };
1924
1925 struct mlx5_ifc_tirc_bits {
1926         u8 reserved_at_0[0x20];
1927         u8 disp_type[0x4];
1928         u8 reserved_at_24[0x1c];
1929         u8 reserved_at_40[0x40];
1930         u8 reserved_at_80[0x4];
1931         u8 lro_timeout_period_usecs[0x10];
1932         u8 lro_enable_mask[0x4];
1933         u8 lro_max_msg_sz[0x8];
1934         u8 reserved_at_a0[0x40];
1935         u8 reserved_at_e0[0x8];
1936         u8 inline_rqn[0x18];
1937         u8 rx_hash_symmetric[0x1];
1938         u8 reserved_at_101[0x1];
1939         u8 tunneled_offload_en[0x1];
1940         u8 reserved_at_103[0x5];
1941         u8 indirect_table[0x18];
1942         u8 rx_hash_fn[0x4];
1943         u8 reserved_at_124[0x2];
1944         u8 self_lb_block[0x2];
1945         u8 transport_domain[0x18];
1946         u8 rx_hash_toeplitz_key[10][0x20];
1947         struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_outer;
1948         struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_inner;
1949         u8 reserved_at_2c0[0x4c0];
1950 };
1951
1952 struct mlx5_ifc_create_tir_out_bits {
1953         u8 status[0x8];
1954         u8 reserved_at_8[0x18];
1955         u8 syndrome[0x20];
1956         u8 reserved_at_40[0x8];
1957         u8 tirn[0x18];
1958         u8 reserved_at_60[0x20];
1959 };
1960
1961 struct mlx5_ifc_create_tir_in_bits {
1962         u8 opcode[0x10];
1963         u8 uid[0x10];
1964         u8 reserved_at_20[0x10];
1965         u8 op_mod[0x10];
1966         u8 reserved_at_40[0xc0];
1967         struct mlx5_ifc_tirc_bits ctx;
1968 };
1969
1970 enum {
1971         MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_LRO = 1ULL << 0,
1972         MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_INDIRECT_TABLE = 1ULL << 1,
1973         MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_HASH = 1ULL << 2,
1974         /* bit 3 - tunneled_offload_en modify not supported. */
1975         MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_SELF_LB_EN = 1ULL << 4,
1976 };
1977
1978 struct mlx5_ifc_modify_tir_out_bits {
1979         u8 status[0x8];
1980         u8 reserved_at_8[0x18];
1981         u8 syndrome[0x20];
1982         u8 reserved_at_40[0x40];
1983 };
1984
1985 struct mlx5_ifc_modify_tir_in_bits {
1986         u8 opcode[0x10];
1987         u8 uid[0x10];
1988         u8 reserved_at_20[0x10];
1989         u8 op_mod[0x10];
1990         u8 reserved_at_40[0x8];
1991         u8 tirn[0x18];
1992         u8 reserved_at_60[0x20];
1993         u8 modify_bitmask[0x40];
1994         u8 reserved_at_c0[0x40];
1995         struct mlx5_ifc_tirc_bits ctx;
1996 };
1997
1998 enum {
1999         MLX5_INLINE_Q_TYPE_RQ = 0x0,
2000         MLX5_INLINE_Q_TYPE_VIRTQ = 0x1,
2001 };
2002
2003 struct mlx5_ifc_rq_num_bits {
2004         u8 reserved_at_0[0x8];
2005         u8 rq_num[0x18];
2006 };
2007
2008 struct mlx5_ifc_rqtc_bits {
2009         u8 reserved_at_0[0xa5];
2010         u8 list_q_type[0x3];
2011         u8 reserved_at_a8[0x8];
2012         u8 rqt_max_size[0x10];
2013         u8 reserved_at_c0[0x10];
2014         u8 rqt_actual_size[0x10];
2015         u8 reserved_at_e0[0x6a0];
2016         struct mlx5_ifc_rq_num_bits rq_num[];
2017 };
2018
2019 struct mlx5_ifc_create_rqt_out_bits {
2020         u8 status[0x8];
2021         u8 reserved_at_8[0x18];
2022         u8 syndrome[0x20];
2023         u8 reserved_at_40[0x8];
2024         u8 rqtn[0x18];
2025         u8 reserved_at_60[0x20];
2026 };
2027
2028 #ifdef PEDANTIC
2029 #pragma GCC diagnostic ignored "-Wpedantic"
2030 #endif
2031 struct mlx5_ifc_create_rqt_in_bits {
2032         u8 opcode[0x10];
2033         u8 uid[0x10];
2034         u8 reserved_at_20[0x10];
2035         u8 op_mod[0x10];
2036         u8 reserved_at_40[0xc0];
2037         struct mlx5_ifc_rqtc_bits rqt_context;
2038 };
2039
2040 struct mlx5_ifc_modify_rqt_in_bits {
2041         u8 opcode[0x10];
2042         u8 uid[0x10];
2043         u8 reserved_at_20[0x10];
2044         u8 op_mod[0x10];
2045         u8 reserved_at_40[0x8];
2046         u8 rqtn[0x18];
2047         u8 reserved_at_60[0x20];
2048         u8 modify_bitmask[0x40];
2049         u8 reserved_at_c0[0x40];
2050         struct mlx5_ifc_rqtc_bits rqt_context;
2051 };
2052 #ifdef PEDANTIC
2053 #pragma GCC diagnostic error "-Wpedantic"
2054 #endif
2055
2056 struct mlx5_ifc_modify_rqt_out_bits {
2057         u8 status[0x8];
2058         u8 reserved_at_8[0x18];
2059         u8 syndrome[0x20];
2060         u8 reserved_at_40[0x40];
2061 };
2062
2063 enum {
2064         MLX5_SQC_STATE_RST  = 0x0,
2065         MLX5_SQC_STATE_RDY  = 0x1,
2066         MLX5_SQC_STATE_ERR  = 0x3,
2067 };
2068
2069 struct mlx5_ifc_sqc_bits {
2070         u8 rlky[0x1];
2071         u8 cd_master[0x1];
2072         u8 fre[0x1];
2073         u8 flush_in_error_en[0x1];
2074         u8 allow_multi_pkt_send_wqe[0x1];
2075         u8 min_wqe_inline_mode[0x3];
2076         u8 state[0x4];
2077         u8 reg_umr[0x1];
2078         u8 allow_swp[0x1];
2079         u8 hairpin[0x1];
2080         u8 non_wire[0x1];
2081         u8 static_sq_wq[0x1];
2082         u8 reserved_at_11[0xf];
2083         u8 reserved_at_20[0x8];
2084         u8 user_index[0x18];
2085         u8 reserved_at_40[0x8];
2086         u8 cqn[0x18];
2087         u8 reserved_at_60[0x8];
2088         u8 hairpin_peer_rq[0x18];
2089         u8 reserved_at_80[0x10];
2090         u8 hairpin_peer_vhca[0x10];
2091         u8 reserved_at_a0[0x50];
2092         u8 packet_pacing_rate_limit_index[0x10];
2093         u8 tis_lst_sz[0x10];
2094         u8 reserved_at_110[0x10];
2095         u8 reserved_at_120[0x40];
2096         u8 reserved_at_160[0x8];
2097         u8 tis_num_0[0x18];
2098         struct mlx5_ifc_wq_bits wq;
2099 };
2100
2101 struct mlx5_ifc_query_sq_in_bits {
2102         u8 opcode[0x10];
2103         u8 reserved_at_10[0x10];
2104         u8 reserved_at_20[0x10];
2105         u8 op_mod[0x10];
2106         u8 reserved_at_40[0x8];
2107         u8 sqn[0x18];
2108         u8 reserved_at_60[0x20];
2109 };
2110
2111 struct mlx5_ifc_modify_sq_out_bits {
2112         u8 status[0x8];
2113         u8 reserved_at_8[0x18];
2114         u8 syndrome[0x20];
2115         u8 reserved_at_40[0x40];
2116 };
2117
2118 struct mlx5_ifc_modify_sq_in_bits {
2119         u8 opcode[0x10];
2120         u8 uid[0x10];
2121         u8 reserved_at_20[0x10];
2122         u8 op_mod[0x10];
2123         u8 sq_state[0x4];
2124         u8 reserved_at_44[0x4];
2125         u8 sqn[0x18];
2126         u8 reserved_at_60[0x20];
2127         u8 modify_bitmask[0x40];
2128         u8 reserved_at_c0[0x40];
2129         struct mlx5_ifc_sqc_bits ctx;
2130 };
2131
2132 struct mlx5_ifc_create_sq_out_bits {
2133         u8 status[0x8];
2134         u8 reserved_at_8[0x18];
2135         u8 syndrome[0x20];
2136         u8 reserved_at_40[0x8];
2137         u8 sqn[0x18];
2138         u8 reserved_at_60[0x20];
2139 };
2140
2141 struct mlx5_ifc_create_sq_in_bits {
2142         u8 opcode[0x10];
2143         u8 uid[0x10];
2144         u8 reserved_at_20[0x10];
2145         u8 op_mod[0x10];
2146         u8 reserved_at_40[0xc0];
2147         struct mlx5_ifc_sqc_bits ctx;
2148 };
2149
2150 enum {
2151         MLX5_FLOW_METER_OBJ_MODIFY_FIELD_ACTIVE = (1ULL << 0),
2152         MLX5_FLOW_METER_OBJ_MODIFY_FIELD_CBS = (1ULL << 1),
2153         MLX5_FLOW_METER_OBJ_MODIFY_FIELD_CIR = (1ULL << 2),
2154         MLX5_FLOW_METER_OBJ_MODIFY_FIELD_EBS = (1ULL << 3),
2155         MLX5_FLOW_METER_OBJ_MODIFY_FIELD_EIR = (1ULL << 4),
2156 };
2157
2158 struct mlx5_ifc_flow_meter_parameters_bits {
2159         u8         valid[0x1];                  // 00h
2160         u8         bucket_overflow[0x1];
2161         u8         start_color[0x2];
2162         u8         both_buckets_on_green[0x1];
2163         u8         meter_mode[0x2];
2164         u8         reserved_at_1[0x19];
2165         u8         reserved_at_2[0x20]; //04h
2166         u8         reserved_at_3[0x3];
2167         u8         cbs_exponent[0x5];           // 08h
2168         u8         cbs_mantissa[0x8];
2169         u8         reserved_at_4[0x3];
2170         u8         cir_exponent[0x5];
2171         u8         cir_mantissa[0x8];
2172         u8         reserved_at_5[0x20];         // 0Ch
2173         u8         reserved_at_6[0x3];
2174         u8         ebs_exponent[0x5];           // 10h
2175         u8         ebs_mantissa[0x8];
2176         u8         reserved_at_7[0x3];
2177         u8         eir_exponent[0x5];
2178         u8         eir_mantissa[0x8];
2179         u8         reserved_at_8[0x60];         // 14h-1Ch
2180 };
2181
2182 enum {
2183         MLX5_CQE_SIZE_64B = 0x0,
2184         MLX5_CQE_SIZE_128B = 0x1,
2185 };
2186
2187 struct mlx5_ifc_cqc_bits {
2188         u8 status[0x4];
2189         u8 as_notify[0x1];
2190         u8 initiator_src_dct[0x1];
2191         u8 dbr_umem_valid[0x1];
2192         u8 reserved_at_7[0x1];
2193         u8 cqe_sz[0x3];
2194         u8 cc[0x1];
2195         u8 reserved_at_c[0x1];
2196         u8 scqe_break_moderation_en[0x1];
2197         u8 oi[0x1];
2198         u8 cq_period_mode[0x2];
2199         u8 cqe_comp_en[0x1];
2200         u8 mini_cqe_res_format[0x2];
2201         u8 st[0x4];
2202         u8 reserved_at_18[0x1];
2203         u8 cqe_comp_layout[0x7];
2204         u8 dbr_umem_id[0x20];
2205         u8 reserved_at_40[0x14];
2206         u8 page_offset[0x6];
2207         u8 reserved_at_5a[0x2];
2208         u8 mini_cqe_res_format_ext[0x2];
2209         u8 cq_timestamp_format[0x2];
2210         u8 reserved_at_60[0x3];
2211         u8 log_cq_size[0x5];
2212         u8 uar_page[0x18];
2213         u8 reserved_at_80[0x4];
2214         u8 cq_period[0xc];
2215         u8 cq_max_count[0x10];
2216         u8 reserved_at_a0[0x18];
2217         u8 c_eqn[0x8];
2218         u8 reserved_at_c0[0x3];
2219         u8 log_page_size[0x5];
2220         u8 reserved_at_c8[0x18];
2221         u8 reserved_at_e0[0x20];
2222         u8 reserved_at_100[0x8];
2223         u8 last_notified_index[0x18];
2224         u8 reserved_at_120[0x8];
2225         u8 last_solicit_index[0x18];
2226         u8 reserved_at_140[0x8];
2227         u8 consumer_counter[0x18];
2228         u8 reserved_at_160[0x8];
2229         u8 producer_counter[0x18];
2230         u8 local_partition_id[0xc];
2231         u8 process_id[0x14];
2232         u8 reserved_at_1A0[0x20];
2233         u8 dbr_addr[0x40];
2234 };
2235
2236 struct mlx5_ifc_health_buffer_bits {
2237         u8         reserved_0[0x100];
2238         u8         assert_existptr[0x20];
2239         u8         assert_callra[0x20];
2240         u8         reserved_1[0x40];
2241         u8         fw_version[0x20];
2242         u8         hw_id[0x20];
2243         u8         reserved_2[0x20];
2244         u8         irisc_index[0x8];
2245         u8         synd[0x8];
2246         u8         ext_synd[0x10];
2247 };
2248
2249 struct mlx5_ifc_initial_seg_bits {
2250         u8         fw_rev_minor[0x10];
2251         u8         fw_rev_major[0x10];
2252         u8         cmd_interface_rev[0x10];
2253         u8         fw_rev_subminor[0x10];
2254         u8         reserved_0[0x40];
2255         u8         cmdq_phy_addr_63_32[0x20];
2256         u8         cmdq_phy_addr_31_12[0x14];
2257         u8         reserved_1[0x2];
2258         u8         nic_interface[0x2];
2259         u8         log_cmdq_size[0x4];
2260         u8         log_cmdq_stride[0x4];
2261         u8         command_doorbell_vector[0x20];
2262         u8         reserved_2[0xf00];
2263         u8         initializing[0x1];
2264         u8         nic_interface_supported[0x7];
2265         u8         reserved_4[0x18];
2266         struct mlx5_ifc_health_buffer_bits health_buffer;
2267         u8         no_dram_nic_offset[0x20];
2268         u8         reserved_5[0x6de0];
2269         u8         internal_timer_h[0x20];
2270         u8         internal_timer_l[0x20];
2271         u8         reserved_6[0x20];
2272         u8         reserved_7[0x1f];
2273         u8         clear_int[0x1];
2274         u8         health_syndrome[0x8];
2275         u8         health_counter[0x18];
2276         u8         reserved_8[0x17fc0];
2277 };
2278
2279 struct mlx5_ifc_create_cq_out_bits {
2280         u8 status[0x8];
2281         u8 reserved_at_8[0x18];
2282         u8 syndrome[0x20];
2283         u8 reserved_at_40[0x8];
2284         u8 cqn[0x18];
2285         u8 reserved_at_60[0x20];
2286 };
2287
2288 struct mlx5_ifc_create_cq_in_bits {
2289         u8 opcode[0x10];
2290         u8 uid[0x10];
2291         u8 reserved_at_20[0x10];
2292         u8 op_mod[0x10];
2293         u8 reserved_at_40[0x40];
2294         struct mlx5_ifc_cqc_bits cq_context;
2295         u8 cq_umem_offset[0x40];
2296         u8 cq_umem_id[0x20];
2297         u8 cq_umem_valid[0x1];
2298         u8 reserved_at_2e1[0x1f];
2299         u8 reserved_at_300[0x580];
2300         u8 pas[];
2301 };
2302
2303 enum {
2304         MLX5_OBJ_TYPE_GENEVE_TLV_OPT = 0x000b,
2305         MLX5_GENERAL_OBJ_TYPE_VIRTQ = 0x000d,
2306         MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS = 0x001c,
2307         MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH = 0x0022,
2308         MLX5_GENERAL_OBJ_TYPE_FLOW_HIT_ASO = 0x0025,
2309 };
2310
2311 struct mlx5_ifc_general_obj_in_cmd_hdr_bits {
2312         u8 opcode[0x10];
2313         u8 reserved_at_10[0x20];
2314         u8 obj_type[0x10];
2315         u8 obj_id[0x20];
2316         u8 reserved_at_60[0x20];
2317 };
2318
2319 struct mlx5_ifc_general_obj_out_cmd_hdr_bits {
2320         u8 status[0x8];
2321         u8 reserved_at_8[0x18];
2322         u8 syndrome[0x20];
2323         u8 obj_id[0x20];
2324         u8 reserved_at_60[0x20];
2325 };
2326
2327 struct mlx5_ifc_virtio_q_counters_bits {
2328         u8 modify_field_select[0x40];
2329         u8 reserved_at_40[0x40];
2330         u8 received_desc[0x40];
2331         u8 completed_desc[0x40];
2332         u8 error_cqes[0x20];
2333         u8 bad_desc_errors[0x20];
2334         u8 exceed_max_chain[0x20];
2335         u8 invalid_buffer[0x20];
2336         u8 reserved_at_180[0x50];
2337 };
2338
2339 struct mlx5_ifc_geneve_tlv_option_bits {
2340         u8 modify_field_select[0x40];
2341         u8 reserved_at_40[0x18];
2342         u8 geneve_option_fte_index[0x8];
2343         u8 option_class[0x10];
2344         u8 option_type[0x8];
2345         u8 reserved_at_78[0x3];
2346         u8 option_data_length[0x5];
2347         u8 reserved_at_80[0x180];
2348 };
2349
2350 struct mlx5_ifc_create_virtio_q_counters_in_bits {
2351         struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
2352         struct mlx5_ifc_virtio_q_counters_bits virtio_q_counters;
2353 };
2354
2355 struct mlx5_ifc_query_virtio_q_counters_out_bits {
2356         struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
2357         struct mlx5_ifc_virtio_q_counters_bits virtio_q_counters;
2358 };
2359
2360 struct mlx5_ifc_create_geneve_tlv_option_in_bits {
2361         struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
2362         struct mlx5_ifc_geneve_tlv_option_bits geneve_tlv_opt;
2363 };
2364
2365 enum {
2366         MLX5_VIRTQ_STATE_INIT = 0,
2367         MLX5_VIRTQ_STATE_RDY = 1,
2368         MLX5_VIRTQ_STATE_SUSPEND = 2,
2369         MLX5_VIRTQ_STATE_ERROR = 3,
2370 };
2371
2372 enum {
2373         MLX5_VIRTQ_MODIFY_TYPE_STATE = (1UL << 0),
2374         MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_PARAMS = (1UL << 3),
2375         MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_DUMP_ENABLE = (1UL << 4),
2376 };
2377
2378 struct mlx5_ifc_virtio_q_bits {
2379         u8 virtio_q_type[0x8];
2380         u8 reserved_at_8[0x5];
2381         u8 event_mode[0x3];
2382         u8 queue_index[0x10];
2383         u8 full_emulation[0x1];
2384         u8 virtio_version_1_0[0x1];
2385         u8 reserved_at_22[0x2];
2386         u8 offload_type[0x4];
2387         u8 event_qpn_or_msix[0x18];
2388         u8 doorbell_stride_idx[0x10];
2389         u8 queue_size[0x10];
2390         u8 device_emulation_id[0x20];
2391         u8 desc_addr[0x40];
2392         u8 used_addr[0x40];
2393         u8 available_addr[0x40];
2394         u8 virtio_q_mkey[0x20];
2395         u8 reserved_at_160[0x18];
2396         u8 error_type[0x8];
2397         u8 umem_1_id[0x20];
2398         u8 umem_1_size[0x20];
2399         u8 umem_1_offset[0x40];
2400         u8 umem_2_id[0x20];
2401         u8 umem_2_size[0x20];
2402         u8 umem_2_offset[0x40];
2403         u8 umem_3_id[0x20];
2404         u8 umem_3_size[0x20];
2405         u8 umem_3_offset[0x40];
2406         u8 counter_set_id[0x20];
2407         u8 reserved_at_320[0x8];
2408         u8 pd[0x18];
2409         u8 reserved_at_340[0x2];
2410         u8 queue_period_mode[0x2];
2411         u8 queue_period_us[0xc];
2412         u8 queue_max_count[0x10];
2413         u8 reserved_at_360[0xa0];
2414 };
2415
2416 struct mlx5_ifc_virtio_net_q_bits {
2417         u8 modify_field_select[0x40];
2418         u8 reserved_at_40[0x40];
2419         u8 tso_ipv4[0x1];
2420         u8 tso_ipv6[0x1];
2421         u8 tx_csum[0x1];
2422         u8 rx_csum[0x1];
2423         u8 reserved_at_84[0x6];
2424         u8 dirty_bitmap_dump_enable[0x1];
2425         u8 vhost_log_page[0x5];
2426         u8 reserved_at_90[0xc];
2427         u8 state[0x4];
2428         u8 reserved_at_a0[0x8];
2429         u8 tisn_or_qpn[0x18];
2430         u8 dirty_bitmap_mkey[0x20];
2431         u8 dirty_bitmap_size[0x20];
2432         u8 dirty_bitmap_addr[0x40];
2433         u8 hw_available_index[0x10];
2434         u8 hw_used_index[0x10];
2435         u8 reserved_at_160[0xa0];
2436         struct mlx5_ifc_virtio_q_bits virtio_q_context;
2437 };
2438
2439 struct mlx5_ifc_create_virtq_in_bits {
2440         struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
2441         struct mlx5_ifc_virtio_net_q_bits virtq;
2442 };
2443
2444 struct mlx5_ifc_query_virtq_out_bits {
2445         struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
2446         struct mlx5_ifc_virtio_net_q_bits virtq;
2447 };
2448
2449 struct mlx5_ifc_flow_hit_aso_bits {
2450         u8 modify_field_select[0x40];
2451         u8 reserved_at_40[0x48];
2452         u8 access_pd[0x18];
2453         u8 reserved_at_a0[0x160];
2454         u8 flag[0x200];
2455 };
2456
2457 struct mlx5_ifc_create_flow_hit_aso_in_bits {
2458         struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
2459         struct mlx5_ifc_flow_hit_aso_bits flow_hit_aso;
2460 };
2461
2462 enum mlx5_access_aso_opc_mod {
2463         ASO_OPC_MOD_IPSEC = 0x0,
2464         ASO_OPC_MOD_CONNECTION_TRACKING = 0x1,
2465         ASO_OPC_MOD_POLICER = 0x2,
2466         ASO_OPC_MOD_RACE_AVOIDANCE = 0x3,
2467         ASO_OPC_MOD_FLOW_HIT = 0x4,
2468 };
2469
2470 #define ASO_CSEG_DATA_MASK_MODE_OFFSET  30
2471
2472 enum mlx5_aso_data_mask_mode {
2473         BITWISE_64BIT = 0x0,
2474         BYTEWISE_64BYTE = 0x1,
2475         CALCULATED_64BYTE = 0x2,
2476 };
2477
2478 #define ASO_CSEG_COND_0_OPER_OFFSET     20
2479 #define ASO_CSEG_COND_1_OPER_OFFSET     16
2480
2481 enum mlx5_aso_pre_cond_op {
2482         ASO_OP_ALWAYS_FALSE = 0x0,
2483         ASO_OP_ALWAYS_TRUE = 0x1,
2484         ASO_OP_EQUAL = 0x2,
2485         ASO_OP_NOT_EQUAL = 0x3,
2486         ASO_OP_GREATER_OR_EQUAL = 0x4,
2487         ASO_OP_LESSER_OR_EQUAL = 0x5,
2488         ASO_OP_LESSER = 0x6,
2489         ASO_OP_GREATER = 0x7,
2490         ASO_OP_CYCLIC_GREATER = 0x8,
2491         ASO_OP_CYCLIC_LESSER = 0x9,
2492 };
2493
2494 #define ASO_CSEG_COND_OPER_OFFSET       6
2495
2496 enum mlx5_aso_op {
2497         ASO_OPER_LOGICAL_AND = 0x0,
2498         ASO_OPER_LOGICAL_OR = 0x1,
2499 };
2500
2501 /* ASO WQE CTRL segment. */
2502 struct mlx5_aso_cseg {
2503         uint32_t va_h;
2504         uint32_t va_l_r;
2505         uint32_t lkey;
2506         uint32_t operand_masks;
2507         uint32_t condition_0_data;
2508         uint32_t condition_0_mask;
2509         uint32_t condition_1_data;
2510         uint32_t condition_1_mask;
2511         uint64_t bitwise_data;
2512         uint64_t data_mask;
2513 } __rte_packed;
2514
2515 #define MLX5_ASO_WQE_DSEG_SIZE  0x40
2516
2517 /* ASO WQE Data segment. */
2518 struct mlx5_aso_dseg {
2519         uint8_t data[MLX5_ASO_WQE_DSEG_SIZE];
2520 } __rte_packed;
2521
2522 /* ASO WQE. */
2523 struct mlx5_aso_wqe {
2524         struct mlx5_wqe_cseg general_cseg;
2525         struct mlx5_aso_cseg aso_cseg;
2526         struct mlx5_aso_dseg aso_dseg;
2527 } __rte_packed;
2528
2529 enum {
2530         MLX5_EVENT_TYPE_OBJECT_CHANGE = 0x27,
2531 };
2532
2533 enum {
2534         MLX5_QP_ST_RC = 0x0,
2535 };
2536
2537 enum {
2538         MLX5_QP_PM_MIGRATED = 0x3,
2539 };
2540
2541 enum {
2542         MLX5_NON_ZERO_RQ = 0x0,
2543         MLX5_SRQ_RQ = 0x1,
2544         MLX5_CRQ_RQ = 0x2,
2545         MLX5_ZERO_LEN_RQ = 0x3,
2546 };
2547
2548 struct mlx5_ifc_ads_bits {
2549         u8 fl[0x1];
2550         u8 free_ar[0x1];
2551         u8 reserved_at_2[0xe];
2552         u8 pkey_index[0x10];
2553         u8 reserved_at_20[0x8];
2554         u8 grh[0x1];
2555         u8 mlid[0x7];
2556         u8 rlid[0x10];
2557         u8 ack_timeout[0x5];
2558         u8 reserved_at_45[0x3];
2559         u8 src_addr_index[0x8];
2560         u8 reserved_at_50[0x4];
2561         u8 stat_rate[0x4];
2562         u8 hop_limit[0x8];
2563         u8 reserved_at_60[0x4];
2564         u8 tclass[0x8];
2565         u8 flow_label[0x14];
2566         u8 rgid_rip[16][0x8];
2567         u8 reserved_at_100[0x4];
2568         u8 f_dscp[0x1];
2569         u8 f_ecn[0x1];
2570         u8 reserved_at_106[0x1];
2571         u8 f_eth_prio[0x1];
2572         u8 ecn[0x2];
2573         u8 dscp[0x6];
2574         u8 udp_sport[0x10];
2575         u8 dei_cfi[0x1];
2576         u8 eth_prio[0x3];
2577         u8 sl[0x4];
2578         u8 vhca_port_num[0x8];
2579         u8 rmac_47_32[0x10];
2580         u8 rmac_31_0[0x20];
2581 };
2582
2583 struct mlx5_ifc_qpc_bits {
2584         u8 state[0x4];
2585         u8 lag_tx_port_affinity[0x4];
2586         u8 st[0x8];
2587         u8 reserved_at_10[0x3];
2588         u8 pm_state[0x2];
2589         u8 reserved_at_15[0x1];
2590         u8 req_e2e_credit_mode[0x2];
2591         u8 offload_type[0x4];
2592         u8 end_padding_mode[0x2];
2593         u8 reserved_at_1e[0x2];
2594         u8 wq_signature[0x1];
2595         u8 block_lb_mc[0x1];
2596         u8 atomic_like_write_en[0x1];
2597         u8 latency_sensitive[0x1];
2598         u8 reserved_at_24[0x1];
2599         u8 drain_sigerr[0x1];
2600         u8 reserved_at_26[0x2];
2601         u8 pd[0x18];
2602         u8 mtu[0x3];
2603         u8 log_msg_max[0x5];
2604         u8 reserved_at_48[0x1];
2605         u8 log_rq_size[0x4];
2606         u8 log_rq_stride[0x3];
2607         u8 no_sq[0x1];
2608         u8 log_sq_size[0x4];
2609         u8 reserved_at_55[0x6];
2610         u8 rlky[0x1];
2611         u8 ulp_stateless_offload_mode[0x4];
2612         u8 counter_set_id[0x8];
2613         u8 uar_page[0x18];
2614         u8 reserved_at_80[0x8];
2615         u8 user_index[0x18];
2616         u8 reserved_at_a0[0x3];
2617         u8 log_page_size[0x5];
2618         u8 remote_qpn[0x18];
2619         struct mlx5_ifc_ads_bits primary_address_path;
2620         struct mlx5_ifc_ads_bits secondary_address_path;
2621         u8 log_ack_req_freq[0x4];
2622         u8 reserved_at_384[0x4];
2623         u8 log_sra_max[0x3];
2624         u8 reserved_at_38b[0x2];
2625         u8 retry_count[0x3];
2626         u8 rnr_retry[0x3];
2627         u8 reserved_at_393[0x1];
2628         u8 fre[0x1];
2629         u8 cur_rnr_retry[0x3];
2630         u8 cur_retry_count[0x3];
2631         u8 reserved_at_39b[0x5];
2632         u8 reserved_at_3a0[0x20];
2633         u8 reserved_at_3c0[0x8];
2634         u8 next_send_psn[0x18];
2635         u8 reserved_at_3e0[0x8];
2636         u8 cqn_snd[0x18];
2637         u8 reserved_at_400[0x8];
2638         u8 deth_sqpn[0x18];
2639         u8 reserved_at_420[0x20];
2640         u8 reserved_at_440[0x8];
2641         u8 last_acked_psn[0x18];
2642         u8 reserved_at_460[0x8];
2643         u8 ssn[0x18];
2644         u8 reserved_at_480[0x8];
2645         u8 log_rra_max[0x3];
2646         u8 reserved_at_48b[0x1];
2647         u8 atomic_mode[0x4];
2648         u8 rre[0x1];
2649         u8 rwe[0x1];
2650         u8 rae[0x1];
2651         u8 reserved_at_493[0x1];
2652         u8 page_offset[0x6];
2653         u8 reserved_at_49a[0x3];
2654         u8 cd_slave_receive[0x1];
2655         u8 cd_slave_send[0x1];
2656         u8 cd_master[0x1];
2657         u8 reserved_at_4a0[0x3];
2658         u8 min_rnr_nak[0x5];
2659         u8 next_rcv_psn[0x18];
2660         u8 reserved_at_4c0[0x8];
2661         u8 xrcd[0x18];
2662         u8 reserved_at_4e0[0x8];
2663         u8 cqn_rcv[0x18];
2664         u8 dbr_addr[0x40];
2665         u8 q_key[0x20];
2666         u8 reserved_at_560[0x5];
2667         u8 rq_type[0x3];
2668         u8 srqn_rmpn_xrqn[0x18];
2669         u8 reserved_at_580[0x8];
2670         u8 rmsn[0x18];
2671         u8 hw_sq_wqebb_counter[0x10];
2672         u8 sw_sq_wqebb_counter[0x10];
2673         u8 hw_rq_counter[0x20];
2674         u8 sw_rq_counter[0x20];
2675         u8 reserved_at_600[0x20];
2676         u8 reserved_at_620[0xf];
2677         u8 cgs[0x1];
2678         u8 cs_req[0x8];
2679         u8 cs_res[0x8];
2680         u8 dc_access_key[0x40];
2681         u8 reserved_at_680[0x3];
2682         u8 dbr_umem_valid[0x1];
2683         u8 reserved_at_684[0x9c];
2684         u8 dbr_umem_id[0x20];
2685 };
2686
2687 struct mlx5_ifc_create_qp_out_bits {
2688         u8 status[0x8];
2689         u8 reserved_at_8[0x18];
2690         u8 syndrome[0x20];
2691         u8 reserved_at_40[0x8];
2692         u8 qpn[0x18];
2693         u8 reserved_at_60[0x20];
2694 };
2695
2696 #ifdef PEDANTIC
2697 #pragma GCC diagnostic ignored "-Wpedantic"
2698 #endif
2699 struct mlx5_ifc_create_qp_in_bits {
2700         u8 opcode[0x10];
2701         u8 uid[0x10];
2702         u8 reserved_at_20[0x10];
2703         u8 op_mod[0x10];
2704         u8 reserved_at_40[0x40];
2705         u8 opt_param_mask[0x20];
2706         u8 reserved_at_a0[0x20];
2707         struct mlx5_ifc_qpc_bits qpc;
2708         u8 wq_umem_offset[0x40];
2709         u8 wq_umem_id[0x20];
2710         u8 wq_umem_valid[0x1];
2711         u8 reserved_at_861[0x1f];
2712         u8 pas[0][0x40];
2713 };
2714 #ifdef PEDANTIC
2715 #pragma GCC diagnostic error "-Wpedantic"
2716 #endif
2717
2718 struct mlx5_ifc_sqerr2rts_qp_out_bits {
2719         u8 status[0x8];
2720         u8 reserved_at_8[0x18];
2721         u8 syndrome[0x20];
2722         u8 reserved_at_40[0x40];
2723 };
2724
2725 struct mlx5_ifc_sqerr2rts_qp_in_bits {
2726         u8 opcode[0x10];
2727         u8 uid[0x10];
2728         u8 reserved_at_20[0x10];
2729         u8 op_mod[0x10];
2730         u8 reserved_at_40[0x8];
2731         u8 qpn[0x18];
2732         u8 reserved_at_60[0x20];
2733         u8 opt_param_mask[0x20];
2734         u8 reserved_at_a0[0x20];
2735         struct mlx5_ifc_qpc_bits qpc;
2736         u8 reserved_at_800[0x80];
2737 };
2738
2739 struct mlx5_ifc_sqd2rts_qp_out_bits {
2740         u8 status[0x8];
2741         u8 reserved_at_8[0x18];
2742         u8 syndrome[0x20];
2743         u8 reserved_at_40[0x40];
2744 };
2745
2746 struct mlx5_ifc_sqd2rts_qp_in_bits {
2747         u8 opcode[0x10];
2748         u8 uid[0x10];
2749         u8 reserved_at_20[0x10];
2750         u8 op_mod[0x10];
2751         u8 reserved_at_40[0x8];
2752         u8 qpn[0x18];
2753         u8 reserved_at_60[0x20];
2754         u8 opt_param_mask[0x20];
2755         u8 reserved_at_a0[0x20];
2756         struct mlx5_ifc_qpc_bits qpc;
2757         u8 reserved_at_800[0x80];
2758 };
2759
2760 struct mlx5_ifc_rts2rts_qp_out_bits {
2761         u8 status[0x8];
2762         u8 reserved_at_8[0x18];
2763         u8 syndrome[0x20];
2764         u8 reserved_at_40[0x40];
2765 };
2766
2767 struct mlx5_ifc_rts2rts_qp_in_bits {
2768         u8 opcode[0x10];
2769         u8 uid[0x10];
2770         u8 reserved_at_20[0x10];
2771         u8 op_mod[0x10];
2772         u8 reserved_at_40[0x8];
2773         u8 qpn[0x18];
2774         u8 reserved_at_60[0x20];
2775         u8 opt_param_mask[0x20];
2776         u8 reserved_at_a0[0x20];
2777         struct mlx5_ifc_qpc_bits qpc;
2778         u8 reserved_at_800[0x80];
2779 };
2780
2781 struct mlx5_ifc_rtr2rts_qp_out_bits {
2782         u8 status[0x8];
2783         u8 reserved_at_8[0x18];
2784         u8 syndrome[0x20];
2785         u8 reserved_at_40[0x40];
2786 };
2787
2788 struct mlx5_ifc_rtr2rts_qp_in_bits {
2789         u8 opcode[0x10];
2790         u8 uid[0x10];
2791         u8 reserved_at_20[0x10];
2792         u8 op_mod[0x10];
2793         u8 reserved_at_40[0x8];
2794         u8 qpn[0x18];
2795         u8 reserved_at_60[0x20];
2796         u8 opt_param_mask[0x20];
2797         u8 reserved_at_a0[0x20];
2798         struct mlx5_ifc_qpc_bits qpc;
2799         u8 reserved_at_800[0x80];
2800 };
2801
2802 struct mlx5_ifc_rst2init_qp_out_bits {
2803         u8 status[0x8];
2804         u8 reserved_at_8[0x18];
2805         u8 syndrome[0x20];
2806         u8 reserved_at_40[0x40];
2807 };
2808
2809 struct mlx5_ifc_rst2init_qp_in_bits {
2810         u8 opcode[0x10];
2811         u8 uid[0x10];
2812         u8 reserved_at_20[0x10];
2813         u8 op_mod[0x10];
2814         u8 reserved_at_40[0x8];
2815         u8 qpn[0x18];
2816         u8 reserved_at_60[0x20];
2817         u8 opt_param_mask[0x20];
2818         u8 reserved_at_a0[0x20];
2819         struct mlx5_ifc_qpc_bits qpc;
2820         u8 reserved_at_800[0x80];
2821 };
2822
2823 struct mlx5_ifc_init2rtr_qp_out_bits {
2824         u8 status[0x8];
2825         u8 reserved_at_8[0x18];
2826         u8 syndrome[0x20];
2827         u8 reserved_at_40[0x40];
2828 };
2829
2830 struct mlx5_ifc_init2rtr_qp_in_bits {
2831         u8 opcode[0x10];
2832         u8 uid[0x10];
2833         u8 reserved_at_20[0x10];
2834         u8 op_mod[0x10];
2835         u8 reserved_at_40[0x8];
2836         u8 qpn[0x18];
2837         u8 reserved_at_60[0x20];
2838         u8 opt_param_mask[0x20];
2839         u8 reserved_at_a0[0x20];
2840         struct mlx5_ifc_qpc_bits qpc;
2841         u8 reserved_at_800[0x80];
2842 };
2843
2844 struct mlx5_ifc_init2init_qp_out_bits {
2845         u8 status[0x8];
2846         u8 reserved_at_8[0x18];
2847         u8 syndrome[0x20];
2848         u8 reserved_at_40[0x40];
2849 };
2850
2851 struct mlx5_ifc_init2init_qp_in_bits {
2852         u8 opcode[0x10];
2853         u8 uid[0x10];
2854         u8 reserved_at_20[0x10];
2855         u8 op_mod[0x10];
2856         u8 reserved_at_40[0x8];
2857         u8 qpn[0x18];
2858         u8 reserved_at_60[0x20];
2859         u8 opt_param_mask[0x20];
2860         u8 reserved_at_a0[0x20];
2861         struct mlx5_ifc_qpc_bits qpc;
2862         u8 reserved_at_800[0x80];
2863 };
2864
2865 struct mlx5_ifc_dealloc_pd_out_bits {
2866         u8 status[0x8];
2867         u8 reserved_0[0x18];
2868         u8 syndrome[0x20];
2869         u8 reserved_1[0x40];
2870 };
2871
2872 struct mlx5_ifc_dealloc_pd_in_bits {
2873         u8 opcode[0x10];
2874         u8 reserved_0[0x10];
2875         u8 reserved_1[0x10];
2876         u8 op_mod[0x10];
2877         u8 reserved_2[0x8];
2878         u8 pd[0x18];
2879         u8 reserved_3[0x20];
2880 };
2881
2882 struct mlx5_ifc_alloc_pd_out_bits {
2883         u8 status[0x8];
2884         u8 reserved_0[0x18];
2885         u8 syndrome[0x20];
2886         u8 reserved_1[0x8];
2887         u8 pd[0x18];
2888         u8 reserved_2[0x20];
2889 };
2890
2891 struct mlx5_ifc_alloc_pd_in_bits {
2892         u8 opcode[0x10];
2893         u8 reserved_0[0x10];
2894         u8 reserved_1[0x10];
2895         u8 op_mod[0x10];
2896         u8 reserved_2[0x40];
2897 };
2898
2899 #ifdef PEDANTIC
2900 #pragma GCC diagnostic ignored "-Wpedantic"
2901 #endif
2902 struct mlx5_ifc_query_qp_out_bits {
2903         u8 status[0x8];
2904         u8 reserved_at_8[0x18];
2905         u8 syndrome[0x20];
2906         u8 reserved_at_40[0x40];
2907         u8 opt_param_mask[0x20];
2908         u8 reserved_at_a0[0x20];
2909         struct mlx5_ifc_qpc_bits qpc;
2910         u8 reserved_at_800[0x80];
2911         u8 pas[0][0x40];
2912 };
2913 #ifdef PEDANTIC
2914 #pragma GCC diagnostic error "-Wpedantic"
2915 #endif
2916
2917 struct mlx5_ifc_query_qp_in_bits {
2918         u8 opcode[0x10];
2919         u8 reserved_at_10[0x10];
2920         u8 reserved_at_20[0x10];
2921         u8 op_mod[0x10];
2922         u8 reserved_at_40[0x8];
2923         u8 qpn[0x18];
2924         u8 reserved_at_60[0x20];
2925 };
2926
2927 enum {
2928         MLX5_DATA_RATE = 0x0,
2929         MLX5_WQE_RATE = 0x1,
2930 };
2931
2932 struct mlx5_ifc_set_pp_rate_limit_context_bits {
2933         u8 rate_limit[0x20];
2934         u8 burst_upper_bound[0x20];
2935         u8 reserved_at_40[0xC];
2936         u8 rate_mode[0x4];
2937         u8 typical_packet_size[0x10];
2938         u8 reserved_at_60[0x120];
2939 };
2940
2941 #define MLX5_ACCESS_REGISTER_DATA_DWORD_MAX 8u
2942
2943 #ifdef PEDANTIC
2944 #pragma GCC diagnostic ignored "-Wpedantic"
2945 #endif
2946 struct mlx5_ifc_access_register_out_bits {
2947         u8 status[0x8];
2948         u8 reserved_at_8[0x18];
2949         u8 syndrome[0x20];
2950         u8 reserved_at_40[0x40];
2951         u8 register_data[0][0x20];
2952 };
2953
2954 struct mlx5_ifc_access_register_in_bits {
2955         u8 opcode[0x10];
2956         u8 reserved_at_10[0x10];
2957         u8 reserved_at_20[0x10];
2958         u8 op_mod[0x10];
2959         u8 reserved_at_40[0x10];
2960         u8 register_id[0x10];
2961         u8 argument[0x20];
2962         u8 register_data[0][0x20];
2963 };
2964 #ifdef PEDANTIC
2965 #pragma GCC diagnostic error "-Wpedantic"
2966 #endif
2967
2968 enum {
2969         MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE  = 0x0,
2970         MLX5_ACCESS_REGISTER_IN_OP_MOD_READ   = 0x1,
2971 };
2972
2973 enum {
2974         MLX5_REGISTER_ID_MTUTC  = 0x9055,
2975 };
2976
2977 struct mlx5_ifc_register_mtutc_bits {
2978         u8 time_stamp_mode[0x2];
2979         u8 time_stamp_state[0x2];
2980         u8 reserved_at_4[0x18];
2981         u8 operation[0x4];
2982         u8 freq_adjustment[0x20];
2983         u8 reserved_at_40[0x40];
2984         u8 utc_sec[0x20];
2985         u8 utc_nsec[0x20];
2986         u8 time_adjustment[0x20];
2987 };
2988
2989 #define MLX5_MTUTC_TIMESTAMP_MODE_INTERNAL_TIMER 0
2990 #define MLX5_MTUTC_TIMESTAMP_MODE_REAL_TIME 1
2991
2992 struct mlx5_ifc_parse_graph_arc_bits {
2993         u8 start_inner_tunnel[0x1];
2994         u8 reserved_at_1[0x7];
2995         u8 arc_parse_graph_node[0x8];
2996         u8 compare_condition_value[0x10];
2997         u8 parse_graph_node_handle[0x20];
2998         u8 reserved_at_40[0x40];
2999 };
3000
3001 struct mlx5_ifc_parse_graph_flow_match_sample_bits {
3002         u8 flow_match_sample_en[0x1];
3003         u8 reserved_at_1[0x3];
3004         u8 flow_match_sample_offset_mode[0x4];
3005         u8 reserved_at_5[0x8];
3006         u8 flow_match_sample_field_offset[0x10];
3007         u8 reserved_at_32[0x4];
3008         u8 flow_match_sample_field_offset_shift[0x4];
3009         u8 flow_match_sample_field_base_offset[0x8];
3010         u8 reserved_at_48[0xd];
3011         u8 flow_match_sample_tunnel_mode[0x3];
3012         u8 flow_match_sample_field_offset_mask[0x20];
3013         u8 flow_match_sample_field_id[0x20];
3014 };
3015
3016 struct mlx5_ifc_parse_graph_flex_bits {
3017         u8 modify_field_select[0x40];
3018         u8 reserved_at_64[0x20];
3019         u8 header_length_base_value[0x10];
3020         u8 reserved_at_112[0x4];
3021         u8 header_length_field_shift[0x4];
3022         u8 reserved_at_120[0x4];
3023         u8 header_length_mode[0x4];
3024         u8 header_length_field_offset[0x10];
3025         u8 next_header_field_offset[0x10];
3026         u8 reserved_at_160[0x1b];
3027         u8 next_header_field_size[0x5];
3028         u8 header_length_field_mask[0x20];
3029         u8 reserved_at_224[0x20];
3030         struct mlx5_ifc_parse_graph_flow_match_sample_bits sample_table[0x8];
3031         struct mlx5_ifc_parse_graph_arc_bits input_arc[0x8];
3032         struct mlx5_ifc_parse_graph_arc_bits output_arc[0x8];
3033 };
3034
3035 struct mlx5_ifc_create_flex_parser_in_bits {
3036         struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
3037         struct mlx5_ifc_parse_graph_flex_bits flex;
3038 };
3039
3040 struct mlx5_ifc_create_flex_parser_out_bits {
3041         struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
3042         struct mlx5_ifc_parse_graph_flex_bits flex;
3043 };
3044
3045 struct mlx5_ifc_parse_graph_flex_out_bits {
3046         u8 status[0x8];
3047         u8 reserved_at_8[0x18];
3048         u8 syndrome[0x20];
3049         u8 reserved_at_40[0x40];
3050         struct mlx5_ifc_parse_graph_flex_bits capability;
3051 };
3052
3053 struct regexp_params_field_select_bits {
3054         u8 reserved_at_0[0x1e];
3055         u8 stop_engine[0x1];
3056         u8 db_umem_id[0x1];
3057 };
3058
3059 struct mlx5_ifc_regexp_params_bits {
3060         u8 reserved_at_0[0x1f];
3061         u8 stop_engine[0x1];
3062         u8 db_umem_id[0x20];
3063         u8 db_umem_offset[0x40];
3064         u8 reserved_at_80[0x100];
3065 };
3066
3067 struct mlx5_ifc_set_regexp_params_in_bits {
3068         u8 opcode[0x10];
3069         u8 uid[0x10];
3070         u8 reserved_at_20[0x10];
3071         u8 op_mod[0x10];
3072         u8 reserved_at_40[0x18];
3073         u8 engine_id[0x8];
3074         struct regexp_params_field_select_bits field_select;
3075         struct mlx5_ifc_regexp_params_bits regexp_params;
3076 };
3077
3078 struct mlx5_ifc_set_regexp_params_out_bits {
3079         u8 status[0x8];
3080         u8 reserved_at_8[0x18];
3081         u8 syndrome[0x20];
3082         u8 reserved_at_18[0x40];
3083 };
3084
3085 struct mlx5_ifc_query_regexp_params_in_bits {
3086         u8 opcode[0x10];
3087         u8 uid[0x10];
3088         u8 reserved_at_20[0x10];
3089         u8 op_mod[0x10];
3090         u8 reserved_at_40[0x18];
3091         u8 engine_id[0x8];
3092         u8 reserved[0x20];
3093 };
3094
3095 struct mlx5_ifc_query_regexp_params_out_bits {
3096         u8 status[0x8];
3097         u8 reserved_at_8[0x18];
3098         u8 syndrome[0x20];
3099         u8 reserved[0x40];
3100         struct mlx5_ifc_regexp_params_bits regexp_params;
3101 };
3102
3103 struct mlx5_ifc_set_regexp_register_in_bits {
3104         u8 opcode[0x10];
3105         u8 uid[0x10];
3106         u8 reserved_at_20[0x10];
3107         u8 op_mod[0x10];
3108         u8 reserved_at_40[0x18];
3109         u8 engine_id[0x8];
3110         u8 register_address[0x20];
3111         u8 register_data[0x20];
3112         u8 reserved[0x60];
3113 };
3114
3115 struct mlx5_ifc_set_regexp_register_out_bits {
3116         u8 status[0x8];
3117         u8 reserved_at_8[0x18];
3118         u8 syndrome[0x20];
3119         u8 reserved[0x40];
3120 };
3121
3122 struct mlx5_ifc_query_regexp_register_in_bits {
3123         u8 opcode[0x10];
3124         u8 uid[0x10];
3125         u8 reserved_at_20[0x10];
3126         u8 op_mod[0x10];
3127         u8 reserved_at_40[0x18];
3128         u8 engine_id[0x8];
3129         u8 register_address[0x20];
3130 };
3131
3132 struct mlx5_ifc_query_regexp_register_out_bits {
3133         u8 status[0x8];
3134         u8 reserved_at_8[0x18];
3135         u8 syndrome[0x20];
3136         u8 reserved[0x20];
3137         u8 register_data[0x20];
3138 };
3139
3140 /* CQE format mask. */
3141 #define MLX5E_CQE_FORMAT_MASK 0xc
3142
3143 /* MPW opcode. */
3144 #define MLX5_OPC_MOD_MPW 0x01
3145
3146 /* Compressed Rx CQE structure. */
3147 struct mlx5_mini_cqe8 {
3148         union {
3149                 uint32_t rx_hash_result;
3150                 struct {
3151                         union {
3152                                 uint16_t checksum;
3153                                 uint16_t flow_tag_high;
3154                                 struct {
3155                                         uint8_t reserved;
3156                                         uint8_t hdr_type;
3157                                 };
3158                         };
3159                         uint16_t stride_idx;
3160                 };
3161                 struct {
3162                         uint16_t wqe_counter;
3163                         uint8_t  s_wqe_opcode;
3164                         uint8_t  reserved;
3165                 } s_wqe_info;
3166         };
3167         union {
3168                 uint32_t byte_cnt_flow;
3169                 uint32_t byte_cnt;
3170         };
3171 };
3172
3173 /* Mini CQE responder format. */
3174 enum {
3175         MLX5_CQE_RESP_FORMAT_HASH = 0x0,
3176         MLX5_CQE_RESP_FORMAT_CSUM = 0x1,
3177         MLX5_CQE_RESP_FORMAT_FTAG_STRIDX = 0x2,
3178         MLX5_CQE_RESP_FORMAT_CSUM_STRIDX = 0x3,
3179         MLX5_CQE_RESP_FORMAT_L34H_STRIDX = 0x4,
3180 };
3181
3182 /* srTCM PRM flow meter parameters. */
3183 enum {
3184         MLX5_FLOW_COLOR_RED = 0,
3185         MLX5_FLOW_COLOR_YELLOW,
3186         MLX5_FLOW_COLOR_GREEN,
3187         MLX5_FLOW_COLOR_UNDEFINED,
3188 };
3189
3190 /* Maximum value of srTCM metering parameters. */
3191 #define MLX5_SRTCM_CBS_MAX (0xFF * (1ULL << 0x1F))
3192 #define MLX5_SRTCM_CIR_MAX (8 * (1ULL << 30) * 0xFF)
3193 #define MLX5_SRTCM_EBS_MAX 0
3194
3195 /* The bits meter color use. */
3196 #define MLX5_MTR_COLOR_BITS 8
3197
3198 /* Length mode of dynamic flex parser graph node. */
3199 enum mlx5_parse_graph_node_len_mode {
3200         MLX5_GRAPH_NODE_LEN_FIXED = 0x0,
3201         MLX5_GRAPH_NODE_LEN_FIELD = 0x1,
3202         MLX5_GRAPH_NODE_LEN_BITMASK = 0x2,
3203 };
3204
3205 /* Offset mode of the samples of flex parser. */
3206 enum mlx5_parse_graph_flow_match_sample_offset_mode {
3207         MLX5_GRAPH_SAMPLE_OFFSET_FIXED = 0x0,
3208         MLX5_GRAPH_SAMPLE_OFFSET_FIELD = 0x1,
3209         MLX5_GRAPH_SAMPLE_OFFSET_BITMASK = 0x2,
3210 };
3211
3212 /* Node index for an input / output arc of the flex parser graph. */
3213 enum mlx5_parse_graph_arc_node_index {
3214         MLX5_GRAPH_ARC_NODE_NULL = 0x0,
3215         MLX5_GRAPH_ARC_NODE_HEAD = 0x1,
3216         MLX5_GRAPH_ARC_NODE_MAC = 0x2,
3217         MLX5_GRAPH_ARC_NODE_IP = 0x3,
3218         MLX5_GRAPH_ARC_NODE_GRE = 0x4,
3219         MLX5_GRAPH_ARC_NODE_UDP = 0x5,
3220         MLX5_GRAPH_ARC_NODE_MPLS = 0x6,
3221         MLX5_GRAPH_ARC_NODE_TCP = 0x7,
3222         MLX5_GRAPH_ARC_NODE_VXLAN_GPE = 0x8,
3223         MLX5_GRAPH_ARC_NODE_GENEVE = 0x9,
3224         MLX5_GRAPH_ARC_NODE_IPSEC_ESP = 0xa,
3225         MLX5_GRAPH_ARC_NODE_PROGRAMMABLE = 0x1f,
3226 };
3227
3228 /**
3229  * Convert a user mark to flow mark.
3230  *
3231  * @param val
3232  *   Mark value to convert.
3233  *
3234  * @return
3235  *   Converted mark value.
3236  */
3237 static inline uint32_t
3238 mlx5_flow_mark_set(uint32_t val)
3239 {
3240         uint32_t ret;
3241
3242         /*
3243          * Add one to the user value to differentiate un-marked flows from
3244          * marked flows, if the ID is equal to MLX5_FLOW_MARK_DEFAULT it
3245          * remains untouched.
3246          */
3247         if (val != MLX5_FLOW_MARK_DEFAULT)
3248                 ++val;
3249 #if RTE_BYTE_ORDER == RTE_LITTLE_ENDIAN
3250         /*
3251          * Mark is 24 bits (minus reserved values) but is stored on a 32 bit
3252          * word, byte-swapped by the kernel on little-endian systems. In this
3253          * case, left-shifting the resulting big-endian value ensures the
3254          * least significant 24 bits are retained when converting it back.
3255          */
3256         ret = rte_cpu_to_be_32(val) >> 8;
3257 #else
3258         ret = val;
3259 #endif
3260         return ret;
3261 }
3262
3263 /**
3264  * Convert a mark to user mark.
3265  *
3266  * @param val
3267  *   Mark value to convert.
3268  *
3269  * @return
3270  *   Converted mark value.
3271  */
3272 static inline uint32_t
3273 mlx5_flow_mark_get(uint32_t val)
3274 {
3275         /*
3276          * Subtract one from the retrieved value. It was added by
3277          * mlx5_flow_mark_set() to distinguish unmarked flows.
3278          */
3279 #if RTE_BYTE_ORDER == RTE_LITTLE_ENDIAN
3280         return (val >> 8) - 1;
3281 #else
3282         return val - 1;
3283 #endif
3284 }
3285
3286 #endif /* RTE_PMD_MLX5_PRM_H_ */