1 /* SPDX-License-Identifier: BSD-3-Clause
2 * Copyright 2016 6WIND S.A.
3 * Copyright 2016 Mellanox Technologies, Ltd
6 #ifndef RTE_PMD_MLX5_PRM_H_
7 #define RTE_PMD_MLX5_PRM_H_
12 #include <rte_byteorder.h>
14 #include <mlx5_glue.h>
15 #include "mlx5_autoconf.h"
17 /* RSS hash key size. */
18 #define MLX5_RSS_HASH_KEY_LEN 40
20 /* Get CQE owner bit. */
21 #define MLX5_CQE_OWNER(op_own) ((op_own) & MLX5_CQE_OWNER_MASK)
24 #define MLX5_CQE_FORMAT(op_own) (((op_own) & MLX5E_CQE_FORMAT_MASK) >> 2)
27 #define MLX5_CQE_OPCODE(op_own) (((op_own) & 0xf0) >> 4)
29 /* Get CQE solicited event. */
30 #define MLX5_CQE_SE(op_own) (((op_own) >> 1) & 1)
32 /* Invalidate a CQE. */
33 #define MLX5_CQE_INVALIDATE (MLX5_CQE_INVALID << 4)
35 /* Hardware index widths. */
36 #define MLX5_CQ_INDEX_WIDTH 24
37 #define MLX5_WQ_INDEX_WIDTH 16
39 /* WQE Segment sizes in bytes. */
40 #define MLX5_WSEG_SIZE 16u
41 #define MLX5_WQE_CSEG_SIZE sizeof(struct mlx5_wqe_cseg)
42 #define MLX5_WQE_DSEG_SIZE sizeof(struct mlx5_wqe_dseg)
43 #define MLX5_WQE_ESEG_SIZE sizeof(struct mlx5_wqe_eseg)
45 /* WQE/WQEBB size in bytes. */
46 #define MLX5_WQE_SIZE sizeof(struct mlx5_wqe)
49 * Max size of a WQE session.
50 * Absolute maximum size is 63 (MLX5_DSEG_MAX) segments,
51 * the WQE size field in Control Segment is 6 bits wide.
53 #define MLX5_WQE_SIZE_MAX (60 * MLX5_WSEG_SIZE)
56 * Default minimum number of Tx queues for inlining packets.
57 * If there are less queues as specified we assume we have
58 * no enough CPU resources (cycles) to perform inlining,
59 * the PCIe throughput is not supposed as bottleneck and
60 * inlining is disabled.
62 #define MLX5_INLINE_MAX_TXQS 8u
63 #define MLX5_INLINE_MAX_TXQS_BLUEFIELD 16u
66 * Default packet length threshold to be inlined with
67 * enhanced MPW. If packet length exceeds the threshold
68 * the data are not inlined. Should be aligned in WQEBB
69 * boundary with accounting the title Control and Ethernet
72 #define MLX5_EMPW_DEF_INLINE_LEN (4u * MLX5_WQE_SIZE + \
73 MLX5_DSEG_MIN_INLINE_SIZE)
75 * Maximal inline data length sent with enhanced MPW.
76 * Is based on maximal WQE size.
78 #define MLX5_EMPW_MAX_INLINE_LEN (MLX5_WQE_SIZE_MAX - \
79 MLX5_WQE_CSEG_SIZE - \
80 MLX5_WQE_ESEG_SIZE - \
81 MLX5_WQE_DSEG_SIZE + \
82 MLX5_DSEG_MIN_INLINE_SIZE)
84 * Minimal amount of packets to be sent with EMPW.
85 * This limits the minimal required size of sent EMPW.
86 * If there are no enough resources to built minimal
87 * EMPW the sending loop exits.
89 #define MLX5_EMPW_MIN_PACKETS (2u + 3u * 4u)
91 * Maximal amount of packets to be sent with EMPW.
92 * This value is not recommended to exceed MLX5_TX_COMP_THRESH,
93 * otherwise there might be up to MLX5_EMPW_MAX_PACKETS mbufs
94 * without CQE generation request, being multiplied by
95 * MLX5_TX_COMP_MAX_CQE it may cause significant latency
96 * in tx burst routine at the moment of freeing multiple mbufs.
98 #define MLX5_EMPW_MAX_PACKETS MLX5_TX_COMP_THRESH
99 #define MLX5_MPW_MAX_PACKETS 6
100 #define MLX5_MPW_INLINE_MAX_PACKETS 6
103 * Default packet length threshold to be inlined with
104 * ordinary SEND. Inlining saves the MR key search
105 * and extra PCIe data fetch transaction, but eats the
108 #define MLX5_SEND_DEF_INLINE_LEN (5U * MLX5_WQE_SIZE + \
109 MLX5_ESEG_MIN_INLINE_SIZE - \
110 MLX5_WQE_CSEG_SIZE - \
111 MLX5_WQE_ESEG_SIZE - \
114 * Maximal inline data length sent with ordinary SEND.
115 * Is based on maximal WQE size.
117 #define MLX5_SEND_MAX_INLINE_LEN (MLX5_WQE_SIZE_MAX - \
118 MLX5_WQE_CSEG_SIZE - \
119 MLX5_WQE_ESEG_SIZE - \
120 MLX5_WQE_DSEG_SIZE + \
121 MLX5_ESEG_MIN_INLINE_SIZE)
123 /* Missed in mlx5dv.h, should define here. */
124 #ifndef HAVE_MLX5_OPCODE_ENHANCED_MPSW
125 #define MLX5_OPCODE_ENHANCED_MPSW 0x29u
128 #ifndef HAVE_MLX5_OPCODE_SEND_EN
129 #define MLX5_OPCODE_SEND_EN 0x17u
132 #ifndef HAVE_MLX5_OPCODE_WAIT
133 #define MLX5_OPCODE_WAIT 0x0fu
136 #ifndef HAVE_MLX5_OPCODE_ACCESS_ASO
137 #define MLX5_OPCODE_ACCESS_ASO 0x2du
140 /* CQE value to inform that VLAN is stripped. */
141 #define MLX5_CQE_VLAN_STRIPPED (1u << 0)
144 #define MLX5_CQE_RX_IP_EXT_OPTS_PACKET (1u << 1)
147 #define MLX5_CQE_RX_IPV6_PACKET (1u << 2)
150 #define MLX5_CQE_RX_IPV4_PACKET (1u << 3)
153 #define MLX5_CQE_RX_TCP_PACKET (1u << 4)
156 #define MLX5_CQE_RX_UDP_PACKET (1u << 5)
158 /* IP is fragmented. */
159 #define MLX5_CQE_RX_IP_FRAG_PACKET (1u << 7)
161 /* L2 header is valid. */
162 #define MLX5_CQE_RX_L2_HDR_VALID (1u << 8)
164 /* L3 header is valid. */
165 #define MLX5_CQE_RX_L3_HDR_VALID (1u << 9)
167 /* L4 header is valid. */
168 #define MLX5_CQE_RX_L4_HDR_VALID (1u << 10)
170 /* Outer packet, 0 IPv4, 1 IPv6. */
171 #define MLX5_CQE_RX_OUTER_PACKET (1u << 1)
173 /* Tunnel packet bit in the CQE. */
174 #define MLX5_CQE_RX_TUNNEL_PACKET (1u << 0)
176 /* Mask for LRO push flag in the CQE lro_tcppsh_abort_dupack field. */
177 #define MLX5_CQE_LRO_PUSH_MASK 0x40
179 /* Mask for L4 type in the CQE hdr_type_etc field. */
180 #define MLX5_CQE_L4_TYPE_MASK 0x70
182 /* The bit index of L4 type in CQE hdr_type_etc field. */
183 #define MLX5_CQE_L4_TYPE_SHIFT 0x4
185 /* L4 type to indicate TCP packet without acknowledgment. */
186 #define MLX5_L4_HDR_TYPE_TCP_EMPTY_ACK 0x3
188 /* L4 type to indicate TCP packet with acknowledgment. */
189 #define MLX5_L4_HDR_TYPE_TCP_WITH_ACL 0x4
191 /* Inner L3 checksum offload (Tunneled packets only). */
192 #define MLX5_ETH_WQE_L3_INNER_CSUM (1u << 4)
194 /* Inner L4 checksum offload (Tunneled packets only). */
195 #define MLX5_ETH_WQE_L4_INNER_CSUM (1u << 5)
197 /* Outer L4 type is TCP. */
198 #define MLX5_ETH_WQE_L4_OUTER_TCP (0u << 5)
200 /* Outer L4 type is UDP. */
201 #define MLX5_ETH_WQE_L4_OUTER_UDP (1u << 5)
203 /* Outer L3 type is IPV4. */
204 #define MLX5_ETH_WQE_L3_OUTER_IPV4 (0u << 4)
206 /* Outer L3 type is IPV6. */
207 #define MLX5_ETH_WQE_L3_OUTER_IPV6 (1u << 4)
209 /* Inner L4 type is TCP. */
210 #define MLX5_ETH_WQE_L4_INNER_TCP (0u << 1)
212 /* Inner L4 type is UDP. */
213 #define MLX5_ETH_WQE_L4_INNER_UDP (1u << 1)
215 /* Inner L3 type is IPV4. */
216 #define MLX5_ETH_WQE_L3_INNER_IPV4 (0u << 0)
218 /* Inner L3 type is IPV6. */
219 #define MLX5_ETH_WQE_L3_INNER_IPV6 (1u << 0)
221 /* VLAN insertion flag. */
222 #define MLX5_ETH_WQE_VLAN_INSERT (1u << 31)
224 /* Data inline segment flag. */
225 #define MLX5_ETH_WQE_DATA_INLINE (1u << 31)
227 /* Is flow mark valid. */
228 #if RTE_BYTE_ORDER == RTE_LITTLE_ENDIAN
229 #define MLX5_FLOW_MARK_IS_VALID(val) ((val) & 0xffffff00)
231 #define MLX5_FLOW_MARK_IS_VALID(val) ((val) & 0xffffff)
234 /* INVALID is used by packets matching no flow rules. */
235 #define MLX5_FLOW_MARK_INVALID 0
237 /* Maximum allowed value to mark a packet. */
238 #define MLX5_FLOW_MARK_MAX 0xfffff0
240 /* Default mark value used when none is provided. */
241 #define MLX5_FLOW_MARK_DEFAULT 0xffffff
243 /* Default mark mask for metadata legacy mode. */
244 #define MLX5_FLOW_MARK_MASK 0xffffff
246 /* Byte length mask when mark is enable in miniCQE */
247 #define MLX5_LEN_WITH_MARK_MASK 0xffffff00
249 /* Maximum number of DS in WQE. Limited by 6-bit field. */
250 #define MLX5_DSEG_MAX 63
252 /* The completion mode offset in the WQE control segment line 2. */
253 #define MLX5_COMP_MODE_OFFSET 2
255 /* Amount of data bytes in minimal inline data segment. */
256 #define MLX5_DSEG_MIN_INLINE_SIZE 12u
258 /* Amount of data bytes in minimal inline eth segment. */
259 #define MLX5_ESEG_MIN_INLINE_SIZE 18u
261 /* Amount of data bytes after eth data segment. */
262 #define MLX5_ESEG_EXTRA_DATA_SIZE 32u
264 /* The maximum log value of segments per RQ WQE. */
265 #define MLX5_MAX_LOG_RQ_SEGS 5u
267 /* The alignment needed for WQ buffer. */
268 #define MLX5_WQE_BUF_ALIGNMENT rte_mem_page_size()
270 /* The alignment needed for CQ buffer. */
271 #define MLX5_CQE_BUF_ALIGNMENT rte_mem_page_size()
273 /* Completion mode. */
274 enum mlx5_completion_mode {
275 MLX5_COMP_ONLY_ERR = 0x0,
276 MLX5_COMP_ONLY_FIRST_ERR = 0x1,
277 MLX5_COMP_ALWAYS = 0x2,
278 MLX5_COMP_CQE_AND_EQE = 0x3,
285 MLX5_MPW_ENHANCED, /* Enhanced Multi-Packet Send WQE, a.k.a MPWv2. */
288 /* WQE Control segment. */
289 struct mlx5_wqe_cseg {
294 } __rte_packed __rte_aligned(MLX5_WSEG_SIZE);
297 * WQE CSEG opcode field size is 32 bits, divided:
299 * Bits 23:8 wqe_index
302 #define WQE_CSEG_OPC_MOD_OFFSET 24
303 #define WQE_CSEG_WQE_INDEX_OFFSET 8
305 /* Header of data segment. Minimal size Data Segment */
306 struct mlx5_wqe_dseg {
309 uint8_t inline_data[MLX5_DSEG_MIN_INLINE_SIZE];
317 /* Subset of struct WQE Ethernet Segment. */
318 struct mlx5_wqe_eseg {
326 uint16_t inline_hdr_sz;
328 uint16_t inline_data;
335 uint32_t flow_metadata;
341 struct mlx5_wqe_qseg {
348 /* The title WQEBB, header of WQE. */
351 struct mlx5_wqe_cseg cseg;
354 struct mlx5_wqe_eseg eseg;
356 struct mlx5_wqe_dseg dseg[2];
357 uint8_t data[MLX5_ESEG_EXTRA_DATA_SIZE];
361 /* WQE for Multi-Packet RQ. */
362 struct mlx5_wqe_mprq {
363 struct mlx5_wqe_srq_next_seg next_seg;
364 struct mlx5_wqe_data_seg dseg;
367 #define MLX5_MPRQ_LEN_MASK 0x000ffff
368 #define MLX5_MPRQ_LEN_SHIFT 0
369 #define MLX5_MPRQ_STRIDE_NUM_MASK 0x3fff0000
370 #define MLX5_MPRQ_STRIDE_NUM_SHIFT 16
371 #define MLX5_MPRQ_FILLER_MASK 0x80000000
372 #define MLX5_MPRQ_FILLER_SHIFT 31
374 #define MLX5_MPRQ_STRIDE_SHIFT_BYTE 2
376 /* CQ element structure - should be equal to the cache line size */
378 #if (RTE_CACHE_LINE_SIZE == 128)
384 uint8_t lro_tcppsh_abort_dupack;
386 uint16_t lro_tcp_win;
387 uint32_t lro_ack_seq_num;
388 uint32_t rx_hash_res;
389 uint8_t rx_hash_type;
393 uint16_t hdr_type_etc;
397 uint32_t flow_table_metadata;
401 uint32_t sop_drop_qpn;
402 uint16_t wqe_counter;
409 uint32_t sop_drop_qpn;
410 uint16_t wqe_counter;
416 /* MMO metadata segment */
418 #define MLX5_OPCODE_MMO 0x2fu
419 #define MLX5_OPC_MOD_MMO_REGEX 0x4u
420 #define MLX5_OPC_MOD_MMO_COMP 0x2u
421 #define MLX5_OPC_MOD_MMO_DECOMP 0x3u
422 #define MLX5_OPC_MOD_MMO_DMA 0x1u
424 #define WQE_GGA_COMP_WIN_SIZE_OFFSET 12u
425 #define WQE_GGA_COMP_BLOCK_SIZE_OFFSET 16u
426 #define WQE_GGA_COMP_DYNAMIC_SIZE_OFFSET 20u
427 #define MLX5_GGA_COMP_WIN_SIZE_UNITS 1024u
428 #define MLX5_GGA_COMP_WIN_SIZE_MAX (32u * MLX5_GGA_COMP_WIN_SIZE_UNITS)
429 #define MLX5_GGA_COMP_LOG_BLOCK_SIZE_MAX 15u
430 #define MLX5_GGA_COMP_LOG_DYNAMIC_SIZE_MAX 15u
431 #define MLX5_GGA_COMP_LOG_DYNAMIC_SIZE_MIN 0u
433 struct mlx5_wqe_metadata_seg {
434 uint32_t mmo_control_31_0; /* mmo_control_63_32 is in ctrl_seg.imm */
439 struct mlx5_gga_wqe {
443 uint32_t gga_ctrl1; /* ws 12-15, bs 16-19, dyns 20-23. */
445 uint32_t opaque_lkey;
446 uint64_t opaque_vaddr;
447 struct mlx5_wqe_dseg gather;
448 struct mlx5_wqe_dseg scatter;
451 struct mlx5_gga_compress_opaque {
454 uint32_t scattered_length;
455 uint32_t gathered_length;
456 uint64_t scatter_crc;
460 uint8_t reserved1[216];
463 struct mlx5_ifc_regexp_mmo_control_bits {
464 uint8_t reserved_at_31[0x2];
466 uint8_t reserved_at_28[0x1];
467 uint8_t subset_id_0[0xc];
468 uint8_t reserved_at_16[0x4];
469 uint8_t subset_id_1[0xc];
471 uint8_t subset_id_2[0xc];
472 uint8_t reserved_at_16_1[0x4];
473 uint8_t subset_id_3[0xc];
476 struct mlx5_ifc_regexp_metadata_bits {
477 uint8_t rof_version[0x10];
478 uint8_t latency_count[0x10];
479 uint8_t instruction_count[0x10];
480 uint8_t primary_thread_count[0x10];
481 uint8_t match_count[0x8];
482 uint8_t detected_match_count[0x8];
483 uint8_t status[0x10];
484 uint8_t job_id[0x20];
485 uint8_t reserved[0x80];
488 struct mlx5_ifc_regexp_match_tuple_bits {
489 uint8_t length[0x10];
490 uint8_t start_ptr[0x10];
491 uint8_t rule_id[0x20];
494 /* Adding direct verbs to data-path. */
496 /* CQ sequence number mask. */
497 #define MLX5_CQ_SQN_MASK 0x3
499 /* CQ sequence number index. */
500 #define MLX5_CQ_SQN_OFFSET 28
502 /* CQ doorbell index mask. */
503 #define MLX5_CI_MASK 0xffffff
505 /* CQ doorbell offset. */
506 #define MLX5_CQ_ARM_DB 1
508 /* CQ doorbell offset*/
509 #define MLX5_CQ_DOORBELL 0x20
511 /* CQE format value. */
512 #define MLX5_COMPRESSED 0x3
514 /* CQ doorbell cmd types. */
515 #define MLX5_CQ_DBR_CMD_SOL_ONLY (1 << 24)
516 #define MLX5_CQ_DBR_CMD_ALL (0 << 24)
518 /* Action type of header modification. */
520 MLX5_MODIFICATION_TYPE_SET = 0x1,
521 MLX5_MODIFICATION_TYPE_ADD = 0x2,
522 MLX5_MODIFICATION_TYPE_COPY = 0x3,
525 /* The field of packet to be modified. */
526 enum mlx5_modification_field {
527 MLX5_MODI_OUT_NONE = -1,
528 MLX5_MODI_OUT_SMAC_47_16 = 1,
529 MLX5_MODI_OUT_SMAC_15_0,
530 MLX5_MODI_OUT_ETHERTYPE,
531 MLX5_MODI_OUT_DMAC_47_16,
532 MLX5_MODI_OUT_DMAC_15_0,
533 MLX5_MODI_OUT_IP_DSCP,
534 MLX5_MODI_OUT_TCP_FLAGS,
535 MLX5_MODI_OUT_TCP_SPORT,
536 MLX5_MODI_OUT_TCP_DPORT,
537 MLX5_MODI_OUT_IPV4_TTL,
538 MLX5_MODI_OUT_UDP_SPORT,
539 MLX5_MODI_OUT_UDP_DPORT,
540 MLX5_MODI_OUT_SIPV6_127_96,
541 MLX5_MODI_OUT_SIPV6_95_64,
542 MLX5_MODI_OUT_SIPV6_63_32,
543 MLX5_MODI_OUT_SIPV6_31_0,
544 MLX5_MODI_OUT_DIPV6_127_96,
545 MLX5_MODI_OUT_DIPV6_95_64,
546 MLX5_MODI_OUT_DIPV6_63_32,
547 MLX5_MODI_OUT_DIPV6_31_0,
550 MLX5_MODI_OUT_FIRST_VID,
551 MLX5_MODI_IN_SMAC_47_16 = 0x31,
552 MLX5_MODI_IN_SMAC_15_0,
553 MLX5_MODI_IN_ETHERTYPE,
554 MLX5_MODI_IN_DMAC_47_16,
555 MLX5_MODI_IN_DMAC_15_0,
556 MLX5_MODI_IN_IP_DSCP,
557 MLX5_MODI_IN_TCP_FLAGS,
558 MLX5_MODI_IN_TCP_SPORT,
559 MLX5_MODI_IN_TCP_DPORT,
560 MLX5_MODI_IN_IPV4_TTL,
561 MLX5_MODI_IN_UDP_SPORT,
562 MLX5_MODI_IN_UDP_DPORT,
563 MLX5_MODI_IN_SIPV6_127_96,
564 MLX5_MODI_IN_SIPV6_95_64,
565 MLX5_MODI_IN_SIPV6_63_32,
566 MLX5_MODI_IN_SIPV6_31_0,
567 MLX5_MODI_IN_DIPV6_127_96,
568 MLX5_MODI_IN_DIPV6_95_64,
569 MLX5_MODI_IN_DIPV6_63_32,
570 MLX5_MODI_IN_DIPV6_31_0,
573 MLX5_MODI_OUT_IPV6_HOPLIMIT,
574 MLX5_MODI_IN_IPV6_HOPLIMIT,
575 MLX5_MODI_META_DATA_REG_A,
576 MLX5_MODI_META_DATA_REG_B = 0x50,
577 MLX5_MODI_META_REG_C_0,
578 MLX5_MODI_META_REG_C_1,
579 MLX5_MODI_META_REG_C_2,
580 MLX5_MODI_META_REG_C_3,
581 MLX5_MODI_META_REG_C_4,
582 MLX5_MODI_META_REG_C_5,
583 MLX5_MODI_META_REG_C_6,
584 MLX5_MODI_META_REG_C_7,
585 MLX5_MODI_OUT_TCP_SEQ_NUM,
586 MLX5_MODI_IN_TCP_SEQ_NUM,
587 MLX5_MODI_OUT_TCP_ACK_NUM,
588 MLX5_MODI_IN_TCP_ACK_NUM = 0x5C,
589 MLX5_MODI_GTP_TEID = 0x6E,
592 /* Total number of metadata reg_c's. */
593 #define MLX5_MREG_C_NUM (MLX5_MODI_META_REG_C_7 - MLX5_MODI_META_REG_C_0 + 1)
609 /* Modification sub command. */
610 struct mlx5_modification_cmd {
614 unsigned int length:5;
615 unsigned int rsvd0:3;
616 unsigned int offset:5;
617 unsigned int rsvd1:3;
618 unsigned int field:12;
619 unsigned int action_type:4;
626 unsigned int rsvd2:8;
627 unsigned int dst_offset:5;
628 unsigned int rsvd3:3;
629 unsigned int dst_field:12;
630 unsigned int rsvd4:4;
635 typedef uint64_t u64;
636 typedef uint32_t u32;
637 typedef uint16_t u16;
640 #define __mlx5_nullp(typ) ((struct mlx5_ifc_##typ##_bits *)0)
641 #define __mlx5_bit_sz(typ, fld) sizeof(__mlx5_nullp(typ)->fld)
642 #define __mlx5_bit_off(typ, fld) ((unsigned int)(uintptr_t) \
643 (&(__mlx5_nullp(typ)->fld)))
644 #define __mlx5_dw_bit_off(typ, fld) (32 - __mlx5_bit_sz(typ, fld) - \
645 (__mlx5_bit_off(typ, fld) & 0x1f))
646 #define __mlx5_dw_off(typ, fld) (__mlx5_bit_off(typ, fld) / 32)
647 #define __mlx5_64_off(typ, fld) (__mlx5_bit_off(typ, fld) / 64)
648 #define __mlx5_dw_mask(typ, fld) (__mlx5_mask(typ, fld) << \
649 __mlx5_dw_bit_off(typ, fld))
650 #define __mlx5_mask(typ, fld) ((u32)((1ull << __mlx5_bit_sz(typ, fld)) - 1))
651 #define __mlx5_16_off(typ, fld) (__mlx5_bit_off(typ, fld) / 16)
652 #define __mlx5_16_bit_off(typ, fld) (16 - __mlx5_bit_sz(typ, fld) - \
653 (__mlx5_bit_off(typ, fld) & 0xf))
654 #define __mlx5_mask16(typ, fld) ((u16)((1ull << __mlx5_bit_sz(typ, fld)) - 1))
655 #define __mlx5_16_mask(typ, fld) (__mlx5_mask16(typ, fld) << \
656 __mlx5_16_bit_off(typ, fld))
657 #define MLX5_ST_SZ_BYTES(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 8)
658 #define MLX5_ST_SZ_DW(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 32)
659 #define MLX5_BYTE_OFF(typ, fld) (__mlx5_bit_off(typ, fld) / 8)
660 #define MLX5_ADDR_OF(typ, p, fld) ((char *)(p) + MLX5_BYTE_OFF(typ, fld))
662 /* insert a value to a struct */
663 #define MLX5_SET(typ, p, fld, v) \
666 *((rte_be32_t *)(p) + __mlx5_dw_off(typ, fld)) = \
667 rte_cpu_to_be_32((rte_be_to_cpu_32(*((u32 *)(p) + \
668 __mlx5_dw_off(typ, fld))) & \
669 (~__mlx5_dw_mask(typ, fld))) | \
670 (((_v) & __mlx5_mask(typ, fld)) << \
671 __mlx5_dw_bit_off(typ, fld))); \
674 #define MLX5_SET64(typ, p, fld, v) \
676 MLX5_ASSERT(__mlx5_bit_sz(typ, fld) == 64); \
677 *((rte_be64_t *)(p) + __mlx5_64_off(typ, fld)) = \
678 rte_cpu_to_be_64(v); \
681 #define MLX5_SET16(typ, p, fld, v) \
684 *((rte_be16_t *)(p) + __mlx5_16_off(typ, fld)) = \
685 rte_cpu_to_be_16((rte_be_to_cpu_16(*((rte_be16_t *)(p) + \
686 __mlx5_16_off(typ, fld))) & \
687 (~__mlx5_16_mask(typ, fld))) | \
688 (((_v) & __mlx5_mask16(typ, fld)) << \
689 __mlx5_16_bit_off(typ, fld))); \
692 #define MLX5_GET_VOLATILE(typ, p, fld) \
693 ((rte_be_to_cpu_32(*((volatile __be32 *)(p) +\
694 __mlx5_dw_off(typ, fld))) >> __mlx5_dw_bit_off(typ, fld)) & \
695 __mlx5_mask(typ, fld))
696 #define MLX5_GET(typ, p, fld) \
697 ((rte_be_to_cpu_32(*((rte_be32_t *)(p) +\
698 __mlx5_dw_off(typ, fld))) >> __mlx5_dw_bit_off(typ, fld)) & \
699 __mlx5_mask(typ, fld))
700 #define MLX5_GET16(typ, p, fld) \
701 ((rte_be_to_cpu_16(*((rte_be16_t *)(p) + \
702 __mlx5_16_off(typ, fld))) >> __mlx5_16_bit_off(typ, fld)) & \
703 __mlx5_mask16(typ, fld))
704 #define MLX5_GET64(typ, p, fld) rte_be_to_cpu_64(*((rte_be64_t *)(p) + \
705 __mlx5_64_off(typ, fld)))
706 #define MLX5_FLD_SZ_BYTES(typ, fld) (__mlx5_bit_sz(typ, fld) / 8)
707 #define MLX5_UN_SZ_BYTES(typ) (sizeof(union mlx5_ifc_##typ##_bits) / 8)
709 struct mlx5_ifc_fte_match_set_misc_bits {
710 u8 gre_c_present[0x1];
711 u8 reserved_at_1[0x1];
712 u8 gre_k_present[0x1];
713 u8 gre_s_present[0x1];
714 u8 source_vhci_port[0x4];
716 u8 reserved_at_20[0x10];
717 u8 source_port[0x10];
718 u8 outer_second_prio[0x3];
719 u8 outer_second_cfi[0x1];
720 u8 outer_second_vid[0xc];
721 u8 inner_second_prio[0x3];
722 u8 inner_second_cfi[0x1];
723 u8 inner_second_vid[0xc];
724 u8 outer_second_cvlan_tag[0x1];
725 u8 inner_second_cvlan_tag[0x1];
726 u8 outer_second_svlan_tag[0x1];
727 u8 inner_second_svlan_tag[0x1];
728 u8 reserved_at_64[0xc];
729 u8 gre_protocol[0x10];
733 u8 reserved_at_b8[0x8];
735 u8 reserved_at_e4[0x7];
737 u8 reserved_at_e0[0xc];
738 u8 outer_ipv6_flow_label[0x14];
739 u8 reserved_at_100[0xc];
740 u8 inner_ipv6_flow_label[0x14];
741 u8 reserved_at_120[0xa];
742 u8 geneve_opt_len[0x6];
743 u8 geneve_protocol_type[0x10];
744 u8 reserved_at_140[0xc0];
747 struct mlx5_ifc_ipv4_layout_bits {
748 u8 reserved_at_0[0x60];
752 struct mlx5_ifc_ipv6_layout_bits {
756 union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits {
757 struct mlx5_ifc_ipv6_layout_bits ipv6_layout;
758 struct mlx5_ifc_ipv4_layout_bits ipv4_layout;
759 u8 reserved_at_0[0x80];
762 struct mlx5_ifc_fte_match_set_lyr_2_4_bits {
781 u8 reserved_at_c0[0x18];
782 u8 ip_ttl_hoplimit[0x8];
785 union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits src_ipv4_src_ipv6;
786 union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits dst_ipv4_dst_ipv6;
789 struct mlx5_ifc_fte_match_mpls_bits {
796 struct mlx5_ifc_fte_match_set_misc2_bits {
797 struct mlx5_ifc_fte_match_mpls_bits outer_first_mpls;
798 struct mlx5_ifc_fte_match_mpls_bits inner_first_mpls;
799 struct mlx5_ifc_fte_match_mpls_bits outer_first_mpls_over_gre;
800 struct mlx5_ifc_fte_match_mpls_bits outer_first_mpls_over_udp;
801 u8 metadata_reg_c_7[0x20];
802 u8 metadata_reg_c_6[0x20];
803 u8 metadata_reg_c_5[0x20];
804 u8 metadata_reg_c_4[0x20];
805 u8 metadata_reg_c_3[0x20];
806 u8 metadata_reg_c_2[0x20];
807 u8 metadata_reg_c_1[0x20];
808 u8 metadata_reg_c_0[0x20];
809 u8 metadata_reg_a[0x20];
810 u8 metadata_reg_b[0x20];
811 u8 reserved_at_1c0[0x40];
814 struct mlx5_ifc_fte_match_set_misc3_bits {
815 u8 inner_tcp_seq_num[0x20];
816 u8 outer_tcp_seq_num[0x20];
817 u8 inner_tcp_ack_num[0x20];
818 u8 outer_tcp_ack_num[0x20];
819 u8 reserved_at_auto1[0x8];
820 u8 outer_vxlan_gpe_vni[0x18];
821 u8 outer_vxlan_gpe_next_protocol[0x8];
822 u8 outer_vxlan_gpe_flags[0x8];
823 u8 reserved_at_a8[0x10];
824 u8 icmp_header_data[0x20];
825 u8 icmpv6_header_data[0x20];
830 u8 geneve_tlv_option_0_data[0x20];
832 u8 gtpu_msg_type[0x08];
833 u8 gtpu_msg_flags[0x08];
834 u8 reserved_at_170[0x10];
836 u8 gtpu_first_ext_dw_0[0x20];
838 u8 reserved_at_240[0x20];
842 struct mlx5_ifc_fte_match_set_misc4_bits {
843 u8 prog_sample_field_value_0[0x20];
844 u8 prog_sample_field_id_0[0x20];
845 u8 prog_sample_field_value_1[0x20];
846 u8 prog_sample_field_id_1[0x20];
847 u8 prog_sample_field_value_2[0x20];
848 u8 prog_sample_field_id_2[0x20];
849 u8 prog_sample_field_value_3[0x20];
850 u8 prog_sample_field_id_3[0x20];
851 u8 reserved_at_100[0x100];
855 struct mlx5_ifc_fte_match_param_bits {
856 struct mlx5_ifc_fte_match_set_lyr_2_4_bits outer_headers;
857 struct mlx5_ifc_fte_match_set_misc_bits misc_parameters;
858 struct mlx5_ifc_fte_match_set_lyr_2_4_bits inner_headers;
859 struct mlx5_ifc_fte_match_set_misc2_bits misc_parameters_2;
860 struct mlx5_ifc_fte_match_set_misc3_bits misc_parameters_3;
861 struct mlx5_ifc_fte_match_set_misc4_bits misc_parameters_4;
863 * Add reserved bit to match the struct size with the size defined in PRM.
864 * This extension is not required in Linux.
866 #ifndef HAVE_INFINIBAND_VERBS_H
867 u8 reserved_0[0x400];
871 struct mlx5_ifc_dest_format_struct_bits {
872 u8 destination_type[0x8];
873 u8 destination_id[0x18];
878 MLX5_MATCH_CRITERIA_ENABLE_OUTER_BIT,
879 MLX5_MATCH_CRITERIA_ENABLE_MISC_BIT,
880 MLX5_MATCH_CRITERIA_ENABLE_INNER_BIT,
881 MLX5_MATCH_CRITERIA_ENABLE_MISC2_BIT,
882 MLX5_MATCH_CRITERIA_ENABLE_MISC3_BIT,
883 MLX5_MATCH_CRITERIA_ENABLE_MISC4_BIT,
887 MLX5_CMD_OP_QUERY_HCA_CAP = 0x100,
888 MLX5_CMD_OP_CREATE_MKEY = 0x200,
889 MLX5_CMD_OP_CREATE_CQ = 0x400,
890 MLX5_CMD_OP_CREATE_QP = 0x500,
891 MLX5_CMD_OP_RST2INIT_QP = 0x502,
892 MLX5_CMD_OP_INIT2RTR_QP = 0x503,
893 MLX5_CMD_OP_RTR2RTS_QP = 0x504,
894 MLX5_CMD_OP_RTS2RTS_QP = 0x505,
895 MLX5_CMD_OP_SQERR2RTS_QP = 0x506,
896 MLX5_CMD_OP_QP_2ERR = 0x507,
897 MLX5_CMD_OP_QP_2RST = 0x50A,
898 MLX5_CMD_OP_QUERY_QP = 0x50B,
899 MLX5_CMD_OP_SQD2RTS_QP = 0x50C,
900 MLX5_CMD_OP_INIT2INIT_QP = 0x50E,
901 MLX5_CMD_OP_SUSPEND_QP = 0x50F,
902 MLX5_CMD_OP_RESUME_QP = 0x510,
903 MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT = 0x754,
904 MLX5_CMD_OP_ALLOC_Q_COUNTER = 0x771,
905 MLX5_CMD_OP_QUERY_Q_COUNTER = 0x773,
906 MLX5_CMD_OP_ALLOC_PD = 0x800,
907 MLX5_CMD_OP_DEALLOC_PD = 0x801,
908 MLX5_CMD_OP_ACCESS_REGISTER = 0x805,
909 MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN = 0x816,
910 MLX5_CMD_OP_CREATE_TIR = 0x900,
911 MLX5_CMD_OP_MODIFY_TIR = 0x901,
912 MLX5_CMD_OP_CREATE_SQ = 0X904,
913 MLX5_CMD_OP_MODIFY_SQ = 0X905,
914 MLX5_CMD_OP_CREATE_RQ = 0x908,
915 MLX5_CMD_OP_MODIFY_RQ = 0x909,
916 MLX5_CMD_OP_QUERY_RQ = 0x90b,
917 MLX5_CMD_OP_CREATE_TIS = 0x912,
918 MLX5_CMD_OP_QUERY_TIS = 0x915,
919 MLX5_CMD_OP_CREATE_RQT = 0x916,
920 MLX5_CMD_OP_MODIFY_RQT = 0x917,
921 MLX5_CMD_OP_ALLOC_FLOW_COUNTER = 0x939,
922 MLX5_CMD_OP_QUERY_FLOW_COUNTER = 0x93b,
923 MLX5_CMD_OP_CREATE_GENERAL_OBJECT = 0xa00,
924 MLX5_CMD_OP_MODIFY_GENERAL_OBJECT = 0xa01,
925 MLX5_CMD_OP_QUERY_GENERAL_OBJECT = 0xa02,
926 MLX5_CMD_SET_REGEX_PARAMS = 0xb04,
927 MLX5_CMD_QUERY_REGEX_PARAMS = 0xb05,
928 MLX5_CMD_SET_REGEX_REGISTERS = 0xb06,
929 MLX5_CMD_QUERY_REGEX_REGISTERS = 0xb07,
930 MLX5_CMD_OP_ACCESS_REGISTER_USER = 0xb0c,
934 MLX5_MKC_ACCESS_MODE_MTT = 0x1,
935 MLX5_MKC_ACCESS_MODE_KLM = 0x2,
936 MLX5_MKC_ACCESS_MODE_KLM_FBS = 0x3,
939 #define MLX5_ADAPTER_PAGE_SHIFT 12
940 #define MLX5_LOG_RQ_STRIDE_SHIFT 4
942 * The batch counter dcs id starts from 0x800000 and none batch counter
943 * starts from 0. As currently, the counter is changed to be indexed by
944 * pool index and the offset of the counter in the pool counters_raw array.
945 * It means now the counter index is same for batch and none batch counter.
946 * Add the 0x800000 batch counter offset to the batch counter index helps
947 * indicate the counter index is from batch or none batch container pool.
949 #define MLX5_CNT_BATCH_OFFSET 0x800000
951 /* The counter batch query requires ID align with 4. */
952 #define MLX5_CNT_BATCH_QUERY_ID_ALIGNMENT 4
955 struct mlx5_ifc_alloc_flow_counter_out_bits {
957 u8 reserved_at_8[0x18];
959 u8 flow_counter_id[0x20];
960 u8 reserved_at_60[0x20];
963 struct mlx5_ifc_alloc_flow_counter_in_bits {
965 u8 reserved_at_10[0x10];
966 u8 reserved_at_20[0x10];
968 u8 flow_counter_id[0x20];
969 u8 reserved_at_40[0x18];
970 u8 flow_counter_bulk[0x8];
973 struct mlx5_ifc_dealloc_flow_counter_out_bits {
975 u8 reserved_at_8[0x18];
977 u8 reserved_at_40[0x40];
980 struct mlx5_ifc_dealloc_flow_counter_in_bits {
982 u8 reserved_at_10[0x10];
983 u8 reserved_at_20[0x10];
985 u8 flow_counter_id[0x20];
986 u8 reserved_at_60[0x20];
989 struct mlx5_ifc_traffic_counter_bits {
994 struct mlx5_ifc_query_flow_counter_out_bits {
996 u8 reserved_at_8[0x18];
998 u8 reserved_at_40[0x40];
999 struct mlx5_ifc_traffic_counter_bits flow_statistics[];
1002 struct mlx5_ifc_query_flow_counter_in_bits {
1004 u8 reserved_at_10[0x10];
1005 u8 reserved_at_20[0x10];
1007 u8 reserved_at_40[0x20];
1011 u8 dump_to_memory[0x1];
1012 u8 num_of_counters[0x1e];
1013 u8 flow_counter_id[0x20];
1016 #define MLX5_MAX_KLM_BYTE_COUNT 0x80000000u
1017 #define MLX5_MIN_KLM_FIXED_BUFFER_SIZE 0x1000u
1019 struct mlx5_ifc_klm_bits {
1020 u8 byte_count[0x20];
1025 struct mlx5_ifc_mkc_bits {
1026 u8 reserved_at_0[0x1];
1028 u8 reserved_at_2[0x1];
1029 u8 access_mode_4_2[0x3];
1030 u8 reserved_at_6[0x7];
1031 u8 relaxed_ordering_write[0x1];
1032 u8 reserved_at_e[0x1];
1033 u8 small_fence_on_rdma_read_response[0x1];
1040 u8 access_mode_1_0[0x2];
1041 u8 reserved_at_18[0x8];
1044 u8 reserved_at_40[0x20];
1048 u8 reserved_at_63[0x2];
1049 u8 expected_sigerr_count[0x1];
1050 u8 reserved_at_66[0x1];
1053 u8 start_addr[0x40];
1055 u8 bsf_octword_size[0x20];
1056 u8 reserved_at_120[0x80];
1057 u8 translations_octword_size[0x20];
1058 u8 reserved_at_1c0[0x19];
1059 u8 relaxed_ordering_read[0x1];
1060 u8 reserved_at_1da[0x1];
1061 u8 log_page_size[0x5];
1062 u8 reserved_at_1e0[0x20];
1065 struct mlx5_ifc_create_mkey_out_bits {
1067 u8 reserved_at_8[0x18];
1069 u8 reserved_at_40[0x8];
1070 u8 mkey_index[0x18];
1071 u8 reserved_at_60[0x20];
1074 struct mlx5_ifc_create_mkey_in_bits {
1076 u8 reserved_at_10[0x10];
1077 u8 reserved_at_20[0x10];
1079 u8 reserved_at_40[0x20];
1081 u8 reserved_at_61[0x1f];
1082 struct mlx5_ifc_mkc_bits memory_key_mkey_entry;
1083 u8 reserved_at_280[0x80];
1084 u8 translations_octword_actual_size[0x20];
1085 u8 mkey_umem_id[0x20];
1086 u8 mkey_umem_offset[0x40];
1087 u8 reserved_at_380[0x500];
1088 u8 klm_pas_mtt[][0x20];
1092 MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE = 0x0 << 1,
1093 MLX5_GET_HCA_CAP_OP_MOD_ETHERNET_OFFLOAD_CAPS = 0x1 << 1,
1094 MLX5_GET_HCA_CAP_OP_MOD_QOS_CAP = 0xc << 1,
1095 MLX5_GET_HCA_CAP_OP_MOD_ROCE = 0x4 << 1,
1096 MLX5_GET_HCA_CAP_OP_MOD_NIC_FLOW_TABLE = 0x7 << 1,
1097 MLX5_GET_HCA_CAP_OP_MOD_VDPA_EMULATION = 0x13 << 1,
1100 #define MLX5_GENERAL_OBJ_TYPES_CAP_VIRTQ_NET_Q \
1101 (1ULL << MLX5_GENERAL_OBJ_TYPE_VIRTQ)
1102 #define MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_Q_COUNTERS \
1103 (1ULL << MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS)
1104 #define MLX5_GENERAL_OBJ_TYPES_CAP_PARSE_GRAPH_FLEX_NODE \
1105 (1ULL << MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH)
1106 #define MLX5_GENERAL_OBJ_TYPES_CAP_FLOW_HIT_ASO \
1107 (1ULL << MLX5_GENERAL_OBJ_TYPE_FLOW_HIT_ASO)
1108 #define MLX5_GENERAL_OBJ_TYPES_CAP_FLOW_METER_ASO \
1109 (1ULL << MLX5_GENERAL_OBJ_TYPE_FLOW_METER_ASO)
1110 #define MLX5_GENERAL_OBJ_TYPES_CAP_GENEVE_TLV_OPT \
1111 (1ULL << MLX5_GENERAL_OBJ_TYPE_GENEVE_TLV_OPT)
1114 MLX5_HCA_CAP_OPMOD_GET_MAX = 0,
1115 MLX5_HCA_CAP_OPMOD_GET_CUR = 1,
1119 MLX5_CAP_INLINE_MODE_L2,
1120 MLX5_CAP_INLINE_MODE_VPORT_CONTEXT,
1121 MLX5_CAP_INLINE_MODE_NOT_REQUIRED,
1125 MLX5_INLINE_MODE_NONE,
1126 MLX5_INLINE_MODE_L2,
1127 MLX5_INLINE_MODE_IP,
1128 MLX5_INLINE_MODE_TCP_UDP,
1129 MLX5_INLINE_MODE_RESERVED4,
1130 MLX5_INLINE_MODE_INNER_L2,
1131 MLX5_INLINE_MODE_INNER_IP,
1132 MLX5_INLINE_MODE_INNER_TCP_UDP,
1135 /* The supported timestamp formats reported in HCA attributes. */
1137 MLX5_HCA_CAP_TIMESTAMP_FORMAT_FR = 0x0,
1138 MLX5_HCA_CAP_TIMESTAMP_FORMAT_RT = 0x1,
1139 MLX5_HCA_CAP_TIMESTAMP_FORMAT_FR_RT = 0x2,
1142 /* The timestamp format attributes to configure queues (RQ/SQ/QP). */
1144 MLX5_QPC_TIMESTAMP_FORMAT_FREE_RUNNING = 0x0,
1145 MLX5_QPC_TIMESTAMP_FORMAT_DEFAULT = 0x1,
1146 MLX5_QPC_TIMESTAMP_FORMAT_REAL_TIME = 0x2,
1149 /* HCA bit masks indicating which Flex parser protocols are already enabled. */
1150 #define MLX5_HCA_FLEX_IPV4_OVER_VXLAN_ENABLED (1UL << 0)
1151 #define MLX5_HCA_FLEX_IPV6_OVER_VXLAN_ENABLED (1UL << 1)
1152 #define MLX5_HCA_FLEX_IPV6_OVER_IP_ENABLED (1UL << 2)
1153 #define MLX5_HCA_FLEX_GENEVE_ENABLED (1UL << 3)
1154 #define MLX5_HCA_FLEX_CW_MPLS_OVER_GRE_ENABLED (1UL << 4)
1155 #define MLX5_HCA_FLEX_CW_MPLS_OVER_UDP_ENABLED (1UL << 5)
1156 #define MLX5_HCA_FLEX_P_BIT_VXLAN_GPE_ENABLED (1UL << 6)
1157 #define MLX5_HCA_FLEX_VXLAN_GPE_ENABLED (1UL << 7)
1158 #define MLX5_HCA_FLEX_ICMP_ENABLED (1UL << 8)
1159 #define MLX5_HCA_FLEX_ICMPV6_ENABLED (1UL << 9)
1161 struct mlx5_ifc_cmd_hca_cap_bits {
1162 u8 reserved_at_0[0x30];
1164 u8 reserved_at_40[0x20];
1165 u8 reserved_at_60[0x3];
1166 u8 log_regexp_scatter_gather_size[0x5];
1167 u8 reserved_at_68[0x3];
1168 u8 log_dma_mmo_size[0x5];
1169 u8 reserved_at_70[0x3];
1170 u8 log_compress_mmo_size[0x5];
1171 u8 reserved_at_78[0x3];
1172 u8 log_decompress_mmo_size[0x5];
1173 u8 log_max_srq_sz[0x8];
1174 u8 log_max_qp_sz[0x8];
1175 u8 reserved_at_90[0x9];
1176 u8 wqe_index_ignore_cap[0x1];
1177 u8 dynamic_qp_allocation[0x1];
1180 u8 reserved_at_a1[0x3];
1181 u8 regexp_num_of_engines[0x4];
1182 u8 reserved_at_a8[0x1];
1183 u8 reg_c_preserve[0x1];
1184 u8 reserved_at_aa[0x1];
1185 u8 log_max_srq[0x5];
1186 u8 reserved_at_b0[0x3];
1187 u8 regexp_log_crspace_size[0x5];
1188 u8 reserved_at_b8[0x3];
1189 u8 scatter_fcs_w_decap_disable[0x1];
1190 u8 reserved_at_bc[0x4];
1191 u8 reserved_at_c0[0x8];
1192 u8 log_max_cq_sz[0x8];
1193 u8 reserved_at_d0[0xb];
1195 u8 log_max_eq_sz[0x8];
1196 u8 relaxed_ordering_write[0x1];
1197 u8 relaxed_ordering_read[0x1];
1198 u8 access_register_user[0x1];
1199 u8 log_max_mkey[0x5];
1200 u8 reserved_at_f0[0x8];
1201 u8 dump_fill_mkey[0x1];
1202 u8 reserved_at_f9[0x3];
1204 u8 max_indirection[0x8];
1205 u8 fixed_buffer_size[0x1];
1206 u8 log_max_mrw_sz[0x7];
1207 u8 force_teardown[0x1];
1208 u8 reserved_at_111[0x1];
1209 u8 log_max_bsf_list_size[0x6];
1210 u8 umr_extended_translation_offset[0x1];
1212 u8 log_max_klm_list_size[0x6];
1213 u8 non_wire_sq[0x1];
1214 u8 reserved_at_121[0x9];
1215 u8 log_max_ra_req_dc[0x6];
1216 u8 reserved_at_130[0x3];
1217 u8 log_max_static_sq_wq[0x5];
1218 u8 reserved_at_138[0x2];
1219 u8 log_max_ra_res_dc[0x6];
1220 u8 reserved_at_140[0xa];
1221 u8 log_max_ra_req_qp[0x6];
1222 u8 rtr2rts_qp_counters_set_id[0x1];
1223 u8 rts2rts_udp_sport[0x1];
1224 u8 rts2rts_lag_tx_port_affinity[0x1];
1226 u8 compress_min_block_size[0x4];
1229 u8 log_max_ra_res_qp[0x6];
1231 u8 cc_query_allowed[0x1];
1232 u8 cc_modify_allowed[0x1];
1234 u8 cache_line_128byte[0x1];
1235 u8 reserved_at_165[0xa];
1237 u8 gid_table_size[0x10];
1238 u8 out_of_seq_cnt[0x1];
1239 u8 vport_counters[0x1];
1240 u8 retransmission_q_counters[0x1];
1242 u8 modify_rq_counter_set_id[0x1];
1243 u8 rq_delay_drop[0x1];
1245 u8 pkey_table_size[0x10];
1246 u8 vport_group_manager[0x1];
1247 u8 vhca_group_manager[0x1];
1250 u8 vnic_env_queue_counters[0x1];
1252 u8 nic_flow_table[0x1];
1253 u8 eswitch_manager[0x1];
1254 u8 device_memory[0x1];
1257 u8 local_ca_ack_delay[0x5];
1258 u8 port_module_event[0x1];
1259 u8 enhanced_error_q_counters[0x1];
1260 u8 ports_check[0x1];
1261 u8 reserved_at_1b3[0x1];
1262 u8 disable_link_up[0x1];
1266 u8 reserved_at_1c0[0x1];
1269 u8 log_max_msg[0x5];
1270 u8 reserved_at_1c8[0x4];
1272 u8 temp_warn_event[0x1];
1274 u8 general_notification_event[0x1];
1275 u8 reserved_at_1d3[0x2];
1279 u8 reserved_at_1d8[0x1];
1287 u8 stat_rate_support[0x10];
1288 u8 reserved_at_1f0[0xc];
1289 u8 cqe_version[0x4];
1290 u8 compact_address_vector[0x1];
1291 u8 striding_rq[0x1];
1292 u8 reserved_at_202[0x1];
1293 u8 ipoib_enhanced_offloads[0x1];
1294 u8 ipoib_basic_offloads[0x1];
1295 u8 reserved_at_205[0x1];
1296 u8 repeated_block_disabled[0x1];
1297 u8 umr_modify_entity_size_disabled[0x1];
1298 u8 umr_modify_atomic_disabled[0x1];
1299 u8 umr_indirect_mkey_disabled[0x1];
1301 u8 reserved_at_20c[0x3];
1302 u8 drain_sigerr[0x1];
1303 u8 cmdif_checksum[0x2];
1305 u8 reserved_at_213[0x1];
1306 u8 wq_signature[0x1];
1307 u8 sctr_data_cqe[0x1];
1308 u8 reserved_at_216[0x1];
1314 u8 eth_net_offloads[0x1];
1317 u8 reserved_at_21f[0x1];
1320 u8 cq_moderation[0x1];
1321 u8 reserved_at_223[0x3];
1322 u8 cq_eq_remap[0x1];
1324 u8 block_lb_mc[0x1];
1325 u8 reserved_at_229[0x1];
1326 u8 scqe_break_moderation[0x1];
1327 u8 cq_period_start_from_cqe[0x1];
1329 u8 reserved_at_22d[0x1];
1331 u8 vector_calc[0x1];
1332 u8 umr_ptr_rlky[0x1];
1334 u8 reserved_at_232[0x4];
1337 u8 set_deth_sqpn[0x1];
1338 u8 reserved_at_239[0x3];
1344 u8 reserved_at_241[0x9];
1346 u8 reserved_at_250[0x8];
1349 u8 driver_version[0x1];
1350 u8 pad_tx_eth_packet[0x1];
1351 u8 reserved_at_263[0x8];
1352 u8 log_bf_reg_size[0x5];
1353 u8 reserved_at_270[0xb];
1355 u8 num_lag_ports[0x4];
1356 u8 reserved_at_280[0x10];
1357 u8 max_wqe_sz_sq[0x10];
1358 u8 reserved_at_2a0[0x10];
1359 u8 max_wqe_sz_rq[0x10];
1360 u8 max_flow_counter_31_16[0x10];
1361 u8 max_wqe_sz_sq_dc[0x10];
1362 u8 reserved_at_2e0[0x7];
1363 u8 max_qp_mcg[0x19];
1364 u8 reserved_at_300[0x10];
1365 u8 flow_counter_bulk_alloc[0x08];
1366 u8 log_max_mcg[0x8];
1367 u8 reserved_at_320[0x3];
1368 u8 log_max_transport_domain[0x5];
1369 u8 reserved_at_328[0x3];
1371 u8 reserved_at_330[0xb];
1372 u8 log_max_xrcd[0x5];
1373 u8 nic_receive_steering_discard[0x1];
1374 u8 receive_discard_vport_down[0x1];
1375 u8 transmit_discard_vport_down[0x1];
1376 u8 reserved_at_343[0x5];
1377 u8 log_max_flow_counter_bulk[0x8];
1378 u8 max_flow_counter_15_0[0x10];
1380 u8 flow_counters_dump[0x1];
1381 u8 reserved_at_360[0x1];
1383 u8 reserved_at_368[0x3];
1385 u8 reserved_at_370[0x3];
1386 u8 log_max_tir[0x5];
1387 u8 reserved_at_378[0x3];
1388 u8 log_max_tis[0x5];
1389 u8 basic_cyclic_rcv_wqe[0x1];
1390 u8 reserved_at_381[0x2];
1391 u8 log_max_rmp[0x5];
1392 u8 reserved_at_388[0x3];
1393 u8 log_max_rqt[0x5];
1394 u8 reserved_at_390[0x3];
1395 u8 log_max_rqt_size[0x5];
1396 u8 reserved_at_398[0x3];
1397 u8 log_max_tis_per_sq[0x5];
1398 u8 ext_stride_num_range[0x1];
1399 u8 reserved_at_3a1[0x2];
1400 u8 log_max_stride_sz_rq[0x5];
1401 u8 reserved_at_3a8[0x3];
1402 u8 log_min_stride_sz_rq[0x5];
1403 u8 reserved_at_3b0[0x3];
1404 u8 log_max_stride_sz_sq[0x5];
1405 u8 reserved_at_3b8[0x3];
1406 u8 log_min_stride_sz_sq[0x5];
1408 u8 reserved_at_3c1[0x2];
1409 u8 log_max_hairpin_queues[0x5];
1410 u8 reserved_at_3c8[0x3];
1411 u8 log_max_hairpin_wq_data_sz[0x5];
1412 u8 reserved_at_3d0[0x3];
1413 u8 log_max_hairpin_num_packets[0x5];
1414 u8 reserved_at_3d8[0x3];
1415 u8 log_max_wq_sz[0x5];
1416 u8 nic_vport_change_event[0x1];
1417 u8 disable_local_lb_uc[0x1];
1418 u8 disable_local_lb_mc[0x1];
1419 u8 log_min_hairpin_wq_data_sz[0x5];
1420 u8 reserved_at_3e8[0x3];
1421 u8 log_max_vlan_list[0x5];
1422 u8 reserved_at_3f0[0x3];
1423 u8 log_max_current_mc_list[0x5];
1424 u8 reserved_at_3f8[0x3];
1425 u8 log_max_current_uc_list[0x5];
1426 u8 general_obj_types[0x40];
1427 u8 sq_ts_format[0x2];
1428 u8 rq_ts_format[0x2];
1429 u8 reserved_at_444[0x1C];
1430 u8 reserved_at_460[0x10];
1431 u8 max_num_eqs[0x10];
1432 u8 reserved_at_480[0x3];
1433 u8 log_max_l2_table[0x5];
1434 u8 reserved_at_488[0x8];
1435 u8 log_uar_page_sz[0x10];
1436 u8 reserved_at_4a0[0x20];
1437 u8 device_frequency_mhz[0x20];
1438 u8 device_frequency_khz[0x20];
1439 u8 reserved_at_500[0x20];
1440 u8 num_of_uars_per_page[0x20];
1441 u8 flex_parser_protocols[0x20];
1442 u8 max_geneve_tlv_options[0x8];
1443 u8 reserved_at_568[0x3];
1444 u8 max_geneve_tlv_option_data_len[0x5];
1445 u8 reserved_at_570[0x49];
1446 u8 mini_cqe_resp_l3_l4_tag[0x1];
1447 u8 mini_cqe_resp_flow_tag[0x1];
1448 u8 enhanced_cqe_compression[0x1];
1449 u8 mini_cqe_resp_stride_index[0x1];
1450 u8 cqe_128_always[0x1];
1451 u8 cqe_compression_128[0x1];
1452 u8 cqe_compression[0x1];
1453 u8 cqe_compression_timeout[0x10];
1454 u8 cqe_compression_max_num[0x10];
1455 u8 reserved_at_5e0[0x10];
1456 u8 tag_matching[0x1];
1457 u8 rndv_offload_rc[0x1];
1458 u8 rndv_offload_dc[0x1];
1459 u8 log_tag_matching_list_sz[0x5];
1460 u8 reserved_at_5f8[0x3];
1461 u8 log_max_xrq[0x5];
1462 u8 affiliate_nic_vport_criteria[0x8];
1463 u8 native_port_num[0x8];
1464 u8 num_vhca_ports[0x8];
1465 u8 reserved_at_618[0x6];
1466 u8 sw_owner_id[0x1];
1467 u8 reserved_at_61f[0x1e1];
1470 struct mlx5_ifc_qos_cap_bits {
1471 u8 packet_pacing[0x1];
1472 u8 esw_scheduling[0x1];
1473 u8 esw_bw_share[0x1];
1474 u8 esw_rate_limit[0x1];
1475 u8 reserved_at_4[0x1];
1476 u8 packet_pacing_burst_bound[0x1];
1477 u8 packet_pacing_typical_size[0x1];
1478 u8 flow_meter_old[0x1];
1479 u8 reserved_at_8[0x8];
1480 u8 log_max_flow_meter[0x8];
1481 u8 flow_meter_reg_id[0x8];
1482 u8 wqe_rate_pp[0x1];
1483 u8 reserved_at_25[0x7];
1485 u8 reserved_at_2e[0x17];
1486 u8 packet_pacing_max_rate[0x20];
1487 u8 packet_pacing_min_rate[0x20];
1488 u8 reserved_at_80[0x10];
1489 u8 packet_pacing_rate_table_size[0x10];
1490 u8 esw_element_type[0x10];
1491 u8 esw_tsar_type[0x10];
1492 u8 reserved_at_c0[0x10];
1493 u8 max_qos_para_vport[0x10];
1494 u8 max_tsar_bw_share[0x20];
1495 u8 nic_element_type[0x10];
1496 u8 nic_tsar_type[0x10];
1497 u8 reserved_at_120[0x3];
1498 u8 log_meter_aso_granularity[0x5];
1499 u8 reserved_at_128[0x3];
1500 u8 log_meter_aso_max_alloc[0x5];
1501 u8 reserved_at_130[0x3];
1502 u8 log_max_num_meter_aso[0x5];
1503 u8 reserved_at_138[0x6b0];
1506 struct mlx5_ifc_per_protocol_networking_offload_caps_bits {
1510 u8 lro_psh_flag[0x1];
1511 u8 lro_time_stamp[0x1];
1512 u8 lro_max_msg_sz_mode[0x2];
1513 u8 wqe_vlan_insert[0x1];
1514 u8 self_lb_en_modifiable[0x1];
1517 u8 max_lso_cap[0x5];
1518 u8 multi_pkt_send_wqe[0x2];
1519 u8 wqe_inline_mode[0x2];
1520 u8 rss_ind_tbl_cap[0x4];
1522 u8 scatter_fcs[0x1];
1523 u8 enhanced_multi_pkt_send_wqe[0x1];
1524 u8 tunnel_lso_const_out_ip_id[0x1];
1525 u8 tunnel_lro_gre[0x1];
1526 u8 tunnel_lro_vxlan[0x1];
1527 u8 tunnel_stateless_gre[0x1];
1528 u8 tunnel_stateless_vxlan[0x1];
1532 u8 reserved_at_23[0x8];
1533 u8 tunnel_stateless_gtp[0x1];
1534 u8 reserved_at_25[0x4];
1535 u8 max_vxlan_udp_ports[0x8];
1536 u8 reserved_at_38[0x6];
1537 u8 max_geneve_opt_len[0x1];
1538 u8 tunnel_stateless_geneve_rx[0x1];
1539 u8 reserved_at_40[0x10];
1540 u8 lro_min_mss_size[0x10];
1541 u8 reserved_at_60[0x120];
1542 u8 lro_timer_supported_periods[4][0x20];
1543 u8 reserved_at_200[0x600];
1547 MLX5_VIRTQ_TYPE_SPLIT = 0,
1548 MLX5_VIRTQ_TYPE_PACKED = 1,
1552 MLX5_VIRTQ_EVENT_MODE_NO_MSIX = 0,
1553 MLX5_VIRTQ_EVENT_MODE_QP = 1,
1554 MLX5_VIRTQ_EVENT_MODE_MSIX = 2,
1557 struct mlx5_ifc_virtio_emulation_cap_bits {
1558 u8 desc_tunnel_offload_type[0x1];
1559 u8 eth_frame_offload_type[0x1];
1560 u8 virtio_version_1_0[0x1];
1565 u8 reserved_at_7[0x1][0x9];
1567 u8 virtio_queue_type[0x8];
1568 u8 reserved_at_20[0x13];
1569 u8 log_doorbell_stride[0x5];
1570 u8 reserved_at_3b[0x3];
1571 u8 log_doorbell_bar_size[0x5];
1572 u8 doorbell_bar_offset[0x40];
1573 u8 reserved_at_80[0x8];
1574 u8 max_num_virtio_queues[0x18];
1575 u8 reserved_at_a0[0x60];
1576 u8 umem_1_buffer_param_a[0x20];
1577 u8 umem_1_buffer_param_b[0x20];
1578 u8 umem_2_buffer_param_a[0x20];
1579 u8 umem_2_buffer_param_b[0x20];
1580 u8 umem_3_buffer_param_a[0x20];
1581 u8 umem_3_buffer_param_b[0x20];
1582 u8 reserved_at_1c0[0x620];
1585 struct mlx5_ifc_flow_table_prop_layout_bits {
1588 u8 flow_counter[0x1];
1589 u8 flow_modify_en[0x1];
1590 u8 modify_root[0x1];
1591 u8 identified_miss_table[0x1];
1592 u8 flow_table_modify[0x1];
1595 u8 reset_root_to_default[0x1];
1598 u8 fpga_vendor_acceleration[0x1];
1600 u8 push_vlan_2[0x1];
1601 u8 reformat_and_vlan_action[0x1];
1602 u8 modify_and_vlan_action[0x1];
1604 u8 reformat_l3_tunnel_to_l2[0x1];
1605 u8 reformat_l2_to_l3_tunnel[0x1];
1606 u8 reformat_and_modify_action[0x1];
1607 u8 reserved_at_15[0x9];
1608 u8 sw_owner_v2[0x1];
1609 u8 reserved_at_1f[0x1];
1610 u8 reserved_at_20[0x2];
1611 u8 log_max_ft_size[0x6];
1612 u8 log_max_modify_header_context[0x8];
1613 u8 max_modify_header_actions[0x8];
1614 u8 max_ft_level[0x8];
1615 u8 reserved_at_40[0x8];
1616 u8 log_max_ft_sampler_num[8];
1617 u8 metadata_reg_b_width[0x8];
1618 u8 metadata_reg_a_width[0x8];
1619 u8 reserved_at_60[0x18];
1620 u8 log_max_ft_num[0x8];
1621 u8 reserved_at_80[0x10];
1622 u8 log_max_flow_counter[0x8];
1623 u8 log_max_destination[0x8];
1624 u8 reserved_at_a0[0x18];
1625 u8 log_max_flow[0x8];
1626 u8 reserved_at_c0[0x140];
1629 struct mlx5_ifc_roce_caps_bits {
1630 u8 reserved_0[0x1e];
1631 u8 qp_ts_format[0x2];
1632 u8 reserved_at_20[0x7e0];
1635 struct mlx5_ifc_flow_table_nic_cap_bits {
1636 u8 reserved_at_0[0x200];
1637 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties;
1640 union mlx5_ifc_hca_cap_union_bits {
1641 struct mlx5_ifc_cmd_hca_cap_bits cmd_hca_cap;
1642 struct mlx5_ifc_per_protocol_networking_offload_caps_bits
1643 per_protocol_networking_offload_caps;
1644 struct mlx5_ifc_qos_cap_bits qos_cap;
1645 struct mlx5_ifc_virtio_emulation_cap_bits vdpa_caps;
1646 struct mlx5_ifc_flow_table_nic_cap_bits flow_table_nic_cap;
1647 struct mlx5_ifc_roce_caps_bits roce_caps;
1648 u8 reserved_at_0[0x8000];
1651 struct mlx5_ifc_set_action_in_bits {
1652 u8 action_type[0x4];
1654 u8 reserved_at_10[0x3];
1656 u8 reserved_at_18[0x3];
1661 struct mlx5_ifc_query_hca_cap_out_bits {
1663 u8 reserved_at_8[0x18];
1665 u8 reserved_at_40[0x40];
1666 union mlx5_ifc_hca_cap_union_bits capability;
1669 struct mlx5_ifc_query_hca_cap_in_bits {
1671 u8 reserved_at_10[0x10];
1672 u8 reserved_at_20[0x10];
1674 u8 reserved_at_40[0x40];
1677 struct mlx5_ifc_mac_address_layout_bits {
1678 u8 reserved_at_0[0x10];
1679 u8 mac_addr_47_32[0x10];
1680 u8 mac_addr_31_0[0x20];
1683 struct mlx5_ifc_nic_vport_context_bits {
1684 u8 reserved_at_0[0x5];
1685 u8 min_wqe_inline_mode[0x3];
1686 u8 reserved_at_8[0x15];
1687 u8 disable_mc_local_lb[0x1];
1688 u8 disable_uc_local_lb[0x1];
1690 u8 arm_change_event[0x1];
1691 u8 reserved_at_21[0x1a];
1692 u8 event_on_mtu[0x1];
1693 u8 event_on_promisc_change[0x1];
1694 u8 event_on_vlan_change[0x1];
1695 u8 event_on_mc_address_change[0x1];
1696 u8 event_on_uc_address_change[0x1];
1697 u8 reserved_at_40[0xc];
1698 u8 affiliation_criteria[0x4];
1699 u8 affiliated_vhca_id[0x10];
1700 u8 reserved_at_60[0xd0];
1702 u8 system_image_guid[0x40];
1705 u8 reserved_at_200[0x140];
1706 u8 qkey_violation_counter[0x10];
1707 u8 reserved_at_350[0x430];
1710 u8 promisc_all[0x1];
1711 u8 reserved_at_783[0x2];
1712 u8 allowed_list_type[0x3];
1713 u8 reserved_at_788[0xc];
1714 u8 allowed_list_size[0xc];
1715 struct mlx5_ifc_mac_address_layout_bits permanent_address;
1716 u8 reserved_at_7e0[0x20];
1719 struct mlx5_ifc_query_nic_vport_context_out_bits {
1721 u8 reserved_at_8[0x18];
1723 u8 reserved_at_40[0x40];
1724 struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
1727 struct mlx5_ifc_query_nic_vport_context_in_bits {
1729 u8 reserved_at_10[0x10];
1730 u8 reserved_at_20[0x10];
1732 u8 other_vport[0x1];
1733 u8 reserved_at_41[0xf];
1734 u8 vport_number[0x10];
1735 u8 reserved_at_60[0x5];
1736 u8 allowed_list_type[0x3];
1737 u8 reserved_at_68[0x18];
1740 struct mlx5_ifc_tisc_bits {
1741 u8 strict_lag_tx_port_affinity[0x1];
1742 u8 reserved_at_1[0x3];
1743 u8 lag_tx_port_affinity[0x04];
1744 u8 reserved_at_8[0x4];
1746 u8 reserved_at_10[0x10];
1747 u8 reserved_at_20[0x100];
1748 u8 reserved_at_120[0x8];
1749 u8 transport_domain[0x18];
1750 u8 reserved_at_140[0x8];
1751 u8 underlay_qpn[0x18];
1752 u8 reserved_at_160[0x3a0];
1755 struct mlx5_ifc_query_tis_out_bits {
1757 u8 reserved_at_8[0x18];
1759 u8 reserved_at_40[0x40];
1760 struct mlx5_ifc_tisc_bits tis_context;
1763 struct mlx5_ifc_query_tis_in_bits {
1765 u8 reserved_at_10[0x10];
1766 u8 reserved_at_20[0x10];
1768 u8 reserved_at_40[0x8];
1770 u8 reserved_at_60[0x20];
1773 struct mlx5_ifc_alloc_transport_domain_out_bits {
1775 u8 reserved_at_8[0x18];
1777 u8 reserved_at_40[0x8];
1778 u8 transport_domain[0x18];
1779 u8 reserved_at_60[0x20];
1782 struct mlx5_ifc_alloc_transport_domain_in_bits {
1784 u8 reserved_at_10[0x10];
1785 u8 reserved_at_20[0x10];
1787 u8 reserved_at_40[0x40];
1791 MLX5_WQ_TYPE_LINKED_LIST = 0x0,
1792 MLX5_WQ_TYPE_CYCLIC = 0x1,
1793 MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ = 0x2,
1794 MLX5_WQ_TYPE_CYCLIC_STRIDING_RQ = 0x3,
1798 MLX5_WQ_END_PAD_MODE_NONE = 0x0,
1799 MLX5_WQ_END_PAD_MODE_ALIGN = 0x1,
1802 struct mlx5_ifc_wq_bits {
1804 u8 wq_signature[0x1];
1805 u8 end_padding_mode[0x2];
1807 u8 reserved_at_8[0x18];
1808 u8 hds_skip_first_sge[0x1];
1809 u8 log2_hds_buf_size[0x3];
1810 u8 reserved_at_24[0x7];
1811 u8 page_offset[0x5];
1813 u8 reserved_at_40[0x8];
1815 u8 reserved_at_60[0x8];
1818 u8 hw_counter[0x20];
1819 u8 sw_counter[0x20];
1820 u8 reserved_at_100[0xc];
1821 u8 log_wq_stride[0x4];
1822 u8 reserved_at_110[0x3];
1823 u8 log_wq_pg_sz[0x5];
1824 u8 reserved_at_118[0x3];
1826 u8 dbr_umem_valid[0x1];
1827 u8 wq_umem_valid[0x1];
1828 u8 reserved_at_122[0x1];
1829 u8 log_hairpin_num_packets[0x5];
1830 u8 reserved_at_128[0x3];
1831 u8 log_hairpin_data_sz[0x5];
1832 u8 reserved_at_130[0x4];
1833 u8 single_wqe_log_num_of_strides[0x4];
1834 u8 two_byte_shift_en[0x1];
1835 u8 reserved_at_139[0x4];
1836 u8 single_stride_log_num_of_bytes[0x3];
1837 u8 dbr_umem_id[0x20];
1838 u8 wq_umem_id[0x20];
1839 u8 wq_umem_offset[0x40];
1840 u8 reserved_at_1c0[0x440];
1844 MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE = 0x0,
1845 MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_RMP = 0x1,
1849 MLX5_RQC_STATE_RST = 0x0,
1850 MLX5_RQC_STATE_RDY = 0x1,
1851 MLX5_RQC_STATE_ERR = 0x3,
1854 struct mlx5_ifc_rqc_bits {
1856 u8 delay_drop_en[0x1];
1857 u8 scatter_fcs[0x1];
1859 u8 mem_rq_type[0x4];
1861 u8 reserved_at_c[0x1];
1862 u8 flush_in_error_en[0x1];
1864 u8 reserved_at_f[0xB];
1866 u8 reserved_at_1c[0x4];
1867 u8 reserved_at_20[0x8];
1868 u8 user_index[0x18];
1869 u8 reserved_at_40[0x8];
1871 u8 counter_set_id[0x8];
1872 u8 reserved_at_68[0x18];
1873 u8 reserved_at_80[0x8];
1875 u8 reserved_at_a0[0x8];
1876 u8 hairpin_peer_sq[0x18];
1877 u8 reserved_at_c0[0x10];
1878 u8 hairpin_peer_vhca[0x10];
1879 u8 reserved_at_e0[0xa0];
1880 struct mlx5_ifc_wq_bits wq; /* Not used in LRO RQ. */
1883 struct mlx5_ifc_create_rq_out_bits {
1885 u8 reserved_at_8[0x18];
1887 u8 reserved_at_40[0x8];
1889 u8 reserved_at_60[0x20];
1892 struct mlx5_ifc_create_rq_in_bits {
1895 u8 reserved_at_20[0x10];
1897 u8 reserved_at_40[0xc0];
1898 struct mlx5_ifc_rqc_bits ctx;
1901 struct mlx5_ifc_modify_rq_out_bits {
1903 u8 reserved_at_8[0x18];
1905 u8 reserved_at_40[0x40];
1908 struct mlx5_ifc_query_rq_out_bits {
1910 u8 reserved_at_8[0x18];
1912 u8 reserved_at_40[0xc0];
1913 struct mlx5_ifc_rqc_bits rq_context;
1916 struct mlx5_ifc_query_rq_in_bits {
1918 u8 reserved_at_10[0x10];
1919 u8 reserved_at_20[0x10];
1921 u8 reserved_at_40[0x8];
1923 u8 reserved_at_60[0x20];
1926 struct mlx5_ifc_create_tis_out_bits {
1928 u8 reserved_at_8[0x18];
1930 u8 reserved_at_40[0x8];
1932 u8 reserved_at_60[0x20];
1935 struct mlx5_ifc_create_tis_in_bits {
1938 u8 reserved_at_20[0x10];
1940 u8 reserved_at_40[0xc0];
1941 struct mlx5_ifc_tisc_bits ctx;
1945 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_WQ_LWM = 1ULL << 0,
1946 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD = 1ULL << 1,
1947 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS = 1ULL << 2,
1948 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID = 1ULL << 3,
1951 struct mlx5_ifc_modify_rq_in_bits {
1954 u8 reserved_at_20[0x10];
1957 u8 reserved_at_44[0x4];
1959 u8 reserved_at_60[0x20];
1960 u8 modify_bitmask[0x40];
1961 u8 reserved_at_c0[0x40];
1962 struct mlx5_ifc_rqc_bits ctx;
1966 MLX5_L3_PROT_TYPE_IPV4 = 0,
1967 MLX5_L3_PROT_TYPE_IPV6 = 1,
1971 MLX5_L4_PROT_TYPE_TCP = 0,
1972 MLX5_L4_PROT_TYPE_UDP = 1,
1976 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_SRC_IP = 0x0,
1977 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_DST_IP = 0x1,
1978 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_SPORT = 0x2,
1979 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_DPORT = 0x3,
1980 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_IPSEC_SPI = 0x4,
1983 struct mlx5_ifc_rx_hash_field_select_bits {
1984 u8 l3_prot_type[0x1];
1985 u8 l4_prot_type[0x1];
1986 u8 selected_fields[0x1e];
1990 MLX5_TIRC_DISP_TYPE_DIRECT = 0x0,
1991 MLX5_TIRC_DISP_TYPE_INDIRECT = 0x1,
1995 MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO = 0x1,
1996 MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO = 0x2,
2000 MLX5_RX_HASH_FN_NONE = 0x0,
2001 MLX5_RX_HASH_FN_INVERTED_XOR8 = 0x1,
2002 MLX5_RX_HASH_FN_TOEPLITZ = 0x2,
2006 MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST = 0x1,
2007 MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST = 0x2,
2011 MLX5_LRO_MAX_MSG_SIZE_START_FROM_L4 = 0x0,
2012 MLX5_LRO_MAX_MSG_SIZE_START_FROM_L2 = 0x1,
2015 struct mlx5_ifc_tirc_bits {
2016 u8 reserved_at_0[0x20];
2018 u8 reserved_at_24[0x1c];
2019 u8 reserved_at_40[0x40];
2020 u8 reserved_at_80[0x4];
2021 u8 lro_timeout_period_usecs[0x10];
2022 u8 lro_enable_mask[0x4];
2023 u8 lro_max_msg_sz[0x8];
2024 u8 reserved_at_a0[0x40];
2025 u8 reserved_at_e0[0x8];
2026 u8 inline_rqn[0x18];
2027 u8 rx_hash_symmetric[0x1];
2028 u8 reserved_at_101[0x1];
2029 u8 tunneled_offload_en[0x1];
2030 u8 reserved_at_103[0x5];
2031 u8 indirect_table[0x18];
2033 u8 reserved_at_124[0x2];
2034 u8 self_lb_block[0x2];
2035 u8 transport_domain[0x18];
2036 u8 rx_hash_toeplitz_key[10][0x20];
2037 struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_outer;
2038 struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_inner;
2039 u8 reserved_at_2c0[0x4c0];
2042 struct mlx5_ifc_create_tir_out_bits {
2044 u8 reserved_at_8[0x18];
2046 u8 reserved_at_40[0x8];
2048 u8 reserved_at_60[0x20];
2051 struct mlx5_ifc_create_tir_in_bits {
2054 u8 reserved_at_20[0x10];
2056 u8 reserved_at_40[0xc0];
2057 struct mlx5_ifc_tirc_bits ctx;
2061 MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_LRO = 1ULL << 0,
2062 MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_INDIRECT_TABLE = 1ULL << 1,
2063 MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_HASH = 1ULL << 2,
2064 /* bit 3 - tunneled_offload_en modify not supported. */
2065 MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_SELF_LB_EN = 1ULL << 4,
2068 struct mlx5_ifc_modify_tir_out_bits {
2070 u8 reserved_at_8[0x18];
2072 u8 reserved_at_40[0x40];
2075 struct mlx5_ifc_modify_tir_in_bits {
2078 u8 reserved_at_20[0x10];
2080 u8 reserved_at_40[0x8];
2082 u8 reserved_at_60[0x20];
2083 u8 modify_bitmask[0x40];
2084 u8 reserved_at_c0[0x40];
2085 struct mlx5_ifc_tirc_bits ctx;
2089 MLX5_INLINE_Q_TYPE_RQ = 0x0,
2090 MLX5_INLINE_Q_TYPE_VIRTQ = 0x1,
2093 struct mlx5_ifc_rq_num_bits {
2094 u8 reserved_at_0[0x8];
2098 struct mlx5_ifc_rqtc_bits {
2099 u8 reserved_at_0[0xa5];
2100 u8 list_q_type[0x3];
2101 u8 reserved_at_a8[0x8];
2102 u8 rqt_max_size[0x10];
2103 u8 reserved_at_c0[0x10];
2104 u8 rqt_actual_size[0x10];
2105 u8 reserved_at_e0[0x6a0];
2106 struct mlx5_ifc_rq_num_bits rq_num[];
2109 struct mlx5_ifc_create_rqt_out_bits {
2111 u8 reserved_at_8[0x18];
2113 u8 reserved_at_40[0x8];
2115 u8 reserved_at_60[0x20];
2119 #pragma GCC diagnostic ignored "-Wpedantic"
2121 struct mlx5_ifc_create_rqt_in_bits {
2124 u8 reserved_at_20[0x10];
2126 u8 reserved_at_40[0xc0];
2127 struct mlx5_ifc_rqtc_bits rqt_context;
2130 struct mlx5_ifc_modify_rqt_in_bits {
2133 u8 reserved_at_20[0x10];
2135 u8 reserved_at_40[0x8];
2137 u8 reserved_at_60[0x20];
2138 u8 modify_bitmask[0x40];
2139 u8 reserved_at_c0[0x40];
2140 struct mlx5_ifc_rqtc_bits rqt_context;
2143 #pragma GCC diagnostic error "-Wpedantic"
2146 struct mlx5_ifc_modify_rqt_out_bits {
2148 u8 reserved_at_8[0x18];
2150 u8 reserved_at_40[0x40];
2154 MLX5_SQC_STATE_RST = 0x0,
2155 MLX5_SQC_STATE_RDY = 0x1,
2156 MLX5_SQC_STATE_ERR = 0x3,
2159 struct mlx5_ifc_sqc_bits {
2163 u8 flush_in_error_en[0x1];
2164 u8 allow_multi_pkt_send_wqe[0x1];
2165 u8 min_wqe_inline_mode[0x3];
2171 u8 static_sq_wq[0x1];
2172 u8 reserved_at_11[0x9];
2174 u8 reserved_at_1c[0x4];
2175 u8 reserved_at_20[0x8];
2176 u8 user_index[0x18];
2177 u8 reserved_at_40[0x8];
2179 u8 reserved_at_60[0x8];
2180 u8 hairpin_peer_rq[0x18];
2181 u8 reserved_at_80[0x10];
2182 u8 hairpin_peer_vhca[0x10];
2183 u8 reserved_at_a0[0x50];
2184 u8 packet_pacing_rate_limit_index[0x10];
2185 u8 tis_lst_sz[0x10];
2186 u8 reserved_at_110[0x10];
2187 u8 reserved_at_120[0x40];
2188 u8 reserved_at_160[0x8];
2190 struct mlx5_ifc_wq_bits wq;
2193 struct mlx5_ifc_query_sq_in_bits {
2195 u8 reserved_at_10[0x10];
2196 u8 reserved_at_20[0x10];
2198 u8 reserved_at_40[0x8];
2200 u8 reserved_at_60[0x20];
2203 struct mlx5_ifc_modify_sq_out_bits {
2205 u8 reserved_at_8[0x18];
2207 u8 reserved_at_40[0x40];
2210 struct mlx5_ifc_modify_sq_in_bits {
2213 u8 reserved_at_20[0x10];
2216 u8 reserved_at_44[0x4];
2218 u8 reserved_at_60[0x20];
2219 u8 modify_bitmask[0x40];
2220 u8 reserved_at_c0[0x40];
2221 struct mlx5_ifc_sqc_bits ctx;
2224 struct mlx5_ifc_create_sq_out_bits {
2226 u8 reserved_at_8[0x18];
2228 u8 reserved_at_40[0x8];
2230 u8 reserved_at_60[0x20];
2233 struct mlx5_ifc_create_sq_in_bits {
2236 u8 reserved_at_20[0x10];
2238 u8 reserved_at_40[0xc0];
2239 struct mlx5_ifc_sqc_bits ctx;
2243 MLX5_FLOW_METER_OBJ_MODIFY_FIELD_ACTIVE = (1ULL << 0),
2244 MLX5_FLOW_METER_OBJ_MODIFY_FIELD_CBS = (1ULL << 1),
2245 MLX5_FLOW_METER_OBJ_MODIFY_FIELD_CIR = (1ULL << 2),
2246 MLX5_FLOW_METER_OBJ_MODIFY_FIELD_EBS = (1ULL << 3),
2247 MLX5_FLOW_METER_OBJ_MODIFY_FIELD_EIR = (1ULL << 4),
2250 struct mlx5_ifc_flow_meter_parameters_bits {
2252 u8 bucket_overflow[0x1];
2253 u8 start_color[0x2];
2254 u8 both_buckets_on_green[0x1];
2256 u8 reserved_at_1[0x19];
2257 u8 reserved_at_2[0x20];
2258 u8 reserved_at_3[0x3];
2259 u8 cbs_exponent[0x5];
2260 u8 cbs_mantissa[0x8];
2261 u8 reserved_at_4[0x3];
2262 u8 cir_exponent[0x5];
2263 u8 cir_mantissa[0x8];
2264 u8 reserved_at_5[0x20];
2265 u8 reserved_at_6[0x3];
2266 u8 ebs_exponent[0x5];
2267 u8 ebs_mantissa[0x8];
2268 u8 reserved_at_7[0x3];
2269 u8 eir_exponent[0x5];
2270 u8 eir_mantissa[0x8];
2271 u8 reserved_at_8[0x60];
2273 #define MLX5_IFC_FLOW_METER_PARAM_MASK UINT64_C(0x80FFFFFF)
2274 #define MLX5_IFC_FLOW_METER_DISABLE_CBS_CIR_VAL 0x14BF00C8
2277 MLX5_CQE_SIZE_64B = 0x0,
2278 MLX5_CQE_SIZE_128B = 0x1,
2281 struct mlx5_ifc_cqc_bits {
2284 u8 initiator_src_dct[0x1];
2285 u8 dbr_umem_valid[0x1];
2286 u8 reserved_at_7[0x1];
2289 u8 reserved_at_c[0x1];
2290 u8 scqe_break_moderation_en[0x1];
2292 u8 cq_period_mode[0x2];
2293 u8 cqe_comp_en[0x1];
2294 u8 mini_cqe_res_format[0x2];
2296 u8 reserved_at_18[0x1];
2297 u8 cqe_comp_layout[0x7];
2298 u8 dbr_umem_id[0x20];
2299 u8 reserved_at_40[0x14];
2300 u8 page_offset[0x6];
2301 u8 reserved_at_5a[0x2];
2302 u8 mini_cqe_res_format_ext[0x2];
2303 u8 cq_timestamp_format[0x2];
2304 u8 reserved_at_60[0x3];
2305 u8 log_cq_size[0x5];
2307 u8 reserved_at_80[0x4];
2309 u8 cq_max_count[0x10];
2310 u8 reserved_at_a0[0x18];
2312 u8 reserved_at_c0[0x3];
2313 u8 log_page_size[0x5];
2314 u8 reserved_at_c8[0x18];
2315 u8 reserved_at_e0[0x20];
2316 u8 reserved_at_100[0x8];
2317 u8 last_notified_index[0x18];
2318 u8 reserved_at_120[0x8];
2319 u8 last_solicit_index[0x18];
2320 u8 reserved_at_140[0x8];
2321 u8 consumer_counter[0x18];
2322 u8 reserved_at_160[0x8];
2323 u8 producer_counter[0x18];
2324 u8 local_partition_id[0xc];
2325 u8 process_id[0x14];
2326 u8 reserved_at_1A0[0x20];
2330 struct mlx5_ifc_health_buffer_bits {
2331 u8 reserved_0[0x100];
2332 u8 assert_existptr[0x20];
2333 u8 assert_callra[0x20];
2334 u8 reserved_1[0x40];
2335 u8 fw_version[0x20];
2337 u8 reserved_2[0x20];
2338 u8 irisc_index[0x8];
2343 struct mlx5_ifc_initial_seg_bits {
2344 u8 fw_rev_minor[0x10];
2345 u8 fw_rev_major[0x10];
2346 u8 cmd_interface_rev[0x10];
2347 u8 fw_rev_subminor[0x10];
2348 u8 reserved_0[0x40];
2349 u8 cmdq_phy_addr_63_32[0x20];
2350 u8 cmdq_phy_addr_31_12[0x14];
2352 u8 nic_interface[0x2];
2353 u8 log_cmdq_size[0x4];
2354 u8 log_cmdq_stride[0x4];
2355 u8 command_doorbell_vector[0x20];
2356 u8 reserved_2[0xf00];
2357 u8 initializing[0x1];
2358 u8 nic_interface_supported[0x7];
2359 u8 reserved_4[0x18];
2360 struct mlx5_ifc_health_buffer_bits health_buffer;
2361 u8 no_dram_nic_offset[0x20];
2362 u8 reserved_5[0x6de0];
2363 u8 internal_timer_h[0x20];
2364 u8 internal_timer_l[0x20];
2365 u8 reserved_6[0x20];
2366 u8 reserved_7[0x1f];
2368 u8 health_syndrome[0x8];
2369 u8 health_counter[0x18];
2370 u8 reserved_8[0x17fc0];
2373 struct mlx5_ifc_create_cq_out_bits {
2375 u8 reserved_at_8[0x18];
2377 u8 reserved_at_40[0x8];
2379 u8 reserved_at_60[0x20];
2382 struct mlx5_ifc_create_cq_in_bits {
2385 u8 reserved_at_20[0x10];
2387 u8 reserved_at_40[0x40];
2388 struct mlx5_ifc_cqc_bits cq_context;
2389 u8 cq_umem_offset[0x40];
2390 u8 cq_umem_id[0x20];
2391 u8 cq_umem_valid[0x1];
2392 u8 reserved_at_2e1[0x1f];
2393 u8 reserved_at_300[0x580];
2398 MLX5_GENERAL_OBJ_TYPE_GENEVE_TLV_OPT = 0x000b,
2399 MLX5_GENERAL_OBJ_TYPE_VIRTQ = 0x000d,
2400 MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS = 0x001c,
2401 MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH = 0x0022,
2402 MLX5_GENERAL_OBJ_TYPE_FLOW_METER_ASO = 0x0024,
2403 MLX5_GENERAL_OBJ_TYPE_FLOW_HIT_ASO = 0x0025,
2406 struct mlx5_ifc_general_obj_in_cmd_hdr_bits {
2408 u8 reserved_at_10[0x20];
2411 u8 reserved_at_60[0x3];
2412 u8 log_obj_range[0x5];
2413 u8 reserved_at_58[0x18];
2416 struct mlx5_ifc_general_obj_out_cmd_hdr_bits {
2418 u8 reserved_at_8[0x18];
2421 u8 reserved_at_60[0x20];
2424 struct mlx5_ifc_virtio_q_counters_bits {
2425 u8 modify_field_select[0x40];
2426 u8 reserved_at_40[0x40];
2427 u8 received_desc[0x40];
2428 u8 completed_desc[0x40];
2429 u8 error_cqes[0x20];
2430 u8 bad_desc_errors[0x20];
2431 u8 exceed_max_chain[0x20];
2432 u8 invalid_buffer[0x20];
2433 u8 reserved_at_180[0x50];
2436 struct mlx5_ifc_geneve_tlv_option_bits {
2437 u8 modify_field_select[0x40];
2438 u8 reserved_at_40[0x18];
2439 u8 geneve_option_fte_index[0x8];
2440 u8 option_class[0x10];
2441 u8 option_type[0x8];
2442 u8 reserved_at_78[0x3];
2443 u8 option_data_length[0x5];
2444 u8 reserved_at_80[0x180];
2447 struct mlx5_ifc_create_virtio_q_counters_in_bits {
2448 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
2449 struct mlx5_ifc_virtio_q_counters_bits virtio_q_counters;
2452 struct mlx5_ifc_query_virtio_q_counters_out_bits {
2453 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
2454 struct mlx5_ifc_virtio_q_counters_bits virtio_q_counters;
2457 struct mlx5_ifc_create_geneve_tlv_option_in_bits {
2458 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
2459 struct mlx5_ifc_geneve_tlv_option_bits geneve_tlv_opt;
2463 MLX5_VIRTQ_STATE_INIT = 0,
2464 MLX5_VIRTQ_STATE_RDY = 1,
2465 MLX5_VIRTQ_STATE_SUSPEND = 2,
2466 MLX5_VIRTQ_STATE_ERROR = 3,
2470 MLX5_VIRTQ_MODIFY_TYPE_STATE = (1UL << 0),
2471 MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_PARAMS = (1UL << 3),
2472 MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_DUMP_ENABLE = (1UL << 4),
2475 struct mlx5_ifc_virtio_q_bits {
2476 u8 virtio_q_type[0x8];
2477 u8 reserved_at_8[0x5];
2479 u8 queue_index[0x10];
2480 u8 full_emulation[0x1];
2481 u8 virtio_version_1_0[0x1];
2482 u8 reserved_at_22[0x2];
2483 u8 offload_type[0x4];
2484 u8 event_qpn_or_msix[0x18];
2485 u8 doorbell_stride_idx[0x10];
2486 u8 queue_size[0x10];
2487 u8 device_emulation_id[0x20];
2490 u8 available_addr[0x40];
2491 u8 virtio_q_mkey[0x20];
2492 u8 reserved_at_160[0x18];
2495 u8 umem_1_size[0x20];
2496 u8 umem_1_offset[0x40];
2498 u8 umem_2_size[0x20];
2499 u8 umem_2_offset[0x40];
2501 u8 umem_3_size[0x20];
2502 u8 umem_3_offset[0x40];
2503 u8 counter_set_id[0x20];
2504 u8 reserved_at_320[0x8];
2506 u8 reserved_at_340[0x2];
2507 u8 queue_period_mode[0x2];
2508 u8 queue_period_us[0xc];
2509 u8 queue_max_count[0x10];
2510 u8 reserved_at_360[0xa0];
2513 struct mlx5_ifc_virtio_net_q_bits {
2514 u8 modify_field_select[0x40];
2515 u8 reserved_at_40[0x40];
2520 u8 reserved_at_84[0x6];
2521 u8 dirty_bitmap_dump_enable[0x1];
2522 u8 vhost_log_page[0x5];
2523 u8 reserved_at_90[0xc];
2525 u8 reserved_at_a0[0x8];
2526 u8 tisn_or_qpn[0x18];
2527 u8 dirty_bitmap_mkey[0x20];
2528 u8 dirty_bitmap_size[0x20];
2529 u8 dirty_bitmap_addr[0x40];
2530 u8 hw_available_index[0x10];
2531 u8 hw_used_index[0x10];
2532 u8 reserved_at_160[0xa0];
2533 struct mlx5_ifc_virtio_q_bits virtio_q_context;
2536 struct mlx5_ifc_create_virtq_in_bits {
2537 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
2538 struct mlx5_ifc_virtio_net_q_bits virtq;
2541 struct mlx5_ifc_query_virtq_out_bits {
2542 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
2543 struct mlx5_ifc_virtio_net_q_bits virtq;
2546 struct mlx5_ifc_flow_hit_aso_bits {
2547 u8 modify_field_select[0x40];
2548 u8 reserved_at_40[0x48];
2550 u8 reserved_at_a0[0x160];
2554 struct mlx5_ifc_create_flow_hit_aso_in_bits {
2555 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
2556 struct mlx5_ifc_flow_hit_aso_bits flow_hit_aso;
2559 struct mlx5_ifc_flow_meter_aso_bits {
2560 u8 modify_field_select[0x40];
2561 u8 reserved_at_40[0x48];
2563 u8 reserved_at_a0[0x160];
2564 u8 parameters[0x200];
2567 struct mlx5_ifc_create_flow_meter_aso_in_bits {
2568 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
2569 struct mlx5_ifc_flow_meter_aso_bits flow_meter_aso;
2571 enum mlx5_access_aso_opc_mod {
2572 ASO_OPC_MOD_IPSEC = 0x0,
2573 ASO_OPC_MOD_CONNECTION_TRACKING = 0x1,
2574 ASO_OPC_MOD_POLICER = 0x2,
2575 ASO_OPC_MOD_RACE_AVOIDANCE = 0x3,
2576 ASO_OPC_MOD_FLOW_HIT = 0x4,
2579 #define ASO_CSEG_DATA_MASK_MODE_OFFSET 30
2581 enum mlx5_aso_data_mask_mode {
2582 BITWISE_64BIT = 0x0,
2583 BYTEWISE_64BYTE = 0x1,
2584 CALCULATED_64BYTE = 0x2,
2587 #define ASO_CSEG_COND_0_OPER_OFFSET 20
2588 #define ASO_CSEG_COND_1_OPER_OFFSET 16
2590 enum mlx5_aso_pre_cond_op {
2591 ASO_OP_ALWAYS_FALSE = 0x0,
2592 ASO_OP_ALWAYS_TRUE = 0x1,
2594 ASO_OP_NOT_EQUAL = 0x3,
2595 ASO_OP_GREATER_OR_EQUAL = 0x4,
2596 ASO_OP_LESSER_OR_EQUAL = 0x5,
2597 ASO_OP_LESSER = 0x6,
2598 ASO_OP_GREATER = 0x7,
2599 ASO_OP_CYCLIC_GREATER = 0x8,
2600 ASO_OP_CYCLIC_LESSER = 0x9,
2603 #define ASO_CSEG_COND_OPER_OFFSET 6
2606 ASO_OPER_LOGICAL_AND = 0x0,
2607 ASO_OPER_LOGICAL_OR = 0x1,
2610 /* ASO WQE CTRL segment. */
2611 struct mlx5_aso_cseg {
2615 uint32_t operand_masks;
2616 uint32_t condition_0_data;
2617 uint32_t condition_0_mask;
2618 uint32_t condition_1_data;
2619 uint32_t condition_1_mask;
2620 uint64_t bitwise_data;
2624 /* A meter data segment - 2 per ASO WQE. */
2625 struct mlx5_aso_mtr_dseg {
2626 uint32_t v_bo_sc_bbog_mm;
2628 * bit 31: valid, 30: bucket overflow, 28-29: start color,
2629 * 27: both buckets on green, 24-25: meter mode.
2634 * bit 24-28: cbs_exponent, bit 16-23 cbs_mantissa,
2635 * bit 8-12: cir_exponent, bit 0-7 cir_mantissa.
2640 * bit 24-28: ebs_exponent, bit 16-23 ebs_mantissa,
2641 * bit 8-12: eir_exponent, bit 0-7 eir_mantissa.
2647 #define ASO_DSEG_VALID_OFFSET 31
2648 #define ASO_DSEG_BO_OFFSET 30
2649 #define ASO_DSEG_SC_OFFSET 28
2650 #define ASO_DSEG_CBS_EXP_OFFSET 24
2651 #define ASO_DSEG_CBS_MAN_OFFSET 16
2652 #define ASO_DSEG_CIR_EXP_MASK 0x1F
2653 #define ASO_DSEG_CIR_EXP_OFFSET 8
2654 #define ASO_DSEG_EBS_EXP_OFFSET 24
2655 #define ASO_DSEG_EBS_MAN_OFFSET 16
2656 #define ASO_DSEG_EXP_MASK 0x1F
2657 #define ASO_DSEG_MAN_MASK 0xFF
2659 #define MLX5_ASO_WQE_DSEG_SIZE 0x40
2660 #define MLX5_ASO_METERS_PER_WQE 2
2661 #define MLX5_ASO_MTRS_PER_POOL 128
2663 /* ASO WQE data segment. */
2664 struct mlx5_aso_dseg {
2666 uint8_t data[MLX5_ASO_WQE_DSEG_SIZE];
2667 struct mlx5_aso_mtr_dseg mtrs[MLX5_ASO_METERS_PER_WQE];
2672 struct mlx5_aso_wqe {
2673 struct mlx5_wqe_cseg general_cseg;
2674 struct mlx5_aso_cseg aso_cseg;
2675 struct mlx5_aso_dseg aso_dseg;
2679 MLX5_EVENT_TYPE_OBJECT_CHANGE = 0x27,
2683 MLX5_QP_ST_RC = 0x0,
2687 MLX5_QP_PM_MIGRATED = 0x3,
2691 MLX5_NON_ZERO_RQ = 0x0,
2694 MLX5_ZERO_LEN_RQ = 0x3,
2697 struct mlx5_ifc_ads_bits {
2700 u8 reserved_at_2[0xe];
2701 u8 pkey_index[0x10];
2702 u8 reserved_at_20[0x8];
2706 u8 ack_timeout[0x5];
2707 u8 reserved_at_45[0x3];
2708 u8 src_addr_index[0x8];
2709 u8 reserved_at_50[0x4];
2712 u8 reserved_at_60[0x4];
2714 u8 flow_label[0x14];
2715 u8 rgid_rip[16][0x8];
2716 u8 reserved_at_100[0x4];
2719 u8 reserved_at_106[0x1];
2727 u8 vhca_port_num[0x8];
2728 u8 rmac_47_32[0x10];
2732 struct mlx5_ifc_qpc_bits {
2734 u8 lag_tx_port_affinity[0x4];
2736 u8 reserved_at_10[0x3];
2738 u8 reserved_at_15[0x1];
2739 u8 req_e2e_credit_mode[0x2];
2740 u8 offload_type[0x4];
2741 u8 end_padding_mode[0x2];
2742 u8 reserved_at_1e[0x2];
2743 u8 wq_signature[0x1];
2744 u8 block_lb_mc[0x1];
2745 u8 atomic_like_write_en[0x1];
2746 u8 latency_sensitive[0x1];
2747 u8 reserved_at_24[0x1];
2748 u8 drain_sigerr[0x1];
2749 u8 reserved_at_26[0x2];
2752 u8 log_msg_max[0x5];
2753 u8 reserved_at_48[0x1];
2754 u8 log_rq_size[0x4];
2755 u8 log_rq_stride[0x3];
2757 u8 log_sq_size[0x4];
2758 u8 reserved_at_55[0x3];
2760 u8 reserved_at_5a[0x1];
2762 u8 ulp_stateless_offload_mode[0x4];
2763 u8 counter_set_id[0x8];
2765 u8 reserved_at_80[0x8];
2766 u8 user_index[0x18];
2767 u8 reserved_at_a0[0x3];
2768 u8 log_page_size[0x5];
2769 u8 remote_qpn[0x18];
2770 struct mlx5_ifc_ads_bits primary_address_path;
2771 struct mlx5_ifc_ads_bits secondary_address_path;
2772 u8 log_ack_req_freq[0x4];
2773 u8 reserved_at_384[0x4];
2774 u8 log_sra_max[0x3];
2775 u8 reserved_at_38b[0x2];
2776 u8 retry_count[0x3];
2778 u8 reserved_at_393[0x1];
2780 u8 cur_rnr_retry[0x3];
2781 u8 cur_retry_count[0x3];
2782 u8 reserved_at_39b[0x5];
2783 u8 reserved_at_3a0[0x20];
2784 u8 reserved_at_3c0[0x8];
2785 u8 next_send_psn[0x18];
2786 u8 reserved_at_3e0[0x8];
2788 u8 reserved_at_400[0x8];
2790 u8 reserved_at_420[0x20];
2791 u8 reserved_at_440[0x8];
2792 u8 last_acked_psn[0x18];
2793 u8 reserved_at_460[0x8];
2795 u8 reserved_at_480[0x8];
2796 u8 log_rra_max[0x3];
2797 u8 reserved_at_48b[0x1];
2798 u8 atomic_mode[0x4];
2802 u8 reserved_at_493[0x1];
2803 u8 page_offset[0x6];
2804 u8 reserved_at_49a[0x3];
2805 u8 cd_slave_receive[0x1];
2806 u8 cd_slave_send[0x1];
2808 u8 reserved_at_4a0[0x3];
2809 u8 min_rnr_nak[0x5];
2810 u8 next_rcv_psn[0x18];
2811 u8 reserved_at_4c0[0x8];
2813 u8 reserved_at_4e0[0x8];
2817 u8 reserved_at_560[0x5];
2819 u8 srqn_rmpn_xrqn[0x18];
2820 u8 reserved_at_580[0x8];
2822 u8 hw_sq_wqebb_counter[0x10];
2823 u8 sw_sq_wqebb_counter[0x10];
2824 u8 hw_rq_counter[0x20];
2825 u8 sw_rq_counter[0x20];
2826 u8 reserved_at_600[0x20];
2827 u8 reserved_at_620[0xf];
2831 u8 dc_access_key[0x40];
2832 u8 reserved_at_680[0x3];
2833 u8 dbr_umem_valid[0x1];
2834 u8 reserved_at_684[0x9c];
2835 u8 dbr_umem_id[0x20];
2838 struct mlx5_ifc_create_qp_out_bits {
2840 u8 reserved_at_8[0x18];
2842 u8 reserved_at_40[0x8];
2844 u8 reserved_at_60[0x20];
2848 #pragma GCC diagnostic ignored "-Wpedantic"
2850 struct mlx5_ifc_create_qp_in_bits {
2853 u8 reserved_at_20[0x10];
2855 u8 reserved_at_40[0x40];
2856 u8 opt_param_mask[0x20];
2857 u8 reserved_at_a0[0x20];
2858 struct mlx5_ifc_qpc_bits qpc;
2859 u8 wq_umem_offset[0x40];
2860 u8 wq_umem_id[0x20];
2861 u8 wq_umem_valid[0x1];
2862 u8 reserved_at_861[0x1f];
2866 #pragma GCC diagnostic error "-Wpedantic"
2869 struct mlx5_ifc_sqerr2rts_qp_out_bits {
2871 u8 reserved_at_8[0x18];
2873 u8 reserved_at_40[0x40];
2876 struct mlx5_ifc_sqerr2rts_qp_in_bits {
2879 u8 reserved_at_20[0x10];
2881 u8 reserved_at_40[0x8];
2883 u8 reserved_at_60[0x20];
2884 u8 opt_param_mask[0x20];
2885 u8 reserved_at_a0[0x20];
2886 struct mlx5_ifc_qpc_bits qpc;
2887 u8 reserved_at_800[0x80];
2890 struct mlx5_ifc_sqd2rts_qp_out_bits {
2892 u8 reserved_at_8[0x18];
2894 u8 reserved_at_40[0x40];
2897 struct mlx5_ifc_sqd2rts_qp_in_bits {
2900 u8 reserved_at_20[0x10];
2902 u8 reserved_at_40[0x8];
2904 u8 reserved_at_60[0x20];
2905 u8 opt_param_mask[0x20];
2906 u8 reserved_at_a0[0x20];
2907 struct mlx5_ifc_qpc_bits qpc;
2908 u8 reserved_at_800[0x80];
2911 struct mlx5_ifc_rts2rts_qp_out_bits {
2913 u8 reserved_at_8[0x18];
2915 u8 reserved_at_40[0x40];
2918 struct mlx5_ifc_rts2rts_qp_in_bits {
2921 u8 reserved_at_20[0x10];
2923 u8 reserved_at_40[0x8];
2925 u8 reserved_at_60[0x20];
2926 u8 opt_param_mask[0x20];
2927 u8 reserved_at_a0[0x20];
2928 struct mlx5_ifc_qpc_bits qpc;
2929 u8 reserved_at_800[0x80];
2932 struct mlx5_ifc_rtr2rts_qp_out_bits {
2934 u8 reserved_at_8[0x18];
2936 u8 reserved_at_40[0x40];
2939 struct mlx5_ifc_rtr2rts_qp_in_bits {
2942 u8 reserved_at_20[0x10];
2944 u8 reserved_at_40[0x8];
2946 u8 reserved_at_60[0x20];
2947 u8 opt_param_mask[0x20];
2948 u8 reserved_at_a0[0x20];
2949 struct mlx5_ifc_qpc_bits qpc;
2950 u8 reserved_at_800[0x80];
2953 struct mlx5_ifc_rst2init_qp_out_bits {
2955 u8 reserved_at_8[0x18];
2957 u8 reserved_at_40[0x40];
2960 struct mlx5_ifc_rst2init_qp_in_bits {
2963 u8 reserved_at_20[0x10];
2965 u8 reserved_at_40[0x8];
2967 u8 reserved_at_60[0x20];
2968 u8 opt_param_mask[0x20];
2969 u8 reserved_at_a0[0x20];
2970 struct mlx5_ifc_qpc_bits qpc;
2971 u8 reserved_at_800[0x80];
2974 struct mlx5_ifc_init2rtr_qp_out_bits {
2976 u8 reserved_at_8[0x18];
2978 u8 reserved_at_40[0x40];
2981 struct mlx5_ifc_init2rtr_qp_in_bits {
2984 u8 reserved_at_20[0x10];
2986 u8 reserved_at_40[0x8];
2988 u8 reserved_at_60[0x20];
2989 u8 opt_param_mask[0x20];
2990 u8 reserved_at_a0[0x20];
2991 struct mlx5_ifc_qpc_bits qpc;
2992 u8 reserved_at_800[0x80];
2995 struct mlx5_ifc_init2init_qp_out_bits {
2997 u8 reserved_at_8[0x18];
2999 u8 reserved_at_40[0x40];
3002 struct mlx5_ifc_init2init_qp_in_bits {
3005 u8 reserved_at_20[0x10];
3007 u8 reserved_at_40[0x8];
3009 u8 reserved_at_60[0x20];
3010 u8 opt_param_mask[0x20];
3011 u8 reserved_at_a0[0x20];
3012 struct mlx5_ifc_qpc_bits qpc;
3013 u8 reserved_at_800[0x80];
3016 struct mlx5_ifc_dealloc_pd_out_bits {
3018 u8 reserved_0[0x18];
3020 u8 reserved_1[0x40];
3023 struct mlx5_ifc_dealloc_pd_in_bits {
3025 u8 reserved_0[0x10];
3026 u8 reserved_1[0x10];
3030 u8 reserved_3[0x20];
3033 struct mlx5_ifc_alloc_pd_out_bits {
3035 u8 reserved_0[0x18];
3039 u8 reserved_2[0x20];
3042 struct mlx5_ifc_alloc_pd_in_bits {
3044 u8 reserved_0[0x10];
3045 u8 reserved_1[0x10];
3047 u8 reserved_2[0x40];
3051 #pragma GCC diagnostic ignored "-Wpedantic"
3053 struct mlx5_ifc_query_qp_out_bits {
3055 u8 reserved_at_8[0x18];
3057 u8 reserved_at_40[0x40];
3058 u8 opt_param_mask[0x20];
3059 u8 reserved_at_a0[0x20];
3060 struct mlx5_ifc_qpc_bits qpc;
3061 u8 reserved_at_800[0x80];
3065 #pragma GCC diagnostic error "-Wpedantic"
3068 struct mlx5_ifc_query_qp_in_bits {
3070 u8 reserved_at_10[0x10];
3071 u8 reserved_at_20[0x10];
3073 u8 reserved_at_40[0x8];
3075 u8 reserved_at_60[0x20];
3079 MLX5_DATA_RATE = 0x0,
3080 MLX5_WQE_RATE = 0x1,
3083 struct mlx5_ifc_set_pp_rate_limit_context_bits {
3084 u8 rate_limit[0x20];
3085 u8 burst_upper_bound[0x20];
3086 u8 reserved_at_40[0xC];
3088 u8 typical_packet_size[0x10];
3089 u8 reserved_at_60[0x120];
3092 #define MLX5_ACCESS_REGISTER_DATA_DWORD_MAX 8u
3095 #pragma GCC diagnostic ignored "-Wpedantic"
3097 struct mlx5_ifc_access_register_out_bits {
3099 u8 reserved_at_8[0x18];
3101 u8 reserved_at_40[0x40];
3102 u8 register_data[0][0x20];
3105 struct mlx5_ifc_access_register_in_bits {
3107 u8 reserved_at_10[0x10];
3108 u8 reserved_at_20[0x10];
3110 u8 reserved_at_40[0x10];
3111 u8 register_id[0x10];
3113 u8 register_data[0][0x20];
3116 #pragma GCC diagnostic error "-Wpedantic"
3120 MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE = 0x0,
3121 MLX5_ACCESS_REGISTER_IN_OP_MOD_READ = 0x1,
3125 MLX5_REGISTER_ID_MTUTC = 0x9055,
3128 struct mlx5_ifc_register_mtutc_bits {
3129 u8 time_stamp_mode[0x2];
3130 u8 time_stamp_state[0x2];
3131 u8 reserved_at_4[0x18];
3133 u8 freq_adjustment[0x20];
3134 u8 reserved_at_40[0x40];
3137 u8 time_adjustment[0x20];
3140 #define MLX5_MTUTC_TIMESTAMP_MODE_INTERNAL_TIMER 0
3141 #define MLX5_MTUTC_TIMESTAMP_MODE_REAL_TIME 1
3143 struct mlx5_ifc_parse_graph_arc_bits {
3144 u8 start_inner_tunnel[0x1];
3145 u8 reserved_at_1[0x7];
3146 u8 arc_parse_graph_node[0x8];
3147 u8 compare_condition_value[0x10];
3148 u8 parse_graph_node_handle[0x20];
3149 u8 reserved_at_40[0x40];
3152 struct mlx5_ifc_parse_graph_flow_match_sample_bits {
3153 u8 flow_match_sample_en[0x1];
3154 u8 reserved_at_1[0x3];
3155 u8 flow_match_sample_offset_mode[0x4];
3156 u8 reserved_at_5[0x8];
3157 u8 flow_match_sample_field_offset[0x10];
3158 u8 reserved_at_32[0x4];
3159 u8 flow_match_sample_field_offset_shift[0x4];
3160 u8 flow_match_sample_field_base_offset[0x8];
3161 u8 reserved_at_48[0xd];
3162 u8 flow_match_sample_tunnel_mode[0x3];
3163 u8 flow_match_sample_field_offset_mask[0x20];
3164 u8 flow_match_sample_field_id[0x20];
3167 struct mlx5_ifc_parse_graph_flex_bits {
3168 u8 modify_field_select[0x40];
3169 u8 reserved_at_64[0x20];
3170 u8 header_length_base_value[0x10];
3171 u8 reserved_at_112[0x4];
3172 u8 header_length_field_shift[0x4];
3173 u8 reserved_at_120[0x4];
3174 u8 header_length_mode[0x4];
3175 u8 header_length_field_offset[0x10];
3176 u8 next_header_field_offset[0x10];
3177 u8 reserved_at_160[0x1b];
3178 u8 next_header_field_size[0x5];
3179 u8 header_length_field_mask[0x20];
3180 u8 reserved_at_224[0x20];
3181 struct mlx5_ifc_parse_graph_flow_match_sample_bits sample_table[0x8];
3182 struct mlx5_ifc_parse_graph_arc_bits input_arc[0x8];
3183 struct mlx5_ifc_parse_graph_arc_bits output_arc[0x8];
3186 struct mlx5_ifc_create_flex_parser_in_bits {
3187 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
3188 struct mlx5_ifc_parse_graph_flex_bits flex;
3191 struct mlx5_ifc_create_flex_parser_out_bits {
3192 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
3193 struct mlx5_ifc_parse_graph_flex_bits flex;
3196 struct mlx5_ifc_parse_graph_flex_out_bits {
3198 u8 reserved_at_8[0x18];
3200 u8 reserved_at_40[0x40];
3201 struct mlx5_ifc_parse_graph_flex_bits capability;
3204 struct regexp_params_field_select_bits {
3205 u8 reserved_at_0[0x1e];
3206 u8 stop_engine[0x1];
3210 struct mlx5_ifc_regexp_params_bits {
3211 u8 reserved_at_0[0x1f];
3212 u8 stop_engine[0x1];
3213 u8 db_umem_id[0x20];
3214 u8 db_umem_offset[0x40];
3215 u8 reserved_at_80[0x100];
3218 struct mlx5_ifc_set_regexp_params_in_bits {
3221 u8 reserved_at_20[0x10];
3223 u8 reserved_at_40[0x18];
3225 struct regexp_params_field_select_bits field_select;
3226 struct mlx5_ifc_regexp_params_bits regexp_params;
3229 struct mlx5_ifc_set_regexp_params_out_bits {
3231 u8 reserved_at_8[0x18];
3233 u8 reserved_at_18[0x40];
3236 struct mlx5_ifc_query_regexp_params_in_bits {
3239 u8 reserved_at_20[0x10];
3241 u8 reserved_at_40[0x18];
3246 struct mlx5_ifc_query_regexp_params_out_bits {
3248 u8 reserved_at_8[0x18];
3251 struct mlx5_ifc_regexp_params_bits regexp_params;
3254 struct mlx5_ifc_set_regexp_register_in_bits {
3257 u8 reserved_at_20[0x10];
3259 u8 reserved_at_40[0x18];
3261 u8 register_address[0x20];
3262 u8 register_data[0x20];
3266 struct mlx5_ifc_set_regexp_register_out_bits {
3268 u8 reserved_at_8[0x18];
3273 struct mlx5_ifc_query_regexp_register_in_bits {
3276 u8 reserved_at_20[0x10];
3278 u8 reserved_at_40[0x18];
3280 u8 register_address[0x20];
3283 struct mlx5_ifc_query_regexp_register_out_bits {
3285 u8 reserved_at_8[0x18];
3288 u8 register_data[0x20];
3291 /* Queue counters. */
3292 struct mlx5_ifc_alloc_q_counter_out_bits {
3294 u8 reserved_at_8[0x18];
3296 u8 reserved_at_40[0x18];
3297 u8 counter_set_id[0x8];
3298 u8 reserved_at_60[0x20];
3301 struct mlx5_ifc_alloc_q_counter_in_bits {
3304 u8 reserved_at_20[0x10];
3306 u8 reserved_at_40[0x40];
3309 struct mlx5_ifc_query_q_counter_out_bits {
3311 u8 reserved_at_8[0x18];
3313 u8 reserved_at_40[0x40];
3314 u8 rx_write_requests[0x20];
3315 u8 reserved_at_a0[0x20];
3316 u8 rx_read_requests[0x20];
3317 u8 reserved_at_e0[0x20];
3318 u8 rx_atomic_requests[0x20];
3319 u8 reserved_at_120[0x20];
3320 u8 rx_dct_connect[0x20];
3321 u8 reserved_at_160[0x20];
3322 u8 out_of_buffer[0x20];
3323 u8 reserved_at_1a0[0x20];
3324 u8 out_of_sequence[0x20];
3325 u8 reserved_at_1e0[0x20];
3326 u8 duplicate_request[0x20];
3327 u8 reserved_at_220[0x20];
3328 u8 rnr_nak_retry_err[0x20];
3329 u8 reserved_at_260[0x20];
3330 u8 packet_seq_err[0x20];
3331 u8 reserved_at_2a0[0x20];
3332 u8 implied_nak_seq_err[0x20];
3333 u8 reserved_at_2e0[0x20];
3334 u8 local_ack_timeout_err[0x20];
3335 u8 reserved_at_320[0xa0];
3336 u8 resp_local_length_error[0x20];
3337 u8 req_local_length_error[0x20];
3338 u8 resp_local_qp_error[0x20];
3339 u8 local_operation_error[0x20];
3340 u8 resp_local_protection[0x20];
3341 u8 req_local_protection[0x20];
3342 u8 resp_cqe_error[0x20];
3343 u8 req_cqe_error[0x20];
3344 u8 req_mw_binding[0x20];
3345 u8 req_bad_response[0x20];
3346 u8 req_remote_invalid_request[0x20];
3347 u8 resp_remote_invalid_request[0x20];
3348 u8 req_remote_access_errors[0x20];
3349 u8 resp_remote_access_errors[0x20];
3350 u8 req_remote_operation_errors[0x20];
3351 u8 req_transport_retries_exceeded[0x20];
3352 u8 cq_overflow[0x20];
3353 u8 resp_cqe_flush_error[0x20];
3354 u8 req_cqe_flush_error[0x20];
3355 u8 reserved_at_620[0x1e0];
3358 struct mlx5_ifc_query_q_counter_in_bits {
3361 u8 reserved_at_20[0x10];
3363 u8 reserved_at_40[0x80];
3365 u8 reserved_at_c1[0x1f];
3366 u8 reserved_at_e0[0x18];
3367 u8 counter_set_id[0x8];
3370 /* CQE format mask. */
3371 #define MLX5E_CQE_FORMAT_MASK 0xc
3374 #define MLX5_OPC_MOD_MPW 0x01
3376 /* Compressed Rx CQE structure. */
3377 struct mlx5_mini_cqe8 {
3379 uint32_t rx_hash_result;
3383 uint16_t flow_tag_high;
3389 uint16_t stride_idx;
3392 uint16_t wqe_counter;
3393 uint8_t s_wqe_opcode;
3398 uint32_t byte_cnt_flow;
3403 /* Mini CQE responder format. */
3405 MLX5_CQE_RESP_FORMAT_HASH = 0x0,
3406 MLX5_CQE_RESP_FORMAT_CSUM = 0x1,
3407 MLX5_CQE_RESP_FORMAT_FTAG_STRIDX = 0x2,
3408 MLX5_CQE_RESP_FORMAT_CSUM_STRIDX = 0x3,
3409 MLX5_CQE_RESP_FORMAT_L34H_STRIDX = 0x4,
3412 /* srTCM PRM flow meter parameters. */
3414 MLX5_FLOW_COLOR_RED = 0,
3415 MLX5_FLOW_COLOR_YELLOW,
3416 MLX5_FLOW_COLOR_GREEN,
3417 MLX5_FLOW_COLOR_UNDEFINED,
3420 /* Maximum value of srTCM metering parameters. */
3421 #define MLX5_SRTCM_CBS_MAX (0xFF * (1ULL << 0x1F))
3422 #define MLX5_SRTCM_CIR_MAX (8 * (1ULL << 30) * 0xFF)
3423 #define MLX5_SRTCM_EBS_MAX 0
3425 /* The bits meter color use. */
3426 #define MLX5_MTR_COLOR_BITS 8
3428 /* The bit size of one register. */
3429 #define MLX5_REG_BITS 32
3431 /* Idle bits for non-color usage in color register. */
3432 #define MLX5_MTR_IDLE_BITS_IN_COLOR_REG (MLX5_REG_BITS - MLX5_MTR_COLOR_BITS)
3434 /* Length mode of dynamic flex parser graph node. */
3435 enum mlx5_parse_graph_node_len_mode {
3436 MLX5_GRAPH_NODE_LEN_FIXED = 0x0,
3437 MLX5_GRAPH_NODE_LEN_FIELD = 0x1,
3438 MLX5_GRAPH_NODE_LEN_BITMASK = 0x2,
3441 /* Offset mode of the samples of flex parser. */
3442 enum mlx5_parse_graph_flow_match_sample_offset_mode {
3443 MLX5_GRAPH_SAMPLE_OFFSET_FIXED = 0x0,
3444 MLX5_GRAPH_SAMPLE_OFFSET_FIELD = 0x1,
3445 MLX5_GRAPH_SAMPLE_OFFSET_BITMASK = 0x2,
3448 /* Node index for an input / output arc of the flex parser graph. */
3449 enum mlx5_parse_graph_arc_node_index {
3450 MLX5_GRAPH_ARC_NODE_NULL = 0x0,
3451 MLX5_GRAPH_ARC_NODE_HEAD = 0x1,
3452 MLX5_GRAPH_ARC_NODE_MAC = 0x2,
3453 MLX5_GRAPH_ARC_NODE_IP = 0x3,
3454 MLX5_GRAPH_ARC_NODE_GRE = 0x4,
3455 MLX5_GRAPH_ARC_NODE_UDP = 0x5,
3456 MLX5_GRAPH_ARC_NODE_MPLS = 0x6,
3457 MLX5_GRAPH_ARC_NODE_TCP = 0x7,
3458 MLX5_GRAPH_ARC_NODE_VXLAN_GPE = 0x8,
3459 MLX5_GRAPH_ARC_NODE_GENEVE = 0x9,
3460 MLX5_GRAPH_ARC_NODE_IPSEC_ESP = 0xa,
3461 MLX5_GRAPH_ARC_NODE_PROGRAMMABLE = 0x1f,
3465 * Convert a user mark to flow mark.
3468 * Mark value to convert.
3471 * Converted mark value.
3473 static inline uint32_t
3474 mlx5_flow_mark_set(uint32_t val)
3479 * Add one to the user value to differentiate un-marked flows from
3480 * marked flows, if the ID is equal to MLX5_FLOW_MARK_DEFAULT it
3481 * remains untouched.
3483 if (val != MLX5_FLOW_MARK_DEFAULT)
3485 #if RTE_BYTE_ORDER == RTE_LITTLE_ENDIAN
3487 * Mark is 24 bits (minus reserved values) but is stored on a 32 bit
3488 * word, byte-swapped by the kernel on little-endian systems. In this
3489 * case, left-shifting the resulting big-endian value ensures the
3490 * least significant 24 bits are retained when converting it back.
3492 ret = rte_cpu_to_be_32(val) >> 8;
3500 * Convert a mark to user mark.
3503 * Mark value to convert.
3506 * Converted mark value.
3508 static inline uint32_t
3509 mlx5_flow_mark_get(uint32_t val)
3512 * Subtract one from the retrieved value. It was added by
3513 * mlx5_flow_mark_set() to distinguish unmarked flows.
3515 #if RTE_BYTE_ORDER == RTE_LITTLE_ENDIAN
3516 return (val >> 8) - 1;
3523 * Convert a timestamp format to configure settings in the queue context.
3526 * timestamp format supported by the queue.
3529 * Converted timstamp format settings.
3531 static inline uint32_t
3532 mlx5_ts_format_conv(uint32_t ts_format)
3534 return ts_format == MLX5_HCA_CAP_TIMESTAMP_FORMAT_FR ?
3535 MLX5_QPC_TIMESTAMP_FORMAT_FREE_RUNNING :
3536 MLX5_QPC_TIMESTAMP_FORMAT_DEFAULT;
3539 #endif /* RTE_PMD_MLX5_PRM_H_ */