net/cnxk: add cn9k template Rx functions to build
[dpdk.git] / drivers / event / cnxk / cnxk_eventdev.h
1 /* SPDX-License-Identifier: BSD-3-Clause
2  * Copyright(C) 2021 Marvell.
3  */
4
5 #ifndef __CNXK_EVENTDEV_H__
6 #define __CNXK_EVENTDEV_H__
7
8 #include <string.h>
9
10 #include <cryptodev_pmd.h>
11 #include <rte_devargs.h>
12 #include <rte_ethdev.h>
13 #include <rte_event_eth_rx_adapter.h>
14 #include <rte_event_eth_tx_adapter.h>
15 #include <rte_kvargs.h>
16 #include <rte_mbuf_pool_ops.h>
17 #include <rte_pci.h>
18
19 #include <eventdev_pmd_pci.h>
20
21 #include "roc_api.h"
22
23 #include "cnxk_tim_evdev.h"
24
25 #define CNXK_SSO_XAE_CNT   "xae_cnt"
26 #define CNXK_SSO_GGRP_QOS  "qos"
27 #define CNXK_SSO_FORCE_BP  "force_rx_bp"
28 #define CN9K_SSO_SINGLE_WS "single_ws"
29 #define CN10K_SSO_GW_MODE  "gw_mode"
30
31 #define NSEC2USEC(__ns)         ((__ns) / 1E3)
32 #define USEC2NSEC(__us)         ((__us)*1E3)
33 #define NSEC2TICK(__ns, __freq) (((__ns) * (__freq)) / 1E9)
34
35 #define CNXK_SSO_MAX_HWGRP     (RTE_EVENT_MAX_QUEUES_PER_DEV + 1)
36 #define CNXK_SSO_FC_NAME       "cnxk_evdev_xaq_fc"
37 #define CNXK_SSO_MZ_NAME       "cnxk_evdev_mz"
38 #define CNXK_SSO_XAQ_CACHE_CNT (0x7)
39 #define CNXK_SSO_XAQ_SLACK     (8)
40 #define CNXK_SSO_WQE_SG_PTR    (9)
41 #define CNXK_SSO_SQB_LIMIT     (0x180)
42
43 #define CNXK_TT_FROM_TAG(x)         (((x) >> 32) & SSO_TT_EMPTY)
44 #define CNXK_TT_FROM_EVENT(x)       (((x) >> 38) & SSO_TT_EMPTY)
45 #define CNXK_EVENT_TYPE_FROM_TAG(x) (((x) >> 28) & 0xf)
46 #define CNXK_SUB_EVENT_FROM_TAG(x)  (((x) >> 20) & 0xff)
47 #define CNXK_CLR_SUB_EVENT(x)       (~(0xffu << 20) & x)
48 #define CNXK_GRP_FROM_TAG(x)        (((x) >> 36) & 0x3ff)
49 #define CNXK_SWTAG_PEND(x)          (BIT_ULL(62) & x)
50
51 #define CN9K_SSOW_GET_BASE_ADDR(_GW) ((_GW)-SSOW_LF_GWS_OP_GET_WORK0)
52
53 #define CN10K_GW_MODE_NONE     0
54 #define CN10K_GW_MODE_PREF     1
55 #define CN10K_GW_MODE_PREF_WFE 2
56
57 #define CNXK_VALID_DEV_OR_ERR_RET(dev, drv_name)                               \
58         do {                                                                   \
59                 if (strncmp(dev->driver->name, drv_name, strlen(drv_name)))    \
60                         return -EINVAL;                                        \
61         } while (0)
62
63 typedef void *(*cnxk_sso_init_hws_mem_t)(void *dev, uint8_t port_id);
64 typedef void (*cnxk_sso_hws_setup_t)(void *dev, void *ws, uintptr_t grp_base);
65 typedef void (*cnxk_sso_hws_release_t)(void *dev, void *ws);
66 typedef int (*cnxk_sso_link_t)(void *dev, void *ws, uint16_t *map,
67                                uint16_t nb_link);
68 typedef int (*cnxk_sso_unlink_t)(void *dev, void *ws, uint16_t *map,
69                                  uint16_t nb_link);
70 typedef void (*cnxk_handle_event_t)(void *arg, struct rte_event ev);
71 typedef void (*cnxk_sso_hws_reset_t)(void *arg, void *ws);
72 typedef void (*cnxk_sso_hws_flush_t)(void *ws, uint8_t queue_id, uintptr_t base,
73                                      cnxk_handle_event_t fn, void *arg);
74
75 struct cnxk_sso_qos {
76         uint16_t queue;
77         uint16_t xaq_prcnt;
78         uint16_t taq_prcnt;
79         uint16_t iaq_prcnt;
80 };
81
82 struct cnxk_sso_evdev {
83         struct roc_sso sso;
84         uint8_t max_event_queues;
85         uint8_t max_event_ports;
86         uint8_t is_timeout_deq;
87         uint8_t nb_event_queues;
88         uint8_t nb_event_ports;
89         uint8_t configured;
90         uint32_t deq_tmo_ns;
91         uint32_t min_dequeue_timeout_ns;
92         uint32_t max_dequeue_timeout_ns;
93         int32_t max_num_events;
94         uint64_t xaq_lmt;
95         rte_iova_t fc_iova;
96         uint64_t rx_offloads;
97         uint64_t tx_offloads;
98         uint64_t adptr_xae_cnt;
99         uint16_t rx_adptr_pool_cnt;
100         uint64_t *rx_adptr_pools;
101         uint64_t *tx_adptr_data;
102         uint16_t max_port_id;
103         uint16_t tim_adptr_ring_cnt;
104         uint16_t *timer_adptr_rings;
105         uint64_t *timer_adptr_sz;
106         uint16_t vec_pool_cnt;
107         uint64_t *vec_pools;
108         /* Dev args */
109         uint32_t xae_cnt;
110         uint8_t qos_queue_cnt;
111         struct cnxk_sso_qos *qos_parse_data;
112         uint8_t force_ena_bp;
113         /* CN9K */
114         uint8_t dual_ws;
115         /* CN10K */
116         uint8_t gw_mode;
117         /* Crypto adapter */
118         uint8_t is_ca_internal_port;
119 } __rte_cache_aligned;
120
121 struct cn10k_sso_hws {
122         uint64_t base;
123         /* PTP timestamp */
124         struct cnxk_timesync_info *tstamp;
125         void *lookup_mem;
126         uint32_t gw_wdata;
127         uint8_t swtag_req;
128         uint8_t hws_id;
129         /* Add Work Fastpath data */
130         uint64_t xaq_lmt __rte_cache_aligned;
131         uint64_t *fc_mem;
132         uintptr_t grp_base;
133         /* Tx Fastpath data */
134         uint64_t tx_base __rte_cache_aligned;
135         uintptr_t lmt_base;
136         uint8_t tx_adptr_data[];
137 } __rte_cache_aligned;
138
139 /* Event port a.k.a GWS */
140 struct cn9k_sso_hws {
141         uint64_t base;
142         /* PTP timestamp */
143         struct cnxk_timesync_info *tstamp;
144         void *lookup_mem;
145         uint8_t swtag_req;
146         uint8_t hws_id;
147         /* Add Work Fastpath data */
148         uint64_t xaq_lmt __rte_cache_aligned;
149         uint64_t *fc_mem;
150         uintptr_t grp_base;
151         /* Tx Fastpath data */
152         uint8_t tx_adptr_data[] __rte_cache_aligned;
153 } __rte_cache_aligned;
154
155 struct cn9k_sso_hws_dual {
156         uint64_t base[2]; /* Ping and Pong */
157         /* PTP timestamp */
158         struct cnxk_timesync_info *tstamp;
159         void *lookup_mem;
160         uint8_t swtag_req;
161         uint8_t vws; /* Ping pong bit */
162         uint8_t hws_id;
163         /* Add Work Fastpath data */
164         uint64_t xaq_lmt __rte_cache_aligned;
165         uint64_t *fc_mem;
166         uintptr_t grp_base;
167         /* Tx Fastpath data */
168         uint8_t tx_adptr_data[] __rte_cache_aligned;
169 } __rte_cache_aligned;
170
171 struct cnxk_sso_hws_cookie {
172         const struct rte_eventdev *event_dev;
173         bool configured;
174 } __rte_cache_aligned;
175
176 static inline int
177 parse_kvargs_flag(const char *key, const char *value, void *opaque)
178 {
179         RTE_SET_USED(key);
180
181         *(uint8_t *)opaque = !!atoi(value);
182         return 0;
183 }
184
185 static inline int
186 parse_kvargs_value(const char *key, const char *value, void *opaque)
187 {
188         RTE_SET_USED(key);
189
190         *(uint32_t *)opaque = (uint32_t)atoi(value);
191         return 0;
192 }
193
194 static inline struct cnxk_sso_evdev *
195 cnxk_sso_pmd_priv(const struct rte_eventdev *event_dev)
196 {
197         return event_dev->data->dev_private;
198 }
199
200 static inline struct cnxk_sso_hws_cookie *
201 cnxk_sso_hws_get_cookie(void *ws)
202 {
203         return RTE_PTR_SUB(ws, sizeof(struct cnxk_sso_hws_cookie));
204 }
205
206 /* Configuration functions */
207 int cnxk_sso_xae_reconfigure(struct rte_eventdev *event_dev);
208 int cnxk_sso_xaq_allocate(struct cnxk_sso_evdev *dev);
209 void cnxk_sso_updt_xae_cnt(struct cnxk_sso_evdev *dev, void *data,
210                            uint32_t event_type);
211
212 /* Common ops API. */
213 int cnxk_sso_init(struct rte_eventdev *event_dev);
214 int cnxk_sso_fini(struct rte_eventdev *event_dev);
215 int cnxk_sso_remove(struct rte_pci_device *pci_dev);
216 void cnxk_sso_info_get(struct cnxk_sso_evdev *dev,
217                        struct rte_event_dev_info *dev_info);
218 int cnxk_sso_dev_validate(const struct rte_eventdev *event_dev);
219 int cnxk_setup_event_ports(const struct rte_eventdev *event_dev,
220                            cnxk_sso_init_hws_mem_t init_hws_mem,
221                            cnxk_sso_hws_setup_t hws_setup);
222 void cnxk_sso_restore_links(const struct rte_eventdev *event_dev,
223                             cnxk_sso_link_t link_fn);
224 void cnxk_sso_queue_def_conf(struct rte_eventdev *event_dev, uint8_t queue_id,
225                              struct rte_event_queue_conf *queue_conf);
226 int cnxk_sso_queue_setup(struct rte_eventdev *event_dev, uint8_t queue_id,
227                          const struct rte_event_queue_conf *queue_conf);
228 void cnxk_sso_queue_release(struct rte_eventdev *event_dev, uint8_t queue_id);
229 void cnxk_sso_port_def_conf(struct rte_eventdev *event_dev, uint8_t port_id,
230                             struct rte_event_port_conf *port_conf);
231 int cnxk_sso_port_setup(struct rte_eventdev *event_dev, uint8_t port_id,
232                         cnxk_sso_hws_setup_t hws_setup_fn);
233 int cnxk_sso_timeout_ticks(struct rte_eventdev *event_dev, uint64_t ns,
234                            uint64_t *tmo_ticks);
235 int cnxk_sso_start(struct rte_eventdev *event_dev,
236                    cnxk_sso_hws_reset_t reset_fn,
237                    cnxk_sso_hws_flush_t flush_fn);
238 void cnxk_sso_stop(struct rte_eventdev *event_dev,
239                    cnxk_sso_hws_reset_t reset_fn,
240                    cnxk_sso_hws_flush_t flush_fn);
241 int cnxk_sso_close(struct rte_eventdev *event_dev, cnxk_sso_unlink_t unlink_fn);
242 int cnxk_sso_selftest(const char *dev_name);
243 void cnxk_sso_dump(struct rte_eventdev *event_dev, FILE *f);
244
245 /* Stats API. */
246 int cnxk_sso_xstats_get_names(const struct rte_eventdev *event_dev,
247                               enum rte_event_dev_xstats_mode mode,
248                               uint8_t queue_port_id,
249                               struct rte_event_dev_xstats_name *xstats_names,
250                               unsigned int *ids, unsigned int size);
251 int cnxk_sso_xstats_get(const struct rte_eventdev *event_dev,
252                         enum rte_event_dev_xstats_mode mode,
253                         uint8_t queue_port_id, const unsigned int ids[],
254                         uint64_t values[], unsigned int n);
255 int cnxk_sso_xstats_reset(struct rte_eventdev *event_dev,
256                           enum rte_event_dev_xstats_mode mode,
257                           int16_t queue_port_id, const uint32_t ids[],
258                           uint32_t n);
259
260 /* Crypto adapter APIs. */
261 int cnxk_crypto_adapter_qp_add(const struct rte_eventdev *event_dev,
262                                const struct rte_cryptodev *cdev,
263                                int32_t queue_pair_id);
264 int cnxk_crypto_adapter_qp_del(const struct rte_cryptodev *cdev,
265                                int32_t queue_pair_id);
266
267 /* CN9K */
268 void cn9k_sso_set_rsrc(void *arg);
269
270 /* Common adapter ops */
271 int cnxk_sso_rx_adapter_queue_add(
272         const struct rte_eventdev *event_dev, const struct rte_eth_dev *eth_dev,
273         int32_t rx_queue_id,
274         const struct rte_event_eth_rx_adapter_queue_conf *queue_conf);
275 int cnxk_sso_rx_adapter_queue_del(const struct rte_eventdev *event_dev,
276                                   const struct rte_eth_dev *eth_dev,
277                                   int32_t rx_queue_id);
278 int cnxk_sso_rx_adapter_start(const struct rte_eventdev *event_dev,
279                               const struct rte_eth_dev *eth_dev);
280 int cnxk_sso_rx_adapter_stop(const struct rte_eventdev *event_dev,
281                              const struct rte_eth_dev *eth_dev);
282 int cnxk_sso_tx_adapter_queue_add(const struct rte_eventdev *event_dev,
283                                   const struct rte_eth_dev *eth_dev,
284                                   int32_t tx_queue_id);
285 int cnxk_sso_tx_adapter_queue_del(const struct rte_eventdev *event_dev,
286                                   const struct rte_eth_dev *eth_dev,
287                                   int32_t tx_queue_id);
288
289 #endif /* __CNXK_EVENTDEV_H__ */