010e16088b977a8c0e71b314c2e888294dc3d579
[dpdk.git] / drivers / net / bnx2x / bnx2x.c
1 /* SPDX-License-Identifier: BSD-3-Clause
2  * Copyright (c) 2007-2013 Broadcom Corporation.
3  *
4  * Eric Davis        <edavis@broadcom.com>
5  * David Christensen <davidch@broadcom.com>
6  * Gary Zambrano     <zambrano@broadcom.com>
7  *
8  * Copyright (c) 2013-2015 Brocade Communications Systems, Inc.
9  * Copyright (c) 2015-2018 Cavium Inc.
10  * All rights reserved.
11  * www.cavium.com
12  */
13
14 #define BNX2X_DRIVER_VERSION "1.78.18"
15
16 #include "bnx2x.h"
17 #include "bnx2x_vfpf.h"
18 #include "ecore_sp.h"
19 #include "ecore_init.h"
20 #include "ecore_init_ops.h"
21
22 #include "rte_version.h"
23
24 #include <sys/types.h>
25 #include <sys/stat.h>
26 #include <fcntl.h>
27 #include <zlib.h>
28 #include <rte_string_fns.h>
29
30 #define BNX2X_PMD_VER_PREFIX "BNX2X PMD"
31 #define BNX2X_PMD_VERSION_MAJOR 1
32 #define BNX2X_PMD_VERSION_MINOR 0
33 #define BNX2X_PMD_VERSION_REVISION 7
34 #define BNX2X_PMD_VERSION_PATCH 1
35
36 static inline const char *
37 bnx2x_pmd_version(void)
38 {
39         static char version[32];
40
41         snprintf(version, sizeof(version), "%s %s_%d.%d.%d.%d",
42                         BNX2X_PMD_VER_PREFIX,
43                         BNX2X_DRIVER_VERSION,
44                         BNX2X_PMD_VERSION_MAJOR,
45                         BNX2X_PMD_VERSION_MINOR,
46                         BNX2X_PMD_VERSION_REVISION,
47                         BNX2X_PMD_VERSION_PATCH);
48
49         return version;
50 }
51
52 static z_stream zlib_stream;
53
54 #define EVL_VLID_MASK 0x0FFF
55
56 #define BNX2X_DEF_SB_ATT_IDX 0x0001
57 #define BNX2X_DEF_SB_IDX     0x0002
58
59 /*
60  * FLR Support - bnx2x_pf_flr_clnup() is called during nic_load in the per
61  * function HW initialization.
62  */
63 #define FLR_WAIT_USEC     10000 /* 10 msecs */
64 #define FLR_WAIT_INTERVAL 50    /* usecs */
65 #define FLR_POLL_CNT      (FLR_WAIT_USEC / FLR_WAIT_INTERVAL)   /* 200 */
66
67 struct pbf_pN_buf_regs {
68         int pN;
69         uint32_t init_crd;
70         uint32_t crd;
71         uint32_t crd_freed;
72 };
73
74 struct pbf_pN_cmd_regs {
75         int pN;
76         uint32_t lines_occup;
77         uint32_t lines_freed;
78 };
79
80 /* resources needed for unloading a previously loaded device */
81
82 #define BNX2X_PREV_WAIT_NEEDED 1
83 rte_spinlock_t bnx2x_prev_mtx;
84 struct bnx2x_prev_list_node {
85         LIST_ENTRY(bnx2x_prev_list_node) node;
86         uint8_t bus;
87         uint8_t slot;
88         uint8_t path;
89         uint8_t aer;
90         uint8_t undi;
91 };
92
93 static LIST_HEAD(, bnx2x_prev_list_node) bnx2x_prev_list
94         = LIST_HEAD_INITIALIZER(bnx2x_prev_list);
95
96 static int load_count[2][3] = { { 0 } };
97         /* per-path: 0-common, 1-port0, 2-port1 */
98
99 static void bnx2x_cmng_fns_init(struct bnx2x_softc *sc, uint8_t read_cfg,
100                                 uint8_t cmng_type);
101 static int bnx2x_get_cmng_fns_mode(struct bnx2x_softc *sc);
102 static void storm_memset_cmng(struct bnx2x_softc *sc, struct cmng_init *cmng,
103                               uint8_t port);
104 static void bnx2x_set_reset_global(struct bnx2x_softc *sc);
105 static void bnx2x_set_reset_in_progress(struct bnx2x_softc *sc);
106 static uint8_t bnx2x_reset_is_done(struct bnx2x_softc *sc, int engine);
107 static uint8_t bnx2x_clear_pf_load(struct bnx2x_softc *sc);
108 static uint8_t bnx2x_chk_parity_attn(struct bnx2x_softc *sc, uint8_t * global,
109                                      uint8_t print);
110 static void bnx2x_int_disable(struct bnx2x_softc *sc);
111 static int bnx2x_release_leader_lock(struct bnx2x_softc *sc);
112 static void bnx2x_pf_disable(struct bnx2x_softc *sc);
113 static void bnx2x_update_rx_prod(struct bnx2x_softc *sc,
114                                  struct bnx2x_fastpath *fp,
115                                  uint16_t rx_bd_prod, uint16_t rx_cq_prod);
116 static void bnx2x_link_report_locked(struct bnx2x_softc *sc);
117 static void bnx2x_link_report(struct bnx2x_softc *sc);
118 void bnx2x_link_status_update(struct bnx2x_softc *sc);
119 static int bnx2x_alloc_mem(struct bnx2x_softc *sc);
120 static void bnx2x_free_mem(struct bnx2x_softc *sc);
121 static int bnx2x_alloc_fw_stats_mem(struct bnx2x_softc *sc);
122 static void bnx2x_free_fw_stats_mem(struct bnx2x_softc *sc);
123 static __rte_noinline
124 int bnx2x_nic_load(struct bnx2x_softc *sc);
125
126 static int bnx2x_handle_sp_tq(struct bnx2x_softc *sc);
127 static void bnx2x_handle_fp_tq(struct bnx2x_fastpath *fp);
128 static void bnx2x_ack_sb(struct bnx2x_softc *sc, uint8_t igu_sb_id,
129                          uint8_t storm, uint16_t index, uint8_t op,
130                          uint8_t update);
131
132 int bnx2x_test_bit(int nr, volatile unsigned long *addr)
133 {
134         int res;
135
136         mb();
137         res = ((*addr) & (1UL << nr)) != 0;
138         mb();
139         return res;
140 }
141
142 void bnx2x_set_bit(unsigned int nr, volatile unsigned long *addr)
143 {
144         __sync_fetch_and_or(addr, (1UL << nr));
145 }
146
147 void bnx2x_clear_bit(int nr, volatile unsigned long *addr)
148 {
149         __sync_fetch_and_and(addr, ~(1UL << nr));
150 }
151
152 int bnx2x_test_and_clear_bit(int nr, volatile unsigned long *addr)
153 {
154         unsigned long mask = (1UL << nr);
155         return __sync_fetch_and_and(addr, ~mask) & mask;
156 }
157
158 int bnx2x_cmpxchg(volatile int *addr, int old, int new)
159 {
160         return __sync_val_compare_and_swap(addr, old, new);
161 }
162
163 int
164 bnx2x_dma_alloc(struct bnx2x_softc *sc, size_t size, struct bnx2x_dma *dma,
165               const char *msg, uint32_t align)
166 {
167         char mz_name[RTE_MEMZONE_NAMESIZE];
168         const struct rte_memzone *z;
169
170         dma->sc = sc;
171         if (IS_PF(sc))
172                 snprintf(mz_name, sizeof(mz_name), "bnx2x%d_%s_%" PRIx64, SC_ABS_FUNC(sc), msg,
173                         rte_get_timer_cycles());
174         else
175                 snprintf(mz_name, sizeof(mz_name), "bnx2x%d_%s_%" PRIx64, sc->pcie_device, msg,
176                         rte_get_timer_cycles());
177
178         /* Caller must take care that strlen(mz_name) < RTE_MEMZONE_NAMESIZE */
179         z = rte_memzone_reserve_aligned(mz_name, (uint64_t)size,
180                                         SOCKET_ID_ANY,
181                                         RTE_MEMZONE_IOVA_CONTIG, align);
182         if (z == NULL) {
183                 PMD_DRV_LOG(ERR, sc, "DMA alloc failed for %s", msg);
184                 return -ENOMEM;
185         }
186         dma->paddr = (uint64_t) z->iova;
187         dma->vaddr = z->addr;
188         dma->mzone = (const void *)z;
189
190         PMD_DRV_LOG(DEBUG, sc,
191                     "%s: virt=%p phys=%" PRIx64, msg, dma->vaddr, dma->paddr);
192
193         return 0;
194 }
195
196 void bnx2x_dma_free(struct bnx2x_dma *dma)
197 {
198         if (dma->mzone == NULL)
199                 return;
200
201         rte_memzone_free((const struct rte_memzone *)dma->mzone);
202         dma->sc = NULL;
203         dma->paddr = 0;
204         dma->vaddr = NULL;
205         dma->nseg = 0;
206         dma->mzone = NULL;
207 }
208
209 static int bnx2x_acquire_hw_lock(struct bnx2x_softc *sc, uint32_t resource)
210 {
211         uint32_t lock_status;
212         uint32_t resource_bit = (1 << resource);
213         int func = SC_FUNC(sc);
214         uint32_t hw_lock_control_reg;
215         int cnt;
216
217 #ifndef RTE_LIBRTE_BNX2X_DEBUG_PERIODIC
218         if (resource)
219                 PMD_INIT_FUNC_TRACE(sc);
220 #else
221         PMD_INIT_FUNC_TRACE(sc);
222 #endif
223
224         /* validate the resource is within range */
225         if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
226                 PMD_DRV_LOG(NOTICE, sc,
227                             "resource 0x%x > HW_LOCK_MAX_RESOURCE_VALUE",
228                             resource);
229                 return -1;
230         }
231
232         if (func <= 5) {
233                 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + (func * 8));
234         } else {
235                 hw_lock_control_reg =
236                     (MISC_REG_DRIVER_CONTROL_7 + ((func - 6) * 8));
237         }
238
239         /* validate the resource is not already taken */
240         lock_status = REG_RD(sc, hw_lock_control_reg);
241         if (lock_status & resource_bit) {
242                 PMD_DRV_LOG(NOTICE, sc,
243                             "resource in use (status 0x%x bit 0x%x)",
244                             lock_status, resource_bit);
245                 return -1;
246         }
247
248         /* try every 5ms for 5 seconds */
249         for (cnt = 0; cnt < 1000; cnt++) {
250                 REG_WR(sc, (hw_lock_control_reg + 4), resource_bit);
251                 lock_status = REG_RD(sc, hw_lock_control_reg);
252                 if (lock_status & resource_bit) {
253                         return 0;
254                 }
255                 DELAY(5000);
256         }
257
258         PMD_DRV_LOG(NOTICE, sc, "Resource 0x%x resource_bit 0x%x lock timeout!",
259                     resource, resource_bit);
260         return -1;
261 }
262
263 static int bnx2x_release_hw_lock(struct bnx2x_softc *sc, uint32_t resource)
264 {
265         uint32_t lock_status;
266         uint32_t resource_bit = (1 << resource);
267         int func = SC_FUNC(sc);
268         uint32_t hw_lock_control_reg;
269
270 #ifndef RTE_LIBRTE_BNX2X_DEBUG_PERIODIC
271         if (resource)
272                 PMD_INIT_FUNC_TRACE(sc);
273 #else
274         PMD_INIT_FUNC_TRACE(sc);
275 #endif
276
277         /* validate the resource is within range */
278         if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
279                 PMD_DRV_LOG(NOTICE, sc,
280                             "(resource 0x%x > HW_LOCK_MAX_RESOURCE_VALUE)"
281                             " resource_bit 0x%x", resource, resource_bit);
282                 return -1;
283         }
284
285         if (func <= 5) {
286                 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + (func * 8));
287         } else {
288                 hw_lock_control_reg =
289                     (MISC_REG_DRIVER_CONTROL_7 + ((func - 6) * 8));
290         }
291
292         /* validate the resource is currently taken */
293         lock_status = REG_RD(sc, hw_lock_control_reg);
294         if (!(lock_status & resource_bit)) {
295                 PMD_DRV_LOG(NOTICE, sc,
296                             "resource not in use (status 0x%x bit 0x%x)",
297                             lock_status, resource_bit);
298                 return -1;
299         }
300
301         REG_WR(sc, hw_lock_control_reg, resource_bit);
302         return 0;
303 }
304
305 static void bnx2x_acquire_phy_lock(struct bnx2x_softc *sc)
306 {
307         BNX2X_PHY_LOCK(sc);
308         bnx2x_acquire_hw_lock(sc, HW_LOCK_RESOURCE_MDIO);
309 }
310
311 static void bnx2x_release_phy_lock(struct bnx2x_softc *sc)
312 {
313         bnx2x_release_hw_lock(sc, HW_LOCK_RESOURCE_MDIO);
314         BNX2X_PHY_UNLOCK(sc);
315 }
316
317 /* copy command into DMAE command memory and set DMAE command Go */
318 void bnx2x_post_dmae(struct bnx2x_softc *sc, struct dmae_command *dmae, int idx)
319 {
320         uint32_t cmd_offset;
321         uint32_t i;
322
323         cmd_offset = (DMAE_REG_CMD_MEM + (sizeof(struct dmae_command) * idx));
324         for (i = 0; i < ((sizeof(struct dmae_command) / 4)); i++) {
325                 REG_WR(sc, (cmd_offset + (i * 4)), *(((uint32_t *) dmae) + i));
326         }
327
328         REG_WR(sc, dmae_reg_go_c[idx], 1);
329 }
330
331 uint32_t bnx2x_dmae_opcode_add_comp(uint32_t opcode, uint8_t comp_type)
332 {
333         return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) |
334                           DMAE_COMMAND_C_TYPE_ENABLE);
335 }
336
337 uint32_t bnx2x_dmae_opcode_clr_src_reset(uint32_t opcode)
338 {
339         return opcode & ~DMAE_COMMAND_SRC_RESET;
340 }
341
342 uint32_t
343 bnx2x_dmae_opcode(struct bnx2x_softc * sc, uint8_t src_type, uint8_t dst_type,
344                 uint8_t with_comp, uint8_t comp_type)
345 {
346         uint32_t opcode = 0;
347
348         opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) |
349                    (dst_type << DMAE_COMMAND_DST_SHIFT));
350
351         opcode |= (DMAE_COMMAND_SRC_RESET | DMAE_COMMAND_DST_RESET);
352
353         opcode |= (SC_PORT(sc) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0);
354
355         opcode |= ((SC_VN(sc) << DMAE_COMMAND_E1HVN_SHIFT) |
356                    (SC_VN(sc) << DMAE_COMMAND_DST_VN_SHIFT));
357
358         opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT);
359
360 #ifdef __BIG_ENDIAN
361         opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP;
362 #else
363         opcode |= DMAE_CMD_ENDIANITY_DW_SWAP;
364 #endif
365
366         if (with_comp) {
367                 opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type);
368         }
369
370         return opcode;
371 }
372
373 static void
374 bnx2x_prep_dmae_with_comp(struct bnx2x_softc *sc, struct dmae_command *dmae,
375                         uint8_t src_type, uint8_t dst_type)
376 {
377         memset(dmae, 0, sizeof(struct dmae_command));
378
379         /* set the opcode */
380         dmae->opcode = bnx2x_dmae_opcode(sc, src_type, dst_type,
381                                        TRUE, DMAE_COMP_PCI);
382
383         /* fill in the completion parameters */
384         dmae->comp_addr_lo = U64_LO(BNX2X_SP_MAPPING(sc, wb_comp));
385         dmae->comp_addr_hi = U64_HI(BNX2X_SP_MAPPING(sc, wb_comp));
386         dmae->comp_val = DMAE_COMP_VAL;
387 }
388
389 /* issue a DMAE command over the init channel and wait for completion */
390 static int
391 bnx2x_issue_dmae_with_comp(struct bnx2x_softc *sc, struct dmae_command *dmae)
392 {
393         uint32_t *wb_comp = BNX2X_SP(sc, wb_comp);
394         int timeout = CHIP_REV_IS_SLOW(sc) ? 400000 : 4000;
395
396         /* reset completion */
397         *wb_comp = 0;
398
399         /* post the command on the channel used for initializations */
400         bnx2x_post_dmae(sc, dmae, INIT_DMAE_C(sc));
401
402         /* wait for completion */
403         DELAY(500);
404
405         while ((*wb_comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) {
406                 if (!timeout ||
407                     (sc->recovery_state != BNX2X_RECOVERY_DONE &&
408                      sc->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
409                         PMD_DRV_LOG(INFO, sc, "DMAE timeout!");
410                         return DMAE_TIMEOUT;
411                 }
412
413                 timeout--;
414                 DELAY(50);
415         }
416
417         if (*wb_comp & DMAE_PCI_ERR_FLAG) {
418                 PMD_DRV_LOG(INFO, sc, "DMAE PCI error!");
419                 return DMAE_PCI_ERROR;
420         }
421
422         return 0;
423 }
424
425 void bnx2x_read_dmae(struct bnx2x_softc *sc, uint32_t src_addr, uint32_t len32)
426 {
427         struct dmae_command dmae;
428         uint32_t *data;
429         uint32_t i;
430         int rc;
431
432         if (!sc->dmae_ready) {
433                 data = BNX2X_SP(sc, wb_data[0]);
434
435                 for (i = 0; i < len32; i++) {
436                         data[i] = REG_RD(sc, (src_addr + (i * 4)));
437                 }
438
439                 return;
440         }
441
442         /* set opcode and fixed command fields */
443         bnx2x_prep_dmae_with_comp(sc, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI);
444
445         /* fill in addresses and len */
446         dmae.src_addr_lo = (src_addr >> 2);     /* GRC addr has dword resolution */
447         dmae.src_addr_hi = 0;
448         dmae.dst_addr_lo = U64_LO(BNX2X_SP_MAPPING(sc, wb_data));
449         dmae.dst_addr_hi = U64_HI(BNX2X_SP_MAPPING(sc, wb_data));
450         dmae.len = len32;
451
452         /* issue the command and wait for completion */
453         if ((rc = bnx2x_issue_dmae_with_comp(sc, &dmae)) != 0) {
454                 rte_panic("DMAE failed (%d)", rc);
455         };
456 }
457
458 void
459 bnx2x_write_dmae(struct bnx2x_softc *sc, rte_iova_t dma_addr, uint32_t dst_addr,
460                uint32_t len32)
461 {
462         struct dmae_command dmae;
463         int rc;
464
465         if (!sc->dmae_ready) {
466                 ecore_init_str_wr(sc, dst_addr, BNX2X_SP(sc, wb_data[0]), len32);
467                 return;
468         }
469
470         /* set opcode and fixed command fields */
471         bnx2x_prep_dmae_with_comp(sc, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC);
472
473         /* fill in addresses and len */
474         dmae.src_addr_lo = U64_LO(dma_addr);
475         dmae.src_addr_hi = U64_HI(dma_addr);
476         dmae.dst_addr_lo = (dst_addr >> 2);     /* GRC addr has dword resolution */
477         dmae.dst_addr_hi = 0;
478         dmae.len = len32;
479
480         /* issue the command and wait for completion */
481         if ((rc = bnx2x_issue_dmae_with_comp(sc, &dmae)) != 0) {
482                 rte_panic("DMAE failed (%d)", rc);
483         }
484 }
485
486 static void
487 bnx2x_write_dmae_phys_len(struct bnx2x_softc *sc, rte_iova_t phys_addr,
488                         uint32_t addr, uint32_t len)
489 {
490         uint32_t dmae_wr_max = DMAE_LEN32_WR_MAX(sc);
491         uint32_t offset = 0;
492
493         while (len > dmae_wr_max) {
494                 bnx2x_write_dmae(sc, (phys_addr + offset),      /* src DMA address */
495                                (addr + offset), /* dst GRC address */
496                                dmae_wr_max);
497                 offset += (dmae_wr_max * 4);
498                 len -= dmae_wr_max;
499         }
500
501         bnx2x_write_dmae(sc, (phys_addr + offset),      /* src DMA address */
502                        (addr + offset), /* dst GRC address */
503                        len);
504 }
505
506 void
507 bnx2x_set_ctx_validation(struct bnx2x_softc *sc, struct eth_context *cxt,
508                        uint32_t cid)
509 {
510         /* ustorm cxt validation */
511         cxt->ustorm_ag_context.cdu_usage =
512             CDU_RSRVD_VALUE_TYPE_A(HW_CID(sc, cid),
513                                    CDU_REGION_NUMBER_UCM_AG,
514                                    ETH_CONNECTION_TYPE);
515         /* xcontext validation */
516         cxt->xstorm_ag_context.cdu_reserved =
517             CDU_RSRVD_VALUE_TYPE_A(HW_CID(sc, cid),
518                                    CDU_REGION_NUMBER_XCM_AG,
519                                    ETH_CONNECTION_TYPE);
520 }
521
522 static void
523 bnx2x_storm_memset_hc_timeout(struct bnx2x_softc *sc, uint8_t fw_sb_id,
524                             uint8_t sb_index, uint8_t ticks)
525 {
526         uint32_t addr =
527             (BAR_CSTRORM_INTMEM +
528              CSTORM_STATUS_BLOCK_DATA_TIMEOUT_OFFSET(fw_sb_id, sb_index));
529
530         REG_WR8(sc, addr, ticks);
531 }
532
533 static void
534 bnx2x_storm_memset_hc_disable(struct bnx2x_softc *sc, uint16_t fw_sb_id,
535                             uint8_t sb_index, uint8_t disable)
536 {
537         uint32_t enable_flag =
538             (disable) ? 0 : (1 << HC_INDEX_DATA_HC_ENABLED_SHIFT);
539         uint32_t addr =
540             (BAR_CSTRORM_INTMEM +
541              CSTORM_STATUS_BLOCK_DATA_FLAGS_OFFSET(fw_sb_id, sb_index));
542         uint8_t flags;
543
544         /* clear and set */
545         flags = REG_RD8(sc, addr);
546         flags &= ~HC_INDEX_DATA_HC_ENABLED;
547         flags |= enable_flag;
548         REG_WR8(sc, addr, flags);
549 }
550
551 void
552 bnx2x_update_coalesce_sb_index(struct bnx2x_softc *sc, uint8_t fw_sb_id,
553                              uint8_t sb_index, uint8_t disable, uint16_t usec)
554 {
555         uint8_t ticks = (usec / 4);
556
557         bnx2x_storm_memset_hc_timeout(sc, fw_sb_id, sb_index, ticks);
558
559         disable = (disable) ? 1 : ((usec) ? 0 : 1);
560         bnx2x_storm_memset_hc_disable(sc, fw_sb_id, sb_index, disable);
561 }
562
563 uint32_t elink_cb_reg_read(struct bnx2x_softc *sc, uint32_t reg_addr)
564 {
565         return REG_RD(sc, reg_addr);
566 }
567
568 void elink_cb_reg_write(struct bnx2x_softc *sc, uint32_t reg_addr, uint32_t val)
569 {
570         REG_WR(sc, reg_addr, val);
571 }
572
573 void
574 elink_cb_event_log(__rte_unused struct bnx2x_softc *sc,
575                    __rte_unused const elink_log_id_t elink_log_id, ...)
576 {
577         PMD_DRV_LOG(DEBUG, sc, "ELINK EVENT LOG (%d)", elink_log_id);
578 }
579
580 static int bnx2x_set_spio(struct bnx2x_softc *sc, int spio, uint32_t mode)
581 {
582         uint32_t spio_reg;
583
584         /* Only 2 SPIOs are configurable */
585         if ((spio != MISC_SPIO_SPIO4) && (spio != MISC_SPIO_SPIO5)) {
586                 PMD_DRV_LOG(NOTICE, sc, "Invalid SPIO 0x%x", spio);
587                 return -1;
588         }
589
590         bnx2x_acquire_hw_lock(sc, HW_LOCK_RESOURCE_SPIO);
591
592         /* read SPIO and mask except the float bits */
593         spio_reg = (REG_RD(sc, MISC_REG_SPIO) & MISC_SPIO_FLOAT);
594
595         switch (mode) {
596         case MISC_SPIO_OUTPUT_LOW:
597                 /* clear FLOAT and set CLR */
598                 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
599                 spio_reg |= (spio << MISC_SPIO_CLR_POS);
600                 break;
601
602         case MISC_SPIO_OUTPUT_HIGH:
603                 /* clear FLOAT and set SET */
604                 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
605                 spio_reg |= (spio << MISC_SPIO_SET_POS);
606                 break;
607
608         case MISC_SPIO_INPUT_HI_Z:
609                 /* set FLOAT */
610                 spio_reg |= (spio << MISC_SPIO_FLOAT_POS);
611                 break;
612
613         default:
614                 break;
615         }
616
617         REG_WR(sc, MISC_REG_SPIO, spio_reg);
618         bnx2x_release_hw_lock(sc, HW_LOCK_RESOURCE_SPIO);
619
620         return 0;
621 }
622
623 static int bnx2x_gpio_read(struct bnx2x_softc *sc, int gpio_num, uint8_t port)
624 {
625         /* The GPIO should be swapped if swap register is set and active */
626         int gpio_port = ((REG_RD(sc, NIG_REG_PORT_SWAP) &&
627                           REG_RD(sc, NIG_REG_STRAP_OVERRIDE)) ^ port);
628         int gpio_shift = gpio_num;
629         if (gpio_port)
630                 gpio_shift += MISC_REGISTERS_GPIO_PORT_SHIFT;
631
632         uint32_t gpio_mask = (1 << gpio_shift);
633         uint32_t gpio_reg;
634
635         if (gpio_num > MISC_REGISTERS_GPIO_3) {
636                 PMD_DRV_LOG(NOTICE, sc, "Invalid GPIO %d", gpio_num);
637                 return -1;
638         }
639
640         /* read GPIO value */
641         gpio_reg = REG_RD(sc, MISC_REG_GPIO);
642
643         /* get the requested pin value */
644         return ((gpio_reg & gpio_mask) == gpio_mask) ? 1 : 0;
645 }
646
647 static int
648 bnx2x_gpio_write(struct bnx2x_softc *sc, int gpio_num, uint32_t mode, uint8_t port)
649 {
650         /* The GPIO should be swapped if swap register is set and active */
651         int gpio_port = ((REG_RD(sc, NIG_REG_PORT_SWAP) &&
652                           REG_RD(sc, NIG_REG_STRAP_OVERRIDE)) ^ port);
653         int gpio_shift = gpio_num;
654         if (gpio_port)
655                 gpio_shift += MISC_REGISTERS_GPIO_PORT_SHIFT;
656
657         uint32_t gpio_mask = (1 << gpio_shift);
658         uint32_t gpio_reg;
659
660         if (gpio_num > MISC_REGISTERS_GPIO_3) {
661                 PMD_DRV_LOG(NOTICE, sc, "Invalid GPIO %d", gpio_num);
662                 return -1;
663         }
664
665         bnx2x_acquire_hw_lock(sc, HW_LOCK_RESOURCE_GPIO);
666
667         /* read GPIO and mask except the float bits */
668         gpio_reg = (REG_RD(sc, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
669
670         switch (mode) {
671         case MISC_REGISTERS_GPIO_OUTPUT_LOW:
672                 /* clear FLOAT and set CLR */
673                 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
674                 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
675                 break;
676
677         case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
678                 /* clear FLOAT and set SET */
679                 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
680                 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
681                 break;
682
683         case MISC_REGISTERS_GPIO_INPUT_HI_Z:
684                 /* set FLOAT */
685                 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
686                 break;
687
688         default:
689                 break;
690         }
691
692         REG_WR(sc, MISC_REG_GPIO, gpio_reg);
693         bnx2x_release_hw_lock(sc, HW_LOCK_RESOURCE_GPIO);
694
695         return 0;
696 }
697
698 static int
699 bnx2x_gpio_mult_write(struct bnx2x_softc *sc, uint8_t pins, uint32_t mode)
700 {
701         uint32_t gpio_reg;
702
703         /* any port swapping should be handled by caller */
704
705         bnx2x_acquire_hw_lock(sc, HW_LOCK_RESOURCE_GPIO);
706
707         /* read GPIO and mask except the float bits */
708         gpio_reg = REG_RD(sc, MISC_REG_GPIO);
709         gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_FLOAT_POS);
710         gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_CLR_POS);
711         gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_SET_POS);
712
713         switch (mode) {
714         case MISC_REGISTERS_GPIO_OUTPUT_LOW:
715                 /* set CLR */
716                 gpio_reg |= (pins << MISC_REGISTERS_GPIO_CLR_POS);
717                 break;
718
719         case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
720                 /* set SET */
721                 gpio_reg |= (pins << MISC_REGISTERS_GPIO_SET_POS);
722                 break;
723
724         case MISC_REGISTERS_GPIO_INPUT_HI_Z:
725                 /* set FLOAT */
726                 gpio_reg |= (pins << MISC_REGISTERS_GPIO_FLOAT_POS);
727                 break;
728
729         default:
730                 PMD_DRV_LOG(NOTICE, sc,
731                             "Invalid GPIO mode assignment %d", mode);
732                 bnx2x_release_hw_lock(sc, HW_LOCK_RESOURCE_GPIO);
733                 return -1;
734         }
735
736         REG_WR(sc, MISC_REG_GPIO, gpio_reg);
737         bnx2x_release_hw_lock(sc, HW_LOCK_RESOURCE_GPIO);
738
739         return 0;
740 }
741
742 static int
743 bnx2x_gpio_int_write(struct bnx2x_softc *sc, int gpio_num, uint32_t mode,
744                    uint8_t port)
745 {
746         /* The GPIO should be swapped if swap register is set and active */
747         int gpio_port = ((REG_RD(sc, NIG_REG_PORT_SWAP) &&
748                           REG_RD(sc, NIG_REG_STRAP_OVERRIDE)) ^ port);
749         int gpio_shift = gpio_num;
750         if (gpio_port)
751                 gpio_shift += MISC_REGISTERS_GPIO_PORT_SHIFT;
752
753         uint32_t gpio_mask = (1 << gpio_shift);
754         uint32_t gpio_reg;
755
756         if (gpio_num > MISC_REGISTERS_GPIO_3) {
757                 PMD_DRV_LOG(NOTICE, sc, "Invalid GPIO %d", gpio_num);
758                 return -1;
759         }
760
761         bnx2x_acquire_hw_lock(sc, HW_LOCK_RESOURCE_GPIO);
762
763         /* read GPIO int */
764         gpio_reg = REG_RD(sc, MISC_REG_GPIO_INT);
765
766         switch (mode) {
767         case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
768                 /* clear SET and set CLR */
769                 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
770                 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
771                 break;
772
773         case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
774                 /* clear CLR and set SET */
775                 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
776                 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
777                 break;
778
779         default:
780                 break;
781         }
782
783         REG_WR(sc, MISC_REG_GPIO_INT, gpio_reg);
784         bnx2x_release_hw_lock(sc, HW_LOCK_RESOURCE_GPIO);
785
786         return 0;
787 }
788
789 uint32_t
790 elink_cb_gpio_read(struct bnx2x_softc * sc, uint16_t gpio_num, uint8_t port)
791 {
792         return bnx2x_gpio_read(sc, gpio_num, port);
793 }
794
795 uint8_t elink_cb_gpio_write(struct bnx2x_softc * sc, uint16_t gpio_num, uint8_t mode,   /* 0=low 1=high */
796                             uint8_t port)
797 {
798         return bnx2x_gpio_write(sc, gpio_num, mode, port);
799 }
800
801 uint8_t
802 elink_cb_gpio_mult_write(struct bnx2x_softc * sc, uint8_t pins,
803                          uint8_t mode /* 0=low 1=high */ )
804 {
805         return bnx2x_gpio_mult_write(sc, pins, mode);
806 }
807
808 uint8_t elink_cb_gpio_int_write(struct bnx2x_softc * sc, uint16_t gpio_num, uint8_t mode,       /* 0=low 1=high */
809                                 uint8_t port)
810 {
811         return bnx2x_gpio_int_write(sc, gpio_num, mode, port);
812 }
813
814 void elink_cb_notify_link_changed(struct bnx2x_softc *sc)
815 {
816         REG_WR(sc, (MISC_REG_AEU_GENERAL_ATTN_12 +
817                     (SC_FUNC(sc) * sizeof(uint32_t))), 1);
818 }
819
820 /* send the MCP a request, block until there is a reply */
821 uint32_t
822 elink_cb_fw_command(struct bnx2x_softc *sc, uint32_t command, uint32_t param)
823 {
824         int mb_idx = SC_FW_MB_IDX(sc);
825         uint32_t seq;
826         uint32_t rc = 0;
827         uint32_t cnt = 1;
828         uint8_t delay = CHIP_REV_IS_SLOW(sc) ? 100 : 10;
829
830         seq = ++sc->fw_seq;
831         SHMEM_WR(sc, func_mb[mb_idx].drv_mb_param, param);
832         SHMEM_WR(sc, func_mb[mb_idx].drv_mb_header, (command | seq));
833
834         PMD_DRV_LOG(DEBUG, sc,
835                     "wrote command 0x%08x to FW MB param 0x%08x",
836                     (command | seq), param);
837
838         /* Let the FW do it's magic. GIve it up to 5 seconds... */
839         do {
840                 DELAY(delay * 1000);
841                 rc = SHMEM_RD(sc, func_mb[mb_idx].fw_mb_header);
842         } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
843
844         /* is this a reply to our command? */
845         if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK)) {
846                 rc &= FW_MSG_CODE_MASK;
847         } else {
848                 /* Ruh-roh! */
849                 PMD_DRV_LOG(NOTICE, sc, "FW failed to respond!");
850                 rc = 0;
851         }
852
853         return rc;
854 }
855
856 static uint32_t
857 bnx2x_fw_command(struct bnx2x_softc *sc, uint32_t command, uint32_t param)
858 {
859         return elink_cb_fw_command(sc, command, param);
860 }
861
862 static void
863 __storm_memset_dma_mapping(struct bnx2x_softc *sc, uint32_t addr,
864                            rte_iova_t mapping)
865 {
866         REG_WR(sc, addr, U64_LO(mapping));
867         REG_WR(sc, (addr + 4), U64_HI(mapping));
868 }
869
870 static void
871 storm_memset_spq_addr(struct bnx2x_softc *sc, rte_iova_t mapping,
872                       uint16_t abs_fid)
873 {
874         uint32_t addr = (XSEM_REG_FAST_MEMORY +
875                          XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid));
876         __storm_memset_dma_mapping(sc, addr, mapping);
877 }
878
879 static void
880 storm_memset_vf_to_pf(struct bnx2x_softc *sc, uint16_t abs_fid, uint16_t pf_id)
881 {
882         REG_WR8(sc, (BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid)),
883                 pf_id);
884         REG_WR8(sc, (BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid)),
885                 pf_id);
886         REG_WR8(sc, (BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid)),
887                 pf_id);
888         REG_WR8(sc, (BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid)),
889                 pf_id);
890 }
891
892 static void
893 storm_memset_func_en(struct bnx2x_softc *sc, uint16_t abs_fid, uint8_t enable)
894 {
895         REG_WR8(sc, (BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid)),
896                 enable);
897         REG_WR8(sc, (BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid)),
898                 enable);
899         REG_WR8(sc, (BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid)),
900                 enable);
901         REG_WR8(sc, (BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid)),
902                 enable);
903 }
904
905 static void
906 storm_memset_eq_data(struct bnx2x_softc *sc, struct event_ring_data *eq_data,
907                      uint16_t pfid)
908 {
909         uint32_t addr;
910         size_t size;
911
912         addr = (BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid));
913         size = sizeof(struct event_ring_data);
914         ecore_storm_memset_struct(sc, addr, size, (uint32_t *) eq_data);
915 }
916
917 static void
918 storm_memset_eq_prod(struct bnx2x_softc *sc, uint16_t eq_prod, uint16_t pfid)
919 {
920         uint32_t addr = (BAR_CSTRORM_INTMEM +
921                          CSTORM_EVENT_RING_PROD_OFFSET(pfid));
922         REG_WR16(sc, addr, eq_prod);
923 }
924
925 /*
926  * Post a slowpath command.
927  *
928  * A slowpath command is used to propagate a configuration change through
929  * the controller in a controlled manner, allowing each STORM processor and
930  * other H/W blocks to phase in the change.  The commands sent on the
931  * slowpath are referred to as ramrods.  Depending on the ramrod used the
932  * completion of the ramrod will occur in different ways.  Here's a
933  * breakdown of ramrods and how they complete:
934  *
935  * RAMROD_CMD_ID_ETH_PORT_SETUP
936  *   Used to setup the leading connection on a port.  Completes on the
937  *   Receive Completion Queue (RCQ) of that port (typically fp[0]).
938  *
939  * RAMROD_CMD_ID_ETH_CLIENT_SETUP
940  *   Used to setup an additional connection on a port.  Completes on the
941  *   RCQ of the multi-queue/RSS connection being initialized.
942  *
943  * RAMROD_CMD_ID_ETH_STAT_QUERY
944  *   Used to force the storm processors to update the statistics database
945  *   in host memory.  This ramrod is send on the leading connection CID and
946  *   completes as an index increment of the CSTORM on the default status
947  *   block.
948  *
949  * RAMROD_CMD_ID_ETH_UPDATE
950  *   Used to update the state of the leading connection, usually to udpate
951  *   the RSS indirection table.  Completes on the RCQ of the leading
952  *   connection. (Not currently used under FreeBSD until OS support becomes
953  *   available.)
954  *
955  * RAMROD_CMD_ID_ETH_HALT
956  *   Used when tearing down a connection prior to driver unload.  Completes
957  *   on the RCQ of the multi-queue/RSS connection being torn down.  Don't
958  *   use this on the leading connection.
959  *
960  * RAMROD_CMD_ID_ETH_SET_MAC
961  *   Sets the Unicast/Broadcast/Multicast used by the port.  Completes on
962  *   the RCQ of the leading connection.
963  *
964  * RAMROD_CMD_ID_ETH_CFC_DEL
965  *   Used when tearing down a conneciton prior to driver unload.  Completes
966  *   on the RCQ of the leading connection (since the current connection
967  *   has been completely removed from controller memory).
968  *
969  * RAMROD_CMD_ID_ETH_PORT_DEL
970  *   Used to tear down the leading connection prior to driver unload,
971  *   typically fp[0].  Completes as an index increment of the CSTORM on the
972  *   default status block.
973  *
974  * RAMROD_CMD_ID_ETH_FORWARD_SETUP
975  *   Used for connection offload.  Completes on the RCQ of the multi-queue
976  *   RSS connection that is being offloaded.  (Not currently used under
977  *   FreeBSD.)
978  *
979  * There can only be one command pending per function.
980  *
981  * Returns:
982  *   0 = Success, !0 = Failure.
983  */
984
985 /* must be called under the spq lock */
986 static inline struct eth_spe *bnx2x_sp_get_next(struct bnx2x_softc *sc)
987 {
988         struct eth_spe *next_spe = sc->spq_prod_bd;
989
990         if (sc->spq_prod_bd == sc->spq_last_bd) {
991                 /* wrap back to the first eth_spq */
992                 sc->spq_prod_bd = sc->spq;
993                 sc->spq_prod_idx = 0;
994         } else {
995                 sc->spq_prod_bd++;
996                 sc->spq_prod_idx++;
997         }
998
999         return next_spe;
1000 }
1001
1002 /* must be called under the spq lock */
1003 static void bnx2x_sp_prod_update(struct bnx2x_softc *sc)
1004 {
1005         int func = SC_FUNC(sc);
1006
1007         /*
1008          * Make sure that BD data is updated before writing the producer.
1009          * BD data is written to the memory, the producer is read from the
1010          * memory, thus we need a full memory barrier to ensure the ordering.
1011          */
1012         mb();
1013
1014         REG_WR16(sc, (BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func)),
1015                  sc->spq_prod_idx);
1016
1017         mb();
1018 }
1019
1020 /**
1021  * bnx2x_is_contextless_ramrod - check if the current command ends on EQ
1022  *
1023  * @cmd:      command to check
1024  * @cmd_type: command type
1025  */
1026 static int bnx2x_is_contextless_ramrod(int cmd, int cmd_type)
1027 {
1028         if ((cmd_type == NONE_CONNECTION_TYPE) ||
1029             (cmd == RAMROD_CMD_ID_ETH_FORWARD_SETUP) ||
1030             (cmd == RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES) ||
1031             (cmd == RAMROD_CMD_ID_ETH_FILTER_RULES) ||
1032             (cmd == RAMROD_CMD_ID_ETH_MULTICAST_RULES) ||
1033             (cmd == RAMROD_CMD_ID_ETH_SET_MAC) ||
1034             (cmd == RAMROD_CMD_ID_ETH_RSS_UPDATE)) {
1035                 return TRUE;
1036         } else {
1037                 return FALSE;
1038         }
1039 }
1040
1041 /**
1042  * bnx2x_sp_post - place a single command on an SP ring
1043  *
1044  * @sc:         driver handle
1045  * @command:    command to place (e.g. SETUP, FILTER_RULES, etc.)
1046  * @cid:        SW CID the command is related to
1047  * @data_hi:    command private data address (high 32 bits)
1048  * @data_lo:    command private data address (low 32 bits)
1049  * @cmd_type:   command type (e.g. NONE, ETH)
1050  *
1051  * SP data is handled as if it's always an address pair, thus data fields are
1052  * not swapped to little endian in upper functions. Instead this function swaps
1053  * data as if it's two uint32 fields.
1054  */
1055 int
1056 bnx2x_sp_post(struct bnx2x_softc *sc, int command, int cid, uint32_t data_hi,
1057             uint32_t data_lo, int cmd_type)
1058 {
1059         struct eth_spe *spe;
1060         uint16_t type;
1061         int common;
1062
1063         common = bnx2x_is_contextless_ramrod(command, cmd_type);
1064
1065         if (common) {
1066                 if (!atomic_load_acq_long(&sc->eq_spq_left)) {
1067                         PMD_DRV_LOG(INFO, sc, "EQ ring is full!");
1068                         return -1;
1069                 }
1070         } else {
1071                 if (!atomic_load_acq_long(&sc->cq_spq_left)) {
1072                         PMD_DRV_LOG(INFO, sc, "SPQ ring is full!");
1073                         return -1;
1074                 }
1075         }
1076
1077         spe = bnx2x_sp_get_next(sc);
1078
1079         /* CID needs port number to be encoded int it */
1080         spe->hdr.conn_and_cmd_data =
1081             htole32((command << SPE_HDR_CMD_ID_SHIFT) | HW_CID(sc, cid));
1082
1083         type = (cmd_type << SPE_HDR_CONN_TYPE_SHIFT) & SPE_HDR_CONN_TYPE;
1084
1085         /* TBD: Check if it works for VFs */
1086         type |= ((SC_FUNC(sc) << SPE_HDR_FUNCTION_ID_SHIFT) &
1087                  SPE_HDR_FUNCTION_ID);
1088
1089         spe->hdr.type = htole16(type);
1090
1091         spe->data.update_data_addr.hi = htole32(data_hi);
1092         spe->data.update_data_addr.lo = htole32(data_lo);
1093
1094         /*
1095          * It's ok if the actual decrement is issued towards the memory
1096          * somewhere between the lock and unlock. Thus no more explict
1097          * memory barrier is needed.
1098          */
1099         if (common) {
1100                 atomic_subtract_acq_long(&sc->eq_spq_left, 1);
1101         } else {
1102                 atomic_subtract_acq_long(&sc->cq_spq_left, 1);
1103         }
1104
1105         PMD_DRV_LOG(DEBUG, sc,
1106                     "SPQE[%x] (%x:%x) (cmd, common?) (%d,%d) hw_cid %x"
1107                     "data (%x:%x) type(0x%x) left (CQ, EQ) (%lx,%lx)",
1108                     sc->spq_prod_idx,
1109                     (uint32_t) U64_HI(sc->spq_dma.paddr),
1110                     (uint32_t) (U64_LO(sc->spq_dma.paddr) +
1111                                 (uint8_t *) sc->spq_prod_bd -
1112                                 (uint8_t *) sc->spq), command, common,
1113                     HW_CID(sc, cid), data_hi, data_lo, type,
1114                     atomic_load_acq_long(&sc->cq_spq_left),
1115                     atomic_load_acq_long(&sc->eq_spq_left));
1116
1117         /* RAMROD completion is processed in bnx2x_intr_legacy()
1118          * which can run from different contexts.
1119          * Ask bnx2x_intr_intr() to process RAMROD
1120          * completion whenever it gets scheduled.
1121          */
1122         rte_atomic32_set(&sc->scan_fp, 1);
1123         bnx2x_sp_prod_update(sc);
1124
1125         return 0;
1126 }
1127
1128 static void bnx2x_drv_pulse(struct bnx2x_softc *sc)
1129 {
1130         SHMEM_WR(sc, func_mb[SC_FW_MB_IDX(sc)].drv_pulse_mb,
1131                  sc->fw_drv_pulse_wr_seq);
1132 }
1133
1134 static int bnx2x_tx_queue_has_work(const struct bnx2x_fastpath *fp)
1135 {
1136         uint16_t hw_cons;
1137         struct bnx2x_tx_queue *txq = fp->sc->tx_queues[fp->index];
1138
1139         if (unlikely(!txq)) {
1140                 PMD_TX_LOG(ERR, "ERROR: TX queue is NULL");
1141                 return 0;
1142         }
1143
1144         mb();                   /* status block fields can change */
1145         hw_cons = le16toh(*fp->tx_cons_sb);
1146         return hw_cons != txq->tx_pkt_head;
1147 }
1148
1149 static uint8_t bnx2x_has_tx_work(struct bnx2x_fastpath *fp)
1150 {
1151         /* expand this for multi-cos if ever supported */
1152         return bnx2x_tx_queue_has_work(fp);
1153 }
1154
1155 static int bnx2x_has_rx_work(struct bnx2x_fastpath *fp)
1156 {
1157         uint16_t rx_cq_cons_sb;
1158         struct bnx2x_rx_queue *rxq;
1159         rxq = fp->sc->rx_queues[fp->index];
1160         if (unlikely(!rxq)) {
1161                 PMD_RX_LOG(ERR, "ERROR: RX queue is NULL");
1162                 return 0;
1163         }
1164
1165         mb();                   /* status block fields can change */
1166         rx_cq_cons_sb = le16toh(*fp->rx_cq_cons_sb);
1167         if (unlikely((rx_cq_cons_sb & MAX_RCQ_ENTRIES(rxq)) ==
1168                      MAX_RCQ_ENTRIES(rxq)))
1169                 rx_cq_cons_sb++;
1170         return rxq->rx_cq_head != rx_cq_cons_sb;
1171 }
1172
1173 static void
1174 bnx2x_sp_event(struct bnx2x_softc *sc, struct bnx2x_fastpath *fp,
1175              union eth_rx_cqe *rr_cqe)
1176 {
1177         int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1178         int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1179         enum ecore_queue_cmd drv_cmd = ECORE_Q_CMD_MAX;
1180         struct ecore_queue_sp_obj *q_obj = &BNX2X_SP_OBJ(sc, fp).q_obj;
1181
1182         PMD_DRV_LOG(DEBUG, sc,
1183                     "fp=%d cid=%d got ramrod #%d state is %x type is %d",
1184                     fp->index, cid, command, sc->state,
1185                     rr_cqe->ramrod_cqe.ramrod_type);
1186
1187         switch (command) {
1188         case (RAMROD_CMD_ID_ETH_CLIENT_UPDATE):
1189                 PMD_DRV_LOG(DEBUG, sc, "got UPDATE ramrod. CID %d", cid);
1190                 drv_cmd = ECORE_Q_CMD_UPDATE;
1191                 break;
1192
1193         case (RAMROD_CMD_ID_ETH_CLIENT_SETUP):
1194                 PMD_DRV_LOG(DEBUG, sc, "got MULTI[%d] setup ramrod", cid);
1195                 drv_cmd = ECORE_Q_CMD_SETUP;
1196                 break;
1197
1198         case (RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP):
1199                 PMD_DRV_LOG(DEBUG, sc,
1200                             "got MULTI[%d] tx-only setup ramrod", cid);
1201                 drv_cmd = ECORE_Q_CMD_SETUP_TX_ONLY;
1202                 break;
1203
1204         case (RAMROD_CMD_ID_ETH_HALT):
1205                 PMD_DRV_LOG(DEBUG, sc, "got MULTI[%d] halt ramrod", cid);
1206                 drv_cmd = ECORE_Q_CMD_HALT;
1207                 break;
1208
1209         case (RAMROD_CMD_ID_ETH_TERMINATE):
1210                 PMD_DRV_LOG(DEBUG, sc, "got MULTI[%d] teminate ramrod", cid);
1211                 drv_cmd = ECORE_Q_CMD_TERMINATE;
1212                 break;
1213
1214         case (RAMROD_CMD_ID_ETH_EMPTY):
1215                 PMD_DRV_LOG(DEBUG, sc, "got MULTI[%d] empty ramrod", cid);
1216                 drv_cmd = ECORE_Q_CMD_EMPTY;
1217                 break;
1218
1219         default:
1220                 PMD_DRV_LOG(DEBUG, sc,
1221                             "ERROR: unexpected MC reply (%d)"
1222                             "on fp[%d]", command, fp->index);
1223                 return;
1224         }
1225
1226         if ((drv_cmd != ECORE_Q_CMD_MAX) &&
1227             q_obj->complete_cmd(sc, q_obj, drv_cmd)) {
1228                 /*
1229                  * q_obj->complete_cmd() failure means that this was
1230                  * an unexpected completion.
1231                  *
1232                  * In this case we don't want to increase the sc->spq_left
1233                  * because apparently we haven't sent this command the first
1234                  * place.
1235                  */
1236                 // rte_panic("Unexpected SP completion");
1237                 return;
1238         }
1239
1240         atomic_add_acq_long(&sc->cq_spq_left, 1);
1241
1242         PMD_DRV_LOG(DEBUG, sc, "sc->cq_spq_left 0x%lx",
1243                     atomic_load_acq_long(&sc->cq_spq_left));
1244 }
1245
1246 static uint8_t bnx2x_rxeof(struct bnx2x_softc *sc, struct bnx2x_fastpath *fp)
1247 {
1248         struct bnx2x_rx_queue *rxq;
1249         uint16_t bd_cons, bd_prod, bd_prod_fw, comp_ring_cons;
1250         uint16_t hw_cq_cons, sw_cq_cons, sw_cq_prod;
1251
1252         rxq = sc->rx_queues[fp->index];
1253         if (!rxq) {
1254                 PMD_RX_LOG(ERR, "RX queue %d is NULL", fp->index);
1255                 return 0;
1256         }
1257
1258         /* CQ "next element" is of the size of the regular element */
1259         hw_cq_cons = le16toh(*fp->rx_cq_cons_sb);
1260         if (unlikely((hw_cq_cons & USABLE_RCQ_ENTRIES_PER_PAGE) ==
1261                      USABLE_RCQ_ENTRIES_PER_PAGE)) {
1262                 hw_cq_cons++;
1263         }
1264
1265         bd_cons = rxq->rx_bd_head;
1266         bd_prod = rxq->rx_bd_tail;
1267         bd_prod_fw = bd_prod;
1268         sw_cq_cons = rxq->rx_cq_head;
1269         sw_cq_prod = rxq->rx_cq_tail;
1270
1271         /*
1272          * Memory barrier necessary as speculative reads of the rx
1273          * buffer can be ahead of the index in the status block
1274          */
1275         rmb();
1276
1277         while (sw_cq_cons != hw_cq_cons) {
1278                 union eth_rx_cqe *cqe;
1279                 struct eth_fast_path_rx_cqe *cqe_fp;
1280                 uint8_t cqe_fp_flags;
1281                 enum eth_rx_cqe_type cqe_fp_type;
1282
1283                 comp_ring_cons = RCQ_ENTRY(sw_cq_cons, rxq);
1284                 bd_prod = RX_BD(bd_prod, rxq);
1285                 bd_cons = RX_BD(bd_cons, rxq);
1286
1287                 cqe = &rxq->cq_ring[comp_ring_cons];
1288                 cqe_fp = &cqe->fast_path_cqe;
1289                 cqe_fp_flags = cqe_fp->type_error_flags;
1290                 cqe_fp_type = cqe_fp_flags & ETH_FAST_PATH_RX_CQE_TYPE;
1291
1292                 /* is this a slowpath msg? */
1293                 if (CQE_TYPE_SLOW(cqe_fp_type)) {
1294                         bnx2x_sp_event(sc, fp, cqe);
1295                         goto next_cqe;
1296                 }
1297
1298                 /* is this an error packet? */
1299                 if (unlikely(cqe_fp_flags &
1300                              ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG)) {
1301                         PMD_RX_LOG(DEBUG, "flags 0x%x rx packet %u",
1302                                    cqe_fp_flags, sw_cq_cons);
1303                         goto next_rx;
1304                 }
1305
1306                 PMD_RX_LOG(DEBUG, "Dropping fastpath called from attn poller!");
1307
1308 next_rx:
1309                 bd_cons = NEXT_RX_BD(bd_cons);
1310                 bd_prod = NEXT_RX_BD(bd_prod);
1311                 bd_prod_fw = NEXT_RX_BD(bd_prod_fw);
1312
1313 next_cqe:
1314                 sw_cq_prod = NEXT_RCQ_IDX(sw_cq_prod);
1315                 sw_cq_cons = NEXT_RCQ_IDX(sw_cq_cons);
1316
1317         }                       /* while work to do */
1318
1319         rxq->rx_bd_head = bd_cons;
1320         rxq->rx_bd_tail = bd_prod_fw;
1321         rxq->rx_cq_head = sw_cq_cons;
1322         rxq->rx_cq_tail = sw_cq_prod;
1323
1324         /* Update producers */
1325         bnx2x_update_rx_prod(sc, fp, bd_prod_fw, sw_cq_prod);
1326
1327         return sw_cq_cons != hw_cq_cons;
1328 }
1329
1330 static uint16_t
1331 bnx2x_free_tx_pkt(__rte_unused struct bnx2x_fastpath *fp, struct bnx2x_tx_queue *txq,
1332                 uint16_t pkt_idx, uint16_t bd_idx)
1333 {
1334         struct eth_tx_start_bd *tx_start_bd =
1335             &txq->tx_ring[TX_BD(bd_idx, txq)].start_bd;
1336         uint16_t nbd = rte_le_to_cpu_16(tx_start_bd->nbd);
1337         struct rte_mbuf *tx_mbuf = txq->sw_ring[TX_BD(pkt_idx, txq)];
1338
1339         if (likely(tx_mbuf != NULL)) {
1340                 rte_pktmbuf_free_seg(tx_mbuf);
1341         } else {
1342                 PMD_RX_LOG(ERR, "fp[%02d] lost mbuf %lu",
1343                            fp->index, (unsigned long)TX_BD(pkt_idx, txq));
1344         }
1345
1346         txq->sw_ring[TX_BD(pkt_idx, txq)] = NULL;
1347         txq->nb_tx_avail += nbd;
1348
1349         while (nbd--)
1350                 bd_idx = NEXT_TX_BD(bd_idx);
1351
1352         return bd_idx;
1353 }
1354
1355 /* processes transmit completions */
1356 uint8_t bnx2x_txeof(__rte_unused struct bnx2x_softc * sc, struct bnx2x_fastpath * fp)
1357 {
1358         uint16_t bd_cons, hw_cons, sw_cons;
1359         __rte_unused uint16_t tx_bd_avail;
1360
1361         struct bnx2x_tx_queue *txq = fp->sc->tx_queues[fp->index];
1362
1363         if (unlikely(!txq)) {
1364                 PMD_TX_LOG(ERR, "ERROR: TX queue is NULL");
1365                 return 0;
1366         }
1367
1368         bd_cons = txq->tx_bd_head;
1369         hw_cons = rte_le_to_cpu_16(*fp->tx_cons_sb);
1370         sw_cons = txq->tx_pkt_head;
1371
1372         while (sw_cons != hw_cons) {
1373                 bd_cons = bnx2x_free_tx_pkt(fp, txq, sw_cons, bd_cons);
1374                 sw_cons++;
1375         }
1376
1377         txq->tx_pkt_head = sw_cons;
1378         txq->tx_bd_head = bd_cons;
1379
1380         tx_bd_avail = txq->nb_tx_avail;
1381
1382         PMD_TX_LOG(DEBUG, "fp[%02d] avail=%u cons_sb=%u, "
1383                    "pkt_head=%u pkt_tail=%u bd_head=%u bd_tail=%u",
1384                    fp->index, tx_bd_avail, hw_cons,
1385                    txq->tx_pkt_head, txq->tx_pkt_tail,
1386                    txq->tx_bd_head, txq->tx_bd_tail);
1387         return TRUE;
1388 }
1389
1390 static void bnx2x_drain_tx_queues(struct bnx2x_softc *sc)
1391 {
1392         struct bnx2x_fastpath *fp;
1393         int i, count;
1394
1395         /* wait until all TX fastpath tasks have completed */
1396         for (i = 0; i < sc->num_queues; i++) {
1397                 fp = &sc->fp[i];
1398
1399                 count = 1000;
1400
1401                 while (bnx2x_has_tx_work(fp)) {
1402                         bnx2x_txeof(sc, fp);
1403
1404                         if (count == 0) {
1405                                 PMD_TX_LOG(ERR,
1406                                            "Timeout waiting for fp[%d] "
1407                                            "transmits to complete!", i);
1408                                 rte_panic("tx drain failure");
1409                                 return;
1410                         }
1411
1412                         count--;
1413                         DELAY(1000);
1414                         rmb();
1415                 }
1416         }
1417
1418         return;
1419 }
1420
1421 static int
1422 bnx2x_del_all_macs(struct bnx2x_softc *sc, struct ecore_vlan_mac_obj *mac_obj,
1423                  int mac_type, uint8_t wait_for_comp)
1424 {
1425         unsigned long ramrod_flags = 0, vlan_mac_flags = 0;
1426         int rc;
1427
1428         /* wait for completion of requested */
1429         if (wait_for_comp) {
1430                 bnx2x_set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
1431         }
1432
1433         /* Set the mac type of addresses we want to clear */
1434         bnx2x_set_bit(mac_type, &vlan_mac_flags);
1435
1436         rc = mac_obj->delete_all(sc, mac_obj, &vlan_mac_flags, &ramrod_flags);
1437         if (rc < 0)
1438                 PMD_DRV_LOG(ERR, sc, "Failed to delete MACs (%d)", rc);
1439
1440         return rc;
1441 }
1442
1443 static int
1444 bnx2x_fill_accept_flags(struct bnx2x_softc *sc, uint32_t rx_mode,
1445                         unsigned long *rx_accept_flags,
1446                         unsigned long *tx_accept_flags)
1447 {
1448         /* Clear the flags first */
1449         *rx_accept_flags = 0;
1450         *tx_accept_flags = 0;
1451
1452         switch (rx_mode) {
1453         case BNX2X_RX_MODE_NONE:
1454                 /*
1455                  * 'drop all' supersedes any accept flags that may have been
1456                  * passed to the function.
1457                  */
1458                 break;
1459
1460         case BNX2X_RX_MODE_NORMAL:
1461                 bnx2x_set_bit(ECORE_ACCEPT_UNICAST, rx_accept_flags);
1462                 bnx2x_set_bit(ECORE_ACCEPT_MULTICAST, rx_accept_flags);
1463                 bnx2x_set_bit(ECORE_ACCEPT_BROADCAST, rx_accept_flags);
1464
1465                 /* internal switching mode */
1466                 bnx2x_set_bit(ECORE_ACCEPT_UNICAST, tx_accept_flags);
1467                 bnx2x_set_bit(ECORE_ACCEPT_MULTICAST, tx_accept_flags);
1468                 bnx2x_set_bit(ECORE_ACCEPT_BROADCAST, tx_accept_flags);
1469
1470                 break;
1471
1472         case BNX2X_RX_MODE_ALLMULTI:
1473                 bnx2x_set_bit(ECORE_ACCEPT_UNICAST, rx_accept_flags);
1474                 bnx2x_set_bit(ECORE_ACCEPT_ALL_MULTICAST, rx_accept_flags);
1475                 bnx2x_set_bit(ECORE_ACCEPT_BROADCAST, rx_accept_flags);
1476
1477                 /* internal switching mode */
1478                 bnx2x_set_bit(ECORE_ACCEPT_UNICAST, tx_accept_flags);
1479                 bnx2x_set_bit(ECORE_ACCEPT_ALL_MULTICAST, tx_accept_flags);
1480                 bnx2x_set_bit(ECORE_ACCEPT_BROADCAST, tx_accept_flags);
1481
1482                 break;
1483
1484         case BNX2X_RX_MODE_ALLMULTI_PROMISC:
1485         case BNX2X_RX_MODE_PROMISC:
1486                 /*
1487                  * According to deffinition of SI mode, iface in promisc mode
1488                  * should receive matched and unmatched (in resolution of port)
1489                  * unicast packets.
1490                  */
1491                 bnx2x_set_bit(ECORE_ACCEPT_UNMATCHED, rx_accept_flags);
1492                 bnx2x_set_bit(ECORE_ACCEPT_UNICAST, rx_accept_flags);
1493                 bnx2x_set_bit(ECORE_ACCEPT_ALL_MULTICAST, rx_accept_flags);
1494                 bnx2x_set_bit(ECORE_ACCEPT_BROADCAST, rx_accept_flags);
1495
1496                 /* internal switching mode */
1497                 bnx2x_set_bit(ECORE_ACCEPT_ALL_MULTICAST, tx_accept_flags);
1498                 bnx2x_set_bit(ECORE_ACCEPT_BROADCAST, tx_accept_flags);
1499
1500                 if (IS_MF_SI(sc)) {
1501                         bnx2x_set_bit(ECORE_ACCEPT_ALL_UNICAST, tx_accept_flags);
1502                 } else {
1503                         bnx2x_set_bit(ECORE_ACCEPT_UNICAST, tx_accept_flags);
1504                 }
1505
1506                 break;
1507
1508         default:
1509                 PMD_RX_LOG(ERR, "Unknown rx_mode (%d)", rx_mode);
1510                 return -1;
1511         }
1512
1513         /* Set ACCEPT_ANY_VLAN as we do not enable filtering by VLAN */
1514         if (rx_mode != BNX2X_RX_MODE_NONE) {
1515                 bnx2x_set_bit(ECORE_ACCEPT_ANY_VLAN, rx_accept_flags);
1516                 bnx2x_set_bit(ECORE_ACCEPT_ANY_VLAN, tx_accept_flags);
1517         }
1518
1519         return 0;
1520 }
1521
1522 static int
1523 bnx2x_set_q_rx_mode(struct bnx2x_softc *sc, uint8_t cl_id,
1524                   unsigned long rx_mode_flags,
1525                   unsigned long rx_accept_flags,
1526                   unsigned long tx_accept_flags, unsigned long ramrod_flags)
1527 {
1528         struct ecore_rx_mode_ramrod_params ramrod_param;
1529         int rc;
1530
1531         memset(&ramrod_param, 0, sizeof(ramrod_param));
1532
1533         /* Prepare ramrod parameters */
1534         ramrod_param.cid = 0;
1535         ramrod_param.cl_id = cl_id;
1536         ramrod_param.rx_mode_obj = &sc->rx_mode_obj;
1537         ramrod_param.func_id = SC_FUNC(sc);
1538
1539         ramrod_param.pstate = &sc->sp_state;
1540         ramrod_param.state = ECORE_FILTER_RX_MODE_PENDING;
1541
1542         ramrod_param.rdata = BNX2X_SP(sc, rx_mode_rdata);
1543         ramrod_param.rdata_mapping =
1544             (rte_iova_t)BNX2X_SP_MAPPING(sc, rx_mode_rdata),
1545             bnx2x_set_bit(ECORE_FILTER_RX_MODE_PENDING, &sc->sp_state);
1546
1547         ramrod_param.ramrod_flags = ramrod_flags;
1548         ramrod_param.rx_mode_flags = rx_mode_flags;
1549
1550         ramrod_param.rx_accept_flags = rx_accept_flags;
1551         ramrod_param.tx_accept_flags = tx_accept_flags;
1552
1553         rc = ecore_config_rx_mode(sc, &ramrod_param);
1554         if (rc < 0) {
1555                 PMD_RX_LOG(ERR, "Set rx_mode %d failed", sc->rx_mode);
1556                 return rc;
1557         }
1558
1559         return 0;
1560 }
1561
1562 int bnx2x_set_storm_rx_mode(struct bnx2x_softc *sc)
1563 {
1564         unsigned long rx_mode_flags = 0, ramrod_flags = 0;
1565         unsigned long rx_accept_flags = 0, tx_accept_flags = 0;
1566         int rc;
1567
1568         rc = bnx2x_fill_accept_flags(sc, sc->rx_mode, &rx_accept_flags,
1569                                    &tx_accept_flags);
1570         if (rc) {
1571                 return rc;
1572         }
1573
1574         bnx2x_set_bit(RAMROD_RX, &ramrod_flags);
1575         bnx2x_set_bit(RAMROD_TX, &ramrod_flags);
1576         bnx2x_set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
1577
1578         return bnx2x_set_q_rx_mode(sc, sc->fp[0].cl_id, rx_mode_flags,
1579                                  rx_accept_flags, tx_accept_flags,
1580                                  ramrod_flags);
1581 }
1582
1583 /* returns the "mcp load_code" according to global load_count array */
1584 static int bnx2x_nic_load_no_mcp(struct bnx2x_softc *sc)
1585 {
1586         int path = SC_PATH(sc);
1587         int port = SC_PORT(sc);
1588
1589         PMD_DRV_LOG(INFO, sc, "NO MCP - load counts[%d]      %d, %d, %d",
1590                     path, load_count[path][0], load_count[path][1],
1591                     load_count[path][2]);
1592
1593         load_count[path][0]++;
1594         load_count[path][1 + port]++;
1595         PMD_DRV_LOG(INFO, sc, "NO MCP - new load counts[%d]  %d, %d, %d",
1596                     path, load_count[path][0], load_count[path][1],
1597                     load_count[path][2]);
1598         if (load_count[path][0] == 1)
1599                 return FW_MSG_CODE_DRV_LOAD_COMMON;
1600         else if (load_count[path][1 + port] == 1)
1601                 return FW_MSG_CODE_DRV_LOAD_PORT;
1602         else
1603                 return FW_MSG_CODE_DRV_LOAD_FUNCTION;
1604 }
1605
1606 /* returns the "mcp load_code" according to global load_count array */
1607 static int bnx2x_nic_unload_no_mcp(struct bnx2x_softc *sc)
1608 {
1609         int port = SC_PORT(sc);
1610         int path = SC_PATH(sc);
1611
1612         PMD_DRV_LOG(INFO, sc, "NO MCP - load counts[%d]      %d, %d, %d",
1613                     path, load_count[path][0], load_count[path][1],
1614                     load_count[path][2]);
1615         load_count[path][0]--;
1616         load_count[path][1 + port]--;
1617         PMD_DRV_LOG(INFO, sc, "NO MCP - new load counts[%d]  %d, %d, %d",
1618                     path, load_count[path][0], load_count[path][1],
1619                     load_count[path][2]);
1620         if (load_count[path][0] == 0) {
1621                 return FW_MSG_CODE_DRV_UNLOAD_COMMON;
1622         } else if (load_count[path][1 + port] == 0) {
1623                 return FW_MSG_CODE_DRV_UNLOAD_PORT;
1624         } else {
1625                 return FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
1626         }
1627 }
1628
1629 /* request unload mode from the MCP: COMMON, PORT or FUNCTION */
1630 static uint32_t bnx2x_send_unload_req(struct bnx2x_softc *sc, int unload_mode)
1631 {
1632         uint32_t reset_code = 0;
1633
1634         /* Select the UNLOAD request mode */
1635         if (unload_mode == UNLOAD_NORMAL) {
1636                 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
1637         } else {
1638                 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
1639         }
1640
1641         /* Send the request to the MCP */
1642         if (!BNX2X_NOMCP(sc)) {
1643                 reset_code = bnx2x_fw_command(sc, reset_code, 0);
1644         } else {
1645                 reset_code = bnx2x_nic_unload_no_mcp(sc);
1646         }
1647
1648         return reset_code;
1649 }
1650
1651 /* send UNLOAD_DONE command to the MCP */
1652 static void bnx2x_send_unload_done(struct bnx2x_softc *sc, uint8_t keep_link)
1653 {
1654         uint32_t reset_param =
1655             keep_link ? DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET : 0;
1656
1657         /* Report UNLOAD_DONE to MCP */
1658         if (!BNX2X_NOMCP(sc)) {
1659                 bnx2x_fw_command(sc, DRV_MSG_CODE_UNLOAD_DONE, reset_param);
1660         }
1661 }
1662
1663 static int bnx2x_func_wait_started(struct bnx2x_softc *sc)
1664 {
1665         int tout = 50;
1666
1667         if (!sc->port.pmf) {
1668                 return 0;
1669         }
1670
1671         /*
1672          * (assumption: No Attention from MCP at this stage)
1673          * PMF probably in the middle of TX disable/enable transaction
1674          * 1. Sync IRS for default SB
1675          * 2. Sync SP queue - this guarantees us that attention handling started
1676          * 3. Wait, that TX disable/enable transaction completes
1677          *
1678          * 1+2 guarantee that if DCBX attention was scheduled it already changed
1679          * pending bit of transaction from STARTED-->TX_STOPPED, if we already
1680          * received completion for the transaction the state is TX_STOPPED.
1681          * State will return to STARTED after completion of TX_STOPPED-->STARTED
1682          * transaction.
1683          */
1684
1685         while (ecore_func_get_state(sc, &sc->func_obj) !=
1686                ECORE_F_STATE_STARTED && tout--) {
1687                 DELAY(20000);
1688         }
1689
1690         if (ecore_func_get_state(sc, &sc->func_obj) != ECORE_F_STATE_STARTED) {
1691                 /*
1692                  * Failed to complete the transaction in a "good way"
1693                  * Force both transactions with CLR bit.
1694                  */
1695                 struct ecore_func_state_params func_params = { NULL };
1696
1697                 PMD_DRV_LOG(NOTICE, sc, "Unexpected function state! "
1698                             "Forcing STARTED-->TX_STOPPED-->STARTED");
1699
1700                 func_params.f_obj = &sc->func_obj;
1701                 bnx2x_set_bit(RAMROD_DRV_CLR_ONLY, &func_params.ramrod_flags);
1702
1703                 /* STARTED-->TX_STOPPED */
1704                 func_params.cmd = ECORE_F_CMD_TX_STOP;
1705                 ecore_func_state_change(sc, &func_params);
1706
1707                 /* TX_STOPPED-->STARTED */
1708                 func_params.cmd = ECORE_F_CMD_TX_START;
1709                 return ecore_func_state_change(sc, &func_params);
1710         }
1711
1712         return 0;
1713 }
1714
1715 static int bnx2x_stop_queue(struct bnx2x_softc *sc, int index)
1716 {
1717         struct bnx2x_fastpath *fp = &sc->fp[index];
1718         struct ecore_queue_state_params q_params = { NULL };
1719         int rc;
1720
1721         PMD_DRV_LOG(DEBUG, sc, "stopping queue %d cid %d", index, fp->index);
1722
1723         q_params.q_obj = &sc->sp_objs[fp->index].q_obj;
1724         /* We want to wait for completion in this context */
1725         bnx2x_set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
1726
1727         /* Stop the primary connection: */
1728
1729         /* ...halt the connection */
1730         q_params.cmd = ECORE_Q_CMD_HALT;
1731         rc = ecore_queue_state_change(sc, &q_params);
1732         if (rc) {
1733                 return rc;
1734         }
1735
1736         /* ...terminate the connection */
1737         q_params.cmd = ECORE_Q_CMD_TERMINATE;
1738         memset(&q_params.params.terminate, 0,
1739                sizeof(q_params.params.terminate));
1740         q_params.params.terminate.cid_index = FIRST_TX_COS_INDEX;
1741         rc = ecore_queue_state_change(sc, &q_params);
1742         if (rc) {
1743                 return rc;
1744         }
1745
1746         /* ...delete cfc entry */
1747         q_params.cmd = ECORE_Q_CMD_CFC_DEL;
1748         memset(&q_params.params.cfc_del, 0, sizeof(q_params.params.cfc_del));
1749         q_params.params.cfc_del.cid_index = FIRST_TX_COS_INDEX;
1750         return ecore_queue_state_change(sc, &q_params);
1751 }
1752
1753 /* wait for the outstanding SP commands */
1754 static uint8_t bnx2x_wait_sp_comp(struct bnx2x_softc *sc, unsigned long mask)
1755 {
1756         unsigned long tmp;
1757         int tout = 5000;        /* wait for 5 secs tops */
1758
1759         while (tout--) {
1760                 mb();
1761                 if (!(atomic_load_acq_long(&sc->sp_state) & mask)) {
1762                         return TRUE;
1763                 }
1764
1765                 DELAY(1000);
1766         }
1767
1768         mb();
1769
1770         tmp = atomic_load_acq_long(&sc->sp_state);
1771         if (tmp & mask) {
1772                 PMD_DRV_LOG(INFO, sc, "Filtering completion timed out: "
1773                             "sp_state 0x%lx, mask 0x%lx", tmp, mask);
1774                 return FALSE;
1775         }
1776
1777         return FALSE;
1778 }
1779
1780 static int bnx2x_func_stop(struct bnx2x_softc *sc)
1781 {
1782         struct ecore_func_state_params func_params = { NULL };
1783         int rc;
1784
1785         /* prepare parameters for function state transitions */
1786         bnx2x_set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
1787         func_params.f_obj = &sc->func_obj;
1788         func_params.cmd = ECORE_F_CMD_STOP;
1789
1790         /*
1791          * Try to stop the function the 'good way'. If it fails (in case
1792          * of a parity error during bnx2x_chip_cleanup()) and we are
1793          * not in a debug mode, perform a state transaction in order to
1794          * enable further HW_RESET transaction.
1795          */
1796         rc = ecore_func_state_change(sc, &func_params);
1797         if (rc) {
1798                 PMD_DRV_LOG(NOTICE, sc, "FUNC_STOP ramrod failed. "
1799                             "Running a dry transaction");
1800                 bnx2x_set_bit(RAMROD_DRV_CLR_ONLY, &func_params.ramrod_flags);
1801                 return ecore_func_state_change(sc, &func_params);
1802         }
1803
1804         return 0;
1805 }
1806
1807 static int bnx2x_reset_hw(struct bnx2x_softc *sc, uint32_t load_code)
1808 {
1809         struct ecore_func_state_params func_params = { NULL };
1810
1811         /* Prepare parameters for function state transitions */
1812         bnx2x_set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
1813
1814         func_params.f_obj = &sc->func_obj;
1815         func_params.cmd = ECORE_F_CMD_HW_RESET;
1816
1817         func_params.params.hw_init.load_phase = load_code;
1818
1819         return ecore_func_state_change(sc, &func_params);
1820 }
1821
1822 static void bnx2x_int_disable_sync(struct bnx2x_softc *sc, int disable_hw)
1823 {
1824         if (disable_hw) {
1825                 /* prevent the HW from sending interrupts */
1826                 bnx2x_int_disable(sc);
1827         }
1828 }
1829
1830 static void
1831 bnx2x_chip_cleanup(struct bnx2x_softc *sc, uint32_t unload_mode, uint8_t keep_link)
1832 {
1833         int port = SC_PORT(sc);
1834         struct ecore_mcast_ramrod_params rparam = { NULL };
1835         uint32_t reset_code;
1836         int i, rc = 0;
1837
1838         bnx2x_drain_tx_queues(sc);
1839
1840         /* give HW time to discard old tx messages */
1841         DELAY(1000);
1842
1843         /* Clean all ETH MACs */
1844         rc = bnx2x_del_all_macs(sc, &sc->sp_objs[0].mac_obj, ECORE_ETH_MAC,
1845                               FALSE);
1846         if (rc < 0) {
1847                 PMD_DRV_LOG(NOTICE, sc,
1848                             "Failed to delete all ETH MACs (%d)", rc);
1849         }
1850
1851         /* Clean up UC list  */
1852         rc = bnx2x_del_all_macs(sc, &sc->sp_objs[0].mac_obj, ECORE_UC_LIST_MAC,
1853                               TRUE);
1854         if (rc < 0) {
1855                 PMD_DRV_LOG(NOTICE, sc,
1856                             "Failed to delete UC MACs list (%d)", rc);
1857         }
1858
1859         /* Disable LLH */
1860         REG_WR(sc, NIG_REG_LLH0_FUNC_EN + port * 8, 0);
1861
1862         /* Set "drop all" to stop Rx */
1863
1864         /*
1865          * We need to take the if_maddr_lock() here in order to prevent
1866          * a race between the completion code and this code.
1867          */
1868
1869         if (bnx2x_test_bit(ECORE_FILTER_RX_MODE_PENDING, &sc->sp_state)) {
1870                 bnx2x_set_bit(ECORE_FILTER_RX_MODE_SCHED, &sc->sp_state);
1871         } else {
1872                 bnx2x_set_storm_rx_mode(sc);
1873         }
1874
1875         /* Clean up multicast configuration */
1876         rparam.mcast_obj = &sc->mcast_obj;
1877         rc = ecore_config_mcast(sc, &rparam, ECORE_MCAST_CMD_DEL);
1878         if (rc < 0) {
1879                 PMD_DRV_LOG(NOTICE, sc,
1880                             "Failed to send DEL MCAST command (%d)", rc);
1881         }
1882
1883         /*
1884          * Send the UNLOAD_REQUEST to the MCP. This will return if
1885          * this function should perform FUNCTION, PORT, or COMMON HW
1886          * reset.
1887          */
1888         reset_code = bnx2x_send_unload_req(sc, unload_mode);
1889
1890         /*
1891          * (assumption: No Attention from MCP at this stage)
1892          * PMF probably in the middle of TX disable/enable transaction
1893          */
1894         rc = bnx2x_func_wait_started(sc);
1895         if (rc) {
1896                 PMD_DRV_LOG(NOTICE, sc, "bnx2x_func_wait_started failed");
1897         }
1898
1899         /*
1900          * Close multi and leading connections
1901          * Completions for ramrods are collected in a synchronous way
1902          */
1903         for (i = 0; i < sc->num_queues; i++) {
1904                 if (bnx2x_stop_queue(sc, i)) {
1905                         goto unload_error;
1906                 }
1907         }
1908
1909         /*
1910          * If SP settings didn't get completed so far - something
1911          * very wrong has happen.
1912          */
1913         if (!bnx2x_wait_sp_comp(sc, ~0x0UL)) {
1914                 PMD_DRV_LOG(NOTICE, sc, "Common slow path ramrods got stuck!");
1915         }
1916
1917 unload_error:
1918
1919         rc = bnx2x_func_stop(sc);
1920         if (rc) {
1921                 PMD_DRV_LOG(NOTICE, sc, "Function stop failed!");
1922         }
1923
1924         /* disable HW interrupts */
1925         bnx2x_int_disable_sync(sc, TRUE);
1926
1927         /* Reset the chip */
1928         rc = bnx2x_reset_hw(sc, reset_code);
1929         if (rc) {
1930                 PMD_DRV_LOG(NOTICE, sc, "Hardware reset failed");
1931         }
1932
1933         /* Report UNLOAD_DONE to MCP */
1934         bnx2x_send_unload_done(sc, keep_link);
1935 }
1936
1937 static void bnx2x_disable_close_the_gate(struct bnx2x_softc *sc)
1938 {
1939         uint32_t val;
1940
1941         PMD_DRV_LOG(DEBUG, sc, "Disabling 'close the gates'");
1942
1943         val = REG_RD(sc, MISC_REG_AEU_GENERAL_MASK);
1944         val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
1945                  MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
1946         REG_WR(sc, MISC_REG_AEU_GENERAL_MASK, val);
1947 }
1948
1949 /*
1950  * Cleans the object that have internal lists without sending
1951  * ramrods. Should be run when interrutps are disabled.
1952  */
1953 static void bnx2x_squeeze_objects(struct bnx2x_softc *sc)
1954 {
1955         unsigned long ramrod_flags = 0, vlan_mac_flags = 0;
1956         struct ecore_mcast_ramrod_params rparam = { NULL };
1957         struct ecore_vlan_mac_obj *mac_obj = &sc->sp_objs->mac_obj;
1958         int rc;
1959
1960         /* Cleanup MACs' object first... */
1961
1962         /* Wait for completion of requested */
1963         bnx2x_set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
1964         /* Perform a dry cleanup */
1965         bnx2x_set_bit(RAMROD_DRV_CLR_ONLY, &ramrod_flags);
1966
1967         /* Clean ETH primary MAC */
1968         bnx2x_set_bit(ECORE_ETH_MAC, &vlan_mac_flags);
1969         rc = mac_obj->delete_all(sc, &sc->sp_objs->mac_obj, &vlan_mac_flags,
1970                                  &ramrod_flags);
1971         if (rc != 0) {
1972                 PMD_DRV_LOG(NOTICE, sc, "Failed to clean ETH MACs (%d)", rc);
1973         }
1974
1975         /* Cleanup UC list */
1976         vlan_mac_flags = 0;
1977         bnx2x_set_bit(ECORE_UC_LIST_MAC, &vlan_mac_flags);
1978         rc = mac_obj->delete_all(sc, mac_obj, &vlan_mac_flags, &ramrod_flags);
1979         if (rc != 0) {
1980                 PMD_DRV_LOG(NOTICE, sc,
1981                             "Failed to clean UC list MACs (%d)", rc);
1982         }
1983
1984         /* Now clean mcast object... */
1985
1986         rparam.mcast_obj = &sc->mcast_obj;
1987         bnx2x_set_bit(RAMROD_DRV_CLR_ONLY, &rparam.ramrod_flags);
1988
1989         /* Add a DEL command... */
1990         rc = ecore_config_mcast(sc, &rparam, ECORE_MCAST_CMD_DEL);
1991         if (rc < 0) {
1992                 PMD_DRV_LOG(NOTICE, sc,
1993                             "Failed to send DEL MCAST command (%d)", rc);
1994         }
1995
1996         /* now wait until all pending commands are cleared */
1997
1998         rc = ecore_config_mcast(sc, &rparam, ECORE_MCAST_CMD_CONT);
1999         while (rc != 0) {
2000                 if (rc < 0) {
2001                         PMD_DRV_LOG(NOTICE, sc,
2002                                     "Failed to clean MCAST object (%d)", rc);
2003                         return;
2004                 }
2005
2006                 rc = ecore_config_mcast(sc, &rparam, ECORE_MCAST_CMD_CONT);
2007         }
2008 }
2009
2010 /* stop the controller */
2011 __rte_noinline
2012 int
2013 bnx2x_nic_unload(struct bnx2x_softc *sc, uint32_t unload_mode, uint8_t keep_link)
2014 {
2015         uint8_t global = FALSE;
2016         uint32_t val;
2017
2018         PMD_INIT_FUNC_TRACE(sc);
2019
2020         PMD_DRV_LOG(DEBUG, sc, "Starting NIC unload...");
2021
2022         /* mark driver as unloaded in shmem2 */
2023         if (IS_PF(sc) && SHMEM2_HAS(sc, drv_capabilities_flag)) {
2024                 val = SHMEM2_RD(sc, drv_capabilities_flag[SC_FW_MB_IDX(sc)]);
2025                 SHMEM2_WR(sc, drv_capabilities_flag[SC_FW_MB_IDX(sc)],
2026                           val & ~DRV_FLAGS_CAPABILITIES_LOADED_L2);
2027         }
2028
2029         if (IS_PF(sc) && sc->recovery_state != BNX2X_RECOVERY_DONE &&
2030             (sc->state == BNX2X_STATE_CLOSED || sc->state == BNX2X_STATE_ERROR)) {
2031                 /*
2032                  * We can get here if the driver has been unloaded
2033                  * during parity error recovery and is either waiting for a
2034                  * leader to complete or for other functions to unload and
2035                  * then ifconfig down has been issued. In this case we want to
2036                  * unload and let other functions to complete a recovery
2037                  * process.
2038                  */
2039                 sc->recovery_state = BNX2X_RECOVERY_DONE;
2040                 sc->is_leader = 0;
2041                 bnx2x_release_leader_lock(sc);
2042                 mb();
2043
2044                 PMD_DRV_LOG(NOTICE, sc, "Can't unload in closed or error state");
2045                 return -1;
2046         }
2047
2048         /*
2049          * Nothing to do during unload if previous bnx2x_nic_load()
2050          * did not completed successfully - all resourses are released.
2051          */
2052         if ((sc->state == BNX2X_STATE_CLOSED) || (sc->state == BNX2X_STATE_ERROR)) {
2053                 return 0;
2054         }
2055
2056         sc->state = BNX2X_STATE_CLOSING_WAITING_HALT;
2057         mb();
2058
2059         sc->rx_mode = BNX2X_RX_MODE_NONE;
2060         bnx2x_set_rx_mode(sc);
2061         mb();
2062
2063         if (IS_PF(sc)) {
2064                 /* set ALWAYS_ALIVE bit in shmem */
2065                 sc->fw_drv_pulse_wr_seq |= DRV_PULSE_ALWAYS_ALIVE;
2066
2067                 bnx2x_drv_pulse(sc);
2068
2069                 bnx2x_stats_handle(sc, STATS_EVENT_STOP);
2070                 bnx2x_save_statistics(sc);
2071         }
2072
2073         /* wait till consumers catch up with producers in all queues */
2074         bnx2x_drain_tx_queues(sc);
2075
2076         /* if VF indicate to PF this function is going down (PF will delete sp
2077          * elements and clear initializations
2078          */
2079         if (IS_VF(sc)) {
2080                 bnx2x_vf_unload(sc);
2081         } else if (unload_mode != UNLOAD_RECOVERY) {
2082                 /* if this is a normal/close unload need to clean up chip */
2083                 bnx2x_chip_cleanup(sc, unload_mode, keep_link);
2084         } else {
2085                 /* Send the UNLOAD_REQUEST to the MCP */
2086                 bnx2x_send_unload_req(sc, unload_mode);
2087
2088                 /*
2089                  * Prevent transactions to host from the functions on the
2090                  * engine that doesn't reset global blocks in case of global
2091                  * attention once gloabl blocks are reset and gates are opened
2092                  * (the engine which leader will perform the recovery
2093                  * last).
2094                  */
2095                 if (!CHIP_IS_E1x(sc)) {
2096                         bnx2x_pf_disable(sc);
2097                 }
2098
2099                 /* disable HW interrupts */
2100                 bnx2x_int_disable_sync(sc, TRUE);
2101
2102                 /* Report UNLOAD_DONE to MCP */
2103                 bnx2x_send_unload_done(sc, FALSE);
2104         }
2105
2106         /*
2107          * At this stage no more interrupts will arrive so we may safely clean
2108          * the queue'able objects here in case they failed to get cleaned so far.
2109          */
2110         if (IS_PF(sc)) {
2111                 bnx2x_squeeze_objects(sc);
2112         }
2113
2114         /* There should be no more pending SP commands at this stage */
2115         sc->sp_state = 0;
2116
2117         sc->port.pmf = 0;
2118
2119         if (IS_PF(sc)) {
2120                 bnx2x_free_mem(sc);
2121         }
2122
2123         /* free the host hardware/software hsi structures */
2124         bnx2x_free_hsi_mem(sc);
2125
2126         bnx2x_free_fw_stats_mem(sc);
2127
2128         sc->state = BNX2X_STATE_CLOSED;
2129
2130         /*
2131          * Check if there are pending parity attentions. If there are - set
2132          * RECOVERY_IN_PROGRESS.
2133          */
2134         if (IS_PF(sc) && bnx2x_chk_parity_attn(sc, &global, FALSE)) {
2135                 bnx2x_set_reset_in_progress(sc);
2136
2137                 /* Set RESET_IS_GLOBAL if needed */
2138                 if (global) {
2139                         bnx2x_set_reset_global(sc);
2140                 }
2141         }
2142
2143         /*
2144          * The last driver must disable a "close the gate" if there is no
2145          * parity attention or "process kill" pending.
2146          */
2147         if (IS_PF(sc) && !bnx2x_clear_pf_load(sc) &&
2148             bnx2x_reset_is_done(sc, SC_PATH(sc))) {
2149                 bnx2x_disable_close_the_gate(sc);
2150         }
2151
2152         PMD_DRV_LOG(DEBUG, sc, "Ended NIC unload");
2153
2154         return 0;
2155 }
2156
2157 /*
2158  * Encapsulte an mbuf cluster into the tx bd chain and makes the memory
2159  * visible to the controller.
2160  *
2161  * If an mbuf is submitted to this routine and cannot be given to the
2162  * controller (e.g. it has too many fragments) then the function may free
2163  * the mbuf and return to the caller.
2164  *
2165  * Returns:
2166  *     int: Number of TX BDs used for the mbuf
2167  *
2168  *   Note the side effect that an mbuf may be freed if it causes a problem.
2169  */
2170 int bnx2x_tx_encap(struct bnx2x_tx_queue *txq, struct rte_mbuf *m0)
2171 {
2172         struct eth_tx_start_bd *tx_start_bd;
2173         uint16_t bd_prod, pkt_prod;
2174         struct bnx2x_softc *sc;
2175         uint32_t nbds = 0;
2176
2177         sc = txq->sc;
2178         bd_prod = txq->tx_bd_tail;
2179         pkt_prod = txq->tx_pkt_tail;
2180
2181         txq->sw_ring[TX_BD(pkt_prod, txq)] = m0;
2182
2183         tx_start_bd = &txq->tx_ring[TX_BD(bd_prod, txq)].start_bd;
2184
2185         tx_start_bd->addr_lo =
2186             rte_cpu_to_le_32(U64_LO(rte_mbuf_data_iova(m0)));
2187         tx_start_bd->addr_hi =
2188             rte_cpu_to_le_32(U64_HI(rte_mbuf_data_iova(m0)));
2189         tx_start_bd->nbytes = rte_cpu_to_le_16(m0->data_len);
2190         tx_start_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_START_BD;
2191         tx_start_bd->general_data =
2192             (1 << ETH_TX_START_BD_HDR_NBDS_SHIFT);
2193
2194         tx_start_bd->nbd = rte_cpu_to_le_16(2);
2195
2196         if (m0->ol_flags & PKT_TX_VLAN_PKT) {
2197                 tx_start_bd->vlan_or_ethertype =
2198                     rte_cpu_to_le_16(m0->vlan_tci);
2199                 tx_start_bd->bd_flags.as_bitfield |=
2200                     (X_ETH_OUTBAND_VLAN <<
2201                      ETH_TX_BD_FLAGS_VLAN_MODE_SHIFT);
2202         } else {
2203                 if (IS_PF(sc))
2204                         tx_start_bd->vlan_or_ethertype =
2205                             rte_cpu_to_le_16(pkt_prod);
2206                 else {
2207                         struct rte_ether_hdr *eh =
2208                             rte_pktmbuf_mtod(m0, struct rte_ether_hdr *);
2209
2210                         tx_start_bd->vlan_or_ethertype =
2211                             rte_cpu_to_le_16(rte_be_to_cpu_16(eh->ether_type));
2212                 }
2213         }
2214
2215         bd_prod = NEXT_TX_BD(bd_prod);
2216         if (IS_VF(sc)) {
2217                 struct eth_tx_parse_bd_e2 *tx_parse_bd;
2218                 const struct rte_ether_hdr *eh =
2219                     rte_pktmbuf_mtod(m0, struct rte_ether_hdr *);
2220                 uint8_t mac_type = UNICAST_ADDRESS;
2221
2222                 tx_parse_bd =
2223                     &txq->tx_ring[TX_BD(bd_prod, txq)].parse_bd_e2;
2224                 if (rte_is_multicast_ether_addr(&eh->d_addr)) {
2225                         if (rte_is_broadcast_ether_addr(&eh->d_addr))
2226                                 mac_type = BROADCAST_ADDRESS;
2227                         else
2228                                 mac_type = MULTICAST_ADDRESS;
2229                 }
2230                 tx_parse_bd->parsing_data =
2231                     (mac_type << ETH_TX_PARSE_BD_E2_ETH_ADDR_TYPE_SHIFT);
2232
2233                 rte_memcpy(&tx_parse_bd->data.mac_addr.dst_hi,
2234                            &eh->d_addr.addr_bytes[0], 2);
2235                 rte_memcpy(&tx_parse_bd->data.mac_addr.dst_mid,
2236                            &eh->d_addr.addr_bytes[2], 2);
2237                 rte_memcpy(&tx_parse_bd->data.mac_addr.dst_lo,
2238                            &eh->d_addr.addr_bytes[4], 2);
2239                 rte_memcpy(&tx_parse_bd->data.mac_addr.src_hi,
2240                            &eh->s_addr.addr_bytes[0], 2);
2241                 rte_memcpy(&tx_parse_bd->data.mac_addr.src_mid,
2242                            &eh->s_addr.addr_bytes[2], 2);
2243                 rte_memcpy(&tx_parse_bd->data.mac_addr.src_lo,
2244                            &eh->s_addr.addr_bytes[4], 2);
2245
2246                 tx_parse_bd->data.mac_addr.dst_hi =
2247                     rte_cpu_to_be_16(tx_parse_bd->data.mac_addr.dst_hi);
2248                 tx_parse_bd->data.mac_addr.dst_mid =
2249                     rte_cpu_to_be_16(tx_parse_bd->data.
2250                                      mac_addr.dst_mid);
2251                 tx_parse_bd->data.mac_addr.dst_lo =
2252                     rte_cpu_to_be_16(tx_parse_bd->data.mac_addr.dst_lo);
2253                 tx_parse_bd->data.mac_addr.src_hi =
2254                     rte_cpu_to_be_16(tx_parse_bd->data.mac_addr.src_hi);
2255                 tx_parse_bd->data.mac_addr.src_mid =
2256                     rte_cpu_to_be_16(tx_parse_bd->data.
2257                                      mac_addr.src_mid);
2258                 tx_parse_bd->data.mac_addr.src_lo =
2259                     rte_cpu_to_be_16(tx_parse_bd->data.mac_addr.src_lo);
2260
2261                 PMD_TX_LOG(DEBUG,
2262                            "PBD dst %x %x %x src %x %x %x p_data %x",
2263                            tx_parse_bd->data.mac_addr.dst_hi,
2264                            tx_parse_bd->data.mac_addr.dst_mid,
2265                            tx_parse_bd->data.mac_addr.dst_lo,
2266                            tx_parse_bd->data.mac_addr.src_hi,
2267                            tx_parse_bd->data.mac_addr.src_mid,
2268                            tx_parse_bd->data.mac_addr.src_lo,
2269                            tx_parse_bd->parsing_data);
2270         }
2271
2272         PMD_TX_LOG(DEBUG,
2273                    "start bd: nbytes %d flags %x vlan %x",
2274                    tx_start_bd->nbytes,
2275                    tx_start_bd->bd_flags.as_bitfield,
2276                    tx_start_bd->vlan_or_ethertype);
2277
2278         bd_prod = NEXT_TX_BD(bd_prod);
2279         pkt_prod++;
2280
2281         if (TX_IDX(bd_prod) < 2)
2282                 nbds++;
2283
2284         txq->nb_tx_avail -= 2;
2285         txq->tx_bd_tail = bd_prod;
2286         txq->tx_pkt_tail = pkt_prod;
2287
2288         return nbds + 2;
2289 }
2290
2291 static uint16_t bnx2x_cid_ilt_lines(struct bnx2x_softc *sc)
2292 {
2293         return L2_ILT_LINES(sc);
2294 }
2295
2296 static void bnx2x_ilt_set_info(struct bnx2x_softc *sc)
2297 {
2298         struct ilt_client_info *ilt_client;
2299         struct ecore_ilt *ilt = sc->ilt;
2300         uint16_t line = 0;
2301
2302         PMD_INIT_FUNC_TRACE(sc);
2303
2304         ilt->start_line = FUNC_ILT_BASE(SC_FUNC(sc));
2305
2306         /* CDU */
2307         ilt_client = &ilt->clients[ILT_CLIENT_CDU];
2308         ilt_client->client_num = ILT_CLIENT_CDU;
2309         ilt_client->page_size = CDU_ILT_PAGE_SZ;
2310         ilt_client->flags = ILT_CLIENT_SKIP_MEM;
2311         ilt_client->start = line;
2312         line += bnx2x_cid_ilt_lines(sc);
2313
2314         if (CNIC_SUPPORT(sc)) {
2315                 line += CNIC_ILT_LINES;
2316         }
2317
2318         ilt_client->end = (line - 1);
2319
2320         /* QM */
2321         if (QM_INIT(sc->qm_cid_count)) {
2322                 ilt_client = &ilt->clients[ILT_CLIENT_QM];
2323                 ilt_client->client_num = ILT_CLIENT_QM;
2324                 ilt_client->page_size = QM_ILT_PAGE_SZ;
2325                 ilt_client->flags = 0;
2326                 ilt_client->start = line;
2327
2328                 /* 4 bytes for each cid */
2329                 line += DIV_ROUND_UP(sc->qm_cid_count * QM_QUEUES_PER_FUNC * 4,
2330                                      QM_ILT_PAGE_SZ);
2331
2332                 ilt_client->end = (line - 1);
2333         }
2334
2335         if (CNIC_SUPPORT(sc)) {
2336                 /* SRC */
2337                 ilt_client = &ilt->clients[ILT_CLIENT_SRC];
2338                 ilt_client->client_num = ILT_CLIENT_SRC;
2339                 ilt_client->page_size = SRC_ILT_PAGE_SZ;
2340                 ilt_client->flags = 0;
2341                 ilt_client->start = line;
2342                 line += SRC_ILT_LINES;
2343                 ilt_client->end = (line - 1);
2344
2345                 /* TM */
2346                 ilt_client = &ilt->clients[ILT_CLIENT_TM];
2347                 ilt_client->client_num = ILT_CLIENT_TM;
2348                 ilt_client->page_size = TM_ILT_PAGE_SZ;
2349                 ilt_client->flags = 0;
2350                 ilt_client->start = line;
2351                 line += TM_ILT_LINES;
2352                 ilt_client->end = (line - 1);
2353         }
2354
2355         assert((line <= ILT_MAX_LINES));
2356 }
2357
2358 static void bnx2x_set_fp_rx_buf_size(struct bnx2x_softc *sc)
2359 {
2360         int i;
2361
2362         for (i = 0; i < sc->num_queues; i++) {
2363                 /* get the Rx buffer size for RX frames */
2364                 sc->fp[i].rx_buf_size =
2365                     (IP_HEADER_ALIGNMENT_PADDING + ETH_OVERHEAD + sc->mtu);
2366         }
2367 }
2368
2369 int bnx2x_alloc_ilt_mem(struct bnx2x_softc *sc)
2370 {
2371
2372         sc->ilt = rte_malloc("", sizeof(struct ecore_ilt), RTE_CACHE_LINE_SIZE);
2373
2374         return sc->ilt == NULL;
2375 }
2376
2377 static int bnx2x_alloc_ilt_lines_mem(struct bnx2x_softc *sc)
2378 {
2379         sc->ilt->lines = rte_calloc("",
2380                                     sizeof(struct ilt_line), ILT_MAX_LINES,
2381                                     RTE_CACHE_LINE_SIZE);
2382         return sc->ilt->lines == NULL;
2383 }
2384
2385 void bnx2x_free_ilt_mem(struct bnx2x_softc *sc)
2386 {
2387         rte_free(sc->ilt);
2388         sc->ilt = NULL;
2389 }
2390
2391 static void bnx2x_free_ilt_lines_mem(struct bnx2x_softc *sc)
2392 {
2393         if (sc->ilt->lines != NULL) {
2394                 rte_free(sc->ilt->lines);
2395                 sc->ilt->lines = NULL;
2396         }
2397 }
2398
2399 static void bnx2x_free_mem(struct bnx2x_softc *sc)
2400 {
2401         uint32_t i;
2402
2403         for (i = 0; i < L2_ILT_LINES(sc); i++) {
2404                 sc->context[i].vcxt = NULL;
2405                 sc->context[i].size = 0;
2406         }
2407
2408         ecore_ilt_mem_op(sc, ILT_MEMOP_FREE);
2409
2410         bnx2x_free_ilt_lines_mem(sc);
2411 }
2412
2413 static int bnx2x_alloc_mem(struct bnx2x_softc *sc)
2414 {
2415         int context_size;
2416         int allocated;
2417         int i;
2418         char cdu_name[RTE_MEMZONE_NAMESIZE];
2419
2420         /*
2421          * Allocate memory for CDU context:
2422          * This memory is allocated separately and not in the generic ILT
2423          * functions because CDU differs in few aspects:
2424          * 1. There can be multiple entities allocating memory for context -
2425          * regular L2, CNIC, and SRIOV drivers. Each separately controls
2426          * its own ILT lines.
2427          * 2. Since CDU page-size is not a single 4KB page (which is the case
2428          * for the other ILT clients), to be efficient we want to support
2429          * allocation of sub-page-size in the last entry.
2430          * 3. Context pointers are used by the driver to pass to FW / update
2431          * the context (for the other ILT clients the pointers are used just to
2432          * free the memory during unload).
2433          */
2434         context_size = (sizeof(union cdu_context) * BNX2X_L2_CID_COUNT(sc));
2435         for (i = 0, allocated = 0; allocated < context_size; i++) {
2436                 sc->context[i].size = min(CDU_ILT_PAGE_SZ,
2437                                           (context_size - allocated));
2438
2439                 snprintf(cdu_name, sizeof(cdu_name), "cdu_%d", i);
2440                 if (bnx2x_dma_alloc(sc, sc->context[i].size,
2441                                   &sc->context[i].vcxt_dma,
2442                                   cdu_name, BNX2X_PAGE_SIZE) != 0) {
2443                         bnx2x_free_mem(sc);
2444                         return -1;
2445                 }
2446
2447                 sc->context[i].vcxt =
2448                     (union cdu_context *)sc->context[i].vcxt_dma.vaddr;
2449
2450                 allocated += sc->context[i].size;
2451         }
2452
2453         bnx2x_alloc_ilt_lines_mem(sc);
2454
2455         if (ecore_ilt_mem_op(sc, ILT_MEMOP_ALLOC)) {
2456                 PMD_DRV_LOG(NOTICE, sc, "ecore_ilt_mem_op ILT_MEMOP_ALLOC failed");
2457                 bnx2x_free_mem(sc);
2458                 return -1;
2459         }
2460
2461         return 0;
2462 }
2463
2464 static void bnx2x_free_fw_stats_mem(struct bnx2x_softc *sc)
2465 {
2466         bnx2x_dma_free(&sc->fw_stats_dma);
2467         sc->fw_stats_num = 0;
2468
2469         sc->fw_stats_req_size = 0;
2470         sc->fw_stats_req = NULL;
2471         sc->fw_stats_req_mapping = 0;
2472
2473         sc->fw_stats_data_size = 0;
2474         sc->fw_stats_data = NULL;
2475         sc->fw_stats_data_mapping = 0;
2476 }
2477
2478 static int bnx2x_alloc_fw_stats_mem(struct bnx2x_softc *sc)
2479 {
2480         uint8_t num_queue_stats;
2481         int num_groups, vf_headroom = 0;
2482
2483         /* number of queues for statistics is number of eth queues */
2484         num_queue_stats = BNX2X_NUM_ETH_QUEUES(sc);
2485
2486         /*
2487          * Total number of FW statistics requests =
2488          *   1 for port stats + 1 for PF stats + num of queues
2489          */
2490         sc->fw_stats_num = (2 + num_queue_stats);
2491
2492         /*
2493          * Request is built from stats_query_header and an array of
2494          * stats_query_cmd_group each of which contains STATS_QUERY_CMD_COUNT
2495          * rules. The real number or requests is configured in the
2496          * stats_query_header.
2497          */
2498         num_groups = (sc->fw_stats_num + vf_headroom) / STATS_QUERY_CMD_COUNT;
2499         if ((sc->fw_stats_num + vf_headroom) % STATS_QUERY_CMD_COUNT)
2500                 num_groups++;
2501
2502         sc->fw_stats_req_size =
2503             (sizeof(struct stats_query_header) +
2504              (num_groups * sizeof(struct stats_query_cmd_group)));
2505
2506         /*
2507          * Data for statistics requests + stats_counter.
2508          * stats_counter holds per-STORM counters that are incremented when
2509          * STORM has finished with the current request. Memory for FCoE
2510          * offloaded statistics are counted anyway, even if they will not be sent.
2511          * VF stats are not accounted for here as the data of VF stats is stored
2512          * in memory allocated by the VF, not here.
2513          */
2514         sc->fw_stats_data_size =
2515             (sizeof(struct stats_counter) +
2516              sizeof(struct per_port_stats) + sizeof(struct per_pf_stats) +
2517              /* sizeof(struct fcoe_statistics_params) + */
2518              (sizeof(struct per_queue_stats) * num_queue_stats));
2519
2520         if (bnx2x_dma_alloc(sc, (sc->fw_stats_req_size + sc->fw_stats_data_size),
2521                           &sc->fw_stats_dma, "fw_stats",
2522                           RTE_CACHE_LINE_SIZE) != 0) {
2523                 bnx2x_free_fw_stats_mem(sc);
2524                 return -1;
2525         }
2526
2527         /* set up the shortcuts */
2528
2529         sc->fw_stats_req = (struct bnx2x_fw_stats_req *)sc->fw_stats_dma.vaddr;
2530         sc->fw_stats_req_mapping = sc->fw_stats_dma.paddr;
2531
2532         sc->fw_stats_data =
2533             (struct bnx2x_fw_stats_data *)((uint8_t *) sc->fw_stats_dma.vaddr +
2534                                          sc->fw_stats_req_size);
2535         sc->fw_stats_data_mapping = (sc->fw_stats_dma.paddr +
2536                                      sc->fw_stats_req_size);
2537
2538         return 0;
2539 }
2540
2541 /*
2542  * Bits map:
2543  * 0-7  - Engine0 load counter.
2544  * 8-15 - Engine1 load counter.
2545  * 16   - Engine0 RESET_IN_PROGRESS bit.
2546  * 17   - Engine1 RESET_IN_PROGRESS bit.
2547  * 18   - Engine0 ONE_IS_LOADED. Set when there is at least one active
2548  *        function on the engine
2549  * 19   - Engine1 ONE_IS_LOADED.
2550  * 20   - Chip reset flow bit. When set none-leader must wait for both engines
2551  *        leader to complete (check for both RESET_IN_PROGRESS bits and not
2552  *        for just the one belonging to its engine).
2553  */
2554 #define BNX2X_RECOVERY_GLOB_REG     MISC_REG_GENERIC_POR_1
2555 #define BNX2X_PATH0_LOAD_CNT_MASK   0x000000ff
2556 #define BNX2X_PATH0_LOAD_CNT_SHIFT  0
2557 #define BNX2X_PATH1_LOAD_CNT_MASK   0x0000ff00
2558 #define BNX2X_PATH1_LOAD_CNT_SHIFT  8
2559 #define BNX2X_PATH0_RST_IN_PROG_BIT 0x00010000
2560 #define BNX2X_PATH1_RST_IN_PROG_BIT 0x00020000
2561 #define BNX2X_GLOBAL_RESET_BIT      0x00040000
2562
2563 /* set the GLOBAL_RESET bit, should be run under rtnl lock */
2564 static void bnx2x_set_reset_global(struct bnx2x_softc *sc)
2565 {
2566         uint32_t val;
2567         bnx2x_acquire_hw_lock(sc, HW_LOCK_RESOURCE_RECOVERY_REG);
2568         val = REG_RD(sc, BNX2X_RECOVERY_GLOB_REG);
2569         REG_WR(sc, BNX2X_RECOVERY_GLOB_REG, val | BNX2X_GLOBAL_RESET_BIT);
2570         bnx2x_release_hw_lock(sc, HW_LOCK_RESOURCE_RECOVERY_REG);
2571 }
2572
2573 /* clear the GLOBAL_RESET bit, should be run under rtnl lock */
2574 static void bnx2x_clear_reset_global(struct bnx2x_softc *sc)
2575 {
2576         uint32_t val;
2577         bnx2x_acquire_hw_lock(sc, HW_LOCK_RESOURCE_RECOVERY_REG);
2578         val = REG_RD(sc, BNX2X_RECOVERY_GLOB_REG);
2579         REG_WR(sc, BNX2X_RECOVERY_GLOB_REG, val & (~BNX2X_GLOBAL_RESET_BIT));
2580         bnx2x_release_hw_lock(sc, HW_LOCK_RESOURCE_RECOVERY_REG);
2581 }
2582
2583 /* checks the GLOBAL_RESET bit, should be run under rtnl lock */
2584 static uint8_t bnx2x_reset_is_global(struct bnx2x_softc *sc)
2585 {
2586         return REG_RD(sc, BNX2X_RECOVERY_GLOB_REG) & BNX2X_GLOBAL_RESET_BIT;
2587 }
2588
2589 /* clear RESET_IN_PROGRESS bit for the engine, should be run under rtnl lock */
2590 static void bnx2x_set_reset_done(struct bnx2x_softc *sc)
2591 {
2592         uint32_t val;
2593         uint32_t bit = SC_PATH(sc) ? BNX2X_PATH1_RST_IN_PROG_BIT :
2594             BNX2X_PATH0_RST_IN_PROG_BIT;
2595
2596         bnx2x_acquire_hw_lock(sc, HW_LOCK_RESOURCE_RECOVERY_REG);
2597
2598         val = REG_RD(sc, BNX2X_RECOVERY_GLOB_REG);
2599         /* Clear the bit */
2600         val &= ~bit;
2601         REG_WR(sc, BNX2X_RECOVERY_GLOB_REG, val);
2602
2603         bnx2x_release_hw_lock(sc, HW_LOCK_RESOURCE_RECOVERY_REG);
2604 }
2605
2606 /* set RESET_IN_PROGRESS for the engine, should be run under rtnl lock */
2607 static void bnx2x_set_reset_in_progress(struct bnx2x_softc *sc)
2608 {
2609         uint32_t val;
2610         uint32_t bit = SC_PATH(sc) ? BNX2X_PATH1_RST_IN_PROG_BIT :
2611             BNX2X_PATH0_RST_IN_PROG_BIT;
2612
2613         bnx2x_acquire_hw_lock(sc, HW_LOCK_RESOURCE_RECOVERY_REG);
2614
2615         val = REG_RD(sc, BNX2X_RECOVERY_GLOB_REG);
2616         /* Set the bit */
2617         val |= bit;
2618         REG_WR(sc, BNX2X_RECOVERY_GLOB_REG, val);
2619
2620         bnx2x_release_hw_lock(sc, HW_LOCK_RESOURCE_RECOVERY_REG);
2621 }
2622
2623 /* check RESET_IN_PROGRESS bit for an engine, should be run under rtnl lock */
2624 static uint8_t bnx2x_reset_is_done(struct bnx2x_softc *sc, int engine)
2625 {
2626         uint32_t val = REG_RD(sc, BNX2X_RECOVERY_GLOB_REG);
2627         uint32_t bit = engine ? BNX2X_PATH1_RST_IN_PROG_BIT :
2628             BNX2X_PATH0_RST_IN_PROG_BIT;
2629
2630         /* return false if bit is set */
2631         return (val & bit) ? FALSE : TRUE;
2632 }
2633
2634 /* get the load status for an engine, should be run under rtnl lock */
2635 static uint8_t bnx2x_get_load_status(struct bnx2x_softc *sc, int engine)
2636 {
2637         uint32_t mask = engine ? BNX2X_PATH1_LOAD_CNT_MASK :
2638             BNX2X_PATH0_LOAD_CNT_MASK;
2639         uint32_t shift = engine ? BNX2X_PATH1_LOAD_CNT_SHIFT :
2640             BNX2X_PATH0_LOAD_CNT_SHIFT;
2641         uint32_t val = REG_RD(sc, BNX2X_RECOVERY_GLOB_REG);
2642
2643         val = ((val & mask) >> shift);
2644
2645         return val != 0;
2646 }
2647
2648 /* set pf load mark */
2649 static void bnx2x_set_pf_load(struct bnx2x_softc *sc)
2650 {
2651         uint32_t val;
2652         uint32_t val1;
2653         uint32_t mask = SC_PATH(sc) ? BNX2X_PATH1_LOAD_CNT_MASK :
2654             BNX2X_PATH0_LOAD_CNT_MASK;
2655         uint32_t shift = SC_PATH(sc) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
2656             BNX2X_PATH0_LOAD_CNT_SHIFT;
2657
2658         bnx2x_acquire_hw_lock(sc, HW_LOCK_RESOURCE_RECOVERY_REG);
2659
2660         PMD_INIT_FUNC_TRACE(sc);
2661
2662         val = REG_RD(sc, BNX2X_RECOVERY_GLOB_REG);
2663
2664         /* get the current counter value */
2665         val1 = ((val & mask) >> shift);
2666
2667         /* set bit of this PF */
2668         val1 |= (1 << SC_ABS_FUNC(sc));
2669
2670         /* clear the old value */
2671         val &= ~mask;
2672
2673         /* set the new one */
2674         val |= ((val1 << shift) & mask);
2675
2676         REG_WR(sc, BNX2X_RECOVERY_GLOB_REG, val);
2677
2678         bnx2x_release_hw_lock(sc, HW_LOCK_RESOURCE_RECOVERY_REG);
2679 }
2680
2681 /* clear pf load mark */
2682 static uint8_t bnx2x_clear_pf_load(struct bnx2x_softc *sc)
2683 {
2684         uint32_t val1, val;
2685         uint32_t mask = SC_PATH(sc) ? BNX2X_PATH1_LOAD_CNT_MASK :
2686             BNX2X_PATH0_LOAD_CNT_MASK;
2687         uint32_t shift = SC_PATH(sc) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
2688             BNX2X_PATH0_LOAD_CNT_SHIFT;
2689
2690         bnx2x_acquire_hw_lock(sc, HW_LOCK_RESOURCE_RECOVERY_REG);
2691         val = REG_RD(sc, BNX2X_RECOVERY_GLOB_REG);
2692
2693         /* get the current counter value */
2694         val1 = (val & mask) >> shift;
2695
2696         /* clear bit of that PF */
2697         val1 &= ~(1 << SC_ABS_FUNC(sc));
2698
2699         /* clear the old value */
2700         val &= ~mask;
2701
2702         /* set the new one */
2703         val |= ((val1 << shift) & mask);
2704
2705         REG_WR(sc, BNX2X_RECOVERY_GLOB_REG, val);
2706         bnx2x_release_hw_lock(sc, HW_LOCK_RESOURCE_RECOVERY_REG);
2707         return val1 != 0;
2708 }
2709
2710 /* send load requrest to mcp and analyze response */
2711 static int bnx2x_nic_load_request(struct bnx2x_softc *sc, uint32_t * load_code)
2712 {
2713         PMD_INIT_FUNC_TRACE(sc);
2714
2715         /* init fw_seq */
2716         sc->fw_seq =
2717             (SHMEM_RD(sc, func_mb[SC_FW_MB_IDX(sc)].drv_mb_header) &
2718              DRV_MSG_SEQ_NUMBER_MASK);
2719
2720         PMD_DRV_LOG(DEBUG, sc, "initial fw_seq 0x%04x", sc->fw_seq);
2721
2722 #ifdef BNX2X_PULSE
2723         /* get the current FW pulse sequence */
2724         sc->fw_drv_pulse_wr_seq =
2725             (SHMEM_RD(sc, func_mb[SC_FW_MB_IDX(sc)].drv_pulse_mb) &
2726              DRV_PULSE_SEQ_MASK);
2727 #else
2728         /* set ALWAYS_ALIVE bit in shmem */
2729         sc->fw_drv_pulse_wr_seq |= DRV_PULSE_ALWAYS_ALIVE;
2730         bnx2x_drv_pulse(sc);
2731 #endif
2732
2733         /* load request */
2734         (*load_code) = bnx2x_fw_command(sc, DRV_MSG_CODE_LOAD_REQ,
2735                                       DRV_MSG_CODE_LOAD_REQ_WITH_LFA);
2736
2737         /* if the MCP fails to respond we must abort */
2738         if (!(*load_code)) {
2739                 PMD_DRV_LOG(NOTICE, sc, "MCP response failure!");
2740                 return -1;
2741         }
2742
2743         /* if MCP refused then must abort */
2744         if ((*load_code) == FW_MSG_CODE_DRV_LOAD_REFUSED) {
2745                 PMD_DRV_LOG(NOTICE, sc, "MCP refused load request");
2746                 return -1;
2747         }
2748
2749         return 0;
2750 }
2751
2752 /*
2753  * Check whether another PF has already loaded FW to chip. In virtualized
2754  * environments a pf from anoth VM may have already initialized the device
2755  * including loading FW.
2756  */
2757 static int bnx2x_nic_load_analyze_req(struct bnx2x_softc *sc, uint32_t load_code)
2758 {
2759         uint32_t my_fw, loaded_fw;
2760
2761         /* is another pf loaded on this engine? */
2762         if ((load_code != FW_MSG_CODE_DRV_LOAD_COMMON_CHIP) &&
2763             (load_code != FW_MSG_CODE_DRV_LOAD_COMMON)) {
2764                 /* build my FW version dword */
2765                 my_fw = (BNX2X_5710_FW_MAJOR_VERSION +
2766                          (BNX2X_5710_FW_MINOR_VERSION << 8) +
2767                          (BNX2X_5710_FW_REVISION_VERSION << 16) +
2768                          (BNX2X_5710_FW_ENGINEERING_VERSION << 24));
2769
2770                 /* read loaded FW from chip */
2771                 loaded_fw = REG_RD(sc, XSEM_REG_PRAM);
2772                 PMD_DRV_LOG(DEBUG, sc, "loaded FW 0x%08x / my FW 0x%08x",
2773                             loaded_fw, my_fw);
2774
2775                 /* abort nic load if version mismatch */
2776                 if (my_fw != loaded_fw) {
2777                         PMD_DRV_LOG(NOTICE, sc,
2778                                     "FW 0x%08x already loaded (mine is 0x%08x)",
2779                                     loaded_fw, my_fw);
2780                         return -1;
2781                 }
2782         }
2783
2784         return 0;
2785 }
2786
2787 /* mark PMF if applicable */
2788 static void bnx2x_nic_load_pmf(struct bnx2x_softc *sc, uint32_t load_code)
2789 {
2790         uint32_t ncsi_oem_data_addr;
2791
2792         PMD_INIT_FUNC_TRACE(sc);
2793
2794         if ((load_code == FW_MSG_CODE_DRV_LOAD_COMMON) ||
2795             (load_code == FW_MSG_CODE_DRV_LOAD_COMMON_CHIP) ||
2796             (load_code == FW_MSG_CODE_DRV_LOAD_PORT)) {
2797                 /*
2798                  * Barrier here for ordering between the writing to sc->port.pmf here
2799                  * and reading it from the periodic task.
2800                  */
2801                 sc->port.pmf = 1;
2802                 mb();
2803         } else {
2804                 sc->port.pmf = 0;
2805         }
2806
2807         PMD_DRV_LOG(DEBUG, sc, "pmf %d", sc->port.pmf);
2808
2809         if (load_code == FW_MSG_CODE_DRV_LOAD_COMMON_CHIP) {
2810                 if (SHMEM2_HAS(sc, ncsi_oem_data_addr)) {
2811                         ncsi_oem_data_addr = SHMEM2_RD(sc, ncsi_oem_data_addr);
2812                         if (ncsi_oem_data_addr) {
2813                                 REG_WR(sc,
2814                                        (ncsi_oem_data_addr +
2815                                         offsetof(struct glob_ncsi_oem_data,
2816                                                  driver_version)), 0);
2817                         }
2818                 }
2819         }
2820 }
2821
2822 static void bnx2x_read_mf_cfg(struct bnx2x_softc *sc)
2823 {
2824         int n = (CHIP_IS_MODE_4_PORT(sc) ? 2 : 1);
2825         int abs_func;
2826         int vn;
2827
2828         if (BNX2X_NOMCP(sc)) {
2829                 return;         /* what should be the default bvalue in this case */
2830         }
2831
2832         /*
2833          * The formula for computing the absolute function number is...
2834          * For 2 port configuration (4 functions per port):
2835          *   abs_func = 2 * vn + SC_PORT + SC_PATH
2836          * For 4 port configuration (2 functions per port):
2837          *   abs_func = 4 * vn + 2 * SC_PORT + SC_PATH
2838          */
2839         for (vn = VN_0; vn < SC_MAX_VN_NUM(sc); vn++) {
2840                 abs_func = (n * (2 * vn + SC_PORT(sc)) + SC_PATH(sc));
2841                 if (abs_func >= E1H_FUNC_MAX) {
2842                         break;
2843                 }
2844                 sc->devinfo.mf_info.mf_config[vn] =
2845                     MFCFG_RD(sc, func_mf_config[abs_func].config);
2846         }
2847
2848         if (sc->devinfo.mf_info.mf_config[SC_VN(sc)] &
2849             FUNC_MF_CFG_FUNC_DISABLED) {
2850                 PMD_DRV_LOG(DEBUG, sc, "mf_cfg function disabled");
2851                 sc->flags |= BNX2X_MF_FUNC_DIS;
2852         } else {
2853                 PMD_DRV_LOG(DEBUG, sc, "mf_cfg function enabled");
2854                 sc->flags &= ~BNX2X_MF_FUNC_DIS;
2855         }
2856 }
2857
2858 /* acquire split MCP access lock register */
2859 static int bnx2x_acquire_alr(struct bnx2x_softc *sc)
2860 {
2861         uint32_t j, val;
2862
2863         for (j = 0; j < 1000; j++) {
2864                 val = (1UL << 31);
2865                 REG_WR(sc, GRCBASE_MCP + 0x9c, val);
2866                 val = REG_RD(sc, GRCBASE_MCP + 0x9c);
2867                 if (val & (1L << 31))
2868                         break;
2869
2870                 DELAY(5000);
2871         }
2872
2873         if (!(val & (1L << 31))) {
2874                 PMD_DRV_LOG(NOTICE, sc, "Cannot acquire MCP access lock register");
2875                 return -1;
2876         }
2877
2878         return 0;
2879 }
2880
2881 /* release split MCP access lock register */
2882 static void bnx2x_release_alr(struct bnx2x_softc *sc)
2883 {
2884         REG_WR(sc, GRCBASE_MCP + 0x9c, 0);
2885 }
2886
2887 static void bnx2x_fan_failure(struct bnx2x_softc *sc)
2888 {
2889         int port = SC_PORT(sc);
2890         uint32_t ext_phy_config;
2891
2892         /* mark the failure */
2893         ext_phy_config =
2894             SHMEM_RD(sc, dev_info.port_hw_config[port].external_phy_config);
2895
2896         ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
2897         ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
2898         SHMEM_WR(sc, dev_info.port_hw_config[port].external_phy_config,
2899                  ext_phy_config);
2900
2901         /* log the failure */
2902         PMD_DRV_LOG(INFO, sc,
2903                     "Fan Failure has caused the driver to shutdown "
2904                     "the card to prevent permanent damage. "
2905                     "Please contact OEM Support for assistance");
2906
2907         rte_panic("Schedule task to handle fan failure");
2908 }
2909
2910 /* this function is called upon a link interrupt */
2911 static void bnx2x_link_attn(struct bnx2x_softc *sc)
2912 {
2913         uint32_t pause_enabled = 0;
2914         struct host_port_stats *pstats;
2915         int cmng_fns;
2916
2917         /* Make sure that we are synced with the current statistics */
2918         bnx2x_stats_handle(sc, STATS_EVENT_STOP);
2919
2920         elink_link_update(&sc->link_params, &sc->link_vars);
2921
2922         if (sc->link_vars.link_up) {
2923
2924                 /* dropless flow control */
2925                 if (sc->dropless_fc) {
2926                         pause_enabled = 0;
2927
2928                         if (sc->link_vars.flow_ctrl & ELINK_FLOW_CTRL_TX) {
2929                                 pause_enabled = 1;
2930                         }
2931
2932                         REG_WR(sc,
2933                                (BAR_USTRORM_INTMEM +
2934                                 USTORM_ETH_PAUSE_ENABLED_OFFSET(SC_PORT(sc))),
2935                                pause_enabled);
2936                 }
2937
2938                 if (sc->link_vars.mac_type != ELINK_MAC_TYPE_EMAC) {
2939                         pstats = BNX2X_SP(sc, port_stats);
2940                         /* reset old mac stats */
2941                         memset(&(pstats->mac_stx[0]), 0,
2942                                sizeof(struct mac_stx));
2943                 }
2944
2945                 if (sc->state == BNX2X_STATE_OPEN) {
2946                         bnx2x_stats_handle(sc, STATS_EVENT_LINK_UP);
2947                 }
2948         }
2949
2950         if (sc->link_vars.link_up && sc->link_vars.line_speed) {
2951                 cmng_fns = bnx2x_get_cmng_fns_mode(sc);
2952
2953                 if (cmng_fns != CMNG_FNS_NONE) {
2954                         bnx2x_cmng_fns_init(sc, FALSE, cmng_fns);
2955                         storm_memset_cmng(sc, &sc->cmng, SC_PORT(sc));
2956                 }
2957         }
2958
2959         bnx2x_link_report_locked(sc);
2960
2961         if (IS_MF(sc)) {
2962                 bnx2x_link_sync_notify(sc);
2963         }
2964 }
2965
2966 static void bnx2x_attn_int_asserted(struct bnx2x_softc *sc, uint32_t asserted)
2967 {
2968         int port = SC_PORT(sc);
2969         uint32_t aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
2970             MISC_REG_AEU_MASK_ATTN_FUNC_0;
2971         uint32_t nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
2972             NIG_REG_MASK_INTERRUPT_PORT0;
2973         uint32_t aeu_mask;
2974         uint32_t nig_mask = 0;
2975         uint32_t reg_addr;
2976         uint32_t igu_acked;
2977         uint32_t cnt;
2978
2979         if (sc->attn_state & asserted) {
2980                 PMD_DRV_LOG(ERR, sc, "IGU ERROR attn=0x%08x", asserted);
2981         }
2982
2983         bnx2x_acquire_hw_lock(sc, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
2984
2985         aeu_mask = REG_RD(sc, aeu_addr);
2986
2987         aeu_mask &= ~(asserted & 0x3ff);
2988
2989         REG_WR(sc, aeu_addr, aeu_mask);
2990
2991         bnx2x_release_hw_lock(sc, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
2992
2993         sc->attn_state |= asserted;
2994
2995         if (asserted & ATTN_HARD_WIRED_MASK) {
2996                 if (asserted & ATTN_NIG_FOR_FUNC) {
2997
2998                         bnx2x_acquire_phy_lock(sc);
2999                         /* save nig interrupt mask */
3000                         nig_mask = REG_RD(sc, nig_int_mask_addr);
3001
3002                         /* If nig_mask is not set, no need to call the update function */
3003                         if (nig_mask) {
3004                                 REG_WR(sc, nig_int_mask_addr, 0);
3005
3006                                 bnx2x_link_attn(sc);
3007                         }
3008
3009                         /* handle unicore attn? */
3010                 }
3011
3012                 if (asserted & ATTN_SW_TIMER_4_FUNC) {
3013                         PMD_DRV_LOG(DEBUG, sc, "ATTN_SW_TIMER_4_FUNC!");
3014                 }
3015
3016                 if (asserted & GPIO_2_FUNC) {
3017                         PMD_DRV_LOG(DEBUG, sc, "GPIO_2_FUNC!");
3018                 }
3019
3020                 if (asserted & GPIO_3_FUNC) {
3021                         PMD_DRV_LOG(DEBUG, sc, "GPIO_3_FUNC!");
3022                 }
3023
3024                 if (asserted & GPIO_4_FUNC) {
3025                         PMD_DRV_LOG(DEBUG, sc, "GPIO_4_FUNC!");
3026                 }
3027
3028                 if (port == 0) {
3029                         if (asserted & ATTN_GENERAL_ATTN_1) {
3030                                 PMD_DRV_LOG(DEBUG, sc, "ATTN_GENERAL_ATTN_1!");
3031                                 REG_WR(sc, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
3032                         }
3033                         if (asserted & ATTN_GENERAL_ATTN_2) {
3034                                 PMD_DRV_LOG(DEBUG, sc, "ATTN_GENERAL_ATTN_2!");
3035                                 REG_WR(sc, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
3036                         }
3037                         if (asserted & ATTN_GENERAL_ATTN_3) {
3038                                 PMD_DRV_LOG(DEBUG, sc, "ATTN_GENERAL_ATTN_3!");
3039                                 REG_WR(sc, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
3040                         }
3041                 } else {
3042                         if (asserted & ATTN_GENERAL_ATTN_4) {
3043                                 PMD_DRV_LOG(DEBUG, sc, "ATTN_GENERAL_ATTN_4!");
3044                                 REG_WR(sc, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
3045                         }
3046                         if (asserted & ATTN_GENERAL_ATTN_5) {
3047                                 PMD_DRV_LOG(DEBUG, sc, "ATTN_GENERAL_ATTN_5!");
3048                                 REG_WR(sc, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
3049                         }
3050                         if (asserted & ATTN_GENERAL_ATTN_6) {
3051                                 PMD_DRV_LOG(DEBUG, sc, "ATTN_GENERAL_ATTN_6!");
3052                                 REG_WR(sc, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
3053                         }
3054                 }
3055         }
3056         /* hardwired */
3057         if (sc->devinfo.int_block == INT_BLOCK_HC) {
3058                 reg_addr =
3059                     (HC_REG_COMMAND_REG + port * 32 +
3060                      COMMAND_REG_ATTN_BITS_SET);
3061         } else {
3062                 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER * 8);
3063         }
3064
3065         PMD_DRV_LOG(DEBUG, sc, "about to mask 0x%08x at %s addr 0x%08x",
3066                     asserted,
3067                     (sc->devinfo.int_block == INT_BLOCK_HC) ? "HC" : "IGU",
3068                     reg_addr);
3069         REG_WR(sc, reg_addr, asserted);
3070
3071         /* now set back the mask */
3072         if (asserted & ATTN_NIG_FOR_FUNC) {
3073                 /*
3074                  * Verify that IGU ack through BAR was written before restoring
3075                  * NIG mask. This loop should exit after 2-3 iterations max.
3076                  */
3077                 if (sc->devinfo.int_block != INT_BLOCK_HC) {
3078                         cnt = 0;
3079
3080                         do {
3081                                 igu_acked =
3082                                     REG_RD(sc, IGU_REG_ATTENTION_ACK_BITS);
3083                         } while (((igu_acked & ATTN_NIG_FOR_FUNC) == 0)
3084                                  && (++cnt < MAX_IGU_ATTN_ACK_TO));
3085
3086                         if (!igu_acked) {
3087                                 PMD_DRV_LOG(ERR, sc,
3088                                             "Failed to verify IGU ack on time");
3089                         }
3090
3091                         mb();
3092                 }
3093
3094                 REG_WR(sc, nig_int_mask_addr, nig_mask);
3095
3096                 bnx2x_release_phy_lock(sc);
3097         }
3098 }
3099
3100 static void
3101 bnx2x_print_next_block(__rte_unused struct bnx2x_softc *sc, __rte_unused int idx,
3102                      __rte_unused const char *blk)
3103 {
3104         PMD_DRV_LOG(INFO, sc, "%s%s", idx ? ", " : "", blk);
3105 }
3106
3107 static int
3108 bnx2x_check_blocks_with_parity0(struct bnx2x_softc *sc, uint32_t sig, int par_num,
3109                               uint8_t print)
3110 {
3111         uint32_t cur_bit = 0;
3112         int i = 0;
3113
3114         for (i = 0; sig; i++) {
3115                 cur_bit = ((uint32_t) 0x1 << i);
3116                 if (sig & cur_bit) {
3117                         switch (cur_bit) {
3118                         case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
3119                                 if (print)
3120                                         bnx2x_print_next_block(sc, par_num++,
3121                                                              "BRB");
3122                                 break;
3123                         case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
3124                                 if (print)
3125                                         bnx2x_print_next_block(sc, par_num++,
3126                                                              "PARSER");
3127                                 break;
3128                         case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
3129                                 if (print)
3130                                         bnx2x_print_next_block(sc, par_num++,
3131                                                              "TSDM");
3132                                 break;
3133                         case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
3134                                 if (print)
3135                                         bnx2x_print_next_block(sc, par_num++,
3136                                                              "SEARCHER");
3137                                 break;
3138                         case AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR:
3139                                 if (print)
3140                                         bnx2x_print_next_block(sc, par_num++,
3141                                                              "TCM");
3142                                 break;
3143                         case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
3144                                 if (print)
3145                                         bnx2x_print_next_block(sc, par_num++,
3146                                                              "TSEMI");
3147                                 break;
3148                         case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
3149                                 if (print)
3150                                         bnx2x_print_next_block(sc, par_num++,
3151                                                              "XPB");
3152                                 break;
3153                         }
3154
3155                         /* Clear the bit */
3156                         sig &= ~cur_bit;
3157                 }
3158         }
3159
3160         return par_num;
3161 }
3162
3163 static int
3164 bnx2x_check_blocks_with_parity1(struct bnx2x_softc *sc, uint32_t sig, int par_num,
3165                               uint8_t * global, uint8_t print)
3166 {
3167         int i = 0;
3168         uint32_t cur_bit = 0;
3169         for (i = 0; sig; i++) {
3170                 cur_bit = ((uint32_t) 0x1 << i);
3171                 if (sig & cur_bit) {
3172                         switch (cur_bit) {
3173                         case AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR:
3174                                 if (print)
3175                                         bnx2x_print_next_block(sc, par_num++,
3176                                                              "PBF");
3177                                 break;
3178                         case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
3179                                 if (print)
3180                                         bnx2x_print_next_block(sc, par_num++,
3181                                                              "QM");
3182                                 break;
3183                         case AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR:
3184                                 if (print)
3185                                         bnx2x_print_next_block(sc, par_num++,
3186                                                              "TM");
3187                                 break;
3188                         case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
3189                                 if (print)
3190                                         bnx2x_print_next_block(sc, par_num++,
3191                                                              "XSDM");
3192                                 break;
3193                         case AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR:
3194                                 if (print)
3195                                         bnx2x_print_next_block(sc, par_num++,
3196                                                              "XCM");
3197                                 break;
3198                         case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
3199                                 if (print)
3200                                         bnx2x_print_next_block(sc, par_num++,
3201                                                              "XSEMI");
3202                                 break;
3203                         case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
3204                                 if (print)
3205                                         bnx2x_print_next_block(sc, par_num++,
3206                                                              "DOORBELLQ");
3207                                 break;
3208                         case AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR:
3209                                 if (print)
3210                                         bnx2x_print_next_block(sc, par_num++,
3211                                                              "NIG");
3212                                 break;
3213                         case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
3214                                 if (print)
3215                                         bnx2x_print_next_block(sc, par_num++,
3216                                                              "VAUX PCI CORE");
3217                                 *global = TRUE;
3218                                 break;
3219                         case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
3220                                 if (print)
3221                                         bnx2x_print_next_block(sc, par_num++,
3222                                                              "DEBUG");
3223                                 break;
3224                         case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
3225                                 if (print)
3226                                         bnx2x_print_next_block(sc, par_num++,
3227                                                              "USDM");
3228                                 break;
3229                         case AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR:
3230                                 if (print)
3231                                         bnx2x_print_next_block(sc, par_num++,
3232                                                              "UCM");
3233                                 break;
3234                         case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
3235                                 if (print)
3236                                         bnx2x_print_next_block(sc, par_num++,
3237                                                              "USEMI");
3238                                 break;
3239                         case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
3240                                 if (print)
3241                                         bnx2x_print_next_block(sc, par_num++,
3242                                                              "UPB");
3243                                 break;
3244                         case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
3245                                 if (print)
3246                                         bnx2x_print_next_block(sc, par_num++,
3247                                                              "CSDM");
3248                                 break;
3249                         case AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR:
3250                                 if (print)
3251                                         bnx2x_print_next_block(sc, par_num++,
3252                                                              "CCM");
3253                                 break;
3254                         }
3255
3256                         /* Clear the bit */
3257                         sig &= ~cur_bit;
3258                 }
3259         }
3260
3261         return par_num;
3262 }
3263
3264 static int
3265 bnx2x_check_blocks_with_parity2(struct bnx2x_softc *sc, uint32_t sig, int par_num,
3266                               uint8_t print)
3267 {
3268         uint32_t cur_bit = 0;
3269         int i = 0;
3270
3271         for (i = 0; sig; i++) {
3272                 cur_bit = ((uint32_t) 0x1 << i);
3273                 if (sig & cur_bit) {
3274                         switch (cur_bit) {
3275                         case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
3276                                 if (print)
3277                                         bnx2x_print_next_block(sc, par_num++,
3278                                                              "CSEMI");
3279                                 break;
3280                         case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
3281                                 if (print)
3282                                         bnx2x_print_next_block(sc, par_num++,
3283                                                              "PXP");
3284                                 break;
3285                         case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
3286                                 if (print)
3287                                         bnx2x_print_next_block(sc, par_num++,
3288                                                              "PXPPCICLOCKCLIENT");
3289                                 break;
3290                         case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
3291                                 if (print)
3292                                         bnx2x_print_next_block(sc, par_num++,
3293                                                              "CFC");
3294                                 break;
3295                         case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
3296                                 if (print)
3297                                         bnx2x_print_next_block(sc, par_num++,
3298                                                              "CDU");
3299                                 break;
3300                         case AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR:
3301                                 if (print)
3302                                         bnx2x_print_next_block(sc, par_num++,
3303                                                              "DMAE");
3304                                 break;
3305                         case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
3306                                 if (print)
3307                                         bnx2x_print_next_block(sc, par_num++,
3308                                                              "IGU");
3309                                 break;
3310                         case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
3311                                 if (print)
3312                                         bnx2x_print_next_block(sc, par_num++,
3313                                                              "MISC");
3314                                 break;
3315                         }
3316
3317                         /* Clear the bit */
3318                         sig &= ~cur_bit;
3319                 }
3320         }
3321
3322         return par_num;
3323 }
3324
3325 static int
3326 bnx2x_check_blocks_with_parity3(struct bnx2x_softc *sc, uint32_t sig, int par_num,
3327                               uint8_t * global, uint8_t print)
3328 {
3329         uint32_t cur_bit = 0;
3330         int i = 0;
3331
3332         for (i = 0; sig; i++) {
3333                 cur_bit = ((uint32_t) 0x1 << i);
3334                 if (sig & cur_bit) {
3335                         switch (cur_bit) {
3336                         case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
3337                                 if (print)
3338                                         bnx2x_print_next_block(sc, par_num++,
3339                                                              "MCP ROM");
3340                                 *global = TRUE;
3341                                 break;
3342                         case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
3343                                 if (print)
3344                                         bnx2x_print_next_block(sc, par_num++,
3345                                                              "MCP UMP RX");
3346                                 *global = TRUE;
3347                                 break;
3348                         case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
3349                                 if (print)
3350                                         bnx2x_print_next_block(sc, par_num++,
3351                                                              "MCP UMP TX");
3352                                 *global = TRUE;
3353                                 break;
3354                         case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
3355                                 if (print)
3356                                         bnx2x_print_next_block(sc, par_num++,
3357                                                              "MCP SCPAD");
3358                                 *global = TRUE;
3359                                 break;
3360                         }
3361
3362                         /* Clear the bit */
3363                         sig &= ~cur_bit;
3364                 }
3365         }
3366
3367         return par_num;
3368 }
3369
3370 static int
3371 bnx2x_check_blocks_with_parity4(struct bnx2x_softc *sc, uint32_t sig, int par_num,
3372                               uint8_t print)
3373 {
3374         uint32_t cur_bit = 0;
3375         int i = 0;
3376
3377         for (i = 0; sig; i++) {
3378                 cur_bit = ((uint32_t) 0x1 << i);
3379                 if (sig & cur_bit) {
3380                         switch (cur_bit) {
3381                         case AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR:
3382                                 if (print)
3383                                         bnx2x_print_next_block(sc, par_num++,
3384                                                              "PGLUE_B");
3385                                 break;
3386                         case AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR:
3387                                 if (print)
3388                                         bnx2x_print_next_block(sc, par_num++,
3389                                                              "ATC");
3390                                 break;
3391                         }
3392
3393                         /* Clear the bit */
3394                         sig &= ~cur_bit;
3395                 }
3396         }
3397
3398         return par_num;
3399 }
3400
3401 static uint8_t
3402 bnx2x_parity_attn(struct bnx2x_softc *sc, uint8_t * global, uint8_t print,
3403                 uint32_t * sig)
3404 {
3405         int par_num = 0;
3406
3407         if ((sig[0] & HW_PRTY_ASSERT_SET_0) ||
3408             (sig[1] & HW_PRTY_ASSERT_SET_1) ||
3409             (sig[2] & HW_PRTY_ASSERT_SET_2) ||
3410             (sig[3] & HW_PRTY_ASSERT_SET_3) ||
3411             (sig[4] & HW_PRTY_ASSERT_SET_4)) {
3412                 PMD_DRV_LOG(ERR, sc,
3413                             "Parity error: HW block parity attention:"
3414                             "[0]:0x%08x [1]:0x%08x [2]:0x%08x [3]:0x%08x [4]:0x%08x",
3415                             (uint32_t) (sig[0] & HW_PRTY_ASSERT_SET_0),
3416                             (uint32_t) (sig[1] & HW_PRTY_ASSERT_SET_1),
3417                             (uint32_t) (sig[2] & HW_PRTY_ASSERT_SET_2),
3418                             (uint32_t) (sig[3] & HW_PRTY_ASSERT_SET_3),
3419                             (uint32_t) (sig[4] & HW_PRTY_ASSERT_SET_4));
3420
3421                 if (print)
3422                         PMD_DRV_LOG(INFO, sc, "Parity errors detected in blocks: ");
3423
3424                 par_num =
3425                     bnx2x_check_blocks_with_parity0(sc, sig[0] &
3426                                                   HW_PRTY_ASSERT_SET_0,
3427                                                   par_num, print);
3428                 par_num =
3429                     bnx2x_check_blocks_with_parity1(sc, sig[1] &
3430                                                   HW_PRTY_ASSERT_SET_1,
3431                                                   par_num, global, print);
3432                 par_num =
3433                     bnx2x_check_blocks_with_parity2(sc, sig[2] &
3434                                                   HW_PRTY_ASSERT_SET_2,
3435                                                   par_num, print);
3436                 par_num =
3437                     bnx2x_check_blocks_with_parity3(sc, sig[3] &
3438                                                   HW_PRTY_ASSERT_SET_3,
3439                                                   par_num, global, print);
3440                 par_num =
3441                     bnx2x_check_blocks_with_parity4(sc, sig[4] &
3442                                                   HW_PRTY_ASSERT_SET_4,
3443                                                   par_num, print);
3444
3445                 if (print)
3446                         PMD_DRV_LOG(INFO, sc, "");
3447
3448                 return TRUE;
3449         }
3450
3451         return FALSE;
3452 }
3453
3454 static uint8_t
3455 bnx2x_chk_parity_attn(struct bnx2x_softc *sc, uint8_t * global, uint8_t print)
3456 {
3457         struct attn_route attn = { {0} };
3458         int port = SC_PORT(sc);
3459
3460         attn.sig[0] = REG_RD(sc, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port * 4);
3461         attn.sig[1] = REG_RD(sc, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port * 4);
3462         attn.sig[2] = REG_RD(sc, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port * 4);
3463         attn.sig[3] = REG_RD(sc, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port * 4);
3464
3465         if (!CHIP_IS_E1x(sc))
3466                 attn.sig[4] =
3467                     REG_RD(sc, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port * 4);
3468
3469         return bnx2x_parity_attn(sc, global, print, attn.sig);
3470 }
3471
3472 static void bnx2x_attn_int_deasserted4(struct bnx2x_softc *sc, uint32_t attn)
3473 {
3474         uint32_t val;
3475
3476         if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) {
3477                 val = REG_RD(sc, PGLUE_B_REG_PGLUE_B_INT_STS_CLR);
3478                 PMD_DRV_LOG(INFO, sc, "ERROR: PGLUE hw attention 0x%08x", val);
3479                 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR)
3480                         PMD_DRV_LOG(INFO, sc,
3481                                     "ERROR: PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR");
3482                 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR)
3483                         PMD_DRV_LOG(INFO, sc,
3484                                     "ERROR: PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR");
3485                 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN)
3486                         PMD_DRV_LOG(INFO, sc,
3487                                     "ERROR: PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN");
3488                 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN)
3489                         PMD_DRV_LOG(INFO, sc,
3490                                     "ERROR: PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN");
3491                 if (val &
3492                     PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN)
3493                         PMD_DRV_LOG(INFO, sc,
3494                                     "ERROR: PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN");
3495                 if (val &
3496                     PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN)
3497                         PMD_DRV_LOG(INFO, sc,
3498                                     "ERROR: PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN");
3499                 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN)
3500                         PMD_DRV_LOG(INFO, sc,
3501                                     "ERROR: PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN");
3502                 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN)
3503                         PMD_DRV_LOG(INFO, sc,
3504                                     "ERROR: PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN");
3505                 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW)
3506                         PMD_DRV_LOG(INFO, sc,
3507                                     "ERROR: PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW");
3508         }
3509
3510         if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) {
3511                 val = REG_RD(sc, ATC_REG_ATC_INT_STS_CLR);
3512                 PMD_DRV_LOG(INFO, sc, "ERROR: ATC hw attention 0x%08x", val);
3513                 if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR)
3514                         PMD_DRV_LOG(INFO, sc,
3515                                     "ERROR: ATC_ATC_INT_STS_REG_ADDRESS_ERROR");
3516                 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND)
3517                         PMD_DRV_LOG(INFO, sc,
3518                                     "ERROR: ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND");
3519                 if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS)
3520                         PMD_DRV_LOG(INFO, sc,
3521                                     "ERROR: ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS");
3522                 if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT)
3523                         PMD_DRV_LOG(INFO, sc,
3524                                     "ERROR: ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT");
3525                 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR)
3526                         PMD_DRV_LOG(INFO, sc,
3527                                     "ERROR: ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR");
3528                 if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU)
3529                         PMD_DRV_LOG(INFO, sc,
3530                                     "ERROR: ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU");
3531         }
3532
3533         if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
3534                     AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) {
3535                 PMD_DRV_LOG(INFO, sc,
3536                             "ERROR: FATAL parity attention set4 0x%08x",
3537                             (uint32_t) (attn &
3538                                         (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR
3539                                          |
3540                                          AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)));
3541         }
3542 }
3543
3544 static void bnx2x_e1h_disable(struct bnx2x_softc *sc)
3545 {
3546         int port = SC_PORT(sc);
3547
3548         REG_WR(sc, NIG_REG_LLH0_FUNC_EN + port * 8, 0);
3549 }
3550
3551 static void bnx2x_e1h_enable(struct bnx2x_softc *sc)
3552 {
3553         int port = SC_PORT(sc);
3554
3555         REG_WR(sc, NIG_REG_LLH0_FUNC_EN + port * 8, 1);
3556 }
3557
3558 /*
3559  * called due to MCP event (on pmf):
3560  *   reread new bandwidth configuration
3561  *   configure FW
3562  *   notify others function about the change
3563  */
3564 static void bnx2x_config_mf_bw(struct bnx2x_softc *sc)
3565 {
3566         if (sc->link_vars.link_up) {
3567                 bnx2x_cmng_fns_init(sc, TRUE, CMNG_FNS_MINMAX);
3568                 bnx2x_link_sync_notify(sc);
3569         }
3570
3571         storm_memset_cmng(sc, &sc->cmng, SC_PORT(sc));
3572 }
3573
3574 static void bnx2x_set_mf_bw(struct bnx2x_softc *sc)
3575 {
3576         bnx2x_config_mf_bw(sc);
3577         bnx2x_fw_command(sc, DRV_MSG_CODE_SET_MF_BW_ACK, 0);
3578 }
3579
3580 static void bnx2x_handle_eee_event(struct bnx2x_softc *sc)
3581 {
3582         bnx2x_fw_command(sc, DRV_MSG_CODE_EEE_RESULTS_ACK, 0);
3583 }
3584
3585 #define DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED 3
3586
3587 static void bnx2x_drv_info_ether_stat(struct bnx2x_softc *sc)
3588 {
3589         struct eth_stats_info *ether_stat = &sc->sp->drv_info_to_mcp.ether_stat;
3590
3591         strncpy(ether_stat->version, BNX2X_DRIVER_VERSION,
3592                 ETH_STAT_INFO_VERSION_LEN);
3593
3594         sc->sp_objs[0].mac_obj.get_n_elements(sc, &sc->sp_objs[0].mac_obj,
3595                                               DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED,
3596                                               ether_stat->mac_local + MAC_PAD,
3597                                               MAC_PAD, ETH_ALEN);
3598
3599         ether_stat->mtu_size = sc->mtu;
3600
3601         ether_stat->feature_flags |= FEATURE_ETH_CHKSUM_OFFLOAD_MASK;
3602         ether_stat->promiscuous_mode = 0;       // (flags & PROMISC) ? 1 : 0;
3603
3604         ether_stat->txq_size = sc->tx_ring_size;
3605         ether_stat->rxq_size = sc->rx_ring_size;
3606 }
3607
3608 static void bnx2x_handle_drv_info_req(struct bnx2x_softc *sc)
3609 {
3610         enum drv_info_opcode op_code;
3611         uint32_t drv_info_ctl = SHMEM2_RD(sc, drv_info_control);
3612
3613         /* if drv_info version supported by MFW doesn't match - send NACK */
3614         if ((drv_info_ctl & DRV_INFO_CONTROL_VER_MASK) != DRV_INFO_CUR_VER) {
3615                 bnx2x_fw_command(sc, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3616                 return;
3617         }
3618
3619         op_code = ((drv_info_ctl & DRV_INFO_CONTROL_OP_CODE_MASK) >>
3620                    DRV_INFO_CONTROL_OP_CODE_SHIFT);
3621
3622         memset(&sc->sp->drv_info_to_mcp, 0, sizeof(union drv_info_to_mcp));
3623
3624         switch (op_code) {
3625         case ETH_STATS_OPCODE:
3626                 bnx2x_drv_info_ether_stat(sc);
3627                 break;
3628         case FCOE_STATS_OPCODE:
3629         case ISCSI_STATS_OPCODE:
3630         default:
3631                 /* if op code isn't supported - send NACK */
3632                 bnx2x_fw_command(sc, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3633                 return;
3634         }
3635
3636         /*
3637          * If we got drv_info attn from MFW then these fields are defined in
3638          * shmem2 for sure
3639          */
3640         SHMEM2_WR(sc, drv_info_host_addr_lo,
3641                   U64_LO(BNX2X_SP_MAPPING(sc, drv_info_to_mcp)));
3642         SHMEM2_WR(sc, drv_info_host_addr_hi,
3643                   U64_HI(BNX2X_SP_MAPPING(sc, drv_info_to_mcp)));
3644
3645         bnx2x_fw_command(sc, DRV_MSG_CODE_DRV_INFO_ACK, 0);
3646 }
3647
3648 static void bnx2x_dcc_event(struct bnx2x_softc *sc, uint32_t dcc_event)
3649 {
3650         if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
3651 /*
3652  * This is the only place besides the function initialization
3653  * where the sc->flags can change so it is done without any
3654  * locks
3655  */
3656                 if (sc->devinfo.
3657                     mf_info.mf_config[SC_VN(sc)] & FUNC_MF_CFG_FUNC_DISABLED) {
3658                         PMD_DRV_LOG(DEBUG, sc, "mf_cfg function disabled");
3659                         sc->flags |= BNX2X_MF_FUNC_DIS;
3660                         bnx2x_e1h_disable(sc);
3661                 } else {
3662                         PMD_DRV_LOG(DEBUG, sc, "mf_cfg function enabled");
3663                         sc->flags &= ~BNX2X_MF_FUNC_DIS;
3664                         bnx2x_e1h_enable(sc);
3665                 }
3666                 dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
3667         }
3668
3669         if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
3670                 bnx2x_config_mf_bw(sc);
3671                 dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
3672         }
3673
3674         /* Report results to MCP */
3675         if (dcc_event)
3676                 bnx2x_fw_command(sc, DRV_MSG_CODE_DCC_FAILURE, 0);
3677         else
3678                 bnx2x_fw_command(sc, DRV_MSG_CODE_DCC_OK, 0);
3679 }
3680
3681 static void bnx2x_pmf_update(struct bnx2x_softc *sc)
3682 {
3683         int port = SC_PORT(sc);
3684         uint32_t val;
3685
3686         sc->port.pmf = 1;
3687
3688         /*
3689          * We need the mb() to ensure the ordering between the writing to
3690          * sc->port.pmf here and reading it from the bnx2x_periodic_task().
3691          */
3692         mb();
3693
3694         /* enable nig attention */
3695         val = (0xff0f | (1 << (SC_VN(sc) + 4)));
3696         if (sc->devinfo.int_block == INT_BLOCK_HC) {
3697                 REG_WR(sc, HC_REG_TRAILING_EDGE_0 + port * 8, val);
3698                 REG_WR(sc, HC_REG_LEADING_EDGE_0 + port * 8, val);
3699         } else if (!CHIP_IS_E1x(sc)) {
3700                 REG_WR(sc, IGU_REG_TRAILING_EDGE_LATCH, val);
3701                 REG_WR(sc, IGU_REG_LEADING_EDGE_LATCH, val);
3702         }
3703
3704         bnx2x_stats_handle(sc, STATS_EVENT_PMF);
3705 }
3706
3707 static int bnx2x_mc_assert(struct bnx2x_softc *sc)
3708 {
3709         char last_idx;
3710         int i, rc = 0;
3711         __rte_unused uint32_t row0, row1, row2, row3;
3712
3713         /* XSTORM */
3714         last_idx =
3715             REG_RD8(sc, BAR_XSTRORM_INTMEM + XSTORM_ASSERT_LIST_INDEX_OFFSET);
3716         if (last_idx)
3717                 PMD_DRV_LOG(ERR, sc, "XSTORM_ASSERT_LIST_INDEX 0x%x", last_idx);
3718
3719         /* print the asserts */
3720         for (i = 0; i < STORM_ASSERT_ARRAY_SIZE; i++) {
3721
3722                 row0 =
3723                     REG_RD(sc,
3724                            BAR_XSTRORM_INTMEM + XSTORM_ASSERT_LIST_OFFSET(i));
3725                 row1 =
3726                     REG_RD(sc,
3727                            BAR_XSTRORM_INTMEM + XSTORM_ASSERT_LIST_OFFSET(i) +
3728                            4);
3729                 row2 =
3730                     REG_RD(sc,
3731                            BAR_XSTRORM_INTMEM + XSTORM_ASSERT_LIST_OFFSET(i) +
3732                            8);
3733                 row3 =
3734                     REG_RD(sc,
3735                            BAR_XSTRORM_INTMEM + XSTORM_ASSERT_LIST_OFFSET(i) +
3736                            12);
3737
3738                 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
3739                         PMD_DRV_LOG(ERR, sc,
3740                                     "XSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x",
3741                                     i, row3, row2, row1, row0);
3742                         rc++;
3743                 } else {
3744                         break;
3745                 }
3746         }
3747
3748         /* TSTORM */
3749         last_idx =
3750             REG_RD8(sc, BAR_TSTRORM_INTMEM + TSTORM_ASSERT_LIST_INDEX_OFFSET);
3751         if (last_idx) {
3752                 PMD_DRV_LOG(ERR, sc, "TSTORM_ASSERT_LIST_INDEX 0x%x", last_idx);
3753         }
3754
3755         /* print the asserts */
3756         for (i = 0; i < STORM_ASSERT_ARRAY_SIZE; i++) {
3757
3758                 row0 =
3759                     REG_RD(sc,
3760                            BAR_TSTRORM_INTMEM + TSTORM_ASSERT_LIST_OFFSET(i));
3761                 row1 =
3762                     REG_RD(sc,
3763                            BAR_TSTRORM_INTMEM + TSTORM_ASSERT_LIST_OFFSET(i) +
3764                            4);
3765                 row2 =
3766                     REG_RD(sc,
3767                            BAR_TSTRORM_INTMEM + TSTORM_ASSERT_LIST_OFFSET(i) +
3768                            8);
3769                 row3 =
3770                     REG_RD(sc,
3771                            BAR_TSTRORM_INTMEM + TSTORM_ASSERT_LIST_OFFSET(i) +
3772                            12);
3773
3774                 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
3775                         PMD_DRV_LOG(ERR, sc,
3776                                     "TSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x",
3777                                     i, row3, row2, row1, row0);
3778                         rc++;
3779                 } else {
3780                         break;
3781                 }
3782         }
3783
3784         /* CSTORM */
3785         last_idx =
3786             REG_RD8(sc, BAR_CSTRORM_INTMEM + CSTORM_ASSERT_LIST_INDEX_OFFSET);
3787         if (last_idx) {
3788                 PMD_DRV_LOG(ERR, sc, "CSTORM_ASSERT_LIST_INDEX 0x%x", last_idx);
3789         }
3790
3791         /* print the asserts */
3792         for (i = 0; i < STORM_ASSERT_ARRAY_SIZE; i++) {
3793
3794                 row0 =
3795                     REG_RD(sc,
3796                            BAR_CSTRORM_INTMEM + CSTORM_ASSERT_LIST_OFFSET(i));
3797                 row1 =
3798                     REG_RD(sc,
3799                            BAR_CSTRORM_INTMEM + CSTORM_ASSERT_LIST_OFFSET(i) +
3800                            4);
3801                 row2 =
3802                     REG_RD(sc,
3803                            BAR_CSTRORM_INTMEM + CSTORM_ASSERT_LIST_OFFSET(i) +
3804                            8);
3805                 row3 =
3806                     REG_RD(sc,
3807                            BAR_CSTRORM_INTMEM + CSTORM_ASSERT_LIST_OFFSET(i) +
3808                            12);
3809
3810                 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
3811                         PMD_DRV_LOG(ERR, sc,
3812                                     "CSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x",
3813                                     i, row3, row2, row1, row0);
3814                         rc++;
3815                 } else {
3816                         break;
3817                 }
3818         }
3819
3820         /* USTORM */
3821         last_idx =
3822             REG_RD8(sc, BAR_USTRORM_INTMEM + USTORM_ASSERT_LIST_INDEX_OFFSET);
3823         if (last_idx) {
3824                 PMD_DRV_LOG(ERR, sc, "USTORM_ASSERT_LIST_INDEX 0x%x", last_idx);
3825         }
3826
3827         /* print the asserts */
3828         for (i = 0; i < STORM_ASSERT_ARRAY_SIZE; i++) {
3829
3830                 row0 =
3831                     REG_RD(sc,
3832                            BAR_USTRORM_INTMEM + USTORM_ASSERT_LIST_OFFSET(i));
3833                 row1 =
3834                     REG_RD(sc,
3835                            BAR_USTRORM_INTMEM + USTORM_ASSERT_LIST_OFFSET(i) +
3836                            4);
3837                 row2 =
3838                     REG_RD(sc,
3839                            BAR_USTRORM_INTMEM + USTORM_ASSERT_LIST_OFFSET(i) +
3840                            8);
3841                 row3 =
3842                     REG_RD(sc,
3843                            BAR_USTRORM_INTMEM + USTORM_ASSERT_LIST_OFFSET(i) +
3844                            12);
3845
3846                 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
3847                         PMD_DRV_LOG(ERR, sc,
3848                                     "USTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x",
3849                                     i, row3, row2, row1, row0);
3850                         rc++;
3851                 } else {
3852                         break;
3853                 }
3854         }
3855
3856         return rc;
3857 }
3858
3859 static void bnx2x_attn_int_deasserted3(struct bnx2x_softc *sc, uint32_t attn)
3860 {
3861         int func = SC_FUNC(sc);
3862         uint32_t val;
3863
3864         if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
3865
3866                 if (attn & BNX2X_PMF_LINK_ASSERT(sc)) {
3867
3868                         REG_WR(sc, MISC_REG_AEU_GENERAL_ATTN_12 + func * 4, 0);
3869                         bnx2x_read_mf_cfg(sc);
3870                         sc->devinfo.mf_info.mf_config[SC_VN(sc)] =
3871                             MFCFG_RD(sc,
3872                                      func_mf_config[SC_ABS_FUNC(sc)].config);
3873                         val =
3874                             SHMEM_RD(sc, func_mb[SC_FW_MB_IDX(sc)].drv_status);
3875
3876                         if (val & DRV_STATUS_DCC_EVENT_MASK)
3877                                 bnx2x_dcc_event(sc,
3878                                               (val &
3879                                                DRV_STATUS_DCC_EVENT_MASK));
3880
3881                         if (val & DRV_STATUS_SET_MF_BW)
3882                                 bnx2x_set_mf_bw(sc);
3883
3884                         if (val & DRV_STATUS_DRV_INFO_REQ)
3885                                 bnx2x_handle_drv_info_req(sc);
3886
3887                         if ((sc->port.pmf == 0) && (val & DRV_STATUS_PMF))
3888                                 bnx2x_pmf_update(sc);
3889
3890                         if (val & DRV_STATUS_EEE_NEGOTIATION_RESULTS)
3891                                 bnx2x_handle_eee_event(sc);
3892
3893                         if (sc->link_vars.periodic_flags &
3894                             ELINK_PERIODIC_FLAGS_LINK_EVENT) {
3895                                 /* sync with link */
3896                                 bnx2x_acquire_phy_lock(sc);
3897                                 sc->link_vars.periodic_flags &=
3898                                     ~ELINK_PERIODIC_FLAGS_LINK_EVENT;
3899                                 bnx2x_release_phy_lock(sc);
3900                                 if (IS_MF(sc)) {
3901                                         bnx2x_link_sync_notify(sc);
3902                                 }
3903                                 bnx2x_link_report(sc);
3904                         }
3905
3906                         /*
3907                          * Always call it here: bnx2x_link_report() will
3908                          * prevent the link indication duplication.
3909                          */
3910                         bnx2x_link_status_update(sc);
3911
3912                 } else if (attn & BNX2X_MC_ASSERT_BITS) {
3913
3914                         PMD_DRV_LOG(ERR, sc, "MC assert!");
3915                         bnx2x_mc_assert(sc);
3916                         REG_WR(sc, MISC_REG_AEU_GENERAL_ATTN_10, 0);
3917                         REG_WR(sc, MISC_REG_AEU_GENERAL_ATTN_9, 0);
3918                         REG_WR(sc, MISC_REG_AEU_GENERAL_ATTN_8, 0);
3919                         REG_WR(sc, MISC_REG_AEU_GENERAL_ATTN_7, 0);
3920                         rte_panic("MC assert!");
3921
3922                 } else if (attn & BNX2X_MCP_ASSERT) {
3923
3924                         PMD_DRV_LOG(ERR, sc, "MCP assert!");
3925                         REG_WR(sc, MISC_REG_AEU_GENERAL_ATTN_11, 0);
3926
3927                 } else {
3928                         PMD_DRV_LOG(ERR, sc,
3929                                     "Unknown HW assert! (attn 0x%08x)", attn);
3930                 }
3931         }
3932
3933         if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
3934                 PMD_DRV_LOG(ERR, sc, "LATCHED attention 0x%08x (masked)", attn);
3935                 if (attn & BNX2X_GRC_TIMEOUT) {
3936                         val = REG_RD(sc, MISC_REG_GRC_TIMEOUT_ATTN);
3937                         PMD_DRV_LOG(ERR, sc, "GRC time-out 0x%08x", val);
3938                 }
3939                 if (attn & BNX2X_GRC_RSV) {
3940                         val = REG_RD(sc, MISC_REG_GRC_RSV_ATTN);
3941                         PMD_DRV_LOG(ERR, sc, "GRC reserved 0x%08x", val);
3942                 }
3943                 REG_WR(sc, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
3944         }
3945 }
3946
3947 static void bnx2x_attn_int_deasserted2(struct bnx2x_softc *sc, uint32_t attn)
3948 {
3949         int port = SC_PORT(sc);
3950         int reg_offset;
3951         uint32_t val0, mask0, val1, mask1;
3952         uint32_t val;
3953
3954         if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
3955                 val = REG_RD(sc, CFC_REG_CFC_INT_STS_CLR);
3956                 PMD_DRV_LOG(ERR, sc, "CFC hw attention 0x%08x", val);
3957 /* CFC error attention */
3958                 if (val & 0x2) {
3959                         PMD_DRV_LOG(ERR, sc, "FATAL error from CFC");
3960                 }
3961         }
3962
3963         if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
3964                 val = REG_RD(sc, PXP_REG_PXP_INT_STS_CLR_0);
3965                 PMD_DRV_LOG(ERR, sc, "PXP hw attention-0 0x%08x", val);
3966 /* RQ_USDMDP_FIFO_OVERFLOW */
3967                 if (val & 0x18000) {
3968                         PMD_DRV_LOG(ERR, sc, "FATAL error from PXP");
3969                 }
3970
3971                 if (!CHIP_IS_E1x(sc)) {
3972                         val = REG_RD(sc, PXP_REG_PXP_INT_STS_CLR_1);
3973                         PMD_DRV_LOG(ERR, sc, "PXP hw attention-1 0x%08x", val);
3974                 }
3975         }
3976 #define PXP2_EOP_ERROR_BIT  PXP2_PXP2_INT_STS_CLR_0_REG_WR_PGLUE_EOP_ERROR
3977 #define AEU_PXP2_HW_INT_BIT AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT
3978
3979         if (attn & AEU_PXP2_HW_INT_BIT) {
3980 /*  CQ47854 workaround do not panic on
3981  *  PXP2_PXP2_INT_STS_0_REG_WR_PGLUE_EOP_ERROR
3982  */
3983                 if (!CHIP_IS_E1x(sc)) {
3984                         mask0 = REG_RD(sc, PXP2_REG_PXP2_INT_MASK_0);
3985                         val1 = REG_RD(sc, PXP2_REG_PXP2_INT_STS_1);
3986                         mask1 = REG_RD(sc, PXP2_REG_PXP2_INT_MASK_1);
3987                         val0 = REG_RD(sc, PXP2_REG_PXP2_INT_STS_0);
3988                         /*
3989                          * If the only PXP2_EOP_ERROR_BIT is set in
3990                          * STS0 and STS1 - clear it
3991                          *
3992                          * probably we lose additional attentions between
3993                          * STS0 and STS_CLR0, in this case user will not
3994                          * be notified about them
3995                          */
3996                         if (val0 & mask0 & PXP2_EOP_ERROR_BIT &&
3997                             !(val1 & mask1))
3998                                 val0 = REG_RD(sc, PXP2_REG_PXP2_INT_STS_CLR_0);
3999
4000                         /* print the register, since no one can restore it */
4001                         PMD_DRV_LOG(ERR, sc,
4002                                     "PXP2_REG_PXP2_INT_STS_CLR_0 0x%08x", val0);
4003
4004                         /*
4005                          * if PXP2_PXP2_INT_STS_0_REG_WR_PGLUE_EOP_ERROR
4006                          * then notify
4007                          */
4008                         if (val0 & PXP2_EOP_ERROR_BIT) {
4009                                 PMD_DRV_LOG(ERR, sc, "PXP2_WR_PGLUE_EOP_ERROR");
4010
4011                                 /*
4012                                  * if only PXP2_PXP2_INT_STS_0_REG_WR_PGLUE_EOP_ERROR is
4013                                  * set then clear attention from PXP2 block without panic
4014                                  */
4015                                 if (((val0 & mask0) == PXP2_EOP_ERROR_BIT) &&
4016                                     ((val1 & mask1) == 0))
4017                                         attn &= ~AEU_PXP2_HW_INT_BIT;
4018                         }
4019                 }
4020         }
4021
4022         if (attn & HW_INTERRUT_ASSERT_SET_2) {
4023                 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
4024                               MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
4025
4026                 val = REG_RD(sc, reg_offset);
4027                 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
4028                 REG_WR(sc, reg_offset, val);
4029
4030                 PMD_DRV_LOG(ERR, sc,
4031                             "FATAL HW block attention set2 0x%x",
4032                             (uint32_t) (attn & HW_INTERRUT_ASSERT_SET_2));
4033                 rte_panic("HW block attention set2");
4034         }
4035 }
4036
4037 static void bnx2x_attn_int_deasserted1(struct bnx2x_softc *sc, uint32_t attn)
4038 {
4039         int port = SC_PORT(sc);
4040         int reg_offset;
4041         uint32_t val;
4042
4043         if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
4044                 val = REG_RD(sc, DORQ_REG_DORQ_INT_STS_CLR);
4045                 PMD_DRV_LOG(ERR, sc, "DB hw attention 0x%08x", val);
4046 /* DORQ discard attention */
4047                 if (val & 0x2) {
4048                         PMD_DRV_LOG(ERR, sc, "FATAL error from DORQ");
4049                 }
4050         }
4051
4052         if (attn & HW_INTERRUT_ASSERT_SET_1) {
4053                 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
4054                               MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
4055
4056                 val = REG_RD(sc, reg_offset);
4057                 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
4058                 REG_WR(sc, reg_offset, val);
4059
4060                 PMD_DRV_LOG(ERR, sc,
4061                             "FATAL HW block attention set1 0x%08x",
4062                             (uint32_t) (attn & HW_INTERRUT_ASSERT_SET_1));
4063                 rte_panic("HW block attention set1");
4064         }
4065 }
4066
4067 static void bnx2x_attn_int_deasserted0(struct bnx2x_softc *sc, uint32_t attn)
4068 {
4069         int port = SC_PORT(sc);
4070         int reg_offset;
4071         uint32_t val;
4072
4073         reg_offset = (port) ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
4074             MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0;
4075
4076         if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
4077                 val = REG_RD(sc, reg_offset);
4078                 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
4079                 REG_WR(sc, reg_offset, val);
4080
4081                 PMD_DRV_LOG(WARNING, sc, "SPIO5 hw attention");
4082
4083 /* Fan failure attention */
4084                 elink_hw_reset_phy(&sc->link_params);
4085                 bnx2x_fan_failure(sc);
4086         }
4087
4088         if ((attn & sc->link_vars.aeu_int_mask) && sc->port.pmf) {
4089                 bnx2x_acquire_phy_lock(sc);
4090                 elink_handle_module_detect_int(&sc->link_params);
4091                 bnx2x_release_phy_lock(sc);
4092         }
4093
4094         if (attn & HW_INTERRUT_ASSERT_SET_0) {
4095                 val = REG_RD(sc, reg_offset);
4096                 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
4097                 REG_WR(sc, reg_offset, val);
4098
4099                 rte_panic("FATAL HW block attention set0 0x%lx",
4100                           (attn & (unsigned long)HW_INTERRUT_ASSERT_SET_0));
4101         }
4102 }
4103
4104 static void bnx2x_attn_int_deasserted(struct bnx2x_softc *sc, uint32_t deasserted)
4105 {
4106         struct attn_route attn;
4107         struct attn_route *group_mask;
4108         int port = SC_PORT(sc);
4109         int index;
4110         uint32_t reg_addr;
4111         uint32_t val;
4112         uint32_t aeu_mask;
4113         uint8_t global = FALSE;
4114
4115         /*
4116          * Need to take HW lock because MCP or other port might also
4117          * try to handle this event.
4118          */
4119         bnx2x_acquire_alr(sc);
4120
4121         if (bnx2x_chk_parity_attn(sc, &global, TRUE)) {
4122                 sc->recovery_state = BNX2X_RECOVERY_INIT;
4123
4124 /* disable HW interrupts */
4125                 bnx2x_int_disable(sc);
4126                 bnx2x_release_alr(sc);
4127                 return;
4128         }
4129
4130         attn.sig[0] = REG_RD(sc, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port * 4);
4131         attn.sig[1] = REG_RD(sc, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port * 4);
4132         attn.sig[2] = REG_RD(sc, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port * 4);
4133         attn.sig[3] = REG_RD(sc, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port * 4);
4134         if (!CHIP_IS_E1x(sc)) {
4135                 attn.sig[4] =
4136                     REG_RD(sc, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port * 4);
4137         } else {
4138                 attn.sig[4] = 0;
4139         }
4140
4141         for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
4142                 if (deasserted & (1 << index)) {
4143                         group_mask = &sc->attn_group[index];
4144
4145                         bnx2x_attn_int_deasserted4(sc,
4146                                                  attn.
4147                                                  sig[4] & group_mask->sig[4]);
4148                         bnx2x_attn_int_deasserted3(sc,
4149                                                  attn.
4150                                                  sig[3] & group_mask->sig[3]);
4151                         bnx2x_attn_int_deasserted1(sc,
4152                                                  attn.
4153                                                  sig[1] & group_mask->sig[1]);
4154                         bnx2x_attn_int_deasserted2(sc,
4155                                                  attn.
4156                                                  sig[2] & group_mask->sig[2]);
4157                         bnx2x_attn_int_deasserted0(sc,
4158                                                  attn.
4159                                                  sig[0] & group_mask->sig[0]);
4160                 }
4161         }
4162
4163         bnx2x_release_alr(sc);
4164
4165         if (sc->devinfo.int_block == INT_BLOCK_HC) {
4166                 reg_addr = (HC_REG_COMMAND_REG + port * 32 +
4167                             COMMAND_REG_ATTN_BITS_CLR);
4168         } else {
4169                 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER * 8);
4170         }
4171
4172         val = ~deasserted;
4173         PMD_DRV_LOG(DEBUG, sc,
4174                     "about to mask 0x%08x at %s addr 0x%08x", val,
4175                     (sc->devinfo.int_block == INT_BLOCK_HC) ? "HC" : "IGU",
4176                     reg_addr);
4177         REG_WR(sc, reg_addr, val);
4178
4179         if (~sc->attn_state & deasserted) {
4180                 PMD_DRV_LOG(ERR, sc, "IGU error");
4181         }
4182
4183         reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
4184             MISC_REG_AEU_MASK_ATTN_FUNC_0;
4185
4186         bnx2x_acquire_hw_lock(sc, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
4187
4188         aeu_mask = REG_RD(sc, reg_addr);
4189
4190         aeu_mask |= (deasserted & 0x3ff);
4191
4192         REG_WR(sc, reg_addr, aeu_mask);
4193         bnx2x_release_hw_lock(sc, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
4194
4195         sc->attn_state &= ~deasserted;
4196 }
4197
4198 static void bnx2x_attn_int(struct bnx2x_softc *sc)
4199 {
4200         /* read local copy of bits */
4201         uint32_t attn_bits = le32toh(sc->def_sb->atten_status_block.attn_bits);
4202         uint32_t attn_ack =
4203             le32toh(sc->def_sb->atten_status_block.attn_bits_ack);
4204         uint32_t attn_state = sc->attn_state;
4205
4206         /* look for changed bits */
4207         uint32_t asserted = attn_bits & ~attn_ack & ~attn_state;
4208         uint32_t deasserted = ~attn_bits & attn_ack & attn_state;
4209
4210         PMD_DRV_LOG(DEBUG, sc,
4211                     "attn_bits 0x%08x attn_ack 0x%08x asserted 0x%08x deasserted 0x%08x",
4212                     attn_bits, attn_ack, asserted, deasserted);
4213
4214         if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state)) {
4215                 PMD_DRV_LOG(ERR, sc, "BAD attention state");
4216         }
4217
4218         /* handle bits that were raised */
4219         if (asserted) {
4220                 bnx2x_attn_int_asserted(sc, asserted);
4221         }
4222
4223         if (deasserted) {
4224                 bnx2x_attn_int_deasserted(sc, deasserted);
4225         }
4226 }
4227
4228 static uint16_t bnx2x_update_dsb_idx(struct bnx2x_softc *sc)
4229 {
4230         struct host_sp_status_block *def_sb = sc->def_sb;
4231         uint16_t rc = 0;
4232
4233         if (!def_sb)
4234                 return 0;
4235
4236         mb();                   /* status block is written to by the chip */
4237
4238         if (sc->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
4239                 sc->def_att_idx = def_sb->atten_status_block.attn_bits_index;
4240                 rc |= BNX2X_DEF_SB_ATT_IDX;
4241         }
4242
4243         if (sc->def_idx != def_sb->sp_sb.running_index) {
4244                 sc->def_idx = def_sb->sp_sb.running_index;
4245                 rc |= BNX2X_DEF_SB_IDX;
4246         }
4247
4248         mb();
4249
4250         return rc;
4251 }
4252
4253 static struct ecore_queue_sp_obj *bnx2x_cid_to_q_obj(struct bnx2x_softc *sc,
4254                                                           uint32_t cid)
4255 {
4256         return &sc->sp_objs[CID_TO_FP(cid, sc)].q_obj;
4257 }
4258
4259 static void bnx2x_handle_mcast_eqe(struct bnx2x_softc *sc)
4260 {
4261         struct ecore_mcast_ramrod_params rparam;
4262         int rc;
4263
4264         memset(&rparam, 0, sizeof(rparam));
4265
4266         rparam.mcast_obj = &sc->mcast_obj;
4267
4268         /* clear pending state for the last command */
4269         sc->mcast_obj.raw.clear_pending(&sc->mcast_obj.raw);
4270
4271         /* if there are pending mcast commands - send them */
4272         if (sc->mcast_obj.check_pending(&sc->mcast_obj)) {
4273                 rc = ecore_config_mcast(sc, &rparam, ECORE_MCAST_CMD_CONT);
4274                 if (rc < 0) {
4275                         PMD_DRV_LOG(INFO, sc,
4276                                     "Failed to send pending mcast commands (%d)",
4277                                     rc);
4278                 }
4279         }
4280 }
4281
4282 static void
4283 bnx2x_handle_classification_eqe(struct bnx2x_softc *sc, union event_ring_elem *elem)
4284 {
4285         unsigned long ramrod_flags = 0;
4286         int rc = 0;
4287         uint32_t cid = elem->message.data.eth_event.echo & BNX2X_SWCID_MASK;
4288         struct ecore_vlan_mac_obj *vlan_mac_obj;
4289
4290         /* always push next commands out, don't wait here */
4291         bnx2x_set_bit(RAMROD_CONT, &ramrod_flags);
4292
4293         switch (le32toh(elem->message.data.eth_event.echo) >> BNX2X_SWCID_SHIFT) {
4294         case ECORE_FILTER_MAC_PENDING:
4295                 PMD_DRV_LOG(DEBUG, sc, "Got SETUP_MAC completions");
4296                 vlan_mac_obj = &sc->sp_objs[cid].mac_obj;
4297                 break;
4298
4299         case ECORE_FILTER_MCAST_PENDING:
4300                 PMD_DRV_LOG(DEBUG, sc, "Got SETUP_MCAST completions");
4301                 bnx2x_handle_mcast_eqe(sc);
4302                 return;
4303
4304         default:
4305                 PMD_DRV_LOG(NOTICE, sc, "Unsupported classification command: %d",
4306                             elem->message.data.eth_event.echo);
4307                 return;
4308         }
4309
4310         rc = vlan_mac_obj->complete(sc, vlan_mac_obj, elem, &ramrod_flags);
4311
4312         if (rc < 0) {
4313                 PMD_DRV_LOG(NOTICE, sc,
4314                             "Failed to schedule new commands (%d)", rc);
4315         } else if (rc > 0) {
4316                 PMD_DRV_LOG(DEBUG, sc, "Scheduled next pending commands...");
4317         }
4318 }
4319
4320 static void bnx2x_handle_rx_mode_eqe(struct bnx2x_softc *sc)
4321 {
4322         bnx2x_clear_bit(ECORE_FILTER_RX_MODE_PENDING, &sc->sp_state);
4323
4324         /* send rx_mode command again if was requested */
4325         if (bnx2x_test_and_clear_bit(ECORE_FILTER_RX_MODE_SCHED, &sc->sp_state)) {
4326                 bnx2x_set_storm_rx_mode(sc);
4327         }
4328 }
4329
4330 static void bnx2x_update_eq_prod(struct bnx2x_softc *sc, uint16_t prod)
4331 {
4332         storm_memset_eq_prod(sc, prod, SC_FUNC(sc));
4333         wmb();                  /* keep prod updates ordered */
4334 }
4335
4336 static void bnx2x_eq_int(struct bnx2x_softc *sc)
4337 {
4338         uint16_t hw_cons, sw_cons, sw_prod;
4339         union event_ring_elem *elem;
4340         uint8_t echo;
4341         uint32_t cid;
4342         uint8_t opcode;
4343         int spqe_cnt = 0;
4344         struct ecore_queue_sp_obj *q_obj;
4345         struct ecore_func_sp_obj *f_obj = &sc->func_obj;
4346         struct ecore_raw_obj *rss_raw = &sc->rss_conf_obj.raw;
4347
4348         hw_cons = le16toh(*sc->eq_cons_sb);
4349
4350         /*
4351          * The hw_cons range is 1-255, 257 - the sw_cons range is 0-254, 256.
4352          * when we get to the next-page we need to adjust so the loop
4353          * condition below will be met. The next element is the size of a
4354          * regular element and hence incrementing by 1
4355          */
4356         if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE) {
4357                 hw_cons++;
4358         }
4359
4360         /*
4361          * This function may never run in parallel with itself for a
4362          * specific sc and no need for a read memory barrier here.
4363          */
4364         sw_cons = sc->eq_cons;
4365         sw_prod = sc->eq_prod;
4366
4367         for (;
4368              sw_cons != hw_cons;
4369              sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) {
4370
4371                 elem = &sc->eq[EQ_DESC(sw_cons)];
4372
4373 /* elem CID originates from FW, actually LE */
4374                 cid = SW_CID(elem->message.data.cfc_del_event.cid);
4375                 opcode = elem->message.opcode;
4376
4377 /* handle eq element */
4378                 switch (opcode) {
4379                 case EVENT_RING_OPCODE_STAT_QUERY:
4380                         PMD_DEBUG_PERIODIC_LOG(DEBUG, sc, "got statistics completion event %d",
4381                                     sc->stats_comp++);
4382                         /* nothing to do with stats comp */
4383                         goto next_spqe;
4384
4385                 case EVENT_RING_OPCODE_CFC_DEL:
4386                         /* handle according to cid range */
4387                         /* we may want to verify here that the sc state is HALTING */
4388                         PMD_DRV_LOG(DEBUG, sc, "got delete ramrod for MULTI[%d]",
4389                                     cid);
4390                         q_obj = bnx2x_cid_to_q_obj(sc, cid);
4391                         if (q_obj->complete_cmd(sc, q_obj, ECORE_Q_CMD_CFC_DEL)) {
4392                                 break;
4393                         }
4394                         goto next_spqe;
4395
4396                 case EVENT_RING_OPCODE_STOP_TRAFFIC:
4397                         PMD_DRV_LOG(DEBUG, sc, "got STOP TRAFFIC");
4398                         if (f_obj->complete_cmd(sc, f_obj, ECORE_F_CMD_TX_STOP)) {
4399                                 break;
4400                         }
4401                         goto next_spqe;
4402
4403                 case EVENT_RING_OPCODE_START_TRAFFIC:
4404                         PMD_DRV_LOG(DEBUG, sc, "got START TRAFFIC");
4405                         if (f_obj->complete_cmd
4406                             (sc, f_obj, ECORE_F_CMD_TX_START)) {
4407                                 break;
4408                         }
4409                         goto next_spqe;
4410
4411                 case EVENT_RING_OPCODE_FUNCTION_UPDATE:
4412                         echo = elem->message.data.function_update_event.echo;
4413                         if (echo == SWITCH_UPDATE) {
4414                                 PMD_DRV_LOG(DEBUG, sc,
4415                                             "got FUNC_SWITCH_UPDATE ramrod");
4416                                 if (f_obj->complete_cmd(sc, f_obj,
4417                                                         ECORE_F_CMD_SWITCH_UPDATE))
4418                                 {
4419                                         break;
4420                                 }
4421                         } else {
4422                                 PMD_DRV_LOG(DEBUG, sc,
4423                                             "AFEX: ramrod completed FUNCTION_UPDATE");
4424                                 f_obj->complete_cmd(sc, f_obj,
4425                                                     ECORE_F_CMD_AFEX_UPDATE);
4426                         }
4427                         goto next_spqe;
4428
4429                 case EVENT_RING_OPCODE_FORWARD_SETUP:
4430                         q_obj = &bnx2x_fwd_sp_obj(sc, q_obj);
4431                         if (q_obj->complete_cmd(sc, q_obj,
4432                                                 ECORE_Q_CMD_SETUP_TX_ONLY)) {
4433                                 break;
4434                         }
4435                         goto next_spqe;
4436
4437                 case EVENT_RING_OPCODE_FUNCTION_START:
4438                         PMD_DRV_LOG(DEBUG, sc, "got FUNC_START ramrod");
4439                         if (f_obj->complete_cmd(sc, f_obj, ECORE_F_CMD_START)) {
4440                                 break;
4441                         }
4442                         goto next_spqe;
4443
4444                 case EVENT_RING_OPCODE_FUNCTION_STOP:
4445                         PMD_DRV_LOG(DEBUG, sc, "got FUNC_STOP ramrod");
4446                         if (f_obj->complete_cmd(sc, f_obj, ECORE_F_CMD_STOP)) {
4447                                 break;
4448                         }
4449                         goto next_spqe;
4450                 }
4451
4452                 switch (opcode | sc->state) {
4453                 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES | BNX2X_STATE_OPEN):
4454                 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES | BNX2X_STATE_OPENING_WAITING_PORT):
4455                         cid =
4456                             elem->message.data.eth_event.echo & BNX2X_SWCID_MASK;
4457                         PMD_DRV_LOG(DEBUG, sc, "got RSS_UPDATE ramrod. CID %d",
4458                                     cid);
4459                         rss_raw->clear_pending(rss_raw);
4460                         break;
4461
4462                 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN):
4463                 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG):
4464                 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_CLOSING_WAITING_HALT):
4465                 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES | BNX2X_STATE_OPEN):
4466                 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES | BNX2X_STATE_DIAG):
4467                 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES | BNX2X_STATE_CLOSING_WAITING_HALT):
4468                         PMD_DRV_LOG(DEBUG, sc,
4469                                     "got (un)set mac ramrod");
4470                         bnx2x_handle_classification_eqe(sc, elem);
4471                         break;
4472
4473                 case (EVENT_RING_OPCODE_MULTICAST_RULES | BNX2X_STATE_OPEN):
4474                 case (EVENT_RING_OPCODE_MULTICAST_RULES | BNX2X_STATE_DIAG):
4475                 case (EVENT_RING_OPCODE_MULTICAST_RULES | BNX2X_STATE_CLOSING_WAITING_HALT):
4476                         PMD_DRV_LOG(DEBUG, sc,
4477                                     "got mcast ramrod");
4478                         bnx2x_handle_mcast_eqe(sc);
4479                         break;
4480
4481                 case (EVENT_RING_OPCODE_FILTERS_RULES | BNX2X_STATE_OPEN):
4482                 case (EVENT_RING_OPCODE_FILTERS_RULES | BNX2X_STATE_DIAG):
4483                 case (EVENT_RING_OPCODE_FILTERS_RULES | BNX2X_STATE_CLOSING_WAITING_HALT):
4484                         PMD_DRV_LOG(DEBUG, sc,
4485                                     "got rx_mode ramrod");
4486                         bnx2x_handle_rx_mode_eqe(sc);
4487                         break;
4488
4489                 default:
4490                         /* unknown event log error and continue */
4491                         PMD_DRV_LOG(INFO, sc, "Unknown EQ event %d, sc->state 0x%x",
4492                                     elem->message.opcode, sc->state);
4493                 }
4494
4495 next_spqe:
4496                 spqe_cnt++;
4497         }                       /* for */
4498
4499         mb();
4500         atomic_add_acq_long(&sc->eq_spq_left, spqe_cnt);
4501
4502         sc->eq_cons = sw_cons;
4503         sc->eq_prod = sw_prod;
4504
4505         /* make sure that above mem writes were issued towards the memory */
4506         wmb();
4507
4508         /* update producer */
4509         bnx2x_update_eq_prod(sc, sc->eq_prod);
4510 }
4511
4512 static int bnx2x_handle_sp_tq(struct bnx2x_softc *sc)
4513 {
4514         uint16_t status;
4515         int rc = 0;
4516
4517         PMD_DRV_LOG(DEBUG, sc, "---> SP TASK <---");
4518
4519         /* what work needs to be performed? */
4520         status = bnx2x_update_dsb_idx(sc);
4521
4522         PMD_DRV_LOG(DEBUG, sc, "dsb status 0x%04x", status);
4523
4524         /* HW attentions */
4525         if (status & BNX2X_DEF_SB_ATT_IDX) {
4526                 PMD_DRV_LOG(DEBUG, sc, "---> ATTN INTR <---");
4527                 bnx2x_attn_int(sc);
4528                 status &= ~BNX2X_DEF_SB_ATT_IDX;
4529                 rc = 1;
4530         }
4531
4532         /* SP events: STAT_QUERY and others */
4533         if (status & BNX2X_DEF_SB_IDX) {
4534 /* handle EQ completions */
4535                 PMD_DRV_LOG(DEBUG, sc, "---> EQ INTR <---");
4536                 bnx2x_eq_int(sc);
4537                 bnx2x_ack_sb(sc, sc->igu_dsb_id, USTORM_ID,
4538                            le16toh(sc->def_idx), IGU_INT_NOP, 1);
4539                 status &= ~BNX2X_DEF_SB_IDX;
4540         }
4541
4542         /* if status is non zero then something went wrong */
4543         if (unlikely(status)) {
4544                 PMD_DRV_LOG(INFO, sc,
4545                             "Got an unknown SP interrupt! (0x%04x)", status);
4546         }
4547
4548         /* ack status block only if something was actually handled */
4549         bnx2x_ack_sb(sc, sc->igu_dsb_id, ATTENTION_ID,
4550                    le16toh(sc->def_att_idx), IGU_INT_ENABLE, 1);
4551
4552         return rc;
4553 }
4554
4555 static void bnx2x_handle_fp_tq(struct bnx2x_fastpath *fp)
4556 {
4557         struct bnx2x_softc *sc = fp->sc;
4558         uint8_t more_rx = FALSE;
4559
4560         /* Make sure FP is initialized */
4561         if (!fp->sb_running_index)
4562                 return;
4563
4564         PMD_DEBUG_PERIODIC_LOG(DEBUG, sc,
4565                                "---> FP TASK QUEUE (%d) <--", fp->index);
4566
4567         /* update the fastpath index */
4568         bnx2x_update_fp_sb_idx(fp);
4569
4570         if (rte_atomic32_read(&sc->scan_fp) == 1) {
4571                 if (bnx2x_has_rx_work(fp)) {
4572                         more_rx = bnx2x_rxeof(sc, fp);
4573                 }
4574
4575                 if (more_rx) {
4576                         /* still more work to do */
4577                         bnx2x_handle_fp_tq(fp);
4578                         return;
4579                 }
4580         }
4581
4582         /* Assuming we have completed slow path completion, clear the flag */
4583         rte_atomic32_set(&sc->scan_fp, 0);
4584         bnx2x_ack_sb(sc, fp->igu_sb_id, USTORM_ID,
4585                    le16toh(fp->fp_hc_idx), IGU_INT_ENABLE, 1);
4586 }
4587
4588 /*
4589  * Legacy interrupt entry point.
4590  *
4591  * Verifies that the controller generated the interrupt and
4592  * then calls a separate routine to handle the various
4593  * interrupt causes: link, RX, and TX.
4594  */
4595 int bnx2x_intr_legacy(struct bnx2x_softc *sc)
4596 {
4597         struct bnx2x_fastpath *fp;
4598         uint32_t status, mask;
4599         int i, rc = 0;
4600
4601         /*
4602          * 0 for ustorm, 1 for cstorm
4603          * the bits returned from ack_int() are 0-15
4604          * bit 0 = attention status block
4605          * bit 1 = fast path status block
4606          * a mask of 0x2 or more = tx/rx event
4607          * a mask of 1 = slow path event
4608          */
4609
4610         status = bnx2x_ack_int(sc);
4611
4612         /* the interrupt is not for us */
4613         if (unlikely(status == 0)) {
4614                 return 0;
4615         }
4616
4617         PMD_DEBUG_PERIODIC_LOG(DEBUG, sc, "Interrupt status 0x%04x", status);
4618         //bnx2x_dump_status_block(sc);
4619
4620         FOR_EACH_ETH_QUEUE(sc, i) {
4621                 fp = &sc->fp[i];
4622                 mask = (0x2 << (fp->index + CNIC_SUPPORT(sc)));
4623                 if (status & mask) {
4624                 /* acknowledge and disable further fastpath interrupts */
4625                         bnx2x_ack_sb(sc, fp->igu_sb_id, USTORM_ID,
4626                                      0, IGU_INT_DISABLE, 0);
4627                         bnx2x_handle_fp_tq(fp);
4628                         status &= ~mask;
4629                 }
4630         }
4631
4632         if (unlikely(status & 0x1)) {
4633                 /* acknowledge and disable further slowpath interrupts */
4634                 bnx2x_ack_sb(sc, sc->igu_dsb_id, USTORM_ID,
4635                              0, IGU_INT_DISABLE, 0);
4636                 rc = bnx2x_handle_sp_tq(sc);
4637                 status &= ~0x1;
4638         }
4639
4640         if (unlikely(status)) {
4641                 PMD_DRV_LOG(WARNING, sc,
4642                             "Unexpected fastpath status (0x%08x)!", status);
4643         }
4644
4645         return rc;
4646 }
4647
4648 static int bnx2x_init_hw_common_chip(struct bnx2x_softc *sc);
4649 static int bnx2x_init_hw_common(struct bnx2x_softc *sc);
4650 static int bnx2x_init_hw_port(struct bnx2x_softc *sc);
4651 static int bnx2x_init_hw_func(struct bnx2x_softc *sc);
4652 static void bnx2x_reset_common(struct bnx2x_softc *sc);
4653 static void bnx2x_reset_port(struct bnx2x_softc *sc);
4654 static void bnx2x_reset_func(struct bnx2x_softc *sc);
4655 static int bnx2x_init_firmware(struct bnx2x_softc *sc);
4656 static void bnx2x_release_firmware(struct bnx2x_softc *sc);
4657
4658 static struct
4659 ecore_func_sp_drv_ops bnx2x_func_sp_drv = {
4660         .init_hw_cmn_chip = bnx2x_init_hw_common_chip,
4661         .init_hw_cmn = bnx2x_init_hw_common,
4662         .init_hw_port = bnx2x_init_hw_port,
4663         .init_hw_func = bnx2x_init_hw_func,
4664
4665         .reset_hw_cmn = bnx2x_reset_common,
4666         .reset_hw_port = bnx2x_reset_port,
4667         .reset_hw_func = bnx2x_reset_func,
4668
4669         .init_fw = bnx2x_init_firmware,
4670         .release_fw = bnx2x_release_firmware,
4671 };
4672
4673 static void bnx2x_init_func_obj(struct bnx2x_softc *sc)
4674 {
4675         sc->dmae_ready = 0;
4676
4677         PMD_INIT_FUNC_TRACE(sc);
4678
4679         ecore_init_func_obj(sc,
4680                             &sc->func_obj,
4681                             BNX2X_SP(sc, func_rdata),
4682                             (rte_iova_t)BNX2X_SP_MAPPING(sc, func_rdata),
4683                             BNX2X_SP(sc, func_afex_rdata),
4684                             (rte_iova_t)BNX2X_SP_MAPPING(sc, func_afex_rdata),
4685                             &bnx2x_func_sp_drv);
4686 }
4687
4688 static int bnx2x_init_hw(struct bnx2x_softc *sc, uint32_t load_code)
4689 {
4690         struct ecore_func_state_params func_params = { NULL };
4691         int rc;
4692
4693         PMD_INIT_FUNC_TRACE(sc);
4694
4695         /* prepare the parameters for function state transitions */
4696         bnx2x_set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
4697
4698         func_params.f_obj = &sc->func_obj;
4699         func_params.cmd = ECORE_F_CMD_HW_INIT;
4700
4701         func_params.params.hw_init.load_phase = load_code;
4702
4703         /*
4704          * Via a plethora of function pointers, we will eventually reach
4705          * bnx2x_init_hw_common(), bnx2x_init_hw_port(), or bnx2x_init_hw_func().
4706          */
4707         rc = ecore_func_state_change(sc, &func_params);
4708
4709         return rc;
4710 }
4711
4712 static void
4713 bnx2x_fill(struct bnx2x_softc *sc, uint32_t addr, int fill, uint32_t len)
4714 {
4715         uint32_t i;
4716
4717         if (!(len % 4) && !(addr % 4)) {
4718                 for (i = 0; i < len; i += 4) {
4719                         REG_WR(sc, (addr + i), fill);
4720                 }
4721         } else {
4722                 for (i = 0; i < len; i++) {
4723                         REG_WR8(sc, (addr + i), fill);
4724                 }
4725         }
4726 }
4727
4728 /* writes FP SP data to FW - data_size in dwords */
4729 static void
4730 bnx2x_wr_fp_sb_data(struct bnx2x_softc *sc, int fw_sb_id, uint32_t * sb_data_p,
4731                   uint32_t data_size)
4732 {
4733         uint32_t index;
4734
4735         for (index = 0; index < data_size; index++) {
4736                 REG_WR(sc,
4737                        (BAR_CSTRORM_INTMEM +
4738                         CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
4739                         (sizeof(uint32_t) * index)), *(sb_data_p + index));
4740         }
4741 }
4742
4743 static void bnx2x_zero_fp_sb(struct bnx2x_softc *sc, int fw_sb_id)
4744 {
4745         struct hc_status_block_data_e2 sb_data_e2;
4746         struct hc_status_block_data_e1x sb_data_e1x;
4747         uint32_t *sb_data_p;
4748         uint32_t data_size = 0;
4749
4750         if (!CHIP_IS_E1x(sc)) {
4751                 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
4752                 sb_data_e2.common.state = SB_DISABLED;
4753                 sb_data_e2.common.p_func.vf_valid = FALSE;
4754                 sb_data_p = (uint32_t *) & sb_data_e2;
4755                 data_size = (sizeof(struct hc_status_block_data_e2) /
4756                              sizeof(uint32_t));
4757         } else {
4758                 memset(&sb_data_e1x, 0,
4759                        sizeof(struct hc_status_block_data_e1x));
4760                 sb_data_e1x.common.state = SB_DISABLED;
4761                 sb_data_e1x.common.p_func.vf_valid = FALSE;
4762                 sb_data_p = (uint32_t *) & sb_data_e1x;
4763                 data_size = (sizeof(struct hc_status_block_data_e1x) /
4764                              sizeof(uint32_t));
4765         }
4766
4767         bnx2x_wr_fp_sb_data(sc, fw_sb_id, sb_data_p, data_size);
4768
4769         bnx2x_fill(sc,
4770                  (BAR_CSTRORM_INTMEM + CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id)), 0,
4771                  CSTORM_STATUS_BLOCK_SIZE);
4772         bnx2x_fill(sc, (BAR_CSTRORM_INTMEM + CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id)),
4773                  0, CSTORM_SYNC_BLOCK_SIZE);
4774 }
4775
4776 static void
4777 bnx2x_wr_sp_sb_data(struct bnx2x_softc *sc,
4778                   struct hc_sp_status_block_data *sp_sb_data)
4779 {
4780         uint32_t i;
4781
4782         for (i = 0;
4783              i < (sizeof(struct hc_sp_status_block_data) / sizeof(uint32_t));
4784              i++) {
4785                 REG_WR(sc,
4786                        (BAR_CSTRORM_INTMEM +
4787                         CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(SC_FUNC(sc)) +
4788                         (i * sizeof(uint32_t))),
4789                        *((uint32_t *) sp_sb_data + i));
4790         }
4791 }
4792
4793 static void bnx2x_zero_sp_sb(struct bnx2x_softc *sc)
4794 {
4795         struct hc_sp_status_block_data sp_sb_data;
4796
4797         memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
4798
4799         sp_sb_data.state = SB_DISABLED;
4800         sp_sb_data.p_func.vf_valid = FALSE;
4801
4802         bnx2x_wr_sp_sb_data(sc, &sp_sb_data);
4803
4804         bnx2x_fill(sc,
4805                  (BAR_CSTRORM_INTMEM +
4806                   CSTORM_SP_STATUS_BLOCK_OFFSET(SC_FUNC(sc))),
4807                  0, CSTORM_SP_STATUS_BLOCK_SIZE);
4808         bnx2x_fill(sc,
4809                  (BAR_CSTRORM_INTMEM +
4810                   CSTORM_SP_SYNC_BLOCK_OFFSET(SC_FUNC(sc))),
4811                  0, CSTORM_SP_SYNC_BLOCK_SIZE);
4812 }
4813
4814 static void
4815 bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm, int igu_sb_id,
4816                              int igu_seg_id)
4817 {
4818         hc_sm->igu_sb_id = igu_sb_id;
4819         hc_sm->igu_seg_id = igu_seg_id;
4820         hc_sm->timer_value = 0xFF;
4821         hc_sm->time_to_expire = 0xFFFFFFFF;
4822 }
4823
4824 static void bnx2x_map_sb_state_machines(struct hc_index_data *index_data)
4825 {
4826         /* zero out state machine indices */
4827
4828         /* rx indices */
4829         index_data[HC_INDEX_ETH_RX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
4830
4831         /* tx indices */
4832         index_data[HC_INDEX_OOO_TX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
4833         index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags &= ~HC_INDEX_DATA_SM_ID;
4834         index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags &= ~HC_INDEX_DATA_SM_ID;
4835         index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags &= ~HC_INDEX_DATA_SM_ID;
4836
4837         /* map indices */
4838
4839         /* rx indices */
4840         index_data[HC_INDEX_ETH_RX_CQ_CONS].flags |=
4841             (SM_RX_ID << HC_INDEX_DATA_SM_ID_SHIFT);
4842
4843         /* tx indices */
4844         index_data[HC_INDEX_OOO_TX_CQ_CONS].flags |=
4845             (SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT);
4846         index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags |=
4847             (SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT);
4848         index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags |=
4849             (SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT);
4850         index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags |=
4851             (SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT);
4852 }
4853
4854 static void
4855 bnx2x_init_sb(struct bnx2x_softc *sc, rte_iova_t busaddr, int vfid,
4856             uint8_t vf_valid, int fw_sb_id, int igu_sb_id)
4857 {
4858         struct hc_status_block_data_e2 sb_data_e2;
4859         struct hc_status_block_data_e1x sb_data_e1x;
4860         struct hc_status_block_sm *hc_sm_p;
4861         uint32_t *sb_data_p;
4862         int igu_seg_id;
4863         int data_size;
4864
4865         if (CHIP_INT_MODE_IS_BC(sc)) {
4866                 igu_seg_id = HC_SEG_ACCESS_NORM;
4867         } else {
4868                 igu_seg_id = IGU_SEG_ACCESS_NORM;
4869         }
4870
4871         bnx2x_zero_fp_sb(sc, fw_sb_id);
4872
4873         if (!CHIP_IS_E1x(sc)) {
4874                 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
4875                 sb_data_e2.common.state = SB_ENABLED;
4876                 sb_data_e2.common.p_func.pf_id = SC_FUNC(sc);
4877                 sb_data_e2.common.p_func.vf_id = vfid;
4878                 sb_data_e2.common.p_func.vf_valid = vf_valid;
4879                 sb_data_e2.common.p_func.vnic_id = SC_VN(sc);
4880                 sb_data_e2.common.same_igu_sb_1b = TRUE;
4881                 sb_data_e2.common.host_sb_addr.hi = U64_HI(busaddr);
4882                 sb_data_e2.common.host_sb_addr.lo = U64_LO(busaddr);
4883                 hc_sm_p = sb_data_e2.common.state_machine;
4884                 sb_data_p = (uint32_t *) & sb_data_e2;
4885                 data_size = (sizeof(struct hc_status_block_data_e2) /
4886                              sizeof(uint32_t));
4887                 bnx2x_map_sb_state_machines(sb_data_e2.index_data);
4888         } else {
4889                 memset(&sb_data_e1x, 0,
4890                        sizeof(struct hc_status_block_data_e1x));
4891                 sb_data_e1x.common.state = SB_ENABLED;
4892                 sb_data_e1x.common.p_func.pf_id = SC_FUNC(sc);
4893                 sb_data_e1x.common.p_func.vf_id = 0xff;
4894                 sb_data_e1x.common.p_func.vf_valid = FALSE;
4895                 sb_data_e1x.common.p_func.vnic_id = SC_VN(sc);
4896                 sb_data_e1x.common.same_igu_sb_1b = TRUE;
4897                 sb_data_e1x.common.host_sb_addr.hi = U64_HI(busaddr);
4898                 sb_data_e1x.common.host_sb_addr.lo = U64_LO(busaddr);
4899                 hc_sm_p = sb_data_e1x.common.state_machine;
4900                 sb_data_p = (uint32_t *) & sb_data_e1x;
4901                 data_size = (sizeof(struct hc_status_block_data_e1x) /
4902                              sizeof(uint32_t));
4903                 bnx2x_map_sb_state_machines(sb_data_e1x.index_data);
4904         }
4905
4906         bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID], igu_sb_id, igu_seg_id);
4907         bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID], igu_sb_id, igu_seg_id);
4908
4909         /* write indices to HW - PCI guarantees endianity of regpairs */
4910         bnx2x_wr_fp_sb_data(sc, fw_sb_id, sb_data_p, data_size);
4911 }
4912
4913 static uint8_t bnx2x_fp_qzone_id(struct bnx2x_fastpath *fp)
4914 {
4915         if (CHIP_IS_E1x(fp->sc)) {
4916                 return fp->cl_id + SC_PORT(fp->sc) * ETH_MAX_RX_CLIENTS_E1H;
4917         } else {
4918                 return fp->cl_id;
4919         }
4920 }
4921
4922 static uint32_t
4923 bnx2x_rx_ustorm_prods_offset(struct bnx2x_softc *sc, struct bnx2x_fastpath *fp)
4924 {
4925         uint32_t offset = BAR_USTRORM_INTMEM;
4926
4927         if (IS_VF(sc)) {
4928                 return PXP_VF_ADDR_USDM_QUEUES_START +
4929                         (sc->acquire_resp.resc.hw_qid[fp->index] *
4930                          sizeof(struct ustorm_queue_zone_data));
4931         } else if (!CHIP_IS_E1x(sc)) {
4932                 offset += USTORM_RX_PRODS_E2_OFFSET(fp->cl_qzone_id);
4933         } else {
4934                 offset += USTORM_RX_PRODS_E1X_OFFSET(SC_PORT(sc), fp->cl_id);
4935         }
4936
4937         return offset;
4938 }
4939
4940 static void bnx2x_init_eth_fp(struct bnx2x_softc *sc, int idx)
4941 {
4942         struct bnx2x_fastpath *fp = &sc->fp[idx];
4943         uint32_t cids[ECORE_MULTI_TX_COS] = { 0 };
4944         unsigned long q_type = 0;
4945         int cos;
4946
4947         fp->sc = sc;
4948         fp->index = idx;
4949
4950         fp->igu_sb_id = (sc->igu_base_sb + idx + CNIC_SUPPORT(sc));
4951         fp->fw_sb_id = (sc->base_fw_ndsb + idx + CNIC_SUPPORT(sc));
4952
4953         if (CHIP_IS_E1x(sc))
4954                 fp->cl_id = SC_L_ID(sc) + idx;
4955         else
4956 /* want client ID same as IGU SB ID for non-E1 */
4957                 fp->cl_id = fp->igu_sb_id;
4958         fp->cl_qzone_id = bnx2x_fp_qzone_id(fp);
4959
4960         /* setup sb indices */
4961         if (!CHIP_IS_E1x(sc)) {
4962                 fp->sb_index_values = fp->status_block.e2_sb->sb.index_values;
4963                 fp->sb_running_index = fp->status_block.e2_sb->sb.running_index;
4964         } else {
4965                 fp->sb_index_values = fp->status_block.e1x_sb->sb.index_values;
4966                 fp->sb_running_index =
4967                     fp->status_block.e1x_sb->sb.running_index;
4968         }
4969
4970         /* init shortcut */
4971         fp->ustorm_rx_prods_offset = bnx2x_rx_ustorm_prods_offset(sc, fp);
4972
4973         fp->rx_cq_cons_sb = &fp->sb_index_values[HC_INDEX_ETH_RX_CQ_CONS];
4974
4975         for (cos = 0; cos < sc->max_cos; cos++) {
4976                 cids[cos] = idx;
4977         }
4978         fp->tx_cons_sb = &fp->sb_index_values[HC_INDEX_ETH_TX_CQ_CONS_COS0];
4979
4980         /* nothing more for a VF to do */
4981         if (IS_VF(sc)) {
4982                 return;
4983         }
4984
4985         bnx2x_init_sb(sc, fp->sb_dma.paddr, BNX2X_VF_ID_INVALID, FALSE,
4986                     fp->fw_sb_id, fp->igu_sb_id);
4987
4988         bnx2x_update_fp_sb_idx(fp);
4989
4990         /* Configure Queue State object */
4991         bnx2x_set_bit(ECORE_Q_TYPE_HAS_RX, &q_type);
4992         bnx2x_set_bit(ECORE_Q_TYPE_HAS_TX, &q_type);
4993
4994         ecore_init_queue_obj(sc,
4995                              &sc->sp_objs[idx].q_obj,
4996                              fp->cl_id,
4997                              cids,
4998                              sc->max_cos,
4999                              SC_FUNC(sc),
5000                              BNX2X_SP(sc, q_rdata),
5001                              (rte_iova_t)BNX2X_SP_MAPPING(sc, q_rdata),
5002                              q_type);
5003
5004         /* configure classification DBs */
5005         ecore_init_mac_obj(sc,
5006                            &sc->sp_objs[idx].mac_obj,
5007                            fp->cl_id,
5008                            idx,
5009                            SC_FUNC(sc),
5010                            BNX2X_SP(sc, mac_rdata),
5011                            (rte_iova_t)BNX2X_SP_MAPPING(sc, mac_rdata),
5012                            ECORE_FILTER_MAC_PENDING, &sc->sp_state,
5013                            ECORE_OBJ_TYPE_RX_TX, &sc->macs_pool);
5014 }
5015
5016 static void
5017 bnx2x_update_rx_prod(struct bnx2x_softc *sc, struct bnx2x_fastpath *fp,
5018                    uint16_t rx_bd_prod, uint16_t rx_cq_prod)
5019 {
5020         struct ustorm_eth_rx_producers rx_prods;
5021         uint32_t i;
5022
5023         memset(&rx_prods, 0, sizeof(rx_prods));
5024
5025         /* update producers */
5026         rx_prods.bd_prod = rx_bd_prod;
5027         rx_prods.cqe_prod = rx_cq_prod;
5028
5029         /*
5030          * Make sure that the BD and SGE data is updated before updating the
5031          * producers since FW might read the BD/SGE right after the producer
5032          * is updated.
5033          * This is only applicable for weak-ordered memory model archs such
5034          * as IA-64. The following barrier is also mandatory since FW will
5035          * assumes BDs must have buffers.
5036          */
5037         wmb();
5038
5039         for (i = 0; i < (sizeof(rx_prods) / 4); i++) {
5040                 REG_WR(sc, (fp->ustorm_rx_prods_offset + (i * 4)),
5041                        ((uint32_t *)&rx_prods)[i]);
5042         }
5043
5044         wmb();                  /* keep prod updates ordered */
5045 }
5046
5047 static void bnx2x_init_rx_rings(struct bnx2x_softc *sc)
5048 {
5049         struct bnx2x_fastpath *fp;
5050         int i;
5051         struct bnx2x_rx_queue *rxq;
5052
5053         for (i = 0; i < sc->num_queues; i++) {
5054                 fp = &sc->fp[i];
5055                 rxq = sc->rx_queues[fp->index];
5056                 if (!rxq) {
5057                         PMD_RX_LOG(ERR, "RX queue is NULL");
5058                         return;
5059                 }
5060
5061                 rxq->rx_bd_head = 0;
5062                 rxq->rx_bd_tail = rxq->nb_rx_desc;
5063                 rxq->rx_cq_head = 0;
5064                 rxq->rx_cq_tail = TOTAL_RCQ_ENTRIES(rxq);
5065                 *fp->rx_cq_cons_sb = 0;
5066
5067                 /*
5068                  * Activate the BD ring...
5069                  * Warning, this will generate an interrupt (to the TSTORM)
5070                  * so this can only be done after the chip is initialized
5071                  */
5072                 bnx2x_update_rx_prod(sc, fp, rxq->rx_bd_tail, rxq->rx_cq_tail);
5073
5074                 if (i != 0) {
5075                         continue;
5076                 }
5077         }
5078 }
5079
5080 static void bnx2x_init_tx_ring_one(struct bnx2x_fastpath *fp)
5081 {
5082         struct bnx2x_tx_queue *txq = fp->sc->tx_queues[fp->index];
5083
5084         fp->tx_db.data.header.header = 1 << DOORBELL_HDR_DB_TYPE_SHIFT;
5085         fp->tx_db.data.zero_fill1 = 0;
5086         fp->tx_db.data.prod = 0;
5087
5088         if (!txq) {
5089                 PMD_TX_LOG(ERR, "ERROR: TX queue is NULL");
5090                 return;
5091         }
5092
5093         txq->tx_pkt_tail = 0;
5094         txq->tx_pkt_head = 0;
5095         txq->tx_bd_tail = 0;
5096         txq->tx_bd_head = 0;
5097 }
5098
5099 static void bnx2x_init_tx_rings(struct bnx2x_softc *sc)
5100 {
5101         int i;
5102
5103         for (i = 0; i < sc->num_queues; i++) {
5104                 bnx2x_init_tx_ring_one(&sc->fp[i]);
5105         }
5106 }
5107
5108 static void bnx2x_init_def_sb(struct bnx2x_softc *sc)
5109 {
5110         struct host_sp_status_block *def_sb = sc->def_sb;
5111         rte_iova_t mapping = sc->def_sb_dma.paddr;
5112         int igu_sp_sb_index;
5113         int igu_seg_id;
5114         int port = SC_PORT(sc);
5115         int func = SC_FUNC(sc);
5116         int reg_offset, reg_offset_en5;
5117         uint64_t section;
5118         int index, sindex;
5119         struct hc_sp_status_block_data sp_sb_data;
5120
5121         memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5122
5123         if (CHIP_INT_MODE_IS_BC(sc)) {
5124                 igu_sp_sb_index = DEF_SB_IGU_ID;
5125                 igu_seg_id = HC_SEG_ACCESS_DEF;
5126         } else {
5127                 igu_sp_sb_index = sc->igu_dsb_id;
5128                 igu_seg_id = IGU_SEG_ACCESS_DEF;
5129         }
5130
5131         /* attentions */
5132         section = ((uint64_t) mapping +
5133                    offsetof(struct host_sp_status_block, atten_status_block));
5134         def_sb->atten_status_block.status_block_id = igu_sp_sb_index;
5135         sc->attn_state = 0;
5136
5137         reg_offset = (port) ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
5138             MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0;
5139
5140         reg_offset_en5 = (port) ? MISC_REG_AEU_ENABLE5_FUNC_1_OUT_0 :
5141             MISC_REG_AEU_ENABLE5_FUNC_0_OUT_0;
5142
5143         for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
5144 /* take care of sig[0]..sig[4] */
5145                 for (sindex = 0; sindex < 4; sindex++) {
5146                         sc->attn_group[index].sig[sindex] =
5147                             REG_RD(sc,
5148                                    (reg_offset + (sindex * 0x4) +
5149                                     (0x10 * index)));
5150                 }
5151
5152                 if (!CHIP_IS_E1x(sc)) {
5153                         /*
5154                          * enable5 is separate from the rest of the registers,
5155                          * and the address skip is 4 and not 16 between the
5156                          * different groups
5157                          */
5158                         sc->attn_group[index].sig[4] =
5159                             REG_RD(sc, (reg_offset_en5 + (0x4 * index)));
5160                 } else {
5161                         sc->attn_group[index].sig[4] = 0;
5162                 }
5163         }
5164
5165         if (sc->devinfo.int_block == INT_BLOCK_HC) {
5166                 reg_offset =
5167                     port ? HC_REG_ATTN_MSG1_ADDR_L : HC_REG_ATTN_MSG0_ADDR_L;
5168                 REG_WR(sc, reg_offset, U64_LO(section));
5169                 REG_WR(sc, (reg_offset + 4), U64_HI(section));
5170         } else if (!CHIP_IS_E1x(sc)) {
5171                 REG_WR(sc, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section));
5172                 REG_WR(sc, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section));
5173         }
5174
5175         section = ((uint64_t) mapping +
5176                    offsetof(struct host_sp_status_block, sp_sb));
5177
5178         bnx2x_zero_sp_sb(sc);
5179
5180         /* PCI guarantees endianity of regpair */
5181         sp_sb_data.state = SB_ENABLED;
5182         sp_sb_data.host_sb_addr.lo = U64_LO(section);
5183         sp_sb_data.host_sb_addr.hi = U64_HI(section);
5184         sp_sb_data.igu_sb_id = igu_sp_sb_index;
5185         sp_sb_data.igu_seg_id = igu_seg_id;
5186         sp_sb_data.p_func.pf_id = func;
5187         sp_sb_data.p_func.vnic_id = SC_VN(sc);
5188         sp_sb_data.p_func.vf_id = 0xff;
5189
5190         bnx2x_wr_sp_sb_data(sc, &sp_sb_data);
5191
5192         bnx2x_ack_sb(sc, sc->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
5193 }
5194
5195 static void bnx2x_init_sp_ring(struct bnx2x_softc *sc)
5196 {
5197         atomic_store_rel_long(&sc->cq_spq_left, MAX_SPQ_PENDING);
5198         sc->spq_prod_idx = 0;
5199         sc->dsb_sp_prod =
5200             &sc->def_sb->sp_sb.index_values[HC_SP_INDEX_ETH_DEF_CONS];
5201         sc->spq_prod_bd = sc->spq;
5202         sc->spq_last_bd = (sc->spq_prod_bd + MAX_SP_DESC_CNT);
5203 }
5204
5205 static void bnx2x_init_eq_ring(struct bnx2x_softc *sc)
5206 {
5207         union event_ring_elem *elem;
5208         int i;
5209
5210         for (i = 1; i <= NUM_EQ_PAGES; i++) {
5211                 elem = &sc->eq[EQ_DESC_CNT_PAGE * i - 1];
5212
5213                 elem->next_page.addr.hi = htole32(U64_HI(sc->eq_dma.paddr +
5214                                                          BNX2X_PAGE_SIZE *
5215                                                          (i % NUM_EQ_PAGES)));
5216                 elem->next_page.addr.lo = htole32(U64_LO(sc->eq_dma.paddr +
5217                                                          BNX2X_PAGE_SIZE *
5218                                                          (i % NUM_EQ_PAGES)));
5219         }
5220
5221         sc->eq_cons = 0;
5222         sc->eq_prod = NUM_EQ_DESC;
5223         sc->eq_cons_sb = &sc->def_sb->sp_sb.index_values[HC_SP_INDEX_EQ_CONS];
5224
5225         atomic_store_rel_long(&sc->eq_spq_left,
5226                               (min((MAX_SP_DESC_CNT - MAX_SPQ_PENDING),
5227                                    NUM_EQ_DESC) - 1));
5228 }
5229
5230 static void bnx2x_init_internal_common(struct bnx2x_softc *sc)
5231 {
5232         int i;
5233
5234         if (IS_MF_SI(sc)) {
5235 /*
5236  * In switch independent mode, the TSTORM needs to accept
5237  * packets that failed classification, since approximate match
5238  * mac addresses aren't written to NIG LLH.
5239  */
5240                 REG_WR8(sc,
5241                         (BAR_TSTRORM_INTMEM +
5242                          TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET), 2);
5243         } else
5244                 REG_WR8(sc,
5245                         (BAR_TSTRORM_INTMEM +
5246                          TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET), 0);
5247
5248         /*
5249          * Zero this manually as its initialization is currently missing
5250          * in the initTool.
5251          */
5252         for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++) {
5253                 REG_WR(sc,
5254                        (BAR_USTRORM_INTMEM + USTORM_AGG_DATA_OFFSET + (i * 4)),
5255                        0);
5256         }
5257
5258         if (!CHIP_IS_E1x(sc)) {
5259                 REG_WR8(sc, (BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET),
5260                         CHIP_INT_MODE_IS_BC(sc) ? HC_IGU_BC_MODE :
5261                         HC_IGU_NBC_MODE);
5262         }
5263 }
5264
5265 static void bnx2x_init_internal(struct bnx2x_softc *sc, uint32_t load_code)
5266 {
5267         switch (load_code) {
5268         case FW_MSG_CODE_DRV_LOAD_COMMON:
5269         case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
5270                 bnx2x_init_internal_common(sc);
5271                 /* no break */
5272
5273         case FW_MSG_CODE_DRV_LOAD_PORT:
5274                 /* nothing to do */
5275                 /* no break */
5276
5277         case FW_MSG_CODE_DRV_LOAD_FUNCTION:
5278                 /* internal memory per function is initialized inside bnx2x_pf_init */
5279                 break;
5280
5281         default:
5282                 PMD_DRV_LOG(NOTICE, sc, "Unknown load_code (0x%x) from MCP",
5283                             load_code);
5284                 break;
5285         }
5286 }
5287
5288 static void
5289 storm_memset_func_cfg(struct bnx2x_softc *sc,
5290                       struct tstorm_eth_function_common_config *tcfg,
5291                       uint16_t abs_fid)
5292 {
5293         uint32_t addr;
5294         size_t size;
5295
5296         addr = (BAR_TSTRORM_INTMEM +
5297                 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(abs_fid));
5298         size = sizeof(struct tstorm_eth_function_common_config);
5299         ecore_storm_memset_struct(sc, addr, size, (uint32_t *) tcfg);
5300 }
5301
5302 static void bnx2x_func_init(struct bnx2x_softc *sc, struct bnx2x_func_init_params *p)
5303 {
5304         struct tstorm_eth_function_common_config tcfg = { 0 };
5305
5306         if (CHIP_IS_E1x(sc)) {
5307                 storm_memset_func_cfg(sc, &tcfg, p->func_id);
5308         }
5309
5310         /* Enable the function in the FW */
5311         storm_memset_vf_to_pf(sc, p->func_id, p->pf_id);
5312         storm_memset_func_en(sc, p->func_id, 1);
5313
5314         /* spq */
5315         if (p->func_flgs & FUNC_FLG_SPQ) {
5316                 storm_memset_spq_addr(sc, p->spq_map, p->func_id);
5317                 REG_WR(sc,
5318                        (XSEM_REG_FAST_MEMORY +
5319                         XSTORM_SPQ_PROD_OFFSET(p->func_id)), p->spq_prod);
5320         }
5321 }
5322
5323 /*
5324  * Calculates the sum of vn_min_rates.
5325  * It's needed for further normalizing of the min_rates.
5326  * Returns:
5327  *   sum of vn_min_rates.
5328  *     or
5329  *   0 - if all the min_rates are 0.
5330  * In the later case fainess algorithm should be deactivated.
5331  * If all min rates are not zero then those that are zeroes will be set to 1.
5332  */
5333 static void bnx2x_calc_vn_min(struct bnx2x_softc *sc, struct cmng_init_input *input)
5334 {
5335         uint32_t vn_cfg;
5336         uint32_t vn_min_rate;
5337         int all_zero = 1;
5338         int vn;
5339
5340         for (vn = VN_0; vn < SC_MAX_VN_NUM(sc); vn++) {
5341                 vn_cfg = sc->devinfo.mf_info.mf_config[vn];
5342                 vn_min_rate = (((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
5343                                 FUNC_MF_CFG_MIN_BW_SHIFT) * 100);
5344
5345                 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE) {
5346                         /* skip hidden VNs */
5347                         vn_min_rate = 0;
5348                 } else if (!vn_min_rate) {
5349                         /* If min rate is zero - set it to 100 */
5350                         vn_min_rate = DEF_MIN_RATE;
5351                 } else {
5352                         all_zero = 0;
5353                 }
5354
5355                 input->vnic_min_rate[vn] = vn_min_rate;
5356         }
5357
5358         /* if ETS or all min rates are zeros - disable fairness */
5359         if (all_zero) {
5360                 input->flags.cmng_enables &= ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
5361         } else {
5362                 input->flags.cmng_enables |= CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
5363         }
5364 }
5365
5366 static uint16_t
5367 bnx2x_extract_max_cfg(__rte_unused struct bnx2x_softc *sc, uint32_t mf_cfg)
5368 {
5369         uint16_t max_cfg = ((mf_cfg & FUNC_MF_CFG_MAX_BW_MASK) >>
5370                             FUNC_MF_CFG_MAX_BW_SHIFT);
5371
5372         if (!max_cfg) {
5373                 PMD_DRV_LOG(DEBUG, sc,
5374                             "Max BW configured to 0 - using 100 instead");
5375                 max_cfg = 100;
5376         }
5377
5378         return max_cfg;
5379 }
5380
5381 static void
5382 bnx2x_calc_vn_max(struct bnx2x_softc *sc, int vn, struct cmng_init_input *input)
5383 {
5384         uint16_t vn_max_rate;
5385         uint32_t vn_cfg = sc->devinfo.mf_info.mf_config[vn];
5386         uint32_t max_cfg;
5387
5388         if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE) {
5389                 vn_max_rate = 0;
5390         } else {
5391                 max_cfg = bnx2x_extract_max_cfg(sc, vn_cfg);
5392
5393                 if (IS_MF_SI(sc)) {
5394                         /* max_cfg in percents of linkspeed */
5395                         vn_max_rate =
5396                             ((sc->link_vars.line_speed * max_cfg) / 100);
5397                 } else {        /* SD modes */
5398                         /* max_cfg is absolute in 100Mb units */
5399                         vn_max_rate = (max_cfg * 100);
5400                 }
5401         }
5402
5403         input->vnic_max_rate[vn] = vn_max_rate;
5404 }
5405
5406 static void
5407 bnx2x_cmng_fns_init(struct bnx2x_softc *sc, uint8_t read_cfg, uint8_t cmng_type)
5408 {
5409         struct cmng_init_input input;
5410         int vn;
5411
5412         memset(&input, 0, sizeof(struct cmng_init_input));
5413
5414         input.port_rate = sc->link_vars.line_speed;
5415
5416         if (cmng_type == CMNG_FNS_MINMAX) {
5417 /* read mf conf from shmem */
5418                 if (read_cfg) {
5419                         bnx2x_read_mf_cfg(sc);
5420                 }
5421
5422 /* get VN min rate and enable fairness if not 0 */
5423                 bnx2x_calc_vn_min(sc, &input);
5424
5425 /* get VN max rate */
5426                 if (sc->port.pmf) {
5427                         for (vn = VN_0; vn < SC_MAX_VN_NUM(sc); vn++) {
5428                                 bnx2x_calc_vn_max(sc, vn, &input);
5429                         }
5430                 }
5431
5432 /* always enable rate shaping and fairness */
5433                 input.flags.cmng_enables |= CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
5434
5435                 ecore_init_cmng(&input, &sc->cmng);
5436                 return;
5437         }
5438 }
5439
5440 static int bnx2x_get_cmng_fns_mode(struct bnx2x_softc *sc)
5441 {
5442         if (CHIP_REV_IS_SLOW(sc)) {
5443                 return CMNG_FNS_NONE;
5444         }
5445
5446         if (IS_MF(sc)) {
5447                 return CMNG_FNS_MINMAX;
5448         }
5449
5450         return CMNG_FNS_NONE;
5451 }
5452
5453 static void
5454 storm_memset_cmng(struct bnx2x_softc *sc, struct cmng_init *cmng, uint8_t port)
5455 {
5456         int vn;
5457         int func;
5458         uint32_t addr;
5459         size_t size;
5460
5461         addr = (BAR_XSTRORM_INTMEM + XSTORM_CMNG_PER_PORT_VARS_OFFSET(port));
5462         size = sizeof(struct cmng_struct_per_port);
5463         ecore_storm_memset_struct(sc, addr, size, (uint32_t *) & cmng->port);
5464
5465         for (vn = VN_0; vn < SC_MAX_VN_NUM(sc); vn++) {
5466                 func = func_by_vn(sc, vn);
5467
5468                 addr = (BAR_XSTRORM_INTMEM +
5469                         XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func));
5470                 size = sizeof(struct rate_shaping_vars_per_vn);
5471                 ecore_storm_memset_struct(sc, addr, size,
5472                                           (uint32_t *) & cmng->
5473                                           vnic.vnic_max_rate[vn]);
5474
5475                 addr = (BAR_XSTRORM_INTMEM +
5476                         XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func));
5477                 size = sizeof(struct fairness_vars_per_vn);
5478                 ecore_storm_memset_struct(sc, addr, size,
5479                                           (uint32_t *) & cmng->
5480                                           vnic.vnic_min_rate[vn]);
5481         }
5482 }
5483
5484 static void bnx2x_pf_init(struct bnx2x_softc *sc)
5485 {
5486         struct bnx2x_func_init_params func_init;
5487         struct event_ring_data eq_data;
5488         uint16_t flags;
5489
5490         memset(&eq_data, 0, sizeof(struct event_ring_data));
5491         memset(&func_init, 0, sizeof(struct bnx2x_func_init_params));
5492
5493         if (!CHIP_IS_E1x(sc)) {
5494 /* reset IGU PF statistics: MSIX + ATTN */
5495 /* PF */
5496                 REG_WR(sc,
5497                        (IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
5498                         (BNX2X_IGU_STAS_MSG_VF_CNT * 4) +
5499                         ((CHIP_IS_MODE_4_PORT(sc) ? SC_FUNC(sc) : SC_VN(sc)) *
5500                          4)), 0);
5501 /* ATTN */
5502                 REG_WR(sc,
5503                        (IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
5504                         (BNX2X_IGU_STAS_MSG_VF_CNT * 4) +
5505                         (BNX2X_IGU_STAS_MSG_PF_CNT * 4) +
5506                         ((CHIP_IS_MODE_4_PORT(sc) ? SC_FUNC(sc) : SC_VN(sc)) *
5507                          4)), 0);
5508         }
5509
5510         /* function setup flags */
5511         flags = (FUNC_FLG_STATS | FUNC_FLG_LEADING | FUNC_FLG_SPQ);
5512
5513         func_init.func_flgs = flags;
5514         func_init.pf_id = SC_FUNC(sc);
5515         func_init.func_id = SC_FUNC(sc);
5516         func_init.spq_map = sc->spq_dma.paddr;
5517         func_init.spq_prod = sc->spq_prod_idx;
5518
5519         bnx2x_func_init(sc, &func_init);
5520
5521         memset(&sc->cmng, 0, sizeof(struct cmng_struct_per_port));
5522
5523         /*
5524          * Congestion management values depend on the link rate.
5525          * There is no active link so initial link rate is set to 10Gbps.
5526          * When the link comes up the congestion management values are
5527          * re-calculated according to the actual link rate.
5528          */
5529         sc->link_vars.line_speed = SPEED_10000;
5530         bnx2x_cmng_fns_init(sc, TRUE, bnx2x_get_cmng_fns_mode(sc));
5531
5532         /* Only the PMF sets the HW */
5533         if (sc->port.pmf) {
5534                 storm_memset_cmng(sc, &sc->cmng, SC_PORT(sc));
5535         }
5536
5537         /* init Event Queue - PCI bus guarantees correct endainity */
5538         eq_data.base_addr.hi = U64_HI(sc->eq_dma.paddr);
5539         eq_data.base_addr.lo = U64_LO(sc->eq_dma.paddr);
5540         eq_data.producer = sc->eq_prod;
5541         eq_data.index_id = HC_SP_INDEX_EQ_CONS;
5542         eq_data.sb_id = DEF_SB_ID;
5543         storm_memset_eq_data(sc, &eq_data, SC_FUNC(sc));
5544 }
5545
5546 static void bnx2x_hc_int_enable(struct bnx2x_softc *sc)
5547 {
5548         int port = SC_PORT(sc);
5549         uint32_t addr = (port) ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
5550         uint32_t val = REG_RD(sc, addr);
5551         uint8_t msix = (sc->interrupt_mode == INTR_MODE_MSIX)
5552             || (sc->interrupt_mode == INTR_MODE_SINGLE_MSIX);
5553         uint8_t single_msix = (sc->interrupt_mode == INTR_MODE_SINGLE_MSIX);
5554         uint8_t msi = (sc->interrupt_mode == INTR_MODE_MSI);
5555
5556         if (msix) {
5557                 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
5558                          HC_CONFIG_0_REG_INT_LINE_EN_0);
5559                 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
5560                         HC_CONFIG_0_REG_ATTN_BIT_EN_0);
5561                 if (single_msix) {
5562                         val |= HC_CONFIG_0_REG_SINGLE_ISR_EN_0;
5563                 }
5564         } else if (msi) {
5565                 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
5566                 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
5567                         HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
5568                         HC_CONFIG_0_REG_ATTN_BIT_EN_0);
5569         } else {
5570                 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
5571                         HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
5572                         HC_CONFIG_0_REG_INT_LINE_EN_0 |
5573                         HC_CONFIG_0_REG_ATTN_BIT_EN_0);
5574
5575                 REG_WR(sc, addr, val);
5576
5577                 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
5578         }
5579
5580         REG_WR(sc, addr, val);
5581
5582         /* ensure that HC_CONFIG is written before leading/trailing edge config */
5583         mb();
5584
5585         /* init leading/trailing edge */
5586         if (IS_MF(sc)) {
5587                 val = (0xee0f | (1 << (SC_VN(sc) + 4)));
5588                 if (sc->port.pmf) {
5589                         /* enable nig and gpio3 attention */
5590                         val |= 0x1100;
5591                 }
5592         } else {
5593                 val = 0xffff;
5594         }
5595
5596         REG_WR(sc, (HC_REG_TRAILING_EDGE_0 + port * 8), val);
5597         REG_WR(sc, (HC_REG_LEADING_EDGE_0 + port * 8), val);
5598
5599         /* make sure that interrupts are indeed enabled from here on */
5600         mb();
5601 }
5602
5603 static void bnx2x_igu_int_enable(struct bnx2x_softc *sc)
5604 {
5605         uint32_t val;
5606         uint8_t msix = (sc->interrupt_mode == INTR_MODE_MSIX)
5607             || (sc->interrupt_mode == INTR_MODE_SINGLE_MSIX);
5608         uint8_t single_msix = (sc->interrupt_mode == INTR_MODE_SINGLE_MSIX);
5609         uint8_t msi = (sc->interrupt_mode == INTR_MODE_MSI);
5610
5611         val = REG_RD(sc, IGU_REG_PF_CONFIGURATION);
5612
5613         if (msix) {
5614                 val &= ~(IGU_PF_CONF_INT_LINE_EN | IGU_PF_CONF_SINGLE_ISR_EN);
5615                 val |= (IGU_PF_CONF_MSI_MSIX_EN | IGU_PF_CONF_ATTN_BIT_EN);
5616                 if (single_msix) {
5617                         val |= IGU_PF_CONF_SINGLE_ISR_EN;
5618                 }
5619         } else if (msi) {
5620                 val &= ~IGU_PF_CONF_INT_LINE_EN;
5621                 val |= (IGU_PF_CONF_MSI_MSIX_EN |
5622                         IGU_PF_CONF_ATTN_BIT_EN | IGU_PF_CONF_SINGLE_ISR_EN);
5623         } else {
5624                 val &= ~IGU_PF_CONF_MSI_MSIX_EN;
5625                 val |= (IGU_PF_CONF_INT_LINE_EN |
5626                         IGU_PF_CONF_ATTN_BIT_EN | IGU_PF_CONF_SINGLE_ISR_EN);
5627         }
5628
5629         /* clean previous status - need to configure igu prior to ack */
5630         if ((!msix) || single_msix) {
5631                 REG_WR(sc, IGU_REG_PF_CONFIGURATION, val);
5632                 bnx2x_ack_int(sc);
5633         }
5634
5635         val |= IGU_PF_CONF_FUNC_EN;
5636
5637         PMD_DRV_LOG(DEBUG, sc, "write 0x%x to IGU mode %s",
5638                     val, ((msix) ? "MSI-X" : ((msi) ? "MSI" : "INTx")));
5639
5640         REG_WR(sc, IGU_REG_PF_CONFIGURATION, val);
5641
5642         mb();
5643
5644         /* init leading/trailing edge */
5645         if (IS_MF(sc)) {
5646                 val = (0xee0f | (1 << (SC_VN(sc) + 4)));
5647                 if (sc->port.pmf) {
5648                         /* enable nig and gpio3 attention */
5649                         val |= 0x1100;
5650                 }
5651         } else {
5652                 val = 0xffff;
5653         }
5654
5655         REG_WR(sc, IGU_REG_TRAILING_EDGE_LATCH, val);
5656         REG_WR(sc, IGU_REG_LEADING_EDGE_LATCH, val);
5657
5658         /* make sure that interrupts are indeed enabled from here on */
5659         mb();
5660 }
5661
5662 static void bnx2x_int_enable(struct bnx2x_softc *sc)
5663 {
5664         if (sc->devinfo.int_block == INT_BLOCK_HC) {
5665                 bnx2x_hc_int_enable(sc);
5666         } else {
5667                 bnx2x_igu_int_enable(sc);
5668         }
5669 }
5670
5671 static void bnx2x_hc_int_disable(struct bnx2x_softc *sc)
5672 {
5673         int port = SC_PORT(sc);
5674         uint32_t addr = (port) ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
5675         uint32_t val = REG_RD(sc, addr);
5676
5677         val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
5678                  HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
5679                  HC_CONFIG_0_REG_INT_LINE_EN_0 | HC_CONFIG_0_REG_ATTN_BIT_EN_0);
5680         /* flush all outstanding writes */
5681         mb();
5682
5683         REG_WR(sc, addr, val);
5684         if (REG_RD(sc, addr) != val) {
5685                 PMD_DRV_LOG(ERR, sc, "proper val not read from HC IGU!");
5686         }
5687 }
5688
5689 static void bnx2x_igu_int_disable(struct bnx2x_softc *sc)
5690 {
5691         uint32_t val = REG_RD(sc, IGU_REG_PF_CONFIGURATION);
5692
5693         val &= ~(IGU_PF_CONF_MSI_MSIX_EN |
5694                  IGU_PF_CONF_INT_LINE_EN | IGU_PF_CONF_ATTN_BIT_EN);
5695
5696         PMD_DRV_LOG(DEBUG, sc, "write %x to IGU", val);
5697
5698         /* flush all outstanding writes */
5699         mb();
5700
5701         REG_WR(sc, IGU_REG_PF_CONFIGURATION, val);
5702         if (REG_RD(sc, IGU_REG_PF_CONFIGURATION) != val) {
5703                 PMD_DRV_LOG(ERR, sc, "proper val not read from IGU!");
5704         }
5705 }
5706
5707 static void bnx2x_int_disable(struct bnx2x_softc *sc)
5708 {
5709         if (sc->devinfo.int_block == INT_BLOCK_HC) {
5710                 bnx2x_hc_int_disable(sc);
5711         } else {
5712                 bnx2x_igu_int_disable(sc);
5713         }
5714 }
5715
5716 static void bnx2x_nic_init(struct bnx2x_softc *sc, int load_code)
5717 {
5718         int i;
5719
5720         PMD_INIT_FUNC_TRACE(sc);
5721
5722         for (i = 0; i < sc->num_queues; i++) {
5723                 bnx2x_init_eth_fp(sc, i);
5724         }
5725
5726         rmb();                  /* ensure status block indices were read */
5727
5728         bnx2x_init_rx_rings(sc);
5729         bnx2x_init_tx_rings(sc);
5730
5731         if (IS_VF(sc)) {
5732                 bnx2x_memset_stats(sc);
5733                 return;
5734         }
5735
5736         /* initialize MOD_ABS interrupts */
5737         elink_init_mod_abs_int(sc, &sc->link_vars,
5738                                sc->devinfo.chip_id,
5739                                sc->devinfo.shmem_base,
5740                                sc->devinfo.shmem2_base, SC_PORT(sc));
5741
5742         bnx2x_init_def_sb(sc);
5743         bnx2x_update_dsb_idx(sc);
5744         bnx2x_init_sp_ring(sc);
5745         bnx2x_init_eq_ring(sc);
5746         bnx2x_init_internal(sc, load_code);
5747         bnx2x_pf_init(sc);
5748         bnx2x_stats_init(sc);
5749
5750         /* flush all before enabling interrupts */
5751         mb();
5752
5753         bnx2x_int_enable(sc);
5754
5755         /* check for SPIO5 */
5756         bnx2x_attn_int_deasserted0(sc,
5757                                  REG_RD(sc,
5758                                         (MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
5759                                          SC_PORT(sc) * 4)) &
5760                                  AEU_INPUTS_ATTN_BITS_SPIO5);
5761 }
5762
5763 static void bnx2x_init_objs(struct bnx2x_softc *sc)
5764 {
5765         /* mcast rules must be added to tx if tx switching is enabled */
5766         ecore_obj_type o_type;
5767         if (sc->flags & BNX2X_TX_SWITCHING)
5768                 o_type = ECORE_OBJ_TYPE_RX_TX;
5769         else
5770                 o_type = ECORE_OBJ_TYPE_RX;
5771
5772         /* RX_MODE controlling object */
5773         ecore_init_rx_mode_obj(sc, &sc->rx_mode_obj);
5774
5775         /* multicast configuration controlling object */
5776         ecore_init_mcast_obj(sc,
5777                              &sc->mcast_obj,
5778                              sc->fp[0].cl_id,
5779                              sc->fp[0].index,
5780                              SC_FUNC(sc),
5781                              SC_FUNC(sc),
5782                              BNX2X_SP(sc, mcast_rdata),
5783                              (rte_iova_t)BNX2X_SP_MAPPING(sc, mcast_rdata),
5784                              ECORE_FILTER_MCAST_PENDING,
5785                              &sc->sp_state, o_type);
5786
5787         /* Setup CAM credit pools */
5788         ecore_init_mac_credit_pool(sc,
5789                                    &sc->macs_pool,
5790                                    SC_FUNC(sc),
5791                                    CHIP_IS_E1x(sc) ? VNICS_PER_PORT(sc) :
5792                                    VNICS_PER_PATH(sc));
5793
5794         ecore_init_vlan_credit_pool(sc,
5795                                     &sc->vlans_pool,
5796                                     SC_ABS_FUNC(sc) >> 1,
5797                                     CHIP_IS_E1x(sc) ? VNICS_PER_PORT(sc) :
5798                                     VNICS_PER_PATH(sc));
5799
5800         /* RSS configuration object */
5801         ecore_init_rss_config_obj(&sc->rss_conf_obj,
5802                                   sc->fp[0].cl_id,
5803                                   sc->fp[0].index,
5804                                   SC_FUNC(sc),
5805                                   SC_FUNC(sc),
5806                                   BNX2X_SP(sc, rss_rdata),
5807                                   (rte_iova_t)BNX2X_SP_MAPPING(sc, rss_rdata),
5808                                   ECORE_FILTER_RSS_CONF_PENDING,
5809                                   &sc->sp_state, ECORE_OBJ_TYPE_RX);
5810 }
5811
5812 /*
5813  * Initialize the function. This must be called before sending CLIENT_SETUP
5814  * for the first client.
5815  */
5816 static int bnx2x_func_start(struct bnx2x_softc *sc)
5817 {
5818         struct ecore_func_state_params func_params = { NULL };
5819         struct ecore_func_start_params *start_params =
5820             &func_params.params.start;
5821
5822         /* Prepare parameters for function state transitions */
5823         bnx2x_set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
5824
5825         func_params.f_obj = &sc->func_obj;
5826         func_params.cmd = ECORE_F_CMD_START;
5827
5828         /* Function parameters */
5829         start_params->mf_mode = sc->devinfo.mf_info.mf_mode;
5830         start_params->sd_vlan_tag = OVLAN(sc);
5831
5832         if (CHIP_IS_E2(sc) || CHIP_IS_E3(sc)) {
5833                 start_params->network_cos_mode = STATIC_COS;
5834         } else {                /* CHIP_IS_E1X */
5835                 start_params->network_cos_mode = FW_WRR;
5836         }
5837
5838         start_params->gre_tunnel_mode = 0;
5839         start_params->gre_tunnel_rss = 0;
5840
5841         return ecore_func_state_change(sc, &func_params);
5842 }
5843
5844 static int bnx2x_set_power_state(struct bnx2x_softc *sc, uint8_t state)
5845 {
5846         uint16_t pmcsr;
5847
5848         /* If there is no power capability, silently succeed */
5849         if (!(sc->devinfo.pcie_cap_flags & BNX2X_PM_CAPABLE_FLAG)) {
5850                 PMD_DRV_LOG(INFO, sc, "No power capability");
5851                 return 0;
5852         }
5853
5854         pci_read(sc, (sc->devinfo.pcie_pm_cap_reg + PCIR_POWER_STATUS), &pmcsr,
5855                  2);
5856
5857         switch (state) {
5858         case PCI_PM_D0:
5859                 pci_write_word(sc,
5860                                (sc->devinfo.pcie_pm_cap_reg +
5861                                 PCIR_POWER_STATUS),
5862                                ((pmcsr & ~PCIM_PSTAT_DMASK) | PCIM_PSTAT_PME));
5863
5864                 if (pmcsr & PCIM_PSTAT_DMASK) {
5865                         /* delay required during transition out of D3hot */
5866                         DELAY(20000);
5867                 }
5868
5869                 break;
5870
5871         case PCI_PM_D3hot:
5872                 /* don't shut down the power for emulation and FPGA */
5873                 if (CHIP_REV_IS_SLOW(sc)) {
5874                         return 0;
5875                 }
5876
5877                 pmcsr &= ~PCIM_PSTAT_DMASK;
5878                 pmcsr |= PCIM_PSTAT_D3;
5879
5880                 if (sc->wol) {
5881                         pmcsr |= PCIM_PSTAT_PMEENABLE;
5882                 }
5883
5884                 pci_write_long(sc,
5885                                (sc->devinfo.pcie_pm_cap_reg +
5886                                 PCIR_POWER_STATUS), pmcsr);
5887
5888                 /*
5889                  * No more memory access after this point until device is brought back
5890                  * to D0 state.
5891                  */
5892                 break;
5893
5894         default:
5895                 PMD_DRV_LOG(NOTICE, sc, "Can't support PCI power state = %d",
5896                             state);
5897                 return -1;
5898         }
5899
5900         return 0;
5901 }
5902
5903 /* return true if succeeded to acquire the lock */
5904 static uint8_t bnx2x_trylock_hw_lock(struct bnx2x_softc *sc, uint32_t resource)
5905 {
5906         uint32_t lock_status;
5907         uint32_t resource_bit = (1 << resource);
5908         int func = SC_FUNC(sc);
5909         uint32_t hw_lock_control_reg;
5910
5911         /* Validating that the resource is within range */
5912         if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
5913                 PMD_DRV_LOG(INFO, sc,
5914                             "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)",
5915                             resource, HW_LOCK_MAX_RESOURCE_VALUE);
5916                 return FALSE;
5917         }
5918
5919         if (func <= 5) {
5920                 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func * 8);
5921         } else {
5922                 hw_lock_control_reg =
5923                     (MISC_REG_DRIVER_CONTROL_7 + (func - 6) * 8);
5924         }
5925
5926         /* try to acquire the lock */
5927         REG_WR(sc, hw_lock_control_reg + 4, resource_bit);
5928         lock_status = REG_RD(sc, hw_lock_control_reg);
5929         if (lock_status & resource_bit) {
5930                 return TRUE;
5931         }
5932
5933         PMD_DRV_LOG(NOTICE, sc, "Failed to get a resource lock 0x%x", resource);
5934
5935         return FALSE;
5936 }
5937
5938 /*
5939  * Get the recovery leader resource id according to the engine this function
5940  * belongs to. Currently only only 2 engines is supported.
5941  */
5942 static int bnx2x_get_leader_lock_resource(struct bnx2x_softc *sc)
5943 {
5944         if (SC_PATH(sc)) {
5945                 return HW_LOCK_RESOURCE_RECOVERY_LEADER_1;
5946         } else {
5947                 return HW_LOCK_RESOURCE_RECOVERY_LEADER_0;
5948         }
5949 }
5950
5951 /* try to acquire a leader lock for current engine */
5952 static uint8_t bnx2x_trylock_leader_lock(struct bnx2x_softc *sc)
5953 {
5954         return bnx2x_trylock_hw_lock(sc, bnx2x_get_leader_lock_resource(sc));
5955 }
5956
5957 static int bnx2x_release_leader_lock(struct bnx2x_softc *sc)
5958 {
5959         return bnx2x_release_hw_lock(sc, bnx2x_get_leader_lock_resource(sc));
5960 }
5961
5962 /* close gates #2, #3 and #4 */
5963 static void bnx2x_set_234_gates(struct bnx2x_softc *sc, uint8_t close)
5964 {
5965         uint32_t val;
5966
5967         /* gates #2 and #4a are closed/opened */
5968         /* #4 */
5969         REG_WR(sc, PXP_REG_HST_DISCARD_DOORBELLS, ! !close);
5970         /* #2 */
5971         REG_WR(sc, PXP_REG_HST_DISCARD_INTERNAL_WRITES, ! !close);
5972
5973         /* #3 */
5974         if (CHIP_IS_E1x(sc)) {
5975 /* prevent interrupts from HC on both ports */
5976                 val = REG_RD(sc, HC_REG_CONFIG_1);
5977                 if (close)
5978                         REG_WR(sc, HC_REG_CONFIG_1, (val & ~(uint32_t)
5979                                                      HC_CONFIG_1_REG_BLOCK_DISABLE_1));
5980                 else
5981                         REG_WR(sc, HC_REG_CONFIG_1,
5982                                (val | HC_CONFIG_1_REG_BLOCK_DISABLE_1));
5983
5984                 val = REG_RD(sc, HC_REG_CONFIG_0);
5985                 if (close)
5986                         REG_WR(sc, HC_REG_CONFIG_0, (val & ~(uint32_t)
5987                                                      HC_CONFIG_0_REG_BLOCK_DISABLE_0));
5988                 else
5989                         REG_WR(sc, HC_REG_CONFIG_0,
5990                                (val | HC_CONFIG_0_REG_BLOCK_DISABLE_0));
5991
5992         } else {
5993 /* Prevent incoming interrupts in IGU */
5994                 val = REG_RD(sc, IGU_REG_BLOCK_CONFIGURATION);
5995
5996                 if (close)
5997                         REG_WR(sc, IGU_REG_BLOCK_CONFIGURATION,
5998                                (val & ~(uint32_t)
5999                                 IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE));
6000                 else
6001                         REG_WR(sc, IGU_REG_BLOCK_CONFIGURATION,
6002                                (val |
6003                                 IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE));
6004         }
6005
6006         wmb();
6007 }
6008
6009 /* poll for pending writes bit, it should get cleared in no more than 1s */
6010 static int bnx2x_er_poll_igu_vq(struct bnx2x_softc *sc)
6011 {
6012         uint32_t cnt = 1000;
6013         uint32_t pend_bits = 0;
6014
6015         do {
6016                 pend_bits = REG_RD(sc, IGU_REG_PENDING_BITS_STATUS);
6017
6018                 if (pend_bits == 0) {
6019                         break;
6020                 }
6021
6022                 DELAY(1000);
6023         } while (cnt-- > 0);
6024
6025         if (cnt <= 0) {
6026                 PMD_DRV_LOG(NOTICE, sc, "Still pending IGU requests bits=0x%08x!",
6027                             pend_bits);
6028                 return -1;
6029         }
6030
6031         return 0;
6032 }
6033
6034 #define SHARED_MF_CLP_MAGIC  0x80000000 /* 'magic' bit */
6035
6036 static void bnx2x_clp_reset_prep(struct bnx2x_softc *sc, uint32_t * magic_val)
6037 {
6038         /* Do some magic... */
6039         uint32_t val = MFCFG_RD(sc, shared_mf_config.clp_mb);
6040         *magic_val = val & SHARED_MF_CLP_MAGIC;
6041         MFCFG_WR(sc, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
6042 }
6043
6044 /* restore the value of the 'magic' bit */
6045 static void bnx2x_clp_reset_done(struct bnx2x_softc *sc, uint32_t magic_val)
6046 {
6047         /* Restore the 'magic' bit value... */
6048         uint32_t val = MFCFG_RD(sc, shared_mf_config.clp_mb);
6049         MFCFG_WR(sc, shared_mf_config.clp_mb,
6050                  (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
6051 }
6052
6053 /* prepare for MCP reset, takes care of CLP configurations */
6054 static void bnx2x_reset_mcp_prep(struct bnx2x_softc *sc, uint32_t * magic_val)
6055 {
6056         uint32_t shmem;
6057         uint32_t validity_offset;
6058
6059         /* set `magic' bit in order to save MF config */
6060         bnx2x_clp_reset_prep(sc, magic_val);
6061
6062         /* get shmem offset */
6063         shmem = REG_RD(sc, MISC_REG_SHARED_MEM_ADDR);
6064         validity_offset =
6065             offsetof(struct shmem_region, validity_map[SC_PORT(sc)]);
6066
6067         /* Clear validity map flags */
6068         if (shmem > 0) {
6069                 REG_WR(sc, shmem + validity_offset, 0);
6070         }
6071 }
6072
6073 #define MCP_TIMEOUT      5000   /* 5 seconds (in ms) */
6074 #define MCP_ONE_TIMEOUT  100    /* 100 ms */
6075
6076 static void bnx2x_mcp_wait_one(struct bnx2x_softc *sc)
6077 {
6078         /* special handling for emulation and FPGA (10 times longer) */
6079         if (CHIP_REV_IS_SLOW(sc)) {
6080                 DELAY((MCP_ONE_TIMEOUT * 10) * 1000);
6081         } else {
6082                 DELAY((MCP_ONE_TIMEOUT) * 1000);
6083         }
6084 }
6085
6086 /* initialize shmem_base and waits for validity signature to appear */
6087 static int bnx2x_init_shmem(struct bnx2x_softc *sc)
6088 {
6089         int cnt = 0;
6090         uint32_t val = 0;
6091
6092         do {
6093                 sc->devinfo.shmem_base =
6094                     sc->link_params.shmem_base =
6095                     REG_RD(sc, MISC_REG_SHARED_MEM_ADDR);
6096
6097                 if (sc->devinfo.shmem_base) {
6098                         val = SHMEM_RD(sc, validity_map[SC_PORT(sc)]);
6099                         if (val & SHR_MEM_VALIDITY_MB)
6100                                 return 0;
6101                 }
6102
6103                 bnx2x_mcp_wait_one(sc);
6104
6105         } while (cnt++ < (MCP_TIMEOUT / MCP_ONE_TIMEOUT));
6106
6107         PMD_DRV_LOG(NOTICE, sc, "BAD MCP validity signature");
6108
6109         return -1;
6110 }
6111
6112 static int bnx2x_reset_mcp_comp(struct bnx2x_softc *sc, uint32_t magic_val)
6113 {
6114         int rc = bnx2x_init_shmem(sc);
6115
6116         /* Restore the `magic' bit value */
6117         bnx2x_clp_reset_done(sc, magic_val);
6118
6119         return rc;
6120 }
6121
6122 static void bnx2x_pxp_prep(struct bnx2x_softc *sc)
6123 {
6124         REG_WR(sc, PXP2_REG_RD_START_INIT, 0);
6125         REG_WR(sc, PXP2_REG_RQ_RBC_DONE, 0);
6126         wmb();
6127 }
6128
6129 /*
6130  * Reset the whole chip except for:
6131  *      - PCIE core
6132  *      - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by one reset bit)
6133  *      - IGU
6134  *      - MISC (including AEU)
6135  *      - GRC
6136  *      - RBCN, RBCP
6137  */
6138 static void bnx2x_process_kill_chip_reset(struct bnx2x_softc *sc, uint8_t global)
6139 {
6140         uint32_t not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
6141         uint32_t global_bits2, stay_reset2;
6142
6143         /*
6144          * Bits that have to be set in reset_mask2 if we want to reset 'global'
6145          * (per chip) blocks.
6146          */
6147         global_bits2 =
6148             MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU |
6149             MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE;
6150
6151         /*
6152          * Don't reset the following blocks.
6153          * Important: per port blocks (such as EMAC, BMAC, UMAC) can't be
6154          *            reset, as in 4 port device they might still be owned
6155          *            by the MCP (there is only one leader per path).
6156          */
6157         not_reset_mask1 =
6158             MISC_REGISTERS_RESET_REG_1_RST_HC |
6159             MISC_REGISTERS_RESET_REG_1_RST_PXPV |
6160             MISC_REGISTERS_RESET_REG_1_RST_PXP;
6161
6162         not_reset_mask2 =
6163             MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO |
6164             MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
6165             MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
6166             MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
6167             MISC_REGISTERS_RESET_REG_2_RST_RBCN |
6168             MISC_REGISTERS_RESET_REG_2_RST_GRC |
6169             MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
6170             MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B |
6171             MISC_REGISTERS_RESET_REG_2_RST_ATC |
6172             MISC_REGISTERS_RESET_REG_2_PGLC |
6173             MISC_REGISTERS_RESET_REG_2_RST_BMAC0 |
6174             MISC_REGISTERS_RESET_REG_2_RST_BMAC1 |
6175             MISC_REGISTERS_RESET_REG_2_RST_EMAC0 |
6176             MISC_REGISTERS_RESET_REG_2_RST_EMAC1 |
6177             MISC_REGISTERS_RESET_REG_2_UMAC0 | MISC_REGISTERS_RESET_REG_2_UMAC1;
6178
6179         /*
6180          * Keep the following blocks in reset:
6181          *  - all xxMACs are handled by the elink code.
6182          */
6183         stay_reset2 =
6184             MISC_REGISTERS_RESET_REG_2_XMAC |
6185             MISC_REGISTERS_RESET_REG_2_XMAC_SOFT;
6186
6187         /* Full reset masks according to the chip */
6188         reset_mask1 = 0xffffffff;
6189
6190         if (CHIP_IS_E1H(sc))
6191                 reset_mask2 = 0x1ffff;
6192         else if (CHIP_IS_E2(sc))
6193                 reset_mask2 = 0xfffff;
6194         else                    /* CHIP_IS_E3 */
6195                 reset_mask2 = 0x3ffffff;
6196
6197         /* Don't reset global blocks unless we need to */
6198         if (!global)
6199                 reset_mask2 &= ~global_bits2;
6200
6201         /*
6202          * In case of attention in the QM, we need to reset PXP
6203          * (MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR) before QM
6204          * because otherwise QM reset would release 'close the gates' shortly
6205          * before resetting the PXP, then the PSWRQ would send a write
6206          * request to PGLUE. Then when PXP is reset, PGLUE would try to
6207          * read the payload data from PSWWR, but PSWWR would not
6208          * respond. The write queue in PGLUE would stuck, dmae commands
6209          * would not return. Therefore it's important to reset the second
6210          * reset register (containing the
6211          * MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR bit) before the
6212          * first one (containing the MISC_REGISTERS_RESET_REG_1_RST_QM
6213          * bit).
6214          */
6215         REG_WR(sc, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
6216                reset_mask2 & (~not_reset_mask2));
6217
6218         REG_WR(sc, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6219                reset_mask1 & (~not_reset_mask1));
6220
6221         mb();
6222         wmb();
6223
6224         REG_WR(sc, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
6225                reset_mask2 & (~stay_reset2));
6226
6227         mb();
6228         wmb();
6229
6230         REG_WR(sc, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
6231         wmb();
6232 }
6233
6234 static int bnx2x_process_kill(struct bnx2x_softc *sc, uint8_t global)
6235 {
6236         int cnt = 1000;
6237         uint32_t val = 0;
6238         uint32_t sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
6239         uint32_t tags_63_32 = 0;
6240
6241         /* Empty the Tetris buffer, wait for 1s */
6242         do {
6243                 sr_cnt = REG_RD(sc, PXP2_REG_RD_SR_CNT);
6244                 blk_cnt = REG_RD(sc, PXP2_REG_RD_BLK_CNT);
6245                 port_is_idle_0 = REG_RD(sc, PXP2_REG_RD_PORT_IS_IDLE_0);
6246                 port_is_idle_1 = REG_RD(sc, PXP2_REG_RD_PORT_IS_IDLE_1);
6247                 pgl_exp_rom2 = REG_RD(sc, PXP2_REG_PGL_EXP_ROM2);
6248                 if (CHIP_IS_E3(sc)) {
6249                         tags_63_32 = REG_RD(sc, PGLUE_B_REG_TAGS_63_32);
6250                 }
6251
6252                 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
6253                     ((port_is_idle_0 & 0x1) == 0x1) &&
6254                     ((port_is_idle_1 & 0x1) == 0x1) &&
6255                     (pgl_exp_rom2 == 0xffffffff) &&
6256                     (!CHIP_IS_E3(sc) || (tags_63_32 == 0xffffffff)))
6257                         break;
6258                 DELAY(1000);
6259         } while (cnt-- > 0);
6260
6261         if (cnt <= 0) {
6262                 PMD_DRV_LOG(NOTICE, sc,
6263                             "ERROR: Tetris buffer didn't get empty or there "
6264                             "are still outstanding read requests after 1s! "
6265                             "sr_cnt=0x%08x, blk_cnt=0x%08x, port_is_idle_0=0x%08x, "
6266                             "port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x",
6267                             sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
6268                             pgl_exp_rom2);
6269                 return -1;
6270         }
6271
6272         mb();
6273
6274         /* Close gates #2, #3 and #4 */
6275         bnx2x_set_234_gates(sc, TRUE);
6276
6277         /* Poll for IGU VQs for 57712 and newer chips */
6278         if (!CHIP_IS_E1x(sc) && bnx2x_er_poll_igu_vq(sc)) {
6279                 return -1;
6280         }
6281
6282         /* clear "unprepared" bit */
6283         REG_WR(sc, MISC_REG_UNPREPARED, 0);
6284         mb();
6285
6286         /* Make sure all is written to the chip before the reset */
6287         wmb();
6288
6289         /*
6290          * Wait for 1ms to empty GLUE and PCI-E core queues,
6291          * PSWHST, GRC and PSWRD Tetris buffer.
6292          */
6293         DELAY(1000);
6294
6295         /* Prepare to chip reset: */
6296         /* MCP */
6297         if (global) {
6298                 bnx2x_reset_mcp_prep(sc, &val);
6299         }
6300
6301         /* PXP */
6302         bnx2x_pxp_prep(sc);
6303         mb();
6304
6305         /* reset the chip */
6306         bnx2x_process_kill_chip_reset(sc, global);
6307         mb();
6308
6309         /* Recover after reset: */
6310         /* MCP */
6311         if (global && bnx2x_reset_mcp_comp(sc, val)) {
6312                 return -1;
6313         }
6314
6315         /* Open the gates #2, #3 and #4 */
6316         bnx2x_set_234_gates(sc, FALSE);
6317
6318         return 0;
6319 }
6320
6321 static int bnx2x_leader_reset(struct bnx2x_softc *sc)
6322 {
6323         int rc = 0;
6324         uint8_t global = bnx2x_reset_is_global(sc);
6325         uint32_t load_code;
6326
6327         /*
6328          * If not going to reset MCP, load "fake" driver to reset HW while
6329          * driver is owner of the HW.
6330          */
6331         if (!global && !BNX2X_NOMCP(sc)) {
6332                 load_code = bnx2x_fw_command(sc, DRV_MSG_CODE_LOAD_REQ,
6333                                            DRV_MSG_CODE_LOAD_REQ_WITH_LFA);
6334                 if (!load_code) {
6335                         PMD_DRV_LOG(NOTICE, sc, "MCP response failure, aborting");
6336                         rc = -1;
6337                         goto exit_leader_reset;
6338                 }
6339
6340                 if ((load_code != FW_MSG_CODE_DRV_LOAD_COMMON_CHIP) &&
6341                     (load_code != FW_MSG_CODE_DRV_LOAD_COMMON)) {
6342                         PMD_DRV_LOG(NOTICE, sc,
6343                                     "MCP unexpected response, aborting");
6344                         rc = -1;
6345                         goto exit_leader_reset2;
6346                 }
6347
6348                 load_code = bnx2x_fw_command(sc, DRV_MSG_CODE_LOAD_DONE, 0);
6349                 if (!load_code) {
6350                         PMD_DRV_LOG(NOTICE, sc, "MCP response failure, aborting");
6351                         rc = -1;
6352                         goto exit_leader_reset2;
6353                 }
6354         }
6355
6356         /* try to recover after the failure */
6357         if (bnx2x_process_kill(sc, global)) {
6358                 PMD_DRV_LOG(NOTICE, sc, "Something bad occurred on engine %d!",
6359                             SC_PATH(sc));
6360                 rc = -1;
6361                 goto exit_leader_reset2;
6362         }
6363
6364         /*
6365          * Clear the RESET_IN_PROGRESS and RESET_GLOBAL bits and update the driver
6366          * state.
6367          */
6368         bnx2x_set_reset_done(sc);
6369         if (global) {
6370                 bnx2x_clear_reset_global(sc);
6371         }
6372
6373 exit_leader_reset2:
6374
6375         /* unload "fake driver" if it was loaded */
6376         if (!global &&!BNX2X_NOMCP(sc)) {
6377                 bnx2x_fw_command(sc, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP, 0);
6378                 bnx2x_fw_command(sc, DRV_MSG_CODE_UNLOAD_DONE, 0);
6379         }
6380
6381 exit_leader_reset:
6382
6383         sc->is_leader = 0;
6384         bnx2x_release_leader_lock(sc);
6385
6386         mb();
6387         return rc;
6388 }
6389
6390 /*
6391  * prepare INIT transition, parameters configured:
6392  *   - HC configuration
6393  *   - Queue's CDU context
6394  */
6395 static void
6396 bnx2x_pf_q_prep_init(struct bnx2x_softc *sc, struct bnx2x_fastpath *fp,
6397                    struct ecore_queue_init_params *init_params)
6398 {
6399         uint8_t cos;
6400         int cxt_index, cxt_offset;
6401
6402         bnx2x_set_bit(ECORE_Q_FLG_HC, &init_params->rx.flags);
6403         bnx2x_set_bit(ECORE_Q_FLG_HC, &init_params->tx.flags);
6404
6405         bnx2x_set_bit(ECORE_Q_FLG_HC_EN, &init_params->rx.flags);
6406         bnx2x_set_bit(ECORE_Q_FLG_HC_EN, &init_params->tx.flags);
6407
6408         /* HC rate */
6409         init_params->rx.hc_rate =
6410             sc->hc_rx_ticks ? (1000000 / sc->hc_rx_ticks) : 0;
6411         init_params->tx.hc_rate =
6412             sc->hc_tx_ticks ? (1000000 / sc->hc_tx_ticks) : 0;
6413
6414         /* FW SB ID */
6415         init_params->rx.fw_sb_id = init_params->tx.fw_sb_id = fp->fw_sb_id;
6416
6417         /* CQ index among the SB indices */
6418         init_params->rx.sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
6419         init_params->tx.sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS;
6420
6421         /* set maximum number of COSs supported by this queue */
6422         init_params->max_cos = sc->max_cos;
6423
6424         /* set the context pointers queue object */
6425         for (cos = FIRST_TX_COS_INDEX; cos < init_params->max_cos; cos++) {
6426                 cxt_index = fp->index / ILT_PAGE_CIDS;
6427                 cxt_offset = fp->index - (cxt_index * ILT_PAGE_CIDS);
6428                 init_params->cxts[cos] =
6429                     &sc->context[cxt_index].vcxt[cxt_offset].eth;
6430         }
6431 }
6432
6433 /* set flags that are common for the Tx-only and not normal connections */
6434 static unsigned long
6435 bnx2x_get_common_flags(struct bnx2x_softc *sc, uint8_t zero_stats)
6436 {
6437         unsigned long flags = 0;
6438
6439         /* PF driver will always initialize the Queue to an ACTIVE state */
6440         bnx2x_set_bit(ECORE_Q_FLG_ACTIVE, &flags);
6441
6442         /*
6443          * tx only connections collect statistics (on the same index as the
6444          * parent connection). The statistics are zeroed when the parent
6445          * connection is initialized.
6446          */
6447
6448         bnx2x_set_bit(ECORE_Q_FLG_STATS, &flags);
6449         if (zero_stats) {
6450                 bnx2x_set_bit(ECORE_Q_FLG_ZERO_STATS, &flags);
6451         }
6452
6453         /*
6454          * tx only connections can support tx-switching, though their
6455          * CoS-ness doesn't survive the loopback
6456          */
6457         if (sc->flags & BNX2X_TX_SWITCHING) {
6458                 bnx2x_set_bit(ECORE_Q_FLG_TX_SWITCH, &flags);
6459         }
6460
6461         bnx2x_set_bit(ECORE_Q_FLG_PCSUM_ON_PKT, &flags);
6462
6463         return flags;
6464 }
6465
6466 static unsigned long bnx2x_get_q_flags(struct bnx2x_softc *sc, uint8_t leading)
6467 {
6468         unsigned long flags = 0;
6469
6470         if (IS_MF_SD(sc)) {
6471                 bnx2x_set_bit(ECORE_Q_FLG_OV, &flags);
6472         }
6473
6474         if (leading) {
6475                 bnx2x_set_bit(ECORE_Q_FLG_LEADING_RSS, &flags);
6476                 bnx2x_set_bit(ECORE_Q_FLG_MCAST, &flags);
6477         }
6478
6479         bnx2x_set_bit(ECORE_Q_FLG_VLAN, &flags);
6480
6481         /* merge with common flags */
6482         return flags | bnx2x_get_common_flags(sc, TRUE);
6483 }
6484
6485 static void
6486 bnx2x_pf_q_prep_general(struct bnx2x_softc *sc, struct bnx2x_fastpath *fp,
6487                       struct ecore_general_setup_params *gen_init, uint8_t cos)
6488 {
6489         gen_init->stat_id = bnx2x_stats_id(fp);
6490         gen_init->spcl_id = fp->cl_id;
6491         gen_init->mtu = sc->mtu;
6492         gen_init->cos = cos;
6493 }
6494
6495 static void
6496 bnx2x_pf_rx_q_prep(struct bnx2x_softc *sc, struct bnx2x_fastpath *fp,
6497                  struct rxq_pause_params *pause,
6498                  struct ecore_rxq_setup_params *rxq_init)
6499 {
6500         struct bnx2x_rx_queue *rxq;
6501
6502         rxq = sc->rx_queues[fp->index];
6503         if (!rxq) {
6504                 PMD_RX_LOG(ERR, "RX queue is NULL");
6505                 return;
6506         }
6507         /* pause */
6508         pause->bd_th_lo = BD_TH_LO(sc);
6509         pause->bd_th_hi = BD_TH_HI(sc);
6510
6511         pause->rcq_th_lo = RCQ_TH_LO(sc);
6512         pause->rcq_th_hi = RCQ_TH_HI(sc);
6513
6514         /* validate rings have enough entries to cross high thresholds */
6515         if (sc->dropless_fc &&
6516             pause->bd_th_hi + FW_PREFETCH_CNT > sc->rx_ring_size) {
6517                 PMD_DRV_LOG(WARNING, sc, "rx bd ring threshold limit");
6518         }
6519
6520         if (sc->dropless_fc &&
6521             pause->rcq_th_hi + FW_PREFETCH_CNT > USABLE_RCQ_ENTRIES(rxq)) {
6522                 PMD_DRV_LOG(WARNING, sc, "rcq ring threshold limit");
6523         }
6524
6525         pause->pri_map = 1;
6526
6527         /* rxq setup */
6528         rxq_init->dscr_map = (rte_iova_t)rxq->rx_ring_phys_addr;
6529         rxq_init->rcq_map = (rte_iova_t)rxq->cq_ring_phys_addr;
6530         rxq_init->rcq_np_map = (rte_iova_t)(rxq->cq_ring_phys_addr +
6531                                               BNX2X_PAGE_SIZE);
6532
6533         /*
6534          * This should be a maximum number of data bytes that may be
6535          * placed on the BD (not including paddings).
6536          */
6537         rxq_init->buf_sz = (fp->rx_buf_size - IP_HEADER_ALIGNMENT_PADDING);
6538
6539         rxq_init->cl_qzone_id = fp->cl_qzone_id;
6540         rxq_init->rss_engine_id = SC_FUNC(sc);
6541         rxq_init->mcast_engine_id = SC_FUNC(sc);
6542
6543         rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT;
6544         rxq_init->fw_sb_id = fp->fw_sb_id;
6545
6546         rxq_init->sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
6547
6548         /*
6549          * configure silent vlan removal
6550          * if multi function mode is afex, then mask default vlan
6551          */
6552         if (IS_MF_AFEX(sc)) {
6553                 rxq_init->silent_removal_value =
6554                     sc->devinfo.mf_info.afex_def_vlan_tag;
6555                 rxq_init->silent_removal_mask = EVL_VLID_MASK;
6556         }
6557 }
6558
6559 static void
6560 bnx2x_pf_tx_q_prep(struct bnx2x_softc *sc, struct bnx2x_fastpath *fp,
6561                  struct ecore_txq_setup_params *txq_init, uint8_t cos)
6562 {
6563         struct bnx2x_tx_queue *txq = fp->sc->tx_queues[fp->index];
6564
6565         if (!txq) {
6566                 PMD_TX_LOG(ERR, "ERROR: TX queue is NULL");
6567                 return;
6568         }
6569         txq_init->dscr_map = (rte_iova_t)txq->tx_ring_phys_addr;
6570         txq_init->sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS + cos;
6571         txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW;
6572         txq_init->fw_sb_id = fp->fw_sb_id;
6573
6574         /*
6575          * set the TSS leading client id for TX classfication to the
6576          * leading RSS client id
6577          */
6578         txq_init->tss_leading_cl_id = BNX2X_FP(sc, 0, cl_id);
6579 }
6580
6581 /*
6582  * This function performs 2 steps in a queue state machine:
6583  *   1) RESET->INIT
6584  *   2) INIT->SETUP
6585  */
6586 static int
6587 bnx2x_setup_queue(struct bnx2x_softc *sc, struct bnx2x_fastpath *fp, uint8_t leading)
6588 {
6589         struct ecore_queue_state_params q_params = { NULL };
6590         struct ecore_queue_setup_params *setup_params = &q_params.params.setup;
6591         int rc;
6592
6593         PMD_DRV_LOG(DEBUG, sc, "setting up queue %d", fp->index);
6594
6595         bnx2x_ack_sb(sc, fp->igu_sb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
6596
6597         q_params.q_obj = &BNX2X_SP_OBJ(sc, fp).q_obj;
6598
6599         /* we want to wait for completion in this context */
6600         bnx2x_set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
6601
6602         /* prepare the INIT parameters */
6603         bnx2x_pf_q_prep_init(sc, fp, &q_params.params.init);
6604
6605         /* Set the command */
6606         q_params.cmd = ECORE_Q_CMD_INIT;
6607
6608         /* Change the state to INIT */
6609         rc = ecore_queue_state_change(sc, &q_params);
6610         if (rc) {
6611                 PMD_DRV_LOG(NOTICE, sc, "Queue(%d) INIT failed", fp->index);
6612                 return rc;
6613         }
6614
6615         PMD_DRV_LOG(DEBUG, sc, "init complete");
6616
6617         /* now move the Queue to the SETUP state */
6618         memset(setup_params, 0, sizeof(*setup_params));
6619
6620         /* set Queue flags */
6621         setup_params->flags = bnx2x_get_q_flags(sc, leading);
6622
6623         /* set general SETUP parameters */
6624         bnx2x_pf_q_prep_general(sc, fp, &setup_params->gen_params,
6625                               FIRST_TX_COS_INDEX);
6626
6627         bnx2x_pf_rx_q_prep(sc, fp,
6628                          &setup_params->pause_params,
6629                          &setup_params->rxq_params);
6630
6631         bnx2x_pf_tx_q_prep(sc, fp, &setup_params->txq_params, FIRST_TX_COS_INDEX);
6632
6633         /* Set the command */
6634         q_params.cmd = ECORE_Q_CMD_SETUP;
6635
6636         /* change the state to SETUP */
6637         rc = ecore_queue_state_change(sc, &q_params);
6638         if (rc) {
6639                 PMD_DRV_LOG(NOTICE, sc, "Queue(%d) SETUP failed", fp->index);
6640                 return rc;
6641         }
6642
6643         return rc;
6644 }
6645
6646 static int bnx2x_setup_leading(struct bnx2x_softc *sc)
6647 {
6648         if (IS_PF(sc))
6649                 return bnx2x_setup_queue(sc, &sc->fp[0], TRUE);
6650         else                    /* VF */
6651                 return bnx2x_vf_setup_queue(sc, &sc->fp[0], TRUE);
6652 }
6653
6654 static int
6655 bnx2x_config_rss_pf(struct bnx2x_softc *sc, struct ecore_rss_config_obj *rss_obj,
6656                   uint8_t config_hash)
6657 {
6658         struct ecore_config_rss_params params = { NULL };
6659         uint32_t i;
6660
6661         /*
6662          * Although RSS is meaningless when there is a single HW queue we
6663          * still need it enabled in order to have HW Rx hash generated.
6664          */
6665
6666         params.rss_obj = rss_obj;
6667
6668         bnx2x_set_bit(RAMROD_COMP_WAIT, &params.ramrod_flags);
6669
6670         bnx2x_set_bit(ECORE_RSS_MODE_REGULAR, &params.rss_flags);
6671
6672         /* RSS configuration */
6673         bnx2x_set_bit(ECORE_RSS_IPV4, &params.rss_flags);
6674         bnx2x_set_bit(ECORE_RSS_IPV4_TCP, &params.rss_flags);
6675         bnx2x_set_bit(ECORE_RSS_IPV6, &params.rss_flags);
6676         bnx2x_set_bit(ECORE_RSS_IPV6_TCP, &params.rss_flags);
6677         if (rss_obj->udp_rss_v4) {
6678                 bnx2x_set_bit(ECORE_RSS_IPV4_UDP, &params.rss_flags);
6679         }
6680         if (rss_obj->udp_rss_v6) {
6681                 bnx2x_set_bit(ECORE_RSS_IPV6_UDP, &params.rss_flags);
6682         }
6683
6684         /* Hash bits */
6685         params.rss_result_mask = MULTI_MASK;
6686
6687         rte_memcpy(params.ind_table, rss_obj->ind_table,
6688                          sizeof(params.ind_table));
6689
6690         if (config_hash) {
6691 /* RSS keys */
6692                 for (i = 0; i < sizeof(params.rss_key) / 4; i++) {
6693                         params.rss_key[i] = (uint32_t) rte_rand();
6694                 }
6695
6696                 bnx2x_set_bit(ECORE_RSS_SET_SRCH, &params.rss_flags);
6697         }
6698
6699         if (IS_PF(sc))
6700                 return ecore_config_rss(sc, &params);
6701         else
6702                 return bnx2x_vf_config_rss(sc, &params);
6703 }
6704
6705 static int bnx2x_config_rss_eth(struct bnx2x_softc *sc, uint8_t config_hash)
6706 {
6707         return bnx2x_config_rss_pf(sc, &sc->rss_conf_obj, config_hash);
6708 }
6709
6710 static int bnx2x_init_rss_pf(struct bnx2x_softc *sc)
6711 {
6712         uint8_t num_eth_queues = BNX2X_NUM_ETH_QUEUES(sc);
6713         uint32_t i;
6714
6715         /*
6716          * Prepare the initial contents of the indirection table if
6717          * RSS is enabled
6718          */
6719         for (i = 0; i < sizeof(sc->rss_conf_obj.ind_table); i++) {
6720                 sc->rss_conf_obj.ind_table[i] =
6721                     (sc->fp->cl_id + (i % num_eth_queues));
6722         }
6723
6724         if (sc->udp_rss) {
6725                 sc->rss_conf_obj.udp_rss_v4 = sc->rss_conf_obj.udp_rss_v6 = 1;
6726         }
6727
6728         /*
6729          * For 57711 SEARCHER configuration (rss_keys) is
6730          * per-port, so if explicit configuration is needed, do it only
6731          * for a PMF.
6732          *
6733          * For 57712 and newer it's a per-function configuration.
6734          */
6735         return bnx2x_config_rss_eth(sc, sc->port.pmf || !CHIP_IS_E1x(sc));
6736 }
6737
6738 static int
6739 bnx2x_set_mac_one(struct bnx2x_softc *sc, uint8_t * mac,
6740                 struct ecore_vlan_mac_obj *obj, uint8_t set, int mac_type,
6741                 unsigned long *ramrod_flags)
6742 {
6743         struct ecore_vlan_mac_ramrod_params ramrod_param;
6744         int rc;
6745
6746         memset(&ramrod_param, 0, sizeof(ramrod_param));
6747
6748         /* fill in general parameters */
6749         ramrod_param.vlan_mac_obj = obj;
6750         ramrod_param.ramrod_flags = *ramrod_flags;
6751
6752         /* fill a user request section if needed */
6753         if (!bnx2x_test_bit(RAMROD_CONT, ramrod_flags)) {
6754                 rte_memcpy(ramrod_param.user_req.u.mac.mac, mac,
6755                                  ETH_ALEN);
6756
6757                 bnx2x_set_bit(mac_type, &ramrod_param.user_req.vlan_mac_flags);
6758
6759 /* Set the command: ADD or DEL */
6760                 ramrod_param.user_req.cmd = (set) ? ECORE_VLAN_MAC_ADD :
6761                     ECORE_VLAN_MAC_DEL;
6762         }
6763
6764         rc = ecore_config_vlan_mac(sc, &ramrod_param);
6765
6766         if (rc == ECORE_EXISTS) {
6767                 PMD_DRV_LOG(INFO, sc, "Failed to schedule ADD operations (EEXIST)");
6768 /* do not treat adding same MAC as error */
6769                 rc = 0;
6770         } else if (rc < 0) {
6771                 PMD_DRV_LOG(ERR, sc,
6772                             "%s MAC failed (%d)", (set ? "Set" : "Delete"), rc);
6773         }
6774
6775         return rc;
6776 }
6777
6778 static int bnx2x_set_eth_mac(struct bnx2x_softc *sc, uint8_t set)
6779 {
6780         unsigned long ramrod_flags = 0;
6781
6782         PMD_DRV_LOG(DEBUG, sc, "Adding Ethernet MAC");
6783
6784         bnx2x_set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
6785
6786         /* Eth MAC is set on RSS leading client (fp[0]) */
6787         return bnx2x_set_mac_one(sc, sc->link_params.mac_addr,
6788                                &sc->sp_objs->mac_obj,
6789                                set, ECORE_ETH_MAC, &ramrod_flags);
6790 }
6791
6792 static int bnx2x_get_cur_phy_idx(struct bnx2x_softc *sc)
6793 {
6794         uint32_t sel_phy_idx = 0;
6795
6796         if (sc->link_params.num_phys <= 1) {
6797                 return ELINK_INT_PHY;
6798         }
6799
6800         if (sc->link_vars.link_up) {
6801                 sel_phy_idx = ELINK_EXT_PHY1;
6802 /* In case link is SERDES, check if the ELINK_EXT_PHY2 is the one */
6803                 if ((sc->link_vars.link_status & LINK_STATUS_SERDES_LINK) &&
6804                     (sc->link_params.phy[ELINK_EXT_PHY2].supported &
6805                      ELINK_SUPPORTED_FIBRE))
6806                         sel_phy_idx = ELINK_EXT_PHY2;
6807         } else {
6808                 switch (elink_phy_selection(&sc->link_params)) {
6809                 case PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT:
6810                 case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY:
6811                 case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY:
6812                         sel_phy_idx = ELINK_EXT_PHY1;
6813                         break;
6814                 case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY:
6815                 case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY:
6816                         sel_phy_idx = ELINK_EXT_PHY2;
6817                         break;
6818                 }
6819         }
6820
6821         return sel_phy_idx;
6822 }
6823
6824 static int bnx2x_get_link_cfg_idx(struct bnx2x_softc *sc)
6825 {
6826         uint32_t sel_phy_idx = bnx2x_get_cur_phy_idx(sc);
6827
6828         /*
6829          * The selected activated PHY is always after swapping (in case PHY
6830          * swapping is enabled). So when swapping is enabled, we need to reverse
6831          * the configuration
6832          */
6833
6834         if (sc->link_params.multi_phy_config & PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
6835                 if (sel_phy_idx == ELINK_EXT_PHY1)
6836                         sel_phy_idx = ELINK_EXT_PHY2;
6837                 else if (sel_phy_idx == ELINK_EXT_PHY2)
6838                         sel_phy_idx = ELINK_EXT_PHY1;
6839         }
6840
6841         return ELINK_LINK_CONFIG_IDX(sel_phy_idx);
6842 }
6843
6844 static void bnx2x_set_requested_fc(struct bnx2x_softc *sc)
6845 {
6846         /*
6847          * Initialize link parameters structure variables
6848          * It is recommended to turn off RX FC for jumbo frames
6849          * for better performance
6850          */
6851         if (CHIP_IS_E1x(sc) && (sc->mtu > 5000)) {
6852                 sc->link_params.req_fc_auto_adv = ELINK_FLOW_CTRL_TX;
6853         } else {
6854                 sc->link_params.req_fc_auto_adv = ELINK_FLOW_CTRL_BOTH;
6855         }
6856 }
6857
6858 static void bnx2x_calc_fc_adv(struct bnx2x_softc *sc)
6859 {
6860         uint8_t cfg_idx = bnx2x_get_link_cfg_idx(sc);
6861         switch (sc->link_vars.ieee_fc &
6862                 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
6863         case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
6864         default:
6865                 sc->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
6866                                                    ADVERTISED_Pause);
6867                 break;
6868
6869         case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
6870                 sc->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause |
6871                                                   ADVERTISED_Pause);
6872                 break;
6873
6874         case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
6875                 sc->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause;
6876                 break;
6877         }
6878 }
6879
6880 static uint16_t bnx2x_get_mf_speed(struct bnx2x_softc *sc)
6881 {
6882         uint16_t line_speed = sc->link_vars.line_speed;
6883         if (IS_MF(sc)) {
6884                 uint16_t maxCfg = bnx2x_extract_max_cfg(sc,
6885                                                       sc->devinfo.
6886                                                       mf_info.mf_config[SC_VN
6887                                                                         (sc)]);
6888
6889 /* calculate the current MAX line speed limit for the MF devices */
6890                 if (IS_MF_SI(sc)) {
6891                         line_speed = (line_speed * maxCfg) / 100;
6892                 } else {        /* SD mode */
6893                         uint16_t vn_max_rate = maxCfg * 100;
6894
6895                         if (vn_max_rate < line_speed) {
6896                                 line_speed = vn_max_rate;
6897                         }
6898                 }
6899         }
6900
6901         return line_speed;
6902 }
6903
6904 static void
6905 bnx2x_fill_report_data(struct bnx2x_softc *sc, struct bnx2x_link_report_data *data)
6906 {
6907         uint16_t line_speed = bnx2x_get_mf_speed(sc);
6908
6909         memset(data, 0, sizeof(*data));
6910
6911         /* fill the report data with the effective line speed */
6912         data->line_speed = line_speed;
6913
6914         /* Link is down */
6915         if (!sc->link_vars.link_up || (sc->flags & BNX2X_MF_FUNC_DIS)) {
6916                 bnx2x_set_bit(BNX2X_LINK_REPORT_LINK_DOWN,
6917                             &data->link_report_flags);
6918         }
6919
6920         /* Full DUPLEX */
6921         if (sc->link_vars.duplex == DUPLEX_FULL) {
6922                 bnx2x_set_bit(BNX2X_LINK_REPORT_FULL_DUPLEX,
6923                             &data->link_report_flags);
6924         }
6925
6926         /* Rx Flow Control is ON */
6927         if (sc->link_vars.flow_ctrl & ELINK_FLOW_CTRL_RX) {
6928                 bnx2x_set_bit(BNX2X_LINK_REPORT_RX_FC_ON, &data->link_report_flags);
6929         }
6930
6931         /* Tx Flow Control is ON */
6932         if (sc->link_vars.flow_ctrl & ELINK_FLOW_CTRL_TX) {
6933                 bnx2x_set_bit(BNX2X_LINK_REPORT_TX_FC_ON, &data->link_report_flags);
6934         }
6935 }
6936
6937 /* report link status to OS, should be called under phy_lock */
6938 static void bnx2x_link_report_locked(struct bnx2x_softc *sc)
6939 {
6940         struct bnx2x_link_report_data cur_data;
6941
6942         /* reread mf_cfg */
6943         if (IS_PF(sc)) {
6944                 bnx2x_read_mf_cfg(sc);
6945         }
6946
6947         /* Read the current link report info */
6948         bnx2x_fill_report_data(sc, &cur_data);
6949
6950         /* Don't report link down or exactly the same link status twice */
6951         if (!memcmp(&cur_data, &sc->last_reported_link, sizeof(cur_data)) ||
6952             (bnx2x_test_bit(BNX2X_LINK_REPORT_LINK_DOWN,
6953                           &sc->last_reported_link.link_report_flags) &&
6954              bnx2x_test_bit(BNX2X_LINK_REPORT_LINK_DOWN,
6955                           &cur_data.link_report_flags))) {
6956                 return;
6957         }
6958
6959         ELINK_DEBUG_P2(sc, "Change in link status : cur_data = %lx, last_reported_link = %lx",
6960                        cur_data.link_report_flags,
6961                        sc->last_reported_link.link_report_flags);
6962
6963         sc->link_cnt++;
6964
6965         ELINK_DEBUG_P1(sc, "link status change count = %x", sc->link_cnt);
6966         /* report new link params and remember the state for the next time */
6967         rte_memcpy(&sc->last_reported_link, &cur_data, sizeof(cur_data));
6968
6969         if (bnx2x_test_bit(BNX2X_LINK_REPORT_LINK_DOWN,
6970                          &cur_data.link_report_flags)) {
6971                 ELINK_DEBUG_P0(sc, "NIC Link is Down");
6972         } else {
6973                 __rte_unused const char *duplex;
6974                 __rte_unused const char *flow;
6975
6976                 if (bnx2x_test_and_clear_bit(BNX2X_LINK_REPORT_FULL_DUPLEX,
6977                                            &cur_data.link_report_flags)) {
6978                         duplex = "full";
6979                                 ELINK_DEBUG_P0(sc, "link set to full duplex");
6980                 } else {
6981                         duplex = "half";
6982                                 ELINK_DEBUG_P0(sc, "link set to half duplex");
6983                 }
6984
6985 /*
6986  * Handle the FC at the end so that only these flags would be
6987  * possibly set. This way we may easily check if there is no FC
6988  * enabled.
6989  */
6990                 if (cur_data.link_report_flags) {
6991                         if (bnx2x_test_bit(BNX2X_LINK_REPORT_RX_FC_ON,
6992                                          &cur_data.link_report_flags) &&
6993                             bnx2x_test_bit(BNX2X_LINK_REPORT_TX_FC_ON,
6994                                          &cur_data.link_report_flags)) {
6995                                 flow = "ON - receive & transmit";
6996                         } else if (bnx2x_test_bit(BNX2X_LINK_REPORT_RX_FC_ON,
6997                                                 &cur_data.link_report_flags) &&
6998                                    !bnx2x_test_bit(BNX2X_LINK_REPORT_TX_FC_ON,
6999                                                  &cur_data.link_report_flags)) {
7000                                 flow = "ON - receive";
7001                         } else if (!bnx2x_test_bit(BNX2X_LINK_REPORT_RX_FC_ON,
7002                                                  &cur_data.link_report_flags) &&
7003                                    bnx2x_test_bit(BNX2X_LINK_REPORT_TX_FC_ON,
7004                                                 &cur_data.link_report_flags)) {
7005                                 flow = "ON - transmit";
7006                         } else {
7007                                 flow = "none";  /* possible? */
7008                         }
7009                 } else {
7010                         flow = "none";
7011                 }
7012
7013                 PMD_DRV_LOG(INFO, sc,
7014                             "NIC Link is Up, %d Mbps %s duplex, Flow control: %s",
7015                             cur_data.line_speed, duplex, flow);
7016         }
7017 }
7018
7019 static void
7020 bnx2x_link_report(struct bnx2x_softc *sc)
7021 {
7022         bnx2x_acquire_phy_lock(sc);
7023         bnx2x_link_report_locked(sc);
7024         bnx2x_release_phy_lock(sc);
7025 }
7026
7027 void bnx2x_link_status_update(struct bnx2x_softc *sc)
7028 {
7029         if (sc->state != BNX2X_STATE_OPEN) {
7030                 return;
7031         }
7032
7033         if (IS_PF(sc) && !CHIP_REV_IS_SLOW(sc)) {
7034                 elink_link_status_update(&sc->link_params, &sc->link_vars);
7035         } else {
7036                 sc->port.supported[0] |= (ELINK_SUPPORTED_10baseT_Half |
7037                                           ELINK_SUPPORTED_10baseT_Full |
7038                                           ELINK_SUPPORTED_100baseT_Half |
7039                                           ELINK_SUPPORTED_100baseT_Full |
7040                                           ELINK_SUPPORTED_1000baseT_Full |
7041                                           ELINK_SUPPORTED_2500baseX_Full |
7042                                           ELINK_SUPPORTED_10000baseT_Full |
7043                                           ELINK_SUPPORTED_TP |
7044                                           ELINK_SUPPORTED_FIBRE |
7045                                           ELINK_SUPPORTED_Autoneg |
7046                                           ELINK_SUPPORTED_Pause |
7047                                           ELINK_SUPPORTED_Asym_Pause);
7048                 sc->port.advertising[0] = sc->port.supported[0];
7049
7050                 sc->link_params.sc = sc;
7051                 sc->link_params.port = SC_PORT(sc);
7052                 sc->link_params.req_duplex[0] = DUPLEX_FULL;
7053                 sc->link_params.req_flow_ctrl[0] = ELINK_FLOW_CTRL_NONE;
7054                 sc->link_params.req_line_speed[0] = SPEED_10000;
7055                 sc->link_params.speed_cap_mask[0] = 0x7f0000;
7056                 sc->link_params.switch_cfg = ELINK_SWITCH_CFG_10G;
7057
7058                 if (CHIP_REV_IS_FPGA(sc)) {
7059                         sc->link_vars.mac_type = ELINK_MAC_TYPE_EMAC;
7060                         sc->link_vars.line_speed = ELINK_SPEED_1000;
7061                         sc->link_vars.link_status = (LINK_STATUS_LINK_UP |
7062                                                      LINK_STATUS_SPEED_AND_DUPLEX_1000TFD);
7063                 } else {
7064                         sc->link_vars.mac_type = ELINK_MAC_TYPE_BMAC;
7065                         sc->link_vars.line_speed = ELINK_SPEED_10000;
7066                         sc->link_vars.link_status = (LINK_STATUS_LINK_UP |
7067                                                      LINK_STATUS_SPEED_AND_DUPLEX_10GTFD);
7068                 }
7069
7070                 sc->link_vars.link_up = 1;
7071
7072                 sc->link_vars.duplex = DUPLEX_FULL;
7073                 sc->link_vars.flow_ctrl = ELINK_FLOW_CTRL_NONE;
7074
7075                 if (IS_PF(sc)) {
7076                         REG_WR(sc,
7077                                NIG_REG_EGRESS_DRAIN0_MODE +
7078                                sc->link_params.port * 4, 0);
7079                         bnx2x_stats_handle(sc, STATS_EVENT_LINK_UP);
7080                         bnx2x_link_report(sc);
7081                 }
7082         }
7083
7084         if (IS_PF(sc)) {
7085                 if (sc->link_vars.link_up) {
7086                         bnx2x_stats_handle(sc, STATS_EVENT_LINK_UP);
7087                 } else {
7088                         bnx2x_stats_handle(sc, STATS_EVENT_STOP);
7089                 }
7090                 bnx2x_link_report(sc);
7091         } else {
7092                 bnx2x_link_report_locked(sc);
7093                 bnx2x_stats_handle(sc, STATS_EVENT_LINK_UP);
7094         }
7095 }
7096
7097 static int bnx2x_initial_phy_init(struct bnx2x_softc *sc, int load_mode)
7098 {
7099         int rc, cfg_idx = bnx2x_get_link_cfg_idx(sc);
7100         uint16_t req_line_speed = sc->link_params.req_line_speed[cfg_idx];
7101         struct elink_params *lp = &sc->link_params;
7102
7103         bnx2x_set_requested_fc(sc);
7104
7105         bnx2x_acquire_phy_lock(sc);
7106
7107         if (load_mode == LOAD_DIAG) {
7108                 lp->loopback_mode = ELINK_LOOPBACK_XGXS;
7109 /* Prefer doing PHY loopback at 10G speed, if possible */
7110                 if (lp->req_line_speed[cfg_idx] < ELINK_SPEED_10000) {
7111                         if (lp->speed_cap_mask[cfg_idx] &
7112                             PORT_HW_CFG_SPEED_CAPABILITY_D0_10G) {
7113                                 lp->req_line_speed[cfg_idx] = ELINK_SPEED_10000;
7114                         } else {
7115                                 lp->req_line_speed[cfg_idx] = ELINK_SPEED_1000;
7116                         }
7117                 }
7118         }
7119
7120         if (load_mode == LOAD_LOOPBACK_EXT) {
7121                 lp->loopback_mode = ELINK_LOOPBACK_EXT;
7122         }
7123
7124         rc = elink_phy_init(&sc->link_params, &sc->link_vars);
7125
7126         bnx2x_release_phy_lock(sc);
7127
7128         bnx2x_calc_fc_adv(sc);
7129
7130         if (sc->link_vars.link_up) {
7131                 bnx2x_stats_handle(sc, STATS_EVENT_LINK_UP);
7132                 bnx2x_link_report(sc);
7133         }
7134
7135         sc->link_params.req_line_speed[cfg_idx] = req_line_speed;
7136         return rc;
7137 }
7138
7139 /* update flags in shmem */
7140 static void
7141 bnx2x_update_drv_flags(struct bnx2x_softc *sc, uint32_t flags, uint32_t set)
7142 {
7143         uint32_t drv_flags;
7144
7145         if (SHMEM2_HAS(sc, drv_flags)) {
7146                 bnx2x_acquire_hw_lock(sc, HW_LOCK_RESOURCE_DRV_FLAGS);
7147                 drv_flags = SHMEM2_RD(sc, drv_flags);
7148
7149                 if (set) {
7150                         drv_flags |= flags;
7151                 } else {
7152                         drv_flags &= ~flags;
7153                 }
7154
7155                 SHMEM2_WR(sc, drv_flags, drv_flags);
7156
7157                 bnx2x_release_hw_lock(sc, HW_LOCK_RESOURCE_DRV_FLAGS);
7158         }
7159 }
7160
7161 /* periodic timer callout routine, only runs when the interface is up */
7162 void bnx2x_periodic_callout(struct bnx2x_softc *sc)
7163 {
7164         if ((sc->state != BNX2X_STATE_OPEN) ||
7165             (atomic_load_acq_long(&sc->periodic_flags) == PERIODIC_STOP)) {
7166                 PMD_DRV_LOG(DEBUG, sc, "periodic callout exit (state=0x%x)",
7167                             sc->state);
7168                 return;
7169         }
7170         if (!CHIP_REV_IS_SLOW(sc)) {
7171 /*
7172  * This barrier is needed to ensure the ordering between the writing
7173  * to the sc->port.pmf in the bnx2x_nic_load() or bnx2x_pmf_update() and
7174  * the reading here.
7175  */
7176                 mb();
7177                 if (sc->port.pmf) {
7178                         bnx2x_acquire_phy_lock(sc);
7179                         elink_period_func(&sc->link_params, &sc->link_vars);
7180                         bnx2x_release_phy_lock(sc);
7181                 }
7182         }
7183 #ifdef BNX2X_PULSE
7184         if (IS_PF(sc) && !BNX2X_NOMCP(sc)) {
7185                 int mb_idx = SC_FW_MB_IDX(sc);
7186                 uint32_t drv_pulse;
7187                 uint32_t mcp_pulse;
7188
7189                 ++sc->fw_drv_pulse_wr_seq;
7190                 sc->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
7191
7192                 drv_pulse = sc->fw_drv_pulse_wr_seq;
7193                 bnx2x_drv_pulse(sc);
7194
7195                 mcp_pulse = (SHMEM_RD(sc, func_mb[mb_idx].mcp_pulse_mb) &
7196                              MCP_PULSE_SEQ_MASK);
7197
7198 /*
7199  * The delta between driver pulse and mcp response should
7200  * be 1 (before mcp response) or 0 (after mcp response).
7201  */
7202                 if ((drv_pulse != mcp_pulse) &&
7203                     (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) {
7204                         /* someone lost a heartbeat... */
7205                         PMD_DRV_LOG(ERR, sc,
7206                                     "drv_pulse (0x%x) != mcp_pulse (0x%x)",
7207                                     drv_pulse, mcp_pulse);
7208                 }
7209         }
7210 #endif
7211 }
7212
7213 /* start the controller */
7214 static __rte_noinline
7215 int bnx2x_nic_load(struct bnx2x_softc *sc)
7216 {
7217         uint32_t val;
7218         uint32_t load_code = 0;
7219         int i, rc = 0;
7220
7221         PMD_INIT_FUNC_TRACE(sc);
7222
7223         sc->state = BNX2X_STATE_OPENING_WAITING_LOAD;
7224
7225         if (IS_PF(sc)) {
7226 /* must be called before memory allocation and HW init */
7227                 bnx2x_ilt_set_info(sc);
7228         }
7229
7230         bnx2x_set_fp_rx_buf_size(sc);
7231
7232         if (IS_PF(sc)) {
7233                 if (bnx2x_alloc_mem(sc) != 0) {
7234                         sc->state = BNX2X_STATE_CLOSED;
7235                         rc = -ENOMEM;
7236                         goto bnx2x_nic_load_error0;
7237                 }
7238         }
7239
7240         /* allocate the host hardware/software hsi structures */
7241         if (bnx2x_alloc_hsi_mem(sc) != 0) {
7242                 PMD_DRV_LOG(ERR, sc, "bnx2x_alloc_hsi_mem was failed");
7243                 sc->state = BNX2X_STATE_CLOSED;
7244                 rc = -ENOMEM;
7245                 goto bnx2x_nic_load_error0;
7246         }
7247
7248         if (bnx2x_alloc_fw_stats_mem(sc) != 0) {
7249                 sc->state = BNX2X_STATE_CLOSED;
7250                 rc = -ENOMEM;
7251                 goto bnx2x_nic_load_error0;
7252         }
7253
7254         if (IS_VF(sc)) {
7255                 rc = bnx2x_vf_init(sc);
7256                 if (rc) {
7257                         sc->state = BNX2X_STATE_ERROR;
7258                         goto bnx2x_nic_load_error0;
7259                 }
7260         }
7261
7262         if (IS_PF(sc)) {
7263 /* set pf load just before approaching the MCP */
7264                 bnx2x_set_pf_load(sc);
7265
7266 /* if MCP exists send load request and analyze response */
7267                 if (!BNX2X_NOMCP(sc)) {
7268                         /* attempt to load pf */
7269                         if (bnx2x_nic_load_request(sc, &load_code) != 0) {
7270                                 sc->state = BNX2X_STATE_CLOSED;
7271                                 rc = -ENXIO;
7272                                 goto bnx2x_nic_load_error1;
7273                         }
7274
7275                         /* what did the MCP say? */
7276                         if (bnx2x_nic_load_analyze_req(sc, load_code) != 0) {
7277                                 bnx2x_fw_command(sc, DRV_MSG_CODE_LOAD_DONE, 0);
7278                                 sc->state = BNX2X_STATE_CLOSED;
7279                                 rc = -ENXIO;
7280                                 goto bnx2x_nic_load_error2;
7281                         }
7282                 } else {
7283                         PMD_DRV_LOG(INFO, sc, "Device has no MCP!");
7284                         load_code = bnx2x_nic_load_no_mcp(sc);
7285                 }
7286
7287 /* mark PMF if applicable */
7288                 bnx2x_nic_load_pmf(sc, load_code);
7289
7290 /* Init Function state controlling object */
7291                 bnx2x_init_func_obj(sc);
7292
7293 /* Initialize HW */
7294                 if (bnx2x_init_hw(sc, load_code) != 0) {
7295                         PMD_DRV_LOG(NOTICE, sc, "HW init failed");
7296                         bnx2x_fw_command(sc, DRV_MSG_CODE_LOAD_DONE, 0);
7297                         sc->state = BNX2X_STATE_CLOSED;
7298                         rc = -ENXIO;
7299                         goto bnx2x_nic_load_error2;
7300                 }
7301         }
7302
7303         bnx2x_nic_init(sc, load_code);
7304
7305         /* Init per-function objects */
7306         if (IS_PF(sc)) {
7307                 bnx2x_init_objs(sc);
7308
7309 /* set AFEX default VLAN tag to an invalid value */
7310                 sc->devinfo.mf_info.afex_def_vlan_tag = -1;
7311
7312                 sc->state = BNX2X_STATE_OPENING_WAITING_PORT;
7313                 rc = bnx2x_func_start(sc);
7314                 if (rc) {
7315                         PMD_DRV_LOG(NOTICE, sc, "Function start failed!");
7316                         bnx2x_fw_command(sc, DRV_MSG_CODE_LOAD_DONE, 0);
7317                         sc->state = BNX2X_STATE_ERROR;
7318                         goto bnx2x_nic_load_error3;
7319                 }
7320
7321 /* send LOAD_DONE command to MCP */
7322                 if (!BNX2X_NOMCP(sc)) {
7323                         load_code =
7324                             bnx2x_fw_command(sc, DRV_MSG_CODE_LOAD_DONE, 0);
7325                         if (!load_code) {
7326                                 PMD_DRV_LOG(NOTICE, sc,
7327                                             "MCP response failure, aborting");
7328                                 sc->state = BNX2X_STATE_ERROR;
7329                                 rc = -ENXIO;
7330                                 goto bnx2x_nic_load_error3;
7331                         }
7332                 }
7333         }
7334
7335         rc = bnx2x_setup_leading(sc);
7336         if (rc) {
7337                 PMD_DRV_LOG(NOTICE, sc, "Setup leading failed!");
7338                 sc->state = BNX2X_STATE_ERROR;
7339                 goto bnx2x_nic_load_error3;
7340         }
7341
7342         FOR_EACH_NONDEFAULT_ETH_QUEUE(sc, i) {
7343                 if (IS_PF(sc))
7344                         rc = bnx2x_setup_queue(sc, &sc->fp[i], FALSE);
7345                 else            /* IS_VF(sc) */
7346                         rc = bnx2x_vf_setup_queue(sc, &sc->fp[i], FALSE);
7347
7348                 if (rc) {
7349                         PMD_DRV_LOG(NOTICE, sc, "Queue(%d) setup failed", i);
7350                         sc->state = BNX2X_STATE_ERROR;
7351                         goto bnx2x_nic_load_error3;
7352                 }
7353         }
7354
7355         rc = bnx2x_init_rss_pf(sc);
7356         if (rc) {
7357                 PMD_DRV_LOG(NOTICE, sc, "PF RSS init failed");
7358                 sc->state = BNX2X_STATE_ERROR;
7359                 goto bnx2x_nic_load_error3;
7360         }
7361
7362         /* now when Clients are configured we are ready to work */
7363         sc->state = BNX2X_STATE_OPEN;
7364
7365         /* Configure a ucast MAC */
7366         if (IS_PF(sc)) {
7367                 rc = bnx2x_set_eth_mac(sc, TRUE);
7368         } else {                /* IS_VF(sc) */
7369                 rc = bnx2x_vf_set_mac(sc, TRUE);
7370         }
7371
7372         if (rc) {
7373                 PMD_DRV_LOG(NOTICE, sc, "Setting Ethernet MAC failed");
7374                 sc->state = BNX2X_STATE_ERROR;
7375                 goto bnx2x_nic_load_error3;
7376         }
7377
7378         if (sc->port.pmf) {
7379                 rc = bnx2x_initial_phy_init(sc, LOAD_OPEN);
7380                 if (rc) {
7381                         sc->state = BNX2X_STATE_ERROR;
7382                         goto bnx2x_nic_load_error3;
7383                 }
7384         }
7385
7386         sc->link_params.feature_config_flags &=
7387             ~ELINK_FEATURE_CONFIG_BOOT_FROM_SAN;
7388
7389         /* start the Tx */
7390         switch (LOAD_OPEN) {
7391         case LOAD_NORMAL:
7392         case LOAD_OPEN:
7393                 break;
7394
7395         case LOAD_DIAG:
7396         case LOAD_LOOPBACK_EXT:
7397                 sc->state = BNX2X_STATE_DIAG;
7398                 break;
7399
7400         default:
7401                 break;
7402         }
7403
7404         if (sc->port.pmf) {
7405                 bnx2x_update_drv_flags(sc, 1 << DRV_FLAGS_PORT_MASK, 0);
7406         } else {
7407                 bnx2x_link_status_update(sc);
7408         }
7409
7410         if (IS_PF(sc) && SHMEM2_HAS(sc, drv_capabilities_flag)) {
7411 /* mark driver is loaded in shmem2 */
7412                 val = SHMEM2_RD(sc, drv_capabilities_flag[SC_FW_MB_IDX(sc)]);
7413                 SHMEM2_WR(sc, drv_capabilities_flag[SC_FW_MB_IDX(sc)],
7414                           (val |
7415                            DRV_FLAGS_CAPABILITIES_LOADED_SUPPORTED |
7416                            DRV_FLAGS_CAPABILITIES_LOADED_L2));
7417         }
7418
7419         /* start fast path */
7420         /* Initialize Rx filter */
7421         bnx2x_set_rx_mode(sc);
7422
7423         /* wait for all pending SP commands to complete */
7424         if (IS_PF(sc) && !bnx2x_wait_sp_comp(sc, ~0x0UL)) {
7425                 PMD_DRV_LOG(NOTICE, sc, "Timeout waiting for all SPs to complete!");
7426                 bnx2x_periodic_stop(sc);
7427                 bnx2x_nic_unload(sc, UNLOAD_CLOSE, FALSE);
7428                 return -ENXIO;
7429         }
7430
7431         PMD_DRV_LOG(DEBUG, sc, "NIC successfully loaded");
7432
7433         return 0;
7434
7435 bnx2x_nic_load_error3:
7436
7437         if (IS_PF(sc)) {
7438                 bnx2x_int_disable_sync(sc, 1);
7439
7440 /* clean out queued objects */
7441                 bnx2x_squeeze_objects(sc);
7442         }
7443
7444 bnx2x_nic_load_error2:
7445
7446         if (IS_PF(sc) && !BNX2X_NOMCP(sc)) {
7447                 bnx2x_fw_command(sc, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP, 0);
7448                 bnx2x_fw_command(sc, DRV_MSG_CODE_UNLOAD_DONE, 0);
7449         }
7450
7451         sc->port.pmf = 0;
7452
7453 bnx2x_nic_load_error1:
7454
7455         /* clear pf_load status, as it was already set */
7456         if (IS_PF(sc)) {
7457                 bnx2x_clear_pf_load(sc);
7458         }
7459
7460 bnx2x_nic_load_error0:
7461
7462         bnx2x_free_fw_stats_mem(sc);
7463         bnx2x_free_hsi_mem(sc);
7464         bnx2x_free_mem(sc);
7465
7466         return rc;
7467 }
7468
7469 /*
7470 * Handles controller initialization.
7471 */
7472 int bnx2x_init(struct bnx2x_softc *sc)
7473 {
7474         int other_engine = SC_PATH(sc) ? 0 : 1;
7475         uint8_t other_load_status, load_status;
7476         uint8_t global = FALSE;
7477         int rc;
7478
7479         /* Check if the driver is still running and bail out if it is. */
7480         if (sc->state != BNX2X_STATE_CLOSED) {
7481                 PMD_DRV_LOG(DEBUG, sc, "Init called while driver is running!");
7482                 rc = 0;
7483                 goto bnx2x_init_done;
7484         }
7485
7486         bnx2x_set_power_state(sc, PCI_PM_D0);
7487
7488         /*
7489          * If parity occurred during the unload, then attentions and/or
7490          * RECOVERY_IN_PROGRESS may still be set. If so we want the first function
7491          * loaded on the current engine to complete the recovery. Parity recovery
7492          * is only relevant for PF driver.
7493          */
7494         if (IS_PF(sc)) {
7495                 other_load_status = bnx2x_get_load_status(sc, other_engine);
7496                 load_status = bnx2x_get_load_status(sc, SC_PATH(sc));
7497
7498                 if (!bnx2x_reset_is_done(sc, SC_PATH(sc)) ||
7499                     bnx2x_chk_parity_attn(sc, &global, TRUE)) {
7500                         do {
7501                                 /*
7502                                  * If there are attentions and they are in global blocks, set
7503                                  * the GLOBAL_RESET bit regardless whether it will be this
7504                                  * function that will complete the recovery or not.
7505                                  */
7506                                 if (global) {
7507                                         bnx2x_set_reset_global(sc);
7508                                 }
7509
7510                                 /*
7511                                  * Only the first function on the current engine should try
7512                                  * to recover in open. In case of attentions in global blocks
7513                                  * only the first in the chip should try to recover.
7514                                  */
7515                                 if ((!load_status
7516                                      && (!global ||!other_load_status))
7517                                     && bnx2x_trylock_leader_lock(sc)
7518                                     && !bnx2x_leader_reset(sc)) {
7519                                         PMD_DRV_LOG(INFO, sc,
7520                                                     "Recovered during init");
7521                                         break;
7522                                 }
7523
7524                                 /* recovery has failed... */
7525                                 bnx2x_set_power_state(sc, PCI_PM_D3hot);
7526
7527                                 sc->recovery_state = BNX2X_RECOVERY_FAILED;
7528
7529                                 PMD_DRV_LOG(NOTICE, sc,
7530                                             "Recovery flow hasn't properly "
7531                                             "completed yet, try again later. "
7532                                             "If you still see this message after a "
7533                                             "few retries then power cycle is required.");
7534
7535                                 rc = -ENXIO;
7536                                 goto bnx2x_init_done;
7537                         } while (0);
7538                 }
7539         }
7540
7541         sc->recovery_state = BNX2X_RECOVERY_DONE;
7542
7543         rc = bnx2x_nic_load(sc);
7544
7545 bnx2x_init_done:
7546
7547         if (rc) {
7548                 PMD_DRV_LOG(NOTICE, sc, "Initialization failed, "
7549                             "stack notified driver is NOT running!");
7550         }
7551
7552         return rc;
7553 }
7554
7555 static void bnx2x_get_function_num(struct bnx2x_softc *sc)
7556 {
7557         uint32_t val = 0;
7558
7559         /*
7560          * Read the ME register to get the function number. The ME register
7561          * holds the relative-function number and absolute-function number. The
7562          * absolute-function number appears only in E2 and above. Before that
7563          * these bits always contained zero, therefore we cannot blindly use them.
7564          */
7565
7566         val = REG_RD(sc, BAR_ME_REGISTER);
7567
7568         sc->pfunc_rel =
7569             (uint8_t) ((val & ME_REG_PF_NUM) >> ME_REG_PF_NUM_SHIFT);
7570         sc->path_id =
7571             (uint8_t) ((val & ME_REG_ABS_PF_NUM) >> ME_REG_ABS_PF_NUM_SHIFT) &
7572             1;
7573
7574         if (CHIP_PORT_MODE(sc) == CHIP_4_PORT_MODE) {
7575                 sc->pfunc_abs = ((sc->pfunc_rel << 1) | sc->path_id);
7576         } else {
7577                 sc->pfunc_abs = (sc->pfunc_rel | sc->path_id);
7578         }
7579
7580         PMD_DRV_LOG(DEBUG, sc,
7581                     "Relative function %d, Absolute function %d, Path %d",
7582                     sc->pfunc_rel, sc->pfunc_abs, sc->path_id);
7583 }
7584
7585 static uint32_t bnx2x_get_shmem_mf_cfg_base(struct bnx2x_softc *sc)
7586 {
7587         uint32_t shmem2_size;
7588         uint32_t offset;
7589         uint32_t mf_cfg_offset_value;
7590
7591         /* Non 57712 */
7592         offset = (SHMEM_ADDR(sc, func_mb) +
7593                   (MAX_FUNC_NUM * sizeof(struct drv_func_mb)));
7594
7595         /* 57712 plus */
7596         if (sc->devinfo.shmem2_base != 0) {
7597                 shmem2_size = SHMEM2_RD(sc, size);
7598                 if (shmem2_size > offsetof(struct shmem2_region, mf_cfg_addr)) {
7599                         mf_cfg_offset_value = SHMEM2_RD(sc, mf_cfg_addr);
7600                         if (SHMEM_MF_CFG_ADDR_NONE != mf_cfg_offset_value) {
7601                                 offset = mf_cfg_offset_value;
7602                         }
7603                 }
7604         }
7605
7606         return offset;
7607 }
7608
7609 static uint32_t bnx2x_pcie_capability_read(struct bnx2x_softc *sc, int reg)
7610 {
7611         uint32_t ret;
7612         struct bnx2x_pci_cap *caps;
7613
7614         /* ensure PCIe capability is enabled */
7615         caps = pci_find_cap(sc, PCIY_EXPRESS, BNX2X_PCI_CAP);
7616         if (NULL != caps) {
7617                 PMD_DRV_LOG(DEBUG, sc, "Found PCIe capability: "
7618                             "id=0x%04X type=0x%04X addr=0x%08X",
7619                             caps->id, caps->type, caps->addr);
7620                 pci_read(sc, (caps->addr + reg), &ret, 2);
7621                 return ret;
7622         }
7623
7624         PMD_DRV_LOG(WARNING, sc, "PCIe capability NOT FOUND!!!");
7625
7626         return 0;
7627 }
7628
7629 static uint8_t bnx2x_is_pcie_pending(struct bnx2x_softc *sc)
7630 {
7631         return bnx2x_pcie_capability_read(sc, PCIR_EXPRESS_DEVICE_STA) &
7632                 PCIM_EXP_STA_TRANSACTION_PND;
7633 }
7634
7635 /*
7636 * Walk the PCI capabiites list for the device to find what features are
7637 * supported. These capabilites may be enabled/disabled by firmware so it's
7638 * best to walk the list rather than make assumptions.
7639 */
7640 static void bnx2x_probe_pci_caps(struct bnx2x_softc *sc)
7641 {
7642         PMD_INIT_FUNC_TRACE(sc);
7643
7644         struct bnx2x_pci_cap *caps;
7645         uint16_t link_status;
7646         int reg = 0;
7647
7648         /* check if PCI Power Management is enabled */
7649         caps = pci_find_cap(sc, PCIY_PMG, BNX2X_PCI_CAP);
7650         if (NULL != caps) {
7651                 PMD_DRV_LOG(DEBUG, sc, "Found PM capability: "
7652                             "id=0x%04X type=0x%04X addr=0x%08X",
7653                             caps->id, caps->type, caps->addr);
7654
7655                 sc->devinfo.pcie_cap_flags |= BNX2X_PM_CAPABLE_FLAG;
7656                 sc->devinfo.pcie_pm_cap_reg = caps->addr;
7657         }
7658
7659         link_status = bnx2x_pcie_capability_read(sc, PCIR_EXPRESS_LINK_STA);
7660
7661         sc->devinfo.pcie_link_speed = (link_status & PCIM_LINK_STA_SPEED);
7662         sc->devinfo.pcie_link_width =
7663             ((link_status & PCIM_LINK_STA_WIDTH) >> 4);
7664
7665         PMD_DRV_LOG(DEBUG, sc, "PCIe link speed=%d width=%d",
7666                     sc->devinfo.pcie_link_speed, sc->devinfo.pcie_link_width);
7667
7668         sc->devinfo.pcie_cap_flags |= BNX2X_PCIE_CAPABLE_FLAG;
7669
7670         /* check if MSI capability is enabled */
7671         caps = pci_find_cap(sc, PCIY_MSI, BNX2X_PCI_CAP);
7672         if (NULL != caps) {
7673                 PMD_DRV_LOG(DEBUG, sc, "Found MSI capability at 0x%04x", reg);
7674
7675                 sc->devinfo.pcie_cap_flags |= BNX2X_MSI_CAPABLE_FLAG;
7676                 sc->devinfo.pcie_msi_cap_reg = caps->addr;
7677         }
7678
7679         /* check if MSI-X capability is enabled */
7680         caps = pci_find_cap(sc, PCIY_MSIX, BNX2X_PCI_CAP);
7681         if (NULL != caps) {
7682                 PMD_DRV_LOG(DEBUG, sc, "Found MSI-X capability at 0x%04x", reg);
7683
7684                 sc->devinfo.pcie_cap_flags |= BNX2X_MSIX_CAPABLE_FLAG;
7685                 sc->devinfo.pcie_msix_cap_reg = caps->addr;
7686         }
7687 }
7688
7689 static int bnx2x_get_shmem_mf_cfg_info_sd(struct bnx2x_softc *sc)
7690 {
7691         struct bnx2x_mf_info *mf_info = &sc->devinfo.mf_info;
7692         uint32_t val;
7693
7694         /* get the outer vlan if we're in switch-dependent mode */
7695
7696         val = MFCFG_RD(sc, func_mf_config[SC_ABS_FUNC(sc)].e1hov_tag);
7697         mf_info->ext_id = (uint16_t) val;
7698
7699         mf_info->multi_vnics_mode = 1;
7700
7701         if (!VALID_OVLAN(mf_info->ext_id)) {
7702                 PMD_DRV_LOG(NOTICE, sc, "Invalid VLAN (%d)", mf_info->ext_id);
7703                 return 1;
7704         }
7705
7706         /* get the capabilities */
7707         if ((mf_info->mf_config[SC_VN(sc)] & FUNC_MF_CFG_PROTOCOL_MASK) ==
7708             FUNC_MF_CFG_PROTOCOL_ISCSI) {
7709                 mf_info->mf_protos_supported |= MF_PROTO_SUPPORT_ISCSI;
7710         } else if ((mf_info->mf_config[SC_VN(sc)] & FUNC_MF_CFG_PROTOCOL_MASK)
7711                    == FUNC_MF_CFG_PROTOCOL_FCOE) {
7712                 mf_info->mf_protos_supported |= MF_PROTO_SUPPORT_FCOE;
7713         } else {
7714                 mf_info->mf_protos_supported |= MF_PROTO_SUPPORT_ETHERNET;
7715         }
7716
7717         mf_info->vnics_per_port =
7718             (CHIP_PORT_MODE(sc) == CHIP_4_PORT_MODE) ? 2 : 4;
7719
7720         return 0;
7721 }
7722
7723 static uint32_t bnx2x_get_shmem_ext_proto_support_flags(struct bnx2x_softc *sc)
7724 {
7725         uint32_t retval = 0;
7726         uint32_t val;
7727
7728         val = MFCFG_RD(sc, func_ext_config[SC_ABS_FUNC(sc)].func_cfg);
7729
7730         if (val & MACP_FUNC_CFG_FLAGS_ENABLED) {
7731                 if (val & MACP_FUNC_CFG_FLAGS_ETHERNET) {
7732                         retval |= MF_PROTO_SUPPORT_ETHERNET;
7733                 }
7734                 if (val & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) {
7735                         retval |= MF_PROTO_SUPPORT_ISCSI;
7736                 }
7737                 if (val & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
7738                         retval |= MF_PROTO_SUPPORT_FCOE;
7739                 }
7740         }
7741
7742         return retval;
7743 }
7744
7745 static int bnx2x_get_shmem_mf_cfg_info_si(struct bnx2x_softc *sc)
7746 {
7747         struct bnx2x_mf_info *mf_info = &sc->devinfo.mf_info;
7748         uint32_t val;
7749
7750         /*
7751          * There is no outer vlan if we're in switch-independent mode.
7752          * If the mac is valid then assume multi-function.
7753          */
7754
7755         val = MFCFG_RD(sc, func_ext_config[SC_ABS_FUNC(sc)].func_cfg);
7756
7757         mf_info->multi_vnics_mode = ((val & MACP_FUNC_CFG_FLAGS_MASK) != 0);
7758
7759         mf_info->mf_protos_supported =
7760             bnx2x_get_shmem_ext_proto_support_flags(sc);
7761
7762         mf_info->vnics_per_port =
7763             (CHIP_PORT_MODE(sc) == CHIP_4_PORT_MODE) ? 2 : 4;
7764
7765         return 0;
7766 }
7767
7768 static int bnx2x_get_shmem_mf_cfg_info_niv(struct bnx2x_softc *sc)
7769 {
7770         struct bnx2x_mf_info *mf_info = &sc->devinfo.mf_info;
7771         uint32_t e1hov_tag;
7772         uint32_t func_config;
7773         uint32_t niv_config;
7774
7775         mf_info->multi_vnics_mode = 1;
7776
7777         e1hov_tag = MFCFG_RD(sc, func_mf_config[SC_ABS_FUNC(sc)].e1hov_tag);
7778         func_config = MFCFG_RD(sc, func_mf_config[SC_ABS_FUNC(sc)].config);
7779         niv_config = MFCFG_RD(sc, func_mf_config[SC_ABS_FUNC(sc)].afex_config);
7780
7781         mf_info->ext_id =
7782             (uint16_t) ((e1hov_tag & FUNC_MF_CFG_E1HOV_TAG_MASK) >>
7783                         FUNC_MF_CFG_E1HOV_TAG_SHIFT);
7784
7785         mf_info->default_vlan =
7786             (uint16_t) ((e1hov_tag & FUNC_MF_CFG_AFEX_VLAN_MASK) >>
7787                         FUNC_MF_CFG_AFEX_VLAN_SHIFT);
7788
7789         mf_info->niv_allowed_priorities =
7790             (uint8_t) ((niv_config & FUNC_MF_CFG_AFEX_COS_FILTER_MASK) >>
7791                        FUNC_MF_CFG_AFEX_COS_FILTER_SHIFT);
7792
7793         mf_info->niv_default_cos =
7794             (uint8_t) ((func_config & FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK) >>
7795                        FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT);
7796
7797         mf_info->afex_vlan_mode =
7798             ((niv_config & FUNC_MF_CFG_AFEX_VLAN_MODE_MASK) >>
7799              FUNC_MF_CFG_AFEX_VLAN_MODE_SHIFT);
7800
7801         mf_info->niv_mba_enabled =
7802             ((niv_config & FUNC_MF_CFG_AFEX_MBA_ENABLED_MASK) >>
7803              FUNC_MF_CFG_AFEX_MBA_ENABLED_SHIFT);
7804
7805         mf_info->mf_protos_supported =
7806             bnx2x_get_shmem_ext_proto_support_flags(sc);
7807
7808         mf_info->vnics_per_port =
7809             (CHIP_PORT_MODE(sc) == CHIP_4_PORT_MODE) ? 2 : 4;
7810
7811         return 0;
7812 }
7813
7814 static int bnx2x_check_valid_mf_cfg(struct bnx2x_softc *sc)
7815 {
7816         struct bnx2x_mf_info *mf_info = &sc->devinfo.mf_info;
7817         uint32_t mf_cfg1;
7818         uint32_t mf_cfg2;
7819         uint32_t ovlan1;
7820         uint32_t ovlan2;
7821         uint8_t i, j;
7822
7823         /* various MF mode sanity checks... */
7824
7825         if (mf_info->mf_config[SC_VN(sc)] & FUNC_MF_CFG_FUNC_HIDE) {
7826                 PMD_DRV_LOG(NOTICE, sc,
7827                             "Enumerated function %d is marked as hidden",
7828                             SC_PORT(sc));
7829                 return 1;
7830         }
7831
7832         if ((mf_info->vnics_per_port > 1) && !mf_info->multi_vnics_mode) {
7833                 PMD_DRV_LOG(NOTICE, sc, "vnics_per_port=%d multi_vnics_mode=%d",
7834                             mf_info->vnics_per_port, mf_info->multi_vnics_mode);
7835                 return 1;
7836         }
7837
7838         if (mf_info->mf_mode == MULTI_FUNCTION_SD) {
7839 /* vnic id > 0 must have valid ovlan in switch-dependent mode */
7840                 if ((SC_VN(sc) > 0) && !VALID_OVLAN(OVLAN(sc))) {
7841                         PMD_DRV_LOG(NOTICE, sc, "mf_mode=SD vnic_id=%d ovlan=%d",
7842                                     SC_VN(sc), OVLAN(sc));
7843                         return 1;
7844                 }
7845
7846                 if (!VALID_OVLAN(OVLAN(sc)) && mf_info->multi_vnics_mode) {
7847                         PMD_DRV_LOG(NOTICE, sc,
7848                                     "mf_mode=SD multi_vnics_mode=%d ovlan=%d",
7849                                     mf_info->multi_vnics_mode, OVLAN(sc));
7850                         return 1;
7851                 }
7852
7853 /*
7854  * Verify all functions are either MF or SF mode. If MF, make sure
7855  * sure that all non-hidden functions have a valid ovlan. If SF,
7856  * make sure that all non-hidden functions have an invalid ovlan.
7857  */
7858                 FOREACH_ABS_FUNC_IN_PORT(sc, i) {
7859                         mf_cfg1 = MFCFG_RD(sc, func_mf_config[i].config);
7860                         ovlan1 = MFCFG_RD(sc, func_mf_config[i].e1hov_tag);
7861                         if (!(mf_cfg1 & FUNC_MF_CFG_FUNC_HIDE) &&
7862                             (((mf_info->multi_vnics_mode)
7863                               && !VALID_OVLAN(ovlan1))
7864                              || ((!mf_info->multi_vnics_mode)
7865                                  && VALID_OVLAN(ovlan1)))) {
7866                                 PMD_DRV_LOG(NOTICE, sc,
7867                                             "mf_mode=SD function %d MF config "
7868                                             "mismatch, multi_vnics_mode=%d ovlan=%d",
7869                                             i, mf_info->multi_vnics_mode,
7870                                             ovlan1);
7871                                 return 1;
7872                         }
7873                 }
7874
7875 /* Verify all funcs on the same port each have a different ovlan. */
7876                 FOREACH_ABS_FUNC_IN_PORT(sc, i) {
7877                         mf_cfg1 = MFCFG_RD(sc, func_mf_config[i].config);
7878                         ovlan1 = MFCFG_RD(sc, func_mf_config[i].e1hov_tag);
7879                         /* iterate from the next function on the port to the max func */
7880                         for (j = i + 2; j < MAX_FUNC_NUM; j += 2) {
7881                                 mf_cfg2 =
7882                                     MFCFG_RD(sc, func_mf_config[j].config);
7883                                 ovlan2 =
7884                                     MFCFG_RD(sc, func_mf_config[j].e1hov_tag);
7885                                 if (!(mf_cfg1 & FUNC_MF_CFG_FUNC_HIDE)
7886                                     && VALID_OVLAN(ovlan1)
7887                                     && !(mf_cfg2 & FUNC_MF_CFG_FUNC_HIDE)
7888                                     && VALID_OVLAN(ovlan2)
7889                                     && (ovlan1 == ovlan2)) {
7890                                         PMD_DRV_LOG(NOTICE, sc,
7891                                                     "mf_mode=SD functions %d and %d "
7892                                                     "have the same ovlan (%d)",
7893                                                     i, j, ovlan1);
7894                                         return 1;
7895                                 }
7896                         }
7897                 }
7898         }
7899         /* MULTI_FUNCTION_SD */
7900         return 0;
7901 }
7902
7903 static int bnx2x_get_mf_cfg_info(struct bnx2x_softc *sc)
7904 {
7905         struct bnx2x_mf_info *mf_info = &sc->devinfo.mf_info;
7906         uint32_t val, mac_upper;
7907         uint8_t i, vnic;
7908
7909         /* initialize mf_info defaults */
7910         mf_info->vnics_per_port = 1;
7911         mf_info->multi_vnics_mode = FALSE;
7912         mf_info->path_has_ovlan = FALSE;
7913         mf_info->mf_mode = SINGLE_FUNCTION;
7914
7915         if (!CHIP_IS_MF_CAP(sc)) {
7916                 return 0;
7917         }
7918
7919         if (sc->devinfo.mf_cfg_base == SHMEM_MF_CFG_ADDR_NONE) {
7920                 PMD_DRV_LOG(NOTICE, sc, "Invalid mf_cfg_base!");
7921                 return 1;
7922         }
7923
7924         /* get the MF mode (switch dependent / independent / single-function) */
7925
7926         val = SHMEM_RD(sc, dev_info.shared_feature_config.config);
7927
7928         switch (val & SHARED_FEAT_CFG_FORCE_SF_MODE_MASK) {
7929         case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT:
7930
7931                 mac_upper =
7932                     MFCFG_RD(sc, func_mf_config[SC_ABS_FUNC(sc)].mac_upper);
7933
7934                 /* check for legal upper mac bytes */
7935                 if (mac_upper != FUNC_MF_CFG_UPPERMAC_DEFAULT) {
7936                         mf_info->mf_mode = MULTI_FUNCTION_SI;
7937                 } else {
7938                         PMD_DRV_LOG(NOTICE, sc,
7939                                     "Invalid config for Switch Independent mode");
7940                 }
7941
7942                 break;
7943
7944         case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED:
7945         case SHARED_FEAT_CFG_FORCE_SF_MODE_SPIO4:
7946
7947                 /* get outer vlan configuration */
7948                 val = MFCFG_RD(sc, func_mf_config[SC_ABS_FUNC(sc)].e1hov_tag);
7949
7950                 if ((val & FUNC_MF_CFG_E1HOV_TAG_MASK) !=
7951                     FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
7952                         mf_info->mf_mode = MULTI_FUNCTION_SD;
7953                 } else {
7954                         PMD_DRV_LOG(NOTICE, sc,
7955                                     "Invalid config for Switch Dependent mode");
7956                 }
7957
7958                 break;
7959
7960         case SHARED_FEAT_CFG_FORCE_SF_MODE_FORCED_SF:
7961
7962                 /* not in MF mode, vnics_per_port=1 and multi_vnics_mode=FALSE */
7963                 return 0;
7964
7965         case SHARED_FEAT_CFG_FORCE_SF_MODE_AFEX_MODE:
7966
7967                 /*
7968                  * Mark MF mode as NIV if MCP version includes NPAR-SD support
7969                  * and the MAC address is valid.
7970                  */
7971                 mac_upper =
7972                     MFCFG_RD(sc, func_mf_config[SC_ABS_FUNC(sc)].mac_upper);
7973
7974                 if ((SHMEM2_HAS(sc, afex_driver_support)) &&
7975                     (mac_upper != FUNC_MF_CFG_UPPERMAC_DEFAULT)) {
7976                         mf_info->mf_mode = MULTI_FUNCTION_AFEX;
7977                 } else {
7978                         PMD_DRV_LOG(NOTICE, sc, "Invalid config for AFEX mode");
7979                 }
7980
7981                 break;
7982
7983         default:
7984
7985                 PMD_DRV_LOG(NOTICE, sc, "Unknown MF mode (0x%08x)",
7986                             (val & SHARED_FEAT_CFG_FORCE_SF_MODE_MASK));
7987
7988                 return 1;
7989         }
7990
7991         /* set path mf_mode (which could be different than function mf_mode) */
7992         if (mf_info->mf_mode == MULTI_FUNCTION_SD) {
7993                 mf_info->path_has_ovlan = TRUE;
7994         } else if (mf_info->mf_mode == SINGLE_FUNCTION) {
7995 /*
7996  * Decide on path multi vnics mode. If we're not in MF mode and in
7997  * 4-port mode, this is good enough to check vnic-0 of the other port
7998  * on the same path
7999  */
8000                 if (CHIP_PORT_MODE(sc) == CHIP_4_PORT_MODE) {
8001                         uint8_t other_port = !(PORT_ID(sc) & 1);
8002                         uint8_t abs_func_other_port =
8003                             (SC_PATH(sc) + (2 * other_port));
8004
8005                         val =
8006                             MFCFG_RD(sc,
8007                                      func_mf_config
8008                                      [abs_func_other_port].e1hov_tag);
8009
8010                         mf_info->path_has_ovlan = VALID_OVLAN((uint16_t) val);
8011                 }
8012         }
8013
8014         if (mf_info->mf_mode == SINGLE_FUNCTION) {
8015 /* invalid MF config */
8016                 if (SC_VN(sc) >= 1) {
8017                         PMD_DRV_LOG(NOTICE, sc, "VNIC ID >= 1 in SF mode");
8018                         return 1;
8019                 }
8020
8021                 return 0;
8022         }
8023
8024         /* get the MF configuration */
8025         mf_info->mf_config[SC_VN(sc)] =
8026             MFCFG_RD(sc, func_mf_config[SC_ABS_FUNC(sc)].config);
8027
8028         switch (mf_info->mf_mode) {
8029         case MULTI_FUNCTION_SD:
8030
8031                 bnx2x_get_shmem_mf_cfg_info_sd(sc);
8032                 break;
8033
8034         case MULTI_FUNCTION_SI:
8035
8036                 bnx2x_get_shmem_mf_cfg_info_si(sc);
8037                 break;
8038
8039         case MULTI_FUNCTION_AFEX:
8040
8041                 bnx2x_get_shmem_mf_cfg_info_niv(sc);
8042                 break;
8043
8044         default:
8045
8046                 PMD_DRV_LOG(NOTICE, sc, "Get MF config failed (mf_mode=0x%08x)",
8047                             mf_info->mf_mode);
8048                 return 1;
8049         }
8050
8051         /* get the congestion management parameters */
8052
8053         vnic = 0;
8054         FOREACH_ABS_FUNC_IN_PORT(sc, i) {
8055 /* get min/max bw */
8056                 val = MFCFG_RD(sc, func_mf_config[i].config);
8057                 mf_info->min_bw[vnic] =
8058                     ((val & FUNC_MF_CFG_MIN_BW_MASK) >>
8059                      FUNC_MF_CFG_MIN_BW_SHIFT);
8060                 mf_info->max_bw[vnic] =
8061                     ((val & FUNC_MF_CFG_MAX_BW_MASK) >>
8062                      FUNC_MF_CFG_MAX_BW_SHIFT);
8063                 vnic++;
8064         }
8065
8066         return bnx2x_check_valid_mf_cfg(sc);
8067 }
8068
8069 static int bnx2x_get_shmem_info(struct bnx2x_softc *sc)
8070 {
8071         int port;
8072         uint32_t mac_hi, mac_lo, val;
8073
8074         PMD_INIT_FUNC_TRACE(sc);
8075
8076         port = SC_PORT(sc);
8077         mac_hi = mac_lo = 0;
8078
8079         sc->link_params.sc = sc;
8080         sc->link_params.port = port;
8081
8082         /* get the hardware config info */
8083         sc->devinfo.hw_config = SHMEM_RD(sc, dev_info.shared_hw_config.config);
8084         sc->devinfo.hw_config2 =
8085             SHMEM_RD(sc, dev_info.shared_hw_config.config2);
8086
8087         sc->link_params.hw_led_mode =
8088             ((sc->devinfo.hw_config & SHARED_HW_CFG_LED_MODE_MASK) >>
8089              SHARED_HW_CFG_LED_MODE_SHIFT);
8090
8091         /* get the port feature config */
8092         sc->port.config =
8093             SHMEM_RD(sc, dev_info.port_feature_config[port].config);
8094
8095         /* get the link params */
8096         sc->link_params.speed_cap_mask[ELINK_INT_PHY] =
8097             SHMEM_RD(sc, dev_info.port_hw_config[port].speed_capability_mask)
8098             & PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
8099         sc->link_params.speed_cap_mask[ELINK_EXT_PHY1] =
8100             SHMEM_RD(sc, dev_info.port_hw_config[port].speed_capability_mask2)
8101             & PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
8102
8103         /* get the lane config */
8104         sc->link_params.lane_config =
8105             SHMEM_RD(sc, dev_info.port_hw_config[port].lane_config);
8106
8107         /* get the link config */
8108         val = SHMEM_RD(sc, dev_info.port_feature_config[port].link_config);
8109         sc->port.link_config[ELINK_INT_PHY] = val;
8110         sc->link_params.switch_cfg = (val & PORT_FEATURE_CONNECTED_SWITCH_MASK);
8111         sc->port.link_config[ELINK_EXT_PHY1] =
8112             SHMEM_RD(sc, dev_info.port_feature_config[port].link_config2);
8113
8114         /* get the override preemphasis flag and enable it or turn it off */
8115         val = SHMEM_RD(sc, dev_info.shared_feature_config.config);
8116         if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED) {
8117                 sc->link_params.feature_config_flags |=
8118                     ELINK_FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
8119         } else {
8120                 sc->link_params.feature_config_flags &=
8121                     ~ELINK_FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
8122         }
8123
8124         val = sc->devinfo.bc_ver >> 8;
8125         if (val < BNX2X_BC_VER) {
8126                 /* for now only warn later we might need to enforce this */
8127                 PMD_DRV_LOG(NOTICE, sc, "This driver needs bc_ver %X but found %X, please upgrade BC\n",
8128                             BNX2X_BC_VER, val);
8129         }
8130         sc->link_params.feature_config_flags |=
8131                                 (val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ?
8132                                 ELINK_FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY :
8133                                 0;
8134
8135         sc->link_params.feature_config_flags |=
8136                 (val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ?
8137                 ELINK_FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0;
8138         sc->link_params.feature_config_flags |=
8139                 (val >= REQ_BC_VER_4_VRFY_AFEX_SUPPORTED) ?
8140                 ELINK_FEATURE_CONFIG_BC_SUPPORTS_AFEX : 0;
8141         sc->link_params.feature_config_flags |=
8142                 (val >= REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED) ?
8143                 ELINK_FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED : 0;
8144
8145         /* get the initial value of the link params */
8146         sc->link_params.multi_phy_config =
8147             SHMEM_RD(sc, dev_info.port_hw_config[port].multi_phy_config);
8148
8149         /* get external phy info */
8150         sc->port.ext_phy_config =
8151             SHMEM_RD(sc, dev_info.port_hw_config[port].external_phy_config);
8152
8153         /* get the multifunction configuration */
8154         bnx2x_get_mf_cfg_info(sc);
8155
8156         /* get the mac address */
8157         if (IS_MF(sc)) {
8158                 mac_hi =
8159                     MFCFG_RD(sc, func_mf_config[SC_ABS_FUNC(sc)].mac_upper);
8160                 mac_lo =
8161                     MFCFG_RD(sc, func_mf_config[SC_ABS_FUNC(sc)].mac_lower);
8162         } else {
8163                 mac_hi = SHMEM_RD(sc, dev_info.port_hw_config[port].mac_upper);
8164                 mac_lo = SHMEM_RD(sc, dev_info.port_hw_config[port].mac_lower);
8165         }
8166
8167         if ((mac_lo == 0) && (mac_hi == 0)) {
8168                 *sc->mac_addr_str = 0;
8169                 PMD_DRV_LOG(NOTICE, sc, "No Ethernet address programmed!");
8170         } else {
8171                 sc->link_params.mac_addr[0] = (uint8_t) (mac_hi >> 8);
8172                 sc->link_params.mac_addr[1] = (uint8_t) (mac_hi);
8173                 sc->link_params.mac_addr[2] = (uint8_t) (mac_lo >> 24);
8174                 sc->link_params.mac_addr[3] = (uint8_t) (mac_lo >> 16);
8175                 sc->link_params.mac_addr[4] = (uint8_t) (mac_lo >> 8);
8176                 sc->link_params.mac_addr[5] = (uint8_t) (mac_lo);
8177                 snprintf(sc->mac_addr_str, sizeof(sc->mac_addr_str),
8178                          "%02x:%02x:%02x:%02x:%02x:%02x",
8179                          sc->link_params.mac_addr[0],
8180                          sc->link_params.mac_addr[1],
8181                          sc->link_params.mac_addr[2],
8182                          sc->link_params.mac_addr[3],
8183                          sc->link_params.mac_addr[4],
8184                          sc->link_params.mac_addr[5]);
8185                 PMD_DRV_LOG(DEBUG, sc,
8186                             "Ethernet address: %s", sc->mac_addr_str);
8187         }
8188
8189         return 0;
8190 }
8191
8192 static void bnx2x_media_detect(struct bnx2x_softc *sc)
8193 {
8194         uint32_t phy_idx = bnx2x_get_cur_phy_idx(sc);
8195         switch (sc->link_params.phy[phy_idx].media_type) {
8196         case ELINK_ETH_PHY_SFPP_10G_FIBER:
8197         case ELINK_ETH_PHY_SFP_1G_FIBER:
8198         case ELINK_ETH_PHY_XFP_FIBER:
8199         case ELINK_ETH_PHY_KR:
8200         case ELINK_ETH_PHY_CX4:
8201                 PMD_DRV_LOG(INFO, sc, "Found 10GBase-CX4 media.");
8202                 sc->media = IFM_10G_CX4;
8203                 break;
8204         case ELINK_ETH_PHY_DA_TWINAX:
8205                 PMD_DRV_LOG(INFO, sc, "Found 10Gb Twinax media.");
8206                 sc->media = IFM_10G_TWINAX;
8207                 break;
8208         case ELINK_ETH_PHY_BASE_T:
8209                 PMD_DRV_LOG(INFO, sc, "Found 10GBase-T media.");
8210                 sc->media = IFM_10G_T;
8211                 break;
8212         case ELINK_ETH_PHY_NOT_PRESENT:
8213                 PMD_DRV_LOG(INFO, sc, "Media not present.");
8214                 sc->media = 0;
8215                 break;
8216         case ELINK_ETH_PHY_UNSPECIFIED:
8217         default:
8218                 PMD_DRV_LOG(INFO, sc, "Unknown media!");
8219                 sc->media = 0;
8220                 break;
8221         }
8222 }
8223
8224 #define GET_FIELD(value, fname)                     \
8225 (((value) & (fname##_MASK)) >> (fname##_SHIFT))
8226 #define IGU_FID(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID)
8227 #define IGU_VEC(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR)
8228
8229 static int bnx2x_get_igu_cam_info(struct bnx2x_softc *sc)
8230 {
8231         int pfid = SC_FUNC(sc);
8232         int igu_sb_id;
8233         uint32_t val;
8234         uint8_t fid, igu_sb_cnt = 0;
8235
8236         sc->igu_base_sb = 0xff;
8237
8238         if (CHIP_INT_MODE_IS_BC(sc)) {
8239                 int vn = SC_VN(sc);
8240                 igu_sb_cnt = sc->igu_sb_cnt;
8241                 sc->igu_base_sb = ((CHIP_IS_MODE_4_PORT(sc) ? pfid : vn) *
8242                                    FP_SB_MAX_E1x);
8243                 sc->igu_dsb_id = (E1HVN_MAX * FP_SB_MAX_E1x +
8244                                   (CHIP_IS_MODE_4_PORT(sc) ? pfid : vn));
8245                 return 0;
8246         }
8247
8248         /* IGU in normal mode - read CAM */
8249         for (igu_sb_id = 0;
8250              igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE; igu_sb_id++) {
8251                 val = REG_RD(sc, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4);
8252                 if (!(val & IGU_REG_MAPPING_MEMORY_VALID)) {
8253                         continue;
8254                 }
8255                 fid = IGU_FID(val);
8256                 if (fid & IGU_FID_ENCODE_IS_PF) {
8257                         if ((fid & IGU_FID_PF_NUM_MASK) != pfid) {
8258                                 continue;
8259                         }
8260                         if (IGU_VEC(val) == 0) {
8261                                 /* default status block */
8262                                 sc->igu_dsb_id = igu_sb_id;
8263                         } else {
8264                                 if (sc->igu_base_sb == 0xff) {
8265                                         sc->igu_base_sb = igu_sb_id;
8266                                 }
8267                                 igu_sb_cnt++;
8268                         }
8269                 }
8270         }
8271
8272         /*
8273          * Due to new PF resource allocation by MFW T7.4 and above, it's optional
8274          * that number of CAM entries will not be equal to the value advertised in
8275          * PCI. Driver should use the minimal value of both as the actual status
8276          * block count
8277          */
8278         sc->igu_sb_cnt = min(sc->igu_sb_cnt, igu_sb_cnt);
8279
8280         if (igu_sb_cnt == 0) {
8281                 PMD_DRV_LOG(ERR, sc, "CAM configuration error");
8282                 return -1;
8283         }
8284
8285         return 0;
8286 }
8287
8288 /*
8289 * Gather various information from the device config space, the device itself,
8290 * shmem, and the user input.
8291 */
8292 static int bnx2x_get_device_info(struct bnx2x_softc *sc)
8293 {
8294         uint32_t val;
8295         int rc;
8296
8297         /* get the chip revision (chip metal comes from pci config space) */
8298         sc->devinfo.chip_id = sc->link_params.chip_id =
8299             (((REG_RD(sc, MISC_REG_CHIP_NUM) & 0xffff) << 16) |
8300              ((REG_RD(sc, MISC_REG_CHIP_REV) & 0xf) << 12) |
8301              (((REG_RD(sc, PCICFG_OFFSET + PCI_ID_VAL3) >> 24) & 0xf) << 4) |
8302              ((REG_RD(sc, MISC_REG_BOND_ID) & 0xf) << 0));
8303
8304         /* force 57811 according to MISC register */
8305         if (REG_RD(sc, MISC_REG_CHIP_TYPE) & MISC_REG_CHIP_TYPE_57811_MASK) {
8306                 if (CHIP_IS_57810(sc)) {
8307                         sc->devinfo.chip_id = ((CHIP_NUM_57811 << 16) |
8308                                                (sc->
8309                                                 devinfo.chip_id & 0x0000ffff));
8310                 } else if (CHIP_IS_57810_MF(sc)) {
8311                         sc->devinfo.chip_id = ((CHIP_NUM_57811_MF << 16) |
8312                                                (sc->
8313                                                 devinfo.chip_id & 0x0000ffff));
8314                 }
8315                 sc->devinfo.chip_id |= 0x1;
8316         }
8317
8318         PMD_DRV_LOG(DEBUG, sc,
8319                     "chip_id=0x%08x (num=0x%04x rev=0x%01x metal=0x%02x bond=0x%01x)",
8320                     sc->devinfo.chip_id,
8321                     ((sc->devinfo.chip_id >> 16) & 0xffff),
8322                     ((sc->devinfo.chip_id >> 12) & 0xf),
8323                     ((sc->devinfo.chip_id >> 4) & 0xff),
8324                     ((sc->devinfo.chip_id >> 0) & 0xf));
8325
8326         val = (REG_RD(sc, 0x2874) & 0x55);
8327         if ((sc->devinfo.chip_id & 0x1) || (CHIP_IS_E1H(sc) && (val == 0x55))) {
8328                 sc->flags |= BNX2X_ONE_PORT_FLAG;
8329                 PMD_DRV_LOG(DEBUG, sc, "single port device");
8330         }
8331
8332         /* set the doorbell size */
8333         sc->doorbell_size = (1 << BNX2X_DB_SHIFT);
8334
8335         /* determine whether the device is in 2 port or 4 port mode */
8336         sc->devinfo.chip_port_mode = CHIP_PORT_MODE_NONE;       /* E1h */
8337         if (CHIP_IS_E2E3(sc)) {
8338 /*
8339  * Read port4mode_en_ovwr[0]:
8340  *   If 1, four port mode is in port4mode_en_ovwr[1].
8341  *   If 0, four port mode is in port4mode_en[0].
8342  */
8343                 val = REG_RD(sc, MISC_REG_PORT4MODE_EN_OVWR);
8344                 if (val & 1) {
8345                         val = ((val >> 1) & 1);
8346                 } else {
8347                         val = REG_RD(sc, MISC_REG_PORT4MODE_EN);
8348                 }
8349
8350                 sc->devinfo.chip_port_mode =
8351                     (val) ? CHIP_4_PORT_MODE : CHIP_2_PORT_MODE;
8352
8353                 PMD_DRV_LOG(DEBUG, sc, "Port mode = %s", (val) ? "4" : "2");
8354         }
8355
8356         /* get the function and path info for the device */
8357         bnx2x_get_function_num(sc);
8358
8359         /* get the shared memory base address */
8360         sc->devinfo.shmem_base =
8361             sc->link_params.shmem_base = REG_RD(sc, MISC_REG_SHARED_MEM_ADDR);
8362         sc->devinfo.shmem2_base =
8363             REG_RD(sc, (SC_PATH(sc) ? MISC_REG_GENERIC_CR_1 :
8364                         MISC_REG_GENERIC_CR_0));
8365
8366         if (!sc->devinfo.shmem_base) {
8367 /* this should ONLY prevent upcoming shmem reads */
8368                 PMD_DRV_LOG(INFO, sc, "MCP not active");
8369                 sc->flags |= BNX2X_NO_MCP_FLAG;
8370                 return 0;
8371         }
8372
8373         /* make sure the shared memory contents are valid */
8374         val = SHMEM_RD(sc, validity_map[SC_PORT(sc)]);
8375         if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB)) !=
8376             (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB)) {
8377                 PMD_DRV_LOG(NOTICE, sc, "Invalid SHMEM validity signature: 0x%08x",
8378                             val);
8379                 return 0;
8380         }
8381
8382         /* get the bootcode version */
8383         sc->devinfo.bc_ver = SHMEM_RD(sc, dev_info.bc_rev);
8384         snprintf(sc->devinfo.bc_ver_str,
8385                  sizeof(sc->devinfo.bc_ver_str),
8386                  "%d.%d.%d",
8387                  ((sc->devinfo.bc_ver >> 24) & 0xff),
8388                  ((sc->devinfo.bc_ver >> 16) & 0xff),
8389                  ((sc->devinfo.bc_ver >> 8) & 0xff));
8390         PMD_DRV_LOG(DEBUG, sc, "Bootcode version: %s", sc->devinfo.bc_ver_str);
8391
8392         /* get the bootcode shmem address */
8393         sc->devinfo.mf_cfg_base = bnx2x_get_shmem_mf_cfg_base(sc);
8394
8395         /* clean indirect addresses as they're not used */
8396         pci_write_long(sc, PCICFG_GRC_ADDRESS, 0);
8397         if (IS_PF(sc)) {
8398                 REG_WR(sc, PXP2_REG_PGL_ADDR_88_F0, 0);
8399                 REG_WR(sc, PXP2_REG_PGL_ADDR_8C_F0, 0);
8400                 REG_WR(sc, PXP2_REG_PGL_ADDR_90_F0, 0);
8401                 REG_WR(sc, PXP2_REG_PGL_ADDR_94_F0, 0);
8402                 if (CHIP_IS_E1x(sc)) {
8403                         REG_WR(sc, PXP2_REG_PGL_ADDR_88_F1, 0);
8404                         REG_WR(sc, PXP2_REG_PGL_ADDR_8C_F1, 0);
8405                         REG_WR(sc, PXP2_REG_PGL_ADDR_90_F1, 0);
8406                         REG_WR(sc, PXP2_REG_PGL_ADDR_94_F1, 0);
8407                 }
8408         }
8409
8410         /* get the nvram size */
8411         val = REG_RD(sc, MCP_REG_MCPR_NVM_CFG4);
8412         sc->devinfo.flash_size =
8413             (NVRAM_1MB_SIZE << (val & MCPR_NVM_CFG4_FLASH_SIZE));
8414
8415         bnx2x_set_power_state(sc, PCI_PM_D0);
8416         /* get various configuration parameters from shmem */
8417         bnx2x_get_shmem_info(sc);
8418
8419         /* initialize IGU parameters */
8420         if (CHIP_IS_E1x(sc)) {
8421                 sc->devinfo.int_block = INT_BLOCK_HC;
8422                 sc->igu_dsb_id = DEF_SB_IGU_ID;
8423                 sc->igu_base_sb = 0;
8424         } else {
8425                 sc->devinfo.int_block = INT_BLOCK_IGU;
8426
8427 /* do not allow device reset during IGU info preocessing */
8428                 bnx2x_acquire_hw_lock(sc, HW_LOCK_RESOURCE_RESET);
8429
8430                 val = REG_RD(sc, IGU_REG_BLOCK_CONFIGURATION);
8431
8432                 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
8433                         int tout = 5000;
8434
8435                         val &= ~(IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN);
8436                         REG_WR(sc, IGU_REG_BLOCK_CONFIGURATION, val);
8437                         REG_WR(sc, IGU_REG_RESET_MEMORIES, 0x7f);
8438
8439                         while (tout && REG_RD(sc, IGU_REG_RESET_MEMORIES)) {
8440                                 tout--;
8441                                 DELAY(1000);
8442                         }
8443
8444                         if (REG_RD(sc, IGU_REG_RESET_MEMORIES)) {
8445                                 PMD_DRV_LOG(NOTICE, sc,
8446                                             "FORCING IGU Normal Mode failed!!!");
8447                                 bnx2x_release_hw_lock(sc, HW_LOCK_RESOURCE_RESET);
8448                                 return -1;
8449                         }
8450                 }
8451
8452                 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
8453                         PMD_DRV_LOG(DEBUG, sc, "IGU Backward Compatible Mode");
8454                         sc->devinfo.int_block |= INT_BLOCK_MODE_BW_COMP;
8455                 } else {
8456                         PMD_DRV_LOG(DEBUG, sc, "IGU Normal Mode");
8457                 }
8458
8459                 rc = bnx2x_get_igu_cam_info(sc);
8460
8461                 bnx2x_release_hw_lock(sc, HW_LOCK_RESOURCE_RESET);
8462
8463                 if (rc) {
8464                         return rc;
8465                 }
8466         }
8467
8468         /*
8469          * Get base FW non-default (fast path) status block ID. This value is
8470          * used to initialize the fw_sb_id saved on the fp/queue structure to
8471          * determine the id used by the FW.
8472          */
8473         if (CHIP_IS_E1x(sc)) {
8474                 sc->base_fw_ndsb =
8475                     ((SC_PORT(sc) * FP_SB_MAX_E1x) + SC_L_ID(sc));
8476         } else {
8477 /*
8478  * 57712+ - We currently use one FW SB per IGU SB (Rx and Tx of
8479  * the same queue are indicated on the same IGU SB). So we prefer
8480  * FW and IGU SBs to be the same value.
8481  */
8482                 sc->base_fw_ndsb = sc->igu_base_sb;
8483         }
8484
8485         elink_phy_probe(&sc->link_params);
8486
8487         return 0;
8488 }
8489
8490 static void
8491 bnx2x_link_settings_supported(struct bnx2x_softc *sc, uint32_t switch_cfg)
8492 {
8493         uint32_t cfg_size = 0;
8494         uint32_t idx;
8495         uint8_t port = SC_PORT(sc);
8496
8497         /* aggregation of supported attributes of all external phys */
8498         sc->port.supported[0] = 0;
8499         sc->port.supported[1] = 0;
8500
8501         switch (sc->link_params.num_phys) {
8502         case 1:
8503                 sc->port.supported[0] =
8504                     sc->link_params.phy[ELINK_INT_PHY].supported;
8505                 cfg_size = 1;
8506                 break;
8507         case 2:
8508                 sc->port.supported[0] =
8509                     sc->link_params.phy[ELINK_EXT_PHY1].supported;
8510                 cfg_size = 1;
8511                 break;
8512         case 3:
8513                 if (sc->link_params.multi_phy_config &
8514                     PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
8515                         sc->port.supported[1] =
8516                             sc->link_params.phy[ELINK_EXT_PHY1].supported;
8517                         sc->port.supported[0] =
8518                             sc->link_params.phy[ELINK_EXT_PHY2].supported;
8519                 } else {
8520                         sc->port.supported[0] =
8521                             sc->link_params.phy[ELINK_EXT_PHY1].supported;
8522                         sc->port.supported[1] =
8523                             sc->link_params.phy[ELINK_EXT_PHY2].supported;
8524                 }
8525                 cfg_size = 2;
8526                 break;
8527         }
8528
8529         if (!(sc->port.supported[0] || sc->port.supported[1])) {
8530                 PMD_DRV_LOG(ERR, sc,
8531                             "Invalid phy config in NVRAM (PHY1=0x%08x PHY2=0x%08x)",
8532                             SHMEM_RD(sc,
8533                                      dev_info.port_hw_config
8534                                      [port].external_phy_config),
8535                             SHMEM_RD(sc,
8536                                      dev_info.port_hw_config
8537                                      [port].external_phy_config2));
8538                 return;
8539         }
8540
8541         if (CHIP_IS_E3(sc))
8542                 sc->port.phy_addr = REG_RD(sc, MISC_REG_WC0_CTRL_PHY_ADDR);
8543         else {
8544                 switch (switch_cfg) {
8545                 case ELINK_SWITCH_CFG_1G:
8546                         sc->port.phy_addr =
8547                             REG_RD(sc,
8548                                    NIG_REG_SERDES0_CTRL_PHY_ADDR + port * 0x10);
8549                         break;
8550                 case ELINK_SWITCH_CFG_10G:
8551                         sc->port.phy_addr =
8552                             REG_RD(sc,
8553                                    NIG_REG_XGXS0_CTRL_PHY_ADDR + port * 0x18);
8554                         break;
8555                 default:
8556                         PMD_DRV_LOG(ERR, sc,
8557                                     "Invalid switch config in"
8558                                     "link_config=0x%08x",
8559                                     sc->port.link_config[0]);
8560                         return;
8561                 }
8562         }
8563
8564         PMD_DRV_LOG(INFO, sc, "PHY addr 0x%08x", sc->port.phy_addr);
8565
8566         /* mask what we support according to speed_cap_mask per configuration */
8567         for (idx = 0; idx < cfg_size; idx++) {
8568                 if (!(sc->link_params.speed_cap_mask[idx] &
8569                       PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF)) {
8570                         sc->port.supported[idx] &=
8571                             ~ELINK_SUPPORTED_10baseT_Half;
8572                 }
8573
8574                 if (!(sc->link_params.speed_cap_mask[idx] &
8575                       PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL)) {
8576                         sc->port.supported[idx] &=
8577                             ~ELINK_SUPPORTED_10baseT_Full;
8578                 }
8579
8580                 if (!(sc->link_params.speed_cap_mask[idx] &
8581                       PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF)) {
8582                         sc->port.supported[idx] &=
8583                             ~ELINK_SUPPORTED_100baseT_Half;
8584                 }
8585
8586                 if (!(sc->link_params.speed_cap_mask[idx] &
8587                       PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL)) {
8588                         sc->port.supported[idx] &=
8589                             ~ELINK_SUPPORTED_100baseT_Full;
8590                 }
8591
8592                 if (!(sc->link_params.speed_cap_mask[idx] &
8593                       PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) {
8594                         sc->port.supported[idx] &=
8595                             ~ELINK_SUPPORTED_1000baseT_Full;
8596                 }
8597
8598                 if (!(sc->link_params.speed_cap_mask[idx] &
8599                       PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G)) {
8600                         sc->port.supported[idx] &=
8601                             ~ELINK_SUPPORTED_2500baseX_Full;
8602                 }
8603
8604                 if (!(sc->link_params.speed_cap_mask[idx] &
8605                       PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) {
8606                         sc->port.supported[idx] &=
8607                             ~ELINK_SUPPORTED_10000baseT_Full;
8608                 }
8609
8610                 if (!(sc->link_params.speed_cap_mask[idx] &
8611                       PORT_HW_CFG_SPEED_CAPABILITY_D0_20G)) {
8612                         sc->port.supported[idx] &=
8613                             ~ELINK_SUPPORTED_20000baseKR2_Full;
8614                 }
8615         }
8616
8617         PMD_DRV_LOG(INFO, sc, "PHY supported 0=0x%08x 1=0x%08x",
8618                     sc->port.supported[0], sc->port.supported[1]);
8619 }
8620
8621 static void bnx2x_link_settings_requested(struct bnx2x_softc *sc)
8622 {
8623         uint32_t link_config;
8624         uint32_t idx;
8625         uint32_t cfg_size = 0;
8626
8627         sc->port.advertising[0] = 0;
8628         sc->port.advertising[1] = 0;
8629
8630         switch (sc->link_params.num_phys) {
8631         case 1:
8632         case 2:
8633                 cfg_size = 1;
8634                 break;
8635         case 3:
8636                 cfg_size = 2;
8637                 break;
8638         }
8639
8640         for (idx = 0; idx < cfg_size; idx++) {
8641                 sc->link_params.req_duplex[idx] = DUPLEX_FULL;
8642                 link_config = sc->port.link_config[idx];
8643
8644                 switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
8645                 case PORT_FEATURE_LINK_SPEED_AUTO:
8646                         if (sc->port.supported[idx] & ELINK_SUPPORTED_Autoneg) {
8647                                 sc->link_params.req_line_speed[idx] =
8648                                     ELINK_SPEED_AUTO_NEG;
8649                                 sc->port.advertising[idx] |=
8650                                     sc->port.supported[idx];
8651                                 if (sc->link_params.phy[ELINK_EXT_PHY1].type ==
8652                                     PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BNX2X84833)
8653                                         sc->port.advertising[idx] |=
8654                                             (ELINK_SUPPORTED_100baseT_Half |
8655                                              ELINK_SUPPORTED_100baseT_Full);
8656                         } else {
8657                                 /* force 10G, no AN */
8658                                 sc->link_params.req_line_speed[idx] =
8659                                     ELINK_SPEED_10000;
8660                                 sc->port.advertising[idx] |=
8661                                     (ADVERTISED_10000baseT_Full |
8662                                      ADVERTISED_FIBRE);
8663                                 continue;
8664                         }
8665                         break;
8666
8667                 case PORT_FEATURE_LINK_SPEED_10M_FULL:
8668                         if (sc->
8669                             port.supported[idx] & ELINK_SUPPORTED_10baseT_Full)
8670                         {
8671                                 sc->link_params.req_line_speed[idx] =
8672                                     ELINK_SPEED_10;
8673                                 sc->port.advertising[idx] |=
8674                                     (ADVERTISED_10baseT_Full | ADVERTISED_TP);
8675                         } else {
8676                                 PMD_DRV_LOG(ERR, sc,
8677                                             "Invalid NVRAM config link_config=0x%08x "
8678                                             "speed_cap_mask=0x%08x",
8679                                             link_config,
8680                                             sc->
8681                                             link_params.speed_cap_mask[idx]);
8682                                 return;
8683                         }
8684                         break;
8685
8686                 case PORT_FEATURE_LINK_SPEED_10M_HALF:
8687                         if (sc->
8688                             port.supported[idx] & ELINK_SUPPORTED_10baseT_Half)
8689                         {
8690                                 sc->link_params.req_line_speed[idx] =
8691                                     ELINK_SPEED_10;
8692                                 sc->link_params.req_duplex[idx] = DUPLEX_HALF;
8693                                 sc->port.advertising[idx] |=
8694                                     (ADVERTISED_10baseT_Half | ADVERTISED_TP);
8695                         } else {
8696                                 PMD_DRV_LOG(ERR, sc,
8697                                             "Invalid NVRAM config link_config=0x%08x "
8698                                             "speed_cap_mask=0x%08x",
8699                                             link_config,
8700                                             sc->
8701                                             link_params.speed_cap_mask[idx]);
8702                                 return;
8703                         }
8704                         break;
8705
8706                 case PORT_FEATURE_LINK_SPEED_100M_FULL:
8707                         if (sc->
8708                             port.supported[idx] & ELINK_SUPPORTED_100baseT_Full)
8709                         {
8710                                 sc->link_params.req_line_speed[idx] =
8711                                     ELINK_SPEED_100;
8712                                 sc->port.advertising[idx] |=
8713                                     (ADVERTISED_100baseT_Full | ADVERTISED_TP);
8714                         } else {
8715                                 PMD_DRV_LOG(ERR, sc,
8716                                             "Invalid NVRAM config link_config=0x%08x "
8717                                             "speed_cap_mask=0x%08x",
8718                                             link_config,
8719                                             sc->
8720                                             link_params.speed_cap_mask[idx]);
8721                                 return;
8722                         }
8723                         break;
8724
8725                 case PORT_FEATURE_LINK_SPEED_100M_HALF:
8726                         if (sc->
8727                             port.supported[idx] & ELINK_SUPPORTED_100baseT_Half)
8728                         {
8729                                 sc->link_params.req_line_speed[idx] =
8730                                     ELINK_SPEED_100;
8731                                 sc->link_params.req_duplex[idx] = DUPLEX_HALF;
8732                                 sc->port.advertising[idx] |=
8733                                     (ADVERTISED_100baseT_Half | ADVERTISED_TP);
8734                         } else {
8735                                 PMD_DRV_LOG(ERR, sc,
8736                                             "Invalid NVRAM config link_config=0x%08x "
8737                                             "speed_cap_mask=0x%08x",
8738                                             link_config,
8739                                             sc->
8740                                             link_params.speed_cap_mask[idx]);
8741                                 return;
8742                         }
8743                         break;
8744
8745                 case PORT_FEATURE_LINK_SPEED_1G:
8746                         if (sc->port.supported[idx] &
8747                             ELINK_SUPPORTED_1000baseT_Full) {
8748                                 sc->link_params.req_line_speed[idx] =
8749                                     ELINK_SPEED_1000;
8750                                 sc->port.advertising[idx] |=
8751                                     (ADVERTISED_1000baseT_Full | ADVERTISED_TP);
8752                         } else {
8753                                 PMD_DRV_LOG(ERR, sc,
8754                                             "Invalid NVRAM config link_config=0x%08x "
8755                                             "speed_cap_mask=0x%08x",
8756                                             link_config,
8757                                             sc->
8758                                             link_params.speed_cap_mask[idx]);
8759                                 return;
8760                         }
8761                         break;
8762
8763                 case PORT_FEATURE_LINK_SPEED_2_5G:
8764                         if (sc->port.supported[idx] &
8765                             ELINK_SUPPORTED_2500baseX_Full) {
8766                                 sc->link_params.req_line_speed[idx] =
8767                                     ELINK_SPEED_2500;
8768                                 sc->port.advertising[idx] |=
8769                                     (ADVERTISED_2500baseX_Full | ADVERTISED_TP);
8770                         } else {
8771                                 PMD_DRV_LOG(ERR, sc,
8772                                             "Invalid NVRAM config link_config=0x%08x "
8773                                             "speed_cap_mask=0x%08x",
8774                                             link_config,
8775                                             sc->
8776                                             link_params.speed_cap_mask[idx]);
8777                                 return;
8778                         }
8779                         break;
8780
8781                 case PORT_FEATURE_LINK_SPEED_10G_CX4:
8782                         if (sc->port.supported[idx] &
8783                             ELINK_SUPPORTED_10000baseT_Full) {
8784                                 sc->link_params.req_line_speed[idx] =
8785                                     ELINK_SPEED_10000;
8786                                 sc->port.advertising[idx] |=
8787                                     (ADVERTISED_10000baseT_Full |
8788                                      ADVERTISED_FIBRE);
8789                         } else {
8790                                 PMD_DRV_LOG(ERR, sc,
8791                                             "Invalid NVRAM config link_config=0x%08x "
8792                                             "speed_cap_mask=0x%08x",
8793                                             link_config,
8794                                             sc->
8795                                             link_params.speed_cap_mask[idx]);
8796                                 return;
8797                         }
8798                         break;
8799
8800                 case PORT_FEATURE_LINK_SPEED_20G:
8801                         sc->link_params.req_line_speed[idx] = ELINK_SPEED_20000;
8802                         break;
8803
8804                 default:
8805                         PMD_DRV_LOG(ERR, sc,
8806                                     "Invalid NVRAM config link_config=0x%08x "
8807                                     "speed_cap_mask=0x%08x", link_config,
8808                                     sc->link_params.speed_cap_mask[idx]);
8809                         sc->link_params.req_line_speed[idx] =
8810                             ELINK_SPEED_AUTO_NEG;
8811                         sc->port.advertising[idx] = sc->port.supported[idx];
8812                         break;
8813                 }
8814
8815                 sc->link_params.req_flow_ctrl[idx] =
8816                     (link_config & PORT_FEATURE_FLOW_CONTROL_MASK);
8817
8818                 if (sc->link_params.req_flow_ctrl[idx] == ELINK_FLOW_CTRL_AUTO) {
8819                         if (!
8820                             (sc->
8821                              port.supported[idx] & ELINK_SUPPORTED_Autoneg)) {
8822                                 sc->link_params.req_flow_ctrl[idx] =
8823                                     ELINK_FLOW_CTRL_NONE;
8824                         } else {
8825                                 bnx2x_set_requested_fc(sc);
8826                         }
8827                 }
8828         }
8829 }
8830
8831 static void bnx2x_get_phy_info(struct bnx2x_softc *sc)
8832 {
8833         uint8_t port = SC_PORT(sc);
8834         uint32_t eee_mode;
8835
8836         PMD_INIT_FUNC_TRACE(sc);
8837
8838         /* shmem data already read in bnx2x_get_shmem_info() */
8839
8840         bnx2x_link_settings_supported(sc, sc->link_params.switch_cfg);
8841         bnx2x_link_settings_requested(sc);
8842
8843         /* configure link feature according to nvram value */
8844         eee_mode =
8845             (((SHMEM_RD(sc, dev_info.port_feature_config[port].eee_power_mode))
8846               & PORT_FEAT_CFG_EEE_POWER_MODE_MASK) >>
8847              PORT_FEAT_CFG_EEE_POWER_MODE_SHIFT);
8848         if (eee_mode != PORT_FEAT_CFG_EEE_POWER_MODE_DISABLED) {
8849                 sc->link_params.eee_mode = (ELINK_EEE_MODE_ADV_LPI |
8850                                             ELINK_EEE_MODE_ENABLE_LPI |
8851                                             ELINK_EEE_MODE_OUTPUT_TIME);
8852         } else {
8853                 sc->link_params.eee_mode = 0;
8854         }
8855
8856         /* get the media type */
8857         bnx2x_media_detect(sc);
8858 }
8859
8860 static void bnx2x_set_modes_bitmap(struct bnx2x_softc *sc)
8861 {
8862         uint32_t flags = MODE_ASIC | MODE_PORT2;
8863
8864         if (CHIP_IS_E2(sc)) {
8865                 flags |= MODE_E2;
8866         } else if (CHIP_IS_E3(sc)) {
8867                 flags |= MODE_E3;
8868                 if (CHIP_REV(sc) == CHIP_REV_Ax) {
8869                         flags |= MODE_E3_A0;
8870                 } else {        /*if (CHIP_REV(sc) == CHIP_REV_Bx) */
8871
8872                         flags |= MODE_E3_B0 | MODE_COS3;
8873                 }
8874         }
8875
8876         if (IS_MF(sc)) {
8877                 flags |= MODE_MF;
8878                 switch (sc->devinfo.mf_info.mf_mode) {
8879                 case MULTI_FUNCTION_SD:
8880                         flags |= MODE_MF_SD;
8881                         break;
8882                 case MULTI_FUNCTION_SI:
8883                         flags |= MODE_MF_SI;
8884                         break;
8885                 case MULTI_FUNCTION_AFEX:
8886                         flags |= MODE_MF_AFEX;
8887                         break;
8888                 }
8889         } else {
8890                 flags |= MODE_SF;
8891         }
8892
8893 #if defined(__LITTLE_ENDIAN)
8894         flags |= MODE_LITTLE_ENDIAN;
8895 #else /* __BIG_ENDIAN */
8896         flags |= MODE_BIG_ENDIAN;
8897 #endif
8898
8899         INIT_MODE_FLAGS(sc) = flags;
8900 }
8901
8902 int bnx2x_alloc_hsi_mem(struct bnx2x_softc *sc)
8903 {
8904         struct bnx2x_fastpath *fp;
8905         char buf[32];
8906         uint32_t i;
8907
8908         if (IS_PF(sc)) {
8909                 /************************/
8910                 /* DEFAULT STATUS BLOCK */
8911                 /************************/
8912
8913                 if (bnx2x_dma_alloc(sc, sizeof(struct host_sp_status_block),
8914                                   &sc->def_sb_dma, "def_sb",
8915                                   RTE_CACHE_LINE_SIZE) != 0) {
8916                         return -1;
8917                 }
8918
8919                 sc->def_sb =
8920                     (struct host_sp_status_block *)sc->def_sb_dma.vaddr;
8921                 /***************/
8922                 /* EVENT QUEUE */
8923                 /***************/
8924
8925                 if (bnx2x_dma_alloc(sc, BNX2X_PAGE_SIZE,
8926                                   &sc->eq_dma, "ev_queue",
8927                                   RTE_CACHE_LINE_SIZE) != 0) {
8928                         sc->def_sb = NULL;
8929                         return -1;
8930                 }
8931
8932                 sc->eq = (union event_ring_elem *)sc->eq_dma.vaddr;
8933
8934                 /*************/
8935                 /* SLOW PATH */
8936                 /*************/
8937
8938                 if (bnx2x_dma_alloc(sc, sizeof(struct bnx2x_slowpath),
8939                                   &sc->sp_dma, "sp",
8940                                   RTE_CACHE_LINE_SIZE) != 0) {
8941                         sc->eq = NULL;
8942                         sc->def_sb = NULL;
8943                         return -1;
8944                 }
8945
8946                 sc->sp = (struct bnx2x_slowpath *)sc->sp_dma.vaddr;
8947
8948                 /*******************/
8949                 /* SLOW PATH QUEUE */
8950                 /*******************/
8951
8952                 if (bnx2x_dma_alloc(sc, BNX2X_PAGE_SIZE,
8953                                   &sc->spq_dma, "sp_queue",
8954                                   RTE_CACHE_LINE_SIZE) != 0) {
8955                         sc->sp = NULL;
8956                         sc->eq = NULL;
8957                         sc->def_sb = NULL;
8958                         return -1;
8959                 }
8960
8961                 sc->spq = (struct eth_spe *)sc->spq_dma.vaddr;
8962
8963                 /***************************/
8964                 /* FW DECOMPRESSION BUFFER */
8965                 /***************************/
8966
8967                 if (bnx2x_dma_alloc(sc, FW_BUF_SIZE, &sc->gz_buf_dma,
8968                                   "fw_buf", RTE_CACHE_LINE_SIZE) != 0) {
8969                         sc->spq = NULL;
8970                         sc->sp = NULL;
8971                         sc->eq = NULL;
8972                         sc->def_sb = NULL;
8973                         return -1;
8974                 }
8975
8976                 sc->gz_buf = (void *)sc->gz_buf_dma.vaddr;
8977         }
8978
8979         /*************/
8980         /* FASTPATHS */
8981         /*************/
8982
8983         /* allocate DMA memory for each fastpath structure */
8984         for (i = 0; i < sc->num_queues; i++) {
8985                 fp = &sc->fp[i];
8986                 fp->sc = sc;
8987                 fp->index = i;
8988
8989                 /*******************/
8990                 /* FP STATUS BLOCK */
8991                 /*******************/
8992
8993                 snprintf(buf, sizeof(buf), "fp_%d_sb", i);
8994                 if (bnx2x_dma_alloc(sc, sizeof(union bnx2x_host_hc_status_block),
8995                                   &fp->sb_dma, buf, RTE_CACHE_LINE_SIZE) != 0) {
8996                         PMD_DRV_LOG(NOTICE, sc, "Failed to alloc %s", buf);
8997                         return -1;
8998                 } else {
8999                         if (CHIP_IS_E2E3(sc)) {
9000                                 fp->status_block.e2_sb =
9001                                     (struct host_hc_status_block_e2 *)
9002                                     fp->sb_dma.vaddr;
9003                         } else {
9004                                 fp->status_block.e1x_sb =
9005                                     (struct host_hc_status_block_e1x *)
9006                                     fp->sb_dma.vaddr;
9007                         }
9008                 }
9009         }
9010
9011         return 0;
9012 }
9013
9014 void bnx2x_free_hsi_mem(struct bnx2x_softc *sc)
9015 {
9016         struct bnx2x_fastpath *fp;
9017         int i;
9018
9019         for (i = 0; i < sc->num_queues; i++) {
9020                 fp = &sc->fp[i];
9021
9022                 /*******************/
9023                 /* FP STATUS BLOCK */
9024                 /*******************/
9025
9026                 memset(&fp->status_block, 0, sizeof(fp->status_block));
9027                 bnx2x_dma_free(&fp->sb_dma);
9028         }
9029
9030         if (IS_PF(sc)) {
9031                 /***************************/
9032                 /* FW DECOMPRESSION BUFFER */
9033                 /***************************/
9034
9035                 bnx2x_dma_free(&sc->gz_buf_dma);
9036                 sc->gz_buf = NULL;
9037
9038                 /*******************/
9039                 /* SLOW PATH QUEUE */
9040                 /*******************/
9041
9042                 bnx2x_dma_free(&sc->spq_dma);
9043                 sc->spq = NULL;
9044
9045                 /*************/
9046                 /* SLOW PATH */
9047                 /*************/
9048
9049                 bnx2x_dma_free(&sc->sp_dma);
9050                 sc->sp = NULL;
9051
9052                 /***************/
9053                 /* EVENT QUEUE */
9054                 /***************/
9055
9056                 bnx2x_dma_free(&sc->eq_dma);
9057                 sc->eq = NULL;
9058
9059                 /************************/
9060                 /* DEFAULT STATUS BLOCK */
9061                 /************************/
9062
9063                 bnx2x_dma_free(&sc->def_sb_dma);
9064                 sc->def_sb = NULL;
9065         }
9066 }
9067
9068 /*
9069 * Previous driver DMAE transaction may have occurred when pre-boot stage
9070 * ended and boot began. This would invalidate the addresses of the
9071 * transaction, resulting in was-error bit set in the PCI causing all
9072 * hw-to-host PCIe transactions to timeout. If this happened we want to clear
9073 * the interrupt which detected this from the pglueb and the was-done bit
9074 */
9075 static void bnx2x_prev_interrupted_dmae(struct bnx2x_softc *sc)
9076 {
9077         uint32_t val;
9078
9079         if (!CHIP_IS_E1x(sc)) {
9080                 val = REG_RD(sc, PGLUE_B_REG_PGLUE_B_INT_STS);
9081                 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN) {
9082                         REG_WR(sc, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR,
9083                                1 << SC_FUNC(sc));
9084                 }
9085         }
9086 }
9087
9088 static int bnx2x_prev_mcp_done(struct bnx2x_softc *sc)
9089 {
9090         uint32_t rc = bnx2x_fw_command(sc, DRV_MSG_CODE_UNLOAD_DONE,
9091                                      DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET);
9092         if (!rc) {
9093                 PMD_DRV_LOG(NOTICE, sc, "MCP response failure, aborting");
9094                 return -1;
9095         }
9096
9097         return 0;
9098 }
9099
9100 static struct bnx2x_prev_list_node *bnx2x_prev_path_get_entry(struct bnx2x_softc *sc)
9101 {
9102         struct bnx2x_prev_list_node *tmp;
9103
9104         LIST_FOREACH(tmp, &bnx2x_prev_list, node) {
9105                 if ((sc->pcie_bus == tmp->bus) &&
9106                     (sc->pcie_device == tmp->slot) &&
9107                     (SC_PATH(sc) == tmp->path)) {
9108                         return tmp;
9109                 }
9110         }
9111
9112         return NULL;
9113 }
9114
9115 static uint8_t bnx2x_prev_is_path_marked(struct bnx2x_softc *sc)
9116 {
9117         struct bnx2x_prev_list_node *tmp;
9118         int rc = FALSE;
9119
9120         rte_spinlock_lock(&bnx2x_prev_mtx);
9121
9122         tmp = bnx2x_prev_path_get_entry(sc);
9123         if (tmp) {
9124                 if (tmp->aer) {
9125                         PMD_DRV_LOG(DEBUG, sc,
9126                                     "Path %d/%d/%d was marked by AER",
9127                                     sc->pcie_bus, sc->pcie_device, SC_PATH(sc));
9128                 } else {
9129                         rc = TRUE;
9130                         PMD_DRV_LOG(DEBUG, sc,
9131                                     "Path %d/%d/%d was already cleaned from previous drivers",
9132                                     sc->pcie_bus, sc->pcie_device, SC_PATH(sc));
9133                 }
9134         }
9135
9136         rte_spinlock_unlock(&bnx2x_prev_mtx);
9137
9138         return rc;
9139 }
9140
9141 static int bnx2x_prev_mark_path(struct bnx2x_softc *sc, uint8_t after_undi)
9142 {
9143         struct bnx2x_prev_list_node *tmp;
9144
9145         rte_spinlock_lock(&bnx2x_prev_mtx);
9146
9147         /* Check whether the entry for this path already exists */
9148         tmp = bnx2x_prev_path_get_entry(sc);
9149         if (tmp) {
9150                 if (!tmp->aer) {
9151                         PMD_DRV_LOG(DEBUG, sc,
9152                                     "Re-marking AER in path %d/%d/%d",
9153                                     sc->pcie_bus, sc->pcie_device, SC_PATH(sc));
9154                 } else {
9155                         PMD_DRV_LOG(DEBUG, sc,
9156                                     "Removing AER indication from path %d/%d/%d",
9157                                     sc->pcie_bus, sc->pcie_device, SC_PATH(sc));
9158                         tmp->aer = 0;
9159                 }
9160
9161                 rte_spinlock_unlock(&bnx2x_prev_mtx);
9162                 return 0;
9163         }
9164
9165         rte_spinlock_unlock(&bnx2x_prev_mtx);
9166
9167         /* Create an entry for this path and add it */
9168         tmp = rte_malloc("", sizeof(struct bnx2x_prev_list_node),
9169                          RTE_CACHE_LINE_SIZE);
9170         if (!tmp) {
9171                 PMD_DRV_LOG(NOTICE, sc, "Failed to allocate 'bnx2x_prev_list_node'");
9172                 return -1;
9173         }
9174
9175         tmp->bus = sc->pcie_bus;
9176         tmp->slot = sc->pcie_device;
9177         tmp->path = SC_PATH(sc);
9178         tmp->aer = 0;
9179         tmp->undi = after_undi ? (1 << SC_PORT(sc)) : 0;
9180
9181         rte_spinlock_lock(&bnx2x_prev_mtx);
9182
9183         LIST_INSERT_HEAD(&bnx2x_prev_list, tmp, node);
9184
9185         rte_spinlock_unlock(&bnx2x_prev_mtx);
9186
9187         return 0;
9188 }
9189
9190 static int bnx2x_do_flr(struct bnx2x_softc *sc)
9191 {
9192         int i;
9193
9194         /* only E2 and onwards support FLR */
9195         if (CHIP_IS_E1x(sc)) {
9196                 PMD_DRV_LOG(WARNING, sc, "FLR not supported in E1H");
9197                 return -1;
9198         }
9199
9200         /* only bootcode REQ_BC_VER_4_INITIATE_FLR and onwards support flr */
9201         if (sc->devinfo.bc_ver < REQ_BC_VER_4_INITIATE_FLR) {
9202                 PMD_DRV_LOG(WARNING, sc,
9203                             "FLR not supported by BC_VER: 0x%08x",
9204                             sc->devinfo.bc_ver);
9205                 return -1;
9206         }
9207
9208         /* Wait for Transaction Pending bit clean */
9209         for (i = 0; i < 4; i++) {
9210                 if (i) {
9211                         DELAY(((1 << (i - 1)) * 100) * 1000);
9212                 }
9213
9214                 if (!bnx2x_is_pcie_pending(sc)) {
9215                         goto clear;
9216                 }
9217         }
9218
9219         PMD_DRV_LOG(NOTICE, sc, "PCIE transaction is not cleared, "
9220                     "proceeding with reset anyway");
9221
9222 clear:
9223         bnx2x_fw_command(sc, DRV_MSG_CODE_INITIATE_FLR, 0);
9224
9225         return 0;
9226 }
9227
9228 struct bnx2x_mac_vals {
9229         uint32_t xmac_addr;
9230         uint32_t xmac_val;
9231         uint32_t emac_addr;
9232         uint32_t emac_val;
9233         uint32_t umac_addr;
9234         uint32_t umac_val;
9235         uint32_t bmac_addr;
9236         uint32_t bmac_val[2];
9237 };
9238
9239 static void
9240 bnx2x_prev_unload_close_mac(struct bnx2x_softc *sc, struct bnx2x_mac_vals *vals)
9241 {
9242         uint32_t val, base_addr, offset, mask, reset_reg;
9243         uint8_t mac_stopped = FALSE;
9244         uint8_t port = SC_PORT(sc);
9245         uint32_t wb_data[2];
9246
9247         /* reset addresses as they also mark which values were changed */
9248         vals->bmac_addr = 0;
9249         vals->umac_addr = 0;
9250         vals->xmac_addr = 0;
9251         vals->emac_addr = 0;
9252
9253         reset_reg = REG_RD(sc, MISC_REG_RESET_REG_2);
9254
9255         if (!CHIP_IS_E3(sc)) {
9256                 val = REG_RD(sc, NIG_REG_BMAC0_REGS_OUT_EN + port * 4);
9257                 mask = MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port;
9258                 if ((mask & reset_reg) && val) {
9259                         base_addr = SC_PORT(sc) ? NIG_REG_INGRESS_BMAC1_MEM
9260                             : NIG_REG_INGRESS_BMAC0_MEM;
9261                         offset = CHIP_IS_E2(sc) ? BIGMAC2_REGISTER_BMAC_CONTROL
9262                             : BIGMAC_REGISTER_BMAC_CONTROL;
9263
9264                         /*
9265                          * use rd/wr since we cannot use dmae. This is safe
9266                          * since MCP won't access the bus due to the request
9267                          * to unload, and no function on the path can be
9268                          * loaded at this time.
9269                          */
9270                         wb_data[0] = REG_RD(sc, base_addr + offset);
9271                         wb_data[1] = REG_RD(sc, base_addr + offset + 0x4);
9272                         vals->bmac_addr = base_addr + offset;
9273                         vals->bmac_val[0] = wb_data[0];
9274                         vals->bmac_val[1] = wb_data[1];
9275                         wb_data[0] &= ~ELINK_BMAC_CONTROL_RX_ENABLE;
9276                         REG_WR(sc, vals->bmac_addr, wb_data[0]);
9277                         REG_WR(sc, vals->bmac_addr + 0x4, wb_data[1]);
9278                 }
9279
9280                 vals->emac_addr = NIG_REG_NIG_EMAC0_EN + SC_PORT(sc) * 4;
9281                 vals->emac_val = REG_RD(sc, vals->emac_addr);
9282                 REG_WR(sc, vals->emac_addr, 0);
9283                 mac_stopped = TRUE;
9284         } else {
9285                 if (reset_reg & MISC_REGISTERS_RESET_REG_2_XMAC) {
9286                         base_addr = SC_PORT(sc) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
9287                         val = REG_RD(sc, base_addr + XMAC_REG_PFC_CTRL_HI);
9288                         REG_WR(sc, base_addr + XMAC_REG_PFC_CTRL_HI,
9289                                val & ~(1 << 1));
9290                         REG_WR(sc, base_addr + XMAC_REG_PFC_CTRL_HI,
9291                                val | (1 << 1));
9292                         vals->xmac_addr = base_addr + XMAC_REG_CTRL;
9293                         vals->xmac_val = REG_RD(sc, vals->xmac_addr);
9294                         REG_WR(sc, vals->xmac_addr, 0);
9295                         mac_stopped = TRUE;
9296                 }
9297
9298                 mask = MISC_REGISTERS_RESET_REG_2_UMAC0 << port;
9299                 if (mask & reset_reg) {
9300                         base_addr = SC_PORT(sc) ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
9301                         vals->umac_addr = base_addr + UMAC_REG_COMMAND_CONFIG;
9302                         vals->umac_val = REG_RD(sc, vals->umac_addr);
9303                         REG_WR(sc, vals->umac_addr, 0);
9304                         mac_stopped = TRUE;
9305                 }
9306         }
9307
9308         if (mac_stopped) {
9309                 DELAY(20000);
9310         }
9311 }
9312
9313 #define BNX2X_PREV_UNDI_PROD_ADDR(p)  (BAR_TSTRORM_INTMEM + 0x1508 + ((p) << 4))
9314 #define BNX2X_PREV_UNDI_RCQ(val)      ((val) & 0xffff)
9315 #define BNX2X_PREV_UNDI_BD(val)       ((val) >> 16 & 0xffff)
9316 #define BNX2X_PREV_UNDI_PROD(rcq, bd) ((bd) << 16 | (rcq))
9317
9318 static void
9319 bnx2x_prev_unload_undi_inc(struct bnx2x_softc *sc, uint8_t port, uint8_t inc)
9320 {
9321         uint16_t rcq, bd;
9322         uint32_t tmp_reg = REG_RD(sc, BNX2X_PREV_UNDI_PROD_ADDR(port));
9323
9324         rcq = BNX2X_PREV_UNDI_RCQ(tmp_reg) + inc;
9325         bd = BNX2X_PREV_UNDI_BD(tmp_reg) + inc;
9326
9327         tmp_reg = BNX2X_PREV_UNDI_PROD(rcq, bd);
9328         REG_WR(sc, BNX2X_PREV_UNDI_PROD_ADDR(port), tmp_reg);
9329 }
9330
9331 static int bnx2x_prev_unload_common(struct bnx2x_softc *sc)
9332 {
9333         uint32_t reset_reg, tmp_reg = 0, rc;
9334         uint8_t prev_undi = FALSE;
9335         struct bnx2x_mac_vals mac_vals;
9336         uint32_t timer_count = 1000;
9337         uint32_t prev_brb;
9338
9339         /*
9340          * It is possible a previous function received 'common' answer,
9341          * but hasn't loaded yet, therefore creating a scenario of
9342          * multiple functions receiving 'common' on the same path.
9343          */
9344         memset(&mac_vals, 0, sizeof(mac_vals));
9345
9346         if (bnx2x_prev_is_path_marked(sc)) {
9347                 return bnx2x_prev_mcp_done(sc);
9348         }
9349
9350         reset_reg = REG_RD(sc, MISC_REG_RESET_REG_1);
9351
9352         /* Reset should be performed after BRB is emptied */
9353         if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_BRB1) {
9354                 /* Close the MAC Rx to prevent BRB from filling up */
9355                 bnx2x_prev_unload_close_mac(sc, &mac_vals);
9356
9357                 /* close LLH filters towards the BRB */
9358                 elink_set_rx_filter(&sc->link_params, 0);
9359
9360                 /*
9361                  * Check if the UNDI driver was previously loaded.
9362                  * UNDI driver initializes CID offset for normal bell to 0x7
9363                  */
9364                 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_DORQ) {
9365                         tmp_reg = REG_RD(sc, DORQ_REG_NORM_CID_OFST);
9366                         if (tmp_reg == 0x7) {
9367                                 PMD_DRV_LOG(DEBUG, sc, "UNDI previously loaded");
9368                                 prev_undi = TRUE;
9369                                 /* clear the UNDI indication */
9370                                 REG_WR(sc, DORQ_REG_NORM_CID_OFST, 0);
9371                                 /* clear possible idle check errors */
9372                                 REG_RD(sc, NIG_REG_NIG_INT_STS_CLR_0);
9373                         }
9374                 }
9375
9376                 /* wait until BRB is empty */
9377                 tmp_reg = REG_RD(sc, BRB1_REG_NUM_OF_FULL_BLOCKS);
9378                 while (timer_count) {
9379                         prev_brb = tmp_reg;
9380
9381                         tmp_reg = REG_RD(sc, BRB1_REG_NUM_OF_FULL_BLOCKS);
9382                         if (!tmp_reg) {
9383                                 break;
9384                         }
9385
9386                         PMD_DRV_LOG(DEBUG, sc, "BRB still has 0x%08x", tmp_reg);
9387
9388                         /* reset timer as long as BRB actually gets emptied */
9389                         if (prev_brb > tmp_reg) {
9390                                 timer_count = 1000;
9391                         } else {
9392                                 timer_count--;
9393                         }
9394
9395                         /* If UNDI resides in memory, manually increment it */
9396                         if (prev_undi) {
9397                                 bnx2x_prev_unload_undi_inc(sc, SC_PORT(sc), 1);
9398                         }
9399
9400                         DELAY(10);
9401                 }
9402
9403                 if (!timer_count) {
9404                         PMD_DRV_LOG(NOTICE, sc, "Failed to empty BRB");
9405                 }
9406         }
9407
9408         /* No packets are in the pipeline, path is ready for reset */
9409         bnx2x_reset_common(sc);
9410
9411         if (mac_vals.xmac_addr) {
9412                 REG_WR(sc, mac_vals.xmac_addr, mac_vals.xmac_val);
9413         }
9414         if (mac_vals.umac_addr) {
9415                 REG_WR(sc, mac_vals.umac_addr, mac_vals.umac_val);
9416         }
9417         if (mac_vals.emac_addr) {
9418                 REG_WR(sc, mac_vals.emac_addr, mac_vals.emac_val);
9419         }
9420         if (mac_vals.bmac_addr) {
9421                 REG_WR(sc, mac_vals.bmac_addr, mac_vals.bmac_val[0]);
9422                 REG_WR(sc, mac_vals.bmac_addr + 4, mac_vals.bmac_val[1]);
9423         }
9424
9425         rc = bnx2x_prev_mark_path(sc, prev_undi);
9426         if (rc) {
9427                 bnx2x_prev_mcp_done(sc);
9428                 return rc;
9429         }
9430
9431         return bnx2x_prev_mcp_done(sc);
9432 }
9433
9434 static int bnx2x_prev_unload_uncommon(struct bnx2x_softc *sc)
9435 {
9436         int rc;
9437
9438         /* Test if previous unload process was already finished for this path */
9439         if (bnx2x_prev_is_path_marked(sc)) {
9440                 return bnx2x_prev_mcp_done(sc);
9441         }
9442
9443         /*
9444          * If function has FLR capabilities, and existing FW version matches
9445          * the one required, then FLR will be sufficient to clean any residue
9446          * left by previous driver
9447          */
9448         rc = bnx2x_nic_load_analyze_req(sc, FW_MSG_CODE_DRV_LOAD_FUNCTION);
9449         if (!rc) {
9450                 /* fw version is good */
9451                 rc = bnx2x_do_flr(sc);
9452         }
9453
9454         if (!rc) {
9455                 /* FLR was performed */
9456                 return 0;
9457         }
9458
9459         PMD_DRV_LOG(INFO, sc, "Could not FLR");
9460
9461         /* Close the MCP request, return failure */
9462         rc = bnx2x_prev_mcp_done(sc);
9463         if (!rc) {
9464                 rc = BNX2X_PREV_WAIT_NEEDED;
9465         }
9466
9467         return rc;
9468 }
9469
9470 static int bnx2x_prev_unload(struct bnx2x_softc *sc)
9471 {
9472         int time_counter = 10;
9473         uint32_t fw, hw_lock_reg, hw_lock_val;
9474         uint32_t rc = 0;
9475
9476         PMD_INIT_FUNC_TRACE(sc);
9477
9478         /*
9479          * Clear HW from errors which may have resulted from an interrupted
9480          * DMAE transaction.
9481          */
9482         bnx2x_prev_interrupted_dmae(sc);
9483
9484         /* Release previously held locks */
9485         hw_lock_reg = (SC_FUNC(sc) <= 5) ?
9486                         (MISC_REG_DRIVER_CONTROL_1 + SC_FUNC(sc) * 8) :
9487                         (MISC_REG_DRIVER_CONTROL_7 + (SC_FUNC(sc) - 6) * 8);
9488
9489         hw_lock_val = (REG_RD(sc, hw_lock_reg));
9490         if (hw_lock_val) {
9491                 if (hw_lock_val & HW_LOCK_RESOURCE_NVRAM) {
9492                         PMD_DRV_LOG(DEBUG, sc, "Releasing previously held NVRAM lock\n");
9493                         REG_WR(sc, MCP_REG_MCPR_NVM_SW_ARB,
9494                                (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << SC_PORT(sc)));
9495                 }
9496                 PMD_DRV_LOG(DEBUG, sc, "Releasing previously held HW lock\n");
9497                 REG_WR(sc, hw_lock_reg, 0xffffffff);
9498         }
9499
9500         if (MCPR_ACCESS_LOCK_LOCK & REG_RD(sc, MCP_REG_MCPR_ACCESS_LOCK)) {
9501                 PMD_DRV_LOG(DEBUG, sc, "Releasing previously held ALR\n");
9502                 REG_WR(sc, MCP_REG_MCPR_ACCESS_LOCK, 0);
9503         }
9504
9505         do {
9506                 /* Lock MCP using an unload request */
9507                 fw = bnx2x_fw_command(sc, DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS, 0);
9508                 if (!fw) {
9509                         PMD_DRV_LOG(NOTICE, sc, "MCP response failure, aborting");
9510                         rc = -1;
9511                         break;
9512                 }
9513
9514                 if (fw == FW_MSG_CODE_DRV_UNLOAD_COMMON) {
9515                         rc = bnx2x_prev_unload_common(sc);
9516                         break;
9517                 }
9518
9519                 /* non-common reply from MCP might require looping */
9520                 rc = bnx2x_prev_unload_uncommon(sc);
9521                 if (rc != BNX2X_PREV_WAIT_NEEDED) {
9522                         break;
9523                 }
9524
9525                 DELAY(20000);
9526         } while (--time_counter);
9527
9528         if (!time_counter || rc) {
9529                 PMD_DRV_LOG(NOTICE, sc, "Failed to unload previous driver!");
9530                 rc = -1;
9531         }
9532
9533         return rc;
9534 }
9535
9536 static void
9537 bnx2x_dcbx_set_state(struct bnx2x_softc *sc, uint8_t dcb_on, uint32_t dcbx_enabled)
9538 {
9539         if (!CHIP_IS_E1x(sc)) {
9540                 sc->dcb_state = dcb_on;
9541                 sc->dcbx_enabled = dcbx_enabled;
9542         } else {
9543                 sc->dcb_state = FALSE;
9544                 sc->dcbx_enabled = BNX2X_DCBX_ENABLED_INVALID;
9545         }
9546         PMD_DRV_LOG(DEBUG, sc,
9547                     "DCB state [%s:%s]",
9548                     dcb_on ? "ON" : "OFF",
9549                     (dcbx_enabled == BNX2X_DCBX_ENABLED_OFF) ? "user-mode" :
9550                     (dcbx_enabled ==
9551                      BNX2X_DCBX_ENABLED_ON_NEG_OFF) ? "on-chip static"
9552                     : (dcbx_enabled ==
9553                        BNX2X_DCBX_ENABLED_ON_NEG_ON) ?
9554                     "on-chip with negotiation" : "invalid");
9555 }
9556
9557 static int bnx2x_set_qm_cid_count(struct bnx2x_softc *sc)
9558 {
9559         int cid_count = BNX2X_L2_MAX_CID(sc);
9560
9561         if (CNIC_SUPPORT(sc)) {
9562                 cid_count += CNIC_CID_MAX;
9563         }
9564
9565         return roundup(cid_count, QM_CID_ROUND);
9566 }
9567
9568 static void bnx2x_init_multi_cos(struct bnx2x_softc *sc)
9569 {
9570         int pri, cos;
9571
9572         uint32_t pri_map = 0;
9573
9574         for (pri = 0; pri < BNX2X_MAX_PRIORITY; pri++) {
9575                 cos = ((pri_map & (0xf << (pri * 4))) >> (pri * 4));
9576                 if (cos < sc->max_cos) {
9577                         sc->prio_to_cos[pri] = cos;
9578                 } else {
9579                         PMD_DRV_LOG(WARNING, sc,
9580                                     "Invalid COS %d for priority %d "
9581                                     "(max COS is %d), setting to 0", cos, pri,
9582                                     (sc->max_cos - 1));
9583                         sc->prio_to_cos[pri] = 0;
9584                 }
9585         }
9586 }
9587
9588 static int bnx2x_pci_get_caps(struct bnx2x_softc *sc)
9589 {
9590         struct {
9591                 uint8_t id;
9592                 uint8_t next;
9593         } pci_cap;
9594         uint16_t status;
9595         struct bnx2x_pci_cap *cap;
9596
9597         cap = sc->pci_caps = rte_zmalloc("caps", sizeof(struct bnx2x_pci_cap),
9598                                          RTE_CACHE_LINE_SIZE);
9599         if (!cap) {
9600                 PMD_DRV_LOG(NOTICE, sc, "Failed to allocate memory");
9601                 return -ENOMEM;
9602         }
9603
9604 #ifndef __FreeBSD__
9605         pci_read(sc, PCI_STATUS, &status, 2);
9606         if (!(status & PCI_STATUS_CAP_LIST)) {
9607 #else
9608         pci_read(sc, PCIR_STATUS, &status, 2);
9609         if (!(status & PCIM_STATUS_CAPPRESENT)) {
9610 #endif
9611                 PMD_DRV_LOG(NOTICE, sc, "PCIe capability reading failed");
9612                 return -1;
9613         }
9614
9615 #ifndef __FreeBSD__
9616         pci_read(sc, PCI_CAPABILITY_LIST, &pci_cap.next, 1);
9617 #else
9618         pci_read(sc, PCIR_CAP_PTR, &pci_cap.next, 1);
9619 #endif
9620         while (pci_cap.next) {
9621                 cap->addr = pci_cap.next & ~3;
9622                 pci_read(sc, pci_cap.next & ~3, &pci_cap, 2);
9623                 if (pci_cap.id == 0xff)
9624                         break;
9625                 cap->id = pci_cap.id;
9626                 cap->type = BNX2X_PCI_CAP;
9627                 cap->next = rte_zmalloc("pci_cap",
9628                                         sizeof(struct bnx2x_pci_cap),
9629                                         RTE_CACHE_LINE_SIZE);
9630                 if (!cap->next) {
9631                         PMD_DRV_LOG(NOTICE, sc, "Failed to allocate memory");
9632                         return -ENOMEM;
9633                 }
9634                 cap = cap->next;
9635         }
9636
9637         return 0;
9638 }
9639
9640 static void bnx2x_init_rte(struct bnx2x_softc *sc)
9641 {
9642         if (IS_VF(sc)) {
9643                 sc->max_tx_queues = min(BNX2X_VF_MAX_QUEUES_PER_VF,
9644                                         sc->igu_sb_cnt);
9645                 sc->max_rx_queues = min(BNX2X_VF_MAX_QUEUES_PER_VF,
9646                                         sc->igu_sb_cnt);
9647         } else {
9648                 sc->max_rx_queues = BNX2X_MAX_RSS_COUNT(sc);
9649                 sc->max_tx_queues = sc->max_rx_queues;
9650         }
9651 }
9652
9653 #define FW_HEADER_LEN 104
9654 #define FW_NAME_57711 "/lib/firmware/bnx2x/bnx2x-e1h-7.2.51.0.fw"
9655 #define FW_NAME_57810 "/lib/firmware/bnx2x/bnx2x-e2-7.2.51.0.fw"
9656
9657 void bnx2x_load_firmware(struct bnx2x_softc *sc)
9658 {
9659         const char *fwname;
9660         int f;
9661         struct stat st;
9662
9663         fwname = sc->devinfo.device_id == CHIP_NUM_57711
9664                 ? FW_NAME_57711 : FW_NAME_57810;
9665         f = open(fwname, O_RDONLY);
9666         if (f < 0) {
9667                 PMD_DRV_LOG(NOTICE, sc, "Can't open firmware file");
9668                 return;
9669         }
9670
9671         if (fstat(f, &st) < 0) {
9672                 PMD_DRV_LOG(NOTICE, sc, "Can't stat firmware file");
9673                 close(f);
9674                 return;
9675         }
9676
9677         sc->firmware = rte_zmalloc("bnx2x_fw", st.st_size, RTE_CACHE_LINE_SIZE);
9678         if (!sc->firmware) {
9679                 PMD_DRV_LOG(NOTICE, sc, "Can't allocate memory for firmware");
9680                 close(f);
9681                 return;
9682         }
9683
9684         if (read(f, sc->firmware, st.st_size) != st.st_size) {
9685                 PMD_DRV_LOG(NOTICE, sc, "Can't read firmware data");
9686                 close(f);
9687                 return;
9688         }
9689         close(f);
9690
9691         sc->fw_len = st.st_size;
9692         if (sc->fw_len < FW_HEADER_LEN) {
9693                 PMD_DRV_LOG(NOTICE, sc,
9694                             "Invalid fw size: %" PRIu64, sc->fw_len);
9695                 return;
9696         }
9697         PMD_DRV_LOG(DEBUG, sc, "fw_len = %" PRIu64, sc->fw_len);
9698 }
9699
9700 static void
9701 bnx2x_data_to_init_ops(uint8_t * data, struct raw_op *dst, uint32_t len)
9702 {
9703         uint32_t *src = (uint32_t *) data;
9704         uint32_t i, j, tmp;
9705
9706         for (i = 0, j = 0; i < len / 8; ++i, j += 2) {
9707                 tmp = rte_be_to_cpu_32(src[j]);
9708                 dst[i].op = (tmp >> 24) & 0xFF;
9709                 dst[i].offset = tmp & 0xFFFFFF;
9710                 dst[i].raw_data = rte_be_to_cpu_32(src[j + 1]);
9711         }
9712 }
9713
9714 static void
9715 bnx2x_data_to_init_offsets(uint8_t * data, uint16_t * dst, uint32_t len)
9716 {
9717         uint16_t *src = (uint16_t *) data;
9718         uint32_t i;
9719
9720         for (i = 0; i < len / 2; ++i)
9721                 dst[i] = rte_be_to_cpu_16(src[i]);
9722 }
9723
9724 static void bnx2x_data_to_init_data(uint8_t * data, uint32_t * dst, uint32_t len)
9725 {
9726         uint32_t *src = (uint32_t *) data;
9727         uint32_t i;
9728
9729         for (i = 0; i < len / 4; ++i)
9730                 dst[i] = rte_be_to_cpu_32(src[i]);
9731 }
9732
9733 static void bnx2x_data_to_iro_array(uint8_t * data, struct iro *dst, uint32_t len)
9734 {
9735         uint32_t *src = (uint32_t *) data;
9736         uint32_t i, j, tmp;
9737
9738         for (i = 0, j = 0; i < len / sizeof(struct iro); ++i, ++j) {
9739                 dst[i].base = rte_be_to_cpu_32(src[j++]);
9740                 tmp = rte_be_to_cpu_32(src[j]);
9741                 dst[i].m1 = (tmp >> 16) & 0xFFFF;
9742                 dst[i].m2 = tmp & 0xFFFF;
9743                 ++j;
9744                 tmp = rte_be_to_cpu_32(src[j]);
9745                 dst[i].m3 = (tmp >> 16) & 0xFFFF;
9746                 dst[i].size = tmp & 0xFFFF;
9747         }
9748 }
9749
9750 /*
9751 * Device attach function.
9752 *
9753 * Allocates device resources, performs secondary chip identification, and
9754 * initializes driver instance variables. This function is called from driver
9755 * load after a successful probe.
9756 *
9757 * Returns:
9758 *   0 = Success, >0 = Failure
9759 */
9760 int bnx2x_attach(struct bnx2x_softc *sc)
9761 {
9762         int rc;
9763
9764         PMD_DRV_LOG(DEBUG, sc, "Starting attach...");
9765
9766         rc = bnx2x_pci_get_caps(sc);
9767         if (rc) {
9768                 PMD_DRV_LOG(NOTICE, sc, "PCIe caps reading was failed");
9769                 return rc;
9770         }
9771
9772         sc->state = BNX2X_STATE_CLOSED;
9773
9774         pci_write_long(sc, PCICFG_GRC_ADDRESS, PCICFG_VENDOR_ID_OFFSET);
9775
9776         sc->igu_base_addr = IS_VF(sc) ? PXP_VF_ADDR_IGU_START : BAR_IGU_INTMEM;
9777
9778         /* get PCI capabilites */
9779         bnx2x_probe_pci_caps(sc);
9780
9781         if (sc->devinfo.pcie_msix_cap_reg != 0) {
9782                 uint32_t val;
9783                 pci_read(sc,
9784                          (sc->devinfo.pcie_msix_cap_reg + PCIR_MSIX_CTRL), &val,
9785                          2);
9786                 sc->igu_sb_cnt = (val & PCIM_MSIXCTRL_TABLE_SIZE) + 1;
9787         } else {
9788                 sc->igu_sb_cnt = 1;
9789         }
9790
9791         /* Init RTE stuff */
9792         bnx2x_init_rte(sc);
9793
9794         if (IS_PF(sc)) {
9795                 /* Enable internal target-read (in case we are probed after PF
9796                  * FLR). Must be done prior to any BAR read access. Only for
9797                  * 57712 and up
9798                  */
9799                 if (!CHIP_IS_E1x(sc)) {
9800                         REG_WR(sc, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ,
9801                                1);
9802                         DELAY(200000);
9803                 }
9804
9805                 /* get device info and set params */
9806                 if (bnx2x_get_device_info(sc) != 0) {
9807                         PMD_DRV_LOG(NOTICE, sc, "getting device info");
9808                         return -ENXIO;
9809                 }
9810
9811 /* get phy settings from shmem and 'and' against admin settings */
9812                 bnx2x_get_phy_info(sc);
9813         } else {
9814                 /* Left mac of VF unfilled, PF should set it for VF */
9815                 memset(sc->link_params.mac_addr, 0, RTE_ETHER_ADDR_LEN);
9816         }
9817
9818         sc->wol = 0;
9819
9820         /* set the default MTU (changed via ifconfig) */
9821         sc->mtu = RTE_ETHER_MTU;
9822
9823         bnx2x_set_modes_bitmap(sc);
9824
9825         /* need to reset chip if UNDI was active */
9826         if (IS_PF(sc) && !BNX2X_NOMCP(sc)) {
9827 /* init fw_seq */
9828                 sc->fw_seq =
9829                     (SHMEM_RD(sc, func_mb[SC_FW_MB_IDX(sc)].drv_mb_header) &
9830                      DRV_MSG_SEQ_NUMBER_MASK);
9831                 PMD_DRV_LOG(DEBUG, sc, "prev unload fw_seq 0x%04x",
9832                             sc->fw_seq);
9833                 bnx2x_prev_unload(sc);
9834         }
9835
9836         bnx2x_dcbx_set_state(sc, FALSE, BNX2X_DCBX_ENABLED_OFF);
9837
9838         /* calculate qm_cid_count */
9839         sc->qm_cid_count = bnx2x_set_qm_cid_count(sc);
9840
9841         sc->max_cos = 1;
9842         bnx2x_init_multi_cos(sc);
9843
9844         return 0;
9845 }
9846
9847 static void
9848 bnx2x_igu_ack_sb(struct bnx2x_softc *sc, uint8_t igu_sb_id, uint8_t segment,
9849                uint16_t index, uint8_t op, uint8_t update)
9850 {
9851         uint32_t igu_addr = sc->igu_base_addr;
9852         igu_addr += (IGU_CMD_INT_ACK_BASE + igu_sb_id) * 8;
9853         bnx2x_igu_ack_sb_gen(sc, segment, index, op, update, igu_addr);
9854 }
9855
9856 static void
9857 bnx2x_ack_sb(struct bnx2x_softc *sc, uint8_t igu_sb_id, uint8_t storm,
9858            uint16_t index, uint8_t op, uint8_t update)
9859 {
9860         if (unlikely(sc->devinfo.int_block == INT_BLOCK_HC))
9861                 bnx2x_hc_ack_sb(sc, igu_sb_id, storm, index, op, update);
9862         else {
9863                 uint8_t segment;
9864                 if (CHIP_INT_MODE_IS_BC(sc)) {
9865                         segment = storm;
9866                 } else if (igu_sb_id != sc->igu_dsb_id) {
9867                         segment = IGU_SEG_ACCESS_DEF;
9868                 } else if (storm == ATTENTION_ID) {
9869                         segment = IGU_SEG_ACCESS_ATTN;
9870                 } else {
9871                         segment = IGU_SEG_ACCESS_DEF;
9872                 }
9873                 bnx2x_igu_ack_sb(sc, igu_sb_id, segment, index, op, update);
9874         }
9875 }
9876
9877 static void
9878 bnx2x_igu_clear_sb_gen(struct bnx2x_softc *sc, uint8_t func, uint8_t idu_sb_id,
9879                      uint8_t is_pf)
9880 {
9881         uint32_t data, ctl, cnt = 100;
9882         uint32_t igu_addr_data = IGU_REG_COMMAND_REG_32LSB_DATA;
9883         uint32_t igu_addr_ctl = IGU_REG_COMMAND_REG_CTRL;
9884         uint32_t igu_addr_ack = IGU_REG_CSTORM_TYPE_0_SB_CLEANUP +
9885             (idu_sb_id / 32) * 4;
9886         uint32_t sb_bit = 1 << (idu_sb_id % 32);
9887         uint32_t func_encode = func |
9888             (is_pf ? 1 : 0) << IGU_FID_ENCODE_IS_PF_SHIFT;
9889         uint32_t addr_encode = IGU_CMD_E2_PROD_UPD_BASE + idu_sb_id;
9890
9891         /* Not supported in BC mode */
9892         if (CHIP_INT_MODE_IS_BC(sc)) {
9893                 return;
9894         }
9895
9896         data = ((IGU_USE_REGISTER_cstorm_type_0_sb_cleanup <<
9897                  IGU_REGULAR_CLEANUP_TYPE_SHIFT) |
9898                 IGU_REGULAR_CLEANUP_SET | IGU_REGULAR_BCLEANUP);
9899
9900         ctl = ((addr_encode << IGU_CTRL_REG_ADDRESS_SHIFT) |
9901                (func_encode << IGU_CTRL_REG_FID_SHIFT) |
9902                (IGU_CTRL_CMD_TYPE_WR << IGU_CTRL_REG_TYPE_SHIFT));
9903
9904         REG_WR(sc, igu_addr_data, data);
9905
9906         mb();
9907
9908         PMD_DRV_LOG(DEBUG, sc, "write 0x%08x to IGU(via GRC) addr 0x%x",
9909                     ctl, igu_addr_ctl);
9910         REG_WR(sc, igu_addr_ctl, ctl);
9911
9912         mb();
9913
9914         /* wait for clean up to finish */
9915         while (!(REG_RD(sc, igu_addr_ack) & sb_bit) && --cnt) {
9916                 DELAY(20000);
9917         }
9918
9919         if (!(REG_RD(sc, igu_addr_ack) & sb_bit)) {
9920                 PMD_DRV_LOG(DEBUG, sc,
9921                             "Unable to finish IGU cleanup: "
9922                             "idu_sb_id %d offset %d bit %d (cnt %d)",
9923                             idu_sb_id, idu_sb_id / 32, idu_sb_id % 32, cnt);
9924         }
9925 }
9926
9927 static void bnx2x_igu_clear_sb(struct bnx2x_softc *sc, uint8_t idu_sb_id)
9928 {
9929         bnx2x_igu_clear_sb_gen(sc, SC_FUNC(sc), idu_sb_id, TRUE /*PF*/);
9930 }
9931
9932 /*******************/
9933 /* ECORE CALLBACKS */
9934 /*******************/
9935
9936 static void bnx2x_reset_common(struct bnx2x_softc *sc)
9937 {
9938         uint32_t val = 0x1400;
9939
9940         PMD_INIT_FUNC_TRACE(sc);
9941
9942         /* reset_common */
9943         REG_WR(sc, (GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR),
9944                0xd3ffff7f);
9945
9946         if (CHIP_IS_E3(sc)) {
9947                 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
9948                 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
9949         }
9950
9951         REG_WR(sc, (GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR), val);
9952 }
9953
9954 static void bnx2x_common_init_phy(struct bnx2x_softc *sc)
9955 {
9956         uint32_t shmem_base[2];
9957         uint32_t shmem2_base[2];
9958
9959         /* Avoid common init in case MFW supports LFA */
9960         if (SHMEM2_RD(sc, size) >
9961             (uint32_t) offsetof(struct shmem2_region,
9962                                 lfa_host_addr[SC_PORT(sc)])) {
9963                 return;
9964         }
9965
9966         shmem_base[0] = sc->devinfo.shmem_base;
9967         shmem2_base[0] = sc->devinfo.shmem2_base;
9968
9969         if (!CHIP_IS_E1x(sc)) {
9970                 shmem_base[1] = SHMEM2_RD(sc, other_shmem_base_addr);
9971                 shmem2_base[1] = SHMEM2_RD(sc, other_shmem2_base_addr);
9972         }
9973
9974         bnx2x_acquire_phy_lock(sc);
9975         elink_common_init_phy(sc, shmem_base, shmem2_base,
9976                               sc->devinfo.chip_id, 0);
9977         bnx2x_release_phy_lock(sc);
9978 }
9979
9980 static void bnx2x_pf_disable(struct bnx2x_softc *sc)
9981 {
9982         uint32_t val = REG_RD(sc, IGU_REG_PF_CONFIGURATION);
9983
9984         val &= ~IGU_PF_CONF_FUNC_EN;
9985
9986         REG_WR(sc, IGU_REG_PF_CONFIGURATION, val);
9987         REG_WR(sc, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
9988         REG_WR(sc, CFC_REG_WEAK_ENABLE_PF, 0);
9989 }
9990
9991 static void bnx2x_init_pxp(struct bnx2x_softc *sc)
9992 {
9993         uint16_t devctl;
9994         int r_order, w_order;
9995
9996         devctl = bnx2x_pcie_capability_read(sc, PCIR_EXPRESS_DEVICE_CTL);
9997
9998         w_order = ((devctl & PCIM_EXP_CTL_MAX_PAYLOAD) >> 5);
9999         r_order = ((devctl & PCIM_EXP_CTL_MAX_READ_REQUEST) >> 12);
10000
10001         ecore_init_pxp_arb(sc, r_order, w_order);
10002 }
10003
10004 static uint32_t bnx2x_get_pretend_reg(struct bnx2x_softc *sc)
10005 {
10006         uint32_t base = PXP2_REG_PGL_PRETEND_FUNC_F0;
10007         uint32_t stride = (PXP2_REG_PGL_PRETEND_FUNC_F1 - base);
10008         return base + (SC_ABS_FUNC(sc)) * stride;
10009 }
10010
10011 /*
10012  * Called only on E1H or E2.
10013  * When pretending to be PF, the pretend value is the function number 0..7.
10014  * When pretending to be VF, the pretend val is the PF-num:VF-valid:ABS-VFID
10015  * combination.
10016  */
10017 static int bnx2x_pretend_func(struct bnx2x_softc *sc, uint16_t pretend_func_val)
10018 {
10019         uint32_t pretend_reg;
10020
10021         if (CHIP_IS_E1H(sc) && (pretend_func_val > E1H_FUNC_MAX))
10022                 return -1;
10023
10024         /* get my own pretend register */
10025         pretend_reg = bnx2x_get_pretend_reg(sc);
10026         REG_WR(sc, pretend_reg, pretend_func_val);
10027         REG_RD(sc, pretend_reg);
10028         return 0;
10029 }
10030
10031 static void bnx2x_setup_fan_failure_detection(struct bnx2x_softc *sc)
10032 {
10033         int is_required;
10034         uint32_t val;
10035         int port;
10036
10037         is_required = 0;
10038         val = (SHMEM_RD(sc, dev_info.shared_hw_config.config2) &
10039                SHARED_HW_CFG_FAN_FAILURE_MASK);
10040
10041         if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED) {
10042                 is_required = 1;
10043         }
10044         /*
10045          * The fan failure mechanism is usually related to the PHY type since
10046          * the power consumption of the board is affected by the PHY. Currently,
10047          * fan is required for most designs with SFX7101, BNX2X8727 and BNX2X8481.
10048          */
10049         else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE) {
10050                 for (port = PORT_0; port < PORT_MAX; port++) {
10051                         is_required |= elink_fan_failure_det_req(sc,
10052                                                                  sc->
10053                                                                  devinfo.shmem_base,
10054                                                                  sc->
10055                                                                  devinfo.shmem2_base,
10056                                                                  port);
10057                 }
10058         }
10059
10060         if (is_required == 0) {
10061                 return;
10062         }
10063
10064         /* Fan failure is indicated by SPIO 5 */
10065         bnx2x_set_spio(sc, MISC_SPIO_SPIO5, MISC_SPIO_INPUT_HI_Z);
10066
10067         /* set to active low mode */
10068         val = REG_RD(sc, MISC_REG_SPIO_INT);
10069         val |= (MISC_SPIO_SPIO5 << MISC_SPIO_INT_OLD_SET_POS);
10070         REG_WR(sc, MISC_REG_SPIO_INT, val);
10071
10072         /* enable interrupt to signal the IGU */
10073         val = REG_RD(sc, MISC_REG_SPIO_EVENT_EN);
10074         val |= MISC_SPIO_SPIO5;
10075         REG_WR(sc, MISC_REG_SPIO_EVENT_EN, val);
10076 }
10077
10078 static void bnx2x_enable_blocks_attention(struct bnx2x_softc *sc)
10079 {
10080         uint32_t val;
10081
10082         REG_WR(sc, PXP_REG_PXP_INT_MASK_0, 0);
10083         if (!CHIP_IS_E1x(sc)) {
10084                 REG_WR(sc, PXP_REG_PXP_INT_MASK_1, 0x40);
10085         } else {
10086                 REG_WR(sc, PXP_REG_PXP_INT_MASK_1, 0);
10087         }
10088         REG_WR(sc, DORQ_REG_DORQ_INT_MASK, 0);
10089         REG_WR(sc, CFC_REG_CFC_INT_MASK, 0);
10090         /*
10091          * mask read length error interrupts in brb for parser
10092          * (parsing unit and 'checksum and crc' unit)
10093          * these errors are legal (PU reads fixed length and CAC can cause
10094          * read length error on truncated packets)
10095          */
10096         REG_WR(sc, BRB1_REG_BRB1_INT_MASK, 0xFC00);
10097         REG_WR(sc, QM_REG_QM_INT_MASK, 0);
10098         REG_WR(sc, TM_REG_TM_INT_MASK, 0);
10099         REG_WR(sc, XSDM_REG_XSDM_INT_MASK_0, 0);
10100         REG_WR(sc, XSDM_REG_XSDM_INT_MASK_1, 0);
10101         REG_WR(sc, XCM_REG_XCM_INT_MASK, 0);
10102         /*      REG_WR(sc, XSEM_REG_XSEM_INT_MASK_0, 0); */
10103         /*      REG_WR(sc, XSEM_REG_XSEM_INT_MASK_1, 0); */
10104         REG_WR(sc, USDM_REG_USDM_INT_MASK_0, 0);
10105         REG_WR(sc, USDM_REG_USDM_INT_MASK_1, 0);
10106         REG_WR(sc, UCM_REG_UCM_INT_MASK, 0);
10107         /*      REG_WR(sc, USEM_REG_USEM_INT_MASK_0, 0); */
10108         /*      REG_WR(sc, USEM_REG_USEM_INT_MASK_1, 0); */
10109         REG_WR(sc, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
10110         REG_WR(sc, CSDM_REG_CSDM_INT_MASK_0, 0);
10111         REG_WR(sc, CSDM_REG_CSDM_INT_MASK_1, 0);
10112         REG_WR(sc, CCM_REG_CCM_INT_MASK, 0);
10113         /*      REG_WR(sc, CSEM_REG_CSEM_INT_MASK_0, 0); */
10114         /*      REG_WR(sc, CSEM_REG_CSEM_INT_MASK_1, 0); */
10115
10116         val = (PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT |
10117                PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF |
10118                PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN);
10119         if (!CHIP_IS_E1x(sc)) {
10120                 val |= (PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED |
10121                         PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED);
10122         }
10123         REG_WR(sc, PXP2_REG_PXP2_INT_MASK_0, val);
10124
10125         REG_WR(sc, TSDM_REG_TSDM_INT_MASK_0, 0);
10126         REG_WR(sc, TSDM_REG_TSDM_INT_MASK_1, 0);
10127         REG_WR(sc, TCM_REG_TCM_INT_MASK, 0);
10128         /*      REG_WR(sc, TSEM_REG_TSEM_INT_MASK_0, 0); */
10129
10130         if (!CHIP_IS_E1x(sc)) {
10131 /* enable VFC attentions: bits 11 and 12, bits 31:13 reserved */
10132                 REG_WR(sc, TSEM_REG_TSEM_INT_MASK_1, 0x07ff);
10133         }
10134
10135         REG_WR(sc, CDU_REG_CDU_INT_MASK, 0);
10136         REG_WR(sc, DMAE_REG_DMAE_INT_MASK, 0);
10137         /*      REG_WR(sc, MISC_REG_MISC_INT_MASK, 0); */
10138         REG_WR(sc, PBF_REG_PBF_INT_MASK, 0x18); /* bit 3,4 masked */
10139 }
10140
10141 /**
10142  * bnx2x_init_hw_common - initialize the HW at the COMMON phase.
10143  *
10144  * @sc:     driver handle
10145  */
10146 static int bnx2x_init_hw_common(struct bnx2x_softc *sc)
10147 {
10148         uint8_t abs_func_id;
10149         uint32_t val;
10150
10151         PMD_DRV_LOG(DEBUG, sc,
10152                     "starting common init for func %d", SC_ABS_FUNC(sc));
10153
10154         /*
10155          * take the RESET lock to protect undi_unload flow from accessing
10156          * registers while we are resetting the chip
10157          */
10158         bnx2x_acquire_hw_lock(sc, HW_LOCK_RESOURCE_RESET);
10159
10160         bnx2x_reset_common(sc);
10161
10162         REG_WR(sc, (GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET), 0xffffffff);
10163
10164         val = 0xfffc;
10165         if (CHIP_IS_E3(sc)) {
10166                 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
10167                 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
10168         }
10169
10170         REG_WR(sc, (GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET), val);
10171
10172         bnx2x_release_hw_lock(sc, HW_LOCK_RESOURCE_RESET);
10173
10174         ecore_init_block(sc, BLOCK_MISC, PHASE_COMMON);
10175
10176         if (!CHIP_IS_E1x(sc)) {
10177 /*
10178  * 4-port mode or 2-port mode we need to turn off master-enable for
10179  * everyone. After that we turn it back on for self. So, we disregard
10180  * multi-function, and always disable all functions on the given path,
10181  * this means 0,2,4,6 for path 0 and 1,3,5,7 for path 1
10182  */
10183                 for (abs_func_id = SC_PATH(sc);
10184                      abs_func_id < (E2_FUNC_MAX * 2); abs_func_id += 2) {
10185                         if (abs_func_id == SC_ABS_FUNC(sc)) {
10186                                 REG_WR(sc,
10187                                        PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER,
10188                                        1);
10189                                 continue;
10190                         }
10191
10192                         bnx2x_pretend_func(sc, abs_func_id);
10193
10194                         /* clear pf enable */
10195                         bnx2x_pf_disable(sc);
10196
10197                         bnx2x_pretend_func(sc, SC_ABS_FUNC(sc));
10198                 }
10199         }
10200
10201         ecore_init_block(sc, BLOCK_PXP, PHASE_COMMON);
10202
10203         ecore_init_block(sc, BLOCK_PXP2, PHASE_COMMON);
10204         bnx2x_init_pxp(sc);
10205
10206 #ifdef __BIG_ENDIAN
10207         REG_WR(sc, PXP2_REG_RQ_QM_ENDIAN_M, 1);
10208         REG_WR(sc, PXP2_REG_RQ_TM_ENDIAN_M, 1);
10209         REG_WR(sc, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
10210         REG_WR(sc, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
10211         REG_WR(sc, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
10212         /* make sure this value is 0 */
10213         REG_WR(sc, PXP2_REG_RQ_HC_ENDIAN_M, 0);
10214
10215         //REG_WR(sc, PXP2_REG_RD_PBF_SWAP_MODE, 1);
10216         REG_WR(sc, PXP2_REG_RD_QM_SWAP_MODE, 1);
10217         REG_WR(sc, PXP2_REG_RD_TM_SWAP_MODE, 1);
10218         REG_WR(sc, PXP2_REG_RD_SRC_SWAP_MODE, 1);
10219         REG_WR(sc, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
10220 #endif
10221
10222         ecore_ilt_init_page_size(sc, INITOP_SET);
10223
10224         if (CHIP_REV_IS_FPGA(sc) && CHIP_IS_E1H(sc)) {
10225                 REG_WR(sc, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
10226         }
10227
10228         /* let the HW do it's magic... */
10229         DELAY(100000);
10230
10231         /* finish PXP init */
10232
10233         val = REG_RD(sc, PXP2_REG_RQ_CFG_DONE);
10234         if (val != 1) {
10235                 PMD_DRV_LOG(NOTICE, sc, "PXP2 CFG failed");
10236                 return -1;
10237         }
10238         val = REG_RD(sc, PXP2_REG_RD_INIT_DONE);
10239         if (val != 1) {
10240                 PMD_DRV_LOG(NOTICE, sc, "PXP2 RD_INIT failed");
10241                 return -1;
10242         }
10243
10244         /*
10245          * Timer bug workaround for E2 only. We need to set the entire ILT to have
10246          * entries with value "0" and valid bit on. This needs to be done by the
10247          * first PF that is loaded in a path (i.e. common phase)
10248          */
10249         if (!CHIP_IS_E1x(sc)) {
10250 /*
10251  * In E2 there is a bug in the timers block that can cause function 6 / 7
10252  * (i.e. vnic3) to start even if it is marked as "scan-off".
10253  * This occurs when a different function (func2,3) is being marked
10254  * as "scan-off". Real-life scenario for example: if a driver is being
10255  * load-unloaded while func6,7 are down. This will cause the timer to access
10256  * the ilt, translate to a logical address and send a request to read/write.
10257  * Since the ilt for the function that is down is not valid, this will cause
10258  * a translation error which is unrecoverable.
10259  * The Workaround is intended to make sure that when this happens nothing
10260  * fatal will occur. The workaround:
10261  *  1.  First PF driver which loads on a path will:
10262  *      a.  After taking the chip out of reset, by using pretend,
10263  *          it will write "0" to the following registers of
10264  *          the other vnics.
10265  *          REG_WR(pdev, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
10266  *          REG_WR(pdev, CFC_REG_WEAK_ENABLE_PF,0);
10267  *          REG_WR(pdev, CFC_REG_STRONG_ENABLE_PF,0);
10268  *          And for itself it will write '1' to
10269  *          PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER to enable
10270  *          dmae-operations (writing to pram for example.)
10271  *          note: can be done for only function 6,7 but cleaner this
10272  *            way.
10273  *      b.  Write zero+valid to the entire ILT.
10274  *      c.  Init the first_timers_ilt_entry, last_timers_ilt_entry of
10275  *          VNIC3 (of that port). The range allocated will be the
10276  *          entire ILT. This is needed to prevent  ILT range error.
10277  *  2.  Any PF driver load flow:
10278  *      a.  ILT update with the physical addresses of the allocated
10279  *          logical pages.
10280  *      b.  Wait 20msec. - note that this timeout is needed to make
10281  *          sure there are no requests in one of the PXP internal
10282  *          queues with "old" ILT addresses.
10283  *      c.  PF enable in the PGLC.
10284  *      d.  Clear the was_error of the PF in the PGLC. (could have
10285  *          occurred while driver was down)
10286  *      e.  PF enable in the CFC (WEAK + STRONG)
10287  *      f.  Timers scan enable
10288  *  3.  PF driver unload flow:
10289  *      a.  Clear the Timers scan_en.
10290  *      b.  Polling for scan_on=0 for that PF.
10291  *      c.  Clear the PF enable bit in the PXP.
10292  *      d.  Clear the PF enable in the CFC (WEAK + STRONG)
10293  *      e.  Write zero+valid to all ILT entries (The valid bit must
10294  *          stay set)
10295  *      f.  If this is VNIC 3 of a port then also init
10296  *          first_timers_ilt_entry to zero and last_timers_ilt_entry
10297  *          to the last enrty in the ILT.
10298  *
10299  *      Notes:
10300  *      Currently the PF error in the PGLC is non recoverable.
10301  *      In the future the there will be a recovery routine for this error.
10302  *      Currently attention is masked.
10303  *      Having an MCP lock on the load/unload process does not guarantee that
10304  *      there is no Timer disable during Func6/7 enable. This is because the
10305  *      Timers scan is currently being cleared by the MCP on FLR.
10306  *      Step 2.d can be done only for PF6/7 and the driver can also check if
10307  *      there is error before clearing it. But the flow above is simpler and
10308  *      more general.
10309  *      All ILT entries are written by zero+valid and not just PF6/7
10310  *      ILT entries since in the future the ILT entries allocation for
10311  *      PF-s might be dynamic.
10312  */
10313                 struct ilt_client_info ilt_cli;
10314                 struct ecore_ilt ilt;
10315
10316                 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
10317                 memset(&ilt, 0, sizeof(struct ecore_ilt));
10318
10319 /* initialize dummy TM client */
10320                 ilt_cli.start = 0;
10321                 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
10322                 ilt_cli.client_num = ILT_CLIENT_TM;
10323
10324 /*
10325  * Step 1: set zeroes to all ilt page entries with valid bit on
10326  * Step 2: set the timers first/last ilt entry to point
10327  * to the entire range to prevent ILT range error for 3rd/4th
10328  * vnic (this code assumes existence of the vnic)
10329  *
10330  * both steps performed by call to ecore_ilt_client_init_op()
10331  * with dummy TM client
10332  *
10333  * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT
10334  * and his brother are split registers
10335  */
10336
10337                 bnx2x_pretend_func(sc, (SC_PATH(sc) + 6));
10338                 ecore_ilt_client_init_op_ilt(sc, &ilt, &ilt_cli, INITOP_CLEAR);
10339                 bnx2x_pretend_func(sc, SC_ABS_FUNC(sc));
10340
10341                 REG_WR(sc, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN);
10342                 REG_WR(sc, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN);
10343                 REG_WR(sc, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1);
10344         }
10345
10346         REG_WR(sc, PXP2_REG_RQ_DISABLE_INPUTS, 0);
10347         REG_WR(sc, PXP2_REG_RD_DISABLE_INPUTS, 0);
10348
10349         if (!CHIP_IS_E1x(sc)) {
10350                 int factor = 0;
10351
10352                 ecore_init_block(sc, BLOCK_PGLUE_B, PHASE_COMMON);
10353                 ecore_init_block(sc, BLOCK_ATC, PHASE_COMMON);
10354
10355 /* let the HW do it's magic... */
10356                 do {
10357                         DELAY(200000);
10358                         val = REG_RD(sc, ATC_REG_ATC_INIT_DONE);
10359                 } while (factor-- && (val != 1));
10360
10361                 if (val != 1) {
10362                         PMD_DRV_LOG(NOTICE, sc, "ATC_INIT failed");
10363                         return -1;
10364                 }
10365         }
10366
10367         ecore_init_block(sc, BLOCK_DMAE, PHASE_COMMON);
10368
10369         /* clean the DMAE memory */
10370         sc->dmae_ready = 1;
10371         ecore_init_fill(sc, TSEM_REG_PRAM, 0, 8);
10372
10373         ecore_init_block(sc, BLOCK_TCM, PHASE_COMMON);
10374
10375         ecore_init_block(sc, BLOCK_UCM, PHASE_COMMON);
10376
10377         ecore_init_block(sc, BLOCK_CCM, PHASE_COMMON);
10378
10379         ecore_init_block(sc, BLOCK_XCM, PHASE_COMMON);
10380
10381         bnx2x_read_dmae(sc, XSEM_REG_PASSIVE_BUFFER, 3);
10382         bnx2x_read_dmae(sc, CSEM_REG_PASSIVE_BUFFER, 3);
10383         bnx2x_read_dmae(sc, TSEM_REG_PASSIVE_BUFFER, 3);
10384         bnx2x_read_dmae(sc, USEM_REG_PASSIVE_BUFFER, 3);
10385
10386         ecore_init_block(sc, BLOCK_QM, PHASE_COMMON);
10387
10388         /* QM queues pointers table */
10389         ecore_qm_init_ptr_table(sc, sc->qm_cid_count, INITOP_SET);
10390
10391         /* soft reset pulse */
10392         REG_WR(sc, QM_REG_SOFT_RESET, 1);
10393         REG_WR(sc, QM_REG_SOFT_RESET, 0);
10394
10395         if (CNIC_SUPPORT(sc))
10396                 ecore_init_block(sc, BLOCK_TM, PHASE_COMMON);
10397
10398         ecore_init_block(sc, BLOCK_DORQ, PHASE_COMMON);
10399
10400         if (!CHIP_REV_IS_SLOW(sc)) {
10401 /* enable hw interrupt from doorbell Q */
10402                 REG_WR(sc, DORQ_REG_DORQ_INT_MASK, 0);
10403         }
10404
10405         ecore_init_block(sc, BLOCK_BRB1, PHASE_COMMON);
10406
10407         ecore_init_block(sc, BLOCK_PRS, PHASE_COMMON);
10408         REG_WR(sc, PRS_REG_A_PRSU_20, 0xf);
10409         REG_WR(sc, PRS_REG_E1HOV_MODE, sc->devinfo.mf_info.path_has_ovlan);
10410
10411         if (!CHIP_IS_E1x(sc) && !CHIP_IS_E3B0(sc)) {
10412                 if (IS_MF_AFEX(sc)) {
10413                         /*
10414                          * configure that AFEX and VLAN headers must be
10415                          * received in AFEX mode
10416                          */
10417                         REG_WR(sc, PRS_REG_HDRS_AFTER_BASIC, 0xE);
10418                         REG_WR(sc, PRS_REG_MUST_HAVE_HDRS, 0xA);
10419                         REG_WR(sc, PRS_REG_HDRS_AFTER_TAG_0, 0x6);
10420                         REG_WR(sc, PRS_REG_TAG_ETHERTYPE_0, 0x8926);
10421                         REG_WR(sc, PRS_REG_TAG_LEN_0, 0x4);
10422                 } else {
10423                         /*
10424                          * Bit-map indicating which L2 hdrs may appear
10425                          * after the basic Ethernet header
10426                          */
10427                         REG_WR(sc, PRS_REG_HDRS_AFTER_BASIC,
10428                                sc->devinfo.mf_info.path_has_ovlan ? 7 : 6);
10429                 }
10430         }
10431
10432         ecore_init_block(sc, BLOCK_TSDM, PHASE_COMMON);
10433         ecore_init_block(sc, BLOCK_CSDM, PHASE_COMMON);
10434         ecore_init_block(sc, BLOCK_USDM, PHASE_COMMON);
10435         ecore_init_block(sc, BLOCK_XSDM, PHASE_COMMON);
10436
10437         if (!CHIP_IS_E1x(sc)) {
10438 /* reset VFC memories */
10439                 REG_WR(sc, TSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
10440                        VFC_MEMORIES_RST_REG_CAM_RST |
10441                        VFC_MEMORIES_RST_REG_RAM_RST);
10442                 REG_WR(sc, XSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
10443                        VFC_MEMORIES_RST_REG_CAM_RST |
10444                        VFC_MEMORIES_RST_REG_RAM_RST);
10445
10446                 DELAY(20000);
10447         }
10448
10449         ecore_init_block(sc, BLOCK_TSEM, PHASE_COMMON);
10450         ecore_init_block(sc, BLOCK_USEM, PHASE_COMMON);
10451         ecore_init_block(sc, BLOCK_CSEM, PHASE_COMMON);
10452         ecore_init_block(sc, BLOCK_XSEM, PHASE_COMMON);
10453
10454         /* sync semi rtc */
10455         REG_WR(sc, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x80000000);
10456         REG_WR(sc, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x80000000);
10457
10458         ecore_init_block(sc, BLOCK_UPB, PHASE_COMMON);
10459         ecore_init_block(sc, BLOCK_XPB, PHASE_COMMON);
10460         ecore_init_block(sc, BLOCK_PBF, PHASE_COMMON);
10461
10462         if (!CHIP_IS_E1x(sc)) {
10463                 if (IS_MF_AFEX(sc)) {
10464                         /*
10465                          * configure that AFEX and VLAN headers must be
10466                          * sent in AFEX mode
10467                          */
10468                         REG_WR(sc, PBF_REG_HDRS_AFTER_BASIC, 0xE);
10469                         REG_WR(sc, PBF_REG_MUST_HAVE_HDRS, 0xA);
10470                         REG_WR(sc, PBF_REG_HDRS_AFTER_TAG_0, 0x6);
10471                         REG_WR(sc, PBF_REG_TAG_ETHERTYPE_0, 0x8926);
10472                         REG_WR(sc, PBF_REG_TAG_LEN_0, 0x4);
10473                 } else {
10474                         REG_WR(sc, PBF_REG_HDRS_AFTER_BASIC,
10475                                sc->devinfo.mf_info.path_has_ovlan ? 7 : 6);
10476                 }
10477         }
10478
10479         REG_WR(sc, SRC_REG_SOFT_RST, 1);
10480
10481         ecore_init_block(sc, BLOCK_SRC, PHASE_COMMON);
10482
10483         if (CNIC_SUPPORT(sc)) {
10484                 REG_WR(sc, SRC_REG_KEYSEARCH_0, 0x63285672);
10485                 REG_WR(sc, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
10486                 REG_WR(sc, SRC_REG_KEYSEARCH_2, 0x223aef9b);
10487                 REG_WR(sc, SRC_REG_KEYSEARCH_3, 0x26001e3a);
10488                 REG_WR(sc, SRC_REG_KEYSEARCH_4, 0x7ae91116);
10489                 REG_WR(sc, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
10490                 REG_WR(sc, SRC_REG_KEYSEARCH_6, 0x298d8adf);
10491                 REG_WR(sc, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
10492                 REG_WR(sc, SRC_REG_KEYSEARCH_8, 0x1830f82f);
10493                 REG_WR(sc, SRC_REG_KEYSEARCH_9, 0x01e46be7);
10494         }
10495         REG_WR(sc, SRC_REG_SOFT_RST, 0);
10496
10497         if (sizeof(union cdu_context) != 1024) {
10498 /* we currently assume that a context is 1024 bytes */
10499                 PMD_DRV_LOG(NOTICE, sc,
10500                             "please adjust the size of cdu_context(%ld)",
10501                             (long)sizeof(union cdu_context));
10502         }
10503
10504         ecore_init_block(sc, BLOCK_CDU, PHASE_COMMON);
10505         val = (4 << 24) + (0 << 12) + 1024;
10506         REG_WR(sc, CDU_REG_CDU_GLOBAL_PARAMS, val);
10507
10508         ecore_init_block(sc, BLOCK_CFC, PHASE_COMMON);
10509
10510         REG_WR(sc, CFC_REG_INIT_REG, 0x7FF);
10511         /* enable context validation interrupt from CFC */
10512         REG_WR(sc, CFC_REG_CFC_INT_MASK, 0);
10513
10514         /* set the thresholds to prevent CFC/CDU race */
10515         REG_WR(sc, CFC_REG_DEBUG0, 0x20020000);
10516         ecore_init_block(sc, BLOCK_HC, PHASE_COMMON);
10517
10518         if (!CHIP_IS_E1x(sc) && BNX2X_NOMCP(sc)) {
10519                 REG_WR(sc, IGU_REG_RESET_MEMORIES, 0x36);
10520         }
10521
10522         ecore_init_block(sc, BLOCK_IGU, PHASE_COMMON);
10523         ecore_init_block(sc, BLOCK_MISC_AEU, PHASE_COMMON);
10524
10525         /* Reset PCIE errors for debug */
10526         REG_WR(sc, 0x2814, 0xffffffff);
10527         REG_WR(sc, 0x3820, 0xffffffff);
10528
10529         if (!CHIP_IS_E1x(sc)) {
10530                 REG_WR(sc, PCICFG_OFFSET + PXPCS_TL_CONTROL_5,
10531                        (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 |
10532                         PXPCS_TL_CONTROL_5_ERR_UNSPPORT));
10533                 REG_WR(sc, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT,
10534                        (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 |
10535                         PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 |
10536                         PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2));
10537                 REG_WR(sc, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT,
10538                        (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 |
10539                         PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 |
10540                         PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5));
10541         }
10542
10543         ecore_init_block(sc, BLOCK_NIG, PHASE_COMMON);
10544
10545         /* in E3 this done in per-port section */
10546         if (!CHIP_IS_E3(sc))
10547                 REG_WR(sc, NIG_REG_LLH_MF_MODE, IS_MF(sc));
10548
10549         if (CHIP_IS_E1H(sc)) {
10550 /* not applicable for E2 (and above ...) */
10551                 REG_WR(sc, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(sc));
10552         }
10553
10554         if (CHIP_REV_IS_SLOW(sc)) {
10555                 DELAY(200000);
10556         }
10557
10558         /* finish CFC init */
10559         val = reg_poll(sc, CFC_REG_LL_INIT_DONE, 1, 100, 10);
10560         if (val != 1) {
10561                 PMD_DRV_LOG(NOTICE, sc, "CFC LL_INIT failed");
10562                 return -1;
10563         }
10564         val = reg_poll(sc, CFC_REG_AC_INIT_DONE, 1, 100, 10);
10565         if (val != 1) {
10566                 PMD_DRV_LOG(NOTICE, sc, "CFC AC_INIT failed");
10567                 return -1;
10568         }
10569         val = reg_poll(sc, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
10570         if (val != 1) {
10571                 PMD_DRV_LOG(NOTICE, sc, "CFC CAM_INIT failed");
10572                 return -1;
10573         }
10574         REG_WR(sc, CFC_REG_DEBUG0, 0);
10575
10576         bnx2x_setup_fan_failure_detection(sc);
10577
10578         /* clear PXP2 attentions */
10579         REG_RD(sc, PXP2_REG_PXP2_INT_STS_CLR_0);
10580
10581         bnx2x_enable_blocks_attention(sc);
10582
10583         if (!CHIP_REV_IS_SLOW(sc)) {
10584                 ecore_enable_blocks_parity(sc);
10585         }
10586
10587         if (!BNX2X_NOMCP(sc)) {
10588                 if (CHIP_IS_E1x(sc)) {
10589                         bnx2x_common_init_phy(sc);
10590                 }
10591         }
10592
10593         return 0;
10594 }
10595
10596 /**
10597  * bnx2x_init_hw_common_chip - init HW at the COMMON_CHIP phase.
10598  *
10599  * @sc:     driver handle
10600  */
10601 static int bnx2x_init_hw_common_chip(struct bnx2x_softc *sc)
10602 {
10603         int rc = bnx2x_init_hw_common(sc);
10604
10605         if (rc) {
10606                 return rc;
10607         }
10608
10609         /* In E2 2-PORT mode, same ext phy is used for the two paths */
10610         if (!BNX2X_NOMCP(sc)) {
10611                 bnx2x_common_init_phy(sc);
10612         }
10613
10614         return 0;
10615 }
10616
10617 static int bnx2x_init_hw_port(struct bnx2x_softc *sc)
10618 {
10619         int port = SC_PORT(sc);
10620         int init_phase = port ? PHASE_PORT1 : PHASE_PORT0;
10621         uint32_t low, high;
10622         uint32_t val;
10623
10624         PMD_DRV_LOG(DEBUG, sc, "starting port init for port %d", port);
10625
10626         REG_WR(sc, NIG_REG_MASK_INTERRUPT_PORT0 + port * 4, 0);
10627
10628         ecore_init_block(sc, BLOCK_MISC, init_phase);
10629         ecore_init_block(sc, BLOCK_PXP, init_phase);
10630         ecore_init_block(sc, BLOCK_PXP2, init_phase);
10631
10632         /*
10633          * Timers bug workaround: disables the pf_master bit in pglue at
10634          * common phase, we need to enable it here before any dmae access are
10635          * attempted. Therefore we manually added the enable-master to the
10636          * port phase (it also happens in the function phase)
10637          */
10638         if (!CHIP_IS_E1x(sc)) {
10639                 REG_WR(sc, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
10640         }
10641
10642         ecore_init_block(sc, BLOCK_ATC, init_phase);
10643         ecore_init_block(sc, BLOCK_DMAE, init_phase);
10644         ecore_init_block(sc, BLOCK_PGLUE_B, init_phase);
10645         ecore_init_block(sc, BLOCK_QM, init_phase);
10646
10647         ecore_init_block(sc, BLOCK_TCM, init_phase);
10648         ecore_init_block(sc, BLOCK_UCM, init_phase);
10649         ecore_init_block(sc, BLOCK_CCM, init_phase);
10650         ecore_init_block(sc, BLOCK_XCM, init_phase);
10651
10652         /* QM cid (connection) count */
10653         ecore_qm_init_cid_count(sc, sc->qm_cid_count, INITOP_SET);
10654
10655         if (CNIC_SUPPORT(sc)) {
10656                 ecore_init_block(sc, BLOCK_TM, init_phase);
10657                 REG_WR(sc, TM_REG_LIN0_SCAN_TIME + port * 4, 20);
10658                 REG_WR(sc, TM_REG_LIN0_MAX_ACTIVE_CID + port * 4, 31);
10659         }
10660
10661         ecore_init_block(sc, BLOCK_DORQ, init_phase);
10662
10663         ecore_init_block(sc, BLOCK_BRB1, init_phase);
10664
10665         if (CHIP_IS_E1H(sc)) {
10666                 if (IS_MF(sc)) {
10667                         low = (BNX2X_ONE_PORT(sc) ? 160 : 246);
10668                 } else if (sc->mtu > 4096) {
10669                         if (BNX2X_ONE_PORT(sc)) {
10670                                 low = 160;
10671                         } else {
10672                                 val = sc->mtu;
10673                                 /* (24*1024 + val*4)/256 */
10674                                 low = (96 + (val / 64) + ((val % 64) ? 1 : 0));
10675                         }
10676                 } else {
10677                         low = (BNX2X_ONE_PORT(sc) ? 80 : 160);
10678                 }
10679                 high = (low + 56);      /* 14*1024/256 */
10680                 REG_WR(sc, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port * 4, low);
10681                 REG_WR(sc, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port * 4, high);
10682         }
10683
10684         if (CHIP_IS_MODE_4_PORT(sc)) {
10685                 REG_WR(sc, SC_PORT(sc) ?
10686                        BRB1_REG_MAC_GUARANTIED_1 :
10687                        BRB1_REG_MAC_GUARANTIED_0, 40);
10688         }
10689
10690         ecore_init_block(sc, BLOCK_PRS, init_phase);
10691         if (CHIP_IS_E3B0(sc)) {
10692                 if (IS_MF_AFEX(sc)) {
10693                         /* configure headers for AFEX mode */
10694                         if (SC_PORT(sc)) {
10695                                 REG_WR(sc, PRS_REG_HDRS_AFTER_BASIC_PORT_1,
10696                                        0xE);
10697                                 REG_WR(sc, PRS_REG_HDRS_AFTER_TAG_0_PORT_1,
10698                                        0x6);
10699                                 REG_WR(sc, PRS_REG_MUST_HAVE_HDRS_PORT_1, 0xA);
10700                         } else {
10701                                 REG_WR(sc, PRS_REG_HDRS_AFTER_BASIC_PORT_0,
10702                                        0xE);
10703                                 REG_WR(sc, PRS_REG_HDRS_AFTER_TAG_0_PORT_0,
10704                                        0x6);
10705                                 REG_WR(sc, PRS_REG_MUST_HAVE_HDRS_PORT_0, 0xA);
10706                         }
10707                 } else {
10708                         /* Ovlan exists only if we are in multi-function +
10709                          * switch-dependent mode, in switch-independent there
10710                          * is no ovlan headers
10711                          */
10712                         REG_WR(sc, SC_PORT(sc) ?
10713                                PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
10714                                PRS_REG_HDRS_AFTER_BASIC_PORT_0,
10715                                (sc->devinfo.mf_info.path_has_ovlan ? 7 : 6));
10716                 }
10717         }
10718
10719         ecore_init_block(sc, BLOCK_TSDM, init_phase);
10720         ecore_init_block(sc, BLOCK_CSDM, init_phase);
10721         ecore_init_block(sc, BLOCK_USDM, init_phase);
10722         ecore_init_block(sc, BLOCK_XSDM, init_phase);
10723
10724         ecore_init_block(sc, BLOCK_TSEM, init_phase);
10725         ecore_init_block(sc, BLOCK_USEM, init_phase);
10726         ecore_init_block(sc, BLOCK_CSEM, init_phase);
10727         ecore_init_block(sc, BLOCK_XSEM, init_phase);
10728
10729         ecore_init_block(sc, BLOCK_UPB, init_phase);
10730         ecore_init_block(sc, BLOCK_XPB, init_phase);
10731
10732         ecore_init_block(sc, BLOCK_PBF, init_phase);
10733
10734         if (CHIP_IS_E1x(sc)) {
10735 /* configure PBF to work without PAUSE mtu 9000 */
10736                 REG_WR(sc, PBF_REG_P0_PAUSE_ENABLE + port * 4, 0);
10737
10738 /* update threshold */
10739                 REG_WR(sc, PBF_REG_P0_ARB_THRSH + port * 4, (9040 / 16));
10740 /* update init credit */
10741                 REG_WR(sc, PBF_REG_P0_INIT_CRD + port * 4,
10742                        (9040 / 16) + 553 - 22);
10743
10744 /* probe changes */
10745                 REG_WR(sc, PBF_REG_INIT_P0 + port * 4, 1);
10746                 DELAY(50);
10747                 REG_WR(sc, PBF_REG_INIT_P0 + port * 4, 0);
10748         }
10749
10750         if (CNIC_SUPPORT(sc)) {
10751                 ecore_init_block(sc, BLOCK_SRC, init_phase);
10752         }
10753
10754         ecore_init_block(sc, BLOCK_CDU, init_phase);
10755         ecore_init_block(sc, BLOCK_CFC, init_phase);
10756         ecore_init_block(sc, BLOCK_HC, init_phase);
10757         ecore_init_block(sc, BLOCK_IGU, init_phase);
10758         ecore_init_block(sc, BLOCK_MISC_AEU, init_phase);
10759         /* init aeu_mask_attn_func_0/1:
10760          *  - SF mode: bits 3-7 are masked. only bits 0-2 are in use
10761          *  - MF mode: bit 3 is masked. bits 0-2 are in use as in SF
10762          *             bits 4-7 are used for "per vn group attention" */
10763         val = IS_MF(sc) ? 0xF7 : 0x7;
10764         val |= 0x10;
10765         REG_WR(sc, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port * 4, val);
10766
10767         ecore_init_block(sc, BLOCK_NIG, init_phase);
10768
10769         if (!CHIP_IS_E1x(sc)) {
10770 /* Bit-map indicating which L2 hdrs may appear after the
10771  * basic Ethernet header
10772  */
10773                 if (IS_MF_AFEX(sc)) {
10774                         REG_WR(sc, SC_PORT(sc) ?
10775                                NIG_REG_P1_HDRS_AFTER_BASIC :
10776                                NIG_REG_P0_HDRS_AFTER_BASIC, 0xE);
10777                 } else {
10778                         REG_WR(sc, SC_PORT(sc) ?
10779                                NIG_REG_P1_HDRS_AFTER_BASIC :
10780                                NIG_REG_P0_HDRS_AFTER_BASIC,
10781                                IS_MF_SD(sc) ? 7 : 6);
10782                 }
10783
10784                 if (CHIP_IS_E3(sc)) {
10785                         REG_WR(sc, SC_PORT(sc) ?
10786                                NIG_REG_LLH1_MF_MODE :
10787                                NIG_REG_LLH_MF_MODE, IS_MF(sc));
10788                 }
10789         }
10790         if (!CHIP_IS_E3(sc)) {
10791                 REG_WR(sc, NIG_REG_XGXS_SERDES0_MODE_SEL + port * 4, 1);
10792         }
10793
10794         /* 0x2 disable mf_ov, 0x1 enable */
10795         REG_WR(sc, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port * 4,
10796                (IS_MF_SD(sc) ? 0x1 : 0x2));
10797
10798         if (!CHIP_IS_E1x(sc)) {
10799                 val = 0;
10800                 switch (sc->devinfo.mf_info.mf_mode) {
10801                 case MULTI_FUNCTION_SD:
10802                         val = 1;
10803                         break;
10804                 case MULTI_FUNCTION_SI:
10805                 case MULTI_FUNCTION_AFEX:
10806                         val = 2;
10807                         break;
10808                 }
10809
10810                 REG_WR(sc, (SC_PORT(sc) ? NIG_REG_LLH1_CLS_TYPE :
10811                             NIG_REG_LLH0_CLS_TYPE), val);
10812         }
10813         REG_WR(sc, NIG_REG_LLFC_ENABLE_0 + port * 4, 0);
10814         REG_WR(sc, NIG_REG_LLFC_OUT_EN_0 + port * 4, 0);
10815         REG_WR(sc, NIG_REG_PAUSE_ENABLE_0 + port * 4, 1);
10816
10817         /* If SPIO5 is set to generate interrupts, enable it for this port */
10818         val = REG_RD(sc, MISC_REG_SPIO_EVENT_EN);
10819         if (val & MISC_SPIO_SPIO5) {
10820                 uint32_t reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
10821                                      MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
10822                 val = REG_RD(sc, reg_addr);
10823                 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
10824                 REG_WR(sc, reg_addr, val);
10825         }
10826
10827         return 0;
10828 }
10829
10830 static uint32_t
10831 bnx2x_flr_clnup_reg_poll(struct bnx2x_softc *sc, uint32_t reg,
10832                        uint32_t expected, uint32_t poll_count)
10833 {
10834         uint32_t cur_cnt = poll_count;
10835         uint32_t val;
10836
10837         while ((val = REG_RD(sc, reg)) != expected && cur_cnt--) {
10838                 DELAY(FLR_WAIT_INTERVAL);
10839         }
10840
10841         return val;
10842 }
10843
10844 static int
10845 bnx2x_flr_clnup_poll_hw_counter(struct bnx2x_softc *sc, uint32_t reg,
10846                               __rte_unused const char *msg, uint32_t poll_cnt)
10847 {
10848         uint32_t val = bnx2x_flr_clnup_reg_poll(sc, reg, 0, poll_cnt);
10849
10850         if (val != 0) {
10851                 PMD_DRV_LOG(NOTICE, sc, "%s usage count=%d", msg, val);
10852                 return -1;
10853         }
10854
10855         return 0;
10856 }
10857
10858 /* Common routines with VF FLR cleanup */
10859 static uint32_t bnx2x_flr_clnup_poll_count(struct bnx2x_softc *sc)
10860 {
10861         /* adjust polling timeout */
10862         if (CHIP_REV_IS_EMUL(sc)) {
10863                 return FLR_POLL_CNT * 2000;
10864         }
10865
10866         if (CHIP_REV_IS_FPGA(sc)) {
10867                 return FLR_POLL_CNT * 120;
10868         }
10869
10870         return FLR_POLL_CNT;
10871 }
10872
10873 static int bnx2x_poll_hw_usage_counters(struct bnx2x_softc *sc, uint32_t poll_cnt)
10874 {
10875         /* wait for CFC PF usage-counter to zero (includes all the VFs) */
10876         if (bnx2x_flr_clnup_poll_hw_counter(sc,
10877                                           CFC_REG_NUM_LCIDS_INSIDE_PF,
10878                                           "CFC PF usage counter timed out",
10879                                           poll_cnt)) {
10880                 return -1;
10881         }
10882
10883         /* Wait for DQ PF usage-counter to zero (until DQ cleanup) */
10884         if (bnx2x_flr_clnup_poll_hw_counter(sc,
10885                                           DORQ_REG_PF_USAGE_CNT,
10886                                           "DQ PF usage counter timed out",
10887                                           poll_cnt)) {
10888                 return -1;
10889         }
10890
10891         /* Wait for QM PF usage-counter to zero (until DQ cleanup) */
10892         if (bnx2x_flr_clnup_poll_hw_counter(sc,
10893                                           QM_REG_PF_USG_CNT_0 + 4 * SC_FUNC(sc),
10894                                           "QM PF usage counter timed out",
10895                                           poll_cnt)) {
10896                 return -1;
10897         }
10898
10899         /* Wait for Timer PF usage-counters to zero (until DQ cleanup) */
10900         if (bnx2x_flr_clnup_poll_hw_counter(sc,
10901                                           TM_REG_LIN0_VNIC_UC + 4 * SC_PORT(sc),
10902                                           "Timers VNIC usage counter timed out",
10903                                           poll_cnt)) {
10904                 return -1;
10905         }
10906
10907         if (bnx2x_flr_clnup_poll_hw_counter(sc,
10908                                           TM_REG_LIN0_NUM_SCANS +
10909                                           4 * SC_PORT(sc),
10910                                           "Timers NUM_SCANS usage counter timed out",
10911                                           poll_cnt)) {
10912                 return -1;
10913         }
10914
10915         /* Wait DMAE PF usage counter to zero */
10916         if (bnx2x_flr_clnup_poll_hw_counter(sc,
10917                                           dmae_reg_go_c[INIT_DMAE_C(sc)],
10918                                           "DMAE dommand register timed out",
10919                                           poll_cnt)) {
10920                 return -1;
10921         }
10922
10923         return 0;
10924 }
10925
10926 #define OP_GEN_PARAM(param)                                            \
10927         (((param) << SDM_OP_GEN_COMP_PARAM_SHIFT) & SDM_OP_GEN_COMP_PARAM)
10928 #define OP_GEN_TYPE(type)                                           \
10929         (((type) << SDM_OP_GEN_COMP_TYPE_SHIFT) & SDM_OP_GEN_COMP_TYPE)
10930 #define OP_GEN_AGG_VECT(index)                                             \
10931         (((index) << SDM_OP_GEN_AGG_VECT_IDX_SHIFT) & SDM_OP_GEN_AGG_VECT_IDX)
10932
10933 static int
10934 bnx2x_send_final_clnup(struct bnx2x_softc *sc, uint8_t clnup_func,
10935                      uint32_t poll_cnt)
10936 {
10937         uint32_t op_gen_command = 0;
10938         uint32_t comp_addr = (BAR_CSTRORM_INTMEM +
10939                               CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(clnup_func));
10940         int ret = 0;
10941
10942         if (REG_RD(sc, comp_addr)) {
10943                 PMD_DRV_LOG(NOTICE, sc,
10944                             "Cleanup complete was not 0 before sending");
10945                 return -1;
10946         }
10947
10948         op_gen_command |= OP_GEN_PARAM(XSTORM_AGG_INT_FINAL_CLEANUP_INDEX);
10949         op_gen_command |= OP_GEN_TYPE(XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE);
10950         op_gen_command |= OP_GEN_AGG_VECT(clnup_func);
10951         op_gen_command |= 1 << SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT;
10952
10953         REG_WR(sc, XSDM_REG_OPERATION_GEN, op_gen_command);
10954
10955         if (bnx2x_flr_clnup_reg_poll(sc, comp_addr, 1, poll_cnt) != 1) {
10956                 PMD_DRV_LOG(NOTICE, sc, "FW final cleanup did not succeed");
10957                 PMD_DRV_LOG(DEBUG, sc, "At timeout completion address contained %x",
10958                             (REG_RD(sc, comp_addr)));
10959                 rte_panic("FLR cleanup failed");
10960                 return -1;
10961         }
10962
10963         /* Zero completion for nxt FLR */
10964         REG_WR(sc, comp_addr, 0);
10965
10966         return ret;
10967 }
10968
10969 static void
10970 bnx2x_pbf_pN_buf_flushed(struct bnx2x_softc *sc, struct pbf_pN_buf_regs *regs,
10971                        uint32_t poll_count)
10972 {
10973         uint32_t init_crd, crd, crd_start, crd_freed, crd_freed_start;
10974         uint32_t cur_cnt = poll_count;
10975
10976         crd_freed = crd_freed_start = REG_RD(sc, regs->crd_freed);
10977         crd = crd_start = REG_RD(sc, regs->crd);
10978         init_crd = REG_RD(sc, regs->init_crd);
10979
10980         while ((crd != init_crd) &&
10981                ((uint32_t) ((int32_t) crd_freed - (int32_t) crd_freed_start) <
10982                 (init_crd - crd_start))) {
10983                 if (cur_cnt--) {
10984                         DELAY(FLR_WAIT_INTERVAL);
10985                         crd = REG_RD(sc, regs->crd);
10986                         crd_freed = REG_RD(sc, regs->crd_freed);
10987                 } else {
10988                         break;
10989                 }
10990         }
10991 }
10992
10993 static void
10994 bnx2x_pbf_pN_cmd_flushed(struct bnx2x_softc *sc, struct pbf_pN_cmd_regs *regs,
10995                        uint32_t poll_count)
10996 {
10997         uint32_t occup, to_free, freed, freed_start;
10998         uint32_t cur_cnt = poll_count;
10999
11000         occup = to_free = REG_RD(sc, regs->lines_occup);
11001         freed = freed_start = REG_RD(sc, regs->lines_freed);
11002
11003         while (occup &&
11004                ((uint32_t) ((int32_t) freed - (int32_t) freed_start) <
11005                 to_free)) {
11006                 if (cur_cnt--) {
11007                         DELAY(FLR_WAIT_INTERVAL);
11008                         occup = REG_RD(sc, regs->lines_occup);
11009                         freed = REG_RD(sc, regs->lines_freed);
11010                 } else {
11011                         break;
11012                 }
11013         }
11014 }
11015
11016 static void bnx2x_tx_hw_flushed(struct bnx2x_softc *sc, uint32_t poll_count)
11017 {
11018         struct pbf_pN_cmd_regs cmd_regs[] = {
11019                 {0, (CHIP_IS_E3B0(sc)) ?
11020                  PBF_REG_TQ_OCCUPANCY_Q0 : PBF_REG_P0_TQ_OCCUPANCY,
11021                  (CHIP_IS_E3B0(sc)) ?
11022                  PBF_REG_TQ_LINES_FREED_CNT_Q0 : PBF_REG_P0_TQ_LINES_FREED_CNT},
11023                 {1, (CHIP_IS_E3B0(sc)) ?
11024                  PBF_REG_TQ_OCCUPANCY_Q1 : PBF_REG_P1_TQ_OCCUPANCY,
11025                  (CHIP_IS_E3B0(sc)) ?
11026                  PBF_REG_TQ_LINES_FREED_CNT_Q1 : PBF_REG_P1_TQ_LINES_FREED_CNT},
11027                 {4, (CHIP_IS_E3B0(sc)) ?
11028                  PBF_REG_TQ_OCCUPANCY_LB_Q : PBF_REG_P4_TQ_OCCUPANCY,
11029                  (CHIP_IS_E3B0(sc)) ?
11030                  PBF_REG_TQ_LINES_FREED_CNT_LB_Q :
11031                  PBF_REG_P4_TQ_LINES_FREED_CNT}
11032         };
11033
11034         struct pbf_pN_buf_regs buf_regs[] = {
11035                 {0, (CHIP_IS_E3B0(sc)) ?
11036                  PBF_REG_INIT_CRD_Q0 : PBF_REG_P0_INIT_CRD,
11037                  (CHIP_IS_E3B0(sc)) ? PBF_REG_CREDIT_Q0 : PBF_REG_P0_CREDIT,
11038                  (CHIP_IS_E3B0(sc)) ?
11039                  PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 :
11040                  PBF_REG_P0_INTERNAL_CRD_FREED_CNT},
11041                 {1, (CHIP_IS_E3B0(sc)) ?
11042                  PBF_REG_INIT_CRD_Q1 : PBF_REG_P1_INIT_CRD,
11043                  (CHIP_IS_E3B0(sc)) ? PBF_REG_CREDIT_Q1 : PBF_REG_P1_CREDIT,
11044                  (CHIP_IS_E3B0(sc)) ?
11045                  PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 :
11046                  PBF_REG_P1_INTERNAL_CRD_FREED_CNT},
11047                 {4, (CHIP_IS_E3B0(sc)) ?
11048                  PBF_REG_INIT_CRD_LB_Q : PBF_REG_P4_INIT_CRD,
11049                  (CHIP_IS_E3B0(sc)) ? PBF_REG_CREDIT_LB_Q : PBF_REG_P4_CREDIT,
11050                  (CHIP_IS_E3B0(sc)) ?
11051                  PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q :
11052                  PBF_REG_P4_INTERNAL_CRD_FREED_CNT},
11053         };
11054
11055         uint32_t i;
11056
11057         /* Verify the command queues are flushed P0, P1, P4 */
11058         for (i = 0; i < ARRAY_SIZE(cmd_regs); i++) {
11059                 bnx2x_pbf_pN_cmd_flushed(sc, &cmd_regs[i], poll_count);
11060         }
11061
11062         /* Verify the transmission buffers are flushed P0, P1, P4 */
11063         for (i = 0; i < ARRAY_SIZE(buf_regs); i++) {
11064                 bnx2x_pbf_pN_buf_flushed(sc, &buf_regs[i], poll_count);
11065         }
11066 }
11067
11068 static void bnx2x_hw_enable_status(struct bnx2x_softc *sc)
11069 {
11070         __rte_unused uint32_t val;
11071
11072         val = REG_RD(sc, CFC_REG_WEAK_ENABLE_PF);
11073         PMD_DRV_LOG(DEBUG, sc, "CFC_REG_WEAK_ENABLE_PF is 0x%x", val);
11074
11075         val = REG_RD(sc, PBF_REG_DISABLE_PF);
11076         PMD_DRV_LOG(DEBUG, sc, "PBF_REG_DISABLE_PF is 0x%x", val);
11077
11078         val = REG_RD(sc, IGU_REG_PCI_PF_MSI_EN);
11079         PMD_DRV_LOG(DEBUG, sc, "IGU_REG_PCI_PF_MSI_EN is 0x%x", val);
11080
11081         val = REG_RD(sc, IGU_REG_PCI_PF_MSIX_EN);
11082         PMD_DRV_LOG(DEBUG, sc, "IGU_REG_PCI_PF_MSIX_EN is 0x%x", val);
11083
11084         val = REG_RD(sc, IGU_REG_PCI_PF_MSIX_FUNC_MASK);
11085         PMD_DRV_LOG(DEBUG, sc, "IGU_REG_PCI_PF_MSIX_FUNC_MASK is 0x%x", val);
11086
11087         val = REG_RD(sc, PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR);
11088         PMD_DRV_LOG(DEBUG, sc,
11089                     "PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR is 0x%x", val);
11090
11091         val = REG_RD(sc, PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR);
11092         PMD_DRV_LOG(DEBUG, sc,
11093                     "PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR is 0x%x", val);
11094
11095         val = REG_RD(sc, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
11096         PMD_DRV_LOG(DEBUG, sc, "PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER is 0x%x",
11097                     val);
11098 }
11099
11100 /**
11101  *      bnx2x_pf_flr_clnup
11102  *      a. re-enable target read on the PF
11103  *      b. poll cfc per function usgae counter
11104  *      c. poll the qm perfunction usage counter
11105  *      d. poll the tm per function usage counter
11106  *      e. poll the tm per function scan-done indication
11107  *      f. clear the dmae channel associated wit hthe PF
11108  *      g. zero the igu 'trailing edge' and 'leading edge' regs (attentions)
11109  *      h. call the common flr cleanup code with -1 (pf indication)
11110  */
11111 static int bnx2x_pf_flr_clnup(struct bnx2x_softc *sc)
11112 {
11113         uint32_t poll_cnt = bnx2x_flr_clnup_poll_count(sc);
11114
11115         /* Re-enable PF target read access */
11116         REG_WR(sc, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
11117
11118         /* Poll HW usage counters */
11119         if (bnx2x_poll_hw_usage_counters(sc, poll_cnt)) {
11120                 return -1;
11121         }
11122
11123         /* Zero the igu 'trailing edge' and 'leading edge' */
11124
11125         /* Send the FW cleanup command */
11126         if (bnx2x_send_final_clnup(sc, (uint8_t) SC_FUNC(sc), poll_cnt)) {
11127                 return -1;
11128         }
11129
11130         /* ATC cleanup */
11131
11132         /* Verify TX hw is flushed */
11133         bnx2x_tx_hw_flushed(sc, poll_cnt);
11134
11135         /* Wait 100ms (not adjusted according to platform) */
11136         DELAY(100000);
11137
11138         /* Verify no pending pci transactions */
11139         if (bnx2x_is_pcie_pending(sc)) {
11140                 PMD_DRV_LOG(NOTICE, sc, "PCIE Transactions still pending");
11141         }
11142
11143         /* Debug */
11144         bnx2x_hw_enable_status(sc);
11145
11146         /*
11147          * Master enable - Due to WB DMAE writes performed before this
11148          * register is re-initialized as part of the regular function init
11149          */
11150         REG_WR(sc, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
11151
11152         return 0;
11153 }
11154
11155 static int bnx2x_init_hw_func(struct bnx2x_softc *sc)
11156 {
11157         int port = SC_PORT(sc);
11158         int func = SC_FUNC(sc);
11159         int init_phase = PHASE_PF0 + func;
11160         struct ecore_ilt *ilt = sc->ilt;
11161         uint16_t cdu_ilt_start;
11162         uint32_t addr, val;
11163         uint32_t main_mem_base, main_mem_size, main_mem_prty_clr;
11164         int main_mem_width, rc;
11165         uint32_t i;
11166
11167         PMD_DRV_LOG(DEBUG, sc, "starting func init for func %d", func);
11168
11169         /* FLR cleanup */
11170         if (!CHIP_IS_E1x(sc)) {
11171                 rc = bnx2x_pf_flr_clnup(sc);
11172                 if (rc) {
11173                         PMD_DRV_LOG(NOTICE, sc, "FLR cleanup failed!");
11174                         return rc;
11175                 }
11176         }
11177
11178         /* set MSI reconfigure capability */
11179         if (sc->devinfo.int_block == INT_BLOCK_HC) {
11180                 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
11181                 val = REG_RD(sc, addr);
11182                 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
11183                 REG_WR(sc, addr, val);
11184         }
11185
11186         ecore_init_block(sc, BLOCK_PXP, init_phase);
11187         ecore_init_block(sc, BLOCK_PXP2, init_phase);
11188
11189         ilt = sc->ilt;
11190         cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
11191
11192         for (i = 0; i < L2_ILT_LINES(sc); i++) {
11193                 ilt->lines[cdu_ilt_start + i].page = sc->context[i].vcxt;
11194                 ilt->lines[cdu_ilt_start + i].page_mapping =
11195                     (rte_iova_t)sc->context[i].vcxt_dma.paddr;
11196                 ilt->lines[cdu_ilt_start + i].size = sc->context[i].size;
11197         }
11198         ecore_ilt_init_op(sc, INITOP_SET);
11199
11200         REG_WR(sc, PRS_REG_NIC_MODE, 1);
11201
11202         if (!CHIP_IS_E1x(sc)) {
11203                 uint32_t pf_conf = IGU_PF_CONF_FUNC_EN;
11204
11205 /* Turn on a single ISR mode in IGU if driver is going to use
11206  * INT#x or MSI
11207  */
11208                 if ((sc->interrupt_mode != INTR_MODE_MSIX)
11209                     || (sc->interrupt_mode != INTR_MODE_SINGLE_MSIX)) {
11210                         pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
11211                 }
11212
11213 /*
11214  * Timers workaround bug: function init part.
11215  * Need to wait 20msec after initializing ILT,
11216  * needed to make sure there are no requests in
11217  * one of the PXP internal queues with "old" ILT addresses
11218  */
11219                 DELAY(20000);
11220
11221 /*
11222  * Master enable - Due to WB DMAE writes performed before this
11223  * register is re-initialized as part of the regular function
11224  * init
11225  */
11226                 REG_WR(sc, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
11227 /* Enable the function in IGU */
11228                 REG_WR(sc, IGU_REG_PF_CONFIGURATION, pf_conf);
11229         }
11230
11231         sc->dmae_ready = 1;
11232
11233         ecore_init_block(sc, BLOCK_PGLUE_B, init_phase);
11234
11235         if (!CHIP_IS_E1x(sc))
11236                 REG_WR(sc, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR, func);
11237
11238         ecore_init_block(sc, BLOCK_ATC, init_phase);
11239         ecore_init_block(sc, BLOCK_DMAE, init_phase);
11240         ecore_init_block(sc, BLOCK_NIG, init_phase);
11241         ecore_init_block(sc, BLOCK_SRC, init_phase);
11242         ecore_init_block(sc, BLOCK_MISC, init_phase);
11243         ecore_init_block(sc, BLOCK_TCM, init_phase);
11244         ecore_init_block(sc, BLOCK_UCM, init_phase);
11245         ecore_init_block(sc, BLOCK_CCM, init_phase);
11246         ecore_init_block(sc, BLOCK_XCM, init_phase);
11247         ecore_init_block(sc, BLOCK_TSEM, init_phase);
11248         ecore_init_block(sc, BLOCK_USEM, init_phase);
11249         ecore_init_block(sc, BLOCK_CSEM, init_phase);
11250         ecore_init_block(sc, BLOCK_XSEM, init_phase);
11251
11252         if (!CHIP_IS_E1x(sc))
11253                 REG_WR(sc, QM_REG_PF_EN, 1);
11254
11255         if (!CHIP_IS_E1x(sc)) {
11256                 REG_WR(sc, TSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
11257                 REG_WR(sc, USEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
11258                 REG_WR(sc, CSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
11259                 REG_WR(sc, XSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
11260         }
11261         ecore_init_block(sc, BLOCK_QM, init_phase);
11262
11263         ecore_init_block(sc, BLOCK_TM, init_phase);
11264         ecore_init_block(sc, BLOCK_DORQ, init_phase);
11265
11266         ecore_init_block(sc, BLOCK_BRB1, init_phase);
11267         ecore_init_block(sc, BLOCK_PRS, init_phase);
11268         ecore_init_block(sc, BLOCK_TSDM, init_phase);
11269         ecore_init_block(sc, BLOCK_CSDM, init_phase);
11270         ecore_init_block(sc, BLOCK_USDM, init_phase);
11271         ecore_init_block(sc, BLOCK_XSDM, init_phase);
11272         ecore_init_block(sc, BLOCK_UPB, init_phase);
11273         ecore_init_block(sc, BLOCK_XPB, init_phase);
11274         ecore_init_block(sc, BLOCK_PBF, init_phase);
11275         if (!CHIP_IS_E1x(sc))
11276                 REG_WR(sc, PBF_REG_DISABLE_PF, 0);
11277
11278         ecore_init_block(sc, BLOCK_CDU, init_phase);
11279
11280         ecore_init_block(sc, BLOCK_CFC, init_phase);
11281
11282         if (!CHIP_IS_E1x(sc))
11283                 REG_WR(sc, CFC_REG_WEAK_ENABLE_PF, 1);
11284
11285         if (IS_MF(sc)) {
11286                 REG_WR(sc, NIG_REG_LLH0_FUNC_EN + port * 8, 1);
11287                 REG_WR(sc, NIG_REG_LLH0_FUNC_VLAN_ID + port * 8, OVLAN(sc));
11288         }
11289
11290         ecore_init_block(sc, BLOCK_MISC_AEU, init_phase);
11291
11292         /* HC init per function */
11293         if (sc->devinfo.int_block == INT_BLOCK_HC) {
11294                 if (CHIP_IS_E1H(sc)) {
11295                         REG_WR(sc, MISC_REG_AEU_GENERAL_ATTN_12 + func * 4, 0);
11296
11297                         REG_WR(sc, HC_REG_LEADING_EDGE_0 + port * 8, 0);
11298                         REG_WR(sc, HC_REG_TRAILING_EDGE_0 + port * 8, 0);
11299                 }
11300                 ecore_init_block(sc, BLOCK_HC, init_phase);
11301
11302         } else {
11303                 uint32_t num_segs, sb_idx, prod_offset;
11304
11305                 REG_WR(sc, MISC_REG_AEU_GENERAL_ATTN_12 + func * 4, 0);
11306
11307                 if (!CHIP_IS_E1x(sc)) {
11308                         REG_WR(sc, IGU_REG_LEADING_EDGE_LATCH, 0);
11309                         REG_WR(sc, IGU_REG_TRAILING_EDGE_LATCH, 0);
11310                 }
11311
11312                 ecore_init_block(sc, BLOCK_IGU, init_phase);
11313
11314                 if (!CHIP_IS_E1x(sc)) {
11315                         int dsb_idx = 0;
11316         /**
11317          * Producer memory:
11318          * E2 mode: address 0-135 match to the mapping memory;
11319          * 136 - PF0 default prod; 137 - PF1 default prod;
11320          * 138 - PF2 default prod; 139 - PF3 default prod;
11321          * 140 - PF0 attn prod;    141 - PF1 attn prod;
11322          * 142 - PF2 attn prod;    143 - PF3 attn prod;
11323          * 144-147 reserved.
11324          *
11325          * E1.5 mode - In backward compatible mode;
11326          * for non default SB; each even line in the memory
11327          * holds the U producer and each odd line hold
11328          * the C producer. The first 128 producers are for
11329          * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20
11330          * producers are for the DSB for each PF.
11331          * Each PF has five segments: (the order inside each
11332          * segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
11333          * 132-135 C prods; 136-139 X prods; 140-143 T prods;
11334          * 144-147 attn prods;
11335          */
11336                         /* non-default-status-blocks */
11337                         num_segs = CHIP_INT_MODE_IS_BC(sc) ?
11338                             IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS;
11339                         for (sb_idx = 0; sb_idx < sc->igu_sb_cnt; sb_idx++) {
11340                                 prod_offset = (sc->igu_base_sb + sb_idx) *
11341                                     num_segs;
11342
11343                                 for (i = 0; i < num_segs; i++) {
11344                                         addr = IGU_REG_PROD_CONS_MEMORY +
11345                                             (prod_offset + i) * 4;
11346                                         REG_WR(sc, addr, 0);
11347                                 }
11348                                 /* send consumer update with value 0 */
11349                                 bnx2x_ack_sb(sc, sc->igu_base_sb + sb_idx,
11350                                            USTORM_ID, 0, IGU_INT_NOP, 1);
11351                                 bnx2x_igu_clear_sb(sc, sc->igu_base_sb + sb_idx);
11352                         }
11353
11354                         /* default-status-blocks */
11355                         num_segs = CHIP_INT_MODE_IS_BC(sc) ?
11356                             IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS;
11357
11358                         if (CHIP_IS_MODE_4_PORT(sc))
11359                                 dsb_idx = SC_FUNC(sc);
11360                         else
11361                                 dsb_idx = SC_VN(sc);
11362
11363                         prod_offset = (CHIP_INT_MODE_IS_BC(sc) ?
11364                                        IGU_BC_BASE_DSB_PROD + dsb_idx :
11365                                        IGU_NORM_BASE_DSB_PROD + dsb_idx);
11366
11367                         /*
11368                          * igu prods come in chunks of E1HVN_MAX (4) -
11369                          * does not matters what is the current chip mode
11370                          */
11371                         for (i = 0; i < (num_segs * E1HVN_MAX); i += E1HVN_MAX) {
11372                                 addr = IGU_REG_PROD_CONS_MEMORY +
11373                                     (prod_offset + i) * 4;
11374                                 REG_WR(sc, addr, 0);
11375                         }
11376                         /* send consumer update with 0 */
11377                         if (CHIP_INT_MODE_IS_BC(sc)) {
11378                                 bnx2x_ack_sb(sc, sc->igu_dsb_id,
11379                                            USTORM_ID, 0, IGU_INT_NOP, 1);
11380                                 bnx2x_ack_sb(sc, sc->igu_dsb_id,
11381                                            CSTORM_ID, 0, IGU_INT_NOP, 1);
11382                                 bnx2x_ack_sb(sc, sc->igu_dsb_id,
11383                                            XSTORM_ID, 0, IGU_INT_NOP, 1);
11384                                 bnx2x_ack_sb(sc, sc->igu_dsb_id,
11385                                            TSTORM_ID, 0, IGU_INT_NOP, 1);
11386                                 bnx2x_ack_sb(sc, sc->igu_dsb_id,
11387                                            ATTENTION_ID, 0, IGU_INT_NOP, 1);
11388                         } else {
11389                                 bnx2x_ack_sb(sc, sc->igu_dsb_id,
11390                                            USTORM_ID, 0, IGU_INT_NOP, 1);
11391                                 bnx2x_ack_sb(sc, sc->igu_dsb_id,
11392                                            ATTENTION_ID, 0, IGU_INT_NOP, 1);
11393                         }
11394                         bnx2x_igu_clear_sb(sc, sc->igu_dsb_id);
11395
11396                         /* !!! these should become driver const once
11397                            rf-tool supports split-68 const */
11398                         REG_WR(sc, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0);
11399                         REG_WR(sc, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0);
11400                         REG_WR(sc, IGU_REG_SB_MASK_LSB, 0);
11401                         REG_WR(sc, IGU_REG_SB_MASK_MSB, 0);
11402                         REG_WR(sc, IGU_REG_PBA_STATUS_LSB, 0);
11403                         REG_WR(sc, IGU_REG_PBA_STATUS_MSB, 0);
11404                 }
11405         }
11406
11407         /* Reset PCIE errors for debug */
11408         REG_WR(sc, 0x2114, 0xffffffff);
11409         REG_WR(sc, 0x2120, 0xffffffff);
11410
11411         if (CHIP_IS_E1x(sc)) {
11412                 main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2;    /*dwords */
11413                 main_mem_base = HC_REG_MAIN_MEMORY +
11414                     SC_PORT(sc) * (main_mem_size * 4);
11415                 main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR;
11416                 main_mem_width = 8;
11417
11418                 val = REG_RD(sc, main_mem_prty_clr);
11419                 if (val) {
11420                         PMD_DRV_LOG(DEBUG, sc,
11421                                     "Parity errors in HC block during function init (0x%x)!",
11422                                     val);
11423                 }
11424
11425 /* Clear "false" parity errors in MSI-X table */
11426                 for (i = main_mem_base;
11427                      i < main_mem_base + main_mem_size * 4;
11428                      i += main_mem_width) {
11429                         bnx2x_read_dmae(sc, i, main_mem_width / 4);
11430                         bnx2x_write_dmae(sc, BNX2X_SP_MAPPING(sc, wb_data),
11431                                        i, main_mem_width / 4);
11432                 }
11433 /* Clear HC parity attention */
11434                 REG_RD(sc, main_mem_prty_clr);
11435         }
11436
11437         /* Enable STORMs SP logging */
11438         REG_WR8(sc, BAR_USTRORM_INTMEM +
11439                 USTORM_RECORD_SLOW_PATH_OFFSET(SC_FUNC(sc)), 1);
11440         REG_WR8(sc, BAR_TSTRORM_INTMEM +
11441                 TSTORM_RECORD_SLOW_PATH_OFFSET(SC_FUNC(sc)), 1);
11442         REG_WR8(sc, BAR_CSTRORM_INTMEM +
11443                 CSTORM_RECORD_SLOW_PATH_OFFSET(SC_FUNC(sc)), 1);
11444         REG_WR8(sc, BAR_XSTRORM_INTMEM +
11445                 XSTORM_RECORD_SLOW_PATH_OFFSET(SC_FUNC(sc)), 1);
11446
11447         elink_phy_probe(&sc->link_params);
11448
11449         return 0;
11450 }
11451
11452 static void bnx2x_link_reset(struct bnx2x_softc *sc)
11453 {
11454         if (!BNX2X_NOMCP(sc)) {
11455                 bnx2x_acquire_phy_lock(sc);
11456                 elink_lfa_reset(&sc->link_params, &sc->link_vars);
11457                 bnx2x_release_phy_lock(sc);
11458         } else {
11459                 if (!CHIP_REV_IS_SLOW(sc)) {
11460                         PMD_DRV_LOG(WARNING, sc,
11461                                     "Bootcode is missing - cannot reset link");
11462                 }
11463         }
11464 }
11465
11466 static void bnx2x_reset_port(struct bnx2x_softc *sc)
11467 {
11468         int port = SC_PORT(sc);
11469         uint32_t val;
11470
11471         /* reset physical Link */
11472         bnx2x_link_reset(sc);
11473
11474         REG_WR(sc, NIG_REG_MASK_INTERRUPT_PORT0 + port * 4, 0);
11475
11476         /* Do not rcv packets to BRB */
11477         REG_WR(sc, NIG_REG_LLH0_BRB1_DRV_MASK + port * 4, 0x0);
11478         /* Do not direct rcv packets that are not for MCP to the BRB */
11479         REG_WR(sc, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
11480                     NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
11481
11482         /* Configure AEU */
11483         REG_WR(sc, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port * 4, 0);
11484
11485         DELAY(100000);
11486
11487         /* Check for BRB port occupancy */
11488         val = REG_RD(sc, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port * 4);
11489         if (val) {
11490                 PMD_DRV_LOG(DEBUG, sc,
11491                             "BRB1 is not empty, %d blocks are occupied", val);
11492         }
11493 }
11494
11495 static void bnx2x_ilt_wr(struct bnx2x_softc *sc, uint32_t index, rte_iova_t addr)
11496 {
11497         int reg;
11498         uint32_t wb_write[2];
11499
11500         reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index * 8;
11501
11502         wb_write[0] = ONCHIP_ADDR1(addr);
11503         wb_write[1] = ONCHIP_ADDR2(addr);
11504         REG_WR_DMAE(sc, reg, wb_write, 2);
11505 }
11506
11507 static void bnx2x_clear_func_ilt(struct bnx2x_softc *sc, uint32_t func)
11508 {
11509         uint32_t i, base = FUNC_ILT_BASE(func);
11510         for (i = base; i < base + ILT_PER_FUNC; i++) {
11511                 bnx2x_ilt_wr(sc, i, 0);
11512         }
11513 }
11514
11515 static void bnx2x_reset_func(struct bnx2x_softc *sc)
11516 {
11517         struct bnx2x_fastpath *fp;
11518         int port = SC_PORT(sc);
11519         int func = SC_FUNC(sc);
11520         int i;
11521
11522         /* Disable the function in the FW */
11523         REG_WR8(sc, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0);
11524         REG_WR8(sc, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0);
11525         REG_WR8(sc, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0);
11526         REG_WR8(sc, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0);
11527
11528         /* FP SBs */
11529         FOR_EACH_ETH_QUEUE(sc, i) {
11530                 fp = &sc->fp[i];
11531                 REG_WR8(sc, BAR_CSTRORM_INTMEM +
11532                         CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(fp->fw_sb_id),
11533                         SB_DISABLED);
11534         }
11535
11536         /* SP SB */
11537         REG_WR8(sc, BAR_CSTRORM_INTMEM +
11538                 CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(func), SB_DISABLED);
11539
11540         for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++) {
11541                 REG_WR(sc, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func),
11542                        0);
11543         }
11544
11545         /* Configure IGU */
11546         if (sc->devinfo.int_block == INT_BLOCK_HC) {
11547                 REG_WR(sc, HC_REG_LEADING_EDGE_0 + port * 8, 0);
11548                 REG_WR(sc, HC_REG_TRAILING_EDGE_0 + port * 8, 0);
11549         } else {
11550                 REG_WR(sc, IGU_REG_LEADING_EDGE_LATCH, 0);
11551                 REG_WR(sc, IGU_REG_TRAILING_EDGE_LATCH, 0);
11552         }
11553
11554         if (CNIC_LOADED(sc)) {
11555 /* Disable Timer scan */
11556                 REG_WR(sc, TM_REG_EN_LINEAR0_TIMER + port * 4, 0);
11557 /*
11558  * Wait for at least 10ms and up to 2 second for the timers
11559  * scan to complete
11560  */
11561                 for (i = 0; i < 200; i++) {
11562                         DELAY(10000);
11563                         if (!REG_RD(sc, TM_REG_LIN0_SCAN_ON + port * 4))
11564                                 break;
11565                 }
11566         }
11567
11568         /* Clear ILT */
11569         bnx2x_clear_func_ilt(sc, func);
11570
11571         /*
11572          * Timers workaround bug for E2: if this is vnic-3,
11573          * we need to set the entire ilt range for this timers.
11574          */
11575         if (!CHIP_IS_E1x(sc) && SC_VN(sc) == 3) {
11576                 struct ilt_client_info ilt_cli;
11577 /* use dummy TM client */
11578                 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
11579                 ilt_cli.start = 0;
11580                 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
11581                 ilt_cli.client_num = ILT_CLIENT_TM;
11582
11583                 ecore_ilt_boundry_init_op(sc, &ilt_cli, 0);
11584         }
11585
11586         /* this assumes that reset_port() called before reset_func() */
11587         if (!CHIP_IS_E1x(sc)) {
11588                 bnx2x_pf_disable(sc);
11589         }
11590
11591         sc->dmae_ready = 0;
11592 }
11593
11594 static void bnx2x_release_firmware(struct bnx2x_softc *sc)
11595 {
11596         rte_free(sc->init_ops);
11597         rte_free(sc->init_ops_offsets);
11598         rte_free(sc->init_data);
11599         rte_free(sc->iro_array);
11600 }
11601
11602 static int bnx2x_init_firmware(struct bnx2x_softc *sc)
11603 {
11604         uint32_t len, i;
11605         uint8_t *p = sc->firmware;
11606         uint32_t off[24];
11607
11608         for (i = 0; i < 24; ++i)
11609                 off[i] = rte_be_to_cpu_32(*((uint32_t *) sc->firmware + i));
11610
11611         len = off[0];
11612         sc->init_ops = rte_zmalloc("", len, RTE_CACHE_LINE_SIZE);
11613         if (!sc->init_ops)
11614                 goto alloc_failed;
11615         bnx2x_data_to_init_ops(p + off[1], sc->init_ops, len);
11616
11617         len = off[2];
11618         sc->init_ops_offsets = rte_zmalloc("", len, RTE_CACHE_LINE_SIZE);
11619         if (!sc->init_ops_offsets)
11620                 goto alloc_failed;
11621         bnx2x_data_to_init_offsets(p + off[3], sc->init_ops_offsets, len);
11622
11623         len = off[4];
11624         sc->init_data = rte_zmalloc("", len, RTE_CACHE_LINE_SIZE);
11625         if (!sc->init_data)
11626                 goto alloc_failed;
11627         bnx2x_data_to_init_data(p + off[5], sc->init_data, len);
11628
11629         sc->tsem_int_table_data = p + off[7];
11630         sc->tsem_pram_data = p + off[9];
11631         sc->usem_int_table_data = p + off[11];
11632         sc->usem_pram_data = p + off[13];
11633         sc->csem_int_table_data = p + off[15];
11634         sc->csem_pram_data = p + off[17];
11635         sc->xsem_int_table_data = p + off[19];
11636         sc->xsem_pram_data = p + off[21];
11637
11638         len = off[22];
11639         sc->iro_array = rte_zmalloc("", len, RTE_CACHE_LINE_SIZE);
11640         if (!sc->iro_array)
11641                 goto alloc_failed;
11642         bnx2x_data_to_iro_array(p + off[23], sc->iro_array, len);
11643
11644         return 0;
11645
11646 alloc_failed:
11647         bnx2x_release_firmware(sc);
11648         return -1;
11649 }
11650
11651 static int cut_gzip_prefix(const uint8_t * zbuf, int len)
11652 {
11653 #define MIN_PREFIX_SIZE (10)
11654
11655         int n = MIN_PREFIX_SIZE;
11656         uint16_t xlen;
11657
11658         if (!(zbuf[0] == 0x1f && zbuf[1] == 0x8b && zbuf[2] == Z_DEFLATED) ||
11659             len <= MIN_PREFIX_SIZE) {
11660                 return -1;
11661         }
11662
11663         /* optional extra fields are present */
11664         if (zbuf[3] & 0x4) {
11665                 xlen = zbuf[13];
11666                 xlen <<= 8;
11667                 xlen += zbuf[12];
11668
11669                 n += xlen;
11670         }
11671         /* file name is present */
11672         if (zbuf[3] & 0x8) {
11673                 while ((zbuf[n++] != 0) && (n < len)) ;
11674         }
11675
11676         return n;
11677 }
11678
11679 static int ecore_gunzip(struct bnx2x_softc *sc, const uint8_t * zbuf, int len)
11680 {
11681         int ret;
11682         int data_begin = cut_gzip_prefix(zbuf, len);
11683
11684         PMD_DRV_LOG(DEBUG, sc, "ecore_gunzip %d", len);
11685
11686         if (data_begin <= 0) {
11687                 PMD_DRV_LOG(NOTICE, sc, "bad gzip prefix");
11688                 return -1;
11689         }
11690
11691         memset(&zlib_stream, 0, sizeof(zlib_stream));
11692         zlib_stream.next_in = zbuf + data_begin;
11693         zlib_stream.avail_in = len - data_begin;
11694         zlib_stream.next_out = sc->gz_buf;
11695         zlib_stream.avail_out = FW_BUF_SIZE;
11696
11697         ret = inflateInit2(&zlib_stream, -MAX_WBITS);
11698         if (ret != Z_OK) {
11699                 PMD_DRV_LOG(NOTICE, sc, "zlib inflateInit2 error");
11700                 return ret;
11701         }
11702
11703         ret = inflate(&zlib_stream, Z_FINISH);
11704         if ((ret != Z_STREAM_END) && (ret != Z_OK)) {
11705                 PMD_DRV_LOG(NOTICE, sc, "zlib inflate error: %d %s", ret,
11706                             zlib_stream.msg);
11707         }
11708
11709         sc->gz_outlen = zlib_stream.total_out;
11710         if (sc->gz_outlen & 0x3) {
11711                 PMD_DRV_LOG(NOTICE, sc, "firmware is not aligned. gz_outlen == %d",
11712                             sc->gz_outlen);
11713         }
11714         sc->gz_outlen >>= 2;
11715
11716         inflateEnd(&zlib_stream);
11717
11718         if (ret == Z_STREAM_END)
11719                 return 0;
11720
11721         return ret;
11722 }
11723
11724 static void
11725 ecore_write_dmae_phys_len(struct bnx2x_softc *sc, rte_iova_t phys_addr,
11726                           uint32_t addr, uint32_t len)
11727 {
11728         bnx2x_write_dmae_phys_len(sc, phys_addr, addr, len);
11729 }
11730
11731 void
11732 ecore_storm_memset_struct(struct bnx2x_softc *sc, uint32_t addr, size_t size,
11733                           uint32_t * data)
11734 {
11735         uint8_t i;
11736         for (i = 0; i < size / 4; i++) {
11737                 REG_WR(sc, addr + (i * 4), data[i]);
11738         }
11739 }
11740
11741 static const char *get_ext_phy_type(uint32_t ext_phy_type)
11742 {
11743         uint32_t phy_type_idx = ext_phy_type >> 8;
11744         static const char *types[] =
11745             { "DIRECT", "BNX2X-8071", "BNX2X-8072", "BNX2X-8073",
11746                 "BNX2X-8705", "BNX2X-8706", "BNX2X-8726", "BNX2X-8481", "SFX-7101",
11747                 "BNX2X-8727",
11748                 "BNX2X-8727-NOC", "BNX2X-84823", "NOT_CONN", "FAILURE"
11749         };
11750
11751         if (phy_type_idx < 12)
11752                 return types[phy_type_idx];
11753         else if (PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN == ext_phy_type)
11754                 return types[12];
11755         else
11756                 return types[13];
11757 }
11758
11759 static const char *get_state(uint32_t state)
11760 {
11761         uint32_t state_idx = state >> 12;
11762         static const char *states[] = { "CLOSED", "OPENING_WAIT4_LOAD",
11763                 "OPENING_WAIT4_PORT", "OPEN", "CLOSING_WAIT4_HALT",
11764                 "CLOSING_WAIT4_DELETE", "CLOSING_WAIT4_UNLOAD",
11765                 "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
11766                 "UNKNOWN", "DISABLED", "DIAG", "ERROR", "UNDEFINED"
11767         };
11768
11769         if (state_idx <= 0xF)
11770                 return states[state_idx];
11771         else
11772                 return states[0x10];
11773 }
11774
11775 static const char *get_recovery_state(uint32_t state)
11776 {
11777         static const char *states[] = { "NONE", "DONE", "INIT",
11778                 "WAIT", "FAILED", "NIC_LOADING"
11779         };
11780         return states[state];
11781 }
11782
11783 static const char *get_rx_mode(uint32_t mode)
11784 {
11785         static const char *modes[] = { "NONE", "NORMAL", "ALLMULTI",
11786                 "PROMISC", "MAX_MULTICAST", "ERROR"
11787         };
11788
11789         if (mode < 0x4)
11790                 return modes[mode];
11791         else if (BNX2X_MAX_MULTICAST == mode)
11792                 return modes[4];
11793         else
11794                 return modes[5];
11795 }
11796
11797 #define BNX2X_INFO_STR_MAX 256
11798 static const char *get_bnx2x_flags(uint32_t flags)
11799 {
11800         int i;
11801         static const char *flag[] = { "ONE_PORT ", "NO_ISCSI ",
11802                 "NO_FCOE ", "NO_WOL ", "USING_DAC ", "USING_MSIX ",
11803                 "USING_MSI ", "DISABLE_MSI ", "UNKNOWN ", "NO_MCP ",
11804                 "SAFC_TX_FLAG ", "MF_FUNC_DIS ", "TX_SWITCHING "
11805         };
11806         static char flag_str[BNX2X_INFO_STR_MAX];
11807         memset(flag_str, 0, BNX2X_INFO_STR_MAX);
11808
11809         for (i = 0; i < 5; i++)
11810                 if (flags & (1 << i)) {
11811                         strlcat(flag_str, flag[i], sizeof(flag_str));
11812                         flags ^= (1 << i);
11813                 }
11814         if (flags) {
11815                 static char unknown[BNX2X_INFO_STR_MAX];
11816                 snprintf(unknown, 32, "Unknown flag mask %x", flags);
11817                 strlcat(flag_str, unknown, sizeof(flag_str));
11818         }
11819         return flag_str;
11820 }
11821
11822 /* Prints useful adapter info. */
11823 void bnx2x_print_adapter_info(struct bnx2x_softc *sc)
11824 {
11825         int i = 0;
11826
11827         PMD_DRV_LOG(INFO, sc, "========================================");
11828         /* DPDK and Driver versions */
11829         PMD_DRV_LOG(INFO, sc, "%12s : %s", "DPDK",
11830                         rte_version());
11831         PMD_DRV_LOG(INFO, sc, "%12s : %s", "Driver",
11832                         bnx2x_pmd_version());
11833         /* Firmware versions. */
11834         PMD_DRV_LOG(INFO, sc, "%12s : %d.%d.%d",
11835                      "Firmware",
11836                      BNX2X_5710_FW_MAJOR_VERSION,
11837                      BNX2X_5710_FW_MINOR_VERSION,
11838                      BNX2X_5710_FW_REVISION_VERSION);
11839         PMD_DRV_LOG(INFO, sc, "%12s : %s",
11840                      "Bootcode", sc->devinfo.bc_ver_str);
11841         /* Hardware chip info. */
11842         PMD_DRV_LOG(INFO, sc, "%12s : %#08x", "ASIC", sc->devinfo.chip_id);
11843         PMD_DRV_LOG(INFO, sc, "%12s : %c%d", "Rev", (CHIP_REV(sc) >> 12) + 'A',
11844                      (CHIP_METAL(sc) >> 4));
11845         /* Bus PCIe info. */
11846         PMD_DRV_LOG(INFO, sc, "%12s : 0x%x", "Vendor Id",
11847                     sc->devinfo.vendor_id);
11848         PMD_DRV_LOG(INFO, sc, "%12s : 0x%x", "Device Id",
11849                     sc->devinfo.device_id);
11850         PMD_DRV_LOG(INFO, sc, "%12s : width x%d, ", "Bus PCIe",
11851                     sc->devinfo.pcie_link_width);
11852         switch (sc->devinfo.pcie_link_speed) {
11853         case 1:
11854                 PMD_DRV_LOG(INFO, sc, "%23s", "2.5 Gbps");
11855                 break;
11856         case 2:
11857                 PMD_DRV_LOG(INFO, sc, "%21s", "5 Gbps");
11858                 break;
11859         case 4:
11860                 PMD_DRV_LOG(INFO, sc, "%21s", "8 Gbps");
11861                 break;
11862         default:
11863                 PMD_DRV_LOG(INFO, sc, "%33s", "Unknown link speed");
11864         }
11865         /* Device features. */
11866         PMD_DRV_LOG(INFO, sc, "%12s : ", "Flags");
11867         /* Miscellaneous flags. */
11868         if (sc->devinfo.pcie_cap_flags & BNX2X_MSI_CAPABLE_FLAG) {
11869                 PMD_DRV_LOG(INFO, sc, "%18s", "MSI");
11870                 i++;
11871         }
11872         if (sc->devinfo.pcie_cap_flags & BNX2X_MSIX_CAPABLE_FLAG) {
11873                 if (i > 0)
11874                         PMD_DRV_LOG(INFO, sc, "|");
11875                 PMD_DRV_LOG(INFO, sc, "%20s", "MSI-X");
11876                 i++;
11877         }
11878         PMD_DRV_LOG(INFO, sc, "%12s : %s", "OVLAN", (OVLAN(sc) ? "YES" : "NO"));
11879         PMD_DRV_LOG(INFO, sc, "%12s : %s", "MF", (IS_MF(sc) ? "YES" : "NO"));
11880         PMD_DRV_LOG(INFO, sc, "========================================");
11881 }
11882
11883 /* Prints useful device info. */
11884 void bnx2x_print_device_info(struct bnx2x_softc *sc)
11885 {
11886         __rte_unused uint32_t ext_phy_type;
11887         uint32_t offset, reg_val;
11888
11889         PMD_INIT_FUNC_TRACE(sc);
11890         offset = offsetof(struct shmem_region,
11891                           dev_info.port_hw_config[0].external_phy_config);
11892         reg_val = REG_RD(sc, sc->devinfo.shmem_base + offset);
11893         if (sc->link_vars.phy_flags & PHY_XGXS_FLAG)
11894                 ext_phy_type = ELINK_XGXS_EXT_PHY_TYPE(reg_val);
11895         else
11896                 ext_phy_type = ELINK_SERDES_EXT_PHY_TYPE(reg_val);
11897
11898         /* Device features. */
11899         PMD_DRV_LOG(INFO, sc, "%12s : %u", "Bnx2x Func", sc->pcie_func);
11900         PMD_DRV_LOG(INFO, sc,
11901                     "%12s : %s", "Bnx2x Flags", get_bnx2x_flags(sc->flags));
11902         PMD_DRV_LOG(INFO, sc, "%12s : %s", "DMAE Is",
11903                      (sc->dmae_ready ? "Ready" : "Not Ready"));
11904         PMD_DRV_LOG(INFO, sc, "%12s : %u", "MTU", sc->mtu);
11905         PMD_DRV_LOG(INFO, sc,
11906                     "%12s : %s", "PHY Type", get_ext_phy_type(ext_phy_type));
11907         PMD_DRV_LOG(INFO, sc, "%12s : %x:%x:%x:%x:%x:%x", "MAC Addr",
11908                         sc->link_params.mac_addr[0],
11909                         sc->link_params.mac_addr[1],
11910                         sc->link_params.mac_addr[2],
11911                         sc->link_params.mac_addr[3],
11912                         sc->link_params.mac_addr[4],
11913                         sc->link_params.mac_addr[5]);
11914         PMD_DRV_LOG(INFO, sc, "%12s : %s", "RX Mode", get_rx_mode(sc->rx_mode));
11915         PMD_DRV_LOG(INFO, sc, "%12s : %s", "State", get_state(sc->state));
11916         if (sc->recovery_state)
11917                 PMD_DRV_LOG(INFO, sc, "%12s : %s", "Recovery",
11918                              get_recovery_state(sc->recovery_state));
11919         /* Queue info. */
11920         if (IS_PF(sc)) {
11921                 switch (sc->sp->rss_rdata.rss_mode) {
11922                 case ETH_RSS_MODE_DISABLED:
11923                         PMD_DRV_LOG(INFO, sc, "%12s : %s", "Queues", "RSS mode - None");
11924                         break;
11925                 case ETH_RSS_MODE_REGULAR:
11926                         PMD_DRV_LOG(INFO, sc, "%12s : %s,", "Queues", "RSS mode - Regular");
11927                         PMD_DRV_LOG(INFO, sc, "%16d", sc->num_queues);
11928                         break;
11929                 default:
11930                         PMD_DRV_LOG(INFO, sc, "%12s : %s", "Queues", "RSS mode - Unknown");
11931                         break;
11932                 }
11933         }
11934         PMD_DRV_LOG(INFO, sc, "%12s : CQ = %lx,  EQ = %lx", "SPQ Left",
11935                      sc->cq_spq_left, sc->eq_spq_left);
11936
11937         PMD_DRV_LOG(INFO, sc,
11938                     "%12s : %x", "Switch", sc->link_params.switch_cfg);
11939         PMD_DRV_LOG(INFO, sc, "pcie_bus=%d, pcie_device=%d",
11940                         sc->pcie_bus, sc->pcie_device);
11941         PMD_DRV_LOG(INFO, sc, "bar0.addr=%p, bar1.addr=%p",
11942                         sc->bar[BAR0].base_addr, sc->bar[BAR1].base_addr);
11943         PMD_DRV_LOG(INFO, sc, "port=%d, path=%d, vnic=%d, func=%d",
11944                         PORT_ID(sc), PATH_ID(sc), VNIC_ID(sc), FUNC_ID(sc));
11945 }