1 /* SPDX-License-Identifier: BSD-3-Clause
2 * Copyright(c) 2014-2018 Broadcom
11 #include <sys/queue.h>
14 #include <rte_bus_pci.h>
15 #include <rte_ethdev_driver.h>
16 #include <rte_memory.h>
17 #include <rte_lcore.h>
18 #include <rte_spinlock.h>
22 #include "bnxt_util.h"
26 #include "bnxt_tf_common.h"
29 #define PCI_VENDOR_ID_BROADCOM 0x14E4
32 #define BROADCOM_DEV_ID_STRATUS_NIC_VF1 0x1606
33 #define BROADCOM_DEV_ID_STRATUS_NIC_VF2 0x1609
34 #define BROADCOM_DEV_ID_STRATUS_NIC 0x1614
35 #define BROADCOM_DEV_ID_57414_VF 0x16c1
36 #define BROADCOM_DEV_ID_57301 0x16c8
37 #define BROADCOM_DEV_ID_57302 0x16c9
38 #define BROADCOM_DEV_ID_57304_PF 0x16ca
39 #define BROADCOM_DEV_ID_57304_VF 0x16cb
40 #define BROADCOM_DEV_ID_57417_MF 0x16cc
41 #define BROADCOM_DEV_ID_NS2 0x16cd
42 #define BROADCOM_DEV_ID_57311 0x16ce
43 #define BROADCOM_DEV_ID_57312 0x16cf
44 #define BROADCOM_DEV_ID_57402 0x16d0
45 #define BROADCOM_DEV_ID_57404 0x16d1
46 #define BROADCOM_DEV_ID_57406_PF 0x16d2
47 #define BROADCOM_DEV_ID_57406_VF 0x16d3
48 #define BROADCOM_DEV_ID_57402_MF 0x16d4
49 #define BROADCOM_DEV_ID_57407_RJ45 0x16d5
50 #define BROADCOM_DEV_ID_57412 0x16d6
51 #define BROADCOM_DEV_ID_57414 0x16d7
52 #define BROADCOM_DEV_ID_57416_RJ45 0x16d8
53 #define BROADCOM_DEV_ID_57417_RJ45 0x16d9
54 #define BROADCOM_DEV_ID_5741X_VF 0x16dc
55 #define BROADCOM_DEV_ID_57412_MF 0x16de
56 #define BROADCOM_DEV_ID_57314 0x16df
57 #define BROADCOM_DEV_ID_57317_RJ45 0x16e0
58 #define BROADCOM_DEV_ID_5731X_VF 0x16e1
59 #define BROADCOM_DEV_ID_57417_SFP 0x16e2
60 #define BROADCOM_DEV_ID_57416_SFP 0x16e3
61 #define BROADCOM_DEV_ID_57317_SFP 0x16e4
62 #define BROADCOM_DEV_ID_57404_MF 0x16e7
63 #define BROADCOM_DEV_ID_57406_MF 0x16e8
64 #define BROADCOM_DEV_ID_57407_SFP 0x16e9
65 #define BROADCOM_DEV_ID_57407_MF 0x16ea
66 #define BROADCOM_DEV_ID_57414_MF 0x16ec
67 #define BROADCOM_DEV_ID_57416_MF 0x16ee
68 #define BROADCOM_DEV_ID_57508 0x1750
69 #define BROADCOM_DEV_ID_57504 0x1751
70 #define BROADCOM_DEV_ID_57502 0x1752
71 #define BROADCOM_DEV_ID_57508_MF1 0x1800
72 #define BROADCOM_DEV_ID_57504_MF1 0x1801
73 #define BROADCOM_DEV_ID_57502_MF1 0x1802
74 #define BROADCOM_DEV_ID_57508_MF2 0x1803
75 #define BROADCOM_DEV_ID_57504_MF2 0x1804
76 #define BROADCOM_DEV_ID_57502_MF2 0x1805
77 #define BROADCOM_DEV_ID_57500_VF1 0x1806
78 #define BROADCOM_DEV_ID_57500_VF2 0x1807
79 #define BROADCOM_DEV_ID_58802 0xd802
80 #define BROADCOM_DEV_ID_58804 0xd804
81 #define BROADCOM_DEV_ID_58808 0x16f0
82 #define BROADCOM_DEV_ID_58802_VF 0xd800
84 #define BNXT_MAX_MTU 9574
85 #define VLAN_TAG_SIZE 4
86 #define BNXT_NUM_VLANS 2
87 #define BNXT_MAX_PKT_LEN (BNXT_MAX_MTU + RTE_ETHER_HDR_LEN +\
89 (BNXT_NUM_VLANS * VLAN_TAG_SIZE))
90 /* FW adds extra 4 bytes for FCS */
91 #define BNXT_VNIC_MRU(mtu)\
92 ((mtu) + RTE_ETHER_HDR_LEN + VLAN_TAG_SIZE * BNXT_NUM_VLANS)
93 #define BNXT_VF_RSV_NUM_RSS_CTX 1
94 #define BNXT_VF_RSV_NUM_L2_CTX 4
95 /* TODO: For now, do not support VMDq/RFS on VFs. */
96 #define BNXT_VF_RSV_NUM_VNIC 1
97 #define BNXT_MAX_LED 4
98 #define BNXT_MIN_RING_DESC 16
99 #define BNXT_MAX_TX_RING_DESC 4096
100 #define BNXT_MAX_RX_RING_DESC 8192
101 #define BNXT_DB_SIZE 0x80
103 #define TPA_MAX_AGGS 64
104 #define TPA_MAX_AGGS_TH 1024
106 #define TPA_MAX_NUM_SEGS 32
107 #define TPA_MAX_SEGS_TH 8 /* 32 segments in 4-segment units */
108 #define TPA_MAX_SEGS 5 /* 32 segments in log2 units */
110 #define BNXT_TPA_MAX_AGGS(bp) \
111 (BNXT_CHIP_THOR(bp) ? TPA_MAX_AGGS_TH : \
114 #define BNXT_TPA_MAX_SEGS(bp) \
115 (BNXT_CHIP_THOR(bp) ? TPA_MAX_SEGS_TH : \
118 #ifdef RTE_ARCH_ARM64
119 #define BNXT_NUM_ASYNC_CPR(bp) (BNXT_STINGRAY(bp) ? 0 : 1)
121 #define BNXT_NUM_ASYNC_CPR(bp) 1
124 /* In FreeBSD OS, nic_uio driver does not support interrupts */
125 #ifdef RTE_EXEC_ENV_FREEBSD
126 #ifdef BNXT_NUM_ASYNC_CPR
127 #undef BNXT_NUM_ASYNC_CPR
129 #define BNXT_NUM_ASYNC_CPR(bp) 0
132 #define BNXT_MISC_VEC_ID RTE_INTR_VEC_ZERO_OFFSET
133 #define BNXT_RX_VEC_START RTE_INTR_VEC_RXTX_OFFSET
135 /* Chimp Communication Channel */
136 #define GRCPF_REG_CHIMP_CHANNEL_OFFSET 0x0
137 #define GRCPF_REG_CHIMP_COMM_TRIGGER 0x100
138 /* Kong Communication Channel */
139 #define GRCPF_REG_KONG_CHANNEL_OFFSET 0xA00
140 #define GRCPF_REG_KONG_COMM_TRIGGER 0xB00
142 #define BNXT_INT_LAT_TMR_MIN 75
143 #define BNXT_INT_LAT_TMR_MAX 150
144 #define BNXT_NUM_CMPL_AGGR_INT 36
145 #define BNXT_CMPL_AGGR_DMA_TMR 37
146 #define BNXT_NUM_CMPL_DMA_AGGR 36
147 #define BNXT_CMPL_AGGR_DMA_TMR_DURING_INT 50
148 #define BNXT_NUM_CMPL_DMA_AGGR_DURING_INT 12
150 struct bnxt_led_info {
154 uint8_t led_group_id;
156 uint16_t led_state_caps;
157 #define BNXT_LED_ALT_BLINK_CAP(x) ((x) & \
158 rte_cpu_to_le_16(HWRM_PORT_LED_QCFG_OUTPUT_LED0_STATE_BLINKALT))
160 uint16_t led_color_caps;
163 struct bnxt_led_cfg {
168 uint16_t led_blink_on;
169 uint16_t led_blink_off;
170 uint8_t led_group_id;
174 #define BNXT_LED_DFLT_ENA \
175 (HWRM_PORT_LED_CFG_INPUT_ENABLES_LED0_ID | \
176 HWRM_PORT_LED_CFG_INPUT_ENABLES_LED0_STATE | \
177 HWRM_PORT_LED_CFG_INPUT_ENABLES_LED0_BLINK_ON | \
178 HWRM_PORT_LED_CFG_INPUT_ENABLES_LED0_BLINK_OFF | \
179 HWRM_PORT_LED_CFG_INPUT_ENABLES_LED0_GROUP_ID)
181 #define BNXT_LED_DFLT_ENA_SHIFT 6
183 #define BNXT_LED_DFLT_ENABLES(x) \
184 rte_cpu_to_le_32(BNXT_LED_DFLT_ENA << (BNXT_LED_DFLT_ENA_SHIFT * (x)))
186 enum bnxt_hw_context {
188 HW_CONTEXT_IS_RSS = 1,
189 HW_CONTEXT_IS_COS = 2,
190 HW_CONTEXT_IS_LB = 3,
193 struct bnxt_vlan_table_entry {
198 struct bnxt_vlan_antispoof_table_entry {
204 struct bnxt_child_vf_info {
206 struct bnxt_vlan_table_entry *vlan_table;
207 struct bnxt_vlan_antispoof_table_entry *vlan_as_table;
208 STAILQ_HEAD(, bnxt_filter_info) filter;
209 uint32_t func_cfg_flags;
212 uint16_t max_tx_rate;
215 uint8_t mac_spoof_en;
216 uint8_t vlan_spoof_en;
221 struct bnxt_parent_info {
222 #define BNXT_PF_FID_INVALID 0xFFFF
226 uint8_t mac_addr[RTE_ETHER_ADDR_LEN];
229 struct bnxt_pf_info {
230 #define BNXT_FIRST_PF_FID 1
231 #define BNXT_MAX_VFS(bp) ((bp)->pf->max_vfs)
232 #define BNXT_MAX_VF_REPS 64
233 #define BNXT_TOTAL_VFS(bp) ((bp)->pf->total_vfs)
234 #define BNXT_FIRST_VF_FID 128
235 #define BNXT_PF_RINGS_USED(bp) bnxt_get_num_queues(bp)
236 #define BNXT_PF_RINGS_AVAIL(bp) ((bp)->pf->max_cp_rings - \
237 BNXT_PF_RINGS_USED(bp))
239 uint16_t first_vf_id;
242 uint16_t total_vfs; /* Total VFs possible.
243 * Not necessarily enabled.
245 uint32_t func_cfg_flags;
247 rte_iova_t vf_req_buf_dma_addr;
248 uint32_t vf_req_fwd[8];
249 uint16_t total_vnics;
250 struct bnxt_child_vf_info *vf_info;
251 #define BNXT_EVB_MODE_NONE 0
252 #define BNXT_EVB_MODE_VEB 1
253 #define BNXT_EVB_MODE_VEPA 2
257 /* Max wait time for link up is 10s and link down is 500ms */
258 #define BNXT_LINK_UP_WAIT_CNT 200
259 #define BNXT_LINK_DOWN_WAIT_CNT 10
260 #define BNXT_LINK_WAIT_INTERVAL 50
261 struct bnxt_link_info {
264 uint8_t phy_link_status;
272 #define PHY_VER_LEN 3
273 uint8_t phy_ver[PHY_VER_LEN];
275 uint16_t support_speeds;
276 uint16_t auto_link_speed;
277 uint16_t force_link_speed;
278 uint16_t auto_link_speed_mask;
279 uint32_t preemphasis;
284 #define BNXT_COS_QUEUE_COUNT 8
285 struct bnxt_cos_queue_info {
291 STAILQ_ENTRY(rte_flow) next;
292 struct bnxt_filter_info *filter;
293 struct bnxt_vnic_info *vnic;
296 #define BNXT_PTP_FLAGS_PATH_TX 0x0
297 #define BNXT_PTP_FLAGS_PATH_RX 0x1
298 #define BNXT_PTP_FLAGS_CURRENT_TIME 0x2
300 struct bnxt_ptp_cfg {
301 #define BNXT_GRCPF_REG_WINDOW_BASE_OUT 0x400
302 #define BNXT_GRCPF_REG_SYNC_TIME 0x480
303 #define BNXT_CYCLECOUNTER_MASK 0xffffffffffffffffULL
304 struct rte_timecounter tc;
305 struct rte_timecounter tx_tstamp_tc;
306 struct rte_timecounter rx_tstamp_tc;
308 #define BNXT_MAX_TX_TS 1
310 #define BNXT_PTP_MSG_SYNC BIT(0)
311 #define BNXT_PTP_MSG_DELAY_REQ BIT(1)
312 #define BNXT_PTP_MSG_PDELAY_REQ BIT(2)
313 #define BNXT_PTP_MSG_PDELAY_RESP BIT(3)
314 #define BNXT_PTP_MSG_FOLLOW_UP BIT(8)
315 #define BNXT_PTP_MSG_DELAY_RESP BIT(9)
316 #define BNXT_PTP_MSG_PDELAY_RESP_FOLLOW_UP BIT(10)
317 #define BNXT_PTP_MSG_ANNOUNCE BIT(11)
318 #define BNXT_PTP_MSG_SIGNALING BIT(12)
319 #define BNXT_PTP_MSG_MANAGEMENT BIT(13)
320 #define BNXT_PTP_MSG_EVENTS (BNXT_PTP_MSG_SYNC | \
321 BNXT_PTP_MSG_DELAY_REQ | \
322 BNXT_PTP_MSG_PDELAY_REQ | \
323 BNXT_PTP_MSG_PDELAY_RESP)
324 uint8_t tx_tstamp_en:1;
327 #define BNXT_PTP_RX_TS_L 0
328 #define BNXT_PTP_RX_TS_H 1
329 #define BNXT_PTP_RX_SEQ 2
330 #define BNXT_PTP_RX_FIFO 3
331 #define BNXT_PTP_RX_FIFO_PENDING 0x1
332 #define BNXT_PTP_RX_FIFO_ADV 4
333 #define BNXT_PTP_RX_REGS 5
335 #define BNXT_PTP_TX_TS_L 0
336 #define BNXT_PTP_TX_TS_H 1
337 #define BNXT_PTP_TX_SEQ 2
338 #define BNXT_PTP_TX_FIFO 3
339 #define BNXT_PTP_TX_FIFO_EMPTY 0x2
340 #define BNXT_PTP_TX_REGS 4
341 uint32_t rx_regs[BNXT_PTP_RX_REGS];
342 uint32_t rx_mapped_regs[BNXT_PTP_RX_REGS];
343 uint32_t tx_regs[BNXT_PTP_TX_REGS];
344 uint32_t tx_mapped_regs[BNXT_PTP_TX_REGS];
346 /* On Thor, the Rx timestamp is present in the Rx completion record */
347 uint64_t rx_timestamp;
351 uint16_t num_cmpl_aggr_int;
352 uint16_t num_cmpl_dma_aggr;
353 uint16_t num_cmpl_dma_aggr_during_int;
354 uint16_t int_lat_tmr_max;
355 uint16_t int_lat_tmr_min;
356 uint16_t cmpl_aggr_dma_tmr;
357 uint16_t cmpl_aggr_dma_tmr_during_int;
360 /* 64-bit doorbell */
361 #define DBR_XID_SFT 32
362 #define DBR_PATH_L2 (0x1ULL << 56)
363 #define DBR_TYPE_SQ (0x0ULL << 60)
364 #define DBR_TYPE_SRQ (0x2ULL << 60)
365 #define DBR_TYPE_CQ (0x4ULL << 60)
366 #define DBR_TYPE_NQ (0xaULL << 60)
367 #define DBR_TYPE_NQ_ARM (0xbULL << 60)
369 #define BNXT_RSS_TBL_SIZE_THOR 512
370 #define BNXT_RSS_ENTRIES_PER_CTX_THOR 64
371 #define BNXT_MAX_RSS_CTXTS_THOR \
372 (BNXT_RSS_TBL_SIZE_THOR / BNXT_RSS_ENTRIES_PER_CTX_THOR)
374 #define BNXT_MAX_TC 8
375 #define BNXT_MAX_QUEUE 8
376 #define BNXT_MAX_TC_Q (BNXT_MAX_TC + 1)
377 #define BNXT_PAGE_SHFT 12
378 #define BNXT_PAGE_SIZE (1 << BNXT_PAGE_SHFT)
379 #define MAX_CTX_PAGES (BNXT_PAGE_SIZE / 8)
381 #define PTU_PTE_VALID 0x1UL
382 #define PTU_PTE_LAST 0x2UL
383 #define PTU_PTE_NEXT_TO_LAST 0x4UL
385 struct bnxt_ring_mem_info {
389 #define BNXT_RMEM_VALID_PTE_FLAG 1
390 #define BNXT_RMEM_RING_PTE_FLAG 2
394 const struct rte_memzone *mz;
397 rte_iova_t pg_tbl_map;
398 const struct rte_memzone *pg_tbl_mz;
404 struct bnxt_ctx_pg_info {
406 void *ctx_pg_arr[MAX_CTX_PAGES];
407 rte_iova_t ctx_dma_arr[MAX_CTX_PAGES];
408 struct bnxt_ring_mem_info ring_mem;
411 struct bnxt_ctx_mem_info {
412 uint32_t qp_max_entries;
413 uint16_t qp_min_qp1_entries;
414 uint16_t qp_max_l2_entries;
415 uint16_t qp_entry_size;
416 uint16_t srq_max_l2_entries;
417 uint32_t srq_max_entries;
418 uint16_t srq_entry_size;
419 uint16_t cq_max_l2_entries;
420 uint32_t cq_max_entries;
421 uint16_t cq_entry_size;
422 uint16_t vnic_max_vnic_entries;
423 uint16_t vnic_max_ring_table_entries;
424 uint16_t vnic_entry_size;
425 uint32_t stat_max_entries;
426 uint16_t stat_entry_size;
427 uint16_t tqm_entry_size;
428 uint32_t tqm_min_entries_per_ring;
429 uint32_t tqm_max_entries_per_ring;
430 uint32_t mrav_max_entries;
431 uint16_t mrav_entry_size;
432 uint16_t tim_entry_size;
433 uint32_t tim_max_entries;
434 uint8_t tqm_entries_multiple;
435 uint8_t tqm_fp_rings_count;
438 #define BNXT_CTX_FLAG_INITED 0x01
440 struct bnxt_ctx_pg_info qp_mem;
441 struct bnxt_ctx_pg_info srq_mem;
442 struct bnxt_ctx_pg_info cq_mem;
443 struct bnxt_ctx_pg_info vnic_mem;
444 struct bnxt_ctx_pg_info stat_mem;
445 struct bnxt_ctx_pg_info *tqm_mem[BNXT_MAX_TC_Q];
448 struct bnxt_ctx_mem_buf_info {
455 /* Maximum Firmware Reset bail out value in milliseconds */
456 #define BNXT_MAX_FW_RESET_TIMEOUT 6000
457 /* Minimum time required for the firmware readiness in milliseconds */
458 #define BNXT_MIN_FW_READY_TIMEOUT 2000
459 /* Frequency for the firmware readiness check in milliseconds */
460 #define BNXT_FW_READY_WAIT_INTERVAL 100
462 #define US_PER_MS 1000
463 #define NS_PER_US 1000
465 struct bnxt_error_recovery_info {
466 /* All units in milliseconds */
467 uint32_t driver_polling_freq;
468 uint32_t master_func_wait_period;
469 uint32_t normal_func_wait_period;
470 uint32_t master_func_wait_period_after_reset;
471 uint32_t max_bailout_time_after_reset;
472 #define BNXT_FW_STATUS_REG 0
473 #define BNXT_FW_HEARTBEAT_CNT_REG 1
474 #define BNXT_FW_RECOVERY_CNT_REG 2
475 #define BNXT_FW_RESET_INPROG_REG 3
476 #define BNXT_FW_STATUS_REG_CNT 4
477 uint32_t status_regs[BNXT_FW_STATUS_REG_CNT];
478 uint32_t mapped_status_regs[BNXT_FW_STATUS_REG_CNT];
479 uint32_t reset_inprogress_reg_mask;
480 #define BNXT_NUM_RESET_REG 16
481 uint8_t reg_array_cnt;
482 uint32_t reset_reg[BNXT_NUM_RESET_REG];
483 uint32_t reset_reg_val[BNXT_NUM_RESET_REG];
484 uint8_t delay_after_reset[BNXT_NUM_RESET_REG];
485 #define BNXT_FLAG_ERROR_RECOVERY_HOST BIT(0)
486 #define BNXT_FLAG_ERROR_RECOVERY_CO_CPU BIT(1)
487 #define BNXT_FLAG_MASTER_FUNC BIT(2)
488 #define BNXT_FLAG_RECOVERY_ENABLED BIT(3)
491 uint32_t last_heart_beat;
492 uint32_t last_reset_counter;
495 /* Frequency for the FUNC_DRV_IF_CHANGE retry in milliseconds */
496 #define BNXT_IF_CHANGE_RETRY_INTERVAL 50
497 /* Maximum retry count for FUNC_DRV_IF_CHANGE */
498 #define BNXT_IF_CHANGE_RETRY_COUNT 40
500 struct bnxt_mark_info {
505 struct bnxt_rep_info {
506 struct rte_eth_dev *vfr_eth_dev;
507 pthread_mutex_t vfr_lock;
510 /* address space location of register */
511 #define BNXT_FW_STATUS_REG_TYPE_MASK 3
512 /* register is located in PCIe config space */
513 #define BNXT_FW_STATUS_REG_TYPE_CFG 0
514 /* register is located in GRC address space */
515 #define BNXT_FW_STATUS_REG_TYPE_GRC 1
516 /* register is located in BAR0 */
517 #define BNXT_FW_STATUS_REG_TYPE_BAR0 2
518 /* register is located in BAR1 */
519 #define BNXT_FW_STATUS_REG_TYPE_BAR1 3
521 #define BNXT_FW_STATUS_REG_TYPE(reg) ((reg) & BNXT_FW_STATUS_REG_TYPE_MASK)
522 #define BNXT_FW_STATUS_REG_OFF(reg) ((reg) & ~BNXT_FW_STATUS_REG_TYPE_MASK)
524 #define BNXT_GRCP_WINDOW_2_BASE 0x2000
525 #define BNXT_GRCP_WINDOW_3_BASE 0x3000
527 #define BNXT_GRCP_BASE_MASK 0xfffff000
528 #define BNXT_GRCP_OFFSET_MASK 0x00000ffc
530 #define BNXT_FW_STATUS_HEALTHY 0x8000
531 #define BNXT_FW_STATUS_SHUTDOWN 0x100000
533 #define BNXT_ETH_RSS_SUPPORT ( \
535 ETH_RSS_NONFRAG_IPV4_TCP | \
536 ETH_RSS_NONFRAG_IPV4_UDP | \
538 ETH_RSS_NONFRAG_IPV6_TCP | \
539 ETH_RSS_NONFRAG_IPV6_UDP)
541 #define BNXT_DEV_TX_OFFLOAD_SUPPORT (DEV_TX_OFFLOAD_VLAN_INSERT | \
542 DEV_TX_OFFLOAD_IPV4_CKSUM | \
543 DEV_TX_OFFLOAD_TCP_CKSUM | \
544 DEV_TX_OFFLOAD_UDP_CKSUM | \
545 DEV_TX_OFFLOAD_TCP_TSO | \
546 DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM | \
547 DEV_TX_OFFLOAD_VXLAN_TNL_TSO | \
548 DEV_TX_OFFLOAD_GRE_TNL_TSO | \
549 DEV_TX_OFFLOAD_IPIP_TNL_TSO | \
550 DEV_TX_OFFLOAD_GENEVE_TNL_TSO | \
551 DEV_TX_OFFLOAD_QINQ_INSERT | \
552 DEV_TX_OFFLOAD_MULTI_SEGS)
554 #define BNXT_DEV_RX_OFFLOAD_SUPPORT (DEV_RX_OFFLOAD_VLAN_FILTER | \
555 DEV_RX_OFFLOAD_VLAN_STRIP | \
556 DEV_RX_OFFLOAD_IPV4_CKSUM | \
557 DEV_RX_OFFLOAD_UDP_CKSUM | \
558 DEV_RX_OFFLOAD_TCP_CKSUM | \
559 DEV_RX_OFFLOAD_OUTER_IPV4_CKSUM | \
560 DEV_RX_OFFLOAD_JUMBO_FRAME | \
561 DEV_RX_OFFLOAD_KEEP_CRC | \
562 DEV_RX_OFFLOAD_VLAN_EXTEND | \
563 DEV_RX_OFFLOAD_TCP_LRO | \
564 DEV_RX_OFFLOAD_SCATTER | \
565 DEV_RX_OFFLOAD_RSS_HASH)
567 #define MAX_TABLE_SUPPORT 4
568 #define MAX_DIR_SUPPORT 2
569 struct bnxt_dmabuf_info {
571 int fd[MAX_DIR_SUPPORT][MAX_TABLE_SUPPORT];
574 #define BNXT_HWRM_SHORT_REQ_LEN sizeof(struct hwrm_short_input)
576 struct bnxt_flow_stat_info {
579 struct bnxt_ctx_mem_buf_info rx_fc_in_tbl;
580 struct bnxt_ctx_mem_buf_info rx_fc_out_tbl;
581 struct bnxt_ctx_mem_buf_info tx_fc_in_tbl;
582 struct bnxt_ctx_mem_buf_info tx_fc_out_tbl;
588 struct rte_eth_dev *eth_dev;
589 struct rte_pci_device *pdev;
593 #define BNXT_FLAG_REGISTERED BIT(0)
594 #define BNXT_FLAG_VF BIT(1)
595 #define BNXT_FLAG_PORT_STATS BIT(2)
596 #define BNXT_FLAG_JUMBO BIT(3)
597 #define BNXT_FLAG_SHORT_CMD BIT(4)
598 #define BNXT_FLAG_UPDATE_HASH BIT(5)
599 #define BNXT_FLAG_PTP_SUPPORTED BIT(6)
600 #define BNXT_FLAG_MULTI_HOST BIT(7)
601 #define BNXT_FLAG_EXT_RX_PORT_STATS BIT(8)
602 #define BNXT_FLAG_EXT_TX_PORT_STATS BIT(9)
603 #define BNXT_FLAG_KONG_MB_EN BIT(10)
604 #define BNXT_FLAG_TRUSTED_VF_EN BIT(11)
605 #define BNXT_FLAG_DFLT_VNIC_SET BIT(12)
606 #define BNXT_FLAG_THOR_CHIP BIT(13)
607 #define BNXT_FLAG_STINGRAY BIT(14)
608 #define BNXT_FLAG_FW_RESET BIT(15)
609 #define BNXT_FLAG_FATAL_ERROR BIT(16)
610 #define BNXT_FLAG_IF_CHANGE_HOT_FW_RESET_DONE BIT(17)
611 #define BNXT_FLAG_FW_HEALTH_CHECK_SCHEDULED BIT(18)
612 #define BNXT_FLAG_EXT_STATS_SUPPORTED BIT(19)
613 #define BNXT_FLAG_NEW_RM BIT(20)
614 #define BNXT_FLAG_NPAR_PF BIT(21)
615 #define BNXT_FLAG_FW_CAP_ONE_STEP_TX_TS BIT(22)
616 #define BNXT_FLAG_FC_THREAD BIT(23)
617 #define BNXT_FLAG_RX_VECTOR_PKT_MODE BIT(24)
618 #define BNXT_FLAG_FLOW_XSTATS_EN BIT(25)
619 #define BNXT_FLAG_DFLT_MAC_SET BIT(26)
620 #define BNXT_FLAG_TRUFLOW_EN BIT(27)
621 #define BNXT_FLAG_GFID_ENABLE BIT(28)
622 #define BNXT_PF(bp) (!((bp)->flags & BNXT_FLAG_VF))
623 #define BNXT_VF(bp) ((bp)->flags & BNXT_FLAG_VF)
624 #define BNXT_NPAR(bp) ((bp)->flags & BNXT_FLAG_NPAR_PF)
625 #define BNXT_MH(bp) ((bp)->flags & BNXT_FLAG_MULTI_HOST)
626 #define BNXT_SINGLE_PF(bp) (BNXT_PF(bp) && !BNXT_NPAR(bp) && !BNXT_MH(bp))
627 #define BNXT_USE_CHIMP_MB 0 //For non-CFA commands, everything uses Chimp.
628 #define BNXT_USE_KONG(bp) ((bp)->flags & BNXT_FLAG_KONG_MB_EN)
629 #define BNXT_VF_IS_TRUSTED(bp) ((bp)->flags & BNXT_FLAG_TRUSTED_VF_EN)
630 #define BNXT_CHIP_THOR(bp) ((bp)->flags & BNXT_FLAG_THOR_CHIP)
631 #define BNXT_STINGRAY(bp) ((bp)->flags & BNXT_FLAG_STINGRAY)
632 #define BNXT_HAS_NQ(bp) BNXT_CHIP_THOR(bp)
633 #define BNXT_HAS_RING_GRPS(bp) (!BNXT_CHIP_THOR(bp))
634 #define BNXT_FLOW_XSTATS_EN(bp) ((bp)->flags & BNXT_FLAG_FLOW_XSTATS_EN)
635 #define BNXT_HAS_DFLT_MAC_SET(bp) ((bp)->flags & BNXT_FLAG_DFLT_MAC_SET)
636 #define BNXT_TRUFLOW_EN(bp) ((bp)->flags & BNXT_FLAG_TRUFLOW_EN)
637 #define BNXT_GFID_ENABLED(bp) ((bp)->flags & BNXT_FLAG_GFID_ENABLE)
640 #define BNXT_FW_CAP_HOT_RESET BIT(0)
641 #define BNXT_FW_CAP_IF_CHANGE BIT(1)
642 #define BNXT_FW_CAP_ERROR_RECOVERY BIT(2)
643 #define BNXT_FW_CAP_ERR_RECOVER_RELOAD BIT(3)
644 #define BNXT_FW_CAP_ADV_FLOW_MGMT BIT(5)
645 #define BNXT_FW_CAP_ADV_FLOW_COUNTERS BIT(6)
646 #define BNXT_FW_CAP_HCOMM_FW_STATUS BIT(7)
649 #define BNXT_FLOW_FLAG_L2_HDR_SRC_FILTER_EN BIT(0)
650 pthread_mutex_t flow_lock;
652 uint32_t vnic_cap_flags;
653 #define BNXT_VNIC_CAP_COS_CLASSIFY BIT(0)
654 unsigned int rx_nr_rings;
655 unsigned int rx_cp_nr_rings;
656 unsigned int rx_num_qs_per_vnic;
657 struct bnxt_rx_queue **rx_queues;
658 const void *rx_mem_zone;
659 struct rx_port_stats *hw_rx_port_stats;
660 rte_iova_t hw_rx_port_stats_map;
661 struct rx_port_stats_ext *hw_rx_port_stats_ext;
662 rte_iova_t hw_rx_port_stats_ext_map;
663 uint16_t fw_rx_port_stats_ext_size;
665 unsigned int tx_nr_rings;
666 unsigned int tx_cp_nr_rings;
667 struct bnxt_tx_queue **tx_queues;
668 const void *tx_mem_zone;
669 struct tx_port_stats *hw_tx_port_stats;
670 rte_iova_t hw_tx_port_stats_map;
671 struct tx_port_stats_ext *hw_tx_port_stats_ext;
672 rte_iova_t hw_tx_port_stats_ext_map;
673 uint16_t fw_tx_port_stats_ext_size;
675 /* Default completion ring */
676 struct bnxt_cp_ring_info *async_cp_ring;
677 struct bnxt_cp_ring_info *rxtx_nq_ring;
678 uint32_t max_ring_grps;
679 struct bnxt_ring_grp_info *grp_info;
681 unsigned int nr_vnics;
683 #define BNXT_GET_DEFAULT_VNIC(bp) (&(bp)->vnic_info[0])
684 struct bnxt_vnic_info *vnic_info;
685 STAILQ_HEAD(, bnxt_vnic_info) free_vnic_list;
687 struct bnxt_filter_info *filter_info;
688 STAILQ_HEAD(, bnxt_filter_info) free_filter_list;
690 struct bnxt_irq *irq_tbl;
692 uint8_t mac_addr[RTE_ETHER_ADDR_LEN];
694 uint16_t chimp_cmd_seq;
695 uint16_t kong_cmd_seq;
696 void *hwrm_cmd_resp_addr;
697 rte_iova_t hwrm_cmd_resp_dma_addr;
698 void *hwrm_short_cmd_req_addr;
699 rte_iova_t hwrm_short_cmd_req_dma_addr;
700 rte_spinlock_t hwrm_lock;
701 pthread_mutex_t def_cp_lock;
702 uint16_t max_req_len;
703 uint16_t max_resp_len;
704 uint16_t hwrm_max_ext_req_len;
706 /* default command timeout value of 500ms */
707 #define DFLT_HWRM_CMD_TIMEOUT 500000
708 /* short command timeout value of 50ms */
709 #define SHORT_HWRM_CMD_TIMEOUT 50000
710 /* default HWRM request timeout value */
711 uint32_t hwrm_cmd_timeout;
713 struct bnxt_link_info *link_info;
714 struct bnxt_cos_queue_info *rx_cos_queue;
715 struct bnxt_cos_queue_info *tx_cos_queue;
716 uint8_t tx_cosq_id[BNXT_COS_QUEUE_COUNT];
723 uint16_t max_rsscos_ctx;
724 uint16_t max_cp_rings;
725 uint16_t max_tx_rings;
726 uint16_t max_rx_rings;
727 #define MAX_STINGRAY_RINGS 128U
728 /* For sake of symmetry, max Tx rings == max Rx rings, one stat ctx for each */
729 #define BNXT_MAX_RX_RINGS(bp) \
730 (BNXT_STINGRAY(bp) ? RTE_MIN(RTE_MIN(bp->max_rx_rings / 2U, \
731 MAX_STINGRAY_RINGS), \
732 bp->max_stat_ctx / 2U) : \
733 RTE_MIN(bp->max_rx_rings / 2U, \
734 bp->max_stat_ctx / 2U))
735 #define BNXT_MAX_TX_RINGS(bp) \
736 (RTE_MIN((bp)->max_tx_rings, BNXT_MAX_RX_RINGS(bp)))
738 #define BNXT_MAX_RINGS(bp) \
739 (RTE_MIN((((bp)->max_cp_rings - BNXT_NUM_ASYNC_CPR(bp)) / 2U), \
740 BNXT_MAX_TX_RINGS(bp)))
742 #define BNXT_MAX_VF_REP_RINGS 8
744 uint16_t max_nq_rings;
746 uint16_t max_rx_em_flows;
748 uint16_t max_stat_ctx;
750 uint16_t first_vf_id;
752 #define BNXT_OUTER_TPID_MASK 0x0000ffff
753 #define BNXT_OUTER_TPID_BD_MASK 0xffff0000
754 #define BNXT_OUTER_TPID_BD_SHFT 16
755 uint32_t outer_tpid_bd;
756 struct bnxt_pf_info *pf;
757 struct bnxt_parent_info *parent;
759 uint8_t vxlan_port_cnt;
760 uint8_t geneve_port_cnt;
762 uint16_t geneve_port;
763 uint16_t vxlan_fw_dst_port_id;
764 uint16_t geneve_fw_dst_port_id;
766 uint32_t hwrm_spec_code;
768 struct bnxt_led_info *leds;
769 struct bnxt_ptp_cfg *ptp_cfg;
770 uint16_t vf_resv_strategy;
771 struct bnxt_ctx_mem_info *ctx;
773 uint16_t fw_reset_min_msecs;
774 uint16_t fw_reset_max_msecs;
775 uint16_t switch_domain_id;
777 struct bnxt_rep_info *rep_info;
778 uint16_t *cfa_code_map;
779 /* Struct to hold adapter error recovery related info */
780 struct bnxt_error_recovery_info *recovery_info;
781 #define BNXT_MARK_TABLE_SZ (sizeof(struct bnxt_mark_info) * 64 * 1024)
782 /* TCAM and EM should be 16-bit only. Other modes not supported. */
783 #define BNXT_FLOW_ID_MASK 0x0000ffff
784 struct bnxt_mark_info *mark_table;
786 #define BNXT_SVIF_INVALID 0xFFFF
791 struct bnxt_dmabuf_info dmabuf;
792 struct bnxt_ulp_context *ulp_ctx;
793 struct bnxt_flow_stat_info *flow_stat;
795 uint16_t max_num_kflows;
798 #define BNXT_FC_TIMER 1 /* Timer freq in Sec Flow Counters */
801 * Structure to store private data for each VF representor instance
803 struct bnxt_vf_representor {
804 uint16_t switch_domain_id;
807 uint16_t dflt_vnic_id;
809 uint32_t vfr_tx_cfa_action;
810 uint16_t rx_cfa_code;
811 uint32_t rep2vf_flow_id;
812 uint32_t vf2rep_flow_id;
813 /* Private data store of associated PF/Trusted VF */
814 struct rte_eth_dev *parent_dev;
815 uint8_t mac_addr[RTE_ETHER_ADDR_LEN];
816 uint8_t dflt_mac_addr[RTE_ETHER_ADDR_LEN];
817 struct bnxt_rx_queue **rx_queues;
818 unsigned int rx_nr_rings;
819 unsigned int tx_nr_rings;
820 uint64_t tx_pkts[BNXT_MAX_VF_REP_RINGS];
821 uint64_t tx_bytes[BNXT_MAX_VF_REP_RINGS];
822 uint64_t rx_pkts[BNXT_MAX_VF_REP_RINGS];
823 uint64_t rx_bytes[BNXT_MAX_VF_REP_RINGS];
824 uint64_t rx_drop_pkts[BNXT_MAX_VF_REP_RINGS];
825 uint64_t rx_drop_bytes[BNXT_MAX_VF_REP_RINGS];
828 struct bnxt_vf_rep_tx_queue {
829 struct bnxt_tx_queue *txq;
830 struct bnxt_vf_representor *bp;
833 int bnxt_mtu_set_op(struct rte_eth_dev *eth_dev, uint16_t new_mtu);
834 int bnxt_link_update(struct rte_eth_dev *eth_dev, int wait_to_complete,
835 bool exp_link_status);
836 int bnxt_rcv_msg_from_vf(struct bnxt *bp, uint16_t vf_id, void *msg);
837 int is_bnxt_in_error(struct bnxt *bp);
839 int bnxt_map_fw_health_status_regs(struct bnxt *bp);
840 uint32_t bnxt_read_fw_status_reg(struct bnxt *bp, uint32_t index);
841 void bnxt_schedule_fw_health_check(struct bnxt *bp);
843 bool is_bnxt_supported(struct rte_eth_dev *dev);
844 bool bnxt_stratus_device(struct bnxt *bp);
845 void bnxt_print_link_info(struct rte_eth_dev *eth_dev);
846 uint16_t bnxt_rss_hash_tbl_size(const struct bnxt *bp);
847 int bnxt_link_update_op(struct rte_eth_dev *eth_dev,
848 int wait_to_complete);
850 extern const struct rte_flow_ops bnxt_flow_ops;
852 #define bnxt_acquire_flow_lock(bp) \
853 pthread_mutex_lock(&(bp)->flow_lock)
855 #define bnxt_release_flow_lock(bp) \
856 pthread_mutex_unlock(&(bp)->flow_lock)
858 #define BNXT_VALID_VNIC_OR_RET(bp, vnic_id) do { \
859 if ((vnic_id) >= (bp)->max_vnics) { \
860 rte_flow_error_set(error, \
862 RTE_FLOW_ERROR_TYPE_ATTR_GROUP, \
864 "Group id is invalid!"); \
870 #define BNXT_ETH_DEV_IS_REPRESENTOR(eth_dev) \
871 ((eth_dev)->data->dev_flags & RTE_ETH_DEV_REPRESENTOR)
873 extern int bnxt_logtype_driver;
874 #define PMD_DRV_LOG_RAW(level, fmt, args...) \
875 rte_log(RTE_LOG_ ## level, bnxt_logtype_driver, "%s(): " fmt, \
878 #define PMD_DRV_LOG(level, fmt, args...) \
879 PMD_DRV_LOG_RAW(level, fmt, ## args)
881 extern const struct rte_flow_ops bnxt_ulp_rte_flow_ops;
882 int32_t bnxt_ulp_init(struct bnxt *bp);
883 void bnxt_ulp_deinit(struct bnxt *bp);
885 uint16_t bnxt_get_vnic_id(uint16_t port, enum bnxt_ulp_intf_type type);
886 uint16_t bnxt_get_svif(uint16_t port_id, bool func_svif,
887 enum bnxt_ulp_intf_type type);
888 uint16_t bnxt_get_fw_func_id(uint16_t port, enum bnxt_ulp_intf_type type);
889 uint16_t bnxt_get_parif(uint16_t port, enum bnxt_ulp_intf_type type);
890 uint16_t bnxt_get_phy_port_id(uint16_t port);
891 uint16_t bnxt_get_vport(uint16_t port);
892 enum bnxt_ulp_intf_type
893 bnxt_get_interface_type(uint16_t port);
895 void bnxt_cancel_fc_thread(struct bnxt *bp);
896 void bnxt_flow_cnt_alarm_cb(void *arg);
897 int bnxt_flow_stats_req(struct bnxt *bp);
898 int bnxt_flow_stats_cnt(struct bnxt *bp);
899 uint32_t bnxt_get_speed_capabilities(struct bnxt *bp);