1 /* SPDX-License-Identifier: BSD-3-Clause
2 * Copyright(c) 2014-2021 Broadcom
11 #include <sys/queue.h>
14 #include <rte_bus_pci.h>
15 #include <ethdev_driver.h>
16 #include <rte_memory.h>
17 #include <rte_lcore.h>
18 #include <rte_spinlock.h>
22 #include "bnxt_util.h"
26 #include "bnxt_tf_common.h"
29 #define PCI_VENDOR_ID_BROADCOM 0x14E4
32 #define BROADCOM_DEV_ID_STRATUS_NIC_VF1 0x1606
33 #define BROADCOM_DEV_ID_STRATUS_NIC_VF2 0x1609
34 #define BROADCOM_DEV_ID_STRATUS_NIC 0x1614
35 #define BROADCOM_DEV_ID_57414_VF 0x16c1
36 #define BROADCOM_DEV_ID_57304_VF 0x16cb
37 #define BROADCOM_DEV_ID_57417_MF 0x16cc
38 #define BROADCOM_DEV_ID_NS2 0x16cd
39 #define BROADCOM_DEV_ID_57406_VF 0x16d3
40 #define BROADCOM_DEV_ID_57412 0x16d6
41 #define BROADCOM_DEV_ID_57414 0x16d7
42 #define BROADCOM_DEV_ID_57416_RJ45 0x16d8
43 #define BROADCOM_DEV_ID_57417_RJ45 0x16d9
44 #define BROADCOM_DEV_ID_5741X_VF 0x16dc
45 #define BROADCOM_DEV_ID_57412_MF 0x16de
46 #define BROADCOM_DEV_ID_57317_RJ45 0x16e0
47 #define BROADCOM_DEV_ID_5731X_VF 0x16e1
48 #define BROADCOM_DEV_ID_57417_SFP 0x16e2
49 #define BROADCOM_DEV_ID_57416_SFP 0x16e3
50 #define BROADCOM_DEV_ID_57317_SFP 0x16e4
51 #define BROADCOM_DEV_ID_57407_MF 0x16ea
52 #define BROADCOM_DEV_ID_57414_MF 0x16ec
53 #define BROADCOM_DEV_ID_57416_MF 0x16ee
54 #define BROADCOM_DEV_ID_57508 0x1750
55 #define BROADCOM_DEV_ID_57504 0x1751
56 #define BROADCOM_DEV_ID_57502 0x1752
57 #define BROADCOM_DEV_ID_57508_MF1 0x1800
58 #define BROADCOM_DEV_ID_57504_MF1 0x1801
59 #define BROADCOM_DEV_ID_57502_MF1 0x1802
60 #define BROADCOM_DEV_ID_57508_MF2 0x1803
61 #define BROADCOM_DEV_ID_57504_MF2 0x1804
62 #define BROADCOM_DEV_ID_57502_MF2 0x1805
63 #define BROADCOM_DEV_ID_57500_VF1 0x1806
64 #define BROADCOM_DEV_ID_57500_VF2 0x1807
65 #define BROADCOM_DEV_ID_58802 0xd802
66 #define BROADCOM_DEV_ID_58804 0xd804
67 #define BROADCOM_DEV_ID_58808 0x16f0
68 #define BROADCOM_DEV_ID_58802_VF 0xd800
69 #define BROADCOM_DEV_ID_58812 0xd812
70 #define BROADCOM_DEV_ID_58814 0xd814
71 #define BROADCOM_DEV_ID_58818 0xd818
72 #define BROADCOM_DEV_ID_58818_VF 0xd82e
74 #define BROADCOM_DEV_957508_N2100 0x5208
75 #define IS_BNXT_DEV_957508_N2100(bp) \
76 ((bp)->pdev->id.subsystem_device_id == BROADCOM_DEV_957508_N2100)
78 #define BNXT_MAX_MTU 9574
79 #define VLAN_TAG_SIZE 4
80 #define BNXT_NUM_VLANS 2
81 #define BNXT_MAX_PKT_LEN (BNXT_MAX_MTU + RTE_ETHER_HDR_LEN +\
83 (BNXT_NUM_VLANS * VLAN_TAG_SIZE))
84 /* FW adds extra 4 bytes for FCS */
85 #define BNXT_VNIC_MRU(mtu)\
86 ((mtu) + RTE_ETHER_HDR_LEN + VLAN_TAG_SIZE * BNXT_NUM_VLANS)
87 #define BNXT_VF_RSV_NUM_RSS_CTX 1
88 #define BNXT_VF_RSV_NUM_L2_CTX 4
89 /* TODO: For now, do not support VMDq/RFS on VFs. */
90 #define BNXT_VF_RSV_NUM_VNIC 1
91 #define BNXT_MAX_LED 4
92 #define BNXT_MIN_RING_DESC 16
93 #define BNXT_MAX_TX_RING_DESC 4096
94 #define BNXT_MAX_RX_RING_DESC 8192
95 #define BNXT_DB_SIZE 0x80
97 #define TPA_MAX_AGGS 64
98 #define TPA_MAX_AGGS_TH 1024
100 #define TPA_MAX_NUM_SEGS 32
101 #define TPA_MAX_SEGS_TH 8 /* 32 segments in 4-segment units */
102 #define TPA_MAX_SEGS 5 /* 32 segments in log2 units */
104 #define BNXT_TPA_MAX_AGGS(bp) \
105 (BNXT_CHIP_P5(bp) ? TPA_MAX_AGGS_TH : \
108 #define BNXT_TPA_MAX_SEGS(bp) \
109 (BNXT_CHIP_P5(bp) ? TPA_MAX_SEGS_TH : \
113 * Define the number of async completion rings to be used. Set to zero for
114 * configurations in which the maximum number of packet completion rings
115 * for packet completions is desired or when async completion handling
116 * cannot be interrupt-driven.
118 #ifdef RTE_EXEC_ENV_FREEBSD
119 /* In FreeBSD OS, nic_uio driver does not support interrupts */
120 #define BNXT_NUM_ASYNC_CPR(bp) 0U
122 #define BNXT_NUM_ASYNC_CPR(bp) 1U
125 #define BNXT_MISC_VEC_ID RTE_INTR_VEC_ZERO_OFFSET
126 #define BNXT_RX_VEC_START RTE_INTR_VEC_RXTX_OFFSET
128 /* Chimp Communication Channel */
129 #define GRCPF_REG_CHIMP_CHANNEL_OFFSET 0x0
130 #define GRCPF_REG_CHIMP_COMM_TRIGGER 0x100
131 /* Kong Communication Channel */
132 #define GRCPF_REG_KONG_CHANNEL_OFFSET 0xA00
133 #define GRCPF_REG_KONG_COMM_TRIGGER 0xB00
135 #define BNXT_INT_LAT_TMR_MIN 75
136 #define BNXT_INT_LAT_TMR_MAX 150
137 #define BNXT_NUM_CMPL_AGGR_INT 36
138 #define BNXT_CMPL_AGGR_DMA_TMR 37
139 #define BNXT_NUM_CMPL_DMA_AGGR 36
140 #define BNXT_CMPL_AGGR_DMA_TMR_DURING_INT 50
141 #define BNXT_NUM_CMPL_DMA_AGGR_DURING_INT 12
143 #define BNXT_DEFAULT_VNIC_STATE_MASK \
144 HWRM_ASYNC_EVENT_CMPL_DEFAULT_VNIC_CHANGE_EVENT_DATA1_DEF_VNIC_STATE_MASK
145 #define BNXT_DEFAULT_VNIC_STATE_SFT \
146 HWRM_ASYNC_EVENT_CMPL_DEFAULT_VNIC_CHANGE_EVENT_DATA1_DEF_VNIC_STATE_SFT
147 #define BNXT_DEFAULT_VNIC_ALLOC \
148 HWRM_ASYNC_EVENT_CMPL_DEFAULT_VNIC_CHANGE_EVENT_DATA1_DEF_VNIC_STATE_DEF_VNIC_ALLOC
149 #define BNXT_DEFAULT_VNIC_FREE \
150 HWRM_ASYNC_EVENT_CMPL_DEFAULT_VNIC_CHANGE_EVENT_DATA1_DEF_VNIC_STATE_DEF_VNIC_FREE
151 #define BNXT_DEFAULT_VNIC_CHANGE_PF_ID_MASK \
152 HWRM_ASYNC_EVENT_CMPL_DEFAULT_VNIC_CHANGE_EVENT_DATA1_PF_ID_MASK
153 #define BNXT_DEFAULT_VNIC_CHANGE_PF_ID_SFT \
154 HWRM_ASYNC_EVENT_CMPL_DEFAULT_VNIC_CHANGE_EVENT_DATA1_PF_ID_SFT
155 #define BNXT_DEFAULT_VNIC_CHANGE_VF_ID_MASK \
156 HWRM_ASYNC_EVENT_CMPL_DEFAULT_VNIC_CHANGE_EVENT_DATA1_VF_ID_MASK
157 #define BNXT_DEFAULT_VNIC_CHANGE_VF_ID_SFT \
158 HWRM_ASYNC_EVENT_CMPL_DEFAULT_VNIC_CHANGE_EVENT_DATA1_VF_ID_SFT
160 #define BNXT_EVENT_ERROR_REPORT_TYPE(data1) \
162 HWRM_ASYNC_EVENT_CMPL_ERROR_REPORT_BASE_EVENT_DATA1_ERROR_TYPE_MASK) >>\
163 HWRM_ASYNC_EVENT_CMPL_ERROR_REPORT_BASE_EVENT_DATA1_ERROR_TYPE_SFT)
165 #define BNXT_HWRM_CMD_TO_FORWARD(cmd) \
166 (bp->pf->vf_req_fwd[(cmd) / 32] |= (1 << ((cmd) % 32)))
168 struct bnxt_led_info {
172 uint8_t led_group_id;
174 uint16_t led_state_caps;
175 #define BNXT_LED_ALT_BLINK_CAP(x) ((x) & \
176 rte_cpu_to_le_16(HWRM_PORT_LED_QCFG_OUTPUT_LED0_STATE_BLINKALT))
178 uint16_t led_color_caps;
181 struct bnxt_led_cfg {
186 uint16_t led_blink_on;
187 uint16_t led_blink_off;
188 uint8_t led_group_id;
192 #define BNXT_LED_DFLT_ENA \
193 (HWRM_PORT_LED_CFG_INPUT_ENABLES_LED0_ID | \
194 HWRM_PORT_LED_CFG_INPUT_ENABLES_LED0_STATE | \
195 HWRM_PORT_LED_CFG_INPUT_ENABLES_LED0_BLINK_ON | \
196 HWRM_PORT_LED_CFG_INPUT_ENABLES_LED0_BLINK_OFF | \
197 HWRM_PORT_LED_CFG_INPUT_ENABLES_LED0_GROUP_ID)
199 #define BNXT_LED_DFLT_ENA_SHIFT 6
201 #define BNXT_LED_DFLT_ENABLES(x) \
202 rte_cpu_to_le_32(BNXT_LED_DFLT_ENA << (BNXT_LED_DFLT_ENA_SHIFT * (x)))
204 struct bnxt_vlan_table_entry {
209 struct bnxt_vlan_antispoof_table_entry {
215 struct bnxt_child_vf_info {
217 struct bnxt_vlan_table_entry *vlan_table;
218 struct bnxt_vlan_antispoof_table_entry *vlan_as_table;
219 STAILQ_HEAD(, bnxt_filter_info) filter;
220 uint32_t func_cfg_flags;
223 uint16_t max_tx_rate;
226 uint8_t mac_spoof_en;
227 uint8_t vlan_spoof_en;
232 struct bnxt_parent_info {
233 #define BNXT_PF_FID_INVALID 0xFFFF
237 uint8_t mac_addr[RTE_ETHER_ADDR_LEN];
240 struct bnxt_pf_info {
241 #define BNXT_FIRST_PF_FID 1
242 #define BNXT_MAX_VFS(bp) ((bp)->pf->max_vfs)
243 #define BNXT_MAX_VF_REPS 64
244 #define BNXT_TOTAL_VFS(bp) ((bp)->pf->total_vfs)
245 #define BNXT_FIRST_VF_FID 128
246 #define BNXT_PF_RINGS_USED(bp) bnxt_get_num_queues(bp)
247 #define BNXT_PF_RINGS_AVAIL(bp) ((bp)->pf->max_cp_rings - \
248 BNXT_PF_RINGS_USED(bp))
250 uint16_t first_vf_id;
253 uint16_t total_vfs; /* Total VFs possible.
254 * Not necessarily enabled.
256 uint32_t func_cfg_flags;
258 rte_iova_t vf_req_buf_dma_addr;
259 uint32_t vf_req_fwd[8];
260 uint16_t total_vnics;
261 struct bnxt_child_vf_info *vf_info;
262 #define BNXT_EVB_MODE_NONE 0
263 #define BNXT_EVB_MODE_VEB 1
264 #define BNXT_EVB_MODE_VEPA 2
268 /* Max wait time for link up is 10s and link down is 500ms */
269 #define BNXT_MAX_LINK_WAIT_CNT 200
270 #define BNXT_MIN_LINK_WAIT_CNT 10
271 #define BNXT_LINK_WAIT_INTERVAL 50
272 struct bnxt_link_info {
275 uint8_t phy_link_status;
283 #define PHY_VER_LEN 3
284 uint8_t phy_ver[PHY_VER_LEN];
286 uint16_t support_speeds;
287 uint16_t auto_link_speed;
288 uint16_t force_link_speed;
289 uint16_t auto_link_speed_mask;
290 uint32_t preemphasis;
293 uint16_t support_auto_speeds;
294 uint8_t link_signal_mode;
295 uint16_t force_pam4_link_speed;
296 uint16_t support_pam4_speeds;
297 uint16_t auto_pam4_link_speeds;
298 uint16_t support_pam4_auto_speeds;
299 uint8_t req_signal_mode;
300 uint8_t module_status;
303 #define BNXT_COS_QUEUE_COUNT 8
304 struct bnxt_cos_queue_info {
310 STAILQ_ENTRY(rte_flow) next;
311 struct bnxt_filter_info *filter;
312 struct bnxt_vnic_info *vnic;
315 #define BNXT_PTP_RX_PND_CNT 10
316 #define BNXT_PTP_FLAGS_PATH_TX 0x0
317 #define BNXT_PTP_FLAGS_PATH_RX 0x1
318 #define BNXT_PTP_FLAGS_CURRENT_TIME 0x2
319 #define BNXT_PTP_CURRENT_TIME_MASK 0xFFFF00000000ULL
321 struct bnxt_ptp_cfg {
322 #define BNXT_GRCPF_REG_WINDOW_BASE_OUT 0x400
323 #define BNXT_GRCPF_REG_SYNC_TIME 0x480
324 #define BNXT_CYCLECOUNTER_MASK 0xffffffffffffffffULL
325 struct rte_timecounter tc;
326 struct rte_timecounter tx_tstamp_tc;
327 struct rte_timecounter rx_tstamp_tc;
329 #define BNXT_MAX_TX_TS 1
331 #define BNXT_PTP_MSG_SYNC BIT(0)
332 #define BNXT_PTP_MSG_DELAY_REQ BIT(1)
333 #define BNXT_PTP_MSG_PDELAY_REQ BIT(2)
334 #define BNXT_PTP_MSG_PDELAY_RESP BIT(3)
335 #define BNXT_PTP_MSG_FOLLOW_UP BIT(8)
336 #define BNXT_PTP_MSG_DELAY_RESP BIT(9)
337 #define BNXT_PTP_MSG_PDELAY_RESP_FOLLOW_UP BIT(10)
338 #define BNXT_PTP_MSG_ANNOUNCE BIT(11)
339 #define BNXT_PTP_MSG_SIGNALING BIT(12)
340 #define BNXT_PTP_MSG_MANAGEMENT BIT(13)
341 #define BNXT_PTP_MSG_EVENTS (BNXT_PTP_MSG_SYNC | \
342 BNXT_PTP_MSG_DELAY_REQ | \
343 BNXT_PTP_MSG_PDELAY_REQ | \
344 BNXT_PTP_MSG_PDELAY_RESP)
345 uint8_t tx_tstamp_en:1;
348 #define BNXT_PTP_RX_TS_L 0
349 #define BNXT_PTP_RX_TS_H 1
350 #define BNXT_PTP_RX_SEQ 2
351 #define BNXT_PTP_RX_FIFO 3
352 #define BNXT_PTP_RX_FIFO_PENDING 0x1
353 #define BNXT_PTP_RX_FIFO_ADV 4
354 #define BNXT_PTP_RX_REGS 5
356 #define BNXT_PTP_TX_TS_L 0
357 #define BNXT_PTP_TX_TS_H 1
358 #define BNXT_PTP_TX_SEQ 2
359 #define BNXT_PTP_TX_FIFO 3
360 #define BNXT_PTP_TX_FIFO_EMPTY 0x2
361 #define BNXT_PTP_TX_REGS 4
362 uint32_t rx_regs[BNXT_PTP_RX_REGS];
363 uint32_t rx_mapped_regs[BNXT_PTP_RX_REGS];
364 uint32_t tx_regs[BNXT_PTP_TX_REGS];
365 uint32_t tx_mapped_regs[BNXT_PTP_TX_REGS];
367 /* On Thor, the Rx timestamp is present in the Rx completion record */
368 uint64_t rx_timestamp;
369 uint64_t current_time;
373 uint16_t num_cmpl_aggr_int;
374 uint16_t num_cmpl_dma_aggr;
375 uint16_t num_cmpl_dma_aggr_during_int;
376 uint16_t int_lat_tmr_max;
377 uint16_t int_lat_tmr_min;
378 uint16_t cmpl_aggr_dma_tmr;
379 uint16_t cmpl_aggr_dma_tmr_during_int;
382 /* 64-bit doorbell */
383 #define DBR_EPOCH_MASK 0x01000000UL
384 #define DBR_EPOCH_SFT 24
385 #define DBR_XID_SFT 32
386 #define DBR_PATH_L2 (0x1ULL << 56)
387 #define DBR_VALID (0x1ULL << 58)
388 #define DBR_TYPE_SQ (0x0ULL << 60)
389 #define DBR_TYPE_SRQ (0x2ULL << 60)
390 #define DBR_TYPE_CQ (0x4ULL << 60)
391 #define DBR_TYPE_NQ (0xaULL << 60)
392 #define DBR_TYPE_NQ_ARM (0xbULL << 60)
394 #define DB_PF_OFFSET 0x10000
395 #define DB_VF_OFFSET 0x4000
397 #define BNXT_RSS_TBL_SIZE_P5 512U
398 #define BNXT_RSS_ENTRIES_PER_CTX_P5 64
399 #define BNXT_MAX_RSS_CTXTS_P5 \
400 (BNXT_RSS_TBL_SIZE_P5 / BNXT_RSS_ENTRIES_PER_CTX_P5)
402 #define BNXT_MAX_QUEUE 8
403 #define BNXT_MAX_TQM_SP_RINGS 1
404 #define BNXT_MAX_TQM_FP_LEGACY_RINGS 8
405 #define BNXT_MAX_TQM_FP_RINGS 9
406 #define BNXT_MAX_TQM_LEGACY_RINGS \
407 (BNXT_MAX_TQM_SP_RINGS + BNXT_MAX_TQM_FP_LEGACY_RINGS)
408 #define BNXT_MAX_TQM_RINGS \
409 (BNXT_MAX_TQM_SP_RINGS + BNXT_MAX_TQM_FP_RINGS)
410 #define BNXT_BACKING_STORE_CFG_LEGACY_LEN 256
411 #define BNXT_BACKING_STORE_CFG_LEN \
412 sizeof(struct hwrm_func_backing_store_cfg_input)
413 #define BNXT_PAGE_SHFT 12
414 #define BNXT_PAGE_SIZE (1 << BNXT_PAGE_SHFT)
415 #define MAX_CTX_PAGES (BNXT_PAGE_SIZE / 8)
417 #define PTU_PTE_VALID 0x1UL
418 #define PTU_PTE_LAST 0x2UL
419 #define PTU_PTE_NEXT_TO_LAST 0x4UL
421 struct bnxt_ring_mem_info {
425 #define BNXT_RMEM_VALID_PTE_FLAG 1
426 #define BNXT_RMEM_RING_PTE_FLAG 2
430 const struct rte_memzone *mz;
433 rte_iova_t pg_tbl_map;
434 const struct rte_memzone *pg_tbl_mz;
440 struct bnxt_ctx_pg_info {
442 void *ctx_pg_arr[MAX_CTX_PAGES];
443 rte_iova_t ctx_dma_arr[MAX_CTX_PAGES];
444 struct bnxt_ring_mem_info ring_mem;
447 struct bnxt_ctx_mem_info {
448 uint32_t qp_max_entries;
449 uint16_t qp_min_qp1_entries;
450 uint16_t qp_max_l2_entries;
451 uint16_t qp_entry_size;
452 uint16_t srq_max_l2_entries;
453 uint32_t srq_max_entries;
454 uint16_t srq_entry_size;
455 uint16_t cq_max_l2_entries;
456 uint32_t cq_max_entries;
457 uint16_t cq_entry_size;
458 uint16_t vnic_max_vnic_entries;
459 uint16_t vnic_max_ring_table_entries;
460 uint16_t vnic_entry_size;
461 uint32_t stat_max_entries;
462 uint16_t stat_entry_size;
463 uint16_t tqm_entry_size;
464 uint32_t tqm_min_entries_per_ring;
465 uint32_t tqm_max_entries_per_ring;
466 uint32_t mrav_max_entries;
467 uint16_t mrav_entry_size;
468 uint16_t tim_entry_size;
469 uint32_t tim_max_entries;
470 uint8_t tqm_entries_multiple;
471 uint8_t tqm_fp_rings_count;
474 #define BNXT_CTX_FLAG_INITED 0x01
476 struct bnxt_ctx_pg_info qp_mem;
477 struct bnxt_ctx_pg_info srq_mem;
478 struct bnxt_ctx_pg_info cq_mem;
479 struct bnxt_ctx_pg_info vnic_mem;
480 struct bnxt_ctx_pg_info stat_mem;
481 struct bnxt_ctx_pg_info *tqm_mem[BNXT_MAX_TQM_RINGS];
484 struct bnxt_ctx_mem_buf_info {
491 /* Maximum Firmware Reset bail out value in milliseconds */
492 #define BNXT_MAX_FW_RESET_TIMEOUT 6000
493 /* Minimum time required for the firmware readiness in milliseconds */
494 #define BNXT_MIN_FW_READY_TIMEOUT 2000
495 /* Frequency for the firmware readiness check in milliseconds */
496 #define BNXT_FW_READY_WAIT_INTERVAL 100
498 #define US_PER_MS 1000
499 #define NS_PER_US 1000
501 struct bnxt_error_recovery_info {
502 /* All units in milliseconds */
503 uint32_t driver_polling_freq;
504 uint32_t primary_func_wait_period;
505 uint32_t normal_func_wait_period;
506 uint32_t primary_func_wait_period_after_reset;
507 uint32_t max_bailout_time_after_reset;
508 #define BNXT_FW_STATUS_REG 0
509 #define BNXT_FW_HEARTBEAT_CNT_REG 1
510 #define BNXT_FW_RECOVERY_CNT_REG 2
511 #define BNXT_FW_RESET_INPROG_REG 3
512 #define BNXT_FW_STATUS_REG_CNT 4
513 uint32_t status_regs[BNXT_FW_STATUS_REG_CNT];
514 uint32_t mapped_status_regs[BNXT_FW_STATUS_REG_CNT];
515 uint32_t reset_inprogress_reg_mask;
516 #define BNXT_NUM_RESET_REG 16
517 uint8_t reg_array_cnt;
518 uint32_t reset_reg[BNXT_NUM_RESET_REG];
519 uint32_t reset_reg_val[BNXT_NUM_RESET_REG];
520 uint8_t delay_after_reset[BNXT_NUM_RESET_REG];
521 #define BNXT_FLAG_ERROR_RECOVERY_HOST BIT(0)
522 #define BNXT_FLAG_ERROR_RECOVERY_CO_CPU BIT(1)
523 #define BNXT_FLAG_PRIMARY_FUNC BIT(2)
524 #define BNXT_FLAG_RECOVERY_ENABLED BIT(3)
527 uint32_t last_heart_beat;
528 uint32_t last_reset_counter;
531 /* Frequency for the FUNC_DRV_IF_CHANGE retry in milliseconds */
532 #define BNXT_IF_CHANGE_RETRY_INTERVAL 50
533 /* Maximum retry count for FUNC_DRV_IF_CHANGE */
534 #define BNXT_IF_CHANGE_RETRY_COUNT 40
536 struct bnxt_mark_info {
541 struct bnxt_rep_info {
542 struct rte_eth_dev *vfr_eth_dev;
543 pthread_mutex_t vfr_lock;
544 pthread_mutex_t vfr_start_lock;
548 /* address space location of register */
549 #define BNXT_FW_STATUS_REG_TYPE_MASK 3
550 /* register is located in PCIe config space */
551 #define BNXT_FW_STATUS_REG_TYPE_CFG 0
552 /* register is located in GRC address space */
553 #define BNXT_FW_STATUS_REG_TYPE_GRC 1
554 /* register is located in BAR0 */
555 #define BNXT_FW_STATUS_REG_TYPE_BAR0 2
556 /* register is located in BAR1 */
557 #define BNXT_FW_STATUS_REG_TYPE_BAR1 3
559 #define BNXT_FW_STATUS_REG_TYPE(reg) ((reg) & BNXT_FW_STATUS_REG_TYPE_MASK)
560 #define BNXT_FW_STATUS_REG_OFF(reg) ((reg) & ~BNXT_FW_STATUS_REG_TYPE_MASK)
562 #define BNXT_GRCP_WINDOW_2_BASE 0x2000
563 #define BNXT_GRCP_WINDOW_3_BASE 0x3000
565 #define BNXT_GRCP_BASE_MASK 0xfffff000
566 #define BNXT_GRCP_OFFSET_MASK 0x00000ffc
568 #define BNXT_FW_STATUS_HEALTHY 0x8000
569 #define BNXT_FW_STATUS_SHUTDOWN 0x100000
571 #define BNXT_ETH_RSS_SUPPORT ( \
573 ETH_RSS_NONFRAG_IPV4_TCP | \
574 ETH_RSS_NONFRAG_IPV4_UDP | \
576 ETH_RSS_NONFRAG_IPV6_TCP | \
577 ETH_RSS_NONFRAG_IPV6_UDP | \
580 #define BNXT_DEV_TX_OFFLOAD_SUPPORT (DEV_TX_OFFLOAD_IPV4_CKSUM | \
581 DEV_TX_OFFLOAD_TCP_CKSUM | \
582 DEV_TX_OFFLOAD_UDP_CKSUM | \
583 DEV_TX_OFFLOAD_TCP_TSO | \
584 DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM | \
585 DEV_TX_OFFLOAD_VXLAN_TNL_TSO | \
586 DEV_TX_OFFLOAD_GRE_TNL_TSO | \
587 DEV_TX_OFFLOAD_IPIP_TNL_TSO | \
588 DEV_TX_OFFLOAD_GENEVE_TNL_TSO | \
589 DEV_TX_OFFLOAD_QINQ_INSERT | \
590 DEV_TX_OFFLOAD_MULTI_SEGS)
592 #define BNXT_DEV_RX_OFFLOAD_SUPPORT (DEV_RX_OFFLOAD_VLAN_FILTER | \
593 DEV_RX_OFFLOAD_IPV4_CKSUM | \
594 DEV_RX_OFFLOAD_UDP_CKSUM | \
595 DEV_RX_OFFLOAD_TCP_CKSUM | \
596 DEV_RX_OFFLOAD_OUTER_IPV4_CKSUM | \
597 DEV_RX_OFFLOAD_OUTER_UDP_CKSUM | \
598 DEV_RX_OFFLOAD_KEEP_CRC | \
599 DEV_RX_OFFLOAD_VLAN_EXTEND | \
600 DEV_RX_OFFLOAD_TCP_LRO | \
601 DEV_RX_OFFLOAD_SCATTER | \
602 DEV_RX_OFFLOAD_RSS_HASH)
604 #define BNXT_HWRM_SHORT_REQ_LEN sizeof(struct hwrm_short_input)
606 struct bnxt_flow_stat_info {
609 struct bnxt_ctx_mem_buf_info rx_fc_in_tbl;
610 struct bnxt_ctx_mem_buf_info rx_fc_out_tbl;
611 struct bnxt_ctx_mem_buf_info tx_fc_in_tbl;
612 struct bnxt_ctx_mem_buf_info tx_fc_out_tbl;
615 struct bnxt_ring_stats {
616 /* Number of transmitted unicast packets */
617 uint64_t tx_ucast_pkts;
618 /* Number of transmitted multicast packets */
619 uint64_t tx_mcast_pkts;
620 /* Number of transmitted broadcast packets */
621 uint64_t tx_bcast_pkts;
622 /* Number of packets discarded in transmit path */
623 uint64_t tx_discard_pkts;
624 /* Number of packets in transmit path with error */
625 uint64_t tx_error_pkts;
626 /* Number of transmitted bytes for unicast traffic */
627 uint64_t tx_ucast_bytes;
628 /* Number of transmitted bytes for multicast traffic */
629 uint64_t tx_mcast_bytes;
630 /* Number of transmitted bytes for broadcast traffic */
631 uint64_t tx_bcast_bytes;
632 /* Number of received unicast packets */
633 uint64_t rx_ucast_pkts;
634 /* Number of received multicast packets */
635 uint64_t rx_mcast_pkts;
636 /* Number of received broadcast packets */
637 uint64_t rx_bcast_pkts;
638 /* Number of packets discarded in receive path */
639 uint64_t rx_discard_pkts;
640 /* Number of packets in receive path with errors */
641 uint64_t rx_error_pkts;
642 /* Number of received bytes for unicast traffic */
643 uint64_t rx_ucast_bytes;
644 /* Number of received bytes for multicast traffic */
645 uint64_t rx_mcast_bytes;
646 /* Number of received bytes for broadcast traffic */
647 uint64_t rx_bcast_bytes;
648 /* Number of aggregated unicast packets */
649 uint64_t rx_agg_pkts;
650 /* Number of aggregated unicast bytes */
651 uint64_t rx_agg_bytes;
652 /* Number of aggregation events */
653 uint64_t rx_agg_events;
654 /* Number of aborted aggregations */
655 uint64_t rx_agg_aborts;
661 struct rte_eth_dev *eth_dev;
662 struct rte_pci_device *pdev;
667 #define BNXT_FLAG_REGISTERED BIT(0)
668 #define BNXT_FLAG_VF BIT(1)
669 #define BNXT_FLAG_PORT_STATS BIT(2)
670 #define BNXT_FLAG_JUMBO BIT(3)
671 #define BNXT_FLAG_SHORT_CMD BIT(4)
672 #define BNXT_FLAG_UPDATE_HASH BIT(5)
673 #define BNXT_FLAG_PTP_SUPPORTED BIT(6)
674 #define BNXT_FLAG_MULTI_HOST BIT(7)
675 #define BNXT_FLAG_EXT_RX_PORT_STATS BIT(8)
676 #define BNXT_FLAG_EXT_TX_PORT_STATS BIT(9)
677 #define BNXT_FLAG_KONG_MB_EN BIT(10)
678 #define BNXT_FLAG_TRUSTED_VF_EN BIT(11)
679 #define BNXT_FLAG_DFLT_VNIC_SET BIT(12)
680 #define BNXT_FLAG_CHIP_P5 BIT(13)
681 #define BNXT_FLAG_STINGRAY BIT(14)
682 #define BNXT_FLAG_FW_RESET BIT(15)
683 #define BNXT_FLAG_FATAL_ERROR BIT(16)
684 #define BNXT_FLAG_IF_CHANGE_HOT_FW_RESET_DONE BIT(17)
685 #define BNXT_FLAG_FW_HEALTH_CHECK_SCHEDULED BIT(18)
686 #define BNXT_FLAG_EXT_STATS_SUPPORTED BIT(19)
687 #define BNXT_FLAG_NEW_RM BIT(20)
688 #define BNXT_FLAG_NPAR_PF BIT(21)
689 #define BNXT_FLAG_FW_CAP_ONE_STEP_TX_TS BIT(22)
690 #define BNXT_FLAG_FC_THREAD BIT(23)
691 #define BNXT_FLAG_RX_VECTOR_PKT_MODE BIT(24)
692 #define BNXT_FLAG_FLOW_XSTATS_EN BIT(25)
693 #define BNXT_FLAG_DFLT_MAC_SET BIT(26)
694 #define BNXT_FLAG_GFID_ENABLE BIT(27)
695 #define BNXT_FLAG_RFS_NEEDS_VNIC BIT(28)
696 #define BNXT_FLAG_FLOW_CFA_RFS_RING_TBL_IDX_V2 BIT(29)
697 #define BNXT_RFS_NEEDS_VNIC(bp) ((bp)->flags & BNXT_FLAG_RFS_NEEDS_VNIC)
698 #define BNXT_PF(bp) (!((bp)->flags & BNXT_FLAG_VF))
699 #define BNXT_VF(bp) ((bp)->flags & BNXT_FLAG_VF)
700 #define BNXT_NPAR(bp) ((bp)->flags & BNXT_FLAG_NPAR_PF)
701 #define BNXT_MH(bp) ((bp)->flags & BNXT_FLAG_MULTI_HOST)
702 #define BNXT_SINGLE_PF(bp) (BNXT_PF(bp) && !BNXT_NPAR(bp) && !BNXT_MH(bp))
703 #define BNXT_USE_CHIMP_MB 0 //For non-CFA commands, everything uses Chimp.
704 #define BNXT_USE_KONG(bp) ((bp)->flags & BNXT_FLAG_KONG_MB_EN)
705 #define BNXT_VF_IS_TRUSTED(bp) ((bp)->flags & BNXT_FLAG_TRUSTED_VF_EN)
706 #define BNXT_CHIP_P5(bp) ((bp)->flags & BNXT_FLAG_CHIP_P5)
707 #define BNXT_STINGRAY(bp) ((bp)->flags & BNXT_FLAG_STINGRAY)
708 #define BNXT_HAS_NQ(bp) BNXT_CHIP_P5(bp)
709 #define BNXT_HAS_RING_GRPS(bp) (!BNXT_CHIP_P5(bp))
710 #define BNXT_FLOW_XSTATS_EN(bp) ((bp)->flags & BNXT_FLAG_FLOW_XSTATS_EN)
711 #define BNXT_HAS_DFLT_MAC_SET(bp) ((bp)->flags & BNXT_FLAG_DFLT_MAC_SET)
712 #define BNXT_GFID_ENABLED(bp) ((bp)->flags & BNXT_FLAG_GFID_ENABLE)
715 #define BNXT_FLAGS2_PTP_TIMESYNC_ENABLED BIT(0)
716 #define BNXT_FLAGS2_PTP_ALARM_SCHEDULED BIT(1)
717 #define BNXT_FLAGS2_ACCUM_STATS_EN BIT(2)
718 #define BNXT_P5_PTP_TIMESYNC_ENABLED(bp) \
719 ((bp)->flags2 & BNXT_FLAGS2_PTP_TIMESYNC_ENABLED)
720 #define BNXT_ACCUM_STATS_EN(bp) \
721 ((bp)->flags2 & BNXT_FLAGS2_ACCUM_STATS_EN)
724 #define CHIP_NUM_58818 0xd818
725 #define BNXT_CHIP_SR2(bp) ((bp)->chip_num == CHIP_NUM_58818)
728 #define BNXT_FW_CAP_HOT_RESET BIT(0)
729 #define BNXT_FW_CAP_IF_CHANGE BIT(1)
730 #define BNXT_FW_CAP_ERROR_RECOVERY BIT(2)
731 #define BNXT_FW_CAP_ERR_RECOVER_RELOAD BIT(3)
732 #define BNXT_FW_CAP_HCOMM_FW_STATUS BIT(4)
733 #define BNXT_FW_CAP_ADV_FLOW_MGMT BIT(5)
734 #define BNXT_FW_CAP_ADV_FLOW_COUNTERS BIT(6)
735 #define BNXT_FW_CAP_LINK_ADMIN BIT(7)
736 #define BNXT_FW_CAP_TRUFLOW_EN BIT(8)
737 #define BNXT_FW_CAP_VLAN_TX_INSERT BIT(9)
738 #define BNXT_TRUFLOW_EN(bp) ((bp)->fw_cap & BNXT_FW_CAP_TRUFLOW_EN)
740 pthread_mutex_t flow_lock;
742 uint32_t vnic_cap_flags;
743 #define BNXT_VNIC_CAP_COS_CLASSIFY BIT(0)
744 #define BNXT_VNIC_CAP_OUTER_RSS BIT(1)
745 #define BNXT_VNIC_CAP_RX_CMPL_V2 BIT(2)
746 #define BNXT_VNIC_CAP_VLAN_RX_STRIP BIT(3)
747 #define BNXT_RX_VLAN_STRIP_EN(bp) ((bp)->vnic_cap_flags & BNXT_VNIC_CAP_VLAN_RX_STRIP)
748 unsigned int rx_nr_rings;
749 unsigned int rx_cp_nr_rings;
750 unsigned int rx_num_qs_per_vnic;
751 struct bnxt_rx_queue **rx_queues;
752 const void *rx_mem_zone;
753 struct rx_port_stats *hw_rx_port_stats;
754 rte_iova_t hw_rx_port_stats_map;
755 struct rx_port_stats_ext *hw_rx_port_stats_ext;
756 rte_iova_t hw_rx_port_stats_ext_map;
757 uint16_t fw_rx_port_stats_ext_size;
759 unsigned int tx_nr_rings;
760 unsigned int tx_cp_nr_rings;
761 struct bnxt_tx_queue **tx_queues;
762 const void *tx_mem_zone;
763 struct tx_port_stats *hw_tx_port_stats;
764 rte_iova_t hw_tx_port_stats_map;
765 struct tx_port_stats_ext *hw_tx_port_stats_ext;
766 rte_iova_t hw_tx_port_stats_ext_map;
767 uint16_t fw_tx_port_stats_ext_size;
769 /* Default completion ring */
770 struct bnxt_cp_ring_info *async_cp_ring;
771 struct bnxt_cp_ring_info *rxtx_nq_ring;
772 uint32_t max_ring_grps;
773 struct bnxt_ring_grp_info *grp_info;
777 #define BNXT_GET_DEFAULT_VNIC(bp) (&(bp)->vnic_info[0])
778 struct bnxt_vnic_info *vnic_info;
779 STAILQ_HEAD(, bnxt_vnic_info) free_vnic_list;
781 struct bnxt_filter_info *filter_info;
782 STAILQ_HEAD(, bnxt_filter_info) free_filter_list;
784 struct bnxt_irq *irq_tbl;
786 uint8_t mac_addr[RTE_ETHER_ADDR_LEN];
788 uint16_t chimp_cmd_seq;
789 uint16_t kong_cmd_seq;
790 void *hwrm_cmd_resp_addr;
791 rte_iova_t hwrm_cmd_resp_dma_addr;
792 void *hwrm_short_cmd_req_addr;
793 rte_iova_t hwrm_short_cmd_req_dma_addr;
794 rte_spinlock_t hwrm_lock;
795 /* synchronize between dev_configure_op and int handler */
796 pthread_mutex_t def_cp_lock;
797 /* synchronize between dev_start_op and async evt handler
798 * Locking sequence in async evt handler will be
802 pthread_mutex_t health_check_lock;
803 /* synchronize between dev_stop/dev_close_op and
804 * error recovery thread triggered as part of
805 * HWRM_ASYNC_EVENT_CMPL_EVENT_ID_RESET_NOTIFY
807 pthread_mutex_t err_recovery_lock;
808 uint16_t max_req_len;
809 uint16_t max_resp_len;
810 uint16_t hwrm_max_ext_req_len;
812 /* default command timeout value of 500ms */
813 #define DFLT_HWRM_CMD_TIMEOUT 500000
814 /* short command timeout value of 50ms */
815 #define SHORT_HWRM_CMD_TIMEOUT 50000
816 /* default HWRM request timeout value */
817 uint32_t hwrm_cmd_timeout;
819 struct bnxt_link_info *link_info;
820 struct bnxt_cos_queue_info *rx_cos_queue;
821 struct bnxt_cos_queue_info *tx_cos_queue;
822 uint8_t tx_cosq_id[BNXT_COS_QUEUE_COUNT];
829 uint16_t max_rsscos_ctx;
830 uint16_t max_cp_rings;
831 uint16_t max_tx_rings;
832 uint16_t max_rx_rings;
833 #define MAX_STINGRAY_RINGS 236U
834 #define BNXT_MAX_VF_REP_RINGS 8
836 uint16_t max_nq_rings;
838 uint16_t max_rx_em_flows;
840 uint16_t max_stat_ctx;
842 uint16_t first_vf_id;
844 #define BNXT_OUTER_TPID_MASK 0x0000ffff
845 #define BNXT_OUTER_TPID_BD_MASK 0xffff0000
846 #define BNXT_OUTER_TPID_BD_SHFT 16
847 uint32_t outer_tpid_bd;
848 struct bnxt_pf_info *pf;
849 struct bnxt_parent_info *parent;
851 uint8_t vxlan_port_cnt;
852 uint8_t geneve_port_cnt;
854 uint16_t geneve_port;
855 uint16_t vxlan_fw_dst_port_id;
856 uint16_t geneve_fw_dst_port_id;
858 uint32_t hwrm_spec_code;
860 struct bnxt_led_info *leds;
861 struct bnxt_ptp_cfg *ptp_cfg;
862 uint16_t vf_resv_strategy;
863 struct bnxt_ctx_mem_info *ctx;
865 uint16_t fw_reset_min_msecs;
866 uint16_t fw_reset_max_msecs;
867 uint16_t switch_domain_id;
869 struct bnxt_rep_info *rep_info;
870 uint16_t *cfa_code_map;
871 /* Struct to hold adapter error recovery related info */
872 struct bnxt_error_recovery_info *recovery_info;
873 #define BNXT_MARK_TABLE_SZ (sizeof(struct bnxt_mark_info) * 64 * 1024)
874 /* TCAM and EM should be 16-bit only. Other modes not supported. */
875 #define BNXT_FLOW_ID_MASK 0x0000ffff
876 struct bnxt_mark_info *mark_table;
878 #define BNXT_SVIF_INVALID 0xFFFF
883 struct tf tfp_shared;
884 struct bnxt_ulp_context *ulp_ctx;
885 struct bnxt_flow_stat_info *flow_stat;
886 uint16_t max_num_kflows;
888 uint16_t tx_cfa_action;
889 struct bnxt_ring_stats *prev_rx_ring_stats;
890 struct bnxt_ring_stats *prev_tx_ring_stats;
894 inline uint16_t bnxt_max_rings(struct bnxt *bp)
896 uint16_t max_tx_rings = bp->max_tx_rings;
897 uint16_t max_rx_rings = bp->max_rx_rings;
898 uint16_t max_cp_rings = bp->max_cp_rings;
901 /* For the sake of symmetry:
902 * max Tx rings == max Rx rings, one stat ctx for each.
904 if (BNXT_STINGRAY(bp)) {
905 max_rx_rings = RTE_MIN(RTE_MIN(max_rx_rings / 2U,
907 bp->max_stat_ctx / 2U);
909 max_rx_rings = RTE_MIN(max_rx_rings / 2U,
910 bp->max_stat_ctx / 2U);
914 * RSS table size in Thor is 512.
915 * Cap max Rx rings to the same value for RSS.
917 if (BNXT_CHIP_P5(bp))
918 max_rx_rings = RTE_MIN(max_rx_rings, BNXT_RSS_TBL_SIZE_P5);
920 max_tx_rings = RTE_MIN(max_tx_rings, max_rx_rings);
921 if (max_cp_rings > BNXT_NUM_ASYNC_CPR(bp))
922 max_cp_rings -= BNXT_NUM_ASYNC_CPR(bp);
923 max_rings = RTE_MIN(max_cp_rings / 2U, max_tx_rings);
928 #define BNXT_FC_TIMER 1 /* Timer freq in Sec Flow Counters */
931 * Structure to store private data for each VF representor instance
933 struct bnxt_representor {
934 uint16_t switch_domain_id;
936 #define BNXT_REP_IS_PF BIT(0)
937 #define BNXT_REP_Q_R2F_VALID BIT(1)
938 #define BNXT_REP_Q_F2R_VALID BIT(2)
939 #define BNXT_REP_FC_R2F_VALID BIT(3)
940 #define BNXT_REP_FC_F2R_VALID BIT(4)
941 #define BNXT_REP_BASED_PF_VALID BIT(5)
944 #define BNXT_DFLT_VNIC_ID_INVALID 0xFFFF
945 uint16_t dflt_vnic_id;
947 uint16_t vfr_tx_cfa_action;
948 uint8_t parent_pf_idx; /* Logical PF index */
949 uint32_t dpdk_port_id;
950 uint32_t rep_based_pf;
955 /* Private data store of associated PF/Trusted VF */
956 struct rte_eth_dev *parent_dev;
957 uint8_t mac_addr[RTE_ETHER_ADDR_LEN];
958 uint8_t dflt_mac_addr[RTE_ETHER_ADDR_LEN];
959 struct bnxt_rx_queue **rx_queues;
960 unsigned int rx_nr_rings;
961 unsigned int tx_nr_rings;
962 uint64_t tx_pkts[BNXT_MAX_VF_REP_RINGS];
963 uint64_t tx_bytes[BNXT_MAX_VF_REP_RINGS];
964 uint64_t rx_pkts[BNXT_MAX_VF_REP_RINGS];
965 uint64_t rx_bytes[BNXT_MAX_VF_REP_RINGS];
966 uint64_t rx_drop_pkts[BNXT_MAX_VF_REP_RINGS];
967 uint64_t rx_drop_bytes[BNXT_MAX_VF_REP_RINGS];
970 #define BNXT_REP_PF(vfr_bp) ((vfr_bp)->flags & BNXT_REP_IS_PF)
971 #define BNXT_REP_BASED_PF(vfr_bp) \
972 ((vfr_bp)->flags & BNXT_REP_BASED_PF_VALID)
974 struct bnxt_vf_rep_tx_queue {
975 struct bnxt_tx_queue *txq;
976 struct bnxt_representor *bp;
979 #define I2C_DEV_ADDR_A0 0xa0
980 #define I2C_DEV_ADDR_A2 0xa2
981 #define SFF_DIAG_SUPPORT_OFFSET 0x5c
982 #define SFF_MODULE_ID_SFP 0x3
983 #define SFF_MODULE_ID_QSFP 0xc
984 #define SFF_MODULE_ID_QSFP_PLUS 0xd
985 #define SFF_MODULE_ID_QSFP28 0x11
986 #define SFF8636_FLATMEM_OFFSET 0x2
987 #define SFF8636_FLATMEM_MASK 0x4
988 #define SFF8636_OPT_PAGES_OFFSET 0xc3
989 #define SFF8636_PAGE1_MASK 0x40
990 #define SFF8636_PAGE2_MASK 0x80
991 #define BNXT_MAX_PHY_I2C_RESP_SIZE 64
993 int bnxt_mtu_set_op(struct rte_eth_dev *eth_dev, uint16_t new_mtu);
994 int bnxt_link_update(struct rte_eth_dev *eth_dev, int wait_to_complete,
995 bool exp_link_status);
996 int bnxt_rcv_msg_from_vf(struct bnxt *bp, uint16_t vf_id, void *msg);
997 int is_bnxt_in_error(struct bnxt *bp);
999 int bnxt_map_fw_health_status_regs(struct bnxt *bp);
1000 uint32_t bnxt_read_fw_status_reg(struct bnxt *bp, uint32_t index);
1001 void bnxt_schedule_fw_health_check(struct bnxt *bp);
1003 bool is_bnxt_supported(struct rte_eth_dev *dev);
1004 bool bnxt_stratus_device(struct bnxt *bp);
1005 void bnxt_print_link_info(struct rte_eth_dev *eth_dev);
1006 uint16_t bnxt_rss_hash_tbl_size(const struct bnxt *bp);
1007 int bnxt_link_update_op(struct rte_eth_dev *eth_dev,
1008 int wait_to_complete);
1009 uint16_t bnxt_dummy_recv_pkts(void *rx_queue, struct rte_mbuf **rx_pkts,
1011 uint16_t bnxt_dummy_xmit_pkts(void *tx_queue, struct rte_mbuf **tx_pkts,
1014 extern const struct rte_flow_ops bnxt_flow_ops;
1016 #define bnxt_acquire_flow_lock(bp) \
1017 pthread_mutex_lock(&(bp)->flow_lock)
1019 #define bnxt_release_flow_lock(bp) \
1020 pthread_mutex_unlock(&(bp)->flow_lock)
1022 #define BNXT_VALID_VNIC_OR_RET(bp, vnic_id) do { \
1023 if ((vnic_id) >= (bp)->max_vnics) { \
1024 rte_flow_error_set(error, \
1026 RTE_FLOW_ERROR_TYPE_ATTR_GROUP, \
1028 "Group id is invalid!"); \
1034 #define BNXT_ETH_DEV_IS_REPRESENTOR(eth_dev) \
1035 ((eth_dev)->data->dev_flags & RTE_ETH_DEV_REPRESENTOR)
1037 extern int bnxt_logtype_driver;
1038 #define PMD_DRV_LOG_RAW(level, fmt, args...) \
1039 rte_log(RTE_LOG_ ## level, bnxt_logtype_driver, "%s(): " fmt, \
1042 #define PMD_DRV_LOG(level, fmt, args...) \
1043 PMD_DRV_LOG_RAW(level, fmt, ## args)
1045 extern const struct rte_flow_ops bnxt_ulp_rte_flow_ops;
1046 int32_t bnxt_ulp_port_init(struct bnxt *bp);
1047 void bnxt_ulp_port_deinit(struct bnxt *bp);
1048 int32_t bnxt_ulp_create_df_rules(struct bnxt *bp);
1049 void bnxt_ulp_destroy_df_rules(struct bnxt *bp, bool global);
1051 bnxt_ulp_create_vfr_default_rules(struct rte_eth_dev *vfr_ethdev);
1053 bnxt_ulp_delete_vfr_default_rules(struct bnxt_representor *vfr);
1054 void bnxt_get_iface_mac(uint16_t port, enum bnxt_ulp_intf_type type,
1055 uint8_t *mac, uint8_t *parent_mac);
1056 uint16_t bnxt_get_vnic_id(uint16_t port, enum bnxt_ulp_intf_type type);
1057 uint16_t bnxt_get_parent_vnic_id(uint16_t port, enum bnxt_ulp_intf_type type);
1058 struct bnxt *bnxt_get_bp(uint16_t port);
1059 uint16_t bnxt_get_svif(uint16_t port_id, bool func_svif,
1060 enum bnxt_ulp_intf_type type);
1061 uint16_t bnxt_get_fw_func_id(uint16_t port, enum bnxt_ulp_intf_type type);
1062 uint16_t bnxt_get_parif(uint16_t port, enum bnxt_ulp_intf_type type);
1063 uint16_t bnxt_get_phy_port_id(uint16_t port);
1064 uint16_t bnxt_get_vport(uint16_t port);
1065 enum bnxt_ulp_intf_type
1066 bnxt_get_interface_type(uint16_t port);
1067 int bnxt_rep_dev_start_op(struct rte_eth_dev *eth_dev);
1069 void bnxt_cancel_fc_thread(struct bnxt *bp);
1070 void bnxt_flow_cnt_alarm_cb(void *arg);
1071 int bnxt_flow_stats_req(struct bnxt *bp);
1072 int bnxt_flow_stats_cnt(struct bnxt *bp);
1073 uint32_t bnxt_get_speed_capabilities(struct bnxt *bp);
1074 int bnxt_flow_ops_get_op(struct rte_eth_dev *dev,
1075 const struct rte_flow_ops **ops);