1 /* SPDX-License-Identifier: BSD-3-Clause
2 * Copyright(c) 2014-2021 Broadcom
8 #include <rte_byteorder.h>
9 #include <rte_common.h>
10 #include <rte_cycles.h>
11 #include <rte_malloc.h>
12 #include <rte_memzone.h>
13 #include <rte_version.h>
17 #include "bnxt_filter.h"
18 #include "bnxt_hwrm.h"
21 #include "bnxt_ring.h"
24 #include "bnxt_vnic.h"
25 #include "hsi_struct_def_dpdk.h"
27 #define HWRM_SPEC_CODE_1_8_3 0x10803
28 #define HWRM_VERSION_1_9_1 0x10901
29 #define HWRM_VERSION_1_9_2 0x10903
30 #define HWRM_VERSION_1_10_2_13 0x10a020d
31 struct bnxt_plcmodes_cfg {
33 uint16_t jumbo_thresh;
35 uint16_t hds_threshold;
38 static int page_getenum(size_t size)
54 PMD_DRV_LOG(ERR, "Page size %zu out of range\n", size);
55 return sizeof(int) * 8 - 1;
58 static int page_roundup(size_t size)
60 return 1 << page_getenum(size);
63 static void bnxt_hwrm_set_pg_attr(struct bnxt_ring_mem_info *rmem,
67 if (rmem->nr_pages == 0)
70 if (rmem->nr_pages > 1) {
72 *pg_dir = rte_cpu_to_le_64(rmem->pg_tbl_map);
74 *pg_dir = rte_cpu_to_le_64(rmem->dma_arr[0]);
78 static struct bnxt_cp_ring_info*
79 bnxt_get_ring_info_by_id(struct bnxt *bp, uint16_t rid, uint16_t type)
81 struct bnxt_cp_ring_info *cp_ring = NULL;
85 case HWRM_RING_FREE_INPUT_RING_TYPE_RX:
86 case HWRM_RING_FREE_INPUT_RING_TYPE_RX_AGG:
88 for (i = 0; i < bp->rx_cp_nr_rings; i++) {
89 struct bnxt_rx_queue *rxq = bp->rx_queues[i];
91 if (rxq->cp_ring->cp_ring_struct->fw_ring_id ==
92 rte_cpu_to_le_16(rid)) {
97 case HWRM_RING_FREE_INPUT_RING_TYPE_TX:
98 for (i = 0; i < bp->tx_cp_nr_rings; i++) {
99 struct bnxt_tx_queue *txq = bp->tx_queues[i];
101 if (txq->cp_ring->cp_ring_struct->fw_ring_id ==
102 rte_cpu_to_le_16(rid)) {
113 /* Complete a sweep of the CQ ring for the corresponding Tx/Rx/AGG ring.
114 * If the CMPL_BASE_TYPE_HWRM_DONE is not encountered by the last pass,
115 * before timeout, we force the done bit for the cleanup to proceed.
116 * Also if cpr is null, do nothing.. The HWRM command is not for a
117 * Tx/Rx/AGG ring cleanup.
120 bnxt_check_cq_hwrm_done(struct bnxt_cp_ring_info *cpr,
121 bool tx, bool rx, bool timeout)
127 done = bnxt_flush_tx_cmp(cpr);
130 done = bnxt_flush_rx_cmp(cpr);
133 PMD_DRV_LOG(DEBUG, "HWRM DONE for %s ring\n",
136 /* We are about to timeout and still haven't seen the
137 * HWRM done for the Ring free. Force the cleanup.
139 if (!done && timeout) {
141 PMD_DRV_LOG(DEBUG, "Timing out for %s ring\n",
145 /* This HWRM command is not for a Tx/Rx/AGG ring cleanup.
146 * Otherwise the cpr would have been valid. So do nothing.
155 * HWRM Functions (sent to HWRM)
156 * These are named bnxt_hwrm_*() and return 0 on success or -110 if the
157 * HWRM command times out, or a negative error code if the HWRM
158 * command was failed by the FW.
161 static int bnxt_hwrm_send_message(struct bnxt *bp, void *msg,
162 uint32_t msg_len, bool use_kong_mb)
165 struct input *req = msg;
166 struct output *resp = bp->hwrm_cmd_resp_addr;
167 uint32_t *data = msg;
170 uint16_t max_req_len = bp->max_req_len;
171 struct hwrm_short_input short_input = { 0 };
172 uint16_t bar_offset = use_kong_mb ?
173 GRCPF_REG_KONG_CHANNEL_OFFSET : GRCPF_REG_CHIMP_CHANNEL_OFFSET;
174 uint16_t mb_trigger_offset = use_kong_mb ?
175 GRCPF_REG_KONG_COMM_TRIGGER : GRCPF_REG_CHIMP_COMM_TRIGGER;
176 struct bnxt_cp_ring_info *cpr = NULL;
181 /* Do not send HWRM commands to firmware in error state */
182 if (bp->flags & BNXT_FLAG_FATAL_ERROR)
185 timeout = bp->hwrm_cmd_timeout;
187 /* Update the message length for backing store config for new FW. */
188 if (bp->fw_ver >= HWRM_VERSION_1_10_2_13 &&
189 rte_cpu_to_le_16(req->req_type) == HWRM_FUNC_BACKING_STORE_CFG)
190 msg_len = BNXT_BACKING_STORE_CFG_LEGACY_LEN;
192 if (bp->flags & BNXT_FLAG_SHORT_CMD ||
193 msg_len > bp->max_req_len) {
194 void *short_cmd_req = bp->hwrm_short_cmd_req_addr;
196 memset(short_cmd_req, 0, bp->hwrm_max_ext_req_len);
197 memcpy(short_cmd_req, req, msg_len);
199 short_input.req_type = rte_cpu_to_le_16(req->req_type);
200 short_input.signature = rte_cpu_to_le_16(
201 HWRM_SHORT_INPUT_SIGNATURE_SHORT_CMD);
202 short_input.size = rte_cpu_to_le_16(msg_len);
203 short_input.req_addr =
204 rte_cpu_to_le_64(bp->hwrm_short_cmd_req_dma_addr);
206 data = (uint32_t *)&short_input;
207 msg_len = sizeof(short_input);
209 max_req_len = BNXT_HWRM_SHORT_REQ_LEN;
212 /* Write request msg to hwrm channel */
213 for (i = 0; i < msg_len; i += 4) {
214 bar = (uint8_t *)bp->bar0 + bar_offset + i;
215 rte_write32(*data, bar);
219 /* Zero the rest of the request space */
220 for (; i < max_req_len; i += 4) {
221 bar = (uint8_t *)bp->bar0 + bar_offset + i;
225 /* Ring channel doorbell */
226 bar = (uint8_t *)bp->bar0 + mb_trigger_offset;
229 * Make sure the channel doorbell ring command complete before
230 * reading the response to avoid getting stale or invalid
235 /* Check ring flush is done.
236 * This is valid only for Tx and Rx rings (including AGG rings).
237 * The Tx and Rx rings should be freed once the HW confirms all
238 * the internal buffers and BDs associated with the rings are
239 * consumed and the corresponding DMA is handled.
241 if (rte_cpu_to_le_16(req->cmpl_ring) != INVALID_HW_RING_ID) {
242 /* Check if the TxCQ matches. If that fails check if RxCQ
243 * matches. And if neither match, is_rx = false, is_tx = false.
245 cpr = bnxt_get_ring_info_by_id(bp, req->cmpl_ring,
246 HWRM_RING_FREE_INPUT_RING_TYPE_TX);
248 /* Not a TxCQ. Check if the RxCQ matches. */
250 bnxt_get_ring_info_by_id(bp, req->cmpl_ring,
251 HWRM_RING_FREE_INPUT_RING_TYPE_RX);
259 /* Poll for the valid bit */
260 for (i = 0; i < timeout; i++) {
263 done = bnxt_check_cq_hwrm_done(cpr, is_tx, is_rx,
265 /* Sanity check on the resp->resp_len */
267 if (resp->resp_len && resp->resp_len <= bp->max_resp_len) {
268 /* Last byte of resp contains the valid key */
269 valid = (uint8_t *)resp + resp->resp_len - 1;
270 if (*valid == HWRM_RESP_VALID_KEY && done)
277 /* Suppress VER_GET timeout messages during reset recovery */
278 if (bp->flags & BNXT_FLAG_FW_RESET &&
279 rte_cpu_to_le_16(req->req_type) == HWRM_VER_GET)
283 "Error(timeout) sending msg 0x%04x, seq_id %d\n",
284 req->req_type, req->seq_id);
291 * HWRM_PREP() should be used to prepare *ALL* HWRM commands. It grabs the
292 * spinlock, and does initial processing.
294 * HWRM_CHECK_RESULT() returns errors on failure and may not be used. It
295 * releases the spinlock only if it returns. If the regular int return codes
296 * are not used by the function, HWRM_CHECK_RESULT() should not be used
297 * directly, rather it should be copied and modified to suit the function.
299 * HWRM_UNLOCK() must be called after all response processing is completed.
301 #define HWRM_PREP(req, type, kong) do { \
302 rte_spinlock_lock(&bp->hwrm_lock); \
303 if (bp->hwrm_cmd_resp_addr == NULL) { \
304 rte_spinlock_unlock(&bp->hwrm_lock); \
307 memset(bp->hwrm_cmd_resp_addr, 0, bp->max_resp_len); \
308 (req)->req_type = rte_cpu_to_le_16(type); \
309 (req)->cmpl_ring = rte_cpu_to_le_16(-1); \
310 (req)->seq_id = kong ? rte_cpu_to_le_16(bp->kong_cmd_seq++) :\
311 rte_cpu_to_le_16(bp->chimp_cmd_seq++); \
312 (req)->target_id = rte_cpu_to_le_16(0xffff); \
313 (req)->resp_addr = rte_cpu_to_le_64(bp->hwrm_cmd_resp_dma_addr); \
316 #define HWRM_CHECK_RESULT_SILENT() do {\
318 rte_spinlock_unlock(&bp->hwrm_lock); \
321 if (resp->error_code) { \
322 rc = rte_le_to_cpu_16(resp->error_code); \
323 rte_spinlock_unlock(&bp->hwrm_lock); \
328 #define HWRM_CHECK_RESULT() do {\
330 PMD_DRV_LOG(ERR, "failed rc:%d\n", rc); \
331 rte_spinlock_unlock(&bp->hwrm_lock); \
332 if (rc == HWRM_ERR_CODE_RESOURCE_ACCESS_DENIED) \
334 else if (rc == HWRM_ERR_CODE_RESOURCE_ALLOC_ERROR) \
336 else if (rc == HWRM_ERR_CODE_INVALID_PARAMS) \
338 else if (rc == HWRM_ERR_CODE_CMD_NOT_SUPPORTED) \
340 else if (rc == HWRM_ERR_CODE_HOT_RESET_PROGRESS) \
346 if (resp->error_code) { \
347 rc = rte_le_to_cpu_16(resp->error_code); \
348 if (resp->resp_len >= 16) { \
349 struct hwrm_err_output *tmp_hwrm_err_op = \
352 "error %d:%d:%08x:%04x\n", \
353 rc, tmp_hwrm_err_op->cmd_err, \
355 tmp_hwrm_err_op->opaque_0), \
357 tmp_hwrm_err_op->opaque_1)); \
359 PMD_DRV_LOG(ERR, "error %d\n", rc); \
361 rte_spinlock_unlock(&bp->hwrm_lock); \
362 if (rc == HWRM_ERR_CODE_RESOURCE_ACCESS_DENIED) \
364 else if (rc == HWRM_ERR_CODE_RESOURCE_ALLOC_ERROR) \
366 else if (rc == HWRM_ERR_CODE_INVALID_PARAMS) \
368 else if (rc == HWRM_ERR_CODE_CMD_NOT_SUPPORTED) \
370 else if (rc == HWRM_ERR_CODE_HOT_RESET_PROGRESS) \
378 #define HWRM_UNLOCK() rte_spinlock_unlock(&bp->hwrm_lock)
380 int bnxt_hwrm_tf_message_direct(struct bnxt *bp,
389 bool mailbox = BNXT_USE_CHIMP_MB;
390 struct input *req = msg;
391 struct output *resp = bp->hwrm_cmd_resp_addr;
394 mailbox = BNXT_USE_KONG(bp);
396 HWRM_PREP(req, msg_type, mailbox);
398 rc = bnxt_hwrm_send_message(bp, req, msg_len, mailbox);
403 memcpy(resp_msg, resp, resp_len);
410 int bnxt_hwrm_tf_message_tunneled(struct bnxt *bp,
414 uint32_t *tf_response_code,
418 uint32_t response_len)
421 struct hwrm_cfa_tflib_input req = { .req_type = 0 };
422 struct hwrm_cfa_tflib_output *resp = bp->hwrm_cmd_resp_addr;
423 bool mailbox = BNXT_USE_CHIMP_MB;
425 if (msg_len > sizeof(req.tf_req))
429 mailbox = BNXT_USE_KONG(bp);
431 HWRM_PREP(&req, HWRM_TF, mailbox);
432 /* Build request using the user supplied request payload.
433 * TLV request size is checked at build time against HWRM
434 * request max size, thus no checking required.
436 req.tf_type = tf_type;
437 req.tf_subtype = tf_subtype;
438 memcpy(req.tf_req, msg, msg_len);
440 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), mailbox);
443 /* Copy the resp to user provided response buffer */
444 if (response != NULL)
445 /* Post process response data. We need to copy only
446 * the 'payload' as the HWRM data structure really is
447 * HWRM header + msg header + payload and the TFLIB
448 * only provided a payload place holder.
450 if (response_len != 0) {
456 /* Extract the internal tflib response code */
457 *tf_response_code = resp->tf_resp_code;
463 int bnxt_hwrm_cfa_l2_clear_rx_mask(struct bnxt *bp, struct bnxt_vnic_info *vnic)
466 struct hwrm_cfa_l2_set_rx_mask_input req = {.req_type = 0 };
467 struct hwrm_cfa_l2_set_rx_mask_output *resp = bp->hwrm_cmd_resp_addr;
469 HWRM_PREP(&req, HWRM_CFA_L2_SET_RX_MASK, BNXT_USE_CHIMP_MB);
470 req.vnic_id = rte_cpu_to_le_16(vnic->fw_vnic_id);
473 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
481 int bnxt_hwrm_cfa_l2_set_rx_mask(struct bnxt *bp,
482 struct bnxt_vnic_info *vnic,
484 struct bnxt_vlan_table_entry *vlan_table)
487 struct hwrm_cfa_l2_set_rx_mask_input req = {.req_type = 0 };
488 struct hwrm_cfa_l2_set_rx_mask_output *resp = bp->hwrm_cmd_resp_addr;
491 if (vnic->fw_vnic_id == INVALID_HW_RING_ID)
494 HWRM_PREP(&req, HWRM_CFA_L2_SET_RX_MASK, BNXT_USE_CHIMP_MB);
495 req.vnic_id = rte_cpu_to_le_16(vnic->fw_vnic_id);
497 if (vnic->flags & BNXT_VNIC_INFO_BCAST)
498 mask |= HWRM_CFA_L2_SET_RX_MASK_INPUT_MASK_BCAST;
499 if (vnic->flags & BNXT_VNIC_INFO_UNTAGGED)
500 mask |= HWRM_CFA_L2_SET_RX_MASK_INPUT_MASK_VLAN_NONVLAN;
502 if (vnic->flags & BNXT_VNIC_INFO_PROMISC)
503 mask |= HWRM_CFA_L2_SET_RX_MASK_INPUT_MASK_PROMISCUOUS;
505 if (vnic->flags & BNXT_VNIC_INFO_ALLMULTI) {
506 mask |= HWRM_CFA_L2_SET_RX_MASK_INPUT_MASK_ALL_MCAST;
507 } else if (vnic->flags & BNXT_VNIC_INFO_MCAST) {
508 mask |= HWRM_CFA_L2_SET_RX_MASK_INPUT_MASK_MCAST;
509 req.num_mc_entries = rte_cpu_to_le_32(vnic->mc_addr_cnt);
510 req.mc_tbl_addr = rte_cpu_to_le_64(vnic->mc_list_dma_addr);
513 if (!(mask & HWRM_CFA_L2_SET_RX_MASK_INPUT_MASK_VLAN_NONVLAN))
514 mask |= HWRM_CFA_L2_SET_RX_MASK_INPUT_MASK_VLANONLY;
515 req.vlan_tag_tbl_addr =
516 rte_cpu_to_le_64(rte_malloc_virt2iova(vlan_table));
517 req.num_vlan_tags = rte_cpu_to_le_32((uint32_t)vlan_count);
519 req.mask = rte_cpu_to_le_32(mask);
521 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
529 int bnxt_hwrm_cfa_vlan_antispoof_cfg(struct bnxt *bp, uint16_t fid,
531 struct bnxt_vlan_antispoof_table_entry *vlan_table)
534 struct hwrm_cfa_vlan_antispoof_cfg_input req = {.req_type = 0 };
535 struct hwrm_cfa_vlan_antispoof_cfg_output *resp =
536 bp->hwrm_cmd_resp_addr;
539 * Older HWRM versions did not support this command, and the set_rx_mask
540 * list was used for anti-spoof. In 1.8.0, the TX path configuration was
541 * removed from set_rx_mask call, and this command was added.
543 * This command is also present from 1.7.8.11 and higher,
546 if (bp->fw_ver < ((1 << 24) | (8 << 16))) {
547 if (bp->fw_ver != ((1 << 24) | (7 << 16) | (8 << 8))) {
548 if (bp->fw_ver < ((1 << 24) | (7 << 16) | (8 << 8) |
553 HWRM_PREP(&req, HWRM_CFA_VLAN_ANTISPOOF_CFG, BNXT_USE_CHIMP_MB);
554 req.fid = rte_cpu_to_le_16(fid);
556 req.vlan_tag_mask_tbl_addr =
557 rte_cpu_to_le_64(rte_malloc_virt2iova(vlan_table));
558 req.num_vlan_entries = rte_cpu_to_le_32((uint32_t)vlan_count);
560 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
568 int bnxt_hwrm_clear_l2_filter(struct bnxt *bp,
569 struct bnxt_filter_info *filter)
572 struct bnxt_filter_info *l2_filter = filter;
573 struct bnxt_vnic_info *vnic = NULL;
574 struct hwrm_cfa_l2_filter_free_input req = {.req_type = 0 };
575 struct hwrm_cfa_l2_filter_free_output *resp = bp->hwrm_cmd_resp_addr;
577 if (filter->fw_l2_filter_id == UINT64_MAX)
580 if (filter->matching_l2_fltr_ptr)
581 l2_filter = filter->matching_l2_fltr_ptr;
583 PMD_DRV_LOG(DEBUG, "filter: %p l2_filter: %p ref_cnt: %d\n",
584 filter, l2_filter, l2_filter->l2_ref_cnt);
586 if (l2_filter->l2_ref_cnt == 0)
589 if (l2_filter->l2_ref_cnt > 0)
590 l2_filter->l2_ref_cnt--;
592 if (l2_filter->l2_ref_cnt > 0)
595 HWRM_PREP(&req, HWRM_CFA_L2_FILTER_FREE, BNXT_USE_CHIMP_MB);
597 req.l2_filter_id = rte_cpu_to_le_64(filter->fw_l2_filter_id);
599 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
604 filter->fw_l2_filter_id = UINT64_MAX;
605 if (l2_filter->l2_ref_cnt == 0) {
606 vnic = l2_filter->vnic;
608 STAILQ_REMOVE(&vnic->filter, l2_filter,
609 bnxt_filter_info, next);
610 bnxt_free_filter(bp, l2_filter);
617 int bnxt_hwrm_set_l2_filter(struct bnxt *bp,
619 struct bnxt_filter_info *filter)
622 struct hwrm_cfa_l2_filter_alloc_input req = {.req_type = 0 };
623 struct hwrm_cfa_l2_filter_alloc_output *resp = bp->hwrm_cmd_resp_addr;
624 struct rte_eth_conf *dev_conf = &bp->eth_dev->data->dev_conf;
625 const struct rte_eth_vmdq_rx_conf *conf =
626 &dev_conf->rx_adv_conf.vmdq_rx_conf;
627 uint32_t enables = 0;
628 uint16_t j = dst_id - 1;
630 //TODO: Is there a better way to add VLANs to each VNIC in case of VMDQ
631 if ((dev_conf->rxmode.mq_mode & ETH_MQ_RX_VMDQ_FLAG) &&
632 conf->pool_map[j].pools & (1UL << j)) {
634 "Add vlan %u to vmdq pool %u\n",
635 conf->pool_map[j].vlan_id, j);
637 filter->l2_ivlan = conf->pool_map[j].vlan_id;
639 HWRM_CFA_L2_FILTER_ALLOC_INPUT_ENABLES_L2_IVLAN |
640 HWRM_CFA_L2_FILTER_ALLOC_INPUT_ENABLES_L2_IVLAN_MASK;
643 if (filter->fw_l2_filter_id != UINT64_MAX)
644 bnxt_hwrm_clear_l2_filter(bp, filter);
646 HWRM_PREP(&req, HWRM_CFA_L2_FILTER_ALLOC, BNXT_USE_CHIMP_MB);
648 /* PMD does not support XDP and RoCE */
649 filter->flags |= HWRM_CFA_L2_FILTER_ALLOC_INPUT_FLAGS_XDP_DISABLE |
650 HWRM_CFA_L2_FILTER_ALLOC_INPUT_FLAGS_TRAFFIC_L2;
651 req.flags = rte_cpu_to_le_32(filter->flags);
653 enables = filter->enables |
654 HWRM_CFA_L2_FILTER_ALLOC_INPUT_ENABLES_DST_ID;
655 req.dst_id = rte_cpu_to_le_16(dst_id);
658 HWRM_CFA_L2_FILTER_ALLOC_INPUT_ENABLES_L2_ADDR)
659 memcpy(req.l2_addr, filter->l2_addr,
662 HWRM_CFA_L2_FILTER_ALLOC_INPUT_ENABLES_L2_ADDR_MASK)
663 memcpy(req.l2_addr_mask, filter->l2_addr_mask,
666 HWRM_CFA_L2_FILTER_ALLOC_INPUT_ENABLES_L2_OVLAN)
667 req.l2_ovlan = filter->l2_ovlan;
669 HWRM_CFA_L2_FILTER_ALLOC_INPUT_ENABLES_L2_IVLAN)
670 req.l2_ivlan = filter->l2_ivlan;
672 HWRM_CFA_L2_FILTER_ALLOC_INPUT_ENABLES_L2_OVLAN_MASK)
673 req.l2_ovlan_mask = filter->l2_ovlan_mask;
675 HWRM_CFA_L2_FILTER_ALLOC_INPUT_ENABLES_L2_IVLAN_MASK)
676 req.l2_ivlan_mask = filter->l2_ivlan_mask;
677 if (enables & HWRM_CFA_L2_FILTER_ALLOC_INPUT_ENABLES_SRC_ID)
678 req.src_id = rte_cpu_to_le_32(filter->src_id);
679 if (enables & HWRM_CFA_L2_FILTER_ALLOC_INPUT_ENABLES_SRC_TYPE)
680 req.src_type = filter->src_type;
681 if (filter->pri_hint) {
682 req.pri_hint = filter->pri_hint;
683 req.l2_filter_id_hint =
684 rte_cpu_to_le_64(filter->l2_filter_id_hint);
687 req.enables = rte_cpu_to_le_32(enables);
689 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
693 filter->fw_l2_filter_id = rte_le_to_cpu_64(resp->l2_filter_id);
694 filter->flow_id = rte_le_to_cpu_32(resp->flow_id);
697 filter->l2_ref_cnt++;
702 int bnxt_hwrm_ptp_cfg(struct bnxt *bp)
704 struct hwrm_port_mac_cfg_input req = {.req_type = 0};
705 struct bnxt_ptp_cfg *ptp = bp->ptp_cfg;
712 HWRM_PREP(&req, HWRM_PORT_MAC_CFG, BNXT_USE_CHIMP_MB);
715 flags |= HWRM_PORT_MAC_CFG_INPUT_FLAGS_PTP_RX_TS_CAPTURE_ENABLE;
718 HWRM_PORT_MAC_CFG_INPUT_FLAGS_PTP_RX_TS_CAPTURE_DISABLE;
719 if (ptp->tx_tstamp_en)
720 flags |= HWRM_PORT_MAC_CFG_INPUT_FLAGS_PTP_TX_TS_CAPTURE_ENABLE;
723 HWRM_PORT_MAC_CFG_INPUT_FLAGS_PTP_TX_TS_CAPTURE_DISABLE;
724 req.flags = rte_cpu_to_le_32(flags);
725 req.enables = rte_cpu_to_le_32
726 (HWRM_PORT_MAC_CFG_INPUT_ENABLES_RX_TS_CAPTURE_PTP_MSG_TYPE);
727 req.rx_ts_capture_ptp_msg_type = rte_cpu_to_le_16(ptp->rxctl);
729 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
735 static int bnxt_hwrm_ptp_qcfg(struct bnxt *bp)
738 struct hwrm_port_mac_ptp_qcfg_input req = {.req_type = 0};
739 struct hwrm_port_mac_ptp_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
740 struct bnxt_ptp_cfg *ptp = bp->ptp_cfg;
745 HWRM_PREP(&req, HWRM_PORT_MAC_PTP_QCFG, BNXT_USE_CHIMP_MB);
747 req.port_id = rte_cpu_to_le_16(bp->pf->port_id);
749 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
753 if (BNXT_CHIP_P5(bp)) {
754 if (!(resp->flags & HWRM_PORT_MAC_PTP_QCFG_OUTPUT_FLAGS_HWRM_ACCESS))
757 if (!(resp->flags & HWRM_PORT_MAC_PTP_QCFG_OUTPUT_FLAGS_DIRECT_ACCESS))
761 if (resp->flags & HWRM_PORT_MAC_PTP_QCFG_OUTPUT_FLAGS_ONE_STEP_TX_TS)
762 bp->flags |= BNXT_FLAG_FW_CAP_ONE_STEP_TX_TS;
764 ptp = rte_zmalloc("ptp_cfg", sizeof(*ptp), 0);
768 if (!BNXT_CHIP_P5(bp)) {
769 ptp->rx_regs[BNXT_PTP_RX_TS_L] =
770 rte_le_to_cpu_32(resp->rx_ts_reg_off_lower);
771 ptp->rx_regs[BNXT_PTP_RX_TS_H] =
772 rte_le_to_cpu_32(resp->rx_ts_reg_off_upper);
773 ptp->rx_regs[BNXT_PTP_RX_SEQ] =
774 rte_le_to_cpu_32(resp->rx_ts_reg_off_seq_id);
775 ptp->rx_regs[BNXT_PTP_RX_FIFO] =
776 rte_le_to_cpu_32(resp->rx_ts_reg_off_fifo);
777 ptp->rx_regs[BNXT_PTP_RX_FIFO_ADV] =
778 rte_le_to_cpu_32(resp->rx_ts_reg_off_fifo_adv);
779 ptp->tx_regs[BNXT_PTP_TX_TS_L] =
780 rte_le_to_cpu_32(resp->tx_ts_reg_off_lower);
781 ptp->tx_regs[BNXT_PTP_TX_TS_H] =
782 rte_le_to_cpu_32(resp->tx_ts_reg_off_upper);
783 ptp->tx_regs[BNXT_PTP_TX_SEQ] =
784 rte_le_to_cpu_32(resp->tx_ts_reg_off_seq_id);
785 ptp->tx_regs[BNXT_PTP_TX_FIFO] =
786 rte_le_to_cpu_32(resp->tx_ts_reg_off_fifo);
795 void bnxt_free_vf_info(struct bnxt *bp)
802 if (bp->pf->vf_info == NULL)
805 for (i = 0; i < bp->pf->max_vfs; i++) {
806 rte_free(bp->pf->vf_info[i].vlan_table);
807 bp->pf->vf_info[i].vlan_table = NULL;
808 rte_free(bp->pf->vf_info[i].vlan_as_table);
809 bp->pf->vf_info[i].vlan_as_table = NULL;
811 rte_free(bp->pf->vf_info);
812 bp->pf->vf_info = NULL;
815 static int bnxt_alloc_vf_info(struct bnxt *bp, uint16_t max_vfs)
817 struct bnxt_child_vf_info *vf_info = bp->pf->vf_info;
821 bnxt_free_vf_info(bp);
823 vf_info = rte_zmalloc("bnxt_vf_info", sizeof(*vf_info) * max_vfs, 0);
824 if (vf_info == NULL) {
825 PMD_DRV_LOG(ERR, "Failed to alloc vf info\n");
829 bp->pf->max_vfs = max_vfs;
830 for (i = 0; i < max_vfs; i++) {
831 vf_info[i].fid = bp->pf->first_vf_id + i;
832 vf_info[i].vlan_table = rte_zmalloc("VF VLAN table",
833 getpagesize(), getpagesize());
834 if (vf_info[i].vlan_table == NULL) {
835 PMD_DRV_LOG(ERR, "Failed to alloc VLAN table for VF %d\n", i);
838 rte_mem_lock_page(vf_info[i].vlan_table);
840 vf_info[i].vlan_as_table = rte_zmalloc("VF VLAN AS table",
841 getpagesize(), getpagesize());
842 if (vf_info[i].vlan_as_table == NULL) {
843 PMD_DRV_LOG(ERR, "Failed to alloc VLAN AS table for VF %d\n", i);
846 rte_mem_lock_page(vf_info[i].vlan_as_table);
848 STAILQ_INIT(&vf_info[i].filter);
851 bp->pf->vf_info = vf_info;
855 bnxt_free_vf_info(bp);
859 static int __bnxt_hwrm_func_qcaps(struct bnxt *bp)
862 struct hwrm_func_qcaps_input req = {.req_type = 0 };
863 struct hwrm_func_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
864 uint16_t new_max_vfs;
867 HWRM_PREP(&req, HWRM_FUNC_QCAPS, BNXT_USE_CHIMP_MB);
869 req.fid = rte_cpu_to_le_16(0xffff);
871 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
875 bp->max_ring_grps = rte_le_to_cpu_32(resp->max_hw_ring_grps);
876 flags = rte_le_to_cpu_32(resp->flags);
878 bp->pf->port_id = resp->port_id;
879 bp->pf->first_vf_id = rte_le_to_cpu_16(resp->first_vf_id);
880 bp->pf->total_vfs = rte_le_to_cpu_16(resp->max_vfs);
881 new_max_vfs = bp->pdev->max_vfs;
882 if (new_max_vfs != bp->pf->max_vfs) {
883 rc = bnxt_alloc_vf_info(bp, new_max_vfs);
889 bp->fw_fid = rte_le_to_cpu_32(resp->fid);
890 if (!bnxt_check_zero_bytes(resp->mac_address, RTE_ETHER_ADDR_LEN)) {
891 bp->flags |= BNXT_FLAG_DFLT_MAC_SET;
892 memcpy(bp->mac_addr, &resp->mac_address, RTE_ETHER_ADDR_LEN);
894 bp->flags &= ~BNXT_FLAG_DFLT_MAC_SET;
896 bp->max_rsscos_ctx = rte_le_to_cpu_16(resp->max_rsscos_ctx);
897 bp->max_cp_rings = rte_le_to_cpu_16(resp->max_cmpl_rings);
898 bp->max_tx_rings = rte_le_to_cpu_16(resp->max_tx_rings);
899 bp->max_rx_rings = rte_le_to_cpu_16(resp->max_rx_rings);
900 bp->first_vf_id = rte_le_to_cpu_16(resp->first_vf_id);
901 bp->max_rx_em_flows = rte_le_to_cpu_16(resp->max_rx_em_flows);
902 bp->max_l2_ctx = rte_le_to_cpu_16(resp->max_l2_ctxs);
903 if (!BNXT_CHIP_P5(bp) && !bp->pdev->max_vfs)
904 bp->max_l2_ctx += bp->max_rx_em_flows;
905 /* TODO: For now, do not support VMDq/RFS on VFs. */
910 bp->max_vnics = rte_le_to_cpu_16(resp->max_vnics);
914 PMD_DRV_LOG(DEBUG, "Max l2_cntxts is %d vnics is %d\n",
915 bp->max_l2_ctx, bp->max_vnics);
916 bp->max_stat_ctx = rte_le_to_cpu_16(resp->max_stat_ctx);
918 bp->pf->total_vnics = rte_le_to_cpu_16(resp->max_vnics);
919 if (flags & HWRM_FUNC_QCAPS_OUTPUT_FLAGS_PTP_SUPPORTED) {
920 bp->flags |= BNXT_FLAG_PTP_SUPPORTED;
921 PMD_DRV_LOG(DEBUG, "PTP SUPPORTED\n");
923 bnxt_hwrm_ptp_qcfg(bp);
927 if (flags & HWRM_FUNC_QCAPS_OUTPUT_FLAGS_EXT_STATS_SUPPORTED)
928 bp->flags |= BNXT_FLAG_EXT_STATS_SUPPORTED;
930 if (flags & HWRM_FUNC_QCAPS_OUTPUT_FLAGS_ERROR_RECOVERY_CAPABLE) {
931 bp->fw_cap |= BNXT_FW_CAP_ERROR_RECOVERY;
932 PMD_DRV_LOG(DEBUG, "Adapter Error recovery SUPPORTED\n");
935 if (flags & HWRM_FUNC_QCAPS_OUTPUT_FLAGS_ERR_RECOVER_RELOAD)
936 bp->fw_cap |= BNXT_FW_CAP_ERR_RECOVER_RELOAD;
938 if (flags & HWRM_FUNC_QCAPS_OUTPUT_FLAGS_HOT_RESET_CAPABLE)
939 bp->fw_cap |= BNXT_FW_CAP_HOT_RESET;
941 if (flags & HWRM_FUNC_QCAPS_OUTPUT_FLAGS_LINK_ADMIN_STATUS_SUPPORTED)
942 bp->fw_cap |= BNXT_FW_CAP_LINK_ADMIN;
950 int bnxt_hwrm_func_qcaps(struct bnxt *bp)
954 rc = __bnxt_hwrm_func_qcaps(bp);
958 if (!rc && bp->hwrm_spec_code >= HWRM_SPEC_CODE_1_8_3) {
959 rc = bnxt_alloc_ctx_mem(bp);
964 * bnxt_hwrm_func_resc_qcaps can fail and cause init failure.
965 * But the error can be ignored. Return success.
967 rc = bnxt_hwrm_func_resc_qcaps(bp);
969 bp->flags |= BNXT_FLAG_NEW_RM;
975 /* VNIC cap covers capability of all VNICs. So no need to pass vnic_id */
976 int bnxt_hwrm_vnic_qcaps(struct bnxt *bp)
980 struct hwrm_vnic_qcaps_input req = {.req_type = 0 };
981 struct hwrm_vnic_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
983 HWRM_PREP(&req, HWRM_VNIC_QCAPS, BNXT_USE_CHIMP_MB);
985 req.target_id = rte_cpu_to_le_16(0xffff);
987 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
991 flags = rte_le_to_cpu_32(resp->flags);
993 if (flags & HWRM_VNIC_QCAPS_OUTPUT_FLAGS_COS_ASSIGNMENT_CAP) {
994 bp->vnic_cap_flags |= BNXT_VNIC_CAP_COS_CLASSIFY;
995 PMD_DRV_LOG(INFO, "CoS assignment capability enabled\n");
998 if (flags & HWRM_VNIC_QCAPS_OUTPUT_FLAGS_OUTERMOST_RSS_CAP)
999 bp->vnic_cap_flags |= BNXT_VNIC_CAP_OUTER_RSS;
1001 if (flags & HWRM_VNIC_QCAPS_OUTPUT_FLAGS_RX_CMPL_V2_CAP)
1002 bp->vnic_cap_flags |= BNXT_VNIC_CAP_RX_CMPL_V2;
1004 bp->max_tpa_v2 = rte_le_to_cpu_16(resp->max_aggs_supported);
1011 int bnxt_hwrm_func_reset(struct bnxt *bp)
1014 struct hwrm_func_reset_input req = {.req_type = 0 };
1015 struct hwrm_func_reset_output *resp = bp->hwrm_cmd_resp_addr;
1017 HWRM_PREP(&req, HWRM_FUNC_RESET, BNXT_USE_CHIMP_MB);
1019 req.enables = rte_cpu_to_le_32(0);
1021 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
1023 HWRM_CHECK_RESULT();
1029 int bnxt_hwrm_func_driver_register(struct bnxt *bp)
1033 struct hwrm_func_drv_rgtr_input req = {.req_type = 0 };
1034 struct hwrm_func_drv_rgtr_output *resp = bp->hwrm_cmd_resp_addr;
1036 if (bp->flags & BNXT_FLAG_REGISTERED)
1039 if (bp->fw_cap & BNXT_FW_CAP_HOT_RESET)
1040 flags = HWRM_FUNC_DRV_RGTR_INPUT_FLAGS_HOT_RESET_SUPPORT;
1041 if (bp->fw_cap & BNXT_FW_CAP_ERROR_RECOVERY)
1042 flags |= HWRM_FUNC_DRV_RGTR_INPUT_FLAGS_ERROR_RECOVERY_SUPPORT;
1044 /* PFs and trusted VFs should indicate the support of the
1045 * Master capability on non Stingray platform
1047 if ((BNXT_PF(bp) || BNXT_VF_IS_TRUSTED(bp)) && !BNXT_STINGRAY(bp))
1048 flags |= HWRM_FUNC_DRV_RGTR_INPUT_FLAGS_MASTER_SUPPORT;
1050 HWRM_PREP(&req, HWRM_FUNC_DRV_RGTR, BNXT_USE_CHIMP_MB);
1051 req.enables = rte_cpu_to_le_32(HWRM_FUNC_DRV_RGTR_INPUT_ENABLES_VER |
1052 HWRM_FUNC_DRV_RGTR_INPUT_ENABLES_ASYNC_EVENT_FWD);
1053 req.ver_maj = RTE_VER_YEAR;
1054 req.ver_min = RTE_VER_MONTH;
1055 req.ver_upd = RTE_VER_MINOR;
1058 req.enables |= rte_cpu_to_le_32(
1059 HWRM_FUNC_DRV_RGTR_INPUT_ENABLES_VF_REQ_FWD);
1060 memcpy(req.vf_req_fwd, bp->pf->vf_req_fwd,
1061 RTE_MIN(sizeof(req.vf_req_fwd),
1062 sizeof(bp->pf->vf_req_fwd)));
1065 req.flags = rte_cpu_to_le_32(flags);
1067 req.async_event_fwd[0] |=
1068 rte_cpu_to_le_32(ASYNC_CMPL_EVENT_ID_LINK_STATUS_CHANGE |
1069 ASYNC_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED |
1070 ASYNC_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE |
1071 ASYNC_CMPL_EVENT_ID_LINK_SPEED_CHANGE |
1072 ASYNC_CMPL_EVENT_ID_RESET_NOTIFY);
1073 if (bp->fw_cap & BNXT_FW_CAP_ERROR_RECOVERY)
1074 req.async_event_fwd[0] |=
1075 rte_cpu_to_le_32(ASYNC_CMPL_EVENT_ID_ERROR_RECOVERY);
1076 req.async_event_fwd[1] |=
1077 rte_cpu_to_le_32(ASYNC_CMPL_EVENT_ID_PF_DRVR_UNLOAD |
1078 ASYNC_CMPL_EVENT_ID_VF_CFG_CHANGE);
1080 req.async_event_fwd[1] |=
1081 rte_cpu_to_le_32(ASYNC_CMPL_EVENT_ID_DBG_NOTIFICATION);
1083 if (BNXT_PF(bp) || BNXT_VF_IS_TRUSTED(bp))
1084 req.async_event_fwd[1] |=
1085 rte_cpu_to_le_32(ASYNC_CMPL_EVENT_ID_DEFAULT_VNIC_CHANGE);
1087 req.async_event_fwd[2] |=
1088 rte_cpu_to_le_32(ASYNC_CMPL_EVENT_ID_ECHO_REQUEST |
1089 ASYNC_CMPL_EVENT_ID_ERROR_REPORT);
1091 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
1093 HWRM_CHECK_RESULT();
1095 flags = rte_le_to_cpu_32(resp->flags);
1096 if (flags & HWRM_FUNC_DRV_RGTR_OUTPUT_FLAGS_IF_CHANGE_SUPPORTED)
1097 bp->fw_cap |= BNXT_FW_CAP_IF_CHANGE;
1101 bp->flags |= BNXT_FLAG_REGISTERED;
1106 int bnxt_hwrm_check_vf_rings(struct bnxt *bp)
1108 if (!(BNXT_VF(bp) && (bp->flags & BNXT_FLAG_NEW_RM)))
1111 return bnxt_hwrm_func_reserve_vf_resc(bp, true);
1114 int bnxt_hwrm_func_reserve_vf_resc(struct bnxt *bp, bool test)
1119 struct hwrm_func_vf_cfg_output *resp = bp->hwrm_cmd_resp_addr;
1120 struct hwrm_func_vf_cfg_input req = {0};
1122 HWRM_PREP(&req, HWRM_FUNC_VF_CFG, BNXT_USE_CHIMP_MB);
1124 enables = HWRM_FUNC_VF_CFG_INPUT_ENABLES_NUM_RX_RINGS |
1125 HWRM_FUNC_VF_CFG_INPUT_ENABLES_NUM_TX_RINGS |
1126 HWRM_FUNC_VF_CFG_INPUT_ENABLES_NUM_STAT_CTXS |
1127 HWRM_FUNC_VF_CFG_INPUT_ENABLES_NUM_CMPL_RINGS |
1128 HWRM_FUNC_VF_CFG_INPUT_ENABLES_NUM_VNICS;
1130 if (BNXT_HAS_RING_GRPS(bp)) {
1131 enables |= HWRM_FUNC_VF_CFG_INPUT_ENABLES_NUM_HW_RING_GRPS;
1132 req.num_hw_ring_grps = rte_cpu_to_le_16(bp->rx_nr_rings);
1135 req.num_tx_rings = rte_cpu_to_le_16(bp->tx_nr_rings);
1136 req.num_rx_rings = rte_cpu_to_le_16(bp->rx_nr_rings *
1137 AGG_RING_MULTIPLIER);
1138 req.num_stat_ctxs = rte_cpu_to_le_16(bp->rx_nr_rings + bp->tx_nr_rings);
1139 req.num_cmpl_rings = rte_cpu_to_le_16(bp->rx_nr_rings +
1141 BNXT_NUM_ASYNC_CPR(bp));
1142 req.num_vnics = rte_cpu_to_le_16(bp->rx_nr_rings);
1143 if (bp->vf_resv_strategy ==
1144 HWRM_FUNC_RESOURCE_QCAPS_OUTPUT_VF_RESV_STRATEGY_MINIMAL_STATIC) {
1145 enables |= HWRM_FUNC_VF_CFG_INPUT_ENABLES_NUM_VNICS |
1146 HWRM_FUNC_VF_CFG_INPUT_ENABLES_NUM_L2_CTXS |
1147 HWRM_FUNC_VF_CFG_INPUT_ENABLES_NUM_RSSCOS_CTXS;
1148 req.num_rsscos_ctxs = rte_cpu_to_le_16(BNXT_VF_RSV_NUM_RSS_CTX);
1149 req.num_l2_ctxs = rte_cpu_to_le_16(BNXT_VF_RSV_NUM_L2_CTX);
1150 req.num_vnics = rte_cpu_to_le_16(BNXT_VF_RSV_NUM_VNIC);
1151 } else if (bp->vf_resv_strategy ==
1152 HWRM_FUNC_RESOURCE_QCAPS_OUTPUT_VF_RESV_STRATEGY_MAXIMAL) {
1153 enables |= HWRM_FUNC_VF_CFG_INPUT_ENABLES_NUM_RSSCOS_CTXS;
1154 req.num_rsscos_ctxs = rte_cpu_to_le_16(bp->max_rsscos_ctx);
1158 flags = HWRM_FUNC_VF_CFG_INPUT_FLAGS_TX_ASSETS_TEST |
1159 HWRM_FUNC_VF_CFG_INPUT_FLAGS_RX_ASSETS_TEST |
1160 HWRM_FUNC_VF_CFG_INPUT_FLAGS_CMPL_ASSETS_TEST |
1161 HWRM_FUNC_VF_CFG_INPUT_FLAGS_RING_GRP_ASSETS_TEST |
1162 HWRM_FUNC_VF_CFG_INPUT_FLAGS_STAT_CTX_ASSETS_TEST |
1163 HWRM_FUNC_VF_CFG_INPUT_FLAGS_VNIC_ASSETS_TEST;
1165 if (test && BNXT_HAS_RING_GRPS(bp))
1166 flags |= HWRM_FUNC_VF_CFG_INPUT_FLAGS_RING_GRP_ASSETS_TEST;
1168 req.flags = rte_cpu_to_le_32(flags);
1169 req.enables |= rte_cpu_to_le_32(enables);
1171 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
1174 HWRM_CHECK_RESULT_SILENT();
1176 HWRM_CHECK_RESULT();
1182 int bnxt_hwrm_func_resc_qcaps(struct bnxt *bp)
1185 struct hwrm_func_resource_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
1186 struct hwrm_func_resource_qcaps_input req = {0};
1188 HWRM_PREP(&req, HWRM_FUNC_RESOURCE_QCAPS, BNXT_USE_CHIMP_MB);
1189 req.fid = rte_cpu_to_le_16(0xffff);
1191 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
1193 HWRM_CHECK_RESULT_SILENT();
1195 bp->max_rsscos_ctx = rte_le_to_cpu_16(resp->max_rsscos_ctx);
1196 bp->max_cp_rings = rte_le_to_cpu_16(resp->max_cmpl_rings);
1197 bp->max_tx_rings = rte_le_to_cpu_16(resp->max_tx_rings);
1198 bp->max_rx_rings = rte_le_to_cpu_16(resp->max_rx_rings);
1199 bp->max_ring_grps = rte_le_to_cpu_32(resp->max_hw_ring_grps);
1200 /* func_resource_qcaps does not return max_rx_em_flows.
1201 * So use the value provided by func_qcaps.
1203 bp->max_l2_ctx = rte_le_to_cpu_16(resp->max_l2_ctxs);
1204 if (!BNXT_CHIP_P5(bp) && !bp->pdev->max_vfs)
1205 bp->max_l2_ctx += bp->max_rx_em_flows;
1206 bp->max_vnics = rte_le_to_cpu_16(resp->max_vnics);
1207 bp->max_stat_ctx = rte_le_to_cpu_16(resp->max_stat_ctx);
1208 bp->max_nq_rings = rte_le_to_cpu_16(resp->max_msix);
1209 bp->vf_resv_strategy = rte_le_to_cpu_16(resp->vf_reservation_strategy);
1210 if (bp->vf_resv_strategy >
1211 HWRM_FUNC_RESOURCE_QCAPS_OUTPUT_VF_RESV_STRATEGY_MINIMAL_STATIC)
1212 bp->vf_resv_strategy =
1213 HWRM_FUNC_RESOURCE_QCAPS_OUTPUT_VF_RESERVATION_STRATEGY_MAXIMAL;
1219 int bnxt_hwrm_ver_get(struct bnxt *bp, uint32_t timeout)
1222 struct hwrm_ver_get_input req = {.req_type = 0 };
1223 struct hwrm_ver_get_output *resp = bp->hwrm_cmd_resp_addr;
1224 uint32_t fw_version;
1225 uint16_t max_resp_len;
1226 char type[RTE_MEMZONE_NAMESIZE];
1227 uint32_t dev_caps_cfg;
1229 bp->max_req_len = HWRM_MAX_REQ_LEN;
1230 bp->hwrm_cmd_timeout = timeout;
1231 HWRM_PREP(&req, HWRM_VER_GET, BNXT_USE_CHIMP_MB);
1233 req.hwrm_intf_maj = HWRM_VERSION_MAJOR;
1234 req.hwrm_intf_min = HWRM_VERSION_MINOR;
1235 req.hwrm_intf_upd = HWRM_VERSION_UPDATE;
1237 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
1239 if (bp->flags & BNXT_FLAG_FW_RESET)
1240 HWRM_CHECK_RESULT_SILENT();
1242 HWRM_CHECK_RESULT();
1244 if (resp->flags & HWRM_VER_GET_OUTPUT_FLAGS_DEV_NOT_RDY) {
1249 PMD_DRV_LOG(INFO, "%d.%d.%d:%d.%d.%d.%d\n",
1250 resp->hwrm_intf_maj_8b, resp->hwrm_intf_min_8b,
1251 resp->hwrm_intf_upd_8b, resp->hwrm_fw_maj_8b,
1252 resp->hwrm_fw_min_8b, resp->hwrm_fw_bld_8b,
1253 resp->hwrm_fw_rsvd_8b);
1254 bp->fw_ver = (resp->hwrm_fw_maj_8b << 24) |
1255 (resp->hwrm_fw_min_8b << 16) |
1256 (resp->hwrm_fw_bld_8b << 8) |
1257 resp->hwrm_fw_rsvd_8b;
1258 PMD_DRV_LOG(INFO, "Driver HWRM version: %d.%d.%d\n",
1259 HWRM_VERSION_MAJOR, HWRM_VERSION_MINOR, HWRM_VERSION_UPDATE);
1261 fw_version = resp->hwrm_intf_maj_8b << 16;
1262 fw_version |= resp->hwrm_intf_min_8b << 8;
1263 fw_version |= resp->hwrm_intf_upd_8b;
1264 bp->hwrm_spec_code = fw_version;
1266 /* def_req_timeout value is in milliseconds */
1267 bp->hwrm_cmd_timeout = rte_le_to_cpu_16(resp->def_req_timeout);
1268 /* convert timeout to usec */
1269 bp->hwrm_cmd_timeout *= 1000;
1270 if (!bp->hwrm_cmd_timeout)
1271 bp->hwrm_cmd_timeout = DFLT_HWRM_CMD_TIMEOUT;
1273 if (resp->hwrm_intf_maj_8b != HWRM_VERSION_MAJOR) {
1274 PMD_DRV_LOG(ERR, "Unsupported firmware API version\n");
1279 if (bp->max_req_len > resp->max_req_win_len) {
1280 PMD_DRV_LOG(ERR, "Unsupported request length\n");
1285 bp->chip_num = rte_le_to_cpu_16(resp->chip_num);
1287 bp->max_req_len = rte_le_to_cpu_16(resp->max_req_win_len);
1288 bp->hwrm_max_ext_req_len = rte_le_to_cpu_16(resp->max_ext_req_len);
1289 if (bp->hwrm_max_ext_req_len < HWRM_MAX_REQ_LEN)
1290 bp->hwrm_max_ext_req_len = HWRM_MAX_REQ_LEN;
1292 max_resp_len = rte_le_to_cpu_16(resp->max_resp_len);
1293 dev_caps_cfg = rte_le_to_cpu_32(resp->dev_caps_cfg);
1295 RTE_VERIFY(max_resp_len <= bp->max_resp_len);
1296 bp->max_resp_len = max_resp_len;
1299 HWRM_VER_GET_OUTPUT_DEV_CAPS_CFG_SHORT_CMD_SUPPORTED) &&
1301 HWRM_VER_GET_OUTPUT_DEV_CAPS_CFG_SHORT_CMD_REQUIRED)) {
1302 PMD_DRV_LOG(DEBUG, "Short command supported\n");
1303 bp->flags |= BNXT_FLAG_SHORT_CMD;
1306 if (((dev_caps_cfg &
1307 HWRM_VER_GET_OUTPUT_DEV_CAPS_CFG_SHORT_CMD_SUPPORTED) &&
1309 HWRM_VER_GET_OUTPUT_DEV_CAPS_CFG_SHORT_CMD_REQUIRED)) ||
1310 bp->hwrm_max_ext_req_len > HWRM_MAX_REQ_LEN) {
1311 sprintf(type, "bnxt_hwrm_short_" PCI_PRI_FMT,
1312 bp->pdev->addr.domain, bp->pdev->addr.bus,
1313 bp->pdev->addr.devid, bp->pdev->addr.function);
1315 rte_free(bp->hwrm_short_cmd_req_addr);
1317 bp->hwrm_short_cmd_req_addr =
1318 rte_malloc(type, bp->hwrm_max_ext_req_len, 0);
1319 if (bp->hwrm_short_cmd_req_addr == NULL) {
1323 bp->hwrm_short_cmd_req_dma_addr =
1324 rte_malloc_virt2iova(bp->hwrm_short_cmd_req_addr);
1325 if (bp->hwrm_short_cmd_req_dma_addr == RTE_BAD_IOVA) {
1326 rte_free(bp->hwrm_short_cmd_req_addr);
1328 "Unable to map buffer to physical memory.\n");
1334 HWRM_VER_GET_OUTPUT_DEV_CAPS_CFG_KONG_MB_CHNL_SUPPORTED) {
1335 bp->flags |= BNXT_FLAG_KONG_MB_EN;
1336 PMD_DRV_LOG(DEBUG, "Kong mailbox channel enabled\n");
1339 HWRM_VER_GET_OUTPUT_DEV_CAPS_CFG_TRUSTED_VF_SUPPORTED)
1340 PMD_DRV_LOG(DEBUG, "FW supports Trusted VFs\n");
1342 HWRM_VER_GET_OUTPUT_DEV_CAPS_CFG_CFA_ADV_FLOW_MGNT_SUPPORTED) {
1343 bp->fw_cap |= BNXT_FW_CAP_ADV_FLOW_MGMT;
1344 PMD_DRV_LOG(DEBUG, "FW supports advanced flow management\n");
1348 HWRM_VER_GET_OUTPUT_DEV_CAPS_CFG_ADV_FLOW_COUNTERS_SUPPORTED) {
1349 PMD_DRV_LOG(DEBUG, "FW supports advanced flow counters\n");
1350 bp->fw_cap |= BNXT_FW_CAP_ADV_FLOW_COUNTERS;
1354 HWRM_VER_GET_OUTPUT_DEV_CAPS_CFG_CFA_TRUFLOW_SUPPORTED) {
1355 PMD_DRV_LOG(DEBUG, "Host-based truflow feature enabled.\n");
1356 bp->fw_cap |= BNXT_FW_CAP_TRUFLOW_EN;
1364 int bnxt_hwrm_func_driver_unregister(struct bnxt *bp, uint32_t flags)
1367 struct hwrm_func_drv_unrgtr_input req = {.req_type = 0 };
1368 struct hwrm_func_drv_unrgtr_output *resp = bp->hwrm_cmd_resp_addr;
1370 if (!(bp->flags & BNXT_FLAG_REGISTERED))
1373 HWRM_PREP(&req, HWRM_FUNC_DRV_UNRGTR, BNXT_USE_CHIMP_MB);
1376 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
1378 HWRM_CHECK_RESULT();
1381 PMD_DRV_LOG(DEBUG, "Port %u: Unregistered with fw\n",
1382 bp->eth_dev->data->port_id);
1387 static int bnxt_hwrm_port_phy_cfg(struct bnxt *bp, struct bnxt_link_info *conf)
1390 struct hwrm_port_phy_cfg_input req = {0};
1391 struct hwrm_port_phy_cfg_output *resp = bp->hwrm_cmd_resp_addr;
1392 uint32_t enables = 0;
1394 HWRM_PREP(&req, HWRM_PORT_PHY_CFG, BNXT_USE_CHIMP_MB);
1396 if (conf->link_up) {
1397 /* Setting Fixed Speed. But AutoNeg is ON, So disable it */
1398 if (bp->link_info->auto_mode && conf->link_speed) {
1399 req.auto_mode = HWRM_PORT_PHY_CFG_INPUT_AUTO_MODE_NONE;
1400 PMD_DRV_LOG(DEBUG, "Disabling AutoNeg\n");
1403 req.flags = rte_cpu_to_le_32(conf->phy_flags);
1405 * Note, ChiMP FW 20.2.1 and 20.2.2 return an error when we set
1406 * any auto mode, even "none".
1408 if (!conf->link_speed) {
1409 /* No speeds specified. Enable AutoNeg - all speeds */
1410 enables |= HWRM_PORT_PHY_CFG_INPUT_ENABLES_AUTO_MODE;
1412 HWRM_PORT_PHY_CFG_INPUT_AUTO_MODE_ALL_SPEEDS;
1414 if (bp->link_info->link_signal_mode) {
1416 HWRM_PORT_PHY_CFG_IN_EN_FORCE_PAM4_LINK_SPEED;
1417 req.force_pam4_link_speed =
1418 rte_cpu_to_le_16(conf->link_speed);
1420 req.force_link_speed =
1421 rte_cpu_to_le_16(conf->link_speed);
1424 /* AutoNeg - Advertise speeds specified. */
1425 if (conf->auto_link_speed_mask &&
1426 !(conf->phy_flags & HWRM_PORT_PHY_CFG_INPUT_FLAGS_FORCE)) {
1428 HWRM_PORT_PHY_CFG_INPUT_AUTO_MODE_SPEED_MASK;
1429 req.auto_link_speed_mask =
1430 conf->auto_link_speed_mask;
1431 if (conf->auto_pam4_link_speeds) {
1433 HWRM_PORT_PHY_CFG_IN_EN_AUTO_PAM4_LINK_SPD_MASK;
1434 req.auto_link_pam4_speed_mask =
1435 conf->auto_pam4_link_speeds;
1438 HWRM_PORT_PHY_CFG_IN_EN_AUTO_LINK_SPEED_MASK;
1441 if (conf->auto_link_speed &&
1442 !(conf->phy_flags & HWRM_PORT_PHY_CFG_INPUT_FLAGS_FORCE))
1444 HWRM_PORT_PHY_CFG_INPUT_ENABLES_AUTO_LINK_SPEED;
1446 req.auto_duplex = conf->duplex;
1447 enables |= HWRM_PORT_PHY_CFG_INPUT_ENABLES_AUTO_DUPLEX;
1448 req.auto_pause = conf->auto_pause;
1449 req.force_pause = conf->force_pause;
1450 /* Set force_pause if there is no auto or if there is a force */
1451 if (req.auto_pause && !req.force_pause)
1452 enables |= HWRM_PORT_PHY_CFG_INPUT_ENABLES_AUTO_PAUSE;
1454 enables |= HWRM_PORT_PHY_CFG_INPUT_ENABLES_FORCE_PAUSE;
1456 req.enables = rte_cpu_to_le_32(enables);
1459 rte_cpu_to_le_32(HWRM_PORT_PHY_CFG_INPUT_FLAGS_FORCE_LINK_DWN);
1460 PMD_DRV_LOG(INFO, "Force Link Down\n");
1463 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
1465 HWRM_CHECK_RESULT();
1471 static int bnxt_hwrm_port_phy_qcfg(struct bnxt *bp,
1472 struct bnxt_link_info *link_info)
1475 struct hwrm_port_phy_qcfg_input req = {0};
1476 struct hwrm_port_phy_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
1478 HWRM_PREP(&req, HWRM_PORT_PHY_QCFG, BNXT_USE_CHIMP_MB);
1480 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
1482 HWRM_CHECK_RESULT();
1484 link_info->phy_link_status = resp->link;
1485 link_info->link_up =
1486 (link_info->phy_link_status ==
1487 HWRM_PORT_PHY_QCFG_OUTPUT_LINK_LINK) ? 1 : 0;
1488 link_info->link_speed = rte_le_to_cpu_16(resp->link_speed);
1489 link_info->duplex = resp->duplex_cfg;
1490 link_info->pause = resp->pause;
1491 link_info->auto_pause = resp->auto_pause;
1492 link_info->force_pause = resp->force_pause;
1493 link_info->auto_mode = resp->auto_mode;
1494 link_info->phy_type = resp->phy_type;
1495 link_info->media_type = resp->media_type;
1497 link_info->support_speeds = rte_le_to_cpu_16(resp->support_speeds);
1498 link_info->auto_link_speed = rte_le_to_cpu_16(resp->auto_link_speed);
1499 link_info->auto_link_speed_mask = rte_le_to_cpu_16(resp->auto_link_speed_mask);
1500 link_info->preemphasis = rte_le_to_cpu_32(resp->preemphasis);
1501 link_info->force_link_speed = rte_le_to_cpu_16(resp->force_link_speed);
1502 link_info->phy_ver[0] = resp->phy_maj;
1503 link_info->phy_ver[1] = resp->phy_min;
1504 link_info->phy_ver[2] = resp->phy_bld;
1505 link_info->link_signal_mode =
1506 rte_le_to_cpu_16(resp->active_fec_signal_mode);
1507 link_info->force_pam4_link_speed =
1508 rte_le_to_cpu_16(resp->force_pam4_link_speed);
1509 link_info->support_pam4_speeds =
1510 rte_le_to_cpu_16(resp->support_pam4_speeds);
1511 link_info->auto_pam4_link_speeds =
1512 rte_le_to_cpu_16(resp->auto_pam4_link_speed_mask);
1513 link_info->module_status = resp->module_status;
1516 PMD_DRV_LOG(DEBUG, "Link Speed:%d,Auto:%d:%x:%x,Support:%x,Force:%x\n",
1517 link_info->link_speed, link_info->auto_mode,
1518 link_info->auto_link_speed, link_info->auto_link_speed_mask,
1519 link_info->support_speeds, link_info->force_link_speed);
1520 PMD_DRV_LOG(DEBUG, "Link Signal:%d,PAM::Auto:%x,Support:%x,Force:%x\n",
1521 link_info->link_signal_mode,
1522 link_info->auto_pam4_link_speeds,
1523 link_info->support_pam4_speeds,
1524 link_info->force_pam4_link_speed);
1528 int bnxt_hwrm_port_phy_qcaps(struct bnxt *bp)
1531 struct hwrm_port_phy_qcaps_input req = {0};
1532 struct hwrm_port_phy_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
1533 struct bnxt_link_info *link_info = bp->link_info;
1535 if (BNXT_VF(bp) && !BNXT_VF_IS_TRUSTED(bp))
1538 HWRM_PREP(&req, HWRM_PORT_PHY_QCAPS, BNXT_USE_CHIMP_MB);
1540 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
1542 HWRM_CHECK_RESULT_SILENT();
1544 bp->port_cnt = resp->port_cnt;
1545 if (resp->supported_speeds_auto_mode)
1546 link_info->support_auto_speeds =
1547 rte_le_to_cpu_16(resp->supported_speeds_auto_mode);
1548 if (resp->supported_pam4_speeds_auto_mode)
1549 link_info->support_pam4_auto_speeds =
1550 rte_le_to_cpu_16(resp->supported_pam4_speeds_auto_mode);
1554 /* Older firmware does not have supported_auto_speeds, so assume
1555 * that all supported speeds can be autonegotiated.
1557 if (link_info->auto_link_speed_mask && !link_info->support_auto_speeds)
1558 link_info->support_auto_speeds = link_info->support_speeds;
1563 static bool bnxt_find_lossy_profile(struct bnxt *bp)
1567 for (i = BNXT_COS_QUEUE_COUNT - 1; i >= 0; i--) {
1568 if (bp->tx_cos_queue[i].profile ==
1569 HWRM_QUEUE_SERVICE_PROFILE_LOSSY) {
1570 bp->tx_cosq_id[0] = bp->tx_cos_queue[i].id;
1577 static void bnxt_find_first_valid_profile(struct bnxt *bp)
1581 for (i = BNXT_COS_QUEUE_COUNT - 1; i >= 0; i--) {
1582 if (bp->tx_cos_queue[i].profile !=
1583 HWRM_QUEUE_SERVICE_PROFILE_UNKNOWN &&
1584 bp->tx_cos_queue[i].id !=
1585 HWRM_QUEUE_SERVICE_PROFILE_UNKNOWN) {
1586 bp->tx_cosq_id[0] = bp->tx_cos_queue[i].id;
1592 int bnxt_hwrm_queue_qportcfg(struct bnxt *bp)
1595 struct hwrm_queue_qportcfg_input req = {.req_type = 0 };
1596 struct hwrm_queue_qportcfg_output *resp = bp->hwrm_cmd_resp_addr;
1597 uint32_t dir = HWRM_QUEUE_QPORTCFG_INPUT_FLAGS_PATH_TX;
1601 HWRM_PREP(&req, HWRM_QUEUE_QPORTCFG, BNXT_USE_CHIMP_MB);
1603 req.flags = rte_cpu_to_le_32(dir);
1604 /* HWRM Version >= 1.9.1 only if COS Classification is not required. */
1605 if (bp->hwrm_spec_code >= HWRM_VERSION_1_9_1 &&
1606 !(bp->vnic_cap_flags & BNXT_VNIC_CAP_COS_CLASSIFY))
1608 HWRM_QUEUE_QPORTCFG_INPUT_DRV_QMAP_CAP_ENABLED;
1609 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
1611 HWRM_CHECK_RESULT();
1613 if (dir == HWRM_QUEUE_QPORTCFG_INPUT_FLAGS_PATH_TX) {
1614 GET_TX_QUEUE_INFO(0);
1615 GET_TX_QUEUE_INFO(1);
1616 GET_TX_QUEUE_INFO(2);
1617 GET_TX_QUEUE_INFO(3);
1618 GET_TX_QUEUE_INFO(4);
1619 GET_TX_QUEUE_INFO(5);
1620 GET_TX_QUEUE_INFO(6);
1621 GET_TX_QUEUE_INFO(7);
1623 GET_RX_QUEUE_INFO(0);
1624 GET_RX_QUEUE_INFO(1);
1625 GET_RX_QUEUE_INFO(2);
1626 GET_RX_QUEUE_INFO(3);
1627 GET_RX_QUEUE_INFO(4);
1628 GET_RX_QUEUE_INFO(5);
1629 GET_RX_QUEUE_INFO(6);
1630 GET_RX_QUEUE_INFO(7);
1635 if (dir == HWRM_QUEUE_QPORTCFG_INPUT_FLAGS_PATH_RX)
1638 if (bp->hwrm_spec_code < HWRM_VERSION_1_9_1) {
1639 bp->tx_cosq_id[0] = bp->tx_cos_queue[0].id;
1643 /* iterate and find the COSq profile to use for Tx */
1644 if (bp->vnic_cap_flags & BNXT_VNIC_CAP_COS_CLASSIFY) {
1645 for (j = 0, i = 0; i < BNXT_COS_QUEUE_COUNT; i++) {
1646 if (bp->tx_cos_queue[i].id != 0xff)
1647 bp->tx_cosq_id[j++] =
1648 bp->tx_cos_queue[i].id;
1651 /* When CoS classification is disabled, for normal NIC
1652 * operations, ideally we should look to use LOSSY.
1653 * If not found, fallback to the first valid profile
1655 if (!bnxt_find_lossy_profile(bp))
1656 bnxt_find_first_valid_profile(bp);
1661 bp->max_tc = resp->max_configurable_queues;
1662 bp->max_lltc = resp->max_configurable_lossless_queues;
1663 if (bp->max_tc > BNXT_MAX_QUEUE)
1664 bp->max_tc = BNXT_MAX_QUEUE;
1665 bp->max_q = bp->max_tc;
1667 if (dir == HWRM_QUEUE_QPORTCFG_INPUT_FLAGS_PATH_TX) {
1668 dir = HWRM_QUEUE_QPORTCFG_INPUT_FLAGS_PATH_RX;
1676 int bnxt_hwrm_ring_alloc(struct bnxt *bp,
1677 struct bnxt_ring *ring,
1678 uint32_t ring_type, uint32_t map_index,
1679 uint32_t stats_ctx_id, uint32_t cmpl_ring_id,
1680 uint16_t tx_cosq_id)
1683 uint32_t enables = 0;
1684 struct hwrm_ring_alloc_input req = {.req_type = 0 };
1685 struct hwrm_ring_alloc_output *resp = bp->hwrm_cmd_resp_addr;
1686 struct rte_mempool *mb_pool;
1687 uint16_t rx_buf_size;
1689 HWRM_PREP(&req, HWRM_RING_ALLOC, BNXT_USE_CHIMP_MB);
1691 req.page_tbl_addr = rte_cpu_to_le_64(ring->bd_dma);
1692 req.fbo = rte_cpu_to_le_32(0);
1693 /* Association of ring index with doorbell index */
1694 req.logical_id = rte_cpu_to_le_16(map_index);
1695 req.length = rte_cpu_to_le_32(ring->ring_size);
1697 switch (ring_type) {
1698 case HWRM_RING_ALLOC_INPUT_RING_TYPE_TX:
1699 req.ring_type = ring_type;
1700 req.cmpl_ring_id = rte_cpu_to_le_16(cmpl_ring_id);
1701 req.stat_ctx_id = rte_cpu_to_le_32(stats_ctx_id);
1702 req.queue_id = rte_cpu_to_le_16(tx_cosq_id);
1703 if (stats_ctx_id != INVALID_STATS_CTX_ID)
1705 HWRM_RING_ALLOC_INPUT_ENABLES_STAT_CTX_ID_VALID;
1707 case HWRM_RING_ALLOC_INPUT_RING_TYPE_RX:
1708 req.ring_type = ring_type;
1709 req.cmpl_ring_id = rte_cpu_to_le_16(cmpl_ring_id);
1710 req.stat_ctx_id = rte_cpu_to_le_32(stats_ctx_id);
1711 if (BNXT_CHIP_P5(bp)) {
1712 mb_pool = bp->rx_queues[0]->mb_pool;
1713 rx_buf_size = rte_pktmbuf_data_room_size(mb_pool) -
1714 RTE_PKTMBUF_HEADROOM;
1715 rx_buf_size = RTE_MIN(BNXT_MAX_PKT_LEN, rx_buf_size);
1716 req.rx_buf_size = rte_cpu_to_le_16(rx_buf_size);
1718 HWRM_RING_ALLOC_INPUT_ENABLES_RX_BUF_SIZE_VALID;
1720 if (stats_ctx_id != INVALID_STATS_CTX_ID)
1722 HWRM_RING_ALLOC_INPUT_ENABLES_STAT_CTX_ID_VALID;
1724 case HWRM_RING_ALLOC_INPUT_RING_TYPE_L2_CMPL:
1725 req.ring_type = ring_type;
1726 if (BNXT_HAS_NQ(bp)) {
1727 /* Association of cp ring with nq */
1728 req.nq_ring_id = rte_cpu_to_le_16(cmpl_ring_id);
1730 HWRM_RING_ALLOC_INPUT_ENABLES_NQ_RING_ID_VALID;
1732 req.int_mode = HWRM_RING_ALLOC_INPUT_INT_MODE_MSIX;
1734 case HWRM_RING_ALLOC_INPUT_RING_TYPE_NQ:
1735 req.ring_type = ring_type;
1736 req.page_size = BNXT_PAGE_SHFT;
1737 req.int_mode = HWRM_RING_ALLOC_INPUT_INT_MODE_MSIX;
1739 case HWRM_RING_ALLOC_INPUT_RING_TYPE_RX_AGG:
1740 req.ring_type = ring_type;
1741 req.rx_ring_id = rte_cpu_to_le_16(ring->fw_rx_ring_id);
1743 mb_pool = bp->rx_queues[0]->mb_pool;
1744 rx_buf_size = rte_pktmbuf_data_room_size(mb_pool) -
1745 RTE_PKTMBUF_HEADROOM;
1746 rx_buf_size = RTE_MIN(BNXT_MAX_PKT_LEN, rx_buf_size);
1747 req.rx_buf_size = rte_cpu_to_le_16(rx_buf_size);
1749 req.stat_ctx_id = rte_cpu_to_le_32(stats_ctx_id);
1750 enables |= HWRM_RING_ALLOC_INPUT_ENABLES_RX_RING_ID_VALID |
1751 HWRM_RING_ALLOC_INPUT_ENABLES_RX_BUF_SIZE_VALID |
1752 HWRM_RING_ALLOC_INPUT_ENABLES_STAT_CTX_ID_VALID;
1755 PMD_DRV_LOG(ERR, "hwrm alloc invalid ring type %d\n",
1760 req.enables = rte_cpu_to_le_32(enables);
1762 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
1764 if (rc || resp->error_code) {
1765 if (rc == 0 && resp->error_code)
1766 rc = rte_le_to_cpu_16(resp->error_code);
1767 switch (ring_type) {
1768 case HWRM_RING_ALLOC_INPUT_RING_TYPE_L2_CMPL:
1770 "hwrm_ring_alloc cp failed. rc:%d\n", rc);
1773 case HWRM_RING_ALLOC_INPUT_RING_TYPE_RX:
1775 "hwrm_ring_alloc rx failed. rc:%d\n", rc);
1778 case HWRM_RING_ALLOC_INPUT_RING_TYPE_RX_AGG:
1780 "hwrm_ring_alloc rx agg failed. rc:%d\n",
1784 case HWRM_RING_ALLOC_INPUT_RING_TYPE_TX:
1786 "hwrm_ring_alloc tx failed. rc:%d\n", rc);
1789 case HWRM_RING_ALLOC_INPUT_RING_TYPE_NQ:
1791 "hwrm_ring_alloc nq failed. rc:%d\n", rc);
1795 PMD_DRV_LOG(ERR, "Invalid ring. rc:%d\n", rc);
1801 ring->fw_ring_id = rte_le_to_cpu_16(resp->ring_id);
1806 int bnxt_hwrm_ring_free(struct bnxt *bp,
1807 struct bnxt_ring *ring, uint32_t ring_type,
1808 uint16_t cp_ring_id)
1811 struct hwrm_ring_free_input req = {.req_type = 0 };
1812 struct hwrm_ring_free_output *resp = bp->hwrm_cmd_resp_addr;
1814 if (ring->fw_ring_id == INVALID_HW_RING_ID)
1817 HWRM_PREP(&req, HWRM_RING_FREE, BNXT_USE_CHIMP_MB);
1819 req.ring_type = ring_type;
1820 req.ring_id = rte_cpu_to_le_16(ring->fw_ring_id);
1821 req.cmpl_ring = rte_cpu_to_le_16(cp_ring_id);
1823 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
1824 ring->fw_ring_id = INVALID_HW_RING_ID;
1826 if (rc || resp->error_code) {
1827 if (rc == 0 && resp->error_code)
1828 rc = rte_le_to_cpu_16(resp->error_code);
1831 switch (ring_type) {
1832 case HWRM_RING_FREE_INPUT_RING_TYPE_L2_CMPL:
1833 PMD_DRV_LOG(ERR, "hwrm_ring_free cp failed. rc:%d\n",
1836 case HWRM_RING_FREE_INPUT_RING_TYPE_RX:
1837 PMD_DRV_LOG(ERR, "hwrm_ring_free rx failed. rc:%d\n",
1840 case HWRM_RING_FREE_INPUT_RING_TYPE_TX:
1841 PMD_DRV_LOG(ERR, "hwrm_ring_free tx failed. rc:%d\n",
1844 case HWRM_RING_FREE_INPUT_RING_TYPE_NQ:
1846 "hwrm_ring_free nq failed. rc:%d\n", rc);
1848 case HWRM_RING_FREE_INPUT_RING_TYPE_RX_AGG:
1850 "hwrm_ring_free agg failed. rc:%d\n", rc);
1853 PMD_DRV_LOG(ERR, "Invalid ring, rc:%d\n", rc);
1861 int bnxt_hwrm_ring_grp_alloc(struct bnxt *bp, unsigned int idx)
1864 struct hwrm_ring_grp_alloc_input req = {.req_type = 0 };
1865 struct hwrm_ring_grp_alloc_output *resp = bp->hwrm_cmd_resp_addr;
1867 HWRM_PREP(&req, HWRM_RING_GRP_ALLOC, BNXT_USE_CHIMP_MB);
1869 req.cr = rte_cpu_to_le_16(bp->grp_info[idx].cp_fw_ring_id);
1870 req.rr = rte_cpu_to_le_16(bp->grp_info[idx].rx_fw_ring_id);
1871 req.ar = rte_cpu_to_le_16(bp->grp_info[idx].ag_fw_ring_id);
1872 req.sc = rte_cpu_to_le_16(bp->grp_info[idx].fw_stats_ctx);
1874 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
1876 HWRM_CHECK_RESULT();
1878 bp->grp_info[idx].fw_grp_id = rte_le_to_cpu_16(resp->ring_group_id);
1885 int bnxt_hwrm_ring_grp_free(struct bnxt *bp, unsigned int idx)
1888 struct hwrm_ring_grp_free_input req = {.req_type = 0 };
1889 struct hwrm_ring_grp_free_output *resp = bp->hwrm_cmd_resp_addr;
1891 HWRM_PREP(&req, HWRM_RING_GRP_FREE, BNXT_USE_CHIMP_MB);
1893 req.ring_group_id = rte_cpu_to_le_16(bp->grp_info[idx].fw_grp_id);
1895 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
1897 HWRM_CHECK_RESULT();
1900 bp->grp_info[idx].fw_grp_id = INVALID_HW_RING_ID;
1904 int bnxt_hwrm_stat_clear(struct bnxt *bp, struct bnxt_cp_ring_info *cpr)
1907 struct hwrm_stat_ctx_clr_stats_input req = {.req_type = 0 };
1908 struct hwrm_stat_ctx_clr_stats_output *resp = bp->hwrm_cmd_resp_addr;
1910 if (cpr->hw_stats_ctx_id == HWRM_NA_SIGNATURE)
1913 HWRM_PREP(&req, HWRM_STAT_CTX_CLR_STATS, BNXT_USE_CHIMP_MB);
1915 req.stat_ctx_id = rte_cpu_to_le_32(cpr->hw_stats_ctx_id);
1917 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
1919 HWRM_CHECK_RESULT();
1925 int bnxt_hwrm_stat_ctx_alloc(struct bnxt *bp, struct bnxt_cp_ring_info *cpr)
1928 struct hwrm_stat_ctx_alloc_input req = {.req_type = 0 };
1929 struct hwrm_stat_ctx_alloc_output *resp = bp->hwrm_cmd_resp_addr;
1931 if (cpr->hw_stats_ctx_id != HWRM_NA_SIGNATURE)
1934 HWRM_PREP(&req, HWRM_STAT_CTX_ALLOC, BNXT_USE_CHIMP_MB);
1936 req.update_period_ms = rte_cpu_to_le_32(0);
1938 req.stats_dma_addr = rte_cpu_to_le_64(cpr->hw_stats_map);
1940 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
1942 HWRM_CHECK_RESULT();
1944 cpr->hw_stats_ctx_id = rte_le_to_cpu_32(resp->stat_ctx_id);
1951 static int bnxt_hwrm_stat_ctx_free(struct bnxt *bp, struct bnxt_cp_ring_info *cpr)
1954 struct hwrm_stat_ctx_free_input req = {.req_type = 0 };
1955 struct hwrm_stat_ctx_free_output *resp = bp->hwrm_cmd_resp_addr;
1957 if (cpr->hw_stats_ctx_id == HWRM_NA_SIGNATURE)
1960 HWRM_PREP(&req, HWRM_STAT_CTX_FREE, BNXT_USE_CHIMP_MB);
1962 req.stat_ctx_id = rte_cpu_to_le_32(cpr->hw_stats_ctx_id);
1964 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
1966 HWRM_CHECK_RESULT();
1969 cpr->hw_stats_ctx_id = HWRM_NA_SIGNATURE;
1974 int bnxt_hwrm_vnic_alloc(struct bnxt *bp, struct bnxt_vnic_info *vnic)
1977 struct hwrm_vnic_alloc_input req = { 0 };
1978 struct hwrm_vnic_alloc_output *resp = bp->hwrm_cmd_resp_addr;
1980 if (!BNXT_HAS_RING_GRPS(bp))
1981 goto skip_ring_grps;
1983 /* map ring groups to this vnic */
1984 PMD_DRV_LOG(DEBUG, "Alloc VNIC. Start %x, End %x\n",
1985 vnic->start_grp_id, vnic->end_grp_id);
1986 for (i = vnic->start_grp_id, j = 0; i < vnic->end_grp_id; i++, j++)
1987 vnic->fw_grp_ids[j] = bp->grp_info[i].fw_grp_id;
1989 vnic->dflt_ring_grp = bp->grp_info[vnic->start_grp_id].fw_grp_id;
1990 vnic->rss_rule = (uint16_t)HWRM_NA_SIGNATURE;
1991 vnic->cos_rule = (uint16_t)HWRM_NA_SIGNATURE;
1992 vnic->lb_rule = (uint16_t)HWRM_NA_SIGNATURE;
1995 vnic->mru = BNXT_VNIC_MRU(bp->eth_dev->data->mtu);
1996 HWRM_PREP(&req, HWRM_VNIC_ALLOC, BNXT_USE_CHIMP_MB);
1998 if (vnic->func_default)
2000 rte_cpu_to_le_32(HWRM_VNIC_ALLOC_INPUT_FLAGS_DEFAULT);
2001 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
2003 HWRM_CHECK_RESULT();
2005 vnic->fw_vnic_id = rte_le_to_cpu_16(resp->vnic_id);
2007 PMD_DRV_LOG(DEBUG, "VNIC ID %x\n", vnic->fw_vnic_id);
2011 static int bnxt_hwrm_vnic_plcmodes_qcfg(struct bnxt *bp,
2012 struct bnxt_vnic_info *vnic,
2013 struct bnxt_plcmodes_cfg *pmode)
2016 struct hwrm_vnic_plcmodes_qcfg_input req = {.req_type = 0 };
2017 struct hwrm_vnic_plcmodes_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
2019 HWRM_PREP(&req, HWRM_VNIC_PLCMODES_QCFG, BNXT_USE_CHIMP_MB);
2021 req.vnic_id = rte_cpu_to_le_16(vnic->fw_vnic_id);
2023 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
2025 HWRM_CHECK_RESULT();
2027 pmode->flags = rte_le_to_cpu_32(resp->flags);
2028 /* dflt_vnic bit doesn't exist in the _cfg command */
2029 pmode->flags &= ~(HWRM_VNIC_PLCMODES_QCFG_OUTPUT_FLAGS_DFLT_VNIC);
2030 pmode->jumbo_thresh = rte_le_to_cpu_16(resp->jumbo_thresh);
2031 pmode->hds_offset = rte_le_to_cpu_16(resp->hds_offset);
2032 pmode->hds_threshold = rte_le_to_cpu_16(resp->hds_threshold);
2039 static int bnxt_hwrm_vnic_plcmodes_cfg(struct bnxt *bp,
2040 struct bnxt_vnic_info *vnic,
2041 struct bnxt_plcmodes_cfg *pmode)
2044 struct hwrm_vnic_plcmodes_cfg_input req = {.req_type = 0 };
2045 struct hwrm_vnic_plcmodes_cfg_output *resp = bp->hwrm_cmd_resp_addr;
2047 if (vnic->fw_vnic_id == INVALID_HW_RING_ID) {
2048 PMD_DRV_LOG(DEBUG, "VNIC ID %x\n", vnic->fw_vnic_id);
2052 HWRM_PREP(&req, HWRM_VNIC_PLCMODES_CFG, BNXT_USE_CHIMP_MB);
2054 req.vnic_id = rte_cpu_to_le_16(vnic->fw_vnic_id);
2055 req.flags = rte_cpu_to_le_32(pmode->flags);
2056 req.jumbo_thresh = rte_cpu_to_le_16(pmode->jumbo_thresh);
2057 req.hds_offset = rte_cpu_to_le_16(pmode->hds_offset);
2058 req.hds_threshold = rte_cpu_to_le_16(pmode->hds_threshold);
2059 req.enables = rte_cpu_to_le_32(
2060 HWRM_VNIC_PLCMODES_CFG_INPUT_ENABLES_HDS_THRESHOLD_VALID |
2061 HWRM_VNIC_PLCMODES_CFG_INPUT_ENABLES_HDS_OFFSET_VALID |
2062 HWRM_VNIC_PLCMODES_CFG_INPUT_ENABLES_JUMBO_THRESH_VALID
2065 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
2067 HWRM_CHECK_RESULT();
2073 int bnxt_hwrm_vnic_cfg(struct bnxt *bp, struct bnxt_vnic_info *vnic)
2076 struct hwrm_vnic_cfg_input req = {.req_type = 0 };
2077 struct hwrm_vnic_cfg_output *resp = bp->hwrm_cmd_resp_addr;
2078 struct bnxt_plcmodes_cfg pmodes = { 0 };
2079 uint32_t ctx_enable_flag = 0;
2080 uint32_t enables = 0;
2082 if (vnic->fw_vnic_id == INVALID_HW_RING_ID) {
2083 PMD_DRV_LOG(DEBUG, "VNIC ID %x\n", vnic->fw_vnic_id);
2087 rc = bnxt_hwrm_vnic_plcmodes_qcfg(bp, vnic, &pmodes);
2091 HWRM_PREP(&req, HWRM_VNIC_CFG, BNXT_USE_CHIMP_MB);
2093 if (BNXT_CHIP_P5(bp)) {
2094 int dflt_rxq = vnic->start_grp_id;
2095 struct bnxt_rx_ring_info *rxr;
2096 struct bnxt_cp_ring_info *cpr;
2097 struct bnxt_rx_queue *rxq;
2101 * The first active receive ring is used as the VNIC
2102 * default receive ring. If there are no active receive
2103 * rings (all corresponding receive queues are stopped),
2104 * the first receive ring is used.
2106 for (i = vnic->start_grp_id; i < vnic->end_grp_id; i++) {
2107 rxq = bp->eth_dev->data->rx_queues[i];
2108 if (rxq->rx_started) {
2114 rxq = bp->eth_dev->data->rx_queues[dflt_rxq];
2118 req.default_rx_ring_id =
2119 rte_cpu_to_le_16(rxr->rx_ring_struct->fw_ring_id);
2120 req.default_cmpl_ring_id =
2121 rte_cpu_to_le_16(cpr->cp_ring_struct->fw_ring_id);
2122 enables = HWRM_VNIC_CFG_INPUT_ENABLES_DEFAULT_RX_RING_ID |
2123 HWRM_VNIC_CFG_INPUT_ENABLES_DEFAULT_CMPL_RING_ID;
2124 if (bp->vnic_cap_flags & BNXT_VNIC_CAP_RX_CMPL_V2) {
2125 enables |= HWRM_VNIC_CFG_INPUT_ENABLES_RX_CSUM_V2_MODE;
2126 req.rx_csum_v2_mode =
2127 HWRM_VNIC_CFG_INPUT_RX_CSUM_V2_MODE_ALL_OK;
2132 /* Only RSS support for now TBD: COS & LB */
2133 enables = HWRM_VNIC_CFG_INPUT_ENABLES_DFLT_RING_GRP;
2134 if (vnic->lb_rule != 0xffff)
2135 ctx_enable_flag |= HWRM_VNIC_CFG_INPUT_ENABLES_LB_RULE;
2136 if (vnic->cos_rule != 0xffff)
2137 ctx_enable_flag |= HWRM_VNIC_CFG_INPUT_ENABLES_COS_RULE;
2138 if (vnic->rss_rule != (uint16_t)HWRM_NA_SIGNATURE) {
2139 ctx_enable_flag |= HWRM_VNIC_CFG_INPUT_ENABLES_MRU;
2140 ctx_enable_flag |= HWRM_VNIC_CFG_INPUT_ENABLES_RSS_RULE;
2142 if (bp->vnic_cap_flags & BNXT_VNIC_CAP_COS_CLASSIFY) {
2143 ctx_enable_flag |= HWRM_VNIC_CFG_INPUT_ENABLES_QUEUE_ID;
2144 req.queue_id = rte_cpu_to_le_16(vnic->cos_queue_id);
2147 enables |= ctx_enable_flag;
2148 req.dflt_ring_grp = rte_cpu_to_le_16(vnic->dflt_ring_grp);
2149 req.rss_rule = rte_cpu_to_le_16(vnic->rss_rule);
2150 req.cos_rule = rte_cpu_to_le_16(vnic->cos_rule);
2151 req.lb_rule = rte_cpu_to_le_16(vnic->lb_rule);
2154 req.enables = rte_cpu_to_le_32(enables);
2155 req.vnic_id = rte_cpu_to_le_16(vnic->fw_vnic_id);
2156 req.mru = rte_cpu_to_le_16(vnic->mru);
2157 /* Configure default VNIC only once. */
2158 if (vnic->func_default && !(bp->flags & BNXT_FLAG_DFLT_VNIC_SET)) {
2160 rte_cpu_to_le_32(HWRM_VNIC_CFG_INPUT_FLAGS_DEFAULT);
2161 bp->flags |= BNXT_FLAG_DFLT_VNIC_SET;
2163 if (vnic->vlan_strip)
2165 rte_cpu_to_le_32(HWRM_VNIC_CFG_INPUT_FLAGS_VLAN_STRIP_MODE);
2168 rte_cpu_to_le_32(HWRM_VNIC_CFG_INPUT_FLAGS_BD_STALL_MODE);
2169 if (vnic->rss_dflt_cr)
2170 req.flags |= rte_cpu_to_le_32(
2171 HWRM_VNIC_QCFG_OUTPUT_FLAGS_RSS_DFLT_CR_MODE);
2173 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
2175 HWRM_CHECK_RESULT();
2178 rc = bnxt_hwrm_vnic_plcmodes_cfg(bp, vnic, &pmodes);
2183 int bnxt_hwrm_vnic_qcfg(struct bnxt *bp, struct bnxt_vnic_info *vnic,
2187 struct hwrm_vnic_qcfg_input req = {.req_type = 0 };
2188 struct hwrm_vnic_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
2190 if (vnic->fw_vnic_id == INVALID_HW_RING_ID) {
2191 PMD_DRV_LOG(DEBUG, "VNIC QCFG ID %d\n", vnic->fw_vnic_id);
2194 HWRM_PREP(&req, HWRM_VNIC_QCFG, BNXT_USE_CHIMP_MB);
2197 rte_cpu_to_le_32(HWRM_VNIC_QCFG_INPUT_ENABLES_VF_ID_VALID);
2198 req.vnic_id = rte_cpu_to_le_16(vnic->fw_vnic_id);
2199 req.vf_id = rte_cpu_to_le_16(fw_vf_id);
2201 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
2203 HWRM_CHECK_RESULT();
2205 vnic->dflt_ring_grp = rte_le_to_cpu_16(resp->dflt_ring_grp);
2206 vnic->rss_rule = rte_le_to_cpu_16(resp->rss_rule);
2207 vnic->cos_rule = rte_le_to_cpu_16(resp->cos_rule);
2208 vnic->lb_rule = rte_le_to_cpu_16(resp->lb_rule);
2209 vnic->mru = rte_le_to_cpu_16(resp->mru);
2210 vnic->func_default = rte_le_to_cpu_32(
2211 resp->flags) & HWRM_VNIC_QCFG_OUTPUT_FLAGS_DEFAULT;
2212 vnic->vlan_strip = rte_le_to_cpu_32(resp->flags) &
2213 HWRM_VNIC_QCFG_OUTPUT_FLAGS_VLAN_STRIP_MODE;
2214 vnic->bd_stall = rte_le_to_cpu_32(resp->flags) &
2215 HWRM_VNIC_QCFG_OUTPUT_FLAGS_BD_STALL_MODE;
2216 vnic->rss_dflt_cr = rte_le_to_cpu_32(resp->flags) &
2217 HWRM_VNIC_QCFG_OUTPUT_FLAGS_RSS_DFLT_CR_MODE;
2224 int bnxt_hwrm_vnic_ctx_alloc(struct bnxt *bp,
2225 struct bnxt_vnic_info *vnic, uint16_t ctx_idx)
2229 struct hwrm_vnic_rss_cos_lb_ctx_alloc_input req = {.req_type = 0 };
2230 struct hwrm_vnic_rss_cos_lb_ctx_alloc_output *resp =
2231 bp->hwrm_cmd_resp_addr;
2233 HWRM_PREP(&req, HWRM_VNIC_RSS_COS_LB_CTX_ALLOC, BNXT_USE_CHIMP_MB);
2235 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
2236 HWRM_CHECK_RESULT();
2238 ctx_id = rte_le_to_cpu_16(resp->rss_cos_lb_ctx_id);
2239 if (!BNXT_HAS_RING_GRPS(bp))
2240 vnic->fw_grp_ids[ctx_idx] = ctx_id;
2241 else if (ctx_idx == 0)
2242 vnic->rss_rule = ctx_id;
2250 int _bnxt_hwrm_vnic_ctx_free(struct bnxt *bp,
2251 struct bnxt_vnic_info *vnic, uint16_t ctx_idx)
2254 struct hwrm_vnic_rss_cos_lb_ctx_free_input req = {.req_type = 0 };
2255 struct hwrm_vnic_rss_cos_lb_ctx_free_output *resp =
2256 bp->hwrm_cmd_resp_addr;
2258 if (ctx_idx == (uint16_t)HWRM_NA_SIGNATURE) {
2259 PMD_DRV_LOG(DEBUG, "VNIC RSS Rule %x\n", vnic->rss_rule);
2262 HWRM_PREP(&req, HWRM_VNIC_RSS_COS_LB_CTX_FREE, BNXT_USE_CHIMP_MB);
2264 req.rss_cos_lb_ctx_id = rte_cpu_to_le_16(ctx_idx);
2266 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
2268 HWRM_CHECK_RESULT();
2274 int bnxt_hwrm_vnic_ctx_free(struct bnxt *bp, struct bnxt_vnic_info *vnic)
2278 if (BNXT_CHIP_P5(bp)) {
2281 for (j = 0; j < vnic->num_lb_ctxts; j++) {
2282 rc = _bnxt_hwrm_vnic_ctx_free(bp,
2284 vnic->fw_grp_ids[j]);
2285 vnic->fw_grp_ids[j] = INVALID_HW_RING_ID;
2287 vnic->num_lb_ctxts = 0;
2289 rc = _bnxt_hwrm_vnic_ctx_free(bp, vnic, vnic->rss_rule);
2290 vnic->rss_rule = INVALID_HW_RING_ID;
2296 int bnxt_hwrm_vnic_free(struct bnxt *bp, struct bnxt_vnic_info *vnic)
2299 struct hwrm_vnic_free_input req = {.req_type = 0 };
2300 struct hwrm_vnic_free_output *resp = bp->hwrm_cmd_resp_addr;
2302 if (vnic->fw_vnic_id == INVALID_HW_RING_ID) {
2303 PMD_DRV_LOG(DEBUG, "VNIC FREE ID %x\n", vnic->fw_vnic_id);
2307 HWRM_PREP(&req, HWRM_VNIC_FREE, BNXT_USE_CHIMP_MB);
2309 req.vnic_id = rte_cpu_to_le_16(vnic->fw_vnic_id);
2311 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
2313 HWRM_CHECK_RESULT();
2316 vnic->fw_vnic_id = INVALID_HW_RING_ID;
2317 /* Configure default VNIC again if necessary. */
2318 if (vnic->func_default && (bp->flags & BNXT_FLAG_DFLT_VNIC_SET))
2319 bp->flags &= ~BNXT_FLAG_DFLT_VNIC_SET;
2325 bnxt_hwrm_vnic_rss_cfg_p5(struct bnxt *bp, struct bnxt_vnic_info *vnic)
2329 int nr_ctxs = vnic->num_lb_ctxts;
2330 struct hwrm_vnic_rss_cfg_input req = {.req_type = 0 };
2331 struct hwrm_vnic_rss_cfg_output *resp = bp->hwrm_cmd_resp_addr;
2333 for (i = 0; i < nr_ctxs; i++) {
2334 HWRM_PREP(&req, HWRM_VNIC_RSS_CFG, BNXT_USE_CHIMP_MB);
2336 req.vnic_id = rte_cpu_to_le_16(vnic->fw_vnic_id);
2337 req.hash_type = rte_cpu_to_le_32(vnic->hash_type);
2338 req.hash_mode_flags = vnic->hash_mode;
2340 req.hash_key_tbl_addr =
2341 rte_cpu_to_le_64(vnic->rss_hash_key_dma_addr);
2343 req.ring_grp_tbl_addr =
2344 rte_cpu_to_le_64(vnic->rss_table_dma_addr +
2345 i * HW_HASH_INDEX_SIZE);
2346 req.ring_table_pair_index = i;
2347 req.rss_ctx_idx = rte_cpu_to_le_16(vnic->fw_grp_ids[i]);
2349 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req),
2352 HWRM_CHECK_RESULT();
2359 int bnxt_hwrm_vnic_rss_cfg(struct bnxt *bp,
2360 struct bnxt_vnic_info *vnic)
2363 struct hwrm_vnic_rss_cfg_input req = {.req_type = 0 };
2364 struct hwrm_vnic_rss_cfg_output *resp = bp->hwrm_cmd_resp_addr;
2366 if (!vnic->rss_table)
2369 if (BNXT_CHIP_P5(bp))
2370 return bnxt_hwrm_vnic_rss_cfg_p5(bp, vnic);
2372 HWRM_PREP(&req, HWRM_VNIC_RSS_CFG, BNXT_USE_CHIMP_MB);
2374 req.hash_type = rte_cpu_to_le_32(vnic->hash_type);
2375 req.hash_mode_flags = vnic->hash_mode;
2377 req.ring_grp_tbl_addr =
2378 rte_cpu_to_le_64(vnic->rss_table_dma_addr);
2379 req.hash_key_tbl_addr =
2380 rte_cpu_to_le_64(vnic->rss_hash_key_dma_addr);
2381 req.rss_ctx_idx = rte_cpu_to_le_16(vnic->rss_rule);
2382 req.vnic_id = rte_cpu_to_le_16(vnic->fw_vnic_id);
2384 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
2386 HWRM_CHECK_RESULT();
2392 int bnxt_hwrm_vnic_plcmode_cfg(struct bnxt *bp,
2393 struct bnxt_vnic_info *vnic)
2396 struct hwrm_vnic_plcmodes_cfg_input req = {.req_type = 0 };
2397 struct hwrm_vnic_plcmodes_cfg_output *resp = bp->hwrm_cmd_resp_addr;
2400 if (vnic->fw_vnic_id == INVALID_HW_RING_ID) {
2401 PMD_DRV_LOG(DEBUG, "VNIC ID %x\n", vnic->fw_vnic_id);
2405 HWRM_PREP(&req, HWRM_VNIC_PLCMODES_CFG, BNXT_USE_CHIMP_MB);
2407 req.flags = rte_cpu_to_le_32(
2408 HWRM_VNIC_PLCMODES_CFG_INPUT_FLAGS_JUMBO_PLACEMENT);
2410 req.enables = rte_cpu_to_le_32(
2411 HWRM_VNIC_PLCMODES_CFG_INPUT_ENABLES_JUMBO_THRESH_VALID);
2413 size = rte_pktmbuf_data_room_size(bp->rx_queues[0]->mb_pool);
2414 size -= RTE_PKTMBUF_HEADROOM;
2415 size = RTE_MIN(BNXT_MAX_PKT_LEN, size);
2417 req.jumbo_thresh = rte_cpu_to_le_16(size);
2418 req.vnic_id = rte_cpu_to_le_16(vnic->fw_vnic_id);
2420 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
2422 HWRM_CHECK_RESULT();
2428 int bnxt_hwrm_vnic_tpa_cfg(struct bnxt *bp,
2429 struct bnxt_vnic_info *vnic, bool enable)
2432 struct hwrm_vnic_tpa_cfg_input req = {.req_type = 0 };
2433 struct hwrm_vnic_tpa_cfg_output *resp = bp->hwrm_cmd_resp_addr;
2435 if (BNXT_CHIP_P5(bp) && !bp->max_tpa_v2) {
2437 PMD_DRV_LOG(ERR, "No HW support for LRO\n");
2441 if (vnic->fw_vnic_id == INVALID_HW_RING_ID) {
2442 PMD_DRV_LOG(DEBUG, "Invalid vNIC ID\n");
2446 HWRM_PREP(&req, HWRM_VNIC_TPA_CFG, BNXT_USE_CHIMP_MB);
2449 req.enables = rte_cpu_to_le_32(
2450 HWRM_VNIC_TPA_CFG_INPUT_ENABLES_MAX_AGG_SEGS |
2451 HWRM_VNIC_TPA_CFG_INPUT_ENABLES_MAX_AGGS |
2452 HWRM_VNIC_TPA_CFG_INPUT_ENABLES_MIN_AGG_LEN);
2453 req.flags = rte_cpu_to_le_32(
2454 HWRM_VNIC_TPA_CFG_INPUT_FLAGS_TPA |
2455 HWRM_VNIC_TPA_CFG_INPUT_FLAGS_ENCAP_TPA |
2456 HWRM_VNIC_TPA_CFG_INPUT_FLAGS_RSC_WND_UPDATE |
2457 HWRM_VNIC_TPA_CFG_INPUT_FLAGS_GRO |
2458 HWRM_VNIC_TPA_CFG_INPUT_FLAGS_AGG_WITH_ECN |
2459 HWRM_VNIC_TPA_CFG_INPUT_FLAGS_AGG_WITH_SAME_GRE_SEQ);
2460 req.max_aggs = rte_cpu_to_le_16(BNXT_TPA_MAX_AGGS(bp));
2461 req.max_agg_segs = rte_cpu_to_le_16(BNXT_TPA_MAX_SEGS(bp));
2462 req.min_agg_len = rte_cpu_to_le_32(512);
2464 req.vnic_id = rte_cpu_to_le_16(vnic->fw_vnic_id);
2466 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
2468 HWRM_CHECK_RESULT();
2474 int bnxt_hwrm_func_vf_mac(struct bnxt *bp, uint16_t vf, const uint8_t *mac_addr)
2476 struct hwrm_func_cfg_input req = {0};
2477 struct hwrm_func_cfg_output *resp = bp->hwrm_cmd_resp_addr;
2480 req.flags = rte_cpu_to_le_32(bp->pf->vf_info[vf].func_cfg_flags);
2481 req.enables = rte_cpu_to_le_32(
2482 HWRM_FUNC_CFG_INPUT_ENABLES_DFLT_MAC_ADDR);
2483 memcpy(req.dflt_mac_addr, mac_addr, sizeof(req.dflt_mac_addr));
2484 req.fid = rte_cpu_to_le_16(bp->pf->vf_info[vf].fid);
2486 HWRM_PREP(&req, HWRM_FUNC_CFG, BNXT_USE_CHIMP_MB);
2488 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
2489 HWRM_CHECK_RESULT();
2492 bp->pf->vf_info[vf].random_mac = false;
2497 int bnxt_hwrm_func_qstats_tx_drop(struct bnxt *bp, uint16_t fid,
2501 struct hwrm_func_qstats_input req = {.req_type = 0};
2502 struct hwrm_func_qstats_output *resp = bp->hwrm_cmd_resp_addr;
2504 HWRM_PREP(&req, HWRM_FUNC_QSTATS, BNXT_USE_CHIMP_MB);
2506 req.fid = rte_cpu_to_le_16(fid);
2508 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
2510 HWRM_CHECK_RESULT();
2513 *dropped = rte_le_to_cpu_64(resp->tx_drop_pkts);
2520 int bnxt_hwrm_func_qstats(struct bnxt *bp, uint16_t fid,
2521 struct rte_eth_stats *stats,
2522 struct hwrm_func_qstats_output *func_qstats)
2525 struct hwrm_func_qstats_input req = {.req_type = 0};
2526 struct hwrm_func_qstats_output *resp = bp->hwrm_cmd_resp_addr;
2528 HWRM_PREP(&req, HWRM_FUNC_QSTATS, BNXT_USE_CHIMP_MB);
2530 req.fid = rte_cpu_to_le_16(fid);
2532 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
2534 HWRM_CHECK_RESULT();
2536 memcpy(func_qstats, resp,
2537 sizeof(struct hwrm_func_qstats_output));
2542 stats->ipackets = rte_le_to_cpu_64(resp->rx_ucast_pkts);
2543 stats->ipackets += rte_le_to_cpu_64(resp->rx_mcast_pkts);
2544 stats->ipackets += rte_le_to_cpu_64(resp->rx_bcast_pkts);
2545 stats->ibytes = rte_le_to_cpu_64(resp->rx_ucast_bytes);
2546 stats->ibytes += rte_le_to_cpu_64(resp->rx_mcast_bytes);
2547 stats->ibytes += rte_le_to_cpu_64(resp->rx_bcast_bytes);
2549 stats->opackets = rte_le_to_cpu_64(resp->tx_ucast_pkts);
2550 stats->opackets += rte_le_to_cpu_64(resp->tx_mcast_pkts);
2551 stats->opackets += rte_le_to_cpu_64(resp->tx_bcast_pkts);
2552 stats->obytes = rte_le_to_cpu_64(resp->tx_ucast_bytes);
2553 stats->obytes += rte_le_to_cpu_64(resp->tx_mcast_bytes);
2554 stats->obytes += rte_le_to_cpu_64(resp->tx_bcast_bytes);
2556 stats->imissed = rte_le_to_cpu_64(resp->rx_discard_pkts);
2557 stats->ierrors = rte_le_to_cpu_64(resp->rx_drop_pkts);
2558 stats->oerrors = rte_le_to_cpu_64(resp->tx_discard_pkts);
2566 int bnxt_hwrm_func_clr_stats(struct bnxt *bp, uint16_t fid)
2569 struct hwrm_func_clr_stats_input req = {.req_type = 0};
2570 struct hwrm_func_clr_stats_output *resp = bp->hwrm_cmd_resp_addr;
2572 HWRM_PREP(&req, HWRM_FUNC_CLR_STATS, BNXT_USE_CHIMP_MB);
2574 req.fid = rte_cpu_to_le_16(fid);
2576 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
2578 HWRM_CHECK_RESULT();
2584 int bnxt_clear_all_hwrm_stat_ctxs(struct bnxt *bp)
2589 for (i = 0; i < bp->rx_cp_nr_rings + bp->tx_cp_nr_rings; i++) {
2590 struct bnxt_tx_queue *txq;
2591 struct bnxt_rx_queue *rxq;
2592 struct bnxt_cp_ring_info *cpr;
2594 if (i >= bp->rx_cp_nr_rings) {
2595 txq = bp->tx_queues[i - bp->rx_cp_nr_rings];
2598 rxq = bp->rx_queues[i];
2602 rc = bnxt_hwrm_stat_clear(bp, cpr);
2610 bnxt_free_all_hwrm_stat_ctxs(struct bnxt *bp)
2614 struct bnxt_cp_ring_info *cpr;
2616 for (i = 0; i < bp->rx_cp_nr_rings; i++) {
2618 cpr = bp->rx_queues[i]->cp_ring;
2619 if (BNXT_HAS_RING_GRPS(bp))
2620 bp->grp_info[i].fw_stats_ctx = -1;
2621 rc = bnxt_hwrm_stat_ctx_free(bp, cpr);
2626 for (i = 0; i < bp->tx_cp_nr_rings; i++) {
2627 cpr = bp->tx_queues[i]->cp_ring;
2628 rc = bnxt_hwrm_stat_ctx_free(bp, cpr);
2636 int bnxt_alloc_all_hwrm_stat_ctxs(struct bnxt *bp)
2638 struct bnxt_cp_ring_info *cpr;
2642 for (i = 0; i < bp->rx_cp_nr_rings; i++) {
2643 struct bnxt_rx_queue *rxq = bp->rx_queues[i];
2646 if (cpr->hw_stats_ctx_id == HWRM_NA_SIGNATURE) {
2647 rc = bnxt_hwrm_stat_ctx_alloc(bp, cpr);
2653 for (i = 0; i < bp->tx_cp_nr_rings; i++) {
2654 struct bnxt_tx_queue *txq = bp->tx_queues[i];
2657 if (cpr->hw_stats_ctx_id == HWRM_NA_SIGNATURE) {
2658 rc = bnxt_hwrm_stat_ctx_alloc(bp, cpr);
2668 bnxt_free_all_hwrm_ring_grps(struct bnxt *bp)
2673 if (!BNXT_HAS_RING_GRPS(bp))
2676 for (idx = 0; idx < bp->rx_cp_nr_rings; idx++) {
2678 if (bp->grp_info[idx].fw_grp_id == INVALID_HW_RING_ID)
2681 rc = bnxt_hwrm_ring_grp_free(bp, idx);
2689 void bnxt_free_nq_ring(struct bnxt *bp, struct bnxt_cp_ring_info *cpr)
2691 struct bnxt_ring *cp_ring = cpr->cp_ring_struct;
2693 bnxt_hwrm_ring_free(bp, cp_ring,
2694 HWRM_RING_FREE_INPUT_RING_TYPE_NQ,
2695 INVALID_HW_RING_ID);
2696 memset(cpr->cp_desc_ring, 0,
2697 cpr->cp_ring_struct->ring_size * sizeof(*cpr->cp_desc_ring));
2698 cpr->cp_raw_cons = 0;
2701 void bnxt_free_cp_ring(struct bnxt *bp, struct bnxt_cp_ring_info *cpr)
2703 struct bnxt_ring *cp_ring = cpr->cp_ring_struct;
2705 bnxt_hwrm_ring_free(bp, cp_ring,
2706 HWRM_RING_FREE_INPUT_RING_TYPE_L2_CMPL,
2707 INVALID_HW_RING_ID);
2708 memset(cpr->cp_desc_ring, 0,
2709 cpr->cp_ring_struct->ring_size * sizeof(*cpr->cp_desc_ring));
2710 cpr->cp_raw_cons = 0;
2713 void bnxt_free_hwrm_rx_ring(struct bnxt *bp, int queue_index)
2715 struct bnxt_rx_queue *rxq = bp->rx_queues[queue_index];
2716 struct bnxt_rx_ring_info *rxr = rxq->rx_ring;
2717 struct bnxt_ring *ring = rxr->rx_ring_struct;
2718 struct bnxt_cp_ring_info *cpr = rxq->cp_ring;
2720 if (BNXT_HAS_RING_GRPS(bp))
2721 bnxt_hwrm_ring_grp_free(bp, queue_index);
2723 bnxt_hwrm_ring_free(bp, ring,
2724 HWRM_RING_FREE_INPUT_RING_TYPE_RX,
2725 cpr->cp_ring_struct->fw_ring_id);
2726 if (BNXT_HAS_RING_GRPS(bp))
2727 bp->grp_info[queue_index].rx_fw_ring_id = INVALID_HW_RING_ID;
2729 ring = rxr->ag_ring_struct;
2730 bnxt_hwrm_ring_free(bp, ring,
2732 HWRM_RING_FREE_INPUT_RING_TYPE_RX_AGG :
2733 HWRM_RING_FREE_INPUT_RING_TYPE_RX,
2734 cpr->cp_ring_struct->fw_ring_id);
2735 if (BNXT_HAS_RING_GRPS(bp))
2736 bp->grp_info[queue_index].ag_fw_ring_id = INVALID_HW_RING_ID;
2738 bnxt_hwrm_stat_ctx_free(bp, cpr);
2740 bnxt_free_cp_ring(bp, cpr);
2742 if (BNXT_HAS_RING_GRPS(bp))
2743 bp->grp_info[queue_index].cp_fw_ring_id = INVALID_HW_RING_ID;
2746 int bnxt_hwrm_rx_ring_reset(struct bnxt *bp, int queue_index)
2749 struct hwrm_ring_reset_input req = {.req_type = 0 };
2750 struct hwrm_ring_reset_output *resp = bp->hwrm_cmd_resp_addr;
2752 HWRM_PREP(&req, HWRM_RING_RESET, BNXT_USE_CHIMP_MB);
2754 req.ring_type = HWRM_RING_RESET_INPUT_RING_TYPE_RX_RING_GRP;
2755 req.ring_id = rte_cpu_to_le_16(bp->grp_info[queue_index].fw_grp_id);
2756 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
2758 HWRM_CHECK_RESULT();
2766 bnxt_free_all_hwrm_rings(struct bnxt *bp)
2770 for (i = 0; i < bp->tx_cp_nr_rings; i++)
2771 bnxt_free_hwrm_tx_ring(bp, i);
2773 for (i = 0; i < bp->rx_cp_nr_rings; i++)
2774 bnxt_free_hwrm_rx_ring(bp, i);
2779 int bnxt_alloc_all_hwrm_ring_grps(struct bnxt *bp)
2784 if (!BNXT_HAS_RING_GRPS(bp))
2787 for (i = 0; i < bp->rx_cp_nr_rings; i++) {
2788 rc = bnxt_hwrm_ring_grp_alloc(bp, i);
2796 * HWRM utility functions
2799 void bnxt_free_hwrm_resources(struct bnxt *bp)
2801 /* Release memzone */
2802 rte_free(bp->hwrm_cmd_resp_addr);
2803 rte_free(bp->hwrm_short_cmd_req_addr);
2804 bp->hwrm_cmd_resp_addr = NULL;
2805 bp->hwrm_short_cmd_req_addr = NULL;
2806 bp->hwrm_cmd_resp_dma_addr = 0;
2807 bp->hwrm_short_cmd_req_dma_addr = 0;
2810 int bnxt_alloc_hwrm_resources(struct bnxt *bp)
2812 struct rte_pci_device *pdev = bp->pdev;
2813 char type[RTE_MEMZONE_NAMESIZE];
2815 sprintf(type, "bnxt_hwrm_" PCI_PRI_FMT, pdev->addr.domain,
2816 pdev->addr.bus, pdev->addr.devid, pdev->addr.function);
2817 bp->max_resp_len = BNXT_PAGE_SIZE;
2818 bp->hwrm_cmd_resp_addr = rte_malloc(type, bp->max_resp_len, 0);
2819 if (bp->hwrm_cmd_resp_addr == NULL)
2821 bp->hwrm_cmd_resp_dma_addr =
2822 rte_malloc_virt2iova(bp->hwrm_cmd_resp_addr);
2823 if (bp->hwrm_cmd_resp_dma_addr == RTE_BAD_IOVA) {
2825 "unable to map response address to physical memory\n");
2828 rte_spinlock_init(&bp->hwrm_lock);
2834 bnxt_clear_one_vnic_filter(struct bnxt *bp, struct bnxt_filter_info *filter)
2838 if (filter->filter_type == HWRM_CFA_EM_FILTER) {
2839 rc = bnxt_hwrm_clear_em_filter(bp, filter);
2842 } else if (filter->filter_type == HWRM_CFA_NTUPLE_FILTER) {
2843 rc = bnxt_hwrm_clear_ntuple_filter(bp, filter);
2848 rc = bnxt_hwrm_clear_l2_filter(bp, filter);
2853 bnxt_clear_hwrm_vnic_filters(struct bnxt *bp, struct bnxt_vnic_info *vnic)
2855 struct bnxt_filter_info *filter;
2858 STAILQ_FOREACH(filter, &vnic->filter, next) {
2859 rc = bnxt_clear_one_vnic_filter(bp, filter);
2860 STAILQ_REMOVE(&vnic->filter, filter, bnxt_filter_info, next);
2861 bnxt_free_filter(bp, filter);
2867 bnxt_clear_hwrm_vnic_flows(struct bnxt *bp, struct bnxt_vnic_info *vnic)
2869 struct bnxt_filter_info *filter;
2870 struct rte_flow *flow;
2873 while (!STAILQ_EMPTY(&vnic->flow_list)) {
2874 flow = STAILQ_FIRST(&vnic->flow_list);
2875 filter = flow->filter;
2876 PMD_DRV_LOG(DEBUG, "filter type %d\n", filter->filter_type);
2877 rc = bnxt_clear_one_vnic_filter(bp, filter);
2879 STAILQ_REMOVE(&vnic->flow_list, flow, rte_flow, next);
2885 int bnxt_set_hwrm_vnic_filters(struct bnxt *bp, struct bnxt_vnic_info *vnic)
2887 struct bnxt_filter_info *filter;
2890 STAILQ_FOREACH(filter, &vnic->filter, next) {
2891 if (filter->filter_type == HWRM_CFA_EM_FILTER)
2892 rc = bnxt_hwrm_set_em_filter(bp, filter->dst_id,
2894 else if (filter->filter_type == HWRM_CFA_NTUPLE_FILTER)
2895 rc = bnxt_hwrm_set_ntuple_filter(bp, filter->dst_id,
2898 rc = bnxt_hwrm_set_l2_filter(bp, vnic->fw_vnic_id,
2907 bnxt_free_tunnel_ports(struct bnxt *bp)
2909 if (bp->vxlan_port_cnt)
2910 bnxt_hwrm_tunnel_dst_port_free(bp, bp->vxlan_fw_dst_port_id,
2911 HWRM_TUNNEL_DST_PORT_FREE_INPUT_TUNNEL_TYPE_VXLAN);
2913 if (bp->geneve_port_cnt)
2914 bnxt_hwrm_tunnel_dst_port_free(bp, bp->geneve_fw_dst_port_id,
2915 HWRM_TUNNEL_DST_PORT_FREE_INPUT_TUNNEL_TYPE_GENEVE);
2918 void bnxt_free_all_hwrm_resources(struct bnxt *bp)
2922 if (bp->vnic_info == NULL)
2926 * Cleanup VNICs in reverse order, to make sure the L2 filter
2927 * from vnic0 is last to be cleaned up.
2929 for (i = bp->max_vnics - 1; i >= 0; i--) {
2930 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
2932 if (vnic->fw_vnic_id == INVALID_HW_RING_ID)
2935 bnxt_clear_hwrm_vnic_flows(bp, vnic);
2937 bnxt_clear_hwrm_vnic_filters(bp, vnic);
2939 bnxt_hwrm_vnic_ctx_free(bp, vnic);
2941 bnxt_hwrm_vnic_tpa_cfg(bp, vnic, false);
2943 bnxt_hwrm_vnic_free(bp, vnic);
2945 rte_free(vnic->fw_grp_ids);
2947 /* Ring resources */
2948 bnxt_free_all_hwrm_rings(bp);
2949 bnxt_free_all_hwrm_ring_grps(bp);
2950 bnxt_free_all_hwrm_stat_ctxs(bp);
2951 bnxt_free_tunnel_ports(bp);
2954 static uint16_t bnxt_parse_eth_link_duplex(uint32_t conf_link_speed)
2956 uint8_t hw_link_duplex = HWRM_PORT_PHY_CFG_INPUT_AUTO_DUPLEX_BOTH;
2958 if ((conf_link_speed & ETH_LINK_SPEED_FIXED) == ETH_LINK_SPEED_AUTONEG)
2959 return HWRM_PORT_PHY_CFG_INPUT_AUTO_DUPLEX_BOTH;
2961 switch (conf_link_speed) {
2962 case ETH_LINK_SPEED_10M_HD:
2963 case ETH_LINK_SPEED_100M_HD:
2965 return HWRM_PORT_PHY_CFG_INPUT_AUTO_DUPLEX_HALF;
2967 return hw_link_duplex;
2970 static uint16_t bnxt_check_eth_link_autoneg(uint32_t conf_link)
2975 static uint16_t bnxt_parse_eth_link_speed(uint32_t conf_link_speed,
2978 uint16_t eth_link_speed = 0;
2980 if (conf_link_speed == ETH_LINK_SPEED_AUTONEG)
2981 return ETH_LINK_SPEED_AUTONEG;
2983 switch (conf_link_speed & ~ETH_LINK_SPEED_FIXED) {
2984 case ETH_LINK_SPEED_100M:
2985 case ETH_LINK_SPEED_100M_HD:
2988 HWRM_PORT_PHY_CFG_INPUT_AUTO_LINK_SPEED_100MB;
2990 case ETH_LINK_SPEED_1G:
2992 HWRM_PORT_PHY_CFG_INPUT_AUTO_LINK_SPEED_1GB;
2994 case ETH_LINK_SPEED_2_5G:
2996 HWRM_PORT_PHY_CFG_INPUT_AUTO_LINK_SPEED_2_5GB;
2998 case ETH_LINK_SPEED_10G:
3000 HWRM_PORT_PHY_CFG_INPUT_FORCE_LINK_SPEED_10GB;
3002 case ETH_LINK_SPEED_20G:
3004 HWRM_PORT_PHY_CFG_INPUT_AUTO_LINK_SPEED_20GB;
3006 case ETH_LINK_SPEED_25G:
3008 HWRM_PORT_PHY_CFG_INPUT_AUTO_LINK_SPEED_25GB;
3010 case ETH_LINK_SPEED_40G:
3012 HWRM_PORT_PHY_CFG_INPUT_FORCE_LINK_SPEED_40GB;
3014 case ETH_LINK_SPEED_50G:
3015 eth_link_speed = pam4_link ?
3016 HWRM_PORT_PHY_CFG_INPUT_FORCE_PAM4_LINK_SPEED_50GB :
3017 HWRM_PORT_PHY_CFG_INPUT_FORCE_LINK_SPEED_50GB;
3019 case ETH_LINK_SPEED_100G:
3020 eth_link_speed = pam4_link ?
3021 HWRM_PORT_PHY_CFG_INPUT_FORCE_PAM4_LINK_SPEED_100GB :
3022 HWRM_PORT_PHY_CFG_INPUT_FORCE_LINK_SPEED_100GB;
3024 case ETH_LINK_SPEED_200G:
3026 HWRM_PORT_PHY_CFG_INPUT_FORCE_PAM4_LINK_SPEED_200GB;
3030 "Unsupported link speed %d; default to AUTO\n",
3034 return eth_link_speed;
3037 #define BNXT_SUPPORTED_SPEEDS (ETH_LINK_SPEED_100M | ETH_LINK_SPEED_100M_HD | \
3038 ETH_LINK_SPEED_1G | ETH_LINK_SPEED_2_5G | \
3039 ETH_LINK_SPEED_10G | ETH_LINK_SPEED_20G | ETH_LINK_SPEED_25G | \
3040 ETH_LINK_SPEED_40G | ETH_LINK_SPEED_50G | \
3041 ETH_LINK_SPEED_100G | ETH_LINK_SPEED_200G)
3043 static int bnxt_validate_link_speed(struct bnxt *bp)
3045 uint32_t link_speed = bp->eth_dev->data->dev_conf.link_speeds;
3046 uint16_t port_id = bp->eth_dev->data->port_id;
3047 uint32_t link_speed_capa;
3050 if (link_speed == ETH_LINK_SPEED_AUTONEG)
3053 link_speed_capa = bnxt_get_speed_capabilities(bp);
3055 if (link_speed & ETH_LINK_SPEED_FIXED) {
3056 one_speed = link_speed & ~ETH_LINK_SPEED_FIXED;
3058 if (one_speed & (one_speed - 1)) {
3060 "Invalid advertised speeds (%u) for port %u\n",
3061 link_speed, port_id);
3064 if ((one_speed & link_speed_capa) != one_speed) {
3066 "Unsupported advertised speed (%u) for port %u\n",
3067 link_speed, port_id);
3071 if (!(link_speed & link_speed_capa)) {
3073 "Unsupported advertised speeds (%u) for port %u\n",
3074 link_speed, port_id);
3082 bnxt_parse_eth_link_speed_mask(struct bnxt *bp, uint32_t link_speed)
3086 if (link_speed == ETH_LINK_SPEED_AUTONEG) {
3087 if (bp->link_info->support_speeds)
3088 return bp->link_info->support_speeds;
3089 link_speed = BNXT_SUPPORTED_SPEEDS;
3092 if (link_speed & ETH_LINK_SPEED_100M)
3093 ret |= HWRM_PORT_PHY_CFG_INPUT_AUTO_LINK_SPEED_MASK_100MB;
3094 if (link_speed & ETH_LINK_SPEED_100M_HD)
3095 ret |= HWRM_PORT_PHY_CFG_INPUT_AUTO_LINK_SPEED_MASK_100MB;
3096 if (link_speed & ETH_LINK_SPEED_1G)
3097 ret |= HWRM_PORT_PHY_CFG_INPUT_AUTO_LINK_SPEED_MASK_1GB;
3098 if (link_speed & ETH_LINK_SPEED_2_5G)
3099 ret |= HWRM_PORT_PHY_CFG_INPUT_AUTO_LINK_SPEED_MASK_2_5GB;
3100 if (link_speed & ETH_LINK_SPEED_10G)
3101 ret |= HWRM_PORT_PHY_CFG_INPUT_AUTO_LINK_SPEED_MASK_10GB;
3102 if (link_speed & ETH_LINK_SPEED_20G)
3103 ret |= HWRM_PORT_PHY_CFG_INPUT_AUTO_LINK_SPEED_MASK_20GB;
3104 if (link_speed & ETH_LINK_SPEED_25G)
3105 ret |= HWRM_PORT_PHY_CFG_INPUT_AUTO_LINK_SPEED_MASK_25GB;
3106 if (link_speed & ETH_LINK_SPEED_40G)
3107 ret |= HWRM_PORT_PHY_CFG_INPUT_AUTO_LINK_SPEED_MASK_40GB;
3108 if (link_speed & ETH_LINK_SPEED_50G)
3109 ret |= HWRM_PORT_PHY_CFG_INPUT_AUTO_LINK_SPEED_MASK_50GB;
3110 if (link_speed & ETH_LINK_SPEED_100G)
3111 ret |= HWRM_PORT_PHY_CFG_INPUT_AUTO_LINK_SPEED_MASK_100GB;
3112 if (link_speed & ETH_LINK_SPEED_200G)
3113 ret |= HWRM_PORT_PHY_CFG_INPUT_FORCE_PAM4_LINK_SPEED_200GB;
3117 static uint32_t bnxt_parse_hw_link_speed(uint16_t hw_link_speed)
3119 uint32_t eth_link_speed = ETH_SPEED_NUM_NONE;
3121 switch (hw_link_speed) {
3122 case HWRM_PORT_PHY_QCFG_OUTPUT_LINK_SPEED_100MB:
3123 eth_link_speed = ETH_SPEED_NUM_100M;
3125 case HWRM_PORT_PHY_QCFG_OUTPUT_LINK_SPEED_1GB:
3126 eth_link_speed = ETH_SPEED_NUM_1G;
3128 case HWRM_PORT_PHY_QCFG_OUTPUT_LINK_SPEED_2_5GB:
3129 eth_link_speed = ETH_SPEED_NUM_2_5G;
3131 case HWRM_PORT_PHY_QCFG_OUTPUT_LINK_SPEED_10GB:
3132 eth_link_speed = ETH_SPEED_NUM_10G;
3134 case HWRM_PORT_PHY_QCFG_OUTPUT_LINK_SPEED_20GB:
3135 eth_link_speed = ETH_SPEED_NUM_20G;
3137 case HWRM_PORT_PHY_QCFG_OUTPUT_LINK_SPEED_25GB:
3138 eth_link_speed = ETH_SPEED_NUM_25G;
3140 case HWRM_PORT_PHY_QCFG_OUTPUT_LINK_SPEED_40GB:
3141 eth_link_speed = ETH_SPEED_NUM_40G;
3143 case HWRM_PORT_PHY_QCFG_OUTPUT_LINK_SPEED_50GB:
3144 eth_link_speed = ETH_SPEED_NUM_50G;
3146 case HWRM_PORT_PHY_QCFG_OUTPUT_LINK_SPEED_100GB:
3147 eth_link_speed = ETH_SPEED_NUM_100G;
3149 case HWRM_PORT_PHY_QCFG_OUTPUT_LINK_SPEED_200GB:
3150 eth_link_speed = ETH_SPEED_NUM_200G;
3152 case HWRM_PORT_PHY_QCFG_OUTPUT_LINK_SPEED_2GB:
3154 PMD_DRV_LOG(ERR, "HWRM link speed %d not defined\n",
3158 return eth_link_speed;
3161 static uint16_t bnxt_parse_hw_link_duplex(uint16_t hw_link_duplex)
3163 uint16_t eth_link_duplex = ETH_LINK_FULL_DUPLEX;
3165 switch (hw_link_duplex) {
3166 case HWRM_PORT_PHY_CFG_INPUT_AUTO_DUPLEX_BOTH:
3167 case HWRM_PORT_PHY_CFG_INPUT_AUTO_DUPLEX_FULL:
3169 eth_link_duplex = ETH_LINK_FULL_DUPLEX;
3171 case HWRM_PORT_PHY_CFG_INPUT_AUTO_DUPLEX_HALF:
3172 eth_link_duplex = ETH_LINK_HALF_DUPLEX;
3175 PMD_DRV_LOG(ERR, "HWRM link duplex %d not defined\n",
3179 return eth_link_duplex;
3182 int bnxt_get_hwrm_link_config(struct bnxt *bp, struct rte_eth_link *link)
3185 struct bnxt_link_info *link_info = bp->link_info;
3187 rc = bnxt_hwrm_port_phy_qcaps(bp);
3189 PMD_DRV_LOG(ERR, "Get link config failed with rc %d\n", rc);
3191 rc = bnxt_hwrm_port_phy_qcfg(bp, link_info);
3193 PMD_DRV_LOG(ERR, "Get link config failed with rc %d\n", rc);
3197 if (link_info->link_speed)
3199 bnxt_parse_hw_link_speed(link_info->link_speed);
3201 link->link_speed = ETH_SPEED_NUM_NONE;
3202 link->link_duplex = bnxt_parse_hw_link_duplex(link_info->duplex);
3203 link->link_status = link_info->link_up;
3204 link->link_autoneg = link_info->auto_mode ==
3205 HWRM_PORT_PHY_QCFG_OUTPUT_AUTO_MODE_NONE ?
3206 ETH_LINK_FIXED : ETH_LINK_AUTONEG;
3211 int bnxt_set_hwrm_link_config(struct bnxt *bp, bool link_up)
3214 struct rte_eth_conf *dev_conf = &bp->eth_dev->data->dev_conf;
3215 struct bnxt_link_info link_req;
3216 uint16_t speed, autoneg;
3218 if (!BNXT_SINGLE_PF(bp) || BNXT_VF(bp))
3221 rc = bnxt_validate_link_speed(bp);
3225 memset(&link_req, 0, sizeof(link_req));
3226 link_req.link_up = link_up;
3230 autoneg = bnxt_check_eth_link_autoneg(dev_conf->link_speeds);
3231 if (BNXT_CHIP_P5(bp) &&
3232 dev_conf->link_speeds == ETH_LINK_SPEED_40G) {
3233 /* 40G is not supported as part of media auto detect.
3234 * The speed should be forced and autoneg disabled
3235 * to configure 40G speed.
3237 PMD_DRV_LOG(INFO, "Disabling autoneg for 40G\n");
3241 /* No auto speeds and no auto_pam4_link. Disable autoneg */
3242 if (bp->link_info->auto_link_speed == 0 &&
3243 bp->link_info->link_signal_mode &&
3244 bp->link_info->auto_pam4_link_speeds == 0)
3247 speed = bnxt_parse_eth_link_speed(dev_conf->link_speeds,
3248 bp->link_info->link_signal_mode);
3249 link_req.phy_flags = HWRM_PORT_PHY_CFG_INPUT_FLAGS_RESET_PHY;
3250 /* Autoneg can be done only when the FW allows. */
3251 if (autoneg == 1 && bp->link_info->support_auto_speeds) {
3252 link_req.phy_flags |=
3253 HWRM_PORT_PHY_CFG_INPUT_FLAGS_RESTART_AUTONEG;
3254 link_req.auto_link_speed_mask =
3255 bnxt_parse_eth_link_speed_mask(bp,
3256 dev_conf->link_speeds);
3258 if (bp->link_info->phy_type ==
3259 HWRM_PORT_PHY_QCFG_OUTPUT_PHY_TYPE_BASET ||
3260 bp->link_info->phy_type ==
3261 HWRM_PORT_PHY_QCFG_OUTPUT_PHY_TYPE_BASETE ||
3262 bp->link_info->media_type ==
3263 HWRM_PORT_PHY_QCFG_OUTPUT_MEDIA_TYPE_TP) {
3264 PMD_DRV_LOG(ERR, "10GBase-T devices must autoneg\n");
3268 link_req.phy_flags |= HWRM_PORT_PHY_CFG_INPUT_FLAGS_FORCE;
3269 /* If user wants a particular speed try that first. */
3271 link_req.link_speed = speed;
3272 else if (bp->link_info->force_pam4_link_speed)
3273 link_req.link_speed =
3274 bp->link_info->force_pam4_link_speed;
3275 else if (bp->link_info->auto_pam4_link_speeds)
3276 link_req.link_speed =
3277 bp->link_info->auto_pam4_link_speeds;
3278 else if (bp->link_info->support_pam4_speeds)
3279 link_req.link_speed =
3280 bp->link_info->support_pam4_speeds;
3281 else if (bp->link_info->force_link_speed)
3282 link_req.link_speed = bp->link_info->force_link_speed;
3284 link_req.link_speed = bp->link_info->auto_link_speed;
3285 /* Auto PAM4 link speed is zero, but auto_link_speed is not
3286 * zero. Use the auto_link_speed.
3288 if (bp->link_info->auto_link_speed != 0 &&
3289 bp->link_info->auto_pam4_link_speeds == 0)
3290 link_req.link_speed = bp->link_info->auto_link_speed;
3292 link_req.duplex = bnxt_parse_eth_link_duplex(dev_conf->link_speeds);
3293 link_req.auto_pause = bp->link_info->auto_pause;
3294 link_req.force_pause = bp->link_info->force_pause;
3297 rc = bnxt_hwrm_port_phy_cfg(bp, &link_req);
3300 "Set link config failed with rc %d\n", rc);
3307 int bnxt_hwrm_func_qcfg(struct bnxt *bp, uint16_t *mtu)
3309 struct hwrm_func_qcfg_input req = {0};
3310 struct hwrm_func_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
3313 bp->func_svif = BNXT_SVIF_INVALID;
3316 HWRM_PREP(&req, HWRM_FUNC_QCFG, BNXT_USE_CHIMP_MB);
3317 req.fid = rte_cpu_to_le_16(0xffff);
3319 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
3321 HWRM_CHECK_RESULT();
3323 bp->vlan = rte_le_to_cpu_16(resp->vlan) & ETH_VLAN_ID_MAX;
3325 svif_info = rte_le_to_cpu_16(resp->svif_info);
3326 if (svif_info & HWRM_FUNC_QCFG_OUTPUT_SVIF_INFO_SVIF_VALID)
3327 bp->func_svif = svif_info &
3328 HWRM_FUNC_QCFG_OUTPUT_SVIF_INFO_SVIF_MASK;
3330 flags = rte_le_to_cpu_16(resp->flags);
3331 if (BNXT_PF(bp) && (flags & HWRM_FUNC_QCFG_OUTPUT_FLAGS_MULTI_HOST))
3332 bp->flags |= BNXT_FLAG_MULTI_HOST;
3335 !BNXT_VF_IS_TRUSTED(bp) &&
3336 (flags & HWRM_FUNC_QCFG_OUTPUT_FLAGS_TRUSTED_VF)) {
3337 bp->flags |= BNXT_FLAG_TRUSTED_VF_EN;
3338 PMD_DRV_LOG(INFO, "Trusted VF cap enabled\n");
3339 } else if (BNXT_VF(bp) &&
3340 BNXT_VF_IS_TRUSTED(bp) &&
3341 !(flags & HWRM_FUNC_QCFG_OUTPUT_FLAGS_TRUSTED_VF)) {
3342 bp->flags &= ~BNXT_FLAG_TRUSTED_VF_EN;
3343 PMD_DRV_LOG(INFO, "Trusted VF cap disabled\n");
3347 *mtu = rte_le_to_cpu_16(resp->admin_mtu);
3349 switch (resp->port_partition_type) {
3350 case HWRM_FUNC_QCFG_OUTPUT_PORT_PARTITION_TYPE_NPAR1_0:
3351 case HWRM_FUNC_QCFG_OUTPUT_PORT_PARTITION_TYPE_NPAR1_5:
3352 case HWRM_FUNC_QCFG_OUTPUT_PORT_PARTITION_TYPE_NPAR2_0:
3354 bp->flags |= BNXT_FLAG_NPAR_PF;
3357 bp->flags &= ~BNXT_FLAG_NPAR_PF;
3361 bp->legacy_db_size =
3362 rte_le_to_cpu_16(resp->legacy_l2_db_size_kb) * 1024;
3369 int bnxt_hwrm_parent_pf_qcfg(struct bnxt *bp)
3371 struct hwrm_func_qcfg_input req = {0};
3372 struct hwrm_func_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
3375 if (!BNXT_VF_IS_TRUSTED(bp))
3381 bp->parent->fid = BNXT_PF_FID_INVALID;
3383 HWRM_PREP(&req, HWRM_FUNC_QCFG, BNXT_USE_CHIMP_MB);
3385 req.fid = rte_cpu_to_le_16(0xfffe); /* Request parent PF information. */
3387 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
3389 HWRM_CHECK_RESULT_SILENT();
3391 memcpy(bp->parent->mac_addr, resp->mac_address, RTE_ETHER_ADDR_LEN);
3392 bp->parent->vnic = rte_le_to_cpu_16(resp->dflt_vnic_id);
3393 bp->parent->fid = rte_le_to_cpu_16(resp->fid);
3394 bp->parent->port_id = rte_le_to_cpu_16(resp->port_id);
3401 int bnxt_hwrm_get_dflt_vnic_svif(struct bnxt *bp, uint16_t fid,
3402 uint16_t *vnic_id, uint16_t *svif)
3404 struct hwrm_func_qcfg_input req = {0};
3405 struct hwrm_func_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
3409 HWRM_PREP(&req, HWRM_FUNC_QCFG, BNXT_USE_CHIMP_MB);
3410 req.fid = rte_cpu_to_le_16(fid);
3412 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
3414 HWRM_CHECK_RESULT();
3417 *vnic_id = rte_le_to_cpu_16(resp->dflt_vnic_id);
3419 svif_info = rte_le_to_cpu_16(resp->svif_info);
3420 if (svif && (svif_info & HWRM_FUNC_QCFG_OUTPUT_SVIF_INFO_SVIF_VALID))
3421 *svif = svif_info & HWRM_FUNC_QCFG_OUTPUT_SVIF_INFO_SVIF_MASK;
3428 int bnxt_hwrm_port_mac_qcfg(struct bnxt *bp)
3430 struct hwrm_port_mac_qcfg_input req = {0};
3431 struct hwrm_port_mac_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
3432 uint16_t port_svif_info;
3435 bp->port_svif = BNXT_SVIF_INVALID;
3437 if (BNXT_VF(bp) && !BNXT_VF_IS_TRUSTED(bp))
3440 HWRM_PREP(&req, HWRM_PORT_MAC_QCFG, BNXT_USE_CHIMP_MB);
3442 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
3444 HWRM_CHECK_RESULT_SILENT();
3446 port_svif_info = rte_le_to_cpu_16(resp->port_svif_info);
3447 if (port_svif_info &
3448 HWRM_PORT_MAC_QCFG_OUTPUT_PORT_SVIF_INFO_PORT_SVIF_VALID)
3449 bp->port_svif = port_svif_info &
3450 HWRM_PORT_MAC_QCFG_OUTPUT_PORT_SVIF_INFO_PORT_SVIF_MASK;
3457 static int bnxt_hwrm_pf_func_cfg(struct bnxt *bp,
3458 struct bnxt_pf_resource_info *pf_resc)
3460 struct hwrm_func_cfg_input req = {0};
3461 struct hwrm_func_cfg_output *resp = bp->hwrm_cmd_resp_addr;
3465 enables = HWRM_FUNC_CFG_INPUT_ENABLES_ADMIN_MTU |
3466 HWRM_FUNC_CFG_INPUT_ENABLES_HOST_MTU |
3467 HWRM_FUNC_CFG_INPUT_ENABLES_MRU |
3468 HWRM_FUNC_CFG_INPUT_ENABLES_NUM_RSSCOS_CTXS |
3469 HWRM_FUNC_CFG_INPUT_ENABLES_NUM_STAT_CTXS |
3470 HWRM_FUNC_CFG_INPUT_ENABLES_NUM_CMPL_RINGS |
3471 HWRM_FUNC_CFG_INPUT_ENABLES_NUM_TX_RINGS |
3472 HWRM_FUNC_CFG_INPUT_ENABLES_NUM_RX_RINGS |
3473 HWRM_FUNC_CFG_INPUT_ENABLES_NUM_L2_CTXS |
3474 HWRM_FUNC_CFG_INPUT_ENABLES_NUM_VNICS;
3476 if (BNXT_HAS_RING_GRPS(bp)) {
3477 enables |= HWRM_FUNC_CFG_INPUT_ENABLES_NUM_HW_RING_GRPS;
3478 req.num_hw_ring_grps =
3479 rte_cpu_to_le_16(pf_resc->num_hw_ring_grps);
3480 } else if (BNXT_HAS_NQ(bp)) {
3481 enables |= HWRM_FUNC_CFG_INPUT_ENABLES_NUM_MSIX;
3482 req.num_msix = rte_cpu_to_le_16(bp->max_nq_rings);
3485 req.flags = rte_cpu_to_le_32(bp->pf->func_cfg_flags);
3486 req.admin_mtu = rte_cpu_to_le_16(BNXT_MAX_MTU);
3487 req.host_mtu = rte_cpu_to_le_16(bp->eth_dev->data->mtu);
3488 req.mru = rte_cpu_to_le_16(BNXT_VNIC_MRU(bp->eth_dev->data->mtu));
3489 req.num_rsscos_ctxs = rte_cpu_to_le_16(pf_resc->num_rsscos_ctxs);
3490 req.num_stat_ctxs = rte_cpu_to_le_16(pf_resc->num_stat_ctxs);
3491 req.num_cmpl_rings = rte_cpu_to_le_16(pf_resc->num_cp_rings);
3492 req.num_tx_rings = rte_cpu_to_le_16(pf_resc->num_tx_rings);
3493 req.num_rx_rings = rte_cpu_to_le_16(pf_resc->num_rx_rings);
3494 req.num_l2_ctxs = rte_cpu_to_le_16(pf_resc->num_l2_ctxs);
3495 req.num_vnics = rte_cpu_to_le_16(bp->max_vnics);
3496 req.fid = rte_cpu_to_le_16(0xffff);
3497 req.enables = rte_cpu_to_le_32(enables);
3499 HWRM_PREP(&req, HWRM_FUNC_CFG, BNXT_USE_CHIMP_MB);
3501 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
3503 HWRM_CHECK_RESULT();
3509 /* min values are the guaranteed resources and max values are subject
3510 * to availability. The strategy for now is to keep both min & max
3514 bnxt_fill_vf_func_cfg_req_new(struct bnxt *bp,
3515 struct hwrm_func_vf_resource_cfg_input *req,
3518 req->max_rsscos_ctx = rte_cpu_to_le_16(bp->max_rsscos_ctx /
3520 req->min_rsscos_ctx = req->max_rsscos_ctx;
3521 req->max_stat_ctx = rte_cpu_to_le_16(bp->max_stat_ctx / (num_vfs + 1));
3522 req->min_stat_ctx = req->max_stat_ctx;
3523 req->max_cmpl_rings = rte_cpu_to_le_16(bp->max_cp_rings /
3525 req->min_cmpl_rings = req->max_cmpl_rings;
3526 req->max_tx_rings = rte_cpu_to_le_16(bp->max_tx_rings / (num_vfs + 1));
3527 req->min_tx_rings = req->max_tx_rings;
3528 req->max_rx_rings = rte_cpu_to_le_16(bp->max_rx_rings / (num_vfs + 1));
3529 req->min_rx_rings = req->max_rx_rings;
3530 req->max_l2_ctxs = rte_cpu_to_le_16(bp->max_l2_ctx / (num_vfs + 1));
3531 req->min_l2_ctxs = req->max_l2_ctxs;
3532 /* TODO: For now, do not support VMDq/RFS on VFs. */
3533 req->max_vnics = rte_cpu_to_le_16(1);
3534 req->min_vnics = req->max_vnics;
3535 req->max_hw_ring_grps = rte_cpu_to_le_16(bp->max_ring_grps /
3537 req->min_hw_ring_grps = req->max_hw_ring_grps;
3539 rte_cpu_to_le_16(HWRM_FUNC_VF_RESOURCE_CFG_INPUT_FLAGS_MIN_GUARANTEED);
3543 bnxt_fill_vf_func_cfg_req_old(struct bnxt *bp,
3544 struct hwrm_func_cfg_input *req,
3547 req->enables = rte_cpu_to_le_32(HWRM_FUNC_CFG_INPUT_ENABLES_ADMIN_MTU |
3548 HWRM_FUNC_CFG_INPUT_ENABLES_MRU |
3549 HWRM_FUNC_CFG_INPUT_ENABLES_NUM_RSSCOS_CTXS |
3550 HWRM_FUNC_CFG_INPUT_ENABLES_NUM_STAT_CTXS |
3551 HWRM_FUNC_CFG_INPUT_ENABLES_NUM_CMPL_RINGS |
3552 HWRM_FUNC_CFG_INPUT_ENABLES_NUM_TX_RINGS |
3553 HWRM_FUNC_CFG_INPUT_ENABLES_NUM_RX_RINGS |
3554 HWRM_FUNC_CFG_INPUT_ENABLES_NUM_L2_CTXS |
3555 HWRM_FUNC_CFG_INPUT_ENABLES_NUM_VNICS |
3556 HWRM_FUNC_CFG_INPUT_ENABLES_NUM_HW_RING_GRPS);
3558 req->admin_mtu = rte_cpu_to_le_16(bp->eth_dev->data->mtu + RTE_ETHER_HDR_LEN +
3559 RTE_ETHER_CRC_LEN + VLAN_TAG_SIZE *
3561 req->mru = rte_cpu_to_le_16(BNXT_VNIC_MRU(bp->eth_dev->data->mtu));
3562 req->num_rsscos_ctxs = rte_cpu_to_le_16(bp->max_rsscos_ctx /
3564 req->num_stat_ctxs = rte_cpu_to_le_16(bp->max_stat_ctx / (num_vfs + 1));
3565 req->num_cmpl_rings = rte_cpu_to_le_16(bp->max_cp_rings /
3567 req->num_tx_rings = rte_cpu_to_le_16(bp->max_tx_rings / (num_vfs + 1));
3568 req->num_rx_rings = rte_cpu_to_le_16(bp->max_rx_rings / (num_vfs + 1));
3569 req->num_l2_ctxs = rte_cpu_to_le_16(bp->max_l2_ctx / (num_vfs + 1));
3570 /* TODO: For now, do not support VMDq/RFS on VFs. */
3571 req->num_vnics = rte_cpu_to_le_16(1);
3572 req->num_hw_ring_grps = rte_cpu_to_le_16(bp->max_ring_grps /
3576 /* Update the port wide resource values based on how many resources
3577 * got allocated to the VF.
3579 static int bnxt_update_max_resources(struct bnxt *bp,
3582 struct hwrm_func_qcfg_input req = {0};
3583 struct hwrm_func_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
3586 /* Get the actual allocated values now */
3587 HWRM_PREP(&req, HWRM_FUNC_QCFG, BNXT_USE_CHIMP_MB);
3588 req.fid = rte_cpu_to_le_16(bp->pf->vf_info[vf].fid);
3589 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
3590 HWRM_CHECK_RESULT();
3592 bp->max_rsscos_ctx -= rte_le_to_cpu_16(resp->alloc_rsscos_ctx);
3593 bp->max_stat_ctx -= rte_le_to_cpu_16(resp->alloc_stat_ctx);
3594 bp->max_cp_rings -= rte_le_to_cpu_16(resp->alloc_cmpl_rings);
3595 bp->max_tx_rings -= rte_le_to_cpu_16(resp->alloc_tx_rings);
3596 bp->max_rx_rings -= rte_le_to_cpu_16(resp->alloc_rx_rings);
3597 bp->max_l2_ctx -= rte_le_to_cpu_16(resp->alloc_l2_ctx);
3598 bp->max_ring_grps -= rte_le_to_cpu_16(resp->alloc_hw_ring_grps);
3605 /* Update the PF resource values based on how many resources
3606 * got allocated to it.
3608 static int bnxt_update_max_resources_pf_only(struct bnxt *bp)
3610 struct hwrm_func_qcfg_input req = {0};
3611 struct hwrm_func_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
3614 /* Get the actual allocated values now */
3615 HWRM_PREP(&req, HWRM_FUNC_QCFG, BNXT_USE_CHIMP_MB);
3616 req.fid = rte_cpu_to_le_16(0xffff);
3617 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
3618 HWRM_CHECK_RESULT();
3620 bp->max_rsscos_ctx = rte_le_to_cpu_16(resp->alloc_rsscos_ctx);
3621 bp->max_stat_ctx = rte_le_to_cpu_16(resp->alloc_stat_ctx);
3622 bp->max_cp_rings = rte_le_to_cpu_16(resp->alloc_cmpl_rings);
3623 bp->max_tx_rings = rte_le_to_cpu_16(resp->alloc_tx_rings);
3624 bp->max_rx_rings = rte_le_to_cpu_16(resp->alloc_rx_rings);
3625 bp->max_l2_ctx = rte_le_to_cpu_16(resp->alloc_l2_ctx);
3626 bp->max_ring_grps = rte_le_to_cpu_16(resp->alloc_hw_ring_grps);
3627 bp->max_vnics = rte_le_to_cpu_16(resp->alloc_vnics);
3634 int bnxt_hwrm_func_qcfg_current_vf_vlan(struct bnxt *bp, int vf)
3636 struct hwrm_func_qcfg_input req = {0};
3637 struct hwrm_func_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
3640 /* Check for zero MAC address */
3641 HWRM_PREP(&req, HWRM_FUNC_QCFG, BNXT_USE_CHIMP_MB);
3642 req.fid = rte_cpu_to_le_16(bp->pf->vf_info[vf].fid);
3643 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
3644 HWRM_CHECK_RESULT();
3645 rc = rte_le_to_cpu_16(resp->vlan);
3652 static int bnxt_query_pf_resources(struct bnxt *bp,
3653 struct bnxt_pf_resource_info *pf_resc)
3655 struct hwrm_func_qcfg_input req = {0};
3656 struct hwrm_func_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
3659 /* And copy the allocated numbers into the pf struct */
3660 HWRM_PREP(&req, HWRM_FUNC_QCFG, BNXT_USE_CHIMP_MB);
3661 req.fid = rte_cpu_to_le_16(0xffff);
3662 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
3663 HWRM_CHECK_RESULT();
3665 pf_resc->num_tx_rings = rte_le_to_cpu_16(resp->alloc_tx_rings);
3666 pf_resc->num_rsscos_ctxs = rte_le_to_cpu_16(resp->alloc_rsscos_ctx);
3667 pf_resc->num_stat_ctxs = rte_le_to_cpu_16(resp->alloc_stat_ctx);
3668 pf_resc->num_cp_rings = rte_le_to_cpu_16(resp->alloc_cmpl_rings);
3669 pf_resc->num_rx_rings = rte_le_to_cpu_16(resp->alloc_rx_rings);
3670 pf_resc->num_l2_ctxs = rte_le_to_cpu_16(resp->alloc_l2_ctx);
3671 pf_resc->num_hw_ring_grps = rte_le_to_cpu_32(resp->alloc_hw_ring_grps);
3672 bp->pf->evb_mode = resp->evb_mode;
3680 bnxt_calculate_pf_resources(struct bnxt *bp,
3681 struct bnxt_pf_resource_info *pf_resc,
3685 pf_resc->num_rsscos_ctxs = bp->max_rsscos_ctx;
3686 pf_resc->num_stat_ctxs = bp->max_stat_ctx;
3687 pf_resc->num_cp_rings = bp->max_cp_rings;
3688 pf_resc->num_tx_rings = bp->max_tx_rings;
3689 pf_resc->num_rx_rings = bp->max_rx_rings;
3690 pf_resc->num_l2_ctxs = bp->max_l2_ctx;
3691 pf_resc->num_hw_ring_grps = bp->max_ring_grps;
3696 pf_resc->num_rsscos_ctxs = bp->max_rsscos_ctx / (num_vfs + 1) +
3697 bp->max_rsscos_ctx % (num_vfs + 1);
3698 pf_resc->num_stat_ctxs = bp->max_stat_ctx / (num_vfs + 1) +
3699 bp->max_stat_ctx % (num_vfs + 1);
3700 pf_resc->num_cp_rings = bp->max_cp_rings / (num_vfs + 1) +
3701 bp->max_cp_rings % (num_vfs + 1);
3702 pf_resc->num_tx_rings = bp->max_tx_rings / (num_vfs + 1) +
3703 bp->max_tx_rings % (num_vfs + 1);
3704 pf_resc->num_rx_rings = bp->max_rx_rings / (num_vfs + 1) +
3705 bp->max_rx_rings % (num_vfs + 1);
3706 pf_resc->num_l2_ctxs = bp->max_l2_ctx / (num_vfs + 1) +
3707 bp->max_l2_ctx % (num_vfs + 1);
3708 pf_resc->num_hw_ring_grps = bp->max_ring_grps / (num_vfs + 1) +
3709 bp->max_ring_grps % (num_vfs + 1);
3712 int bnxt_hwrm_allocate_pf_only(struct bnxt *bp)
3714 struct bnxt_pf_resource_info pf_resc = { 0 };
3718 PMD_DRV_LOG(ERR, "Attempt to allcoate VFs on a VF!\n");
3722 rc = bnxt_hwrm_func_qcaps(bp);
3726 bnxt_calculate_pf_resources(bp, &pf_resc, 0);
3728 bp->pf->func_cfg_flags &=
3729 ~(HWRM_FUNC_CFG_INPUT_FLAGS_STD_TX_RING_MODE_ENABLE |
3730 HWRM_FUNC_CFG_INPUT_FLAGS_STD_TX_RING_MODE_DISABLE);
3731 bp->pf->func_cfg_flags |=
3732 HWRM_FUNC_CFG_INPUT_FLAGS_STD_TX_RING_MODE_DISABLE;
3734 rc = bnxt_hwrm_pf_func_cfg(bp, &pf_resc);
3738 rc = bnxt_update_max_resources_pf_only(bp);
3744 bnxt_configure_vf_req_buf(struct bnxt *bp, int num_vfs)
3746 size_t req_buf_sz, sz;
3749 req_buf_sz = num_vfs * HWRM_MAX_REQ_LEN;
3750 bp->pf->vf_req_buf = rte_malloc("bnxt_vf_fwd", req_buf_sz,
3751 page_roundup(num_vfs * HWRM_MAX_REQ_LEN));
3752 if (bp->pf->vf_req_buf == NULL) {
3756 for (sz = 0; sz < req_buf_sz; sz += getpagesize())
3757 rte_mem_lock_page(((char *)bp->pf->vf_req_buf) + sz);
3759 for (i = 0; i < num_vfs; i++)
3760 bp->pf->vf_info[i].req_buf = ((char *)bp->pf->vf_req_buf) +
3761 (i * HWRM_MAX_REQ_LEN);
3763 rc = bnxt_hwrm_func_buf_rgtr(bp, num_vfs);
3765 rte_free(bp->pf->vf_req_buf);
3771 bnxt_process_vf_resc_config_new(struct bnxt *bp, int num_vfs)
3773 struct hwrm_func_vf_resource_cfg_output *resp = bp->hwrm_cmd_resp_addr;
3774 struct hwrm_func_vf_resource_cfg_input req = {0};
3777 bnxt_fill_vf_func_cfg_req_new(bp, &req, num_vfs);
3778 bp->pf->active_vfs = 0;
3779 for (i = 0; i < num_vfs; i++) {
3780 HWRM_PREP(&req, HWRM_FUNC_VF_RESOURCE_CFG, BNXT_USE_CHIMP_MB);
3781 req.vf_id = rte_cpu_to_le_16(bp->pf->vf_info[i].fid);
3782 rc = bnxt_hwrm_send_message(bp,
3786 if (rc || resp->error_code) {
3788 "Failed to initialize VF %d\n", i);
3790 "Not all VFs available. (%d, %d)\n",
3791 rc, resp->error_code);
3794 /* If the first VF configuration itself fails,
3795 * unregister the vf_fwd_request buffer.
3798 bnxt_hwrm_func_buf_unrgtr(bp);
3803 /* Update the max resource values based on the resource values
3804 * allocated to the VF.
3806 bnxt_update_max_resources(bp, i);
3807 bp->pf->active_vfs++;
3808 bnxt_hwrm_func_clr_stats(bp, bp->pf->vf_info[i].fid);
3815 bnxt_process_vf_resc_config_old(struct bnxt *bp, int num_vfs)
3817 struct hwrm_func_cfg_output *resp = bp->hwrm_cmd_resp_addr;
3818 struct hwrm_func_cfg_input req = {0};
3821 bnxt_fill_vf_func_cfg_req_old(bp, &req, num_vfs);
3823 bp->pf->active_vfs = 0;
3824 for (i = 0; i < num_vfs; i++) {
3825 HWRM_PREP(&req, HWRM_FUNC_CFG, BNXT_USE_CHIMP_MB);
3826 req.flags = rte_cpu_to_le_32(bp->pf->vf_info[i].func_cfg_flags);
3827 req.fid = rte_cpu_to_le_16(bp->pf->vf_info[i].fid);
3828 rc = bnxt_hwrm_send_message(bp,
3833 /* Clear enable flag for next pass */
3834 req.enables &= ~rte_cpu_to_le_32(
3835 HWRM_FUNC_CFG_INPUT_ENABLES_DFLT_MAC_ADDR);
3837 if (rc || resp->error_code) {
3839 "Failed to initialize VF %d\n", i);
3841 "Not all VFs available. (%d, %d)\n",
3842 rc, resp->error_code);
3845 /* If the first VF configuration itself fails,
3846 * unregister the vf_fwd_request buffer.
3849 bnxt_hwrm_func_buf_unrgtr(bp);
3855 /* Update the max resource values based on the resource values
3856 * allocated to the VF.
3858 bnxt_update_max_resources(bp, i);
3859 bp->pf->active_vfs++;
3860 bnxt_hwrm_func_clr_stats(bp, bp->pf->vf_info[i].fid);
3867 bnxt_configure_vf_resources(struct bnxt *bp, int num_vfs)
3869 if (bp->flags & BNXT_FLAG_NEW_RM)
3870 bnxt_process_vf_resc_config_new(bp, num_vfs);
3872 bnxt_process_vf_resc_config_old(bp, num_vfs);
3876 bnxt_update_pf_resources(struct bnxt *bp,
3877 struct bnxt_pf_resource_info *pf_resc)
3879 bp->max_rsscos_ctx = pf_resc->num_rsscos_ctxs;
3880 bp->max_stat_ctx = pf_resc->num_stat_ctxs;
3881 bp->max_cp_rings = pf_resc->num_cp_rings;
3882 bp->max_tx_rings = pf_resc->num_tx_rings;
3883 bp->max_rx_rings = pf_resc->num_rx_rings;
3884 bp->max_ring_grps = pf_resc->num_hw_ring_grps;
3888 bnxt_configure_pf_resources(struct bnxt *bp,
3889 struct bnxt_pf_resource_info *pf_resc)
3892 * We're using STD_TX_RING_MODE here which will limit the TX
3893 * rings. This will allow QoS to function properly. Not setting this
3894 * will cause PF rings to break bandwidth settings.
3896 bp->pf->func_cfg_flags &=
3897 ~(HWRM_FUNC_CFG_INPUT_FLAGS_STD_TX_RING_MODE_ENABLE |
3898 HWRM_FUNC_CFG_INPUT_FLAGS_STD_TX_RING_MODE_DISABLE);
3899 bp->pf->func_cfg_flags |=
3900 HWRM_FUNC_CFG_INPUT_FLAGS_STD_TX_RING_MODE_ENABLE;
3901 return bnxt_hwrm_pf_func_cfg(bp, pf_resc);
3904 int bnxt_hwrm_allocate_vfs(struct bnxt *bp, int num_vfs)
3906 struct bnxt_pf_resource_info pf_resc = { 0 };
3910 PMD_DRV_LOG(ERR, "Attempt to allocate VFs on a VF!\n");
3914 rc = bnxt_hwrm_func_qcaps(bp);
3918 bnxt_calculate_pf_resources(bp, &pf_resc, num_vfs);
3920 rc = bnxt_configure_pf_resources(bp, &pf_resc);
3924 rc = bnxt_query_pf_resources(bp, &pf_resc);
3929 * Now, create and register a buffer to hold forwarded VF requests
3931 rc = bnxt_configure_vf_req_buf(bp, num_vfs);
3935 bnxt_configure_vf_resources(bp, num_vfs);
3937 bnxt_update_pf_resources(bp, &pf_resc);
3942 int bnxt_hwrm_pf_evb_mode(struct bnxt *bp)
3944 struct hwrm_func_cfg_input req = {0};
3945 struct hwrm_func_cfg_output *resp = bp->hwrm_cmd_resp_addr;
3948 HWRM_PREP(&req, HWRM_FUNC_CFG, BNXT_USE_CHIMP_MB);
3950 req.fid = rte_cpu_to_le_16(0xffff);
3951 req.enables = rte_cpu_to_le_32(HWRM_FUNC_CFG_INPUT_ENABLES_EVB_MODE);
3952 req.evb_mode = bp->pf->evb_mode;
3954 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
3955 HWRM_CHECK_RESULT();
3961 int bnxt_hwrm_tunnel_dst_port_alloc(struct bnxt *bp, uint16_t port,
3962 uint8_t tunnel_type)
3964 struct hwrm_tunnel_dst_port_alloc_input req = {0};
3965 struct hwrm_tunnel_dst_port_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3968 HWRM_PREP(&req, HWRM_TUNNEL_DST_PORT_ALLOC, BNXT_USE_CHIMP_MB);
3969 req.tunnel_type = tunnel_type;
3970 req.tunnel_dst_port_val = rte_cpu_to_be_16(port);
3971 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
3972 HWRM_CHECK_RESULT();
3974 switch (tunnel_type) {
3975 case HWRM_TUNNEL_DST_PORT_ALLOC_INPUT_TUNNEL_TYPE_VXLAN:
3976 bp->vxlan_fw_dst_port_id =
3977 rte_le_to_cpu_16(resp->tunnel_dst_port_id);
3978 bp->vxlan_port = port;
3980 case HWRM_TUNNEL_DST_PORT_ALLOC_INPUT_TUNNEL_TYPE_GENEVE:
3981 bp->geneve_fw_dst_port_id =
3982 rte_le_to_cpu_16(resp->tunnel_dst_port_id);
3983 bp->geneve_port = port;
3994 int bnxt_hwrm_tunnel_dst_port_free(struct bnxt *bp, uint16_t port,
3995 uint8_t tunnel_type)
3997 struct hwrm_tunnel_dst_port_free_input req = {0};
3998 struct hwrm_tunnel_dst_port_free_output *resp = bp->hwrm_cmd_resp_addr;
4001 HWRM_PREP(&req, HWRM_TUNNEL_DST_PORT_FREE, BNXT_USE_CHIMP_MB);
4003 req.tunnel_type = tunnel_type;
4004 req.tunnel_dst_port_id = rte_cpu_to_be_16(port);
4005 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
4007 HWRM_CHECK_RESULT();
4011 HWRM_TUNNEL_DST_PORT_FREE_INPUT_TUNNEL_TYPE_VXLAN) {
4013 bp->vxlan_port_cnt = 0;
4017 HWRM_TUNNEL_DST_PORT_FREE_INPUT_TUNNEL_TYPE_GENEVE) {
4018 bp->geneve_port = 0;
4019 bp->geneve_port_cnt = 0;
4025 int bnxt_hwrm_func_cfg_vf_set_flags(struct bnxt *bp, uint16_t vf,
4028 struct hwrm_func_cfg_output *resp = bp->hwrm_cmd_resp_addr;
4029 struct hwrm_func_cfg_input req = {0};
4032 HWRM_PREP(&req, HWRM_FUNC_CFG, BNXT_USE_CHIMP_MB);
4034 req.fid = rte_cpu_to_le_16(bp->pf->vf_info[vf].fid);
4035 req.flags = rte_cpu_to_le_32(flags);
4036 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
4038 HWRM_CHECK_RESULT();
4044 void vf_vnic_set_rxmask_cb(struct bnxt_vnic_info *vnic, void *flagp)
4046 uint32_t *flag = flagp;
4048 vnic->flags = *flag;
4051 int bnxt_set_rx_mask_no_vlan(struct bnxt *bp, struct bnxt_vnic_info *vnic)
4053 return bnxt_hwrm_cfa_l2_set_rx_mask(bp, vnic, 0, NULL);
4056 int bnxt_hwrm_func_buf_rgtr(struct bnxt *bp, int num_vfs)
4058 struct hwrm_func_buf_rgtr_output *resp = bp->hwrm_cmd_resp_addr;
4059 struct hwrm_func_buf_rgtr_input req = {.req_type = 0 };
4062 HWRM_PREP(&req, HWRM_FUNC_BUF_RGTR, BNXT_USE_CHIMP_MB);
4064 req.req_buf_num_pages = rte_cpu_to_le_16(1);
4065 req.req_buf_page_size =
4066 rte_cpu_to_le_16(page_getenum(num_vfs * HWRM_MAX_REQ_LEN));
4067 req.req_buf_len = rte_cpu_to_le_16(HWRM_MAX_REQ_LEN);
4068 req.req_buf_page_addr0 =
4069 rte_cpu_to_le_64(rte_malloc_virt2iova(bp->pf->vf_req_buf));
4070 if (req.req_buf_page_addr0 == RTE_BAD_IOVA) {
4072 "unable to map buffer address to physical memory\n");
4077 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
4079 HWRM_CHECK_RESULT();
4085 int bnxt_hwrm_func_buf_unrgtr(struct bnxt *bp)
4088 struct hwrm_func_buf_unrgtr_input req = {.req_type = 0 };
4089 struct hwrm_func_buf_unrgtr_output *resp = bp->hwrm_cmd_resp_addr;
4091 if (!(BNXT_PF(bp) && bp->pdev->max_vfs))
4094 HWRM_PREP(&req, HWRM_FUNC_BUF_UNRGTR, BNXT_USE_CHIMP_MB);
4096 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
4098 HWRM_CHECK_RESULT();
4104 int bnxt_hwrm_func_cfg_def_cp(struct bnxt *bp)
4106 struct hwrm_func_cfg_output *resp = bp->hwrm_cmd_resp_addr;
4107 struct hwrm_func_cfg_input req = {0};
4110 HWRM_PREP(&req, HWRM_FUNC_CFG, BNXT_USE_CHIMP_MB);
4112 req.fid = rte_cpu_to_le_16(0xffff);
4113 req.flags = rte_cpu_to_le_32(bp->pf->func_cfg_flags);
4114 req.enables = rte_cpu_to_le_32(
4115 HWRM_FUNC_CFG_INPUT_ENABLES_ASYNC_EVENT_CR);
4116 req.async_event_cr = rte_cpu_to_le_16(
4117 bp->async_cp_ring->cp_ring_struct->fw_ring_id);
4118 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
4120 HWRM_CHECK_RESULT();
4126 int bnxt_hwrm_vf_func_cfg_def_cp(struct bnxt *bp)
4128 struct hwrm_func_vf_cfg_output *resp = bp->hwrm_cmd_resp_addr;
4129 struct hwrm_func_vf_cfg_input req = {0};
4132 HWRM_PREP(&req, HWRM_FUNC_VF_CFG, BNXT_USE_CHIMP_MB);
4134 req.enables = rte_cpu_to_le_32(
4135 HWRM_FUNC_VF_CFG_INPUT_ENABLES_ASYNC_EVENT_CR);
4136 req.async_event_cr = rte_cpu_to_le_16(
4137 bp->async_cp_ring->cp_ring_struct->fw_ring_id);
4138 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
4140 HWRM_CHECK_RESULT();
4146 int bnxt_hwrm_set_default_vlan(struct bnxt *bp, int vf, uint8_t is_vf)
4148 struct hwrm_func_cfg_input req = {0};
4149 struct hwrm_func_cfg_output *resp = bp->hwrm_cmd_resp_addr;
4150 uint16_t dflt_vlan, fid;
4151 uint32_t func_cfg_flags;
4154 HWRM_PREP(&req, HWRM_FUNC_CFG, BNXT_USE_CHIMP_MB);
4157 dflt_vlan = bp->pf->vf_info[vf].dflt_vlan;
4158 fid = bp->pf->vf_info[vf].fid;
4159 func_cfg_flags = bp->pf->vf_info[vf].func_cfg_flags;
4161 fid = rte_cpu_to_le_16(0xffff);
4162 func_cfg_flags = bp->pf->func_cfg_flags;
4163 dflt_vlan = bp->vlan;
4166 req.flags = rte_cpu_to_le_32(func_cfg_flags);
4167 req.fid = rte_cpu_to_le_16(fid);
4168 req.enables |= rte_cpu_to_le_32(HWRM_FUNC_CFG_INPUT_ENABLES_DFLT_VLAN);
4169 req.dflt_vlan = rte_cpu_to_le_16(dflt_vlan);
4171 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
4173 HWRM_CHECK_RESULT();
4179 int bnxt_hwrm_func_bw_cfg(struct bnxt *bp, uint16_t vf,
4180 uint16_t max_bw, uint16_t enables)
4182 struct hwrm_func_cfg_output *resp = bp->hwrm_cmd_resp_addr;
4183 struct hwrm_func_cfg_input req = {0};
4186 HWRM_PREP(&req, HWRM_FUNC_CFG, BNXT_USE_CHIMP_MB);
4188 req.fid = rte_cpu_to_le_16(bp->pf->vf_info[vf].fid);
4189 req.enables |= rte_cpu_to_le_32(enables);
4190 req.flags = rte_cpu_to_le_32(bp->pf->vf_info[vf].func_cfg_flags);
4191 req.max_bw = rte_cpu_to_le_32(max_bw);
4192 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
4194 HWRM_CHECK_RESULT();
4200 int bnxt_hwrm_set_vf_vlan(struct bnxt *bp, int vf)
4202 struct hwrm_func_cfg_input req = {0};
4203 struct hwrm_func_cfg_output *resp = bp->hwrm_cmd_resp_addr;
4206 HWRM_PREP(&req, HWRM_FUNC_CFG, BNXT_USE_CHIMP_MB);
4208 req.flags = rte_cpu_to_le_32(bp->pf->vf_info[vf].func_cfg_flags);
4209 req.fid = rte_cpu_to_le_16(bp->pf->vf_info[vf].fid);
4210 req.enables |= rte_cpu_to_le_32(HWRM_FUNC_CFG_INPUT_ENABLES_DFLT_VLAN);
4211 req.dflt_vlan = rte_cpu_to_le_16(bp->pf->vf_info[vf].dflt_vlan);
4213 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
4215 HWRM_CHECK_RESULT();
4221 int bnxt_hwrm_set_async_event_cr(struct bnxt *bp)
4226 rc = bnxt_hwrm_func_cfg_def_cp(bp);
4228 rc = bnxt_hwrm_vf_func_cfg_def_cp(bp);
4233 int bnxt_hwrm_reject_fwd_resp(struct bnxt *bp, uint16_t target_id,
4234 void *encaped, size_t ec_size)
4237 struct hwrm_reject_fwd_resp_input req = {.req_type = 0};
4238 struct hwrm_reject_fwd_resp_output *resp = bp->hwrm_cmd_resp_addr;
4240 if (ec_size > sizeof(req.encap_request))
4243 HWRM_PREP(&req, HWRM_REJECT_FWD_RESP, BNXT_USE_CHIMP_MB);
4245 req.encap_resp_target_id = rte_cpu_to_le_16(target_id);
4246 memcpy(req.encap_request, encaped, ec_size);
4248 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
4250 HWRM_CHECK_RESULT();
4256 int bnxt_hwrm_func_qcfg_vf_default_mac(struct bnxt *bp, uint16_t vf,
4257 struct rte_ether_addr *mac)
4259 struct hwrm_func_qcfg_input req = {0};
4260 struct hwrm_func_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
4263 HWRM_PREP(&req, HWRM_FUNC_QCFG, BNXT_USE_CHIMP_MB);
4265 req.fid = rte_cpu_to_le_16(bp->pf->vf_info[vf].fid);
4266 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
4268 HWRM_CHECK_RESULT();
4270 memcpy(mac->addr_bytes, resp->mac_address, RTE_ETHER_ADDR_LEN);
4277 int bnxt_hwrm_exec_fwd_resp(struct bnxt *bp, uint16_t target_id,
4278 void *encaped, size_t ec_size)
4281 struct hwrm_exec_fwd_resp_input req = {.req_type = 0};
4282 struct hwrm_exec_fwd_resp_output *resp = bp->hwrm_cmd_resp_addr;
4284 if (ec_size > sizeof(req.encap_request))
4287 HWRM_PREP(&req, HWRM_EXEC_FWD_RESP, BNXT_USE_CHIMP_MB);
4289 req.encap_resp_target_id = rte_cpu_to_le_16(target_id);
4290 memcpy(req.encap_request, encaped, ec_size);
4292 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
4294 HWRM_CHECK_RESULT();
4300 static void bnxt_update_prev_stat(uint64_t *cntr, uint64_t *prev_cntr)
4302 /* One of the HW stat values that make up this counter was zero as
4303 * returned by HW in this iteration, so use the previous
4304 * iteration's counter value
4306 if (*prev_cntr && *cntr == 0)
4312 int bnxt_hwrm_ring_stats(struct bnxt *bp, uint32_t cid, int idx,
4313 struct bnxt_ring_stats *ring_stats, bool rx)
4316 struct hwrm_stat_ctx_query_input req = {.req_type = 0};
4317 struct hwrm_stat_ctx_query_output *resp = bp->hwrm_cmd_resp_addr;
4319 HWRM_PREP(&req, HWRM_STAT_CTX_QUERY, BNXT_USE_CHIMP_MB);
4321 req.stat_ctx_id = rte_cpu_to_le_32(cid);
4323 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
4325 HWRM_CHECK_RESULT();
4328 struct bnxt_ring_stats *prev_stats = &bp->prev_rx_ring_stats[idx];
4330 ring_stats->rx_ucast_pkts = rte_le_to_cpu_64(resp->rx_ucast_pkts);
4331 bnxt_update_prev_stat(&ring_stats->rx_ucast_pkts,
4332 &prev_stats->rx_ucast_pkts);
4334 ring_stats->rx_mcast_pkts = rte_le_to_cpu_64(resp->rx_mcast_pkts);
4335 bnxt_update_prev_stat(&ring_stats->rx_mcast_pkts,
4336 &prev_stats->rx_mcast_pkts);
4338 ring_stats->rx_bcast_pkts = rte_le_to_cpu_64(resp->rx_bcast_pkts);
4339 bnxt_update_prev_stat(&ring_stats->rx_bcast_pkts,
4340 &prev_stats->rx_bcast_pkts);
4342 ring_stats->rx_ucast_bytes = rte_le_to_cpu_64(resp->rx_ucast_bytes);
4343 bnxt_update_prev_stat(&ring_stats->rx_ucast_bytes,
4344 &prev_stats->rx_ucast_bytes);
4346 ring_stats->rx_mcast_bytes = rte_le_to_cpu_64(resp->rx_mcast_bytes);
4347 bnxt_update_prev_stat(&ring_stats->rx_mcast_bytes,
4348 &prev_stats->rx_mcast_bytes);
4350 ring_stats->rx_bcast_bytes = rte_le_to_cpu_64(resp->rx_bcast_bytes);
4351 bnxt_update_prev_stat(&ring_stats->rx_bcast_bytes,
4352 &prev_stats->rx_bcast_bytes);
4354 ring_stats->rx_discard_pkts = rte_le_to_cpu_64(resp->rx_discard_pkts);
4355 bnxt_update_prev_stat(&ring_stats->rx_discard_pkts,
4356 &prev_stats->rx_discard_pkts);
4358 ring_stats->rx_error_pkts = rte_le_to_cpu_64(resp->rx_error_pkts);
4359 bnxt_update_prev_stat(&ring_stats->rx_error_pkts,
4360 &prev_stats->rx_error_pkts);
4362 ring_stats->rx_agg_pkts = rte_le_to_cpu_64(resp->rx_agg_pkts);
4363 bnxt_update_prev_stat(&ring_stats->rx_agg_pkts,
4364 &prev_stats->rx_agg_pkts);
4366 ring_stats->rx_agg_bytes = rte_le_to_cpu_64(resp->rx_agg_bytes);
4367 bnxt_update_prev_stat(&ring_stats->rx_agg_bytes,
4368 &prev_stats->rx_agg_bytes);
4370 ring_stats->rx_agg_events = rte_le_to_cpu_64(resp->rx_agg_events);
4371 bnxt_update_prev_stat(&ring_stats->rx_agg_events,
4372 &prev_stats->rx_agg_events);
4374 ring_stats->rx_agg_aborts = rte_le_to_cpu_64(resp->rx_agg_aborts);
4375 bnxt_update_prev_stat(&ring_stats->rx_agg_aborts,
4376 &prev_stats->rx_agg_aborts);
4378 struct bnxt_ring_stats *prev_stats = &bp->prev_tx_ring_stats[idx];
4380 ring_stats->tx_ucast_pkts = rte_le_to_cpu_64(resp->tx_ucast_pkts);
4381 bnxt_update_prev_stat(&ring_stats->tx_ucast_pkts,
4382 &prev_stats->tx_ucast_pkts);
4384 ring_stats->tx_mcast_pkts = rte_le_to_cpu_64(resp->tx_mcast_pkts);
4385 bnxt_update_prev_stat(&ring_stats->tx_mcast_pkts,
4386 &prev_stats->tx_mcast_pkts);
4388 ring_stats->tx_bcast_pkts = rte_le_to_cpu_64(resp->tx_bcast_pkts);
4389 bnxt_update_prev_stat(&ring_stats->tx_bcast_pkts,
4390 &prev_stats->tx_bcast_pkts);
4392 ring_stats->tx_ucast_bytes = rte_le_to_cpu_64(resp->tx_ucast_bytes);
4393 bnxt_update_prev_stat(&ring_stats->tx_ucast_bytes,
4394 &prev_stats->tx_ucast_bytes);
4396 ring_stats->tx_mcast_bytes = rte_le_to_cpu_64(resp->tx_mcast_bytes);
4397 bnxt_update_prev_stat(&ring_stats->tx_mcast_bytes,
4398 &prev_stats->tx_mcast_bytes);
4400 ring_stats->tx_bcast_bytes = rte_le_to_cpu_64(resp->tx_bcast_bytes);
4401 bnxt_update_prev_stat(&ring_stats->tx_bcast_bytes,
4402 &prev_stats->tx_bcast_bytes);
4404 ring_stats->tx_discard_pkts = rte_le_to_cpu_64(resp->tx_discard_pkts);
4405 bnxt_update_prev_stat(&ring_stats->tx_discard_pkts,
4406 &prev_stats->tx_discard_pkts);
4414 int bnxt_hwrm_port_qstats(struct bnxt *bp)
4416 struct hwrm_port_qstats_input req = {0};
4417 struct hwrm_port_qstats_output *resp = bp->hwrm_cmd_resp_addr;
4418 struct bnxt_pf_info *pf = bp->pf;
4421 HWRM_PREP(&req, HWRM_PORT_QSTATS, BNXT_USE_CHIMP_MB);
4423 req.port_id = rte_cpu_to_le_16(pf->port_id);
4424 req.tx_stat_host_addr = rte_cpu_to_le_64(bp->hw_tx_port_stats_map);
4425 req.rx_stat_host_addr = rte_cpu_to_le_64(bp->hw_rx_port_stats_map);
4426 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
4428 HWRM_CHECK_RESULT();
4434 int bnxt_hwrm_port_clr_stats(struct bnxt *bp)
4436 struct hwrm_port_clr_stats_input req = {0};
4437 struct hwrm_port_clr_stats_output *resp = bp->hwrm_cmd_resp_addr;
4438 struct bnxt_pf_info *pf = bp->pf;
4441 /* Not allowed on NS2 device, NPAR, MultiHost, VF */
4442 if (!(bp->flags & BNXT_FLAG_PORT_STATS) || BNXT_VF(bp) ||
4443 BNXT_NPAR(bp) || BNXT_MH(bp) || BNXT_TOTAL_VFS(bp))
4446 HWRM_PREP(&req, HWRM_PORT_CLR_STATS, BNXT_USE_CHIMP_MB);
4448 req.port_id = rte_cpu_to_le_16(pf->port_id);
4449 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
4451 HWRM_CHECK_RESULT();
4457 int bnxt_hwrm_port_led_qcaps(struct bnxt *bp)
4459 struct hwrm_port_led_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
4460 struct hwrm_port_led_qcaps_input req = {0};
4466 HWRM_PREP(&req, HWRM_PORT_LED_QCAPS, BNXT_USE_CHIMP_MB);
4467 req.port_id = bp->pf->port_id;
4468 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
4470 HWRM_CHECK_RESULT_SILENT();
4472 if (resp->num_leds > 0 && resp->num_leds < BNXT_MAX_LED) {
4475 bp->leds->num_leds = resp->num_leds;
4476 memcpy(bp->leds, &resp->led0_id,
4477 sizeof(bp->leds[0]) * bp->leds->num_leds);
4478 for (i = 0; i < bp->leds->num_leds; i++) {
4479 struct bnxt_led_info *led = &bp->leds[i];
4481 uint16_t caps = led->led_state_caps;
4483 if (!led->led_group_id ||
4484 !BNXT_LED_ALT_BLINK_CAP(caps)) {
4485 bp->leds->num_leds = 0;
4496 int bnxt_hwrm_port_led_cfg(struct bnxt *bp, bool led_on)
4498 struct hwrm_port_led_cfg_output *resp = bp->hwrm_cmd_resp_addr;
4499 struct hwrm_port_led_cfg_input req = {0};
4500 struct bnxt_led_cfg *led_cfg;
4501 uint8_t led_state = HWRM_PORT_LED_QCFG_OUTPUT_LED0_STATE_DEFAULT;
4502 uint16_t duration = 0;
4505 if (!bp->leds->num_leds || BNXT_VF(bp))
4508 HWRM_PREP(&req, HWRM_PORT_LED_CFG, BNXT_USE_CHIMP_MB);
4511 led_state = HWRM_PORT_LED_CFG_INPUT_LED0_STATE_BLINKALT;
4512 duration = rte_cpu_to_le_16(500);
4514 req.port_id = bp->pf->port_id;
4515 req.num_leds = bp->leds->num_leds;
4516 led_cfg = (struct bnxt_led_cfg *)&req.led0_id;
4517 for (i = 0; i < bp->leds->num_leds; i++, led_cfg++) {
4518 req.enables |= BNXT_LED_DFLT_ENABLES(i);
4519 led_cfg->led_id = bp->leds[i].led_id;
4520 led_cfg->led_state = led_state;
4521 led_cfg->led_blink_on = duration;
4522 led_cfg->led_blink_off = duration;
4523 led_cfg->led_group_id = bp->leds[i].led_group_id;
4526 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
4528 HWRM_CHECK_RESULT();
4534 int bnxt_hwrm_nvm_get_dir_info(struct bnxt *bp, uint32_t *entries,
4538 struct hwrm_nvm_get_dir_info_input req = {0};
4539 struct hwrm_nvm_get_dir_info_output *resp = bp->hwrm_cmd_resp_addr;
4541 HWRM_PREP(&req, HWRM_NVM_GET_DIR_INFO, BNXT_USE_CHIMP_MB);
4543 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
4545 HWRM_CHECK_RESULT();
4547 *entries = rte_le_to_cpu_32(resp->entries);
4548 *length = rte_le_to_cpu_32(resp->entry_length);
4554 int bnxt_get_nvram_directory(struct bnxt *bp, uint32_t len, uint8_t *data)
4557 uint32_t dir_entries;
4558 uint32_t entry_length;
4561 rte_iova_t dma_handle;
4562 struct hwrm_nvm_get_dir_entries_input req = {0};
4563 struct hwrm_nvm_get_dir_entries_output *resp = bp->hwrm_cmd_resp_addr;
4565 rc = bnxt_hwrm_nvm_get_dir_info(bp, &dir_entries, &entry_length);
4569 *data++ = dir_entries;
4570 *data++ = entry_length;
4572 memset(data, 0xff, len);
4574 buflen = dir_entries * entry_length;
4575 buf = rte_malloc("nvm_dir", buflen, 0);
4578 dma_handle = rte_malloc_virt2iova(buf);
4579 if (dma_handle == RTE_BAD_IOVA) {
4582 "unable to map response address to physical memory\n");
4585 HWRM_PREP(&req, HWRM_NVM_GET_DIR_ENTRIES, BNXT_USE_CHIMP_MB);
4586 req.host_dest_addr = rte_cpu_to_le_64(dma_handle);
4587 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
4590 memcpy(data, buf, len > buflen ? buflen : len);
4593 HWRM_CHECK_RESULT();
4599 int bnxt_hwrm_get_nvram_item(struct bnxt *bp, uint32_t index,
4600 uint32_t offset, uint32_t length,
4605 rte_iova_t dma_handle;
4606 struct hwrm_nvm_read_input req = {0};
4607 struct hwrm_nvm_read_output *resp = bp->hwrm_cmd_resp_addr;
4609 buf = rte_malloc("nvm_item", length, 0);
4613 dma_handle = rte_malloc_virt2iova(buf);
4614 if (dma_handle == RTE_BAD_IOVA) {
4617 "unable to map response address to physical memory\n");
4620 HWRM_PREP(&req, HWRM_NVM_READ, BNXT_USE_CHIMP_MB);
4621 req.host_dest_addr = rte_cpu_to_le_64(dma_handle);
4622 req.dir_idx = rte_cpu_to_le_16(index);
4623 req.offset = rte_cpu_to_le_32(offset);
4624 req.len = rte_cpu_to_le_32(length);
4625 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
4627 memcpy(data, buf, length);
4630 HWRM_CHECK_RESULT();
4636 int bnxt_hwrm_erase_nvram_directory(struct bnxt *bp, uint8_t index)
4639 struct hwrm_nvm_erase_dir_entry_input req = {0};
4640 struct hwrm_nvm_erase_dir_entry_output *resp = bp->hwrm_cmd_resp_addr;
4642 HWRM_PREP(&req, HWRM_NVM_ERASE_DIR_ENTRY, BNXT_USE_CHIMP_MB);
4643 req.dir_idx = rte_cpu_to_le_16(index);
4644 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
4645 HWRM_CHECK_RESULT();
4651 int bnxt_hwrm_flash_nvram(struct bnxt *bp, uint16_t dir_type,
4652 uint16_t dir_ordinal, uint16_t dir_ext,
4653 uint16_t dir_attr, const uint8_t *data,
4657 struct hwrm_nvm_write_input req = {0};
4658 struct hwrm_nvm_write_output *resp = bp->hwrm_cmd_resp_addr;
4659 rte_iova_t dma_handle;
4662 buf = rte_malloc("nvm_write", data_len, 0);
4666 dma_handle = rte_malloc_virt2iova(buf);
4667 if (dma_handle == RTE_BAD_IOVA) {
4670 "unable to map response address to physical memory\n");
4673 memcpy(buf, data, data_len);
4675 HWRM_PREP(&req, HWRM_NVM_WRITE, BNXT_USE_CHIMP_MB);
4677 req.dir_type = rte_cpu_to_le_16(dir_type);
4678 req.dir_ordinal = rte_cpu_to_le_16(dir_ordinal);
4679 req.dir_ext = rte_cpu_to_le_16(dir_ext);
4680 req.dir_attr = rte_cpu_to_le_16(dir_attr);
4681 req.dir_data_length = rte_cpu_to_le_32(data_len);
4682 req.host_src_addr = rte_cpu_to_le_64(dma_handle);
4684 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
4687 HWRM_CHECK_RESULT();
4694 bnxt_vnic_count(struct bnxt_vnic_info *vnic __rte_unused, void *cbdata)
4696 uint32_t *count = cbdata;
4698 *count = *count + 1;
4701 static int bnxt_vnic_count_hwrm_stub(struct bnxt *bp __rte_unused,
4702 struct bnxt_vnic_info *vnic __rte_unused)
4707 int bnxt_vf_vnic_count(struct bnxt *bp, uint16_t vf)
4711 bnxt_hwrm_func_vf_vnic_query_and_config(bp, vf, bnxt_vnic_count,
4712 &count, bnxt_vnic_count_hwrm_stub);
4717 static int bnxt_hwrm_func_vf_vnic_query(struct bnxt *bp, uint16_t vf,
4720 struct hwrm_func_vf_vnic_ids_query_input req = {0};
4721 struct hwrm_func_vf_vnic_ids_query_output *resp =
4722 bp->hwrm_cmd_resp_addr;
4725 /* First query all VNIC ids */
4726 HWRM_PREP(&req, HWRM_FUNC_VF_VNIC_IDS_QUERY, BNXT_USE_CHIMP_MB);
4728 req.vf_id = rte_cpu_to_le_16(bp->pf->first_vf_id + vf);
4729 req.max_vnic_id_cnt = rte_cpu_to_le_32(bp->pf->total_vnics);
4730 req.vnic_id_tbl_addr = rte_cpu_to_le_64(rte_malloc_virt2iova(vnic_ids));
4732 if (req.vnic_id_tbl_addr == RTE_BAD_IOVA) {
4735 "unable to map VNIC ID table address to physical memory\n");
4738 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
4739 HWRM_CHECK_RESULT();
4740 rc = rte_le_to_cpu_32(resp->vnic_id_cnt);
4748 * This function queries the VNIC IDs for a specified VF. It then calls
4749 * the vnic_cb to update the necessary field in vnic_info with cbdata.
4750 * Then it calls the hwrm_cb function to program this new vnic configuration.
4752 int bnxt_hwrm_func_vf_vnic_query_and_config(struct bnxt *bp, uint16_t vf,
4753 void (*vnic_cb)(struct bnxt_vnic_info *, void *), void *cbdata,
4754 int (*hwrm_cb)(struct bnxt *bp, struct bnxt_vnic_info *vnic))
4756 struct bnxt_vnic_info vnic;
4758 int i, num_vnic_ids;
4763 /* First query all VNIC ids */
4764 vnic_id_sz = bp->pf->total_vnics * sizeof(*vnic_ids);
4765 vnic_ids = rte_malloc("bnxt_hwrm_vf_vnic_ids_query", vnic_id_sz,
4766 RTE_CACHE_LINE_SIZE);
4767 if (vnic_ids == NULL)
4770 for (sz = 0; sz < vnic_id_sz; sz += getpagesize())
4771 rte_mem_lock_page(((char *)vnic_ids) + sz);
4773 num_vnic_ids = bnxt_hwrm_func_vf_vnic_query(bp, vf, vnic_ids);
4775 if (num_vnic_ids < 0)
4776 return num_vnic_ids;
4778 /* Retrieve VNIC, update bd_stall then update */
4780 for (i = 0; i < num_vnic_ids; i++) {
4781 memset(&vnic, 0, sizeof(struct bnxt_vnic_info));
4782 vnic.fw_vnic_id = rte_le_to_cpu_16(vnic_ids[i]);
4783 rc = bnxt_hwrm_vnic_qcfg(bp, &vnic, bp->pf->first_vf_id + vf);
4786 if (vnic.mru <= 4) /* Indicates unallocated */
4789 vnic_cb(&vnic, cbdata);
4791 rc = hwrm_cb(bp, &vnic);
4801 int bnxt_hwrm_func_cfg_vf_set_vlan_anti_spoof(struct bnxt *bp, uint16_t vf,
4804 struct hwrm_func_cfg_output *resp = bp->hwrm_cmd_resp_addr;
4805 struct hwrm_func_cfg_input req = {0};
4808 HWRM_PREP(&req, HWRM_FUNC_CFG, BNXT_USE_CHIMP_MB);
4810 req.fid = rte_cpu_to_le_16(bp->pf->vf_info[vf].fid);
4811 req.enables |= rte_cpu_to_le_32(
4812 HWRM_FUNC_CFG_INPUT_ENABLES_VLAN_ANTISPOOF_MODE);
4813 req.vlan_antispoof_mode = on ?
4814 HWRM_FUNC_CFG_INPUT_VLAN_ANTISPOOF_MODE_VALIDATE_VLAN :
4815 HWRM_FUNC_CFG_INPUT_VLAN_ANTISPOOF_MODE_NOCHECK;
4816 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
4818 HWRM_CHECK_RESULT();
4824 int bnxt_hwrm_func_qcfg_vf_dflt_vnic_id(struct bnxt *bp, int vf)
4826 struct bnxt_vnic_info vnic;
4829 int num_vnic_ids, i;
4833 vnic_id_sz = bp->pf->total_vnics * sizeof(*vnic_ids);
4834 vnic_ids = rte_malloc("bnxt_hwrm_vf_vnic_ids_query", vnic_id_sz,
4835 RTE_CACHE_LINE_SIZE);
4836 if (vnic_ids == NULL)
4839 for (sz = 0; sz < vnic_id_sz; sz += getpagesize())
4840 rte_mem_lock_page(((char *)vnic_ids) + sz);
4842 rc = bnxt_hwrm_func_vf_vnic_query(bp, vf, vnic_ids);
4848 * Loop through to find the default VNIC ID.
4849 * TODO: The easier way would be to obtain the resp->dflt_vnic_id
4850 * by sending the hwrm_func_qcfg command to the firmware.
4852 for (i = 0; i < num_vnic_ids; i++) {
4853 memset(&vnic, 0, sizeof(struct bnxt_vnic_info));
4854 vnic.fw_vnic_id = rte_le_to_cpu_16(vnic_ids[i]);
4855 rc = bnxt_hwrm_vnic_qcfg(bp, &vnic,
4856 bp->pf->first_vf_id + vf);
4859 if (vnic.func_default) {
4861 return vnic.fw_vnic_id;
4864 /* Could not find a default VNIC. */
4865 PMD_DRV_LOG(ERR, "No default VNIC\n");
4871 int bnxt_hwrm_set_em_filter(struct bnxt *bp,
4873 struct bnxt_filter_info *filter)
4876 struct hwrm_cfa_em_flow_alloc_input req = {.req_type = 0 };
4877 struct hwrm_cfa_em_flow_alloc_output *resp = bp->hwrm_cmd_resp_addr;
4878 uint32_t enables = 0;
4880 if (filter->fw_em_filter_id != UINT64_MAX)
4881 bnxt_hwrm_clear_em_filter(bp, filter);
4883 HWRM_PREP(&req, HWRM_CFA_EM_FLOW_ALLOC, BNXT_USE_KONG(bp));
4885 req.flags = rte_cpu_to_le_32(filter->flags);
4887 enables = filter->enables |
4888 HWRM_CFA_EM_FLOW_ALLOC_INPUT_ENABLES_DST_ID;
4889 req.dst_id = rte_cpu_to_le_16(dst_id);
4891 if (filter->ip_addr_type) {
4892 req.ip_addr_type = filter->ip_addr_type;
4893 enables |= HWRM_CFA_EM_FLOW_ALLOC_INPUT_ENABLES_IPADDR_TYPE;
4896 HWRM_CFA_EM_FLOW_ALLOC_INPUT_ENABLES_L2_FILTER_ID)
4897 req.l2_filter_id = rte_cpu_to_le_64(filter->fw_l2_filter_id);
4899 HWRM_CFA_EM_FLOW_ALLOC_INPUT_ENABLES_SRC_MACADDR)
4900 memcpy(req.src_macaddr, filter->src_macaddr,
4901 RTE_ETHER_ADDR_LEN);
4903 HWRM_CFA_EM_FLOW_ALLOC_INPUT_ENABLES_DST_MACADDR)
4904 memcpy(req.dst_macaddr, filter->dst_macaddr,
4905 RTE_ETHER_ADDR_LEN);
4907 HWRM_CFA_EM_FLOW_ALLOC_INPUT_ENABLES_OVLAN_VID)
4908 req.ovlan_vid = filter->l2_ovlan;
4910 HWRM_CFA_EM_FLOW_ALLOC_INPUT_ENABLES_IVLAN_VID)
4911 req.ivlan_vid = filter->l2_ivlan;
4913 HWRM_CFA_EM_FLOW_ALLOC_INPUT_ENABLES_ETHERTYPE)
4914 req.ethertype = rte_cpu_to_be_16(filter->ethertype);
4916 HWRM_CFA_EM_FLOW_ALLOC_INPUT_ENABLES_IP_PROTOCOL)
4917 req.ip_protocol = filter->ip_protocol;
4919 HWRM_CFA_EM_FLOW_ALLOC_INPUT_ENABLES_SRC_IPADDR)
4920 req.src_ipaddr[0] = rte_cpu_to_be_32(filter->src_ipaddr[0]);
4922 HWRM_CFA_EM_FLOW_ALLOC_INPUT_ENABLES_DST_IPADDR)
4923 req.dst_ipaddr[0] = rte_cpu_to_be_32(filter->dst_ipaddr[0]);
4925 HWRM_CFA_EM_FLOW_ALLOC_INPUT_ENABLES_SRC_PORT)
4926 req.src_port = rte_cpu_to_be_16(filter->src_port);
4928 HWRM_CFA_EM_FLOW_ALLOC_INPUT_ENABLES_DST_PORT)
4929 req.dst_port = rte_cpu_to_be_16(filter->dst_port);
4931 HWRM_CFA_EM_FLOW_ALLOC_INPUT_ENABLES_MIRROR_VNIC_ID)
4932 req.mirror_vnic_id = filter->mirror_vnic_id;
4934 req.enables = rte_cpu_to_le_32(enables);
4936 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_KONG(bp));
4938 HWRM_CHECK_RESULT();
4940 filter->fw_em_filter_id = rte_le_to_cpu_64(resp->em_filter_id);
4946 int bnxt_hwrm_clear_em_filter(struct bnxt *bp, struct bnxt_filter_info *filter)
4949 struct hwrm_cfa_em_flow_free_input req = {.req_type = 0 };
4950 struct hwrm_cfa_em_flow_free_output *resp = bp->hwrm_cmd_resp_addr;
4952 if (filter->fw_em_filter_id == UINT64_MAX)
4955 HWRM_PREP(&req, HWRM_CFA_EM_FLOW_FREE, BNXT_USE_KONG(bp));
4957 req.em_filter_id = rte_cpu_to_le_64(filter->fw_em_filter_id);
4959 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_KONG(bp));
4961 HWRM_CHECK_RESULT();
4964 filter->fw_em_filter_id = UINT64_MAX;
4965 filter->fw_l2_filter_id = UINT64_MAX;
4970 int bnxt_hwrm_set_ntuple_filter(struct bnxt *bp,
4972 struct bnxt_filter_info *filter)
4975 struct hwrm_cfa_ntuple_filter_alloc_input req = {.req_type = 0 };
4976 struct hwrm_cfa_ntuple_filter_alloc_output *resp =
4977 bp->hwrm_cmd_resp_addr;
4978 uint32_t enables = 0;
4980 if (filter->fw_ntuple_filter_id != UINT64_MAX)
4981 bnxt_hwrm_clear_ntuple_filter(bp, filter);
4983 HWRM_PREP(&req, HWRM_CFA_NTUPLE_FILTER_ALLOC, BNXT_USE_CHIMP_MB);
4985 req.flags = rte_cpu_to_le_32(filter->flags);
4987 enables = filter->enables |
4988 HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_ENABLES_DST_ID;
4989 req.dst_id = rte_cpu_to_le_16(dst_id);
4991 if (filter->ip_addr_type) {
4992 req.ip_addr_type = filter->ip_addr_type;
4994 HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_ENABLES_IPADDR_TYPE;
4997 HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_ENABLES_L2_FILTER_ID)
4998 req.l2_filter_id = rte_cpu_to_le_64(filter->fw_l2_filter_id);
5000 HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_ENABLES_SRC_MACADDR)
5001 memcpy(req.src_macaddr, filter->src_macaddr,
5002 RTE_ETHER_ADDR_LEN);
5004 HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_ENABLES_ETHERTYPE)
5005 req.ethertype = rte_cpu_to_be_16(filter->ethertype);
5007 HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_ENABLES_IP_PROTOCOL)
5008 req.ip_protocol = filter->ip_protocol;
5010 HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_ENABLES_SRC_IPADDR)
5011 req.src_ipaddr[0] = rte_cpu_to_le_32(filter->src_ipaddr[0]);
5013 HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_ENABLES_SRC_IPADDR_MASK)
5014 req.src_ipaddr_mask[0] =
5015 rte_cpu_to_le_32(filter->src_ipaddr_mask[0]);
5017 HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_ENABLES_DST_IPADDR)
5018 req.dst_ipaddr[0] = rte_cpu_to_le_32(filter->dst_ipaddr[0]);
5020 HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_ENABLES_DST_IPADDR_MASK)
5021 req.dst_ipaddr_mask[0] =
5022 rte_cpu_to_be_32(filter->dst_ipaddr_mask[0]);
5024 HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_ENABLES_SRC_PORT)
5025 req.src_port = rte_cpu_to_le_16(filter->src_port);
5027 HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_ENABLES_SRC_PORT_MASK)
5028 req.src_port_mask = rte_cpu_to_le_16(filter->src_port_mask);
5030 HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_ENABLES_DST_PORT)
5031 req.dst_port = rte_cpu_to_le_16(filter->dst_port);
5033 HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_ENABLES_DST_PORT_MASK)
5034 req.dst_port_mask = rte_cpu_to_le_16(filter->dst_port_mask);
5036 HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_ENABLES_MIRROR_VNIC_ID)
5037 req.mirror_vnic_id = filter->mirror_vnic_id;
5039 req.enables = rte_cpu_to_le_32(enables);
5041 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
5043 HWRM_CHECK_RESULT();
5045 filter->fw_ntuple_filter_id = rte_le_to_cpu_64(resp->ntuple_filter_id);
5046 filter->flow_id = rte_le_to_cpu_32(resp->flow_id);
5052 int bnxt_hwrm_clear_ntuple_filter(struct bnxt *bp,
5053 struct bnxt_filter_info *filter)
5056 struct hwrm_cfa_ntuple_filter_free_input req = {.req_type = 0 };
5057 struct hwrm_cfa_ntuple_filter_free_output *resp =
5058 bp->hwrm_cmd_resp_addr;
5060 if (filter->fw_ntuple_filter_id == UINT64_MAX)
5063 HWRM_PREP(&req, HWRM_CFA_NTUPLE_FILTER_FREE, BNXT_USE_CHIMP_MB);
5065 req.ntuple_filter_id = rte_cpu_to_le_64(filter->fw_ntuple_filter_id);
5067 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
5069 HWRM_CHECK_RESULT();
5072 filter->fw_ntuple_filter_id = UINT64_MAX;
5078 bnxt_vnic_rss_configure_p5(struct bnxt *bp, struct bnxt_vnic_info *vnic)
5080 struct hwrm_vnic_rss_cfg_output *resp = bp->hwrm_cmd_resp_addr;
5081 uint8_t *rxq_state = bp->eth_dev->data->rx_queue_state;
5082 struct hwrm_vnic_rss_cfg_input req = {.req_type = 0 };
5083 struct bnxt_rx_queue **rxqs = bp->rx_queues;
5084 uint16_t *ring_tbl = vnic->rss_table;
5085 int nr_ctxs = vnic->num_lb_ctxts;
5086 int max_rings = bp->rx_nr_rings;
5090 for (i = 0, k = 0; i < nr_ctxs; i++) {
5091 struct bnxt_rx_ring_info *rxr;
5092 struct bnxt_cp_ring_info *cpr;
5094 HWRM_PREP(&req, HWRM_VNIC_RSS_CFG, BNXT_USE_CHIMP_MB);
5096 req.vnic_id = rte_cpu_to_le_16(vnic->fw_vnic_id);
5097 req.hash_type = rte_cpu_to_le_32(vnic->hash_type);
5098 req.hash_mode_flags = vnic->hash_mode;
5100 req.ring_grp_tbl_addr =
5101 rte_cpu_to_le_64(vnic->rss_table_dma_addr +
5102 i * BNXT_RSS_ENTRIES_PER_CTX_P5 *
5103 2 * sizeof(*ring_tbl));
5104 req.hash_key_tbl_addr =
5105 rte_cpu_to_le_64(vnic->rss_hash_key_dma_addr);
5107 req.ring_table_pair_index = i;
5108 req.rss_ctx_idx = rte_cpu_to_le_16(vnic->fw_grp_ids[i]);
5110 for (j = 0; j < 64; j++) {
5113 /* Find next active ring. */
5114 for (cnt = 0; cnt < max_rings; cnt++) {
5115 if (rxq_state[k] != RTE_ETH_QUEUE_STATE_STOPPED)
5117 if (++k == max_rings)
5121 /* Return if no rings are active. */
5122 if (cnt == max_rings) {
5127 /* Add rx/cp ring pair to RSS table. */
5128 rxr = rxqs[k]->rx_ring;
5129 cpr = rxqs[k]->cp_ring;
5131 ring_id = rxr->rx_ring_struct->fw_ring_id;
5132 *ring_tbl++ = rte_cpu_to_le_16(ring_id);
5133 ring_id = cpr->cp_ring_struct->fw_ring_id;
5134 *ring_tbl++ = rte_cpu_to_le_16(ring_id);
5136 if (++k == max_rings)
5139 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req),
5142 HWRM_CHECK_RESULT();
5149 int bnxt_vnic_rss_configure(struct bnxt *bp, struct bnxt_vnic_info *vnic)
5151 unsigned int rss_idx, fw_idx, i;
5153 if (vnic->fw_vnic_id == INVALID_HW_RING_ID)
5156 if (!(vnic->rss_table && vnic->hash_type))
5159 if (BNXT_CHIP_P5(bp))
5160 return bnxt_vnic_rss_configure_p5(bp, vnic);
5163 * Fill the RSS hash & redirection table with
5164 * ring group ids for all VNICs
5166 for (rss_idx = 0, fw_idx = 0; rss_idx < HW_HASH_INDEX_SIZE;
5167 rss_idx++, fw_idx++) {
5168 for (i = 0; i < bp->rx_cp_nr_rings; i++) {
5169 fw_idx %= bp->rx_cp_nr_rings;
5170 if (vnic->fw_grp_ids[fw_idx] != INVALID_HW_RING_ID)
5175 if (i == bp->rx_cp_nr_rings)
5178 vnic->rss_table[rss_idx] = vnic->fw_grp_ids[fw_idx];
5181 return bnxt_hwrm_vnic_rss_cfg(bp, vnic);
5184 static void bnxt_hwrm_set_coal_params(struct bnxt_coal *hw_coal,
5185 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input *req)
5189 req->num_cmpl_aggr_int = rte_cpu_to_le_16(hw_coal->num_cmpl_aggr_int);
5191 /* This is a 6-bit value and must not be 0, or we'll get non stop IRQ */
5192 req->num_cmpl_dma_aggr = rte_cpu_to_le_16(hw_coal->num_cmpl_dma_aggr);
5194 /* This is a 6-bit value and must not be 0, or we'll get non stop IRQ */
5195 req->num_cmpl_dma_aggr_during_int =
5196 rte_cpu_to_le_16(hw_coal->num_cmpl_dma_aggr_during_int);
5198 req->int_lat_tmr_max = rte_cpu_to_le_16(hw_coal->int_lat_tmr_max);
5200 /* min timer set to 1/2 of interrupt timer */
5201 req->int_lat_tmr_min = rte_cpu_to_le_16(hw_coal->int_lat_tmr_min);
5203 /* buf timer set to 1/4 of interrupt timer */
5204 req->cmpl_aggr_dma_tmr = rte_cpu_to_le_16(hw_coal->cmpl_aggr_dma_tmr);
5206 req->cmpl_aggr_dma_tmr_during_int =
5207 rte_cpu_to_le_16(hw_coal->cmpl_aggr_dma_tmr_during_int);
5209 flags = HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS_INPUT_FLAGS_TIMER_RESET |
5210 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS_INPUT_FLAGS_RING_IDLE;
5211 req->flags = rte_cpu_to_le_16(flags);
5214 static int bnxt_hwrm_set_coal_params_p5(struct bnxt *bp,
5215 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input *agg_req)
5217 struct hwrm_ring_aggint_qcaps_input req = {0};
5218 struct hwrm_ring_aggint_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
5223 HWRM_PREP(&req, HWRM_RING_AGGINT_QCAPS, BNXT_USE_CHIMP_MB);
5224 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
5225 HWRM_CHECK_RESULT();
5227 agg_req->num_cmpl_dma_aggr = resp->num_cmpl_dma_aggr_max;
5228 agg_req->cmpl_aggr_dma_tmr = resp->cmpl_aggr_dma_tmr_min;
5230 flags = HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS_INPUT_FLAGS_TIMER_RESET |
5231 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS_INPUT_FLAGS_RING_IDLE;
5232 agg_req->flags = rte_cpu_to_le_16(flags);
5234 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS_INPUT_ENABLES_CMPL_AGGR_DMA_TMR |
5235 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS_INPUT_ENABLES_NUM_CMPL_DMA_AGGR;
5236 agg_req->enables = rte_cpu_to_le_32(enables);
5242 int bnxt_hwrm_set_ring_coal(struct bnxt *bp,
5243 struct bnxt_coal *coal, uint16_t ring_id)
5245 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input req = {0};
5246 struct hwrm_ring_cmpl_ring_cfg_aggint_params_output *resp =
5247 bp->hwrm_cmd_resp_addr;
5250 /* Set ring coalesce parameters only for 100G NICs */
5251 if (BNXT_CHIP_P5(bp)) {
5252 if (bnxt_hwrm_set_coal_params_p5(bp, &req))
5254 } else if (bnxt_stratus_device(bp)) {
5255 bnxt_hwrm_set_coal_params(coal, &req);
5261 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS,
5263 req.ring_id = rte_cpu_to_le_16(ring_id);
5264 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
5265 HWRM_CHECK_RESULT();
5270 #define BNXT_RTE_MEMZONE_FLAG (RTE_MEMZONE_1GB | RTE_MEMZONE_IOVA_CONTIG)
5271 int bnxt_hwrm_func_backing_store_qcaps(struct bnxt *bp)
5273 struct hwrm_func_backing_store_qcaps_input req = {0};
5274 struct hwrm_func_backing_store_qcaps_output *resp =
5275 bp->hwrm_cmd_resp_addr;
5276 struct bnxt_ctx_pg_info *ctx_pg;
5277 struct bnxt_ctx_mem_info *ctx;
5278 int total_alloc_len;
5279 int rc, i, tqm_rings;
5281 if (!BNXT_CHIP_P5(bp) ||
5282 bp->hwrm_spec_code < HWRM_VERSION_1_9_2 ||
5287 HWRM_PREP(&req, HWRM_FUNC_BACKING_STORE_QCAPS, BNXT_USE_CHIMP_MB);
5288 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
5289 HWRM_CHECK_RESULT_SILENT();
5291 total_alloc_len = sizeof(*ctx);
5292 ctx = rte_zmalloc("bnxt_ctx_mem", total_alloc_len,
5293 RTE_CACHE_LINE_SIZE);
5299 ctx->qp_max_entries = rte_le_to_cpu_32(resp->qp_max_entries);
5300 ctx->qp_min_qp1_entries =
5301 rte_le_to_cpu_16(resp->qp_min_qp1_entries);
5302 ctx->qp_max_l2_entries =
5303 rte_le_to_cpu_16(resp->qp_max_l2_entries);
5304 ctx->qp_entry_size = rte_le_to_cpu_16(resp->qp_entry_size);
5305 ctx->srq_max_l2_entries =
5306 rte_le_to_cpu_16(resp->srq_max_l2_entries);
5307 ctx->srq_max_entries = rte_le_to_cpu_32(resp->srq_max_entries);
5308 ctx->srq_entry_size = rte_le_to_cpu_16(resp->srq_entry_size);
5309 ctx->cq_max_l2_entries =
5310 rte_le_to_cpu_16(resp->cq_max_l2_entries);
5311 ctx->cq_max_entries = rte_le_to_cpu_32(resp->cq_max_entries);
5312 ctx->cq_entry_size = rte_le_to_cpu_16(resp->cq_entry_size);
5313 ctx->vnic_max_vnic_entries =
5314 rte_le_to_cpu_16(resp->vnic_max_vnic_entries);
5315 ctx->vnic_max_ring_table_entries =
5316 rte_le_to_cpu_16(resp->vnic_max_ring_table_entries);
5317 ctx->vnic_entry_size = rte_le_to_cpu_16(resp->vnic_entry_size);
5318 ctx->stat_max_entries =
5319 rte_le_to_cpu_32(resp->stat_max_entries);
5320 ctx->stat_entry_size = rte_le_to_cpu_16(resp->stat_entry_size);
5321 ctx->tqm_entry_size = rte_le_to_cpu_16(resp->tqm_entry_size);
5322 ctx->tqm_min_entries_per_ring =
5323 rte_le_to_cpu_32(resp->tqm_min_entries_per_ring);
5324 ctx->tqm_max_entries_per_ring =
5325 rte_le_to_cpu_32(resp->tqm_max_entries_per_ring);
5326 ctx->tqm_entries_multiple = resp->tqm_entries_multiple;
5327 if (!ctx->tqm_entries_multiple)
5328 ctx->tqm_entries_multiple = 1;
5329 ctx->mrav_max_entries =
5330 rte_le_to_cpu_32(resp->mrav_max_entries);
5331 ctx->mrav_entry_size = rte_le_to_cpu_16(resp->mrav_entry_size);
5332 ctx->tim_entry_size = rte_le_to_cpu_16(resp->tim_entry_size);
5333 ctx->tim_max_entries = rte_le_to_cpu_32(resp->tim_max_entries);
5334 ctx->tqm_fp_rings_count = resp->tqm_fp_rings_count;
5336 ctx->tqm_fp_rings_count = ctx->tqm_fp_rings_count ?
5337 RTE_MIN(ctx->tqm_fp_rings_count,
5338 BNXT_MAX_TQM_FP_LEGACY_RINGS) :
5341 /* Check if the ext ring count needs to be counted.
5342 * Ext ring count is available only with new FW so we should not
5343 * look at the field on older FW.
5345 if (ctx->tqm_fp_rings_count == BNXT_MAX_TQM_FP_LEGACY_RINGS &&
5346 bp->hwrm_max_ext_req_len >= BNXT_BACKING_STORE_CFG_LEN) {
5347 ctx->tqm_fp_rings_count += resp->tqm_fp_rings_count_ext;
5348 ctx->tqm_fp_rings_count = RTE_MIN(BNXT_MAX_TQM_FP_RINGS,
5349 ctx->tqm_fp_rings_count);
5352 tqm_rings = ctx->tqm_fp_rings_count + 1;
5354 ctx_pg = rte_malloc("bnxt_ctx_pg_mem",
5355 sizeof(*ctx_pg) * tqm_rings,
5356 RTE_CACHE_LINE_SIZE);
5361 for (i = 0; i < tqm_rings; i++, ctx_pg++)
5362 ctx->tqm_mem[i] = ctx_pg;
5370 int bnxt_hwrm_func_backing_store_cfg(struct bnxt *bp, uint32_t enables)
5372 struct hwrm_func_backing_store_cfg_input req = {0};
5373 struct hwrm_func_backing_store_cfg_output *resp =
5374 bp->hwrm_cmd_resp_addr;
5375 struct bnxt_ctx_mem_info *ctx = bp->ctx;
5376 struct bnxt_ctx_pg_info *ctx_pg;
5377 uint32_t *num_entries;
5386 HWRM_PREP(&req, HWRM_FUNC_BACKING_STORE_CFG, BNXT_USE_CHIMP_MB);
5387 req.enables = rte_cpu_to_le_32(enables);
5389 if (enables & HWRM_FUNC_BACKING_STORE_CFG_INPUT_ENABLES_QP) {
5390 ctx_pg = &ctx->qp_mem;
5391 req.qp_num_entries = rte_cpu_to_le_32(ctx_pg->entries);
5392 req.qp_num_qp1_entries =
5393 rte_cpu_to_le_16(ctx->qp_min_qp1_entries);
5394 req.qp_num_l2_entries =
5395 rte_cpu_to_le_16(ctx->qp_max_l2_entries);
5396 req.qp_entry_size = rte_cpu_to_le_16(ctx->qp_entry_size);
5397 bnxt_hwrm_set_pg_attr(&ctx_pg->ring_mem,
5398 &req.qpc_pg_size_qpc_lvl,
5402 if (enables & HWRM_FUNC_BACKING_STORE_CFG_INPUT_ENABLES_SRQ) {
5403 ctx_pg = &ctx->srq_mem;
5404 req.srq_num_entries = rte_cpu_to_le_32(ctx_pg->entries);
5405 req.srq_num_l2_entries =
5406 rte_cpu_to_le_16(ctx->srq_max_l2_entries);
5407 req.srq_entry_size = rte_cpu_to_le_16(ctx->srq_entry_size);
5408 bnxt_hwrm_set_pg_attr(&ctx_pg->ring_mem,
5409 &req.srq_pg_size_srq_lvl,
5413 if (enables & HWRM_FUNC_BACKING_STORE_CFG_INPUT_ENABLES_CQ) {
5414 ctx_pg = &ctx->cq_mem;
5415 req.cq_num_entries = rte_cpu_to_le_32(ctx_pg->entries);
5416 req.cq_num_l2_entries =
5417 rte_cpu_to_le_16(ctx->cq_max_l2_entries);
5418 req.cq_entry_size = rte_cpu_to_le_16(ctx->cq_entry_size);
5419 bnxt_hwrm_set_pg_attr(&ctx_pg->ring_mem,
5420 &req.cq_pg_size_cq_lvl,
5424 if (enables & HWRM_FUNC_BACKING_STORE_CFG_INPUT_ENABLES_VNIC) {
5425 ctx_pg = &ctx->vnic_mem;
5426 req.vnic_num_vnic_entries =
5427 rte_cpu_to_le_16(ctx->vnic_max_vnic_entries);
5428 req.vnic_num_ring_table_entries =
5429 rte_cpu_to_le_16(ctx->vnic_max_ring_table_entries);
5430 req.vnic_entry_size = rte_cpu_to_le_16(ctx->vnic_entry_size);
5431 bnxt_hwrm_set_pg_attr(&ctx_pg->ring_mem,
5432 &req.vnic_pg_size_vnic_lvl,
5433 &req.vnic_page_dir);
5436 if (enables & HWRM_FUNC_BACKING_STORE_CFG_INPUT_ENABLES_STAT) {
5437 ctx_pg = &ctx->stat_mem;
5438 req.stat_num_entries = rte_cpu_to_le_16(ctx->stat_max_entries);
5439 req.stat_entry_size = rte_cpu_to_le_16(ctx->stat_entry_size);
5440 bnxt_hwrm_set_pg_attr(&ctx_pg->ring_mem,
5441 &req.stat_pg_size_stat_lvl,
5442 &req.stat_page_dir);
5445 req.tqm_entry_size = rte_cpu_to_le_16(ctx->tqm_entry_size);
5446 num_entries = &req.tqm_sp_num_entries;
5447 pg_attr = &req.tqm_sp_pg_size_tqm_sp_lvl;
5448 pg_dir = &req.tqm_sp_page_dir;
5449 ena = HWRM_FUNC_BACKING_STORE_CFG_INPUT_ENABLES_TQM_SP;
5450 for (i = 0; i < 9; i++, num_entries++, pg_attr++, pg_dir++, ena <<= 1) {
5451 if (!(enables & ena))
5454 req.tqm_entry_size = rte_cpu_to_le_16(ctx->tqm_entry_size);
5456 ctx_pg = ctx->tqm_mem[i];
5457 *num_entries = rte_cpu_to_le_16(ctx_pg->entries);
5458 bnxt_hwrm_set_pg_attr(&ctx_pg->ring_mem, pg_attr, pg_dir);
5461 if (enables & HWRM_FUNC_BACKING_STORE_CFG_INPUT_ENABLES_TQM_RING8) {
5462 /* DPDK does not need to configure MRAV and TIM type.
5463 * So we are skipping over MRAV and TIM. Skip to configure
5464 * HWRM_FUNC_BACKING_STORE_CFG_INPUT_ENABLES_TQM_RING8.
5466 ctx_pg = ctx->tqm_mem[BNXT_MAX_TQM_LEGACY_RINGS];
5467 req.tqm_ring8_num_entries = rte_cpu_to_le_16(ctx_pg->entries);
5468 bnxt_hwrm_set_pg_attr(&ctx_pg->ring_mem,
5469 &req.tqm_ring8_pg_size_tqm_ring_lvl,
5470 &req.tqm_ring8_page_dir);
5473 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
5474 HWRM_CHECK_RESULT();
5480 int bnxt_hwrm_ext_port_qstats(struct bnxt *bp)
5482 struct hwrm_port_qstats_ext_input req = {0};
5483 struct hwrm_port_qstats_ext_output *resp = bp->hwrm_cmd_resp_addr;
5484 struct bnxt_pf_info *pf = bp->pf;
5487 if (!(bp->flags & BNXT_FLAG_EXT_RX_PORT_STATS ||
5488 bp->flags & BNXT_FLAG_EXT_TX_PORT_STATS))
5491 HWRM_PREP(&req, HWRM_PORT_QSTATS_EXT, BNXT_USE_CHIMP_MB);
5493 req.port_id = rte_cpu_to_le_16(pf->port_id);
5494 if (bp->flags & BNXT_FLAG_EXT_TX_PORT_STATS) {
5495 req.tx_stat_host_addr =
5496 rte_cpu_to_le_64(bp->hw_tx_port_stats_ext_map);
5498 rte_cpu_to_le_16(sizeof(struct tx_port_stats_ext));
5500 if (bp->flags & BNXT_FLAG_EXT_RX_PORT_STATS) {
5501 req.rx_stat_host_addr =
5502 rte_cpu_to_le_64(bp->hw_rx_port_stats_ext_map);
5504 rte_cpu_to_le_16(sizeof(struct rx_port_stats_ext));
5506 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
5509 bp->fw_rx_port_stats_ext_size = 0;
5510 bp->fw_tx_port_stats_ext_size = 0;
5512 bp->fw_rx_port_stats_ext_size =
5513 rte_le_to_cpu_16(resp->rx_stat_size);
5514 bp->fw_tx_port_stats_ext_size =
5515 rte_le_to_cpu_16(resp->tx_stat_size);
5518 HWRM_CHECK_RESULT();
5525 bnxt_hwrm_tunnel_redirect(struct bnxt *bp, uint8_t type)
5527 struct hwrm_cfa_redirect_tunnel_type_alloc_input req = {0};
5528 struct hwrm_cfa_redirect_tunnel_type_alloc_output *resp =
5529 bp->hwrm_cmd_resp_addr;
5532 HWRM_PREP(&req, HWRM_CFA_REDIRECT_TUNNEL_TYPE_ALLOC, BNXT_USE_CHIMP_MB);
5533 req.tunnel_type = type;
5534 req.dest_fid = bp->fw_fid;
5535 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
5536 HWRM_CHECK_RESULT();
5544 bnxt_hwrm_tunnel_redirect_free(struct bnxt *bp, uint8_t type)
5546 struct hwrm_cfa_redirect_tunnel_type_free_input req = {0};
5547 struct hwrm_cfa_redirect_tunnel_type_free_output *resp =
5548 bp->hwrm_cmd_resp_addr;
5551 HWRM_PREP(&req, HWRM_CFA_REDIRECT_TUNNEL_TYPE_FREE, BNXT_USE_CHIMP_MB);
5552 req.tunnel_type = type;
5553 req.dest_fid = bp->fw_fid;
5554 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
5555 HWRM_CHECK_RESULT();
5562 int bnxt_hwrm_tunnel_redirect_query(struct bnxt *bp, uint32_t *type)
5564 struct hwrm_cfa_redirect_query_tunnel_type_input req = {0};
5565 struct hwrm_cfa_redirect_query_tunnel_type_output *resp =
5566 bp->hwrm_cmd_resp_addr;
5569 HWRM_PREP(&req, HWRM_CFA_REDIRECT_QUERY_TUNNEL_TYPE, BNXT_USE_CHIMP_MB);
5570 req.src_fid = bp->fw_fid;
5571 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
5572 HWRM_CHECK_RESULT();
5575 *type = rte_le_to_cpu_32(resp->tunnel_mask);
5582 int bnxt_hwrm_tunnel_redirect_info(struct bnxt *bp, uint8_t tun_type,
5585 struct hwrm_cfa_redirect_tunnel_type_info_input req = {0};
5586 struct hwrm_cfa_redirect_tunnel_type_info_output *resp =
5587 bp->hwrm_cmd_resp_addr;
5590 HWRM_PREP(&req, HWRM_CFA_REDIRECT_TUNNEL_TYPE_INFO, BNXT_USE_CHIMP_MB);
5591 req.src_fid = bp->fw_fid;
5592 req.tunnel_type = tun_type;
5593 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
5594 HWRM_CHECK_RESULT();
5597 *dst_fid = rte_le_to_cpu_16(resp->dest_fid);
5599 PMD_DRV_LOG(DEBUG, "dst_fid: %x\n", resp->dest_fid);
5606 int bnxt_hwrm_set_mac(struct bnxt *bp)
5608 struct hwrm_func_vf_cfg_output *resp = bp->hwrm_cmd_resp_addr;
5609 struct hwrm_func_vf_cfg_input req = {0};
5615 HWRM_PREP(&req, HWRM_FUNC_VF_CFG, BNXT_USE_CHIMP_MB);
5618 rte_cpu_to_le_32(HWRM_FUNC_VF_CFG_INPUT_ENABLES_DFLT_MAC_ADDR);
5619 memcpy(req.dflt_mac_addr, bp->mac_addr, RTE_ETHER_ADDR_LEN);
5621 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
5623 HWRM_CHECK_RESULT();
5630 int bnxt_hwrm_if_change(struct bnxt *bp, bool up)
5632 struct hwrm_func_drv_if_change_output *resp = bp->hwrm_cmd_resp_addr;
5633 struct hwrm_func_drv_if_change_input req = {0};
5637 if (!(bp->fw_cap & BNXT_FW_CAP_IF_CHANGE))
5640 /* Do not issue FUNC_DRV_IF_CHANGE during reset recovery.
5641 * If we issue FUNC_DRV_IF_CHANGE with flags down before
5642 * FUNC_DRV_UNRGTR, FW resets before FUNC_DRV_UNRGTR
5644 if (!up && (bp->flags & BNXT_FLAG_FW_RESET))
5647 HWRM_PREP(&req, HWRM_FUNC_DRV_IF_CHANGE, BNXT_USE_CHIMP_MB);
5651 rte_cpu_to_le_32(HWRM_FUNC_DRV_IF_CHANGE_INPUT_FLAGS_UP);
5653 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
5655 HWRM_CHECK_RESULT();
5656 flags = rte_le_to_cpu_32(resp->flags);
5662 if (flags & HWRM_FUNC_DRV_IF_CHANGE_OUTPUT_FLAGS_HOT_FW_RESET_DONE) {
5663 PMD_DRV_LOG(INFO, "FW reset happened while port was down\n");
5664 bp->flags |= BNXT_FLAG_IF_CHANGE_HOT_FW_RESET_DONE;
5670 int bnxt_hwrm_error_recovery_qcfg(struct bnxt *bp)
5672 struct hwrm_error_recovery_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
5673 struct bnxt_error_recovery_info *info = bp->recovery_info;
5674 struct hwrm_error_recovery_qcfg_input req = {0};
5679 /* Older FW does not have error recovery support */
5680 if (!(bp->fw_cap & BNXT_FW_CAP_ERROR_RECOVERY))
5683 HWRM_PREP(&req, HWRM_ERROR_RECOVERY_QCFG, BNXT_USE_CHIMP_MB);
5685 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
5687 HWRM_CHECK_RESULT();
5689 flags = rte_le_to_cpu_32(resp->flags);
5690 if (flags & HWRM_ERROR_RECOVERY_QCFG_OUTPUT_FLAGS_HOST)
5691 info->flags |= BNXT_FLAG_ERROR_RECOVERY_HOST;
5692 else if (flags & HWRM_ERROR_RECOVERY_QCFG_OUTPUT_FLAGS_CO_CPU)
5693 info->flags |= BNXT_FLAG_ERROR_RECOVERY_CO_CPU;
5695 if ((info->flags & BNXT_FLAG_ERROR_RECOVERY_CO_CPU) &&
5696 !(bp->flags & BNXT_FLAG_KONG_MB_EN)) {
5701 /* FW returned values are in units of 100msec */
5702 info->driver_polling_freq =
5703 rte_le_to_cpu_32(resp->driver_polling_freq) * 100;
5704 info->master_func_wait_period =
5705 rte_le_to_cpu_32(resp->master_func_wait_period) * 100;
5706 info->normal_func_wait_period =
5707 rte_le_to_cpu_32(resp->normal_func_wait_period) * 100;
5708 info->master_func_wait_period_after_reset =
5709 rte_le_to_cpu_32(resp->master_func_wait_period_after_reset) * 100;
5710 info->max_bailout_time_after_reset =
5711 rte_le_to_cpu_32(resp->max_bailout_time_after_reset) * 100;
5712 info->status_regs[BNXT_FW_STATUS_REG] =
5713 rte_le_to_cpu_32(resp->fw_health_status_reg);
5714 info->status_regs[BNXT_FW_HEARTBEAT_CNT_REG] =
5715 rte_le_to_cpu_32(resp->fw_heartbeat_reg);
5716 info->status_regs[BNXT_FW_RECOVERY_CNT_REG] =
5717 rte_le_to_cpu_32(resp->fw_reset_cnt_reg);
5718 info->status_regs[BNXT_FW_RESET_INPROG_REG] =
5719 rte_le_to_cpu_32(resp->reset_inprogress_reg);
5720 info->reg_array_cnt =
5721 rte_le_to_cpu_32(resp->reg_array_cnt);
5723 if (info->reg_array_cnt >= BNXT_NUM_RESET_REG) {
5728 for (i = 0; i < info->reg_array_cnt; i++) {
5729 info->reset_reg[i] =
5730 rte_le_to_cpu_32(resp->reset_reg[i]);
5731 info->reset_reg_val[i] =
5732 rte_le_to_cpu_32(resp->reset_reg_val[i]);
5733 info->delay_after_reset[i] =
5734 resp->delay_after_reset[i];
5739 /* Map the FW status registers */
5741 rc = bnxt_map_fw_health_status_regs(bp);
5744 rte_free(bp->recovery_info);
5745 bp->recovery_info = NULL;
5750 int bnxt_hwrm_fw_reset(struct bnxt *bp)
5752 struct hwrm_fw_reset_output *resp = bp->hwrm_cmd_resp_addr;
5753 struct hwrm_fw_reset_input req = {0};
5759 HWRM_PREP(&req, HWRM_FW_RESET, BNXT_USE_KONG(bp));
5761 req.embedded_proc_type =
5762 HWRM_FW_RESET_INPUT_EMBEDDED_PROC_TYPE_CHIP;
5763 req.selfrst_status =
5764 HWRM_FW_RESET_INPUT_SELFRST_STATUS_SELFRSTASAP;
5765 req.flags = HWRM_FW_RESET_INPUT_FLAGS_RESET_GRACEFUL;
5767 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req),
5770 HWRM_CHECK_RESULT();
5776 int bnxt_hwrm_port_ts_query(struct bnxt *bp, uint8_t path, uint64_t *timestamp)
5778 struct hwrm_port_ts_query_output *resp = bp->hwrm_cmd_resp_addr;
5779 struct hwrm_port_ts_query_input req = {0};
5780 struct bnxt_ptp_cfg *ptp = bp->ptp_cfg;
5787 HWRM_PREP(&req, HWRM_PORT_TS_QUERY, BNXT_USE_CHIMP_MB);
5790 case BNXT_PTP_FLAGS_PATH_TX:
5791 flags |= HWRM_PORT_TS_QUERY_INPUT_FLAGS_PATH_TX;
5793 case BNXT_PTP_FLAGS_PATH_RX:
5794 flags |= HWRM_PORT_TS_QUERY_INPUT_FLAGS_PATH_RX;
5796 case BNXT_PTP_FLAGS_CURRENT_TIME:
5797 flags |= HWRM_PORT_TS_QUERY_INPUT_FLAGS_CURRENT_TIME;
5801 req.flags = rte_cpu_to_le_32(flags);
5802 req.port_id = rte_cpu_to_le_16(bp->pf->port_id);
5804 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
5806 HWRM_CHECK_RESULT();
5809 *timestamp = rte_le_to_cpu_32(resp->ptp_msg_ts[0]);
5811 (uint64_t)(rte_le_to_cpu_32(resp->ptp_msg_ts[1])) << 32;
5818 int bnxt_hwrm_cfa_counter_qcaps(struct bnxt *bp, uint16_t *max_fc)
5822 struct hwrm_cfa_counter_qcaps_input req = {0};
5823 struct hwrm_cfa_counter_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
5825 if (!(BNXT_PF(bp) || BNXT_VF_IS_TRUSTED(bp))) {
5827 "Not a PF or trusted VF. Command not supported\n");
5831 HWRM_PREP(&req, HWRM_CFA_COUNTER_QCAPS, BNXT_USE_KONG(bp));
5832 req.target_id = rte_cpu_to_le_16(bp->fw_fid);
5833 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_KONG(bp));
5835 HWRM_CHECK_RESULT();
5837 *max_fc = rte_le_to_cpu_16(resp->max_rx_fc);
5843 int bnxt_hwrm_ctx_rgtr(struct bnxt *bp, rte_iova_t dma_addr, uint16_t *ctx_id)
5846 struct hwrm_cfa_ctx_mem_rgtr_input req = {.req_type = 0 };
5847 struct hwrm_cfa_ctx_mem_rgtr_output *resp = bp->hwrm_cmd_resp_addr;
5849 if (!(BNXT_PF(bp) || BNXT_VF_IS_TRUSTED(bp))) {
5851 "Not a PF or trusted VF. Command not supported\n");
5855 HWRM_PREP(&req, HWRM_CFA_CTX_MEM_RGTR, BNXT_USE_KONG(bp));
5857 req.page_level = HWRM_CFA_CTX_MEM_RGTR_INPUT_PAGE_LEVEL_LVL_0;
5858 req.page_size = HWRM_CFA_CTX_MEM_RGTR_INPUT_PAGE_SIZE_2M;
5859 req.page_dir = rte_cpu_to_le_64(dma_addr);
5861 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_KONG(bp));
5863 HWRM_CHECK_RESULT();
5865 *ctx_id = rte_le_to_cpu_16(resp->ctx_id);
5866 PMD_DRV_LOG(DEBUG, "ctx_id = %d\n", *ctx_id);
5873 int bnxt_hwrm_ctx_unrgtr(struct bnxt *bp, uint16_t ctx_id)
5876 struct hwrm_cfa_ctx_mem_unrgtr_input req = {.req_type = 0 };
5877 struct hwrm_cfa_ctx_mem_unrgtr_output *resp = bp->hwrm_cmd_resp_addr;
5879 if (!(BNXT_PF(bp) || BNXT_VF_IS_TRUSTED(bp))) {
5881 "Not a PF or trusted VF. Command not supported\n");
5885 HWRM_PREP(&req, HWRM_CFA_CTX_MEM_UNRGTR, BNXT_USE_KONG(bp));
5887 req.ctx_id = rte_cpu_to_le_16(ctx_id);
5889 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_KONG(bp));
5891 HWRM_CHECK_RESULT();
5897 int bnxt_hwrm_cfa_counter_cfg(struct bnxt *bp, enum bnxt_flow_dir dir,
5898 uint16_t cntr, uint16_t ctx_id,
5899 uint32_t num_entries, bool enable)
5901 struct hwrm_cfa_counter_cfg_input req = {0};
5902 struct hwrm_cfa_counter_cfg_output *resp = bp->hwrm_cmd_resp_addr;
5906 if (!(BNXT_PF(bp) || BNXT_VF_IS_TRUSTED(bp))) {
5908 "Not a PF or trusted VF. Command not supported\n");
5912 HWRM_PREP(&req, HWRM_CFA_COUNTER_CFG, BNXT_USE_KONG(bp));
5914 req.target_id = rte_cpu_to_le_16(bp->fw_fid);
5915 req.counter_type = rte_cpu_to_le_16(cntr);
5916 flags = enable ? HWRM_CFA_COUNTER_CFG_INPUT_FLAGS_CFG_MODE_ENABLE :
5917 HWRM_CFA_COUNTER_CFG_INPUT_FLAGS_CFG_MODE_DISABLE;
5918 flags |= HWRM_CFA_COUNTER_CFG_INPUT_FLAGS_DATA_TRANSFER_MODE_PULL;
5919 if (dir == BNXT_DIR_RX)
5920 flags |= HWRM_CFA_COUNTER_CFG_INPUT_FLAGS_PATH_RX;
5921 else if (dir == BNXT_DIR_TX)
5922 flags |= HWRM_CFA_COUNTER_CFG_INPUT_FLAGS_PATH_TX;
5923 req.flags = rte_cpu_to_le_16(flags);
5924 req.ctx_id = rte_cpu_to_le_16(ctx_id);
5925 req.num_entries = rte_cpu_to_le_32(num_entries);
5927 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_KONG(bp));
5928 HWRM_CHECK_RESULT();
5934 int bnxt_hwrm_cfa_counter_qstats(struct bnxt *bp,
5935 enum bnxt_flow_dir dir,
5937 uint16_t num_entries)
5939 struct hwrm_cfa_counter_qstats_output *resp = bp->hwrm_cmd_resp_addr;
5940 struct hwrm_cfa_counter_qstats_input req = {0};
5941 uint16_t flow_ctx_id = 0;
5945 if (!(BNXT_PF(bp) || BNXT_VF_IS_TRUSTED(bp))) {
5947 "Not a PF or trusted VF. Command not supported\n");
5951 if (dir == BNXT_DIR_RX) {
5952 flow_ctx_id = bp->flow_stat->rx_fc_in_tbl.ctx_id;
5953 flags = HWRM_CFA_COUNTER_QSTATS_INPUT_FLAGS_PATH_RX;
5954 } else if (dir == BNXT_DIR_TX) {
5955 flow_ctx_id = bp->flow_stat->tx_fc_in_tbl.ctx_id;
5956 flags = HWRM_CFA_COUNTER_QSTATS_INPUT_FLAGS_PATH_TX;
5959 HWRM_PREP(&req, HWRM_CFA_COUNTER_QSTATS, BNXT_USE_KONG(bp));
5960 req.target_id = rte_cpu_to_le_16(bp->fw_fid);
5961 req.counter_type = rte_cpu_to_le_16(cntr);
5962 req.input_flow_ctx_id = rte_cpu_to_le_16(flow_ctx_id);
5963 req.num_entries = rte_cpu_to_le_16(num_entries);
5964 req.flags = rte_cpu_to_le_16(flags);
5965 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_KONG(bp));
5967 HWRM_CHECK_RESULT();
5973 int bnxt_hwrm_first_vf_id_query(struct bnxt *bp, uint16_t fid,
5974 uint16_t *first_vf_id)
5977 struct hwrm_func_qcaps_input req = {.req_type = 0 };
5978 struct hwrm_func_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
5980 HWRM_PREP(&req, HWRM_FUNC_QCAPS, BNXT_USE_CHIMP_MB);
5982 req.fid = rte_cpu_to_le_16(fid);
5984 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
5986 HWRM_CHECK_RESULT();
5989 *first_vf_id = rte_le_to_cpu_16(resp->first_vf_id);
5996 int bnxt_hwrm_cfa_pair_alloc(struct bnxt *bp, struct bnxt_representor *rep_bp)
5998 struct hwrm_cfa_pair_alloc_output *resp = bp->hwrm_cmd_resp_addr;
5999 struct hwrm_cfa_pair_alloc_input req = {0};
6002 if (!(BNXT_PF(bp) || BNXT_VF_IS_TRUSTED(bp))) {
6004 "Not a PF or trusted VF. Command not supported\n");
6008 HWRM_PREP(&req, HWRM_CFA_PAIR_ALLOC, BNXT_USE_CHIMP_MB);
6009 req.pair_mode = HWRM_CFA_PAIR_FREE_INPUT_PAIR_MODE_REP2FN_TRUFLOW;
6010 snprintf(req.pair_name, sizeof(req.pair_name), "%svfr%d",
6011 bp->eth_dev->data->name, rep_bp->vf_id);
6013 req.pf_b_id = rep_bp->parent_pf_idx;
6014 req.vf_b_id = BNXT_REP_PF(rep_bp) ? rte_cpu_to_le_16(((uint16_t)-1)) :
6015 rte_cpu_to_le_16(rep_bp->vf_id);
6016 req.vf_a_id = rte_cpu_to_le_16(bp->fw_fid);
6017 req.host_b_id = 1; /* TBD - Confirm if this is OK */
6019 req.enables |= rep_bp->flags & BNXT_REP_Q_R2F_VALID ?
6020 HWRM_CFA_PAIR_ALLOC_INPUT_ENABLES_Q_AB_VALID : 0;
6021 req.enables |= rep_bp->flags & BNXT_REP_Q_F2R_VALID ?
6022 HWRM_CFA_PAIR_ALLOC_INPUT_ENABLES_Q_BA_VALID : 0;
6023 req.enables |= rep_bp->flags & BNXT_REP_FC_R2F_VALID ?
6024 HWRM_CFA_PAIR_ALLOC_INPUT_ENABLES_FC_AB_VALID : 0;
6025 req.enables |= rep_bp->flags & BNXT_REP_FC_F2R_VALID ?
6026 HWRM_CFA_PAIR_ALLOC_INPUT_ENABLES_FC_BA_VALID : 0;
6028 req.q_ab = rep_bp->rep_q_r2f;
6029 req.q_ba = rep_bp->rep_q_f2r;
6030 req.fc_ab = rep_bp->rep_fc_r2f;
6031 req.fc_ba = rep_bp->rep_fc_f2r;
6033 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
6034 HWRM_CHECK_RESULT();
6037 PMD_DRV_LOG(DEBUG, "%s %d allocated\n",
6038 BNXT_REP_PF(rep_bp) ? "PFR" : "VFR", rep_bp->vf_id);
6042 int bnxt_hwrm_cfa_pair_free(struct bnxt *bp, struct bnxt_representor *rep_bp)
6044 struct hwrm_cfa_pair_free_output *resp = bp->hwrm_cmd_resp_addr;
6045 struct hwrm_cfa_pair_free_input req = {0};
6048 if (!(BNXT_PF(bp) || BNXT_VF_IS_TRUSTED(bp))) {
6050 "Not a PF or trusted VF. Command not supported\n");
6054 HWRM_PREP(&req, HWRM_CFA_PAIR_FREE, BNXT_USE_CHIMP_MB);
6055 snprintf(req.pair_name, sizeof(req.pair_name), "%svfr%d",
6056 bp->eth_dev->data->name, rep_bp->vf_id);
6057 req.pf_b_id = rep_bp->parent_pf_idx;
6058 req.pair_mode = HWRM_CFA_PAIR_FREE_INPUT_PAIR_MODE_REP2FN_TRUFLOW;
6059 req.vf_id = BNXT_REP_PF(rep_bp) ? rte_cpu_to_le_16(((uint16_t)-1)) :
6060 rte_cpu_to_le_16(rep_bp->vf_id);
6061 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
6062 HWRM_CHECK_RESULT();
6064 PMD_DRV_LOG(DEBUG, "%s %d freed\n", BNXT_REP_PF(rep_bp) ? "PFR" : "VFR",
6069 int bnxt_hwrm_cfa_adv_flow_mgmt_qcaps(struct bnxt *bp)
6071 struct hwrm_cfa_adv_flow_mgnt_qcaps_output *resp =
6072 bp->hwrm_cmd_resp_addr;
6073 struct hwrm_cfa_adv_flow_mgnt_qcaps_input req = {0};
6077 if (!(bp->fw_cap & BNXT_FW_CAP_ADV_FLOW_MGMT))
6080 if (!(BNXT_PF(bp) || BNXT_VF_IS_TRUSTED(bp))) {
6082 "Not a PF or trusted VF. Command not supported\n");
6086 HWRM_PREP(&req, HWRM_CFA_ADV_FLOW_MGNT_QCAPS, BNXT_USE_CHIMP_MB);
6087 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
6089 HWRM_CHECK_RESULT();
6090 flags = rte_le_to_cpu_32(resp->flags);
6093 if (flags & HWRM_CFA_ADV_FLOW_MGNT_QCAPS_RFS_RING_TBL_IDX_V2_SUPPORTED)
6094 bp->flags |= BNXT_FLAG_FLOW_CFA_RFS_RING_TBL_IDX_V2;
6096 bp->flags |= BNXT_FLAG_RFS_NEEDS_VNIC;
6101 int bnxt_hwrm_fw_echo_reply(struct bnxt *bp, uint32_t echo_req_data1,
6102 uint32_t echo_req_data2)
6104 struct hwrm_func_echo_response_input req = {0};
6105 struct hwrm_func_echo_response_output *resp = bp->hwrm_cmd_resp_addr;
6108 HWRM_PREP(&req, HWRM_FUNC_ECHO_RESPONSE, BNXT_USE_CHIMP_MB);
6109 req.event_data1 = rte_cpu_to_le_32(echo_req_data1);
6110 req.event_data2 = rte_cpu_to_le_32(echo_req_data2);
6112 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
6114 HWRM_CHECK_RESULT();
6120 int bnxt_hwrm_poll_ver_get(struct bnxt *bp)
6122 struct hwrm_ver_get_input req = {.req_type = 0 };
6123 struct hwrm_ver_get_output *resp = bp->hwrm_cmd_resp_addr;
6126 bp->max_req_len = HWRM_MAX_REQ_LEN;
6127 bp->max_resp_len = BNXT_PAGE_SIZE;
6128 bp->hwrm_cmd_timeout = SHORT_HWRM_CMD_TIMEOUT;
6130 HWRM_PREP(&req, HWRM_VER_GET, BNXT_USE_CHIMP_MB);
6131 req.hwrm_intf_maj = HWRM_VERSION_MAJOR;
6132 req.hwrm_intf_min = HWRM_VERSION_MINOR;
6133 req.hwrm_intf_upd = HWRM_VERSION_UPDATE;
6135 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
6137 HWRM_CHECK_RESULT_SILENT();
6139 if (resp->flags & HWRM_VER_GET_OUTPUT_FLAGS_DEV_NOT_RDY)
6147 int bnxt_hwrm_read_sfp_module_eeprom_info(struct bnxt *bp, uint16_t i2c_addr,
6148 uint16_t page_number, uint16_t start_addr,
6149 uint16_t data_length, uint8_t *buf)
6151 struct hwrm_port_phy_i2c_read_output *resp = bp->hwrm_cmd_resp_addr;
6152 struct hwrm_port_phy_i2c_read_input req = {0};
6153 uint32_t enables = HWRM_PORT_PHY_I2C_READ_INPUT_ENABLES_PAGE_OFFSET;
6154 int rc, byte_offset = 0;
6159 HWRM_PREP(&req, HWRM_PORT_PHY_I2C_READ, BNXT_USE_CHIMP_MB);
6160 req.i2c_slave_addr = i2c_addr;
6161 req.page_number = rte_cpu_to_le_16(page_number);
6162 req.port_id = rte_cpu_to_le_16(bp->pf->port_id);
6164 xfer_size = RTE_MIN(data_length, BNXT_MAX_PHY_I2C_RESP_SIZE);
6165 req.page_offset = rte_cpu_to_le_16(start_addr + byte_offset);
6166 req.data_length = xfer_size;
6167 req.enables = rte_cpu_to_le_32(start_addr + byte_offset ? enables : 0);
6168 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
6169 HWRM_CHECK_RESULT();
6171 memcpy(buf + byte_offset, resp->data, xfer_size);
6173 data_length -= xfer_size;
6174 byte_offset += xfer_size;
6177 } while (data_length > 0);
6182 void bnxt_free_hwrm_tx_ring(struct bnxt *bp, int queue_index)
6184 struct bnxt_tx_queue *txq = bp->tx_queues[queue_index];
6185 struct bnxt_tx_ring_info *txr = txq->tx_ring;
6186 struct bnxt_ring *ring = txr->tx_ring_struct;
6187 struct bnxt_cp_ring_info *cpr = txq->cp_ring;
6189 bnxt_hwrm_ring_free(bp, ring,
6190 HWRM_RING_FREE_INPUT_RING_TYPE_TX,
6191 cpr->cp_ring_struct->fw_ring_id);
6192 txr->tx_raw_prod = 0;
6193 txr->tx_raw_cons = 0;
6194 memset(txr->tx_desc_ring, 0,
6195 txr->tx_ring_struct->ring_size * sizeof(*txr->tx_desc_ring));
6196 memset(txr->tx_buf_ring, 0,
6197 txr->tx_ring_struct->ring_size * sizeof(*txr->tx_buf_ring));
6199 bnxt_hwrm_stat_ctx_free(bp, cpr);
6201 bnxt_free_cp_ring(bp, cpr);
6204 int bnxt_hwrm_config_host_mtu(struct bnxt *bp)
6206 struct hwrm_func_cfg_input req = {0};
6207 struct hwrm_func_cfg_output *resp = bp->hwrm_cmd_resp_addr;
6213 HWRM_PREP(&req, HWRM_FUNC_CFG, BNXT_USE_CHIMP_MB);
6215 req.fid = rte_cpu_to_le_16(0xffff);
6216 req.enables = rte_cpu_to_le_32(HWRM_FUNC_CFG_INPUT_ENABLES_HOST_MTU);
6217 req.host_mtu = rte_cpu_to_le_16(bp->eth_dev->data->mtu);
6219 rc = bnxt_hwrm_send_message(bp, &req, sizeof(req), BNXT_USE_CHIMP_MB);
6220 HWRM_CHECK_RESULT();