1 /* SPDX-License-Identifier: BSD-3-Clause
2 * Copyright(c) 2014-2018 Chelsio Communications.
6 #ifndef _T4FW_INTERFACE_H_
7 #define _T4FW_INTERFACE_H_
9 /******************************************************************************
10 * R E T U R N V A L U E S
11 ********************************/
14 FW_SUCCESS = 0, /* completed successfully */
15 FW_EPERM = 1, /* operation not permitted */
16 FW_ENOENT = 2, /* no such file or directory */
17 FW_EIO = 5, /* input/output error; hw bad */
18 FW_ENOEXEC = 8, /* exec format error; inv microcode */
19 FW_EAGAIN = 11, /* try again */
20 FW_ENOMEM = 12, /* out of memory */
21 FW_EFAULT = 14, /* bad address; fw bad */
22 FW_EBUSY = 16, /* resource busy */
23 FW_EEXIST = 17, /* file exists */
24 FW_ENODEV = 19, /* no such device */
25 FW_EINVAL = 22, /* invalid argument */
26 FW_ENOSPC = 28, /* no space left on device */
27 FW_ENOSYS = 38, /* functionality not implemented */
28 FW_ENODATA = 61, /* no data available */
29 FW_EPROTO = 71, /* protocol error */
30 FW_EADDRINUSE = 98, /* address already in use */
31 FW_EADDRNOTAVAIL = 99, /* cannot assigned requested address */
32 FW_ENETDOWN = 100, /* network is down */
33 FW_ENETUNREACH = 101, /* network is unreachable */
34 FW_ENOBUFS = 105, /* no buffer space available */
35 FW_ETIMEDOUT = 110, /* timeout */
36 FW_EINPROGRESS = 115, /* fw internal */
39 /******************************************************************************
40 * M E M O R Y T Y P E s
41 ******************************/
44 FW_MEMTYPE_EDC0 = 0x0,
45 FW_MEMTYPE_EDC1 = 0x1,
46 FW_MEMTYPE_EXTMEM = 0x2,
47 FW_MEMTYPE_FLASH = 0x4,
48 FW_MEMTYPE_INTERNAL = 0x5,
49 FW_MEMTYPE_EXTMEM1 = 0x6,
52 /******************************************************************************
53 * W O R K R E Q U E S T s
54 ********************************/
58 FW_ETH_TX_PKT_WR = 0x08,
59 FW_ETH_TX_PKTS_WR = 0x09,
60 FW_ETH_TX_PKT_VM_WR = 0x11,
61 FW_ETH_TX_PKTS_VM_WR = 0x12,
62 FW_ETH_TX_PKTS2_WR = 0x78,
66 * Generic work request header flit0
73 /* work request opcode (hi)
76 #define M_FW_WR_OP 0xff
77 #define V_FW_WR_OP(x) ((x) << S_FW_WR_OP)
78 #define G_FW_WR_OP(x) (((x) >> S_FW_WR_OP) & M_FW_WR_OP)
80 /* work request immediate data length (hi)
82 #define S_FW_WR_IMMDLEN 0
83 #define M_FW_WR_IMMDLEN 0xff
84 #define V_FW_WR_IMMDLEN(x) ((x) << S_FW_WR_IMMDLEN)
85 #define G_FW_WR_IMMDLEN(x) \
86 (((x) >> S_FW_WR_IMMDLEN) & M_FW_WR_IMMDLEN)
88 /* egress queue status update to egress queue status entry (lo)
90 #define S_FW_WR_EQUEQ 30
91 #define M_FW_WR_EQUEQ 0x1
92 #define V_FW_WR_EQUEQ(x) ((x) << S_FW_WR_EQUEQ)
93 #define G_FW_WR_EQUEQ(x) (((x) >> S_FW_WR_EQUEQ) & M_FW_WR_EQUEQ)
94 #define F_FW_WR_EQUEQ V_FW_WR_EQUEQ(1U)
96 /* length in units of 16-bytes (lo)
98 #define S_FW_WR_LEN16 0
99 #define M_FW_WR_LEN16 0xff
100 #define V_FW_WR_LEN16(x) ((x) << S_FW_WR_LEN16)
101 #define G_FW_WR_LEN16(x) (((x) >> S_FW_WR_LEN16) & M_FW_WR_LEN16)
103 struct fw_eth_tx_pkt_wr {
105 __be32 equiq_to_len16;
109 #define S_FW_ETH_TX_PKT_WR_IMMDLEN 0
110 #define M_FW_ETH_TX_PKT_WR_IMMDLEN 0x1ff
111 #define V_FW_ETH_TX_PKT_WR_IMMDLEN(x) ((x) << S_FW_ETH_TX_PKT_WR_IMMDLEN)
112 #define G_FW_ETH_TX_PKT_WR_IMMDLEN(x) \
113 (((x) >> S_FW_ETH_TX_PKT_WR_IMMDLEN) & M_FW_ETH_TX_PKT_WR_IMMDLEN)
115 struct fw_eth_tx_pkts_wr {
117 __be32 equiq_to_len16;
124 struct fw_eth_tx_pkt_vm_wr {
126 __be32 equiq_to_len16;
134 struct fw_eth_tx_pkts_vm_wr {
136 __be32 equiq_to_len16;
147 /* filter wr reply code in cookie in CPL_SET_TCB_RPL */
148 enum fw_filter_wr_cookie {
149 FW_FILTER_WR_SUCCESS,
150 FW_FILTER_WR_FLT_ADDED,
151 FW_FILTER_WR_FLT_DELETED,
152 FW_FILTER_WR_SMT_TBL_FULL,
156 struct fw_filter_wr {
161 __be32 del_filter_to_l2tix;
164 __u8 frag_to_ovlan_vldm;
166 __be16 rx_chan_rx_rpl_iq;
167 __be32 maci_to_matchtypem;
188 #define S_FW_FILTER_WR_TID 12
189 #define V_FW_FILTER_WR_TID(x) ((x) << S_FW_FILTER_WR_TID)
191 #define S_FW_FILTER_WR_RQTYPE 11
192 #define V_FW_FILTER_WR_RQTYPE(x) ((x) << S_FW_FILTER_WR_RQTYPE)
194 #define S_FW_FILTER_WR_NOREPLY 10
195 #define V_FW_FILTER_WR_NOREPLY(x) ((x) << S_FW_FILTER_WR_NOREPLY)
197 #define S_FW_FILTER_WR_IQ 0
198 #define V_FW_FILTER_WR_IQ(x) ((x) << S_FW_FILTER_WR_IQ)
200 #define S_FW_FILTER_WR_DEL_FILTER 31
201 #define V_FW_FILTER_WR_DEL_FILTER(x) ((x) << S_FW_FILTER_WR_DEL_FILTER)
202 #define F_FW_FILTER_WR_DEL_FILTER V_FW_FILTER_WR_DEL_FILTER(1U)
204 #define S_FW_FILTER_WR_RPTTID 25
205 #define V_FW_FILTER_WR_RPTTID(x) ((x) << S_FW_FILTER_WR_RPTTID)
207 #define S_FW_FILTER_WR_DROP 24
208 #define V_FW_FILTER_WR_DROP(x) ((x) << S_FW_FILTER_WR_DROP)
210 #define S_FW_FILTER_WR_DIRSTEER 23
211 #define V_FW_FILTER_WR_DIRSTEER(x) ((x) << S_FW_FILTER_WR_DIRSTEER)
213 #define S_FW_FILTER_WR_MASKHASH 22
214 #define V_FW_FILTER_WR_MASKHASH(x) ((x) << S_FW_FILTER_WR_MASKHASH)
216 #define S_FW_FILTER_WR_DIRSTEERHASH 21
217 #define V_FW_FILTER_WR_DIRSTEERHASH(x) ((x) << S_FW_FILTER_WR_DIRSTEERHASH)
219 #define S_FW_FILTER_WR_LPBK 20
220 #define V_FW_FILTER_WR_LPBK(x) ((x) << S_FW_FILTER_WR_LPBK)
222 #define S_FW_FILTER_WR_DMAC 19
223 #define V_FW_FILTER_WR_DMAC(x) ((x) << S_FW_FILTER_WR_DMAC)
225 #define S_FW_FILTER_WR_INSVLAN 17
226 #define V_FW_FILTER_WR_INSVLAN(x) ((x) << S_FW_FILTER_WR_INSVLAN)
228 #define S_FW_FILTER_WR_RMVLAN 16
229 #define V_FW_FILTER_WR_RMVLAN(x) ((x) << S_FW_FILTER_WR_RMVLAN)
231 #define S_FW_FILTER_WR_HITCNTS 15
232 #define V_FW_FILTER_WR_HITCNTS(x) ((x) << S_FW_FILTER_WR_HITCNTS)
234 #define S_FW_FILTER_WR_TXCHAN 13
235 #define V_FW_FILTER_WR_TXCHAN(x) ((x) << S_FW_FILTER_WR_TXCHAN)
237 #define S_FW_FILTER_WR_PRIO 12
238 #define V_FW_FILTER_WR_PRIO(x) ((x) << S_FW_FILTER_WR_PRIO)
240 #define S_FW_FILTER_WR_L2TIX 0
241 #define V_FW_FILTER_WR_L2TIX(x) ((x) << S_FW_FILTER_WR_L2TIX)
243 #define S_FW_FILTER_WR_FRAG 7
244 #define V_FW_FILTER_WR_FRAG(x) ((x) << S_FW_FILTER_WR_FRAG)
246 #define S_FW_FILTER_WR_FRAGM 6
247 #define V_FW_FILTER_WR_FRAGM(x) ((x) << S_FW_FILTER_WR_FRAGM)
249 #define S_FW_FILTER_WR_IVLAN_VLD 5
250 #define V_FW_FILTER_WR_IVLAN_VLD(x) ((x) << S_FW_FILTER_WR_IVLAN_VLD)
252 #define S_FW_FILTER_WR_OVLAN_VLD 4
253 #define V_FW_FILTER_WR_OVLAN_VLD(x) ((x) << S_FW_FILTER_WR_OVLAN_VLD)
255 #define S_FW_FILTER_WR_IVLAN_VLDM 3
256 #define V_FW_FILTER_WR_IVLAN_VLDM(x) ((x) << S_FW_FILTER_WR_IVLAN_VLDM)
258 #define S_FW_FILTER_WR_OVLAN_VLDM 2
259 #define V_FW_FILTER_WR_OVLAN_VLDM(x) ((x) << S_FW_FILTER_WR_OVLAN_VLDM)
261 #define S_FW_FILTER_WR_RX_CHAN 15
262 #define V_FW_FILTER_WR_RX_CHAN(x) ((x) << S_FW_FILTER_WR_RX_CHAN)
264 #define S_FW_FILTER_WR_RX_RPL_IQ 0
265 #define V_FW_FILTER_WR_RX_RPL_IQ(x) ((x) << S_FW_FILTER_WR_RX_RPL_IQ)
267 #define S_FW_FILTER_WR_MACI 23
268 #define V_FW_FILTER_WR_MACI(x) ((x) << S_FW_FILTER_WR_MACI)
270 #define S_FW_FILTER_WR_MACIM 14
271 #define V_FW_FILTER_WR_MACIM(x) ((x) << S_FW_FILTER_WR_MACIM)
273 #define S_FW_FILTER_WR_FCOE 13
274 #define V_FW_FILTER_WR_FCOE(x) ((x) << S_FW_FILTER_WR_FCOE)
276 #define S_FW_FILTER_WR_FCOEM 12
277 #define V_FW_FILTER_WR_FCOEM(x) ((x) << S_FW_FILTER_WR_FCOEM)
279 #define S_FW_FILTER_WR_PORT 9
280 #define V_FW_FILTER_WR_PORT(x) ((x) << S_FW_FILTER_WR_PORT)
282 #define S_FW_FILTER_WR_PORTM 6
283 #define V_FW_FILTER_WR_PORTM(x) ((x) << S_FW_FILTER_WR_PORTM)
285 #define S_FW_FILTER_WR_MATCHTYPE 3
286 #define V_FW_FILTER_WR_MATCHTYPE(x) ((x) << S_FW_FILTER_WR_MATCHTYPE)
288 #define S_FW_FILTER_WR_MATCHTYPEM 0
289 #define V_FW_FILTER_WR_MATCHTYPEM(x) ((x) << S_FW_FILTER_WR_MATCHTYPEM)
291 /******************************************************************************
293 *********************/
296 * The maximum length of time, in miliseconds, that we expect any firmware
297 * command to take to execute and return a reply to the host. The RESET
298 * and INITIALIZE commands can take a fair amount of time to execute but
299 * most execute in far less time than this maximum. This constant is used
300 * by host software to determine how long to wait for a firmware command
301 * reply before declaring the firmware as dead/unreachable ...
303 #define FW_CMD_MAX_TIMEOUT 10000
306 * If a host driver does a HELLO and discovers that there's already a MASTER
307 * selected, we may have to wait for that MASTER to finish issuing RESET,
308 * configuration and INITIALIZE commands. Also, there's a possibility that
309 * our own HELLO may get lost if it happens right as the MASTER is issuign a
310 * RESET command, so we need to be willing to make a few retries of our HELLO.
312 #define FW_CMD_HELLO_TIMEOUT (3 * FW_CMD_MAX_TIMEOUT)
313 #define FW_CMD_HELLO_RETRIES 3
315 enum fw_cmd_opcodes {
320 FW_INITIALIZE_CMD = 0x06,
321 FW_CAPS_CONFIG_CMD = 0x07,
322 FW_PARAMS_CMD = 0x08,
325 FW_EQ_ETH_CMD = 0x12,
326 FW_EQ_CTRL_CMD = 0x13,
328 FW_VI_MAC_CMD = 0x15,
329 FW_VI_RXMODE_CMD = 0x16,
330 FW_VI_ENABLE_CMD = 0x17,
331 FW_VI_STATS_CMD = 0x1a,
333 FW_RSS_IND_TBL_CMD = 0x20,
334 FW_RSS_GLB_CONFIG_CMD = 0x22,
335 FW_RSS_VI_CONFIG_CMD = 0x23,
341 FW_CMD_CAP_PORT = 0x04,
345 * Generic command header flit0
352 #define S_FW_CMD_OP 24
353 #define M_FW_CMD_OP 0xff
354 #define V_FW_CMD_OP(x) ((x) << S_FW_CMD_OP)
355 #define G_FW_CMD_OP(x) (((x) >> S_FW_CMD_OP) & M_FW_CMD_OP)
357 #define S_FW_CMD_REQUEST 23
358 #define M_FW_CMD_REQUEST 0x1
359 #define V_FW_CMD_REQUEST(x) ((x) << S_FW_CMD_REQUEST)
360 #define G_FW_CMD_REQUEST(x) (((x) >> S_FW_CMD_REQUEST) & M_FW_CMD_REQUEST)
361 #define F_FW_CMD_REQUEST V_FW_CMD_REQUEST(1U)
363 #define S_FW_CMD_READ 22
364 #define M_FW_CMD_READ 0x1
365 #define V_FW_CMD_READ(x) ((x) << S_FW_CMD_READ)
366 #define G_FW_CMD_READ(x) (((x) >> S_FW_CMD_READ) & M_FW_CMD_READ)
367 #define F_FW_CMD_READ V_FW_CMD_READ(1U)
369 #define S_FW_CMD_WRITE 21
370 #define M_FW_CMD_WRITE 0x1
371 #define V_FW_CMD_WRITE(x) ((x) << S_FW_CMD_WRITE)
372 #define G_FW_CMD_WRITE(x) (((x) >> S_FW_CMD_WRITE) & M_FW_CMD_WRITE)
373 #define F_FW_CMD_WRITE V_FW_CMD_WRITE(1U)
375 #define S_FW_CMD_EXEC 20
376 #define M_FW_CMD_EXEC 0x1
377 #define V_FW_CMD_EXEC(x) ((x) << S_FW_CMD_EXEC)
378 #define G_FW_CMD_EXEC(x) (((x) >> S_FW_CMD_EXEC) & M_FW_CMD_EXEC)
379 #define F_FW_CMD_EXEC V_FW_CMD_EXEC(1U)
381 #define S_FW_CMD_RETVAL 8
382 #define M_FW_CMD_RETVAL 0xff
383 #define V_FW_CMD_RETVAL(x) ((x) << S_FW_CMD_RETVAL)
384 #define G_FW_CMD_RETVAL(x) (((x) >> S_FW_CMD_RETVAL) & M_FW_CMD_RETVAL)
386 #define S_FW_CMD_LEN16 0
387 #define M_FW_CMD_LEN16 0xff
388 #define V_FW_CMD_LEN16(x) ((x) << S_FW_CMD_LEN16)
389 #define G_FW_CMD_LEN16(x) (((x) >> S_FW_CMD_LEN16) & M_FW_CMD_LEN16)
391 #define FW_LEN16(fw_struct) V_FW_CMD_LEN16(sizeof(fw_struct) / 16)
395 enum fw_ldst_addrspc {
396 FW_LDST_ADDRSPC_TP_PIO = 0x0010,
400 __be32 op_to_addrspace;
401 __be32 cycles_to_len16;
403 struct fw_ldst_addrval {
407 struct fw_ldst_idctxt {
409 __be32 msg_ctxtflush;
419 struct fw_ldst_mdio {
435 struct fw_ldst_func {
443 struct fw_ldst_pcie {
453 struct fw_ldst_i2c_deprecated {
477 #define S_FW_LDST_CMD_ADDRSPACE 0
478 #define M_FW_LDST_CMD_ADDRSPACE 0xff
479 #define V_FW_LDST_CMD_ADDRSPACE(x) ((x) << S_FW_LDST_CMD_ADDRSPACE)
481 struct fw_reset_cmd {
488 #define S_FW_RESET_CMD_HALT 31
489 #define M_FW_RESET_CMD_HALT 0x1
490 #define V_FW_RESET_CMD_HALT(x) ((x) << S_FW_RESET_CMD_HALT)
491 #define G_FW_RESET_CMD_HALT(x) \
492 (((x) >> S_FW_RESET_CMD_HALT) & M_FW_RESET_CMD_HALT)
493 #define F_FW_RESET_CMD_HALT V_FW_RESET_CMD_HALT(1U)
496 FW_HELLO_CMD_STAGE_OS = 0,
499 struct fw_hello_cmd {
502 __be32 err_to_clearinit;
506 #define S_FW_HELLO_CMD_ERR 31
507 #define M_FW_HELLO_CMD_ERR 0x1
508 #define V_FW_HELLO_CMD_ERR(x) ((x) << S_FW_HELLO_CMD_ERR)
509 #define G_FW_HELLO_CMD_ERR(x) \
510 (((x) >> S_FW_HELLO_CMD_ERR) & M_FW_HELLO_CMD_ERR)
511 #define F_FW_HELLO_CMD_ERR V_FW_HELLO_CMD_ERR(1U)
513 #define S_FW_HELLO_CMD_INIT 30
514 #define M_FW_HELLO_CMD_INIT 0x1
515 #define V_FW_HELLO_CMD_INIT(x) ((x) << S_FW_HELLO_CMD_INIT)
516 #define G_FW_HELLO_CMD_INIT(x) \
517 (((x) >> S_FW_HELLO_CMD_INIT) & M_FW_HELLO_CMD_INIT)
518 #define F_FW_HELLO_CMD_INIT V_FW_HELLO_CMD_INIT(1U)
520 #define S_FW_HELLO_CMD_MASTERDIS 29
521 #define M_FW_HELLO_CMD_MASTERDIS 0x1
522 #define V_FW_HELLO_CMD_MASTERDIS(x) ((x) << S_FW_HELLO_CMD_MASTERDIS)
523 #define G_FW_HELLO_CMD_MASTERDIS(x) \
524 (((x) >> S_FW_HELLO_CMD_MASTERDIS) & M_FW_HELLO_CMD_MASTERDIS)
525 #define F_FW_HELLO_CMD_MASTERDIS V_FW_HELLO_CMD_MASTERDIS(1U)
527 #define S_FW_HELLO_CMD_MASTERFORCE 28
528 #define M_FW_HELLO_CMD_MASTERFORCE 0x1
529 #define V_FW_HELLO_CMD_MASTERFORCE(x) ((x) << S_FW_HELLO_CMD_MASTERFORCE)
530 #define G_FW_HELLO_CMD_MASTERFORCE(x) \
531 (((x) >> S_FW_HELLO_CMD_MASTERFORCE) & M_FW_HELLO_CMD_MASTERFORCE)
532 #define F_FW_HELLO_CMD_MASTERFORCE V_FW_HELLO_CMD_MASTERFORCE(1U)
534 #define S_FW_HELLO_CMD_MBMASTER 24
535 #define M_FW_HELLO_CMD_MBMASTER 0xf
536 #define V_FW_HELLO_CMD_MBMASTER(x) ((x) << S_FW_HELLO_CMD_MBMASTER)
537 #define G_FW_HELLO_CMD_MBMASTER(x) \
538 (((x) >> S_FW_HELLO_CMD_MBMASTER) & M_FW_HELLO_CMD_MBMASTER)
540 #define S_FW_HELLO_CMD_MBASYNCNOT 20
541 #define M_FW_HELLO_CMD_MBASYNCNOT 0x7
542 #define V_FW_HELLO_CMD_MBASYNCNOT(x) ((x) << S_FW_HELLO_CMD_MBASYNCNOT)
543 #define G_FW_HELLO_CMD_MBASYNCNOT(x) \
544 (((x) >> S_FW_HELLO_CMD_MBASYNCNOT) & M_FW_HELLO_CMD_MBASYNCNOT)
546 #define S_FW_HELLO_CMD_STAGE 17
547 #define M_FW_HELLO_CMD_STAGE 0x7
548 #define V_FW_HELLO_CMD_STAGE(x) ((x) << S_FW_HELLO_CMD_STAGE)
549 #define G_FW_HELLO_CMD_STAGE(x) \
550 (((x) >> S_FW_HELLO_CMD_STAGE) & M_FW_HELLO_CMD_STAGE)
552 #define S_FW_HELLO_CMD_CLEARINIT 16
553 #define M_FW_HELLO_CMD_CLEARINIT 0x1
554 #define V_FW_HELLO_CMD_CLEARINIT(x) ((x) << S_FW_HELLO_CMD_CLEARINIT)
555 #define G_FW_HELLO_CMD_CLEARINIT(x) \
556 (((x) >> S_FW_HELLO_CMD_CLEARINIT) & M_FW_HELLO_CMD_CLEARINIT)
557 #define F_FW_HELLO_CMD_CLEARINIT V_FW_HELLO_CMD_CLEARINIT(1U)
565 struct fw_initialize_cmd {
571 enum fw_caps_config_nic {
572 FW_CAPS_CONFIG_NIC_HASHFILTER = 0x00000020,
573 FW_CAPS_CONFIG_NIC_ETHOFLD = 0x00000040,
577 FW_MEMTYPE_CF_FLASH = FW_MEMTYPE_FLASH,
580 struct fw_caps_config_cmd {
582 __be32 cfvalid_to_len16;
600 #define S_FW_CAPS_CONFIG_CMD_CFVALID 27
601 #define M_FW_CAPS_CONFIG_CMD_CFVALID 0x1
602 #define V_FW_CAPS_CONFIG_CMD_CFVALID(x) ((x) << S_FW_CAPS_CONFIG_CMD_CFVALID)
603 #define G_FW_CAPS_CONFIG_CMD_CFVALID(x) \
604 (((x) >> S_FW_CAPS_CONFIG_CMD_CFVALID) & M_FW_CAPS_CONFIG_CMD_CFVALID)
605 #define F_FW_CAPS_CONFIG_CMD_CFVALID V_FW_CAPS_CONFIG_CMD_CFVALID(1U)
607 #define S_FW_CAPS_CONFIG_CMD_MEMTYPE_CF 24
608 #define M_FW_CAPS_CONFIG_CMD_MEMTYPE_CF 0x7
609 #define V_FW_CAPS_CONFIG_CMD_MEMTYPE_CF(x) \
610 ((x) << S_FW_CAPS_CONFIG_CMD_MEMTYPE_CF)
611 #define G_FW_CAPS_CONFIG_CMD_MEMTYPE_CF(x) \
612 (((x) >> S_FW_CAPS_CONFIG_CMD_MEMTYPE_CF) & \
613 M_FW_CAPS_CONFIG_CMD_MEMTYPE_CF)
615 #define S_FW_CAPS_CONFIG_CMD_MEMADDR64K_CF 16
616 #define M_FW_CAPS_CONFIG_CMD_MEMADDR64K_CF 0xff
617 #define V_FW_CAPS_CONFIG_CMD_MEMADDR64K_CF(x) \
618 ((x) << S_FW_CAPS_CONFIG_CMD_MEMADDR64K_CF)
619 #define G_FW_CAPS_CONFIG_CMD_MEMADDR64K_CF(x) \
620 (((x) >> S_FW_CAPS_CONFIG_CMD_MEMADDR64K_CF) & \
621 M_FW_CAPS_CONFIG_CMD_MEMADDR64K_CF)
624 * params command mnemonics
626 enum fw_params_mnem {
627 FW_PARAMS_MNEM_DEV = 1, /* device params */
628 FW_PARAMS_MNEM_PFVF = 2, /* function params */
629 FW_PARAMS_MNEM_REG = 3, /* limited register access */
630 FW_PARAMS_MNEM_DMAQ = 4, /* dma queue params */
636 enum fw_params_param_dev {
637 FW_PARAMS_PARAM_DEV_CCLK = 0x00, /* chip core clock in khz */
638 FW_PARAMS_PARAM_DEV_PORTVEC = 0x01, /* the port vector */
639 FW_PARAMS_PARAM_DEV_NTID = 0x02, /* reads the number of TIDs
640 * allocated by the device's
643 FW_PARAMS_PARAM_DEV_FWREV = 0x0B, /* fw version */
644 FW_PARAMS_PARAM_DEV_TPREV = 0x0C, /* tp version */
645 FW_PARAMS_PARAM_DEV_ULPTX_MEMWRITE_DSGL = 0x17,
649 * physical and virtual function parameters
651 enum fw_params_param_pfvf {
652 FW_PARAMS_PARAM_PFVF_CLIP_START = 0x03,
653 FW_PARAMS_PARAM_PFVF_CLIP_END = 0x04,
654 FW_PARAMS_PARAM_PFVF_FILTER_START = 0x05,
655 FW_PARAMS_PARAM_PFVF_FILTER_END = 0x06,
656 FW_PARAMS_PARAM_PFVF_CPLFW4MSG_ENCAP = 0x31,
657 FW_PARAMS_PARAM_PFVF_PORT_CAPS32 = 0x3A
661 * dma queue parameters
663 enum fw_params_param_dmaq {
664 FW_PARAMS_PARAM_DMAQ_IQ_INTCNTTHRESH = 0x01,
665 FW_PARAMS_PARAM_DMAQ_CONM_CTXT = 0x20,
668 #define S_FW_PARAMS_MNEM 24
669 #define M_FW_PARAMS_MNEM 0xff
670 #define V_FW_PARAMS_MNEM(x) ((x) << S_FW_PARAMS_MNEM)
671 #define G_FW_PARAMS_MNEM(x) \
672 (((x) >> S_FW_PARAMS_MNEM) & M_FW_PARAMS_MNEM)
674 #define S_FW_PARAMS_PARAM_X 16
675 #define M_FW_PARAMS_PARAM_X 0xff
676 #define V_FW_PARAMS_PARAM_X(x) ((x) << S_FW_PARAMS_PARAM_X)
677 #define G_FW_PARAMS_PARAM_X(x) \
678 (((x) >> S_FW_PARAMS_PARAM_X) & M_FW_PARAMS_PARAM_X)
680 #define S_FW_PARAMS_PARAM_Y 8
681 #define M_FW_PARAMS_PARAM_Y 0xff
682 #define V_FW_PARAMS_PARAM_Y(x) ((x) << S_FW_PARAMS_PARAM_Y)
683 #define G_FW_PARAMS_PARAM_Y(x) \
684 (((x) >> S_FW_PARAMS_PARAM_Y) & M_FW_PARAMS_PARAM_Y)
686 #define S_FW_PARAMS_PARAM_Z 0
687 #define M_FW_PARAMS_PARAM_Z 0xff
688 #define V_FW_PARAMS_PARAM_Z(x) ((x) << S_FW_PARAMS_PARAM_Z)
689 #define G_FW_PARAMS_PARAM_Z(x) \
690 (((x) >> S_FW_PARAMS_PARAM_Z) & M_FW_PARAMS_PARAM_Z)
692 #define S_FW_PARAMS_PARAM_YZ 0
693 #define M_FW_PARAMS_PARAM_YZ 0xffff
694 #define V_FW_PARAMS_PARAM_YZ(x) ((x) << S_FW_PARAMS_PARAM_YZ)
695 #define G_FW_PARAMS_PARAM_YZ(x) \
696 (((x) >> S_FW_PARAMS_PARAM_YZ) & M_FW_PARAMS_PARAM_YZ)
698 #define S_FW_PARAMS_PARAM_XYZ 0
699 #define M_FW_PARAMS_PARAM_XYZ 0xffffff
700 #define V_FW_PARAMS_PARAM_XYZ(x) ((x) << S_FW_PARAMS_PARAM_XYZ)
702 struct fw_params_cmd {
705 struct fw_params_param {
711 #define S_FW_PARAMS_CMD_PFN 8
712 #define M_FW_PARAMS_CMD_PFN 0x7
713 #define V_FW_PARAMS_CMD_PFN(x) ((x) << S_FW_PARAMS_CMD_PFN)
714 #define G_FW_PARAMS_CMD_PFN(x) \
715 (((x) >> S_FW_PARAMS_CMD_PFN) & M_FW_PARAMS_CMD_PFN)
717 #define S_FW_PARAMS_CMD_VFN 0
718 #define M_FW_PARAMS_CMD_VFN 0xff
719 #define V_FW_PARAMS_CMD_VFN(x) ((x) << S_FW_PARAMS_CMD_VFN)
720 #define G_FW_PARAMS_CMD_VFN(x) \
721 (((x) >> S_FW_PARAMS_CMD_VFN) & M_FW_PARAMS_CMD_VFN)
728 __be32 tc_to_nexactf;
729 __be32 r_caps_to_nethctrl;
735 #define S_FW_PFVF_CMD_NIQFLINT 20
736 #define M_FW_PFVF_CMD_NIQFLINT 0xfff
737 #define G_FW_PFVF_CMD_NIQFLINT(x) \
738 (((x) >> S_FW_PFVF_CMD_NIQFLINT) & M_FW_PFVF_CMD_NIQFLINT)
740 #define S_FW_PFVF_CMD_NIQ 0
741 #define M_FW_PFVF_CMD_NIQ 0xfffff
742 #define G_FW_PFVF_CMD_NIQ(x) \
743 (((x) >> S_FW_PFVF_CMD_NIQ) & M_FW_PFVF_CMD_NIQ)
745 #define S_FW_PFVF_CMD_PMASK 20
746 #define M_FW_PFVF_CMD_PMASK 0xf
747 #define G_FW_PFVF_CMD_PMASK(x) \
748 (((x) >> S_FW_PFVF_CMD_PMASK) & M_FW_PFVF_CMD_PMASK)
750 #define S_FW_PFVF_CMD_NEQ 0
751 #define M_FW_PFVF_CMD_NEQ 0xfffff
752 #define G_FW_PFVF_CMD_NEQ(x) \
753 (((x) >> S_FW_PFVF_CMD_NEQ) & M_FW_PFVF_CMD_NEQ)
755 #define S_FW_PFVF_CMD_TC 24
756 #define M_FW_PFVF_CMD_TC 0xff
757 #define G_FW_PFVF_CMD_TC(x) \
758 (((x) >> S_FW_PFVF_CMD_TC) & M_FW_PFVF_CMD_TC)
760 #define S_FW_PFVF_CMD_NVI 16
761 #define M_FW_PFVF_CMD_NVI 0xff
762 #define G_FW_PFVF_CMD_NVI(x) \
763 (((x) >> S_FW_PFVF_CMD_NVI) & M_FW_PFVF_CMD_NVI)
765 #define S_FW_PFVF_CMD_NEXACTF 0
766 #define M_FW_PFVF_CMD_NEXACTF 0xffff
767 #define G_FW_PFVF_CMD_NEXACTF(x) \
768 (((x) >> S_FW_PFVF_CMD_NEXACTF) & M_FW_PFVF_CMD_NEXACTF)
770 #define S_FW_PFVF_CMD_R_CAPS 24
771 #define M_FW_PFVF_CMD_R_CAPS 0xff
772 #define G_FW_PFVF_CMD_R_CAPS(x) \
773 (((x) >> S_FW_PFVF_CMD_R_CAPS) & M_FW_PFVF_CMD_R_CAPS)
775 #define S_FW_PFVF_CMD_WX_CAPS 16
776 #define M_FW_PFVF_CMD_WX_CAPS 0xff
777 #define G_FW_PFVF_CMD_WX_CAPS(x) \
778 (((x) >> S_FW_PFVF_CMD_WX_CAPS) & M_FW_PFVF_CMD_WX_CAPS)
780 #define S_FW_PFVF_CMD_NETHCTRL 0
781 #define M_FW_PFVF_CMD_NETHCTRL 0xffff
782 #define G_FW_PFVF_CMD_NETHCTRL(x) \
783 (((x) >> S_FW_PFVF_CMD_NETHCTRL) & M_FW_PFVF_CMD_NETHCTRL)
786 * ingress queue type; the first 1K ingress queues can have associated 0,
787 * 1 or 2 free lists and an interrupt, all other ingress queues lack these
791 FW_IQ_TYPE_FL_INT_CAP,
796 __be32 alloc_to_len16;
801 __be32 type_to_iqandstindex;
802 __be16 iqdroprss_to_iqesize;
805 __be32 iqns_to_fl0congen;
806 __be16 fl0dcaen_to_fl0cidxfthresh;
809 __be32 fl1cngchmap_to_fl1congen;
810 __be16 fl1dcaen_to_fl1cidxfthresh;
815 #define S_FW_IQ_CMD_PFN 8
816 #define M_FW_IQ_CMD_PFN 0x7
817 #define V_FW_IQ_CMD_PFN(x) ((x) << S_FW_IQ_CMD_PFN)
818 #define G_FW_IQ_CMD_PFN(x) (((x) >> S_FW_IQ_CMD_PFN) & M_FW_IQ_CMD_PFN)
820 #define S_FW_IQ_CMD_VFN 0
821 #define M_FW_IQ_CMD_VFN 0xff
822 #define V_FW_IQ_CMD_VFN(x) ((x) << S_FW_IQ_CMD_VFN)
823 #define G_FW_IQ_CMD_VFN(x) (((x) >> S_FW_IQ_CMD_VFN) & M_FW_IQ_CMD_VFN)
825 #define S_FW_IQ_CMD_ALLOC 31
826 #define M_FW_IQ_CMD_ALLOC 0x1
827 #define V_FW_IQ_CMD_ALLOC(x) ((x) << S_FW_IQ_CMD_ALLOC)
828 #define G_FW_IQ_CMD_ALLOC(x) \
829 (((x) >> S_FW_IQ_CMD_ALLOC) & M_FW_IQ_CMD_ALLOC)
830 #define F_FW_IQ_CMD_ALLOC V_FW_IQ_CMD_ALLOC(1U)
832 #define S_FW_IQ_CMD_FREE 30
833 #define M_FW_IQ_CMD_FREE 0x1
834 #define V_FW_IQ_CMD_FREE(x) ((x) << S_FW_IQ_CMD_FREE)
835 #define G_FW_IQ_CMD_FREE(x) (((x) >> S_FW_IQ_CMD_FREE) & M_FW_IQ_CMD_FREE)
836 #define F_FW_IQ_CMD_FREE V_FW_IQ_CMD_FREE(1U)
838 #define S_FW_IQ_CMD_IQSTART 28
839 #define M_FW_IQ_CMD_IQSTART 0x1
840 #define V_FW_IQ_CMD_IQSTART(x) ((x) << S_FW_IQ_CMD_IQSTART)
841 #define G_FW_IQ_CMD_IQSTART(x) \
842 (((x) >> S_FW_IQ_CMD_IQSTART) & M_FW_IQ_CMD_IQSTART)
843 #define F_FW_IQ_CMD_IQSTART V_FW_IQ_CMD_IQSTART(1U)
845 #define S_FW_IQ_CMD_IQSTOP 27
846 #define M_FW_IQ_CMD_IQSTOP 0x1
847 #define V_FW_IQ_CMD_IQSTOP(x) ((x) << S_FW_IQ_CMD_IQSTOP)
848 #define G_FW_IQ_CMD_IQSTOP(x) \
849 (((x) >> S_FW_IQ_CMD_IQSTOP) & M_FW_IQ_CMD_IQSTOP)
850 #define F_FW_IQ_CMD_IQSTOP V_FW_IQ_CMD_IQSTOP(1U)
852 #define S_FW_IQ_CMD_TYPE 29
853 #define M_FW_IQ_CMD_TYPE 0x7
854 #define V_FW_IQ_CMD_TYPE(x) ((x) << S_FW_IQ_CMD_TYPE)
855 #define G_FW_IQ_CMD_TYPE(x) (((x) >> S_FW_IQ_CMD_TYPE) & M_FW_IQ_CMD_TYPE)
857 #define S_FW_IQ_CMD_IQASYNCH 28
858 #define M_FW_IQ_CMD_IQASYNCH 0x1
859 #define V_FW_IQ_CMD_IQASYNCH(x) ((x) << S_FW_IQ_CMD_IQASYNCH)
860 #define G_FW_IQ_CMD_IQASYNCH(x) \
861 (((x) >> S_FW_IQ_CMD_IQASYNCH) & M_FW_IQ_CMD_IQASYNCH)
862 #define F_FW_IQ_CMD_IQASYNCH V_FW_IQ_CMD_IQASYNCH(1U)
864 #define S_FW_IQ_CMD_VIID 16
865 #define M_FW_IQ_CMD_VIID 0xfff
866 #define V_FW_IQ_CMD_VIID(x) ((x) << S_FW_IQ_CMD_VIID)
867 #define G_FW_IQ_CMD_VIID(x) (((x) >> S_FW_IQ_CMD_VIID) & M_FW_IQ_CMD_VIID)
869 #define S_FW_IQ_CMD_IQANDST 15
870 #define M_FW_IQ_CMD_IQANDST 0x1
871 #define V_FW_IQ_CMD_IQANDST(x) ((x) << S_FW_IQ_CMD_IQANDST)
872 #define G_FW_IQ_CMD_IQANDST(x) \
873 (((x) >> S_FW_IQ_CMD_IQANDST) & M_FW_IQ_CMD_IQANDST)
874 #define F_FW_IQ_CMD_IQANDST V_FW_IQ_CMD_IQANDST(1U)
876 #define S_FW_IQ_CMD_IQANUD 12
877 #define M_FW_IQ_CMD_IQANUD 0x3
878 #define V_FW_IQ_CMD_IQANUD(x) ((x) << S_FW_IQ_CMD_IQANUD)
879 #define G_FW_IQ_CMD_IQANUD(x) \
880 (((x) >> S_FW_IQ_CMD_IQANUD) & M_FW_IQ_CMD_IQANUD)
882 #define S_FW_IQ_CMD_IQANDSTINDEX 0
883 #define M_FW_IQ_CMD_IQANDSTINDEX 0xfff
884 #define V_FW_IQ_CMD_IQANDSTINDEX(x) ((x) << S_FW_IQ_CMD_IQANDSTINDEX)
885 #define G_FW_IQ_CMD_IQANDSTINDEX(x) \
886 (((x) >> S_FW_IQ_CMD_IQANDSTINDEX) & M_FW_IQ_CMD_IQANDSTINDEX)
888 #define S_FW_IQ_CMD_IQGTSMODE 14
889 #define M_FW_IQ_CMD_IQGTSMODE 0x1
890 #define V_FW_IQ_CMD_IQGTSMODE(x) ((x) << S_FW_IQ_CMD_IQGTSMODE)
891 #define G_FW_IQ_CMD_IQGTSMODE(x) \
892 (((x) >> S_FW_IQ_CMD_IQGTSMODE) & M_FW_IQ_CMD_IQGTSMODE)
893 #define F_FW_IQ_CMD_IQGTSMODE V_FW_IQ_CMD_IQGTSMODE(1U)
895 #define S_FW_IQ_CMD_IQPCIECH 12
896 #define M_FW_IQ_CMD_IQPCIECH 0x3
897 #define V_FW_IQ_CMD_IQPCIECH(x) ((x) << S_FW_IQ_CMD_IQPCIECH)
898 #define G_FW_IQ_CMD_IQPCIECH(x) \
899 (((x) >> S_FW_IQ_CMD_IQPCIECH) & M_FW_IQ_CMD_IQPCIECH)
901 #define S_FW_IQ_CMD_IQINTCNTTHRESH 4
902 #define M_FW_IQ_CMD_IQINTCNTTHRESH 0x3
903 #define V_FW_IQ_CMD_IQINTCNTTHRESH(x) ((x) << S_FW_IQ_CMD_IQINTCNTTHRESH)
904 #define G_FW_IQ_CMD_IQINTCNTTHRESH(x) \
905 (((x) >> S_FW_IQ_CMD_IQINTCNTTHRESH) & M_FW_IQ_CMD_IQINTCNTTHRESH)
907 #define S_FW_IQ_CMD_IQESIZE 0
908 #define M_FW_IQ_CMD_IQESIZE 0x3
909 #define V_FW_IQ_CMD_IQESIZE(x) ((x) << S_FW_IQ_CMD_IQESIZE)
910 #define G_FW_IQ_CMD_IQESIZE(x) \
911 (((x) >> S_FW_IQ_CMD_IQESIZE) & M_FW_IQ_CMD_IQESIZE)
913 #define S_FW_IQ_CMD_IQRO 30
914 #define M_FW_IQ_CMD_IQRO 0x1
915 #define V_FW_IQ_CMD_IQRO(x) ((x) << S_FW_IQ_CMD_IQRO)
916 #define G_FW_IQ_CMD_IQRO(x) \
917 (((x) >> S_FW_IQ_CMD_IQRO) & M_FW_IQ_CMD_IQRO)
918 #define F_FW_IQ_CMD_IQRO V_FW_IQ_CMD_IQRO(1U)
920 #define S_FW_IQ_CMD_IQFLINTCONGEN 27
921 #define M_FW_IQ_CMD_IQFLINTCONGEN 0x1
922 #define V_FW_IQ_CMD_IQFLINTCONGEN(x) ((x) << S_FW_IQ_CMD_IQFLINTCONGEN)
923 #define G_FW_IQ_CMD_IQFLINTCONGEN(x) \
924 (((x) >> S_FW_IQ_CMD_IQFLINTCONGEN) & M_FW_IQ_CMD_IQFLINTCONGEN)
925 #define F_FW_IQ_CMD_IQFLINTCONGEN V_FW_IQ_CMD_IQFLINTCONGEN(1U)
927 #define S_FW_IQ_CMD_FL0CNGCHMAP 20
928 #define M_FW_IQ_CMD_FL0CNGCHMAP 0xf
929 #define V_FW_IQ_CMD_FL0CNGCHMAP(x) ((x) << S_FW_IQ_CMD_FL0CNGCHMAP)
930 #define G_FW_IQ_CMD_FL0CNGCHMAP(x) \
931 (((x) >> S_FW_IQ_CMD_FL0CNGCHMAP) & M_FW_IQ_CMD_FL0CNGCHMAP)
933 #define S_FW_IQ_CMD_FL0DATARO 12
934 #define M_FW_IQ_CMD_FL0DATARO 0x1
935 #define V_FW_IQ_CMD_FL0DATARO(x) ((x) << S_FW_IQ_CMD_FL0DATARO)
936 #define G_FW_IQ_CMD_FL0DATARO(x) \
937 (((x) >> S_FW_IQ_CMD_FL0DATARO) & M_FW_IQ_CMD_FL0DATARO)
938 #define F_FW_IQ_CMD_FL0DATARO V_FW_IQ_CMD_FL0DATARO(1U)
940 #define S_FW_IQ_CMD_FL0CONGCIF 11
941 #define M_FW_IQ_CMD_FL0CONGCIF 0x1
942 #define V_FW_IQ_CMD_FL0CONGCIF(x) ((x) << S_FW_IQ_CMD_FL0CONGCIF)
943 #define G_FW_IQ_CMD_FL0CONGCIF(x) \
944 (((x) >> S_FW_IQ_CMD_FL0CONGCIF) & M_FW_IQ_CMD_FL0CONGCIF)
945 #define F_FW_IQ_CMD_FL0CONGCIF V_FW_IQ_CMD_FL0CONGCIF(1U)
947 #define S_FW_IQ_CMD_FL0FETCHRO 6
948 #define M_FW_IQ_CMD_FL0FETCHRO 0x1
949 #define V_FW_IQ_CMD_FL0FETCHRO(x) ((x) << S_FW_IQ_CMD_FL0FETCHRO)
950 #define G_FW_IQ_CMD_FL0FETCHRO(x) \
951 (((x) >> S_FW_IQ_CMD_FL0FETCHRO) & M_FW_IQ_CMD_FL0FETCHRO)
952 #define F_FW_IQ_CMD_FL0FETCHRO V_FW_IQ_CMD_FL0FETCHRO(1U)
954 #define S_FW_IQ_CMD_FL0HOSTFCMODE 4
955 #define M_FW_IQ_CMD_FL0HOSTFCMODE 0x3
956 #define V_FW_IQ_CMD_FL0HOSTFCMODE(x) ((x) << S_FW_IQ_CMD_FL0HOSTFCMODE)
957 #define G_FW_IQ_CMD_FL0HOSTFCMODE(x) \
958 (((x) >> S_FW_IQ_CMD_FL0HOSTFCMODE) & M_FW_IQ_CMD_FL0HOSTFCMODE)
960 #define S_FW_IQ_CMD_FL0PADEN 2
961 #define M_FW_IQ_CMD_FL0PADEN 0x1
962 #define V_FW_IQ_CMD_FL0PADEN(x) ((x) << S_FW_IQ_CMD_FL0PADEN)
963 #define G_FW_IQ_CMD_FL0PADEN(x) \
964 (((x) >> S_FW_IQ_CMD_FL0PADEN) & M_FW_IQ_CMD_FL0PADEN)
965 #define F_FW_IQ_CMD_FL0PADEN V_FW_IQ_CMD_FL0PADEN(1U)
967 #define S_FW_IQ_CMD_FL0PACKEN 1
968 #define M_FW_IQ_CMD_FL0PACKEN 0x1
969 #define V_FW_IQ_CMD_FL0PACKEN(x) ((x) << S_FW_IQ_CMD_FL0PACKEN)
970 #define G_FW_IQ_CMD_FL0PACKEN(x) \
971 (((x) >> S_FW_IQ_CMD_FL0PACKEN) & M_FW_IQ_CMD_FL0PACKEN)
972 #define F_FW_IQ_CMD_FL0PACKEN V_FW_IQ_CMD_FL0PACKEN(1U)
974 #define S_FW_IQ_CMD_FL0CONGEN 0
975 #define M_FW_IQ_CMD_FL0CONGEN 0x1
976 #define V_FW_IQ_CMD_FL0CONGEN(x) ((x) << S_FW_IQ_CMD_FL0CONGEN)
977 #define G_FW_IQ_CMD_FL0CONGEN(x) \
978 (((x) >> S_FW_IQ_CMD_FL0CONGEN) & M_FW_IQ_CMD_FL0CONGEN)
979 #define F_FW_IQ_CMD_FL0CONGEN V_FW_IQ_CMD_FL0CONGEN(1U)
981 #define S_FW_IQ_CMD_FL0FBMIN 7
982 #define M_FW_IQ_CMD_FL0FBMIN 0x7
983 #define V_FW_IQ_CMD_FL0FBMIN(x) ((x) << S_FW_IQ_CMD_FL0FBMIN)
984 #define G_FW_IQ_CMD_FL0FBMIN(x) \
985 (((x) >> S_FW_IQ_CMD_FL0FBMIN) & M_FW_IQ_CMD_FL0FBMIN)
987 #define S_FW_IQ_CMD_FL0FBMAX 4
988 #define M_FW_IQ_CMD_FL0FBMAX 0x7
989 #define V_FW_IQ_CMD_FL0FBMAX(x) ((x) << S_FW_IQ_CMD_FL0FBMAX)
990 #define G_FW_IQ_CMD_FL0FBMAX(x) \
991 (((x) >> S_FW_IQ_CMD_FL0FBMAX) & M_FW_IQ_CMD_FL0FBMAX)
993 struct fw_eq_eth_cmd {
995 __be32 alloc_to_len16;
998 __be32 fetchszm_to_iqid;
999 __be32 dcaen_to_eqsize;
1001 __be32 autoequiqe_to_viid;
1006 #define S_FW_EQ_ETH_CMD_PFN 8
1007 #define M_FW_EQ_ETH_CMD_PFN 0x7
1008 #define V_FW_EQ_ETH_CMD_PFN(x) ((x) << S_FW_EQ_ETH_CMD_PFN)
1009 #define G_FW_EQ_ETH_CMD_PFN(x) \
1010 (((x) >> S_FW_EQ_ETH_CMD_PFN) & M_FW_EQ_ETH_CMD_PFN)
1012 #define S_FW_EQ_ETH_CMD_VFN 0
1013 #define M_FW_EQ_ETH_CMD_VFN 0xff
1014 #define V_FW_EQ_ETH_CMD_VFN(x) ((x) << S_FW_EQ_ETH_CMD_VFN)
1015 #define G_FW_EQ_ETH_CMD_VFN(x) \
1016 (((x) >> S_FW_EQ_ETH_CMD_VFN) & M_FW_EQ_ETH_CMD_VFN)
1018 #define S_FW_EQ_ETH_CMD_ALLOC 31
1019 #define M_FW_EQ_ETH_CMD_ALLOC 0x1
1020 #define V_FW_EQ_ETH_CMD_ALLOC(x) ((x) << S_FW_EQ_ETH_CMD_ALLOC)
1021 #define G_FW_EQ_ETH_CMD_ALLOC(x) \
1022 (((x) >> S_FW_EQ_ETH_CMD_ALLOC) & M_FW_EQ_ETH_CMD_ALLOC)
1023 #define F_FW_EQ_ETH_CMD_ALLOC V_FW_EQ_ETH_CMD_ALLOC(1U)
1025 #define S_FW_EQ_ETH_CMD_FREE 30
1026 #define M_FW_EQ_ETH_CMD_FREE 0x1
1027 #define V_FW_EQ_ETH_CMD_FREE(x) ((x) << S_FW_EQ_ETH_CMD_FREE)
1028 #define G_FW_EQ_ETH_CMD_FREE(x) \
1029 (((x) >> S_FW_EQ_ETH_CMD_FREE) & M_FW_EQ_ETH_CMD_FREE)
1030 #define F_FW_EQ_ETH_CMD_FREE V_FW_EQ_ETH_CMD_FREE(1U)
1032 #define S_FW_EQ_ETH_CMD_EQSTART 28
1033 #define M_FW_EQ_ETH_CMD_EQSTART 0x1
1034 #define V_FW_EQ_ETH_CMD_EQSTART(x) ((x) << S_FW_EQ_ETH_CMD_EQSTART)
1035 #define G_FW_EQ_ETH_CMD_EQSTART(x) \
1036 (((x) >> S_FW_EQ_ETH_CMD_EQSTART) & M_FW_EQ_ETH_CMD_EQSTART)
1037 #define F_FW_EQ_ETH_CMD_EQSTART V_FW_EQ_ETH_CMD_EQSTART(1U)
1039 #define S_FW_EQ_ETH_CMD_EQID 0
1040 #define M_FW_EQ_ETH_CMD_EQID 0xfffff
1041 #define V_FW_EQ_ETH_CMD_EQID(x) ((x) << S_FW_EQ_ETH_CMD_EQID)
1042 #define G_FW_EQ_ETH_CMD_EQID(x) \
1043 (((x) >> S_FW_EQ_ETH_CMD_EQID) & M_FW_EQ_ETH_CMD_EQID)
1045 #define S_FW_EQ_ETH_CMD_PHYSEQID 0
1046 #define M_FW_EQ_ETH_CMD_PHYSEQID 0xfffff
1047 #define G_FW_EQ_ETH_CMD_PHYSEQID(x) \
1048 (((x) >> S_FW_EQ_ETH_CMD_PHYSEQID) & M_FW_EQ_ETH_CMD_PHYSEQID)
1050 #define S_FW_EQ_ETH_CMD_FETCHRO 22
1051 #define M_FW_EQ_ETH_CMD_FETCHRO 0x1
1052 #define V_FW_EQ_ETH_CMD_FETCHRO(x) ((x) << S_FW_EQ_ETH_CMD_FETCHRO)
1053 #define G_FW_EQ_ETH_CMD_FETCHRO(x) \
1054 (((x) >> S_FW_EQ_ETH_CMD_FETCHRO) & M_FW_EQ_ETH_CMD_FETCHRO)
1055 #define F_FW_EQ_ETH_CMD_FETCHRO V_FW_EQ_ETH_CMD_FETCHRO(1U)
1057 #define S_FW_EQ_ETH_CMD_HOSTFCMODE 20
1058 #define M_FW_EQ_ETH_CMD_HOSTFCMODE 0x3
1059 #define V_FW_EQ_ETH_CMD_HOSTFCMODE(x) ((x) << S_FW_EQ_ETH_CMD_HOSTFCMODE)
1060 #define G_FW_EQ_ETH_CMD_HOSTFCMODE(x) \
1061 (((x) >> S_FW_EQ_ETH_CMD_HOSTFCMODE) & M_FW_EQ_ETH_CMD_HOSTFCMODE)
1063 #define S_FW_EQ_ETH_CMD_PCIECHN 16
1064 #define M_FW_EQ_ETH_CMD_PCIECHN 0x3
1065 #define V_FW_EQ_ETH_CMD_PCIECHN(x) ((x) << S_FW_EQ_ETH_CMD_PCIECHN)
1066 #define G_FW_EQ_ETH_CMD_PCIECHN(x) \
1067 (((x) >> S_FW_EQ_ETH_CMD_PCIECHN) & M_FW_EQ_ETH_CMD_PCIECHN)
1069 #define S_FW_EQ_ETH_CMD_IQID 0
1070 #define M_FW_EQ_ETH_CMD_IQID 0xffff
1071 #define V_FW_EQ_ETH_CMD_IQID(x) ((x) << S_FW_EQ_ETH_CMD_IQID)
1072 #define G_FW_EQ_ETH_CMD_IQID(x) \
1073 (((x) >> S_FW_EQ_ETH_CMD_IQID) & M_FW_EQ_ETH_CMD_IQID)
1075 #define S_FW_EQ_ETH_CMD_FBMIN 23
1076 #define M_FW_EQ_ETH_CMD_FBMIN 0x7
1077 #define V_FW_EQ_ETH_CMD_FBMIN(x) ((x) << S_FW_EQ_ETH_CMD_FBMIN)
1078 #define G_FW_EQ_ETH_CMD_FBMIN(x) \
1079 (((x) >> S_FW_EQ_ETH_CMD_FBMIN) & M_FW_EQ_ETH_CMD_FBMIN)
1081 #define S_FW_EQ_ETH_CMD_FBMAX 20
1082 #define M_FW_EQ_ETH_CMD_FBMAX 0x7
1083 #define V_FW_EQ_ETH_CMD_FBMAX(x) ((x) << S_FW_EQ_ETH_CMD_FBMAX)
1084 #define G_FW_EQ_ETH_CMD_FBMAX(x) \
1085 (((x) >> S_FW_EQ_ETH_CMD_FBMAX) & M_FW_EQ_ETH_CMD_FBMAX)
1087 #define S_FW_EQ_ETH_CMD_CIDXFTHRESH 16
1088 #define M_FW_EQ_ETH_CMD_CIDXFTHRESH 0x7
1089 #define V_FW_EQ_ETH_CMD_CIDXFTHRESH(x) ((x) << S_FW_EQ_ETH_CMD_CIDXFTHRESH)
1090 #define G_FW_EQ_ETH_CMD_CIDXFTHRESH(x) \
1091 (((x) >> S_FW_EQ_ETH_CMD_CIDXFTHRESH) & M_FW_EQ_ETH_CMD_CIDXFTHRESH)
1093 #define S_FW_EQ_ETH_CMD_EQSIZE 0
1094 #define M_FW_EQ_ETH_CMD_EQSIZE 0xffff
1095 #define V_FW_EQ_ETH_CMD_EQSIZE(x) ((x) << S_FW_EQ_ETH_CMD_EQSIZE)
1096 #define G_FW_EQ_ETH_CMD_EQSIZE(x) \
1097 (((x) >> S_FW_EQ_ETH_CMD_EQSIZE) & M_FW_EQ_ETH_CMD_EQSIZE)
1099 #define S_FW_EQ_ETH_CMD_AUTOEQUEQE 30
1100 #define M_FW_EQ_ETH_CMD_AUTOEQUEQE 0x1
1101 #define V_FW_EQ_ETH_CMD_AUTOEQUEQE(x) ((x) << S_FW_EQ_ETH_CMD_AUTOEQUEQE)
1102 #define G_FW_EQ_ETH_CMD_AUTOEQUEQE(x) \
1103 (((x) >> S_FW_EQ_ETH_CMD_AUTOEQUEQE) & M_FW_EQ_ETH_CMD_AUTOEQUEQE)
1104 #define F_FW_EQ_ETH_CMD_AUTOEQUEQE V_FW_EQ_ETH_CMD_AUTOEQUEQE(1U)
1106 #define S_FW_EQ_ETH_CMD_VIID 16
1107 #define M_FW_EQ_ETH_CMD_VIID 0xfff
1108 #define V_FW_EQ_ETH_CMD_VIID(x) ((x) << S_FW_EQ_ETH_CMD_VIID)
1109 #define G_FW_EQ_ETH_CMD_VIID(x) \
1110 (((x) >> S_FW_EQ_ETH_CMD_VIID) & M_FW_EQ_ETH_CMD_VIID)
1112 struct fw_eq_ctrl_cmd {
1114 __be32 alloc_to_len16;
1115 __be32 cmpliqid_eqid;
1116 __be32 physeqid_pkd;
1117 __be32 fetchszm_to_iqid;
1118 __be32 dcaen_to_eqsize;
1122 #define S_FW_EQ_CTRL_CMD_PFN 8
1123 #define V_FW_EQ_CTRL_CMD_PFN(x) ((x) << S_FW_EQ_CTRL_CMD_PFN)
1125 #define S_FW_EQ_CTRL_CMD_VFN 0
1126 #define V_FW_EQ_CTRL_CMD_VFN(x) ((x) << S_FW_EQ_CTRL_CMD_VFN)
1128 #define S_FW_EQ_CTRL_CMD_ALLOC 31
1129 #define V_FW_EQ_CTRL_CMD_ALLOC(x) ((x) << S_FW_EQ_CTRL_CMD_ALLOC)
1130 #define F_FW_EQ_CTRL_CMD_ALLOC V_FW_EQ_CTRL_CMD_ALLOC(1U)
1132 #define S_FW_EQ_CTRL_CMD_FREE 30
1133 #define V_FW_EQ_CTRL_CMD_FREE(x) ((x) << S_FW_EQ_CTRL_CMD_FREE)
1134 #define F_FW_EQ_CTRL_CMD_FREE V_FW_EQ_CTRL_CMD_FREE(1U)
1136 #define S_FW_EQ_CTRL_CMD_EQSTART 28
1137 #define V_FW_EQ_CTRL_CMD_EQSTART(x) ((x) << S_FW_EQ_CTRL_CMD_EQSTART)
1138 #define F_FW_EQ_CTRL_CMD_EQSTART V_FW_EQ_CTRL_CMD_EQSTART(1U)
1140 #define S_FW_EQ_CTRL_CMD_CMPLIQID 20
1141 #define V_FW_EQ_CTRL_CMD_CMPLIQID(x) ((x) << S_FW_EQ_CTRL_CMD_CMPLIQID)
1143 #define S_FW_EQ_CTRL_CMD_EQID 0
1144 #define M_FW_EQ_CTRL_CMD_EQID 0xfffff
1145 #define V_FW_EQ_CTRL_CMD_EQID(x) ((x) << S_FW_EQ_CTRL_CMD_EQID)
1146 #define G_FW_EQ_CTRL_CMD_EQID(x) \
1147 (((x) >> S_FW_EQ_CTRL_CMD_EQID) & M_FW_EQ_CTRL_CMD_EQID)
1149 #define S_FW_EQ_CTRL_CMD_PHYSEQID 0
1150 #define M_FW_EQ_CTRL_CMD_PHYSEQID 0xfffff
1151 #define V_FW_EQ_CTRL_CMD_PHYSEQID(x) ((x) << S_FW_EQ_CTRL_CMD_PHYSEQID)
1152 #define G_FW_EQ_CTRL_CMD_PHYSEQID(x) \
1153 (((x) >> S_FW_EQ_CTRL_CMD_PHYSEQID) & M_FW_EQ_CTRL_CMD_PHYSEQID)
1155 #define S_FW_EQ_CTRL_CMD_FETCHRO 22
1156 #define V_FW_EQ_CTRL_CMD_FETCHRO(x) ((x) << S_FW_EQ_CTRL_CMD_FETCHRO)
1157 #define F_FW_EQ_CTRL_CMD_FETCHRO V_FW_EQ_CTRL_CMD_FETCHRO(1U)
1159 #define S_FW_EQ_CTRL_CMD_HOSTFCMODE 20
1160 #define M_FW_EQ_CTRL_CMD_HOSTFCMODE 0x3
1161 #define V_FW_EQ_CTRL_CMD_HOSTFCMODE(x) ((x) << S_FW_EQ_CTRL_CMD_HOSTFCMODE)
1163 #define S_FW_EQ_CTRL_CMD_PCIECHN 16
1164 #define V_FW_EQ_CTRL_CMD_PCIECHN(x) ((x) << S_FW_EQ_CTRL_CMD_PCIECHN)
1166 #define S_FW_EQ_CTRL_CMD_IQID 0
1167 #define V_FW_EQ_CTRL_CMD_IQID(x) ((x) << S_FW_EQ_CTRL_CMD_IQID)
1169 #define S_FW_EQ_CTRL_CMD_FBMIN 23
1170 #define V_FW_EQ_CTRL_CMD_FBMIN(x) ((x) << S_FW_EQ_CTRL_CMD_FBMIN)
1172 #define S_FW_EQ_CTRL_CMD_FBMAX 20
1173 #define V_FW_EQ_CTRL_CMD_FBMAX(x) ((x) << S_FW_EQ_CTRL_CMD_FBMAX)
1175 #define S_FW_EQ_CTRL_CMD_CIDXFTHRESH 16
1176 #define V_FW_EQ_CTRL_CMD_CIDXFTHRESH(x) ((x) << S_FW_EQ_CTRL_CMD_CIDXFTHRESH)
1178 #define S_FW_EQ_CTRL_CMD_EQSIZE 0
1179 #define V_FW_EQ_CTRL_CMD_EQSIZE(x) ((x) << S_FW_EQ_CTRL_CMD_EQSIZE)
1187 __be32 alloc_to_len16;
1188 __be16 type_to_viid;
1193 __be16 norss_rsssize;
1203 #define S_FW_VI_CMD_PFN 8
1204 #define M_FW_VI_CMD_PFN 0x7
1205 #define V_FW_VI_CMD_PFN(x) ((x) << S_FW_VI_CMD_PFN)
1206 #define G_FW_VI_CMD_PFN(x) (((x) >> S_FW_VI_CMD_PFN) & M_FW_VI_CMD_PFN)
1208 #define S_FW_VI_CMD_VFN 0
1209 #define M_FW_VI_CMD_VFN 0xff
1210 #define V_FW_VI_CMD_VFN(x) ((x) << S_FW_VI_CMD_VFN)
1211 #define G_FW_VI_CMD_VFN(x) (((x) >> S_FW_VI_CMD_VFN) & M_FW_VI_CMD_VFN)
1213 #define S_FW_VI_CMD_ALLOC 31
1214 #define M_FW_VI_CMD_ALLOC 0x1
1215 #define V_FW_VI_CMD_ALLOC(x) ((x) << S_FW_VI_CMD_ALLOC)
1216 #define G_FW_VI_CMD_ALLOC(x) \
1217 (((x) >> S_FW_VI_CMD_ALLOC) & M_FW_VI_CMD_ALLOC)
1218 #define F_FW_VI_CMD_ALLOC V_FW_VI_CMD_ALLOC(1U)
1220 #define S_FW_VI_CMD_FREE 30
1221 #define M_FW_VI_CMD_FREE 0x1
1222 #define V_FW_VI_CMD_FREE(x) ((x) << S_FW_VI_CMD_FREE)
1223 #define G_FW_VI_CMD_FREE(x) (((x) >> S_FW_VI_CMD_FREE) & M_FW_VI_CMD_FREE)
1224 #define F_FW_VI_CMD_FREE V_FW_VI_CMD_FREE(1U)
1226 #define S_FW_VI_CMD_TYPE 15
1227 #define M_FW_VI_CMD_TYPE 0x1
1228 #define V_FW_VI_CMD_TYPE(x) ((x) << S_FW_VI_CMD_TYPE)
1229 #define G_FW_VI_CMD_TYPE(x) (((x) >> S_FW_VI_CMD_TYPE) & M_FW_VI_CMD_TYPE)
1230 #define F_FW_VI_CMD_TYPE V_FW_VI_CMD_TYPE(1U)
1232 #define S_FW_VI_CMD_FUNC 12
1233 #define M_FW_VI_CMD_FUNC 0x7
1234 #define V_FW_VI_CMD_FUNC(x) ((x) << S_FW_VI_CMD_FUNC)
1235 #define G_FW_VI_CMD_FUNC(x) (((x) >> S_FW_VI_CMD_FUNC) & M_FW_VI_CMD_FUNC)
1237 #define S_FW_VI_CMD_VIID 0
1238 #define M_FW_VI_CMD_VIID 0xfff
1239 #define V_FW_VI_CMD_VIID(x) ((x) << S_FW_VI_CMD_VIID)
1240 #define G_FW_VI_CMD_VIID(x) (((x) >> S_FW_VI_CMD_VIID) & M_FW_VI_CMD_VIID)
1242 #define S_FW_VI_CMD_PORTID 4
1243 #define M_FW_VI_CMD_PORTID 0xf
1244 #define V_FW_VI_CMD_PORTID(x) ((x) << S_FW_VI_CMD_PORTID)
1245 #define G_FW_VI_CMD_PORTID(x) \
1246 (((x) >> S_FW_VI_CMD_PORTID) & M_FW_VI_CMD_PORTID)
1248 #define S_FW_VI_CMD_RSSSIZE 0
1249 #define M_FW_VI_CMD_RSSSIZE 0x7ff
1250 #define V_FW_VI_CMD_RSSSIZE(x) ((x) << S_FW_VI_CMD_RSSSIZE)
1251 #define G_FW_VI_CMD_RSSSIZE(x) \
1252 (((x) >> S_FW_VI_CMD_RSSSIZE) & M_FW_VI_CMD_RSSSIZE)
1254 /* Special VI_MAC command index ids */
1255 #define FW_VI_MAC_ADD_MAC 0x3FF
1256 #define FW_VI_MAC_ADD_PERSIST_MAC 0x3FE
1258 enum fw_vi_mac_smac {
1259 FW_VI_MAC_MPS_TCAM_ENTRY,
1260 FW_VI_MAC_SMT_AND_MPSTCAM
1263 struct fw_vi_mac_cmd {
1265 __be32 freemacs_to_len16;
1267 struct fw_vi_mac_exact {
1268 __be16 valid_to_idx;
1271 struct fw_vi_mac_hash {
1277 #define S_FW_VI_MAC_CMD_VIID 0
1278 #define M_FW_VI_MAC_CMD_VIID 0xfff
1279 #define V_FW_VI_MAC_CMD_VIID(x) ((x) << S_FW_VI_MAC_CMD_VIID)
1280 #define G_FW_VI_MAC_CMD_VIID(x) \
1281 (((x) >> S_FW_VI_MAC_CMD_VIID) & M_FW_VI_MAC_CMD_VIID)
1283 #define S_FW_VI_MAC_CMD_VALID 15
1284 #define M_FW_VI_MAC_CMD_VALID 0x1
1285 #define V_FW_VI_MAC_CMD_VALID(x) ((x) << S_FW_VI_MAC_CMD_VALID)
1286 #define G_FW_VI_MAC_CMD_VALID(x) \
1287 (((x) >> S_FW_VI_MAC_CMD_VALID) & M_FW_VI_MAC_CMD_VALID)
1288 #define F_FW_VI_MAC_CMD_VALID V_FW_VI_MAC_CMD_VALID(1U)
1290 #define S_FW_VI_MAC_CMD_SMAC_RESULT 10
1291 #define M_FW_VI_MAC_CMD_SMAC_RESULT 0x3
1292 #define V_FW_VI_MAC_CMD_SMAC_RESULT(x) ((x) << S_FW_VI_MAC_CMD_SMAC_RESULT)
1293 #define G_FW_VI_MAC_CMD_SMAC_RESULT(x) \
1294 (((x) >> S_FW_VI_MAC_CMD_SMAC_RESULT) & M_FW_VI_MAC_CMD_SMAC_RESULT)
1296 #define S_FW_VI_MAC_CMD_IDX 0
1297 #define M_FW_VI_MAC_CMD_IDX 0x3ff
1298 #define V_FW_VI_MAC_CMD_IDX(x) ((x) << S_FW_VI_MAC_CMD_IDX)
1299 #define G_FW_VI_MAC_CMD_IDX(x) \
1300 (((x) >> S_FW_VI_MAC_CMD_IDX) & M_FW_VI_MAC_CMD_IDX)
1302 struct fw_vi_rxmode_cmd {
1304 __be32 retval_len16;
1305 __be32 mtu_to_vlanexen;
1309 #define S_FW_VI_RXMODE_CMD_VIID 0
1310 #define M_FW_VI_RXMODE_CMD_VIID 0xfff
1311 #define V_FW_VI_RXMODE_CMD_VIID(x) ((x) << S_FW_VI_RXMODE_CMD_VIID)
1312 #define G_FW_VI_RXMODE_CMD_VIID(x) \
1313 (((x) >> S_FW_VI_RXMODE_CMD_VIID) & M_FW_VI_RXMODE_CMD_VIID)
1315 #define S_FW_VI_RXMODE_CMD_MTU 16
1316 #define M_FW_VI_RXMODE_CMD_MTU 0xffff
1317 #define V_FW_VI_RXMODE_CMD_MTU(x) ((x) << S_FW_VI_RXMODE_CMD_MTU)
1318 #define G_FW_VI_RXMODE_CMD_MTU(x) \
1319 (((x) >> S_FW_VI_RXMODE_CMD_MTU) & M_FW_VI_RXMODE_CMD_MTU)
1321 #define S_FW_VI_RXMODE_CMD_PROMISCEN 14
1322 #define M_FW_VI_RXMODE_CMD_PROMISCEN 0x3
1323 #define V_FW_VI_RXMODE_CMD_PROMISCEN(x) ((x) << S_FW_VI_RXMODE_CMD_PROMISCEN)
1324 #define G_FW_VI_RXMODE_CMD_PROMISCEN(x) \
1325 (((x) >> S_FW_VI_RXMODE_CMD_PROMISCEN) & M_FW_VI_RXMODE_CMD_PROMISCEN)
1327 #define S_FW_VI_RXMODE_CMD_ALLMULTIEN 12
1328 #define M_FW_VI_RXMODE_CMD_ALLMULTIEN 0x3
1329 #define V_FW_VI_RXMODE_CMD_ALLMULTIEN(x) \
1330 ((x) << S_FW_VI_RXMODE_CMD_ALLMULTIEN)
1331 #define G_FW_VI_RXMODE_CMD_ALLMULTIEN(x) \
1332 (((x) >> S_FW_VI_RXMODE_CMD_ALLMULTIEN) & M_FW_VI_RXMODE_CMD_ALLMULTIEN)
1334 #define S_FW_VI_RXMODE_CMD_BROADCASTEN 10
1335 #define M_FW_VI_RXMODE_CMD_BROADCASTEN 0x3
1336 #define V_FW_VI_RXMODE_CMD_BROADCASTEN(x) \
1337 ((x) << S_FW_VI_RXMODE_CMD_BROADCASTEN)
1338 #define G_FW_VI_RXMODE_CMD_BROADCASTEN(x) \
1339 (((x) >> S_FW_VI_RXMODE_CMD_BROADCASTEN) & \
1340 M_FW_VI_RXMODE_CMD_BROADCASTEN)
1342 #define S_FW_VI_RXMODE_CMD_VLANEXEN 8
1343 #define M_FW_VI_RXMODE_CMD_VLANEXEN 0x3
1344 #define V_FW_VI_RXMODE_CMD_VLANEXEN(x) ((x) << S_FW_VI_RXMODE_CMD_VLANEXEN)
1345 #define G_FW_VI_RXMODE_CMD_VLANEXEN(x) \
1346 (((x) >> S_FW_VI_RXMODE_CMD_VLANEXEN) & M_FW_VI_RXMODE_CMD_VLANEXEN)
1348 struct fw_vi_enable_cmd {
1350 __be32 ien_to_len16;
1356 #define S_FW_VI_ENABLE_CMD_VIID 0
1357 #define M_FW_VI_ENABLE_CMD_VIID 0xfff
1358 #define V_FW_VI_ENABLE_CMD_VIID(x) ((x) << S_FW_VI_ENABLE_CMD_VIID)
1359 #define G_FW_VI_ENABLE_CMD_VIID(x) \
1360 (((x) >> S_FW_VI_ENABLE_CMD_VIID) & M_FW_VI_ENABLE_CMD_VIID)
1362 #define S_FW_VI_ENABLE_CMD_IEN 31
1363 #define M_FW_VI_ENABLE_CMD_IEN 0x1
1364 #define V_FW_VI_ENABLE_CMD_IEN(x) ((x) << S_FW_VI_ENABLE_CMD_IEN)
1365 #define G_FW_VI_ENABLE_CMD_IEN(x) \
1366 (((x) >> S_FW_VI_ENABLE_CMD_IEN) & M_FW_VI_ENABLE_CMD_IEN)
1367 #define F_FW_VI_ENABLE_CMD_IEN V_FW_VI_ENABLE_CMD_IEN(1U)
1369 #define S_FW_VI_ENABLE_CMD_EEN 30
1370 #define M_FW_VI_ENABLE_CMD_EEN 0x1
1371 #define V_FW_VI_ENABLE_CMD_EEN(x) ((x) << S_FW_VI_ENABLE_CMD_EEN)
1372 #define G_FW_VI_ENABLE_CMD_EEN(x) \
1373 (((x) >> S_FW_VI_ENABLE_CMD_EEN) & M_FW_VI_ENABLE_CMD_EEN)
1374 #define F_FW_VI_ENABLE_CMD_EEN V_FW_VI_ENABLE_CMD_EEN(1U)
1376 #define S_FW_VI_ENABLE_CMD_DCB_INFO 28
1377 #define M_FW_VI_ENABLE_CMD_DCB_INFO 0x1
1378 #define V_FW_VI_ENABLE_CMD_DCB_INFO(x) ((x) << S_FW_VI_ENABLE_CMD_DCB_INFO)
1379 #define G_FW_VI_ENABLE_CMD_DCB_INFO(x) \
1380 (((x) >> S_FW_VI_ENABLE_CMD_DCB_INFO) & M_FW_VI_ENABLE_CMD_DCB_INFO)
1381 #define F_FW_VI_ENABLE_CMD_DCB_INFO V_FW_VI_ENABLE_CMD_DCB_INFO(1U)
1383 /* VI VF stats offset definitions */
1384 #define VI_VF_NUM_STATS 16
1386 /* VI PF stats offset definitions */
1387 #define VI_PF_NUM_STATS 17
1388 enum fw_vi_stats_pf_index {
1389 FW_VI_PF_STAT_TX_BCAST_BYTES_IX,
1390 FW_VI_PF_STAT_TX_BCAST_FRAMES_IX,
1391 FW_VI_PF_STAT_TX_MCAST_BYTES_IX,
1392 FW_VI_PF_STAT_TX_MCAST_FRAMES_IX,
1393 FW_VI_PF_STAT_TX_UCAST_BYTES_IX,
1394 FW_VI_PF_STAT_TX_UCAST_FRAMES_IX,
1395 FW_VI_PF_STAT_TX_OFLD_BYTES_IX,
1396 FW_VI_PF_STAT_TX_OFLD_FRAMES_IX,
1397 FW_VI_PF_STAT_RX_BYTES_IX,
1398 FW_VI_PF_STAT_RX_FRAMES_IX,
1399 FW_VI_PF_STAT_RX_BCAST_BYTES_IX,
1400 FW_VI_PF_STAT_RX_BCAST_FRAMES_IX,
1401 FW_VI_PF_STAT_RX_MCAST_BYTES_IX,
1402 FW_VI_PF_STAT_RX_MCAST_FRAMES_IX,
1403 FW_VI_PF_STAT_RX_UCAST_BYTES_IX,
1404 FW_VI_PF_STAT_RX_UCAST_FRAMES_IX,
1405 FW_VI_PF_STAT_RX_ERR_FRAMES_IX
1408 struct fw_vi_stats_cmd {
1410 __be32 retval_len16;
1412 struct fw_vi_stats_ctl {
1423 struct fw_vi_stats_pf {
1424 __be64 tx_bcast_bytes;
1425 __be64 tx_bcast_frames;
1426 __be64 tx_mcast_bytes;
1427 __be64 tx_mcast_frames;
1428 __be64 tx_ucast_bytes;
1429 __be64 tx_ucast_frames;
1430 __be64 tx_offload_bytes;
1431 __be64 tx_offload_frames;
1433 __be64 rx_pf_frames;
1434 __be64 rx_bcast_bytes;
1435 __be64 rx_bcast_frames;
1436 __be64 rx_mcast_bytes;
1437 __be64 rx_mcast_frames;
1438 __be64 rx_ucast_bytes;
1439 __be64 rx_ucast_frames;
1440 __be64 rx_err_frames;
1442 struct fw_vi_stats_vf {
1443 __be64 tx_bcast_bytes;
1444 __be64 tx_bcast_frames;
1445 __be64 tx_mcast_bytes;
1446 __be64 tx_mcast_frames;
1447 __be64 tx_ucast_bytes;
1448 __be64 tx_ucast_frames;
1449 __be64 tx_drop_frames;
1450 __be64 tx_offload_bytes;
1451 __be64 tx_offload_frames;
1452 __be64 rx_bcast_bytes;
1453 __be64 rx_bcast_frames;
1454 __be64 rx_mcast_bytes;
1455 __be64 rx_mcast_frames;
1456 __be64 rx_ucast_bytes;
1457 __be64 rx_ucast_frames;
1458 __be64 rx_err_frames;
1463 #define S_FW_VI_STATS_CMD_VIID 0
1464 #define V_FW_VI_STATS_CMD_VIID(x) ((x) << S_FW_VI_STATS_CMD_VIID)
1466 #define S_FW_VI_STATS_CMD_NSTATS 12
1467 #define V_FW_VI_STATS_CMD_NSTATS(x) ((x) << S_FW_VI_STATS_CMD_NSTATS)
1469 #define S_FW_VI_STATS_CMD_IX 0
1470 #define V_FW_VI_STATS_CMD_IX(x) ((x) << S_FW_VI_STATS_CMD_IX)
1472 /* old 16-bit port capabilities bitmap */
1474 FW_PORT_CAP_SPEED_100M = 0x0001,
1475 FW_PORT_CAP_SPEED_1G = 0x0002,
1476 FW_PORT_CAP_SPEED_25G = 0x0004,
1477 FW_PORT_CAP_SPEED_10G = 0x0008,
1478 FW_PORT_CAP_SPEED_40G = 0x0010,
1479 FW_PORT_CAP_SPEED_100G = 0x0020,
1480 FW_PORT_CAP_FC_RX = 0x0040,
1481 FW_PORT_CAP_FC_TX = 0x0080,
1482 FW_PORT_CAP_ANEG = 0x0100,
1483 FW_PORT_CAP_MDIX = 0x0200,
1484 FW_PORT_CAP_MDIAUTO = 0x0400,
1485 FW_PORT_CAP_FEC_RS = 0x0800,
1486 FW_PORT_CAP_FEC_BASER_RS = 0x1000,
1487 FW_PORT_CAP_FEC_RESERVED = 0x2000,
1488 FW_PORT_CAP_802_3_PAUSE = 0x4000,
1489 FW_PORT_CAP_802_3_ASM_DIR = 0x8000,
1492 #define S_FW_PORT_CAP_SPEED 0
1493 #define M_FW_PORT_CAP_SPEED 0x3f
1494 #define V_FW_PORT_CAP_SPEED(x) ((x) << S_FW_PORT_CAP_SPEED)
1495 #define G_FW_PORT_CAP_SPEED(x) \
1496 (((x) >> S_FW_PORT_CAP_SPEED) & M_FW_PORT_CAP_SPEED)
1499 FW_PORT_CAP_MDI_AUTO,
1502 #define S_FW_PORT_CAP_MDI 9
1503 #define M_FW_PORT_CAP_MDI 3
1504 #define V_FW_PORT_CAP_MDI(x) ((x) << S_FW_PORT_CAP_MDI)
1505 #define G_FW_PORT_CAP_MDI(x) (((x) >> S_FW_PORT_CAP_MDI) & M_FW_PORT_CAP_MDI)
1507 /* new 32-bit port capabilities bitmap (fw_port_cap32_t) */
1508 #define FW_PORT_CAP32_SPEED_100M 0x00000001UL
1509 #define FW_PORT_CAP32_SPEED_1G 0x00000002UL
1510 #define FW_PORT_CAP32_SPEED_10G 0x00000004UL
1511 #define FW_PORT_CAP32_SPEED_25G 0x00000008UL
1512 #define FW_PORT_CAP32_SPEED_40G 0x00000010UL
1513 #define FW_PORT_CAP32_SPEED_50G 0x00000020UL
1514 #define FW_PORT_CAP32_SPEED_100G 0x00000040UL
1515 #define FW_PORT_CAP32_FC_RX 0x00010000UL
1516 #define FW_PORT_CAP32_FC_TX 0x00020000UL
1517 #define FW_PORT_CAP32_802_3_PAUSE 0x00040000UL
1518 #define FW_PORT_CAP32_802_3_ASM_DIR 0x00080000UL
1519 #define FW_PORT_CAP32_ANEG 0x00100000UL
1520 #define FW_PORT_CAP32_MDIX 0x00200000UL
1521 #define FW_PORT_CAP32_MDIAUTO 0x00400000UL
1522 #define FW_PORT_CAP32_FEC_RS 0x00800000UL
1523 #define FW_PORT_CAP32_FEC_BASER_RS 0x01000000UL
1525 #define S_FW_PORT_CAP32_SPEED 0
1526 #define M_FW_PORT_CAP32_SPEED 0xfff
1527 #define V_FW_PORT_CAP32_SPEED(x) ((x) << S_FW_PORT_CAP32_SPEED)
1528 #define G_FW_PORT_CAP32_SPEED(x) \
1529 (((x) >> S_FW_PORT_CAP32_SPEED) & M_FW_PORT_CAP32_SPEED)
1531 enum fw_port_mdi32 {
1532 FW_PORT_CAP32_MDI_AUTO,
1535 #define S_FW_PORT_CAP32_MDI 21
1536 #define M_FW_PORT_CAP32_MDI 3
1537 #define V_FW_PORT_CAP32_MDI(x) ((x) << S_FW_PORT_CAP32_MDI)
1538 #define G_FW_PORT_CAP32_MDI(x) \
1539 (((x) >> S_FW_PORT_CAP32_MDI) & M_FW_PORT_CAP32_MDI)
1541 enum fw_port_action {
1542 FW_PORT_ACTION_L1_CFG = 0x0001,
1543 FW_PORT_ACTION_GET_PORT_INFO = 0x0003,
1544 FW_PORT_ACTION_L1_CFG32 = 0x0009,
1545 FW_PORT_ACTION_GET_PORT_INFO32 = 0x000a,
1548 struct fw_port_cmd {
1549 __be32 op_to_portid;
1550 __be32 action_to_len16;
1552 struct fw_port_l1cfg {
1556 struct fw_port_l2cfg {
1558 __u8 ovlan3_to_ivlan0;
1560 __be16 txipg_force_pinfo;
1571 struct fw_port_info {
1572 __be32 lstatus_to_modtype;
1583 struct fw_port_diags {
1589 struct fw_port_dcb_pgid {
1596 struct fw_port_dcb_pgrate {
1600 __u8 num_tcs_supported;
1604 struct fw_port_dcb_priorate {
1608 __u8 strict_priorate[8];
1610 struct fw_port_dcb_pfc {
1617 struct fw_port_app_priority {
1626 struct fw_port_dcb_control {
1629 __be16 dcb_version_to_app_state;
1634 struct fw_port_l1cfg32 {
1638 struct fw_port_info32 {
1639 __be32 lstatus32_to_cbllen32;
1640 __be32 auxlinfo32_mtu32;
1649 #define S_FW_PORT_CMD_PORTID 0
1650 #define M_FW_PORT_CMD_PORTID 0xf
1651 #define V_FW_PORT_CMD_PORTID(x) ((x) << S_FW_PORT_CMD_PORTID)
1652 #define G_FW_PORT_CMD_PORTID(x) \
1653 (((x) >> S_FW_PORT_CMD_PORTID) & M_FW_PORT_CMD_PORTID)
1655 #define S_FW_PORT_CMD_ACTION 16
1656 #define M_FW_PORT_CMD_ACTION 0xffff
1657 #define V_FW_PORT_CMD_ACTION(x) ((x) << S_FW_PORT_CMD_ACTION)
1658 #define G_FW_PORT_CMD_ACTION(x) \
1659 (((x) >> S_FW_PORT_CMD_ACTION) & M_FW_PORT_CMD_ACTION)
1661 #define S_FW_PORT_CMD_LSTATUS 31
1662 #define M_FW_PORT_CMD_LSTATUS 0x1
1663 #define V_FW_PORT_CMD_LSTATUS(x) ((x) << S_FW_PORT_CMD_LSTATUS)
1664 #define G_FW_PORT_CMD_LSTATUS(x) \
1665 (((x) >> S_FW_PORT_CMD_LSTATUS) & M_FW_PORT_CMD_LSTATUS)
1666 #define F_FW_PORT_CMD_LSTATUS V_FW_PORT_CMD_LSTATUS(1U)
1668 #define S_FW_PORT_CMD_LSPEED 24
1669 #define M_FW_PORT_CMD_LSPEED 0x3f
1670 #define V_FW_PORT_CMD_LSPEED(x) ((x) << S_FW_PORT_CMD_LSPEED)
1671 #define G_FW_PORT_CMD_LSPEED(x) \
1672 (((x) >> S_FW_PORT_CMD_LSPEED) & M_FW_PORT_CMD_LSPEED)
1674 #define S_FW_PORT_CMD_TXPAUSE 23
1675 #define M_FW_PORT_CMD_TXPAUSE 0x1
1676 #define V_FW_PORT_CMD_TXPAUSE(x) ((x) << S_FW_PORT_CMD_TXPAUSE)
1677 #define G_FW_PORT_CMD_TXPAUSE(x) \
1678 (((x) >> S_FW_PORT_CMD_TXPAUSE) & M_FW_PORT_CMD_TXPAUSE)
1679 #define F_FW_PORT_CMD_TXPAUSE V_FW_PORT_CMD_TXPAUSE(1U)
1681 #define S_FW_PORT_CMD_RXPAUSE 22
1682 #define M_FW_PORT_CMD_RXPAUSE 0x1
1683 #define V_FW_PORT_CMD_RXPAUSE(x) ((x) << S_FW_PORT_CMD_RXPAUSE)
1684 #define G_FW_PORT_CMD_RXPAUSE(x) \
1685 (((x) >> S_FW_PORT_CMD_RXPAUSE) & M_FW_PORT_CMD_RXPAUSE)
1686 #define F_FW_PORT_CMD_RXPAUSE V_FW_PORT_CMD_RXPAUSE(1U)
1688 #define S_FW_PORT_CMD_MDIOCAP 21
1689 #define M_FW_PORT_CMD_MDIOCAP 0x1
1690 #define V_FW_PORT_CMD_MDIOCAP(x) ((x) << S_FW_PORT_CMD_MDIOCAP)
1691 #define G_FW_PORT_CMD_MDIOCAP(x) \
1692 (((x) >> S_FW_PORT_CMD_MDIOCAP) & M_FW_PORT_CMD_MDIOCAP)
1693 #define F_FW_PORT_CMD_MDIOCAP V_FW_PORT_CMD_MDIOCAP(1U)
1695 #define S_FW_PORT_CMD_MDIOADDR 16
1696 #define M_FW_PORT_CMD_MDIOADDR 0x1f
1697 #define V_FW_PORT_CMD_MDIOADDR(x) ((x) << S_FW_PORT_CMD_MDIOADDR)
1698 #define G_FW_PORT_CMD_MDIOADDR(x) \
1699 (((x) >> S_FW_PORT_CMD_MDIOADDR) & M_FW_PORT_CMD_MDIOADDR)
1701 #define S_FW_PORT_CMD_PTYPE 8
1702 #define M_FW_PORT_CMD_PTYPE 0x1f
1703 #define V_FW_PORT_CMD_PTYPE(x) ((x) << S_FW_PORT_CMD_PTYPE)
1704 #define G_FW_PORT_CMD_PTYPE(x) \
1705 (((x) >> S_FW_PORT_CMD_PTYPE) & M_FW_PORT_CMD_PTYPE)
1707 #define S_FW_PORT_CMD_LINKDNRC 5
1708 #define M_FW_PORT_CMD_LINKDNRC 0x7
1709 #define V_FW_PORT_CMD_LINKDNRC(x) ((x) << S_FW_PORT_CMD_LINKDNRC)
1710 #define G_FW_PORT_CMD_LINKDNRC(x) \
1711 (((x) >> S_FW_PORT_CMD_LINKDNRC) & M_FW_PORT_CMD_LINKDNRC)
1713 #define S_FW_PORT_CMD_MODTYPE 0
1714 #define M_FW_PORT_CMD_MODTYPE 0x1f
1715 #define V_FW_PORT_CMD_MODTYPE(x) ((x) << S_FW_PORT_CMD_MODTYPE)
1716 #define G_FW_PORT_CMD_MODTYPE(x) \
1717 (((x) >> S_FW_PORT_CMD_MODTYPE) & M_FW_PORT_CMD_MODTYPE)
1719 #define S_FW_PORT_CMD_LSTATUS32 31
1720 #define M_FW_PORT_CMD_LSTATUS32 0x1
1721 #define V_FW_PORT_CMD_LSTATUS32(x) ((x) << S_FW_PORT_CMD_LSTATUS32)
1722 #define F_FW_PORT_CMD_LSTATUS32 V_FW_PORT_CMD_LSTATUS32(1U)
1724 #define S_FW_PORT_CMD_LINKDNRC32 28
1725 #define M_FW_PORT_CMD_LINKDNRC32 0x7
1726 #define G_FW_PORT_CMD_LINKDNRC32(x) \
1727 (((x) >> S_FW_PORT_CMD_LINKDNRC32) & M_FW_PORT_CMD_LINKDNRC32)
1729 #define S_FW_PORT_CMD_MDIOCAP32 26
1730 #define M_FW_PORT_CMD_MDIOCAP32 0x1
1731 #define V_FW_PORT_CMD_MDIOCAP32(x) ((x) << S_FW_PORT_CMD_MDIOCAP32)
1732 #define F_FW_PORT_CMD_MDIOCAP32 V_FW_PORT_CMD_MDIOCAP32(1U)
1734 #define S_FW_PORT_CMD_MDIOADDR32 21
1735 #define M_FW_PORT_CMD_MDIOADDR32 0x1f
1736 #define G_FW_PORT_CMD_MDIOADDR32(x) \
1737 (((x) >> S_FW_PORT_CMD_MDIOADDR32) & M_FW_PORT_CMD_MDIOADDR32)
1739 #define S_FW_PORT_CMD_PORTTYPE32 13
1740 #define M_FW_PORT_CMD_PORTTYPE32 0xff
1741 #define G_FW_PORT_CMD_PORTTYPE32(x) \
1742 (((x) >> S_FW_PORT_CMD_PORTTYPE32) & M_FW_PORT_CMD_PORTTYPE32)
1744 #define S_FW_PORT_CMD_MODTYPE32 8
1745 #define M_FW_PORT_CMD_MODTYPE32 0x1f
1746 #define G_FW_PORT_CMD_MODTYPE32(x) \
1747 (((x) >> S_FW_PORT_CMD_MODTYPE32) & M_FW_PORT_CMD_MODTYPE32)
1750 * These are configured into the VPD and hence tools that generate
1751 * VPD may use this enumeration.
1752 * extPHY #lanes T4_I2C extI2C BP_Eq BP_ANEG Speed
1755 * Update the Common Code t4_hw.c:t4_get_port_type_description()
1756 * with any new Firmware Port Technology Types!
1759 FW_PORT_TYPE_FIBER_XFI = 0, /* Y, 1, N, Y, N, N, 10G */
1760 FW_PORT_TYPE_FIBER_XAUI = 1, /* Y, 4, N, Y, N, N, 10G */
1761 FW_PORT_TYPE_BT_SGMII = 2, /* Y, 1, No, No, No, No, 1G/100M */
1762 FW_PORT_TYPE_BT_XFI = 3, /* Y, 1, No, No, No, No, 10G */
1763 FW_PORT_TYPE_BT_XAUI = 4, /* Y, 4, No, No, No, No, 10G/1G/100M? */
1764 FW_PORT_TYPE_KX4 = 5, /* No, 4, No, No, Yes, Yes, 10G */
1765 FW_PORT_TYPE_CX4 = 6, /* No, 4, No, No, No, No, 10G */
1766 FW_PORT_TYPE_KX = 7, /* No, 1, No, No, Yes, No, 1G */
1767 FW_PORT_TYPE_KR = 8, /* No, 1, No, No, Yes, Yes, 10G */
1768 FW_PORT_TYPE_SFP = 9, /* No, 1, Yes, No, No, No, 10G */
1769 FW_PORT_TYPE_BP_AP = 10,
1770 /* No, 1, No, No, Yes, Yes, 10G, BP ANGE */
1771 FW_PORT_TYPE_BP4_AP = 11,
1772 /* No, 4, No, No, Yes, Yes, 10G, BP ANGE */
1773 FW_PORT_TYPE_QSFP_10G = 12, /* No, 1, Yes, No, No, No, 10G */
1774 FW_PORT_TYPE_QSA = 13, /* No, 1, Yes, No, No, No, 10G */
1775 FW_PORT_TYPE_QSFP = 14, /* No, 4, Yes, No, No, No, 40G */
1776 FW_PORT_TYPE_BP40_BA = 15,
1777 /* No, 4, No, No, Yes, Yes, 40G/10G/1G, BP ANGE */
1778 FW_PORT_TYPE_KR4_100G = 16, /* No, 4, 100G/40G/25G, Backplane */
1779 FW_PORT_TYPE_CR4_QSFP = 17, /* No, 4, 100G/40G/25G */
1780 FW_PORT_TYPE_CR_QSFP = 18, /* No, 1, 25G Spider cable */
1781 FW_PORT_TYPE_CR2_QSFP = 19, /* No, 2, 50G */
1782 FW_PORT_TYPE_SFP28 = 20, /* No, 1, 25G/10G/1G */
1783 FW_PORT_TYPE_KR_SFP28 = 21, /* No, 1, 25G/10G/1G using Backplane */
1784 FW_PORT_TYPE_NONE = M_FW_PORT_CMD_PTYPE
1787 /* These are read from module's EEPROM and determined once the
1788 * module is inserted.
1790 enum fw_port_module_type {
1791 FW_PORT_MOD_TYPE_NA = 0x0,
1792 FW_PORT_MOD_TYPE_LR = 0x1,
1793 FW_PORT_MOD_TYPE_SR = 0x2,
1794 FW_PORT_MOD_TYPE_ER = 0x3,
1795 FW_PORT_MOD_TYPE_TWINAX_PASSIVE = 0x4,
1796 FW_PORT_MOD_TYPE_TWINAX_ACTIVE = 0x5,
1797 FW_PORT_MOD_TYPE_LRM = 0x6,
1798 FW_PORT_MOD_TYPE_ERROR = M_FW_PORT_CMD_MODTYPE - 3,
1799 FW_PORT_MOD_TYPE_UNKNOWN = M_FW_PORT_CMD_MODTYPE - 2,
1800 FW_PORT_MOD_TYPE_NOTSUPPORTED = M_FW_PORT_CMD_MODTYPE - 1,
1801 FW_PORT_MOD_TYPE_NONE = M_FW_PORT_CMD_MODTYPE
1804 /* used by FW and tools may use this to generate VPD */
1805 enum fw_port_mod_sub_type {
1806 FW_PORT_MOD_SUB_TYPE_NA,
1807 FW_PORT_MOD_SUB_TYPE_MV88E114X = 0x1,
1808 FW_PORT_MOD_SUB_TYPE_TN8022 = 0x2,
1809 FW_PORT_MOD_SUB_TYPE_AQ1202 = 0x3,
1810 FW_PORT_MOD_SUB_TYPE_88x3120 = 0x4,
1811 FW_PORT_MOD_SUB_TYPE_BCM84834 = 0x5,
1812 FW_PORT_MOD_SUB_TYPE_BCM5482 = 0x6,
1813 FW_PORT_MOD_SUB_TYPE_BCM84856 = 0x7,
1814 FW_PORT_MOD_SUB_TYPE_BT_VSC8634 = 0x8,
1817 * The following will never been in the VPD. They are TWINAX cable
1818 * lengths decoded from SFP+ module i2c PROMs. These should almost
1819 * certainly go somewhere else ...
1821 FW_PORT_MOD_SUB_TYPE_TWINAX_1 = 0x9,
1822 FW_PORT_MOD_SUB_TYPE_TWINAX_3 = 0xA,
1823 FW_PORT_MOD_SUB_TYPE_TWINAX_5 = 0xB,
1824 FW_PORT_MOD_SUB_TYPE_TWINAX_7 = 0xC,
1827 /* link down reason codes (3b) */
1828 enum fw_port_link_dn_rc {
1829 FW_PORT_LINK_DN_RC_NONE,
1830 FW_PORT_LINK_DN_RC_REMFLT, /* Remote fault detected */
1831 FW_PORT_LINK_DN_ANEG_F, /* Auto-negotiation fault */
1832 FW_PORT_LINK_DN_RESERVED3,
1833 FW_PORT_LINK_DN_OVERHEAT, /* Port overheated */
1834 FW_PORT_LINK_DN_UNKNOWN, /* Unable to determine reason */
1835 FW_PORT_LINK_DN_RX_LOS, /* No RX signal detected */
1836 FW_PORT_LINK_DN_RESERVED7
1840 #define FW_NUM_PORT_STATS 50
1841 #define FW_NUM_PORT_TX_STATS 23
1842 #define FW_NUM_PORT_RX_STATS 27
1844 enum fw_port_stats_tx_index {
1845 FW_STAT_TX_PORT_BYTES_IX,
1846 FW_STAT_TX_PORT_FRAMES_IX,
1847 FW_STAT_TX_PORT_BCAST_IX,
1848 FW_STAT_TX_PORT_MCAST_IX,
1849 FW_STAT_TX_PORT_UCAST_IX,
1850 FW_STAT_TX_PORT_ERROR_IX,
1851 FW_STAT_TX_PORT_64B_IX,
1852 FW_STAT_TX_PORT_65B_127B_IX,
1853 FW_STAT_TX_PORT_128B_255B_IX,
1854 FW_STAT_TX_PORT_256B_511B_IX,
1855 FW_STAT_TX_PORT_512B_1023B_IX,
1856 FW_STAT_TX_PORT_1024B_1518B_IX,
1857 FW_STAT_TX_PORT_1519B_MAX_IX,
1858 FW_STAT_TX_PORT_DROP_IX,
1859 FW_STAT_TX_PORT_PAUSE_IX,
1860 FW_STAT_TX_PORT_PPP0_IX,
1861 FW_STAT_TX_PORT_PPP1_IX,
1862 FW_STAT_TX_PORT_PPP2_IX,
1863 FW_STAT_TX_PORT_PPP3_IX,
1864 FW_STAT_TX_PORT_PPP4_IX,
1865 FW_STAT_TX_PORT_PPP5_IX,
1866 FW_STAT_TX_PORT_PPP6_IX,
1867 FW_STAT_TX_PORT_PPP7_IX
1870 enum fw_port_stat_rx_index {
1871 FW_STAT_RX_PORT_BYTES_IX,
1872 FW_STAT_RX_PORT_FRAMES_IX,
1873 FW_STAT_RX_PORT_BCAST_IX,
1874 FW_STAT_RX_PORT_MCAST_IX,
1875 FW_STAT_RX_PORT_UCAST_IX,
1876 FW_STAT_RX_PORT_MTU_ERROR_IX,
1877 FW_STAT_RX_PORT_MTU_CRC_ERROR_IX,
1878 FW_STAT_RX_PORT_CRC_ERROR_IX,
1879 FW_STAT_RX_PORT_LEN_ERROR_IX,
1880 FW_STAT_RX_PORT_SYM_ERROR_IX,
1881 FW_STAT_RX_PORT_64B_IX,
1882 FW_STAT_RX_PORT_65B_127B_IX,
1883 FW_STAT_RX_PORT_128B_255B_IX,
1884 FW_STAT_RX_PORT_256B_511B_IX,
1885 FW_STAT_RX_PORT_512B_1023B_IX,
1886 FW_STAT_RX_PORT_1024B_1518B_IX,
1887 FW_STAT_RX_PORT_1519B_MAX_IX,
1888 FW_STAT_RX_PORT_PAUSE_IX,
1889 FW_STAT_RX_PORT_PPP0_IX,
1890 FW_STAT_RX_PORT_PPP1_IX,
1891 FW_STAT_RX_PORT_PPP2_IX,
1892 FW_STAT_RX_PORT_PPP3_IX,
1893 FW_STAT_RX_PORT_PPP4_IX,
1894 FW_STAT_RX_PORT_PPP5_IX,
1895 FW_STAT_RX_PORT_PPP6_IX,
1896 FW_STAT_RX_PORT_PPP7_IX,
1897 FW_STAT_RX_PORT_LESS_64B_IX
1900 struct fw_port_stats_cmd {
1901 __be32 op_to_portid;
1902 __be32 retval_len16;
1903 union fw_port_stats {
1904 struct fw_port_stats_ctl {
1916 struct fw_port_stats_all {
1925 __be64 tx_128b_255b;
1926 __be64 tx_256b_511b;
1927 __be64 tx_512b_1023b;
1928 __be64 tx_1024b_1518b;
1929 __be64 tx_1519b_max;
1945 __be64 rx_mtu_error;
1946 __be64 rx_mtu_crc_error;
1947 __be64 rx_crc_error;
1948 __be64 rx_len_error;
1949 __be64 rx_sym_error;
1952 __be64 rx_128b_255b;
1953 __be64 rx_256b_511b;
1954 __be64 rx_512b_1023b;
1955 __be64 rx_1024b_1518b;
1956 __be64 rx_1519b_max;
1973 struct fw_rss_ind_tbl_cmd {
1975 __be32 retval_len16;
1983 __be32 iq12_to_iq14;
1984 __be32 iq15_to_iq17;
1985 __be32 iq18_to_iq20;
1986 __be32 iq21_to_iq23;
1987 __be32 iq24_to_iq26;
1988 __be32 iq27_to_iq29;
1993 #define S_FW_RSS_IND_TBL_CMD_VIID 0
1994 #define M_FW_RSS_IND_TBL_CMD_VIID 0xfff
1995 #define V_FW_RSS_IND_TBL_CMD_VIID(x) ((x) << S_FW_RSS_IND_TBL_CMD_VIID)
1996 #define G_FW_RSS_IND_TBL_CMD_VIID(x) \
1997 (((x) >> S_FW_RSS_IND_TBL_CMD_VIID) & M_FW_RSS_IND_TBL_CMD_VIID)
1999 #define S_FW_RSS_IND_TBL_CMD_IQ0 20
2000 #define M_FW_RSS_IND_TBL_CMD_IQ0 0x3ff
2001 #define V_FW_RSS_IND_TBL_CMD_IQ0(x) ((x) << S_FW_RSS_IND_TBL_CMD_IQ0)
2002 #define G_FW_RSS_IND_TBL_CMD_IQ0(x) \
2003 (((x) >> S_FW_RSS_IND_TBL_CMD_IQ0) & M_FW_RSS_IND_TBL_CMD_IQ0)
2005 #define S_FW_RSS_IND_TBL_CMD_IQ1 10
2006 #define M_FW_RSS_IND_TBL_CMD_IQ1 0x3ff
2007 #define V_FW_RSS_IND_TBL_CMD_IQ1(x) ((x) << S_FW_RSS_IND_TBL_CMD_IQ1)
2008 #define G_FW_RSS_IND_TBL_CMD_IQ1(x) \
2009 (((x) >> S_FW_RSS_IND_TBL_CMD_IQ1) & M_FW_RSS_IND_TBL_CMD_IQ1)
2011 #define S_FW_RSS_IND_TBL_CMD_IQ2 0
2012 #define M_FW_RSS_IND_TBL_CMD_IQ2 0x3ff
2013 #define V_FW_RSS_IND_TBL_CMD_IQ2(x) ((x) << S_FW_RSS_IND_TBL_CMD_IQ2)
2014 #define G_FW_RSS_IND_TBL_CMD_IQ2(x) \
2015 (((x) >> S_FW_RSS_IND_TBL_CMD_IQ2) & M_FW_RSS_IND_TBL_CMD_IQ2)
2017 struct fw_rss_glb_config_cmd {
2019 __be32 retval_len16;
2020 union fw_rss_glb_config {
2021 struct fw_rss_glb_config_manual {
2027 struct fw_rss_glb_config_basicvirtual {
2028 __be32 mode_keymode;
2029 __be32 synmapen_to_hashtoeplitz;
2036 #define S_FW_RSS_GLB_CONFIG_CMD_MODE 28
2037 #define M_FW_RSS_GLB_CONFIG_CMD_MODE 0xf
2038 #define G_FW_RSS_GLB_CONFIG_CMD_MODE(x) \
2039 (((x) >> S_FW_RSS_GLB_CONFIG_CMD_MODE) & M_FW_RSS_GLB_CONFIG_CMD_MODE)
2041 #define FW_RSS_GLB_CONFIG_CMD_MODE_BASICVIRTUAL 1
2043 #define S_FW_RSS_GLB_CONFIG_CMD_SYNMAPEN 8
2044 #define V_FW_RSS_GLB_CONFIG_CMD_SYNMAPEN(x) \
2045 ((x) << S_FW_RSS_GLB_CONFIG_CMD_SYNMAPEN)
2046 #define F_FW_RSS_GLB_CONFIG_CMD_SYNMAPEN V_FW_RSS_GLB_CONFIG_CMD_SYNMAPEN(1U)
2048 #define S_FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6 7
2049 #define V_FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6(x) \
2050 ((x) << S_FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6)
2051 #define F_FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6 \
2052 V_FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6(1U)
2054 #define S_FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6 6
2055 #define V_FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6(x) \
2056 ((x) << S_FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6)
2057 #define F_FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6 \
2058 V_FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6(1U)
2060 #define S_FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4 5
2061 #define V_FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4(x) \
2062 ((x) << S_FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4)
2063 #define F_FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4 \
2064 V_FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4(1U)
2066 #define S_FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4 4
2067 #define V_FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4(x) \
2068 ((x) << S_FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4)
2069 #define F_FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4 \
2070 V_FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4(1U)
2072 #define S_FW_RSS_GLB_CONFIG_CMD_OFDMAPEN 3
2073 #define V_FW_RSS_GLB_CONFIG_CMD_OFDMAPEN(x) \
2074 ((x) << S_FW_RSS_GLB_CONFIG_CMD_OFDMAPEN)
2075 #define F_FW_RSS_GLB_CONFIG_CMD_OFDMAPEN V_FW_RSS_GLB_CONFIG_CMD_OFDMAPEN(1U)
2077 #define S_FW_RSS_GLB_CONFIG_CMD_TNLMAPEN 2
2078 #define V_FW_RSS_GLB_CONFIG_CMD_TNLMAPEN(x) \
2079 ((x) << S_FW_RSS_GLB_CONFIG_CMD_TNLMAPEN)
2080 #define F_FW_RSS_GLB_CONFIG_CMD_TNLMAPEN V_FW_RSS_GLB_CONFIG_CMD_TNLMAPEN(1U)
2082 #define S_FW_RSS_GLB_CONFIG_CMD_TNLALLLKP 1
2083 #define V_FW_RSS_GLB_CONFIG_CMD_TNLALLLKP(x) \
2084 ((x) << S_FW_RSS_GLB_CONFIG_CMD_TNLALLLKP)
2085 #define F_FW_RSS_GLB_CONFIG_CMD_TNLALLLKP \
2086 V_FW_RSS_GLB_CONFIG_CMD_TNLALLLKP(1U)
2088 #define S_FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ 0
2089 #define V_FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ(x) \
2090 ((x) << S_FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ)
2091 #define F_FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ \
2092 V_FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ(1U)
2094 struct fw_rss_vi_config_cmd {
2096 __be32 retval_len16;
2097 union fw_rss_vi_config {
2098 struct fw_rss_vi_config_manual {
2103 struct fw_rss_vi_config_basicvirtual {
2105 __be32 defaultq_to_udpen;
2112 #define S_FW_RSS_VI_CONFIG_CMD_VIID 0
2113 #define M_FW_RSS_VI_CONFIG_CMD_VIID 0xfff
2114 #define V_FW_RSS_VI_CONFIG_CMD_VIID(x) ((x) << S_FW_RSS_VI_CONFIG_CMD_VIID)
2115 #define G_FW_RSS_VI_CONFIG_CMD_VIID(x) \
2116 (((x) >> S_FW_RSS_VI_CONFIG_CMD_VIID) & M_FW_RSS_VI_CONFIG_CMD_VIID)
2118 #define S_FW_RSS_VI_CONFIG_CMD_DEFAULTQ 16
2119 #define M_FW_RSS_VI_CONFIG_CMD_DEFAULTQ 0x3ff
2120 #define V_FW_RSS_VI_CONFIG_CMD_DEFAULTQ(x) \
2121 ((x) << S_FW_RSS_VI_CONFIG_CMD_DEFAULTQ)
2122 #define G_FW_RSS_VI_CONFIG_CMD_DEFAULTQ(x) \
2123 (((x) >> S_FW_RSS_VI_CONFIG_CMD_DEFAULTQ) & \
2124 M_FW_RSS_VI_CONFIG_CMD_DEFAULTQ)
2126 #define S_FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN 4
2127 #define M_FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN 0x1
2128 #define V_FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN(x) \
2129 ((x) << S_FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN)
2130 #define G_FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN(x) \
2131 (((x) >> S_FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN) & \
2132 M_FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN)
2133 #define F_FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN \
2134 V_FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN(1U)
2136 #define S_FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN 3
2137 #define M_FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN 0x1
2138 #define V_FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN(x) \
2139 ((x) << S_FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN)
2140 #define G_FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN(x) \
2141 (((x) >> S_FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN) & \
2142 M_FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN)
2143 #define F_FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN \
2144 V_FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN(1U)
2146 #define S_FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN 2
2147 #define M_FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN 0x1
2148 #define V_FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN(x) \
2149 ((x) << S_FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN)
2150 #define G_FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN(x) \
2151 (((x) >> S_FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN) & \
2152 M_FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN)
2153 #define F_FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN \
2154 V_FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN(1U)
2156 #define S_FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN 1
2157 #define M_FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN 0x1
2158 #define V_FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN(x) \
2159 ((x) << S_FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN)
2160 #define G_FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN(x) \
2161 (((x) >> S_FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN) & \
2162 M_FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN)
2163 #define F_FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN \
2164 V_FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN(1U)
2166 #define S_FW_RSS_VI_CONFIG_CMD_UDPEN 0
2167 #define M_FW_RSS_VI_CONFIG_CMD_UDPEN 0x1
2168 #define V_FW_RSS_VI_CONFIG_CMD_UDPEN(x) ((x) << S_FW_RSS_VI_CONFIG_CMD_UDPEN)
2169 #define G_FW_RSS_VI_CONFIG_CMD_UDPEN(x) \
2170 (((x) >> S_FW_RSS_VI_CONFIG_CMD_UDPEN) & M_FW_RSS_VI_CONFIG_CMD_UDPEN)
2171 #define F_FW_RSS_VI_CONFIG_CMD_UDPEN V_FW_RSS_VI_CONFIG_CMD_UDPEN(1U)
2173 struct fw_clip_cmd {
2175 __be32 alloc_to_len16;
2181 #define S_FW_CLIP_CMD_ALLOC 31
2182 #define V_FW_CLIP_CMD_ALLOC(x) ((x) << S_FW_CLIP_CMD_ALLOC)
2183 #define F_FW_CLIP_CMD_ALLOC V_FW_CLIP_CMD_ALLOC(1U)
2185 #define S_FW_CLIP_CMD_FREE 30
2186 #define V_FW_CLIP_CMD_FREE(x) ((x) << S_FW_CLIP_CMD_FREE)
2187 #define F_FW_CLIP_CMD_FREE V_FW_CLIP_CMD_FREE(1U)
2189 /******************************************************************************
2190 * D E B U G C O M M A N D s
2191 ******************************************************/
2193 struct fw_debug_cmd {
2197 struct fw_debug_assert {
2202 __u8 filename_0_7[8];
2203 __u8 filename_8_15[8];
2206 struct fw_debug_prt {
2209 __be32 dprtstrparam0;
2210 __be32 dprtstrparam1;
2211 __be32 dprtstrparam2;
2212 __be32 dprtstrparam3;
2217 #define S_FW_DEBUG_CMD_TYPE 0
2218 #define M_FW_DEBUG_CMD_TYPE 0xff
2219 #define V_FW_DEBUG_CMD_TYPE(x) ((x) << S_FW_DEBUG_CMD_TYPE)
2220 #define G_FW_DEBUG_CMD_TYPE(x) \
2221 (((x) >> S_FW_DEBUG_CMD_TYPE) & M_FW_DEBUG_CMD_TYPE)
2223 /******************************************************************************
2224 * P C I E F W R E G I S T E R
2225 **************************************/
2228 * Register definitions for the PCIE_FW register which the firmware uses
2229 * to retain status across RESETs. This register should be considered
2230 * as a READ-ONLY register for Host Software and only to be used to
2231 * track firmware initialization/error state, etc.
2233 #define S_PCIE_FW_ERR 31
2234 #define M_PCIE_FW_ERR 0x1
2235 #define V_PCIE_FW_ERR(x) ((x) << S_PCIE_FW_ERR)
2236 #define G_PCIE_FW_ERR(x) (((x) >> S_PCIE_FW_ERR) & M_PCIE_FW_ERR)
2237 #define F_PCIE_FW_ERR V_PCIE_FW_ERR(1U)
2239 #define S_PCIE_FW_INIT 30
2240 #define M_PCIE_FW_INIT 0x1
2241 #define V_PCIE_FW_INIT(x) ((x) << S_PCIE_FW_INIT)
2242 #define G_PCIE_FW_INIT(x) (((x) >> S_PCIE_FW_INIT) & M_PCIE_FW_INIT)
2243 #define F_PCIE_FW_INIT V_PCIE_FW_INIT(1U)
2245 #define S_PCIE_FW_HALT 29
2246 #define M_PCIE_FW_HALT 0x1
2247 #define V_PCIE_FW_HALT(x) ((x) << S_PCIE_FW_HALT)
2248 #define G_PCIE_FW_HALT(x) (((x) >> S_PCIE_FW_HALT) & M_PCIE_FW_HALT)
2249 #define F_PCIE_FW_HALT V_PCIE_FW_HALT(1U)
2251 #define S_PCIE_FW_EVAL 24
2252 #define M_PCIE_FW_EVAL 0x7
2253 #define V_PCIE_FW_EVAL(x) ((x) << S_PCIE_FW_EVAL)
2254 #define G_PCIE_FW_EVAL(x) (((x) >> S_PCIE_FW_EVAL) & M_PCIE_FW_EVAL)
2256 #define S_PCIE_FW_MASTER_VLD 15
2257 #define M_PCIE_FW_MASTER_VLD 0x1
2258 #define V_PCIE_FW_MASTER_VLD(x) ((x) << S_PCIE_FW_MASTER_VLD)
2259 #define G_PCIE_FW_MASTER_VLD(x) \
2260 (((x) >> S_PCIE_FW_MASTER_VLD) & M_PCIE_FW_MASTER_VLD)
2261 #define F_PCIE_FW_MASTER_VLD V_PCIE_FW_MASTER_VLD(1U)
2263 #define S_PCIE_FW_MASTER 12
2264 #define M_PCIE_FW_MASTER 0x7
2265 #define V_PCIE_FW_MASTER(x) ((x) << S_PCIE_FW_MASTER)
2266 #define G_PCIE_FW_MASTER(x) (((x) >> S_PCIE_FW_MASTER) & M_PCIE_FW_MASTER)
2268 /******************************************************************************
2269 * B I N A R Y H E A D E R F O R M A T
2270 **********************************************/
2273 * firmware binary header format
2277 __u8 chip; /* terminator chip family */
2278 __be16 len512; /* bin length in units of 512-bytes */
2279 __be32 fw_ver; /* firmware version */
2280 __be32 tp_microcode_ver; /* tcp processor microcode version */
2285 __u8 intfver_iscsipdu;
2287 __u8 intfver_fcoepdu;
2291 __u32 magic; /* runtime or bootstrap fw */
2293 __be32 reserved6[23];
2296 #define S_FW_HDR_FW_VER_MAJOR 24
2297 #define M_FW_HDR_FW_VER_MAJOR 0xff
2298 #define V_FW_HDR_FW_VER_MAJOR(x) \
2299 ((x) << S_FW_HDR_FW_VER_MAJOR)
2300 #define G_FW_HDR_FW_VER_MAJOR(x) \
2301 (((x) >> S_FW_HDR_FW_VER_MAJOR) & M_FW_HDR_FW_VER_MAJOR)
2303 #define S_FW_HDR_FW_VER_MINOR 16
2304 #define M_FW_HDR_FW_VER_MINOR 0xff
2305 #define V_FW_HDR_FW_VER_MINOR(x) \
2306 ((x) << S_FW_HDR_FW_VER_MINOR)
2307 #define G_FW_HDR_FW_VER_MINOR(x) \
2308 (((x) >> S_FW_HDR_FW_VER_MINOR) & M_FW_HDR_FW_VER_MINOR)
2310 #define S_FW_HDR_FW_VER_MICRO 8
2311 #define M_FW_HDR_FW_VER_MICRO 0xff
2312 #define V_FW_HDR_FW_VER_MICRO(x) \
2313 ((x) << S_FW_HDR_FW_VER_MICRO)
2314 #define G_FW_HDR_FW_VER_MICRO(x) \
2315 (((x) >> S_FW_HDR_FW_VER_MICRO) & M_FW_HDR_FW_VER_MICRO)
2317 #define S_FW_HDR_FW_VER_BUILD 0
2318 #define M_FW_HDR_FW_VER_BUILD 0xff
2319 #define V_FW_HDR_FW_VER_BUILD(x) \
2320 ((x) << S_FW_HDR_FW_VER_BUILD)
2321 #define G_FW_HDR_FW_VER_BUILD(x) \
2322 (((x) >> S_FW_HDR_FW_VER_BUILD) & M_FW_HDR_FW_VER_BUILD)
2324 #endif /* _T4FW_INTERFACE_H_ */