1 /* SPDX-License-Identifier: BSD-3-Clause
2 * Copyright(c) 2014-2018 Chelsio Communications.
6 #ifndef _T4FW_INTERFACE_H_
7 #define _T4FW_INTERFACE_H_
9 /******************************************************************************
10 * R E T U R N V A L U E S
11 ********************************/
14 FW_SUCCESS = 0, /* completed successfully */
15 FW_EPERM = 1, /* operation not permitted */
16 FW_ENOENT = 2, /* no such file or directory */
17 FW_EIO = 5, /* input/output error; hw bad */
18 FW_ENOEXEC = 8, /* exec format error; inv microcode */
19 FW_EAGAIN = 11, /* try again */
20 FW_ENOMEM = 12, /* out of memory */
21 FW_EFAULT = 14, /* bad address; fw bad */
22 FW_EBUSY = 16, /* resource busy */
23 FW_EEXIST = 17, /* file exists */
24 FW_ENODEV = 19, /* no such device */
25 FW_EINVAL = 22, /* invalid argument */
26 FW_ENOSPC = 28, /* no space left on device */
27 FW_ENOSYS = 38, /* functionality not implemented */
28 FW_ENODATA = 61, /* no data available */
29 FW_EPROTO = 71, /* protocol error */
30 FW_EADDRINUSE = 98, /* address already in use */
31 FW_EADDRNOTAVAIL = 99, /* cannot assigned requested address */
32 FW_ENETDOWN = 100, /* network is down */
33 FW_ENETUNREACH = 101, /* network is unreachable */
34 FW_ENOBUFS = 105, /* no buffer space available */
35 FW_ETIMEDOUT = 110, /* timeout */
36 FW_EINPROGRESS = 115, /* fw internal */
39 /******************************************************************************
40 * M E M O R Y T Y P E s
41 ******************************/
44 FW_MEMTYPE_EDC0 = 0x0,
45 FW_MEMTYPE_EDC1 = 0x1,
46 FW_MEMTYPE_EXTMEM = 0x2,
47 FW_MEMTYPE_FLASH = 0x4,
48 FW_MEMTYPE_INTERNAL = 0x5,
49 FW_MEMTYPE_EXTMEM1 = 0x6,
52 /******************************************************************************
53 * W O R K R E Q U E S T s
54 ********************************/
60 FW_ETH_TX_PKT_WR = 0x08,
61 FW_ETH_TX_PKTS_WR = 0x09,
62 FW_ETH_TX_PKT_VM_WR = 0x11,
63 FW_ETH_TX_PKTS_VM_WR = 0x12,
64 FW_ETH_TX_PKTS2_WR = 0x78,
68 * Generic work request header flit0
75 /* work request opcode (hi)
78 #define M_FW_WR_OP 0xff
79 #define V_FW_WR_OP(x) ((x) << S_FW_WR_OP)
80 #define G_FW_WR_OP(x) (((x) >> S_FW_WR_OP) & M_FW_WR_OP)
82 /* atomic flag (hi) - firmware encapsulates CPLs in CPL_BARRIER
84 #define S_FW_WR_ATOMIC 23
85 #define V_FW_WR_ATOMIC(x) ((x) << S_FW_WR_ATOMIC)
87 /* work request immediate data length (hi)
89 #define S_FW_WR_IMMDLEN 0
90 #define M_FW_WR_IMMDLEN 0xff
91 #define V_FW_WR_IMMDLEN(x) ((x) << S_FW_WR_IMMDLEN)
92 #define G_FW_WR_IMMDLEN(x) \
93 (((x) >> S_FW_WR_IMMDLEN) & M_FW_WR_IMMDLEN)
95 /* egress queue status update to egress queue status entry (lo)
97 #define S_FW_WR_EQUEQ 30
98 #define M_FW_WR_EQUEQ 0x1
99 #define V_FW_WR_EQUEQ(x) ((x) << S_FW_WR_EQUEQ)
100 #define G_FW_WR_EQUEQ(x) (((x) >> S_FW_WR_EQUEQ) & M_FW_WR_EQUEQ)
101 #define F_FW_WR_EQUEQ V_FW_WR_EQUEQ(1U)
103 /* flow context identifier (lo)
105 #define S_FW_WR_FLOWID 8
106 #define V_FW_WR_FLOWID(x) ((x) << S_FW_WR_FLOWID)
108 /* length in units of 16-bytes (lo)
110 #define S_FW_WR_LEN16 0
111 #define M_FW_WR_LEN16 0xff
112 #define V_FW_WR_LEN16(x) ((x) << S_FW_WR_LEN16)
113 #define G_FW_WR_LEN16(x) (((x) >> S_FW_WR_LEN16) & M_FW_WR_LEN16)
115 struct fw_eth_tx_pkt_wr {
117 __be32 equiq_to_len16;
121 #define S_FW_ETH_TX_PKT_WR_IMMDLEN 0
122 #define M_FW_ETH_TX_PKT_WR_IMMDLEN 0x1ff
123 #define V_FW_ETH_TX_PKT_WR_IMMDLEN(x) ((x) << S_FW_ETH_TX_PKT_WR_IMMDLEN)
124 #define G_FW_ETH_TX_PKT_WR_IMMDLEN(x) \
125 (((x) >> S_FW_ETH_TX_PKT_WR_IMMDLEN) & M_FW_ETH_TX_PKT_WR_IMMDLEN)
127 struct fw_eth_tx_pkts_wr {
129 __be32 equiq_to_len16;
136 struct fw_eth_tx_pkt_vm_wr {
138 __be32 equiq_to_len16;
146 struct fw_eth_tx_pkts_vm_wr {
148 __be32 equiq_to_len16;
159 /* filter wr reply code in cookie in CPL_SET_TCB_RPL */
160 enum fw_filter_wr_cookie {
161 FW_FILTER_WR_SUCCESS,
162 FW_FILTER_WR_FLT_ADDED,
163 FW_FILTER_WR_FLT_DELETED,
164 FW_FILTER_WR_SMT_TBL_FULL,
168 struct fw_filter_wr {
173 __be32 del_filter_to_l2tix;
176 __u8 frag_to_ovlan_vldm;
178 __be16 rx_chan_rx_rpl_iq;
179 __be32 maci_to_matchtypem;
200 #define S_FW_FILTER_WR_TID 12
201 #define V_FW_FILTER_WR_TID(x) ((x) << S_FW_FILTER_WR_TID)
203 #define S_FW_FILTER_WR_RQTYPE 11
204 #define V_FW_FILTER_WR_RQTYPE(x) ((x) << S_FW_FILTER_WR_RQTYPE)
206 #define S_FW_FILTER_WR_NOREPLY 10
207 #define V_FW_FILTER_WR_NOREPLY(x) ((x) << S_FW_FILTER_WR_NOREPLY)
209 #define S_FW_FILTER_WR_IQ 0
210 #define V_FW_FILTER_WR_IQ(x) ((x) << S_FW_FILTER_WR_IQ)
212 #define S_FW_FILTER_WR_DEL_FILTER 31
213 #define V_FW_FILTER_WR_DEL_FILTER(x) ((x) << S_FW_FILTER_WR_DEL_FILTER)
214 #define F_FW_FILTER_WR_DEL_FILTER V_FW_FILTER_WR_DEL_FILTER(1U)
216 #define S_FW_FILTER_WR_RPTTID 25
217 #define V_FW_FILTER_WR_RPTTID(x) ((x) << S_FW_FILTER_WR_RPTTID)
219 #define S_FW_FILTER_WR_DROP 24
220 #define V_FW_FILTER_WR_DROP(x) ((x) << S_FW_FILTER_WR_DROP)
222 #define S_FW_FILTER_WR_DIRSTEER 23
223 #define V_FW_FILTER_WR_DIRSTEER(x) ((x) << S_FW_FILTER_WR_DIRSTEER)
225 #define S_FW_FILTER_WR_MASKHASH 22
226 #define V_FW_FILTER_WR_MASKHASH(x) ((x) << S_FW_FILTER_WR_MASKHASH)
228 #define S_FW_FILTER_WR_DIRSTEERHASH 21
229 #define V_FW_FILTER_WR_DIRSTEERHASH(x) ((x) << S_FW_FILTER_WR_DIRSTEERHASH)
231 #define S_FW_FILTER_WR_LPBK 20
232 #define V_FW_FILTER_WR_LPBK(x) ((x) << S_FW_FILTER_WR_LPBK)
234 #define S_FW_FILTER_WR_DMAC 19
235 #define V_FW_FILTER_WR_DMAC(x) ((x) << S_FW_FILTER_WR_DMAC)
237 #define S_FW_FILTER_WR_INSVLAN 17
238 #define V_FW_FILTER_WR_INSVLAN(x) ((x) << S_FW_FILTER_WR_INSVLAN)
240 #define S_FW_FILTER_WR_RMVLAN 16
241 #define V_FW_FILTER_WR_RMVLAN(x) ((x) << S_FW_FILTER_WR_RMVLAN)
243 #define S_FW_FILTER_WR_HITCNTS 15
244 #define V_FW_FILTER_WR_HITCNTS(x) ((x) << S_FW_FILTER_WR_HITCNTS)
246 #define S_FW_FILTER_WR_TXCHAN 13
247 #define V_FW_FILTER_WR_TXCHAN(x) ((x) << S_FW_FILTER_WR_TXCHAN)
249 #define S_FW_FILTER_WR_PRIO 12
250 #define V_FW_FILTER_WR_PRIO(x) ((x) << S_FW_FILTER_WR_PRIO)
252 #define S_FW_FILTER_WR_L2TIX 0
253 #define V_FW_FILTER_WR_L2TIX(x) ((x) << S_FW_FILTER_WR_L2TIX)
255 #define S_FW_FILTER_WR_FRAG 7
256 #define V_FW_FILTER_WR_FRAG(x) ((x) << S_FW_FILTER_WR_FRAG)
258 #define S_FW_FILTER_WR_FRAGM 6
259 #define V_FW_FILTER_WR_FRAGM(x) ((x) << S_FW_FILTER_WR_FRAGM)
261 #define S_FW_FILTER_WR_IVLAN_VLD 5
262 #define V_FW_FILTER_WR_IVLAN_VLD(x) ((x) << S_FW_FILTER_WR_IVLAN_VLD)
264 #define S_FW_FILTER_WR_OVLAN_VLD 4
265 #define V_FW_FILTER_WR_OVLAN_VLD(x) ((x) << S_FW_FILTER_WR_OVLAN_VLD)
267 #define S_FW_FILTER_WR_IVLAN_VLDM 3
268 #define V_FW_FILTER_WR_IVLAN_VLDM(x) ((x) << S_FW_FILTER_WR_IVLAN_VLDM)
270 #define S_FW_FILTER_WR_OVLAN_VLDM 2
271 #define V_FW_FILTER_WR_OVLAN_VLDM(x) ((x) << S_FW_FILTER_WR_OVLAN_VLDM)
273 #define S_FW_FILTER_WR_RX_CHAN 15
274 #define V_FW_FILTER_WR_RX_CHAN(x) ((x) << S_FW_FILTER_WR_RX_CHAN)
276 #define S_FW_FILTER_WR_RX_RPL_IQ 0
277 #define V_FW_FILTER_WR_RX_RPL_IQ(x) ((x) << S_FW_FILTER_WR_RX_RPL_IQ)
279 #define S_FW_FILTER_WR_MACI 23
280 #define V_FW_FILTER_WR_MACI(x) ((x) << S_FW_FILTER_WR_MACI)
282 #define S_FW_FILTER_WR_MACIM 14
283 #define V_FW_FILTER_WR_MACIM(x) ((x) << S_FW_FILTER_WR_MACIM)
285 #define S_FW_FILTER_WR_FCOE 13
286 #define V_FW_FILTER_WR_FCOE(x) ((x) << S_FW_FILTER_WR_FCOE)
288 #define S_FW_FILTER_WR_FCOEM 12
289 #define V_FW_FILTER_WR_FCOEM(x) ((x) << S_FW_FILTER_WR_FCOEM)
291 #define S_FW_FILTER_WR_PORT 9
292 #define V_FW_FILTER_WR_PORT(x) ((x) << S_FW_FILTER_WR_PORT)
294 #define S_FW_FILTER_WR_PORTM 6
295 #define V_FW_FILTER_WR_PORTM(x) ((x) << S_FW_FILTER_WR_PORTM)
297 #define S_FW_FILTER_WR_MATCHTYPE 3
298 #define V_FW_FILTER_WR_MATCHTYPE(x) ((x) << S_FW_FILTER_WR_MATCHTYPE)
300 #define S_FW_FILTER_WR_MATCHTYPEM 0
301 #define V_FW_FILTER_WR_MATCHTYPEM(x) ((x) << S_FW_FILTER_WR_MATCHTYPEM)
303 /******************************************************************************
305 *********************/
308 * The maximum length of time, in miliseconds, that we expect any firmware
309 * command to take to execute and return a reply to the host. The RESET
310 * and INITIALIZE commands can take a fair amount of time to execute but
311 * most execute in far less time than this maximum. This constant is used
312 * by host software to determine how long to wait for a firmware command
313 * reply before declaring the firmware as dead/unreachable ...
315 #define FW_CMD_MAX_TIMEOUT 10000
318 * If a host driver does a HELLO and discovers that there's already a MASTER
319 * selected, we may have to wait for that MASTER to finish issuing RESET,
320 * configuration and INITIALIZE commands. Also, there's a possibility that
321 * our own HELLO may get lost if it happens right as the MASTER is issuign a
322 * RESET command, so we need to be willing to make a few retries of our HELLO.
324 #define FW_CMD_HELLO_TIMEOUT (3 * FW_CMD_MAX_TIMEOUT)
325 #define FW_CMD_HELLO_RETRIES 3
327 enum fw_cmd_opcodes {
332 FW_INITIALIZE_CMD = 0x06,
333 FW_CAPS_CONFIG_CMD = 0x07,
334 FW_PARAMS_CMD = 0x08,
337 FW_EQ_ETH_CMD = 0x12,
338 FW_EQ_CTRL_CMD = 0x13,
340 FW_VI_MAC_CMD = 0x15,
341 FW_VI_RXMODE_CMD = 0x16,
342 FW_VI_ENABLE_CMD = 0x17,
343 FW_VI_STATS_CMD = 0x1a,
345 FW_RSS_IND_TBL_CMD = 0x20,
346 FW_RSS_GLB_CONFIG_CMD = 0x22,
347 FW_RSS_VI_CONFIG_CMD = 0x23,
353 FW_CMD_CAP_PORT = 0x04,
357 * Generic command header flit0
364 #define S_FW_CMD_OP 24
365 #define M_FW_CMD_OP 0xff
366 #define V_FW_CMD_OP(x) ((x) << S_FW_CMD_OP)
367 #define G_FW_CMD_OP(x) (((x) >> S_FW_CMD_OP) & M_FW_CMD_OP)
369 #define S_FW_CMD_REQUEST 23
370 #define M_FW_CMD_REQUEST 0x1
371 #define V_FW_CMD_REQUEST(x) ((x) << S_FW_CMD_REQUEST)
372 #define G_FW_CMD_REQUEST(x) (((x) >> S_FW_CMD_REQUEST) & M_FW_CMD_REQUEST)
373 #define F_FW_CMD_REQUEST V_FW_CMD_REQUEST(1U)
375 #define S_FW_CMD_READ 22
376 #define M_FW_CMD_READ 0x1
377 #define V_FW_CMD_READ(x) ((x) << S_FW_CMD_READ)
378 #define G_FW_CMD_READ(x) (((x) >> S_FW_CMD_READ) & M_FW_CMD_READ)
379 #define F_FW_CMD_READ V_FW_CMD_READ(1U)
381 #define S_FW_CMD_WRITE 21
382 #define M_FW_CMD_WRITE 0x1
383 #define V_FW_CMD_WRITE(x) ((x) << S_FW_CMD_WRITE)
384 #define G_FW_CMD_WRITE(x) (((x) >> S_FW_CMD_WRITE) & M_FW_CMD_WRITE)
385 #define F_FW_CMD_WRITE V_FW_CMD_WRITE(1U)
387 #define S_FW_CMD_EXEC 20
388 #define M_FW_CMD_EXEC 0x1
389 #define V_FW_CMD_EXEC(x) ((x) << S_FW_CMD_EXEC)
390 #define G_FW_CMD_EXEC(x) (((x) >> S_FW_CMD_EXEC) & M_FW_CMD_EXEC)
391 #define F_FW_CMD_EXEC V_FW_CMD_EXEC(1U)
393 #define S_FW_CMD_RETVAL 8
394 #define M_FW_CMD_RETVAL 0xff
395 #define V_FW_CMD_RETVAL(x) ((x) << S_FW_CMD_RETVAL)
396 #define G_FW_CMD_RETVAL(x) (((x) >> S_FW_CMD_RETVAL) & M_FW_CMD_RETVAL)
398 #define S_FW_CMD_LEN16 0
399 #define M_FW_CMD_LEN16 0xff
400 #define V_FW_CMD_LEN16(x) ((x) << S_FW_CMD_LEN16)
401 #define G_FW_CMD_LEN16(x) (((x) >> S_FW_CMD_LEN16) & M_FW_CMD_LEN16)
403 #define FW_LEN16(fw_struct) V_FW_CMD_LEN16(sizeof(fw_struct) / 16)
407 enum fw_ldst_addrspc {
408 FW_LDST_ADDRSPC_TP_PIO = 0x0010,
412 __be32 op_to_addrspace;
413 __be32 cycles_to_len16;
415 struct fw_ldst_addrval {
419 struct fw_ldst_idctxt {
421 __be32 msg_ctxtflush;
431 struct fw_ldst_mdio {
447 struct fw_ldst_func {
455 struct fw_ldst_pcie {
465 struct fw_ldst_i2c_deprecated {
489 #define S_FW_LDST_CMD_ADDRSPACE 0
490 #define M_FW_LDST_CMD_ADDRSPACE 0xff
491 #define V_FW_LDST_CMD_ADDRSPACE(x) ((x) << S_FW_LDST_CMD_ADDRSPACE)
493 struct fw_reset_cmd {
500 #define S_FW_RESET_CMD_HALT 31
501 #define M_FW_RESET_CMD_HALT 0x1
502 #define V_FW_RESET_CMD_HALT(x) ((x) << S_FW_RESET_CMD_HALT)
503 #define G_FW_RESET_CMD_HALT(x) \
504 (((x) >> S_FW_RESET_CMD_HALT) & M_FW_RESET_CMD_HALT)
505 #define F_FW_RESET_CMD_HALT V_FW_RESET_CMD_HALT(1U)
508 FW_HELLO_CMD_STAGE_OS = 0,
511 struct fw_hello_cmd {
514 __be32 err_to_clearinit;
518 #define S_FW_HELLO_CMD_ERR 31
519 #define M_FW_HELLO_CMD_ERR 0x1
520 #define V_FW_HELLO_CMD_ERR(x) ((x) << S_FW_HELLO_CMD_ERR)
521 #define G_FW_HELLO_CMD_ERR(x) \
522 (((x) >> S_FW_HELLO_CMD_ERR) & M_FW_HELLO_CMD_ERR)
523 #define F_FW_HELLO_CMD_ERR V_FW_HELLO_CMD_ERR(1U)
525 #define S_FW_HELLO_CMD_INIT 30
526 #define M_FW_HELLO_CMD_INIT 0x1
527 #define V_FW_HELLO_CMD_INIT(x) ((x) << S_FW_HELLO_CMD_INIT)
528 #define G_FW_HELLO_CMD_INIT(x) \
529 (((x) >> S_FW_HELLO_CMD_INIT) & M_FW_HELLO_CMD_INIT)
530 #define F_FW_HELLO_CMD_INIT V_FW_HELLO_CMD_INIT(1U)
532 #define S_FW_HELLO_CMD_MASTERDIS 29
533 #define M_FW_HELLO_CMD_MASTERDIS 0x1
534 #define V_FW_HELLO_CMD_MASTERDIS(x) ((x) << S_FW_HELLO_CMD_MASTERDIS)
535 #define G_FW_HELLO_CMD_MASTERDIS(x) \
536 (((x) >> S_FW_HELLO_CMD_MASTERDIS) & M_FW_HELLO_CMD_MASTERDIS)
537 #define F_FW_HELLO_CMD_MASTERDIS V_FW_HELLO_CMD_MASTERDIS(1U)
539 #define S_FW_HELLO_CMD_MASTERFORCE 28
540 #define M_FW_HELLO_CMD_MASTERFORCE 0x1
541 #define V_FW_HELLO_CMD_MASTERFORCE(x) ((x) << S_FW_HELLO_CMD_MASTERFORCE)
542 #define G_FW_HELLO_CMD_MASTERFORCE(x) \
543 (((x) >> S_FW_HELLO_CMD_MASTERFORCE) & M_FW_HELLO_CMD_MASTERFORCE)
544 #define F_FW_HELLO_CMD_MASTERFORCE V_FW_HELLO_CMD_MASTERFORCE(1U)
546 #define S_FW_HELLO_CMD_MBMASTER 24
547 #define M_FW_HELLO_CMD_MBMASTER 0xf
548 #define V_FW_HELLO_CMD_MBMASTER(x) ((x) << S_FW_HELLO_CMD_MBMASTER)
549 #define G_FW_HELLO_CMD_MBMASTER(x) \
550 (((x) >> S_FW_HELLO_CMD_MBMASTER) & M_FW_HELLO_CMD_MBMASTER)
552 #define S_FW_HELLO_CMD_MBASYNCNOT 20
553 #define M_FW_HELLO_CMD_MBASYNCNOT 0x7
554 #define V_FW_HELLO_CMD_MBASYNCNOT(x) ((x) << S_FW_HELLO_CMD_MBASYNCNOT)
555 #define G_FW_HELLO_CMD_MBASYNCNOT(x) \
556 (((x) >> S_FW_HELLO_CMD_MBASYNCNOT) & M_FW_HELLO_CMD_MBASYNCNOT)
558 #define S_FW_HELLO_CMD_STAGE 17
559 #define M_FW_HELLO_CMD_STAGE 0x7
560 #define V_FW_HELLO_CMD_STAGE(x) ((x) << S_FW_HELLO_CMD_STAGE)
561 #define G_FW_HELLO_CMD_STAGE(x) \
562 (((x) >> S_FW_HELLO_CMD_STAGE) & M_FW_HELLO_CMD_STAGE)
564 #define S_FW_HELLO_CMD_CLEARINIT 16
565 #define M_FW_HELLO_CMD_CLEARINIT 0x1
566 #define V_FW_HELLO_CMD_CLEARINIT(x) ((x) << S_FW_HELLO_CMD_CLEARINIT)
567 #define G_FW_HELLO_CMD_CLEARINIT(x) \
568 (((x) >> S_FW_HELLO_CMD_CLEARINIT) & M_FW_HELLO_CMD_CLEARINIT)
569 #define F_FW_HELLO_CMD_CLEARINIT V_FW_HELLO_CMD_CLEARINIT(1U)
577 struct fw_initialize_cmd {
583 enum fw_caps_config_nic {
584 FW_CAPS_CONFIG_NIC_HASHFILTER = 0x00000020,
585 FW_CAPS_CONFIG_NIC_ETHOFLD = 0x00000040,
589 FW_MEMTYPE_CF_FLASH = FW_MEMTYPE_FLASH,
592 struct fw_caps_config_cmd {
594 __be32 cfvalid_to_len16;
612 #define S_FW_CAPS_CONFIG_CMD_CFVALID 27
613 #define M_FW_CAPS_CONFIG_CMD_CFVALID 0x1
614 #define V_FW_CAPS_CONFIG_CMD_CFVALID(x) ((x) << S_FW_CAPS_CONFIG_CMD_CFVALID)
615 #define G_FW_CAPS_CONFIG_CMD_CFVALID(x) \
616 (((x) >> S_FW_CAPS_CONFIG_CMD_CFVALID) & M_FW_CAPS_CONFIG_CMD_CFVALID)
617 #define F_FW_CAPS_CONFIG_CMD_CFVALID V_FW_CAPS_CONFIG_CMD_CFVALID(1U)
619 #define S_FW_CAPS_CONFIG_CMD_MEMTYPE_CF 24
620 #define M_FW_CAPS_CONFIG_CMD_MEMTYPE_CF 0x7
621 #define V_FW_CAPS_CONFIG_CMD_MEMTYPE_CF(x) \
622 ((x) << S_FW_CAPS_CONFIG_CMD_MEMTYPE_CF)
623 #define G_FW_CAPS_CONFIG_CMD_MEMTYPE_CF(x) \
624 (((x) >> S_FW_CAPS_CONFIG_CMD_MEMTYPE_CF) & \
625 M_FW_CAPS_CONFIG_CMD_MEMTYPE_CF)
627 #define S_FW_CAPS_CONFIG_CMD_MEMADDR64K_CF 16
628 #define M_FW_CAPS_CONFIG_CMD_MEMADDR64K_CF 0xff
629 #define V_FW_CAPS_CONFIG_CMD_MEMADDR64K_CF(x) \
630 ((x) << S_FW_CAPS_CONFIG_CMD_MEMADDR64K_CF)
631 #define G_FW_CAPS_CONFIG_CMD_MEMADDR64K_CF(x) \
632 (((x) >> S_FW_CAPS_CONFIG_CMD_MEMADDR64K_CF) & \
633 M_FW_CAPS_CONFIG_CMD_MEMADDR64K_CF)
636 * params command mnemonics
638 enum fw_params_mnem {
639 FW_PARAMS_MNEM_DEV = 1, /* device params */
640 FW_PARAMS_MNEM_PFVF = 2, /* function params */
641 FW_PARAMS_MNEM_REG = 3, /* limited register access */
642 FW_PARAMS_MNEM_DMAQ = 4, /* dma queue params */
648 enum fw_params_param_dev {
649 FW_PARAMS_PARAM_DEV_CCLK = 0x00, /* chip core clock in khz */
650 FW_PARAMS_PARAM_DEV_PORTVEC = 0x01, /* the port vector */
651 FW_PARAMS_PARAM_DEV_NTID = 0x02, /* reads the number of TIDs
652 * allocated by the device's
655 FW_PARAMS_PARAM_DEV_FWREV = 0x0B, /* fw version */
656 FW_PARAMS_PARAM_DEV_TPREV = 0x0C, /* tp version */
657 FW_PARAMS_PARAM_DEV_ULPTX_MEMWRITE_DSGL = 0x17,
661 * physical and virtual function parameters
663 enum fw_params_param_pfvf {
664 FW_PARAMS_PARAM_PFVF_CLIP_START = 0x03,
665 FW_PARAMS_PARAM_PFVF_CLIP_END = 0x04,
666 FW_PARAMS_PARAM_PFVF_FILTER_START = 0x05,
667 FW_PARAMS_PARAM_PFVF_FILTER_END = 0x06,
668 FW_PARAMS_PARAM_PFVF_CPLFW4MSG_ENCAP = 0x31,
669 FW_PARAMS_PARAM_PFVF_PORT_CAPS32 = 0x3A
673 * dma queue parameters
675 enum fw_params_param_dmaq {
676 FW_PARAMS_PARAM_DMAQ_IQ_INTCNTTHRESH = 0x01,
677 FW_PARAMS_PARAM_DMAQ_CONM_CTXT = 0x20,
680 #define S_FW_PARAMS_MNEM 24
681 #define M_FW_PARAMS_MNEM 0xff
682 #define V_FW_PARAMS_MNEM(x) ((x) << S_FW_PARAMS_MNEM)
683 #define G_FW_PARAMS_MNEM(x) \
684 (((x) >> S_FW_PARAMS_MNEM) & M_FW_PARAMS_MNEM)
686 #define S_FW_PARAMS_PARAM_X 16
687 #define M_FW_PARAMS_PARAM_X 0xff
688 #define V_FW_PARAMS_PARAM_X(x) ((x) << S_FW_PARAMS_PARAM_X)
689 #define G_FW_PARAMS_PARAM_X(x) \
690 (((x) >> S_FW_PARAMS_PARAM_X) & M_FW_PARAMS_PARAM_X)
692 #define S_FW_PARAMS_PARAM_Y 8
693 #define M_FW_PARAMS_PARAM_Y 0xff
694 #define V_FW_PARAMS_PARAM_Y(x) ((x) << S_FW_PARAMS_PARAM_Y)
695 #define G_FW_PARAMS_PARAM_Y(x) \
696 (((x) >> S_FW_PARAMS_PARAM_Y) & M_FW_PARAMS_PARAM_Y)
698 #define S_FW_PARAMS_PARAM_Z 0
699 #define M_FW_PARAMS_PARAM_Z 0xff
700 #define V_FW_PARAMS_PARAM_Z(x) ((x) << S_FW_PARAMS_PARAM_Z)
701 #define G_FW_PARAMS_PARAM_Z(x) \
702 (((x) >> S_FW_PARAMS_PARAM_Z) & M_FW_PARAMS_PARAM_Z)
704 #define S_FW_PARAMS_PARAM_YZ 0
705 #define M_FW_PARAMS_PARAM_YZ 0xffff
706 #define V_FW_PARAMS_PARAM_YZ(x) ((x) << S_FW_PARAMS_PARAM_YZ)
707 #define G_FW_PARAMS_PARAM_YZ(x) \
708 (((x) >> S_FW_PARAMS_PARAM_YZ) & M_FW_PARAMS_PARAM_YZ)
710 #define S_FW_PARAMS_PARAM_XYZ 0
711 #define M_FW_PARAMS_PARAM_XYZ 0xffffff
712 #define V_FW_PARAMS_PARAM_XYZ(x) ((x) << S_FW_PARAMS_PARAM_XYZ)
714 struct fw_params_cmd {
717 struct fw_params_param {
723 #define S_FW_PARAMS_CMD_PFN 8
724 #define M_FW_PARAMS_CMD_PFN 0x7
725 #define V_FW_PARAMS_CMD_PFN(x) ((x) << S_FW_PARAMS_CMD_PFN)
726 #define G_FW_PARAMS_CMD_PFN(x) \
727 (((x) >> S_FW_PARAMS_CMD_PFN) & M_FW_PARAMS_CMD_PFN)
729 #define S_FW_PARAMS_CMD_VFN 0
730 #define M_FW_PARAMS_CMD_VFN 0xff
731 #define V_FW_PARAMS_CMD_VFN(x) ((x) << S_FW_PARAMS_CMD_VFN)
732 #define G_FW_PARAMS_CMD_VFN(x) \
733 (((x) >> S_FW_PARAMS_CMD_VFN) & M_FW_PARAMS_CMD_VFN)
740 __be32 tc_to_nexactf;
741 __be32 r_caps_to_nethctrl;
747 #define S_FW_PFVF_CMD_NIQFLINT 20
748 #define M_FW_PFVF_CMD_NIQFLINT 0xfff
749 #define G_FW_PFVF_CMD_NIQFLINT(x) \
750 (((x) >> S_FW_PFVF_CMD_NIQFLINT) & M_FW_PFVF_CMD_NIQFLINT)
752 #define S_FW_PFVF_CMD_NIQ 0
753 #define M_FW_PFVF_CMD_NIQ 0xfffff
754 #define G_FW_PFVF_CMD_NIQ(x) \
755 (((x) >> S_FW_PFVF_CMD_NIQ) & M_FW_PFVF_CMD_NIQ)
757 #define S_FW_PFVF_CMD_PMASK 20
758 #define M_FW_PFVF_CMD_PMASK 0xf
759 #define G_FW_PFVF_CMD_PMASK(x) \
760 (((x) >> S_FW_PFVF_CMD_PMASK) & M_FW_PFVF_CMD_PMASK)
762 #define S_FW_PFVF_CMD_NEQ 0
763 #define M_FW_PFVF_CMD_NEQ 0xfffff
764 #define G_FW_PFVF_CMD_NEQ(x) \
765 (((x) >> S_FW_PFVF_CMD_NEQ) & M_FW_PFVF_CMD_NEQ)
767 #define S_FW_PFVF_CMD_TC 24
768 #define M_FW_PFVF_CMD_TC 0xff
769 #define G_FW_PFVF_CMD_TC(x) \
770 (((x) >> S_FW_PFVF_CMD_TC) & M_FW_PFVF_CMD_TC)
772 #define S_FW_PFVF_CMD_NVI 16
773 #define M_FW_PFVF_CMD_NVI 0xff
774 #define G_FW_PFVF_CMD_NVI(x) \
775 (((x) >> S_FW_PFVF_CMD_NVI) & M_FW_PFVF_CMD_NVI)
777 #define S_FW_PFVF_CMD_NEXACTF 0
778 #define M_FW_PFVF_CMD_NEXACTF 0xffff
779 #define G_FW_PFVF_CMD_NEXACTF(x) \
780 (((x) >> S_FW_PFVF_CMD_NEXACTF) & M_FW_PFVF_CMD_NEXACTF)
782 #define S_FW_PFVF_CMD_R_CAPS 24
783 #define M_FW_PFVF_CMD_R_CAPS 0xff
784 #define G_FW_PFVF_CMD_R_CAPS(x) \
785 (((x) >> S_FW_PFVF_CMD_R_CAPS) & M_FW_PFVF_CMD_R_CAPS)
787 #define S_FW_PFVF_CMD_WX_CAPS 16
788 #define M_FW_PFVF_CMD_WX_CAPS 0xff
789 #define G_FW_PFVF_CMD_WX_CAPS(x) \
790 (((x) >> S_FW_PFVF_CMD_WX_CAPS) & M_FW_PFVF_CMD_WX_CAPS)
792 #define S_FW_PFVF_CMD_NETHCTRL 0
793 #define M_FW_PFVF_CMD_NETHCTRL 0xffff
794 #define G_FW_PFVF_CMD_NETHCTRL(x) \
795 (((x) >> S_FW_PFVF_CMD_NETHCTRL) & M_FW_PFVF_CMD_NETHCTRL)
798 * ingress queue type; the first 1K ingress queues can have associated 0,
799 * 1 or 2 free lists and an interrupt, all other ingress queues lack these
803 FW_IQ_TYPE_FL_INT_CAP,
808 __be32 alloc_to_len16;
813 __be32 type_to_iqandstindex;
814 __be16 iqdroprss_to_iqesize;
817 __be32 iqns_to_fl0congen;
818 __be16 fl0dcaen_to_fl0cidxfthresh;
821 __be32 fl1cngchmap_to_fl1congen;
822 __be16 fl1dcaen_to_fl1cidxfthresh;
827 #define S_FW_IQ_CMD_PFN 8
828 #define M_FW_IQ_CMD_PFN 0x7
829 #define V_FW_IQ_CMD_PFN(x) ((x) << S_FW_IQ_CMD_PFN)
830 #define G_FW_IQ_CMD_PFN(x) (((x) >> S_FW_IQ_CMD_PFN) & M_FW_IQ_CMD_PFN)
832 #define S_FW_IQ_CMD_VFN 0
833 #define M_FW_IQ_CMD_VFN 0xff
834 #define V_FW_IQ_CMD_VFN(x) ((x) << S_FW_IQ_CMD_VFN)
835 #define G_FW_IQ_CMD_VFN(x) (((x) >> S_FW_IQ_CMD_VFN) & M_FW_IQ_CMD_VFN)
837 #define S_FW_IQ_CMD_ALLOC 31
838 #define M_FW_IQ_CMD_ALLOC 0x1
839 #define V_FW_IQ_CMD_ALLOC(x) ((x) << S_FW_IQ_CMD_ALLOC)
840 #define G_FW_IQ_CMD_ALLOC(x) \
841 (((x) >> S_FW_IQ_CMD_ALLOC) & M_FW_IQ_CMD_ALLOC)
842 #define F_FW_IQ_CMD_ALLOC V_FW_IQ_CMD_ALLOC(1U)
844 #define S_FW_IQ_CMD_FREE 30
845 #define M_FW_IQ_CMD_FREE 0x1
846 #define V_FW_IQ_CMD_FREE(x) ((x) << S_FW_IQ_CMD_FREE)
847 #define G_FW_IQ_CMD_FREE(x) (((x) >> S_FW_IQ_CMD_FREE) & M_FW_IQ_CMD_FREE)
848 #define F_FW_IQ_CMD_FREE V_FW_IQ_CMD_FREE(1U)
850 #define S_FW_IQ_CMD_IQSTART 28
851 #define M_FW_IQ_CMD_IQSTART 0x1
852 #define V_FW_IQ_CMD_IQSTART(x) ((x) << S_FW_IQ_CMD_IQSTART)
853 #define G_FW_IQ_CMD_IQSTART(x) \
854 (((x) >> S_FW_IQ_CMD_IQSTART) & M_FW_IQ_CMD_IQSTART)
855 #define F_FW_IQ_CMD_IQSTART V_FW_IQ_CMD_IQSTART(1U)
857 #define S_FW_IQ_CMD_IQSTOP 27
858 #define M_FW_IQ_CMD_IQSTOP 0x1
859 #define V_FW_IQ_CMD_IQSTOP(x) ((x) << S_FW_IQ_CMD_IQSTOP)
860 #define G_FW_IQ_CMD_IQSTOP(x) \
861 (((x) >> S_FW_IQ_CMD_IQSTOP) & M_FW_IQ_CMD_IQSTOP)
862 #define F_FW_IQ_CMD_IQSTOP V_FW_IQ_CMD_IQSTOP(1U)
864 #define S_FW_IQ_CMD_TYPE 29
865 #define M_FW_IQ_CMD_TYPE 0x7
866 #define V_FW_IQ_CMD_TYPE(x) ((x) << S_FW_IQ_CMD_TYPE)
867 #define G_FW_IQ_CMD_TYPE(x) (((x) >> S_FW_IQ_CMD_TYPE) & M_FW_IQ_CMD_TYPE)
869 #define S_FW_IQ_CMD_IQASYNCH 28
870 #define M_FW_IQ_CMD_IQASYNCH 0x1
871 #define V_FW_IQ_CMD_IQASYNCH(x) ((x) << S_FW_IQ_CMD_IQASYNCH)
872 #define G_FW_IQ_CMD_IQASYNCH(x) \
873 (((x) >> S_FW_IQ_CMD_IQASYNCH) & M_FW_IQ_CMD_IQASYNCH)
874 #define F_FW_IQ_CMD_IQASYNCH V_FW_IQ_CMD_IQASYNCH(1U)
876 #define S_FW_IQ_CMD_VIID 16
877 #define M_FW_IQ_CMD_VIID 0xfff
878 #define V_FW_IQ_CMD_VIID(x) ((x) << S_FW_IQ_CMD_VIID)
879 #define G_FW_IQ_CMD_VIID(x) (((x) >> S_FW_IQ_CMD_VIID) & M_FW_IQ_CMD_VIID)
881 #define S_FW_IQ_CMD_IQANDST 15
882 #define M_FW_IQ_CMD_IQANDST 0x1
883 #define V_FW_IQ_CMD_IQANDST(x) ((x) << S_FW_IQ_CMD_IQANDST)
884 #define G_FW_IQ_CMD_IQANDST(x) \
885 (((x) >> S_FW_IQ_CMD_IQANDST) & M_FW_IQ_CMD_IQANDST)
886 #define F_FW_IQ_CMD_IQANDST V_FW_IQ_CMD_IQANDST(1U)
888 #define S_FW_IQ_CMD_IQANUD 12
889 #define M_FW_IQ_CMD_IQANUD 0x3
890 #define V_FW_IQ_CMD_IQANUD(x) ((x) << S_FW_IQ_CMD_IQANUD)
891 #define G_FW_IQ_CMD_IQANUD(x) \
892 (((x) >> S_FW_IQ_CMD_IQANUD) & M_FW_IQ_CMD_IQANUD)
894 #define S_FW_IQ_CMD_IQANDSTINDEX 0
895 #define M_FW_IQ_CMD_IQANDSTINDEX 0xfff
896 #define V_FW_IQ_CMD_IQANDSTINDEX(x) ((x) << S_FW_IQ_CMD_IQANDSTINDEX)
897 #define G_FW_IQ_CMD_IQANDSTINDEX(x) \
898 (((x) >> S_FW_IQ_CMD_IQANDSTINDEX) & M_FW_IQ_CMD_IQANDSTINDEX)
900 #define S_FW_IQ_CMD_IQGTSMODE 14
901 #define M_FW_IQ_CMD_IQGTSMODE 0x1
902 #define V_FW_IQ_CMD_IQGTSMODE(x) ((x) << S_FW_IQ_CMD_IQGTSMODE)
903 #define G_FW_IQ_CMD_IQGTSMODE(x) \
904 (((x) >> S_FW_IQ_CMD_IQGTSMODE) & M_FW_IQ_CMD_IQGTSMODE)
905 #define F_FW_IQ_CMD_IQGTSMODE V_FW_IQ_CMD_IQGTSMODE(1U)
907 #define S_FW_IQ_CMD_IQPCIECH 12
908 #define M_FW_IQ_CMD_IQPCIECH 0x3
909 #define V_FW_IQ_CMD_IQPCIECH(x) ((x) << S_FW_IQ_CMD_IQPCIECH)
910 #define G_FW_IQ_CMD_IQPCIECH(x) \
911 (((x) >> S_FW_IQ_CMD_IQPCIECH) & M_FW_IQ_CMD_IQPCIECH)
913 #define S_FW_IQ_CMD_IQINTCNTTHRESH 4
914 #define M_FW_IQ_CMD_IQINTCNTTHRESH 0x3
915 #define V_FW_IQ_CMD_IQINTCNTTHRESH(x) ((x) << S_FW_IQ_CMD_IQINTCNTTHRESH)
916 #define G_FW_IQ_CMD_IQINTCNTTHRESH(x) \
917 (((x) >> S_FW_IQ_CMD_IQINTCNTTHRESH) & M_FW_IQ_CMD_IQINTCNTTHRESH)
919 #define S_FW_IQ_CMD_IQESIZE 0
920 #define M_FW_IQ_CMD_IQESIZE 0x3
921 #define V_FW_IQ_CMD_IQESIZE(x) ((x) << S_FW_IQ_CMD_IQESIZE)
922 #define G_FW_IQ_CMD_IQESIZE(x) \
923 (((x) >> S_FW_IQ_CMD_IQESIZE) & M_FW_IQ_CMD_IQESIZE)
925 #define S_FW_IQ_CMD_IQRO 30
926 #define M_FW_IQ_CMD_IQRO 0x1
927 #define V_FW_IQ_CMD_IQRO(x) ((x) << S_FW_IQ_CMD_IQRO)
928 #define G_FW_IQ_CMD_IQRO(x) \
929 (((x) >> S_FW_IQ_CMD_IQRO) & M_FW_IQ_CMD_IQRO)
930 #define F_FW_IQ_CMD_IQRO V_FW_IQ_CMD_IQRO(1U)
932 #define S_FW_IQ_CMD_IQFLINTCONGEN 27
933 #define M_FW_IQ_CMD_IQFLINTCONGEN 0x1
934 #define V_FW_IQ_CMD_IQFLINTCONGEN(x) ((x) << S_FW_IQ_CMD_IQFLINTCONGEN)
935 #define G_FW_IQ_CMD_IQFLINTCONGEN(x) \
936 (((x) >> S_FW_IQ_CMD_IQFLINTCONGEN) & M_FW_IQ_CMD_IQFLINTCONGEN)
937 #define F_FW_IQ_CMD_IQFLINTCONGEN V_FW_IQ_CMD_IQFLINTCONGEN(1U)
939 #define S_FW_IQ_CMD_FL0CNGCHMAP 20
940 #define M_FW_IQ_CMD_FL0CNGCHMAP 0xf
941 #define V_FW_IQ_CMD_FL0CNGCHMAP(x) ((x) << S_FW_IQ_CMD_FL0CNGCHMAP)
942 #define G_FW_IQ_CMD_FL0CNGCHMAP(x) \
943 (((x) >> S_FW_IQ_CMD_FL0CNGCHMAP) & M_FW_IQ_CMD_FL0CNGCHMAP)
945 #define S_FW_IQ_CMD_FL0DATARO 12
946 #define M_FW_IQ_CMD_FL0DATARO 0x1
947 #define V_FW_IQ_CMD_FL0DATARO(x) ((x) << S_FW_IQ_CMD_FL0DATARO)
948 #define G_FW_IQ_CMD_FL0DATARO(x) \
949 (((x) >> S_FW_IQ_CMD_FL0DATARO) & M_FW_IQ_CMD_FL0DATARO)
950 #define F_FW_IQ_CMD_FL0DATARO V_FW_IQ_CMD_FL0DATARO(1U)
952 #define S_FW_IQ_CMD_FL0CONGCIF 11
953 #define M_FW_IQ_CMD_FL0CONGCIF 0x1
954 #define V_FW_IQ_CMD_FL0CONGCIF(x) ((x) << S_FW_IQ_CMD_FL0CONGCIF)
955 #define G_FW_IQ_CMD_FL0CONGCIF(x) \
956 (((x) >> S_FW_IQ_CMD_FL0CONGCIF) & M_FW_IQ_CMD_FL0CONGCIF)
957 #define F_FW_IQ_CMD_FL0CONGCIF V_FW_IQ_CMD_FL0CONGCIF(1U)
959 #define S_FW_IQ_CMD_FL0FETCHRO 6
960 #define M_FW_IQ_CMD_FL0FETCHRO 0x1
961 #define V_FW_IQ_CMD_FL0FETCHRO(x) ((x) << S_FW_IQ_CMD_FL0FETCHRO)
962 #define G_FW_IQ_CMD_FL0FETCHRO(x) \
963 (((x) >> S_FW_IQ_CMD_FL0FETCHRO) & M_FW_IQ_CMD_FL0FETCHRO)
964 #define F_FW_IQ_CMD_FL0FETCHRO V_FW_IQ_CMD_FL0FETCHRO(1U)
966 #define S_FW_IQ_CMD_FL0HOSTFCMODE 4
967 #define M_FW_IQ_CMD_FL0HOSTFCMODE 0x3
968 #define V_FW_IQ_CMD_FL0HOSTFCMODE(x) ((x) << S_FW_IQ_CMD_FL0HOSTFCMODE)
969 #define G_FW_IQ_CMD_FL0HOSTFCMODE(x) \
970 (((x) >> S_FW_IQ_CMD_FL0HOSTFCMODE) & M_FW_IQ_CMD_FL0HOSTFCMODE)
972 #define S_FW_IQ_CMD_FL0PADEN 2
973 #define M_FW_IQ_CMD_FL0PADEN 0x1
974 #define V_FW_IQ_CMD_FL0PADEN(x) ((x) << S_FW_IQ_CMD_FL0PADEN)
975 #define G_FW_IQ_CMD_FL0PADEN(x) \
976 (((x) >> S_FW_IQ_CMD_FL0PADEN) & M_FW_IQ_CMD_FL0PADEN)
977 #define F_FW_IQ_CMD_FL0PADEN V_FW_IQ_CMD_FL0PADEN(1U)
979 #define S_FW_IQ_CMD_FL0PACKEN 1
980 #define M_FW_IQ_CMD_FL0PACKEN 0x1
981 #define V_FW_IQ_CMD_FL0PACKEN(x) ((x) << S_FW_IQ_CMD_FL0PACKEN)
982 #define G_FW_IQ_CMD_FL0PACKEN(x) \
983 (((x) >> S_FW_IQ_CMD_FL0PACKEN) & M_FW_IQ_CMD_FL0PACKEN)
984 #define F_FW_IQ_CMD_FL0PACKEN V_FW_IQ_CMD_FL0PACKEN(1U)
986 #define S_FW_IQ_CMD_FL0CONGEN 0
987 #define M_FW_IQ_CMD_FL0CONGEN 0x1
988 #define V_FW_IQ_CMD_FL0CONGEN(x) ((x) << S_FW_IQ_CMD_FL0CONGEN)
989 #define G_FW_IQ_CMD_FL0CONGEN(x) \
990 (((x) >> S_FW_IQ_CMD_FL0CONGEN) & M_FW_IQ_CMD_FL0CONGEN)
991 #define F_FW_IQ_CMD_FL0CONGEN V_FW_IQ_CMD_FL0CONGEN(1U)
993 #define S_FW_IQ_CMD_FL0FBMIN 7
994 #define M_FW_IQ_CMD_FL0FBMIN 0x7
995 #define V_FW_IQ_CMD_FL0FBMIN(x) ((x) << S_FW_IQ_CMD_FL0FBMIN)
996 #define G_FW_IQ_CMD_FL0FBMIN(x) \
997 (((x) >> S_FW_IQ_CMD_FL0FBMIN) & M_FW_IQ_CMD_FL0FBMIN)
999 #define S_FW_IQ_CMD_FL0FBMAX 4
1000 #define M_FW_IQ_CMD_FL0FBMAX 0x7
1001 #define V_FW_IQ_CMD_FL0FBMAX(x) ((x) << S_FW_IQ_CMD_FL0FBMAX)
1002 #define G_FW_IQ_CMD_FL0FBMAX(x) \
1003 (((x) >> S_FW_IQ_CMD_FL0FBMAX) & M_FW_IQ_CMD_FL0FBMAX)
1005 struct fw_eq_eth_cmd {
1007 __be32 alloc_to_len16;
1009 __be32 physeqid_pkd;
1010 __be32 fetchszm_to_iqid;
1011 __be32 dcaen_to_eqsize;
1013 __be32 autoequiqe_to_viid;
1018 #define S_FW_EQ_ETH_CMD_PFN 8
1019 #define M_FW_EQ_ETH_CMD_PFN 0x7
1020 #define V_FW_EQ_ETH_CMD_PFN(x) ((x) << S_FW_EQ_ETH_CMD_PFN)
1021 #define G_FW_EQ_ETH_CMD_PFN(x) \
1022 (((x) >> S_FW_EQ_ETH_CMD_PFN) & M_FW_EQ_ETH_CMD_PFN)
1024 #define S_FW_EQ_ETH_CMD_VFN 0
1025 #define M_FW_EQ_ETH_CMD_VFN 0xff
1026 #define V_FW_EQ_ETH_CMD_VFN(x) ((x) << S_FW_EQ_ETH_CMD_VFN)
1027 #define G_FW_EQ_ETH_CMD_VFN(x) \
1028 (((x) >> S_FW_EQ_ETH_CMD_VFN) & M_FW_EQ_ETH_CMD_VFN)
1030 #define S_FW_EQ_ETH_CMD_ALLOC 31
1031 #define M_FW_EQ_ETH_CMD_ALLOC 0x1
1032 #define V_FW_EQ_ETH_CMD_ALLOC(x) ((x) << S_FW_EQ_ETH_CMD_ALLOC)
1033 #define G_FW_EQ_ETH_CMD_ALLOC(x) \
1034 (((x) >> S_FW_EQ_ETH_CMD_ALLOC) & M_FW_EQ_ETH_CMD_ALLOC)
1035 #define F_FW_EQ_ETH_CMD_ALLOC V_FW_EQ_ETH_CMD_ALLOC(1U)
1037 #define S_FW_EQ_ETH_CMD_FREE 30
1038 #define M_FW_EQ_ETH_CMD_FREE 0x1
1039 #define V_FW_EQ_ETH_CMD_FREE(x) ((x) << S_FW_EQ_ETH_CMD_FREE)
1040 #define G_FW_EQ_ETH_CMD_FREE(x) \
1041 (((x) >> S_FW_EQ_ETH_CMD_FREE) & M_FW_EQ_ETH_CMD_FREE)
1042 #define F_FW_EQ_ETH_CMD_FREE V_FW_EQ_ETH_CMD_FREE(1U)
1044 #define S_FW_EQ_ETH_CMD_EQSTART 28
1045 #define M_FW_EQ_ETH_CMD_EQSTART 0x1
1046 #define V_FW_EQ_ETH_CMD_EQSTART(x) ((x) << S_FW_EQ_ETH_CMD_EQSTART)
1047 #define G_FW_EQ_ETH_CMD_EQSTART(x) \
1048 (((x) >> S_FW_EQ_ETH_CMD_EQSTART) & M_FW_EQ_ETH_CMD_EQSTART)
1049 #define F_FW_EQ_ETH_CMD_EQSTART V_FW_EQ_ETH_CMD_EQSTART(1U)
1051 #define S_FW_EQ_ETH_CMD_EQID 0
1052 #define M_FW_EQ_ETH_CMD_EQID 0xfffff
1053 #define V_FW_EQ_ETH_CMD_EQID(x) ((x) << S_FW_EQ_ETH_CMD_EQID)
1054 #define G_FW_EQ_ETH_CMD_EQID(x) \
1055 (((x) >> S_FW_EQ_ETH_CMD_EQID) & M_FW_EQ_ETH_CMD_EQID)
1057 #define S_FW_EQ_ETH_CMD_PHYSEQID 0
1058 #define M_FW_EQ_ETH_CMD_PHYSEQID 0xfffff
1059 #define G_FW_EQ_ETH_CMD_PHYSEQID(x) \
1060 (((x) >> S_FW_EQ_ETH_CMD_PHYSEQID) & M_FW_EQ_ETH_CMD_PHYSEQID)
1062 #define S_FW_EQ_ETH_CMD_FETCHRO 22
1063 #define M_FW_EQ_ETH_CMD_FETCHRO 0x1
1064 #define V_FW_EQ_ETH_CMD_FETCHRO(x) ((x) << S_FW_EQ_ETH_CMD_FETCHRO)
1065 #define G_FW_EQ_ETH_CMD_FETCHRO(x) \
1066 (((x) >> S_FW_EQ_ETH_CMD_FETCHRO) & M_FW_EQ_ETH_CMD_FETCHRO)
1067 #define F_FW_EQ_ETH_CMD_FETCHRO V_FW_EQ_ETH_CMD_FETCHRO(1U)
1069 #define S_FW_EQ_ETH_CMD_HOSTFCMODE 20
1070 #define M_FW_EQ_ETH_CMD_HOSTFCMODE 0x3
1071 #define V_FW_EQ_ETH_CMD_HOSTFCMODE(x) ((x) << S_FW_EQ_ETH_CMD_HOSTFCMODE)
1072 #define G_FW_EQ_ETH_CMD_HOSTFCMODE(x) \
1073 (((x) >> S_FW_EQ_ETH_CMD_HOSTFCMODE) & M_FW_EQ_ETH_CMD_HOSTFCMODE)
1075 #define S_FW_EQ_ETH_CMD_PCIECHN 16
1076 #define M_FW_EQ_ETH_CMD_PCIECHN 0x3
1077 #define V_FW_EQ_ETH_CMD_PCIECHN(x) ((x) << S_FW_EQ_ETH_CMD_PCIECHN)
1078 #define G_FW_EQ_ETH_CMD_PCIECHN(x) \
1079 (((x) >> S_FW_EQ_ETH_CMD_PCIECHN) & M_FW_EQ_ETH_CMD_PCIECHN)
1081 #define S_FW_EQ_ETH_CMD_IQID 0
1082 #define M_FW_EQ_ETH_CMD_IQID 0xffff
1083 #define V_FW_EQ_ETH_CMD_IQID(x) ((x) << S_FW_EQ_ETH_CMD_IQID)
1084 #define G_FW_EQ_ETH_CMD_IQID(x) \
1085 (((x) >> S_FW_EQ_ETH_CMD_IQID) & M_FW_EQ_ETH_CMD_IQID)
1087 #define S_FW_EQ_ETH_CMD_FBMIN 23
1088 #define M_FW_EQ_ETH_CMD_FBMIN 0x7
1089 #define V_FW_EQ_ETH_CMD_FBMIN(x) ((x) << S_FW_EQ_ETH_CMD_FBMIN)
1090 #define G_FW_EQ_ETH_CMD_FBMIN(x) \
1091 (((x) >> S_FW_EQ_ETH_CMD_FBMIN) & M_FW_EQ_ETH_CMD_FBMIN)
1093 #define S_FW_EQ_ETH_CMD_FBMAX 20
1094 #define M_FW_EQ_ETH_CMD_FBMAX 0x7
1095 #define V_FW_EQ_ETH_CMD_FBMAX(x) ((x) << S_FW_EQ_ETH_CMD_FBMAX)
1096 #define G_FW_EQ_ETH_CMD_FBMAX(x) \
1097 (((x) >> S_FW_EQ_ETH_CMD_FBMAX) & M_FW_EQ_ETH_CMD_FBMAX)
1099 #define S_FW_EQ_ETH_CMD_CIDXFTHRESH 16
1100 #define M_FW_EQ_ETH_CMD_CIDXFTHRESH 0x7
1101 #define V_FW_EQ_ETH_CMD_CIDXFTHRESH(x) ((x) << S_FW_EQ_ETH_CMD_CIDXFTHRESH)
1102 #define G_FW_EQ_ETH_CMD_CIDXFTHRESH(x) \
1103 (((x) >> S_FW_EQ_ETH_CMD_CIDXFTHRESH) & M_FW_EQ_ETH_CMD_CIDXFTHRESH)
1105 #define S_FW_EQ_ETH_CMD_EQSIZE 0
1106 #define M_FW_EQ_ETH_CMD_EQSIZE 0xffff
1107 #define V_FW_EQ_ETH_CMD_EQSIZE(x) ((x) << S_FW_EQ_ETH_CMD_EQSIZE)
1108 #define G_FW_EQ_ETH_CMD_EQSIZE(x) \
1109 (((x) >> S_FW_EQ_ETH_CMD_EQSIZE) & M_FW_EQ_ETH_CMD_EQSIZE)
1111 #define S_FW_EQ_ETH_CMD_AUTOEQUEQE 30
1112 #define M_FW_EQ_ETH_CMD_AUTOEQUEQE 0x1
1113 #define V_FW_EQ_ETH_CMD_AUTOEQUEQE(x) ((x) << S_FW_EQ_ETH_CMD_AUTOEQUEQE)
1114 #define G_FW_EQ_ETH_CMD_AUTOEQUEQE(x) \
1115 (((x) >> S_FW_EQ_ETH_CMD_AUTOEQUEQE) & M_FW_EQ_ETH_CMD_AUTOEQUEQE)
1116 #define F_FW_EQ_ETH_CMD_AUTOEQUEQE V_FW_EQ_ETH_CMD_AUTOEQUEQE(1U)
1118 #define S_FW_EQ_ETH_CMD_VIID 16
1119 #define M_FW_EQ_ETH_CMD_VIID 0xfff
1120 #define V_FW_EQ_ETH_CMD_VIID(x) ((x) << S_FW_EQ_ETH_CMD_VIID)
1121 #define G_FW_EQ_ETH_CMD_VIID(x) \
1122 (((x) >> S_FW_EQ_ETH_CMD_VIID) & M_FW_EQ_ETH_CMD_VIID)
1124 struct fw_eq_ctrl_cmd {
1126 __be32 alloc_to_len16;
1127 __be32 cmpliqid_eqid;
1128 __be32 physeqid_pkd;
1129 __be32 fetchszm_to_iqid;
1130 __be32 dcaen_to_eqsize;
1134 #define S_FW_EQ_CTRL_CMD_PFN 8
1135 #define V_FW_EQ_CTRL_CMD_PFN(x) ((x) << S_FW_EQ_CTRL_CMD_PFN)
1137 #define S_FW_EQ_CTRL_CMD_VFN 0
1138 #define V_FW_EQ_CTRL_CMD_VFN(x) ((x) << S_FW_EQ_CTRL_CMD_VFN)
1140 #define S_FW_EQ_CTRL_CMD_ALLOC 31
1141 #define V_FW_EQ_CTRL_CMD_ALLOC(x) ((x) << S_FW_EQ_CTRL_CMD_ALLOC)
1142 #define F_FW_EQ_CTRL_CMD_ALLOC V_FW_EQ_CTRL_CMD_ALLOC(1U)
1144 #define S_FW_EQ_CTRL_CMD_FREE 30
1145 #define V_FW_EQ_CTRL_CMD_FREE(x) ((x) << S_FW_EQ_CTRL_CMD_FREE)
1146 #define F_FW_EQ_CTRL_CMD_FREE V_FW_EQ_CTRL_CMD_FREE(1U)
1148 #define S_FW_EQ_CTRL_CMD_EQSTART 28
1149 #define V_FW_EQ_CTRL_CMD_EQSTART(x) ((x) << S_FW_EQ_CTRL_CMD_EQSTART)
1150 #define F_FW_EQ_CTRL_CMD_EQSTART V_FW_EQ_CTRL_CMD_EQSTART(1U)
1152 #define S_FW_EQ_CTRL_CMD_CMPLIQID 20
1153 #define V_FW_EQ_CTRL_CMD_CMPLIQID(x) ((x) << S_FW_EQ_CTRL_CMD_CMPLIQID)
1155 #define S_FW_EQ_CTRL_CMD_EQID 0
1156 #define M_FW_EQ_CTRL_CMD_EQID 0xfffff
1157 #define V_FW_EQ_CTRL_CMD_EQID(x) ((x) << S_FW_EQ_CTRL_CMD_EQID)
1158 #define G_FW_EQ_CTRL_CMD_EQID(x) \
1159 (((x) >> S_FW_EQ_CTRL_CMD_EQID) & M_FW_EQ_CTRL_CMD_EQID)
1161 #define S_FW_EQ_CTRL_CMD_PHYSEQID 0
1162 #define M_FW_EQ_CTRL_CMD_PHYSEQID 0xfffff
1163 #define V_FW_EQ_CTRL_CMD_PHYSEQID(x) ((x) << S_FW_EQ_CTRL_CMD_PHYSEQID)
1164 #define G_FW_EQ_CTRL_CMD_PHYSEQID(x) \
1165 (((x) >> S_FW_EQ_CTRL_CMD_PHYSEQID) & M_FW_EQ_CTRL_CMD_PHYSEQID)
1167 #define S_FW_EQ_CTRL_CMD_FETCHRO 22
1168 #define V_FW_EQ_CTRL_CMD_FETCHRO(x) ((x) << S_FW_EQ_CTRL_CMD_FETCHRO)
1169 #define F_FW_EQ_CTRL_CMD_FETCHRO V_FW_EQ_CTRL_CMD_FETCHRO(1U)
1171 #define S_FW_EQ_CTRL_CMD_HOSTFCMODE 20
1172 #define M_FW_EQ_CTRL_CMD_HOSTFCMODE 0x3
1173 #define V_FW_EQ_CTRL_CMD_HOSTFCMODE(x) ((x) << S_FW_EQ_CTRL_CMD_HOSTFCMODE)
1175 #define S_FW_EQ_CTRL_CMD_PCIECHN 16
1176 #define V_FW_EQ_CTRL_CMD_PCIECHN(x) ((x) << S_FW_EQ_CTRL_CMD_PCIECHN)
1178 #define S_FW_EQ_CTRL_CMD_IQID 0
1179 #define V_FW_EQ_CTRL_CMD_IQID(x) ((x) << S_FW_EQ_CTRL_CMD_IQID)
1181 #define S_FW_EQ_CTRL_CMD_FBMIN 23
1182 #define V_FW_EQ_CTRL_CMD_FBMIN(x) ((x) << S_FW_EQ_CTRL_CMD_FBMIN)
1184 #define S_FW_EQ_CTRL_CMD_FBMAX 20
1185 #define V_FW_EQ_CTRL_CMD_FBMAX(x) ((x) << S_FW_EQ_CTRL_CMD_FBMAX)
1187 #define S_FW_EQ_CTRL_CMD_CIDXFTHRESH 16
1188 #define V_FW_EQ_CTRL_CMD_CIDXFTHRESH(x) ((x) << S_FW_EQ_CTRL_CMD_CIDXFTHRESH)
1190 #define S_FW_EQ_CTRL_CMD_EQSIZE 0
1191 #define V_FW_EQ_CTRL_CMD_EQSIZE(x) ((x) << S_FW_EQ_CTRL_CMD_EQSIZE)
1199 __be32 alloc_to_len16;
1200 __be16 type_to_viid;
1205 __be16 norss_rsssize;
1215 #define S_FW_VI_CMD_PFN 8
1216 #define M_FW_VI_CMD_PFN 0x7
1217 #define V_FW_VI_CMD_PFN(x) ((x) << S_FW_VI_CMD_PFN)
1218 #define G_FW_VI_CMD_PFN(x) (((x) >> S_FW_VI_CMD_PFN) & M_FW_VI_CMD_PFN)
1220 #define S_FW_VI_CMD_VFN 0
1221 #define M_FW_VI_CMD_VFN 0xff
1222 #define V_FW_VI_CMD_VFN(x) ((x) << S_FW_VI_CMD_VFN)
1223 #define G_FW_VI_CMD_VFN(x) (((x) >> S_FW_VI_CMD_VFN) & M_FW_VI_CMD_VFN)
1225 #define S_FW_VI_CMD_ALLOC 31
1226 #define M_FW_VI_CMD_ALLOC 0x1
1227 #define V_FW_VI_CMD_ALLOC(x) ((x) << S_FW_VI_CMD_ALLOC)
1228 #define G_FW_VI_CMD_ALLOC(x) \
1229 (((x) >> S_FW_VI_CMD_ALLOC) & M_FW_VI_CMD_ALLOC)
1230 #define F_FW_VI_CMD_ALLOC V_FW_VI_CMD_ALLOC(1U)
1232 #define S_FW_VI_CMD_FREE 30
1233 #define M_FW_VI_CMD_FREE 0x1
1234 #define V_FW_VI_CMD_FREE(x) ((x) << S_FW_VI_CMD_FREE)
1235 #define G_FW_VI_CMD_FREE(x) (((x) >> S_FW_VI_CMD_FREE) & M_FW_VI_CMD_FREE)
1236 #define F_FW_VI_CMD_FREE V_FW_VI_CMD_FREE(1U)
1238 #define S_FW_VI_CMD_TYPE 15
1239 #define M_FW_VI_CMD_TYPE 0x1
1240 #define V_FW_VI_CMD_TYPE(x) ((x) << S_FW_VI_CMD_TYPE)
1241 #define G_FW_VI_CMD_TYPE(x) (((x) >> S_FW_VI_CMD_TYPE) & M_FW_VI_CMD_TYPE)
1242 #define F_FW_VI_CMD_TYPE V_FW_VI_CMD_TYPE(1U)
1244 #define S_FW_VI_CMD_FUNC 12
1245 #define M_FW_VI_CMD_FUNC 0x7
1246 #define V_FW_VI_CMD_FUNC(x) ((x) << S_FW_VI_CMD_FUNC)
1247 #define G_FW_VI_CMD_FUNC(x) (((x) >> S_FW_VI_CMD_FUNC) & M_FW_VI_CMD_FUNC)
1249 #define S_FW_VI_CMD_VIID 0
1250 #define M_FW_VI_CMD_VIID 0xfff
1251 #define V_FW_VI_CMD_VIID(x) ((x) << S_FW_VI_CMD_VIID)
1252 #define G_FW_VI_CMD_VIID(x) (((x) >> S_FW_VI_CMD_VIID) & M_FW_VI_CMD_VIID)
1254 #define S_FW_VI_CMD_PORTID 4
1255 #define M_FW_VI_CMD_PORTID 0xf
1256 #define V_FW_VI_CMD_PORTID(x) ((x) << S_FW_VI_CMD_PORTID)
1257 #define G_FW_VI_CMD_PORTID(x) \
1258 (((x) >> S_FW_VI_CMD_PORTID) & M_FW_VI_CMD_PORTID)
1260 #define S_FW_VI_CMD_RSSSIZE 0
1261 #define M_FW_VI_CMD_RSSSIZE 0x7ff
1262 #define V_FW_VI_CMD_RSSSIZE(x) ((x) << S_FW_VI_CMD_RSSSIZE)
1263 #define G_FW_VI_CMD_RSSSIZE(x) \
1264 (((x) >> S_FW_VI_CMD_RSSSIZE) & M_FW_VI_CMD_RSSSIZE)
1266 /* Special VI_MAC command index ids */
1267 #define FW_VI_MAC_ADD_MAC 0x3FF
1268 #define FW_VI_MAC_ADD_PERSIST_MAC 0x3FE
1270 enum fw_vi_mac_smac {
1271 FW_VI_MAC_MPS_TCAM_ENTRY,
1272 FW_VI_MAC_SMT_AND_MPSTCAM
1275 struct fw_vi_mac_cmd {
1277 __be32 freemacs_to_len16;
1279 struct fw_vi_mac_exact {
1280 __be16 valid_to_idx;
1283 struct fw_vi_mac_hash {
1289 #define S_FW_VI_MAC_CMD_VIID 0
1290 #define M_FW_VI_MAC_CMD_VIID 0xfff
1291 #define V_FW_VI_MAC_CMD_VIID(x) ((x) << S_FW_VI_MAC_CMD_VIID)
1292 #define G_FW_VI_MAC_CMD_VIID(x) \
1293 (((x) >> S_FW_VI_MAC_CMD_VIID) & M_FW_VI_MAC_CMD_VIID)
1295 #define S_FW_VI_MAC_CMD_VALID 15
1296 #define M_FW_VI_MAC_CMD_VALID 0x1
1297 #define V_FW_VI_MAC_CMD_VALID(x) ((x) << S_FW_VI_MAC_CMD_VALID)
1298 #define G_FW_VI_MAC_CMD_VALID(x) \
1299 (((x) >> S_FW_VI_MAC_CMD_VALID) & M_FW_VI_MAC_CMD_VALID)
1300 #define F_FW_VI_MAC_CMD_VALID V_FW_VI_MAC_CMD_VALID(1U)
1302 #define S_FW_VI_MAC_CMD_SMAC_RESULT 10
1303 #define M_FW_VI_MAC_CMD_SMAC_RESULT 0x3
1304 #define V_FW_VI_MAC_CMD_SMAC_RESULT(x) ((x) << S_FW_VI_MAC_CMD_SMAC_RESULT)
1305 #define G_FW_VI_MAC_CMD_SMAC_RESULT(x) \
1306 (((x) >> S_FW_VI_MAC_CMD_SMAC_RESULT) & M_FW_VI_MAC_CMD_SMAC_RESULT)
1308 #define S_FW_VI_MAC_CMD_IDX 0
1309 #define M_FW_VI_MAC_CMD_IDX 0x3ff
1310 #define V_FW_VI_MAC_CMD_IDX(x) ((x) << S_FW_VI_MAC_CMD_IDX)
1311 #define G_FW_VI_MAC_CMD_IDX(x) \
1312 (((x) >> S_FW_VI_MAC_CMD_IDX) & M_FW_VI_MAC_CMD_IDX)
1314 struct fw_vi_rxmode_cmd {
1316 __be32 retval_len16;
1317 __be32 mtu_to_vlanexen;
1321 #define S_FW_VI_RXMODE_CMD_VIID 0
1322 #define M_FW_VI_RXMODE_CMD_VIID 0xfff
1323 #define V_FW_VI_RXMODE_CMD_VIID(x) ((x) << S_FW_VI_RXMODE_CMD_VIID)
1324 #define G_FW_VI_RXMODE_CMD_VIID(x) \
1325 (((x) >> S_FW_VI_RXMODE_CMD_VIID) & M_FW_VI_RXMODE_CMD_VIID)
1327 #define S_FW_VI_RXMODE_CMD_MTU 16
1328 #define M_FW_VI_RXMODE_CMD_MTU 0xffff
1329 #define V_FW_VI_RXMODE_CMD_MTU(x) ((x) << S_FW_VI_RXMODE_CMD_MTU)
1330 #define G_FW_VI_RXMODE_CMD_MTU(x) \
1331 (((x) >> S_FW_VI_RXMODE_CMD_MTU) & M_FW_VI_RXMODE_CMD_MTU)
1333 #define S_FW_VI_RXMODE_CMD_PROMISCEN 14
1334 #define M_FW_VI_RXMODE_CMD_PROMISCEN 0x3
1335 #define V_FW_VI_RXMODE_CMD_PROMISCEN(x) ((x) << S_FW_VI_RXMODE_CMD_PROMISCEN)
1336 #define G_FW_VI_RXMODE_CMD_PROMISCEN(x) \
1337 (((x) >> S_FW_VI_RXMODE_CMD_PROMISCEN) & M_FW_VI_RXMODE_CMD_PROMISCEN)
1339 #define S_FW_VI_RXMODE_CMD_ALLMULTIEN 12
1340 #define M_FW_VI_RXMODE_CMD_ALLMULTIEN 0x3
1341 #define V_FW_VI_RXMODE_CMD_ALLMULTIEN(x) \
1342 ((x) << S_FW_VI_RXMODE_CMD_ALLMULTIEN)
1343 #define G_FW_VI_RXMODE_CMD_ALLMULTIEN(x) \
1344 (((x) >> S_FW_VI_RXMODE_CMD_ALLMULTIEN) & M_FW_VI_RXMODE_CMD_ALLMULTIEN)
1346 #define S_FW_VI_RXMODE_CMD_BROADCASTEN 10
1347 #define M_FW_VI_RXMODE_CMD_BROADCASTEN 0x3
1348 #define V_FW_VI_RXMODE_CMD_BROADCASTEN(x) \
1349 ((x) << S_FW_VI_RXMODE_CMD_BROADCASTEN)
1350 #define G_FW_VI_RXMODE_CMD_BROADCASTEN(x) \
1351 (((x) >> S_FW_VI_RXMODE_CMD_BROADCASTEN) & \
1352 M_FW_VI_RXMODE_CMD_BROADCASTEN)
1354 #define S_FW_VI_RXMODE_CMD_VLANEXEN 8
1355 #define M_FW_VI_RXMODE_CMD_VLANEXEN 0x3
1356 #define V_FW_VI_RXMODE_CMD_VLANEXEN(x) ((x) << S_FW_VI_RXMODE_CMD_VLANEXEN)
1357 #define G_FW_VI_RXMODE_CMD_VLANEXEN(x) \
1358 (((x) >> S_FW_VI_RXMODE_CMD_VLANEXEN) & M_FW_VI_RXMODE_CMD_VLANEXEN)
1360 struct fw_vi_enable_cmd {
1362 __be32 ien_to_len16;
1368 #define S_FW_VI_ENABLE_CMD_VIID 0
1369 #define M_FW_VI_ENABLE_CMD_VIID 0xfff
1370 #define V_FW_VI_ENABLE_CMD_VIID(x) ((x) << S_FW_VI_ENABLE_CMD_VIID)
1371 #define G_FW_VI_ENABLE_CMD_VIID(x) \
1372 (((x) >> S_FW_VI_ENABLE_CMD_VIID) & M_FW_VI_ENABLE_CMD_VIID)
1374 #define S_FW_VI_ENABLE_CMD_IEN 31
1375 #define M_FW_VI_ENABLE_CMD_IEN 0x1
1376 #define V_FW_VI_ENABLE_CMD_IEN(x) ((x) << S_FW_VI_ENABLE_CMD_IEN)
1377 #define G_FW_VI_ENABLE_CMD_IEN(x) \
1378 (((x) >> S_FW_VI_ENABLE_CMD_IEN) & M_FW_VI_ENABLE_CMD_IEN)
1379 #define F_FW_VI_ENABLE_CMD_IEN V_FW_VI_ENABLE_CMD_IEN(1U)
1381 #define S_FW_VI_ENABLE_CMD_EEN 30
1382 #define M_FW_VI_ENABLE_CMD_EEN 0x1
1383 #define V_FW_VI_ENABLE_CMD_EEN(x) ((x) << S_FW_VI_ENABLE_CMD_EEN)
1384 #define G_FW_VI_ENABLE_CMD_EEN(x) \
1385 (((x) >> S_FW_VI_ENABLE_CMD_EEN) & M_FW_VI_ENABLE_CMD_EEN)
1386 #define F_FW_VI_ENABLE_CMD_EEN V_FW_VI_ENABLE_CMD_EEN(1U)
1388 #define S_FW_VI_ENABLE_CMD_DCB_INFO 28
1389 #define M_FW_VI_ENABLE_CMD_DCB_INFO 0x1
1390 #define V_FW_VI_ENABLE_CMD_DCB_INFO(x) ((x) << S_FW_VI_ENABLE_CMD_DCB_INFO)
1391 #define G_FW_VI_ENABLE_CMD_DCB_INFO(x) \
1392 (((x) >> S_FW_VI_ENABLE_CMD_DCB_INFO) & M_FW_VI_ENABLE_CMD_DCB_INFO)
1393 #define F_FW_VI_ENABLE_CMD_DCB_INFO V_FW_VI_ENABLE_CMD_DCB_INFO(1U)
1395 /* VI VF stats offset definitions */
1396 #define VI_VF_NUM_STATS 16
1398 /* VI PF stats offset definitions */
1399 #define VI_PF_NUM_STATS 17
1400 enum fw_vi_stats_pf_index {
1401 FW_VI_PF_STAT_TX_BCAST_BYTES_IX,
1402 FW_VI_PF_STAT_TX_BCAST_FRAMES_IX,
1403 FW_VI_PF_STAT_TX_MCAST_BYTES_IX,
1404 FW_VI_PF_STAT_TX_MCAST_FRAMES_IX,
1405 FW_VI_PF_STAT_TX_UCAST_BYTES_IX,
1406 FW_VI_PF_STAT_TX_UCAST_FRAMES_IX,
1407 FW_VI_PF_STAT_TX_OFLD_BYTES_IX,
1408 FW_VI_PF_STAT_TX_OFLD_FRAMES_IX,
1409 FW_VI_PF_STAT_RX_BYTES_IX,
1410 FW_VI_PF_STAT_RX_FRAMES_IX,
1411 FW_VI_PF_STAT_RX_BCAST_BYTES_IX,
1412 FW_VI_PF_STAT_RX_BCAST_FRAMES_IX,
1413 FW_VI_PF_STAT_RX_MCAST_BYTES_IX,
1414 FW_VI_PF_STAT_RX_MCAST_FRAMES_IX,
1415 FW_VI_PF_STAT_RX_UCAST_BYTES_IX,
1416 FW_VI_PF_STAT_RX_UCAST_FRAMES_IX,
1417 FW_VI_PF_STAT_RX_ERR_FRAMES_IX
1420 struct fw_vi_stats_cmd {
1422 __be32 retval_len16;
1424 struct fw_vi_stats_ctl {
1435 struct fw_vi_stats_pf {
1436 __be64 tx_bcast_bytes;
1437 __be64 tx_bcast_frames;
1438 __be64 tx_mcast_bytes;
1439 __be64 tx_mcast_frames;
1440 __be64 tx_ucast_bytes;
1441 __be64 tx_ucast_frames;
1442 __be64 tx_offload_bytes;
1443 __be64 tx_offload_frames;
1445 __be64 rx_pf_frames;
1446 __be64 rx_bcast_bytes;
1447 __be64 rx_bcast_frames;
1448 __be64 rx_mcast_bytes;
1449 __be64 rx_mcast_frames;
1450 __be64 rx_ucast_bytes;
1451 __be64 rx_ucast_frames;
1452 __be64 rx_err_frames;
1454 struct fw_vi_stats_vf {
1455 __be64 tx_bcast_bytes;
1456 __be64 tx_bcast_frames;
1457 __be64 tx_mcast_bytes;
1458 __be64 tx_mcast_frames;
1459 __be64 tx_ucast_bytes;
1460 __be64 tx_ucast_frames;
1461 __be64 tx_drop_frames;
1462 __be64 tx_offload_bytes;
1463 __be64 tx_offload_frames;
1464 __be64 rx_bcast_bytes;
1465 __be64 rx_bcast_frames;
1466 __be64 rx_mcast_bytes;
1467 __be64 rx_mcast_frames;
1468 __be64 rx_ucast_bytes;
1469 __be64 rx_ucast_frames;
1470 __be64 rx_err_frames;
1475 #define S_FW_VI_STATS_CMD_VIID 0
1476 #define V_FW_VI_STATS_CMD_VIID(x) ((x) << S_FW_VI_STATS_CMD_VIID)
1478 #define S_FW_VI_STATS_CMD_NSTATS 12
1479 #define V_FW_VI_STATS_CMD_NSTATS(x) ((x) << S_FW_VI_STATS_CMD_NSTATS)
1481 #define S_FW_VI_STATS_CMD_IX 0
1482 #define V_FW_VI_STATS_CMD_IX(x) ((x) << S_FW_VI_STATS_CMD_IX)
1484 /* old 16-bit port capabilities bitmap */
1486 FW_PORT_CAP_SPEED_100M = 0x0001,
1487 FW_PORT_CAP_SPEED_1G = 0x0002,
1488 FW_PORT_CAP_SPEED_25G = 0x0004,
1489 FW_PORT_CAP_SPEED_10G = 0x0008,
1490 FW_PORT_CAP_SPEED_40G = 0x0010,
1491 FW_PORT_CAP_SPEED_100G = 0x0020,
1492 FW_PORT_CAP_FC_RX = 0x0040,
1493 FW_PORT_CAP_FC_TX = 0x0080,
1494 FW_PORT_CAP_ANEG = 0x0100,
1495 FW_PORT_CAP_MDIX = 0x0200,
1496 FW_PORT_CAP_MDIAUTO = 0x0400,
1497 FW_PORT_CAP_FEC_RS = 0x0800,
1498 FW_PORT_CAP_FEC_BASER_RS = 0x1000,
1499 FW_PORT_CAP_FEC_RESERVED = 0x2000,
1500 FW_PORT_CAP_802_3_PAUSE = 0x4000,
1501 FW_PORT_CAP_802_3_ASM_DIR = 0x8000,
1504 #define S_FW_PORT_CAP_SPEED 0
1505 #define M_FW_PORT_CAP_SPEED 0x3f
1506 #define V_FW_PORT_CAP_SPEED(x) ((x) << S_FW_PORT_CAP_SPEED)
1507 #define G_FW_PORT_CAP_SPEED(x) \
1508 (((x) >> S_FW_PORT_CAP_SPEED) & M_FW_PORT_CAP_SPEED)
1511 FW_PORT_CAP_MDI_AUTO,
1514 #define S_FW_PORT_CAP_MDI 9
1515 #define M_FW_PORT_CAP_MDI 3
1516 #define V_FW_PORT_CAP_MDI(x) ((x) << S_FW_PORT_CAP_MDI)
1517 #define G_FW_PORT_CAP_MDI(x) (((x) >> S_FW_PORT_CAP_MDI) & M_FW_PORT_CAP_MDI)
1519 /* new 32-bit port capabilities bitmap (fw_port_cap32_t) */
1520 #define FW_PORT_CAP32_SPEED_100M 0x00000001UL
1521 #define FW_PORT_CAP32_SPEED_1G 0x00000002UL
1522 #define FW_PORT_CAP32_SPEED_10G 0x00000004UL
1523 #define FW_PORT_CAP32_SPEED_25G 0x00000008UL
1524 #define FW_PORT_CAP32_SPEED_40G 0x00000010UL
1525 #define FW_PORT_CAP32_SPEED_50G 0x00000020UL
1526 #define FW_PORT_CAP32_SPEED_100G 0x00000040UL
1527 #define FW_PORT_CAP32_FC_RX 0x00010000UL
1528 #define FW_PORT_CAP32_FC_TX 0x00020000UL
1529 #define FW_PORT_CAP32_802_3_PAUSE 0x00040000UL
1530 #define FW_PORT_CAP32_802_3_ASM_DIR 0x00080000UL
1531 #define FW_PORT_CAP32_ANEG 0x00100000UL
1532 #define FW_PORT_CAP32_MDIX 0x00200000UL
1533 #define FW_PORT_CAP32_MDIAUTO 0x00400000UL
1534 #define FW_PORT_CAP32_FEC_RS 0x00800000UL
1535 #define FW_PORT_CAP32_FEC_BASER_RS 0x01000000UL
1537 #define S_FW_PORT_CAP32_SPEED 0
1538 #define M_FW_PORT_CAP32_SPEED 0xfff
1539 #define V_FW_PORT_CAP32_SPEED(x) ((x) << S_FW_PORT_CAP32_SPEED)
1540 #define G_FW_PORT_CAP32_SPEED(x) \
1541 (((x) >> S_FW_PORT_CAP32_SPEED) & M_FW_PORT_CAP32_SPEED)
1543 enum fw_port_mdi32 {
1544 FW_PORT_CAP32_MDI_AUTO,
1547 #define S_FW_PORT_CAP32_MDI 21
1548 #define M_FW_PORT_CAP32_MDI 3
1549 #define V_FW_PORT_CAP32_MDI(x) ((x) << S_FW_PORT_CAP32_MDI)
1550 #define G_FW_PORT_CAP32_MDI(x) \
1551 (((x) >> S_FW_PORT_CAP32_MDI) & M_FW_PORT_CAP32_MDI)
1553 enum fw_port_action {
1554 FW_PORT_ACTION_L1_CFG = 0x0001,
1555 FW_PORT_ACTION_GET_PORT_INFO = 0x0003,
1556 FW_PORT_ACTION_L1_CFG32 = 0x0009,
1557 FW_PORT_ACTION_GET_PORT_INFO32 = 0x000a,
1560 struct fw_port_cmd {
1561 __be32 op_to_portid;
1562 __be32 action_to_len16;
1564 struct fw_port_l1cfg {
1568 struct fw_port_l2cfg {
1570 __u8 ovlan3_to_ivlan0;
1572 __be16 txipg_force_pinfo;
1583 struct fw_port_info {
1584 __be32 lstatus_to_modtype;
1595 struct fw_port_diags {
1601 struct fw_port_dcb_pgid {
1608 struct fw_port_dcb_pgrate {
1612 __u8 num_tcs_supported;
1616 struct fw_port_dcb_priorate {
1620 __u8 strict_priorate[8];
1622 struct fw_port_dcb_pfc {
1629 struct fw_port_app_priority {
1638 struct fw_port_dcb_control {
1641 __be16 dcb_version_to_app_state;
1646 struct fw_port_l1cfg32 {
1650 struct fw_port_info32 {
1651 __be32 lstatus32_to_cbllen32;
1652 __be32 auxlinfo32_mtu32;
1661 #define S_FW_PORT_CMD_PORTID 0
1662 #define M_FW_PORT_CMD_PORTID 0xf
1663 #define V_FW_PORT_CMD_PORTID(x) ((x) << S_FW_PORT_CMD_PORTID)
1664 #define G_FW_PORT_CMD_PORTID(x) \
1665 (((x) >> S_FW_PORT_CMD_PORTID) & M_FW_PORT_CMD_PORTID)
1667 #define S_FW_PORT_CMD_ACTION 16
1668 #define M_FW_PORT_CMD_ACTION 0xffff
1669 #define V_FW_PORT_CMD_ACTION(x) ((x) << S_FW_PORT_CMD_ACTION)
1670 #define G_FW_PORT_CMD_ACTION(x) \
1671 (((x) >> S_FW_PORT_CMD_ACTION) & M_FW_PORT_CMD_ACTION)
1673 #define S_FW_PORT_CMD_LSTATUS 31
1674 #define M_FW_PORT_CMD_LSTATUS 0x1
1675 #define V_FW_PORT_CMD_LSTATUS(x) ((x) << S_FW_PORT_CMD_LSTATUS)
1676 #define G_FW_PORT_CMD_LSTATUS(x) \
1677 (((x) >> S_FW_PORT_CMD_LSTATUS) & M_FW_PORT_CMD_LSTATUS)
1678 #define F_FW_PORT_CMD_LSTATUS V_FW_PORT_CMD_LSTATUS(1U)
1680 #define S_FW_PORT_CMD_LSPEED 24
1681 #define M_FW_PORT_CMD_LSPEED 0x3f
1682 #define V_FW_PORT_CMD_LSPEED(x) ((x) << S_FW_PORT_CMD_LSPEED)
1683 #define G_FW_PORT_CMD_LSPEED(x) \
1684 (((x) >> S_FW_PORT_CMD_LSPEED) & M_FW_PORT_CMD_LSPEED)
1686 #define S_FW_PORT_CMD_TXPAUSE 23
1687 #define M_FW_PORT_CMD_TXPAUSE 0x1
1688 #define V_FW_PORT_CMD_TXPAUSE(x) ((x) << S_FW_PORT_CMD_TXPAUSE)
1689 #define G_FW_PORT_CMD_TXPAUSE(x) \
1690 (((x) >> S_FW_PORT_CMD_TXPAUSE) & M_FW_PORT_CMD_TXPAUSE)
1691 #define F_FW_PORT_CMD_TXPAUSE V_FW_PORT_CMD_TXPAUSE(1U)
1693 #define S_FW_PORT_CMD_RXPAUSE 22
1694 #define M_FW_PORT_CMD_RXPAUSE 0x1
1695 #define V_FW_PORT_CMD_RXPAUSE(x) ((x) << S_FW_PORT_CMD_RXPAUSE)
1696 #define G_FW_PORT_CMD_RXPAUSE(x) \
1697 (((x) >> S_FW_PORT_CMD_RXPAUSE) & M_FW_PORT_CMD_RXPAUSE)
1698 #define F_FW_PORT_CMD_RXPAUSE V_FW_PORT_CMD_RXPAUSE(1U)
1700 #define S_FW_PORT_CMD_MDIOCAP 21
1701 #define M_FW_PORT_CMD_MDIOCAP 0x1
1702 #define V_FW_PORT_CMD_MDIOCAP(x) ((x) << S_FW_PORT_CMD_MDIOCAP)
1703 #define G_FW_PORT_CMD_MDIOCAP(x) \
1704 (((x) >> S_FW_PORT_CMD_MDIOCAP) & M_FW_PORT_CMD_MDIOCAP)
1705 #define F_FW_PORT_CMD_MDIOCAP V_FW_PORT_CMD_MDIOCAP(1U)
1707 #define S_FW_PORT_CMD_MDIOADDR 16
1708 #define M_FW_PORT_CMD_MDIOADDR 0x1f
1709 #define V_FW_PORT_CMD_MDIOADDR(x) ((x) << S_FW_PORT_CMD_MDIOADDR)
1710 #define G_FW_PORT_CMD_MDIOADDR(x) \
1711 (((x) >> S_FW_PORT_CMD_MDIOADDR) & M_FW_PORT_CMD_MDIOADDR)
1713 #define S_FW_PORT_CMD_PTYPE 8
1714 #define M_FW_PORT_CMD_PTYPE 0x1f
1715 #define V_FW_PORT_CMD_PTYPE(x) ((x) << S_FW_PORT_CMD_PTYPE)
1716 #define G_FW_PORT_CMD_PTYPE(x) \
1717 (((x) >> S_FW_PORT_CMD_PTYPE) & M_FW_PORT_CMD_PTYPE)
1719 #define S_FW_PORT_CMD_LINKDNRC 5
1720 #define M_FW_PORT_CMD_LINKDNRC 0x7
1721 #define V_FW_PORT_CMD_LINKDNRC(x) ((x) << S_FW_PORT_CMD_LINKDNRC)
1722 #define G_FW_PORT_CMD_LINKDNRC(x) \
1723 (((x) >> S_FW_PORT_CMD_LINKDNRC) & M_FW_PORT_CMD_LINKDNRC)
1725 #define S_FW_PORT_CMD_MODTYPE 0
1726 #define M_FW_PORT_CMD_MODTYPE 0x1f
1727 #define V_FW_PORT_CMD_MODTYPE(x) ((x) << S_FW_PORT_CMD_MODTYPE)
1728 #define G_FW_PORT_CMD_MODTYPE(x) \
1729 (((x) >> S_FW_PORT_CMD_MODTYPE) & M_FW_PORT_CMD_MODTYPE)
1731 #define S_FW_PORT_CMD_LSTATUS32 31
1732 #define M_FW_PORT_CMD_LSTATUS32 0x1
1733 #define V_FW_PORT_CMD_LSTATUS32(x) ((x) << S_FW_PORT_CMD_LSTATUS32)
1734 #define F_FW_PORT_CMD_LSTATUS32 V_FW_PORT_CMD_LSTATUS32(1U)
1736 #define S_FW_PORT_CMD_LINKDNRC32 28
1737 #define M_FW_PORT_CMD_LINKDNRC32 0x7
1738 #define G_FW_PORT_CMD_LINKDNRC32(x) \
1739 (((x) >> S_FW_PORT_CMD_LINKDNRC32) & M_FW_PORT_CMD_LINKDNRC32)
1741 #define S_FW_PORT_CMD_MDIOCAP32 26
1742 #define M_FW_PORT_CMD_MDIOCAP32 0x1
1743 #define V_FW_PORT_CMD_MDIOCAP32(x) ((x) << S_FW_PORT_CMD_MDIOCAP32)
1744 #define F_FW_PORT_CMD_MDIOCAP32 V_FW_PORT_CMD_MDIOCAP32(1U)
1746 #define S_FW_PORT_CMD_MDIOADDR32 21
1747 #define M_FW_PORT_CMD_MDIOADDR32 0x1f
1748 #define G_FW_PORT_CMD_MDIOADDR32(x) \
1749 (((x) >> S_FW_PORT_CMD_MDIOADDR32) & M_FW_PORT_CMD_MDIOADDR32)
1751 #define S_FW_PORT_CMD_PORTTYPE32 13
1752 #define M_FW_PORT_CMD_PORTTYPE32 0xff
1753 #define G_FW_PORT_CMD_PORTTYPE32(x) \
1754 (((x) >> S_FW_PORT_CMD_PORTTYPE32) & M_FW_PORT_CMD_PORTTYPE32)
1756 #define S_FW_PORT_CMD_MODTYPE32 8
1757 #define M_FW_PORT_CMD_MODTYPE32 0x1f
1758 #define G_FW_PORT_CMD_MODTYPE32(x) \
1759 (((x) >> S_FW_PORT_CMD_MODTYPE32) & M_FW_PORT_CMD_MODTYPE32)
1762 * These are configured into the VPD and hence tools that generate
1763 * VPD may use this enumeration.
1764 * extPHY #lanes T4_I2C extI2C BP_Eq BP_ANEG Speed
1767 * Update the Common Code t4_hw.c:t4_get_port_type_description()
1768 * with any new Firmware Port Technology Types!
1771 FW_PORT_TYPE_FIBER_XFI = 0, /* Y, 1, N, Y, N, N, 10G */
1772 FW_PORT_TYPE_FIBER_XAUI = 1, /* Y, 4, N, Y, N, N, 10G */
1773 FW_PORT_TYPE_BT_SGMII = 2, /* Y, 1, No, No, No, No, 1G/100M */
1774 FW_PORT_TYPE_BT_XFI = 3, /* Y, 1, No, No, No, No, 10G */
1775 FW_PORT_TYPE_BT_XAUI = 4, /* Y, 4, No, No, No, No, 10G/1G/100M? */
1776 FW_PORT_TYPE_KX4 = 5, /* No, 4, No, No, Yes, Yes, 10G */
1777 FW_PORT_TYPE_CX4 = 6, /* No, 4, No, No, No, No, 10G */
1778 FW_PORT_TYPE_KX = 7, /* No, 1, No, No, Yes, No, 1G */
1779 FW_PORT_TYPE_KR = 8, /* No, 1, No, No, Yes, Yes, 10G */
1780 FW_PORT_TYPE_SFP = 9, /* No, 1, Yes, No, No, No, 10G */
1781 FW_PORT_TYPE_BP_AP = 10,
1782 /* No, 1, No, No, Yes, Yes, 10G, BP ANGE */
1783 FW_PORT_TYPE_BP4_AP = 11,
1784 /* No, 4, No, No, Yes, Yes, 10G, BP ANGE */
1785 FW_PORT_TYPE_QSFP_10G = 12, /* No, 1, Yes, No, No, No, 10G */
1786 FW_PORT_TYPE_QSA = 13, /* No, 1, Yes, No, No, No, 10G */
1787 FW_PORT_TYPE_QSFP = 14, /* No, 4, Yes, No, No, No, 40G */
1788 FW_PORT_TYPE_BP40_BA = 15,
1789 /* No, 4, No, No, Yes, Yes, 40G/10G/1G, BP ANGE */
1790 FW_PORT_TYPE_KR4_100G = 16, /* No, 4, 100G/40G/25G, Backplane */
1791 FW_PORT_TYPE_CR4_QSFP = 17, /* No, 4, 100G/40G/25G */
1792 FW_PORT_TYPE_CR_QSFP = 18, /* No, 1, 25G Spider cable */
1793 FW_PORT_TYPE_CR2_QSFP = 19, /* No, 2, 50G */
1794 FW_PORT_TYPE_SFP28 = 20, /* No, 1, 25G/10G/1G */
1795 FW_PORT_TYPE_KR_SFP28 = 21, /* No, 1, 25G/10G/1G using Backplane */
1796 FW_PORT_TYPE_NONE = M_FW_PORT_CMD_PTYPE
1799 /* These are read from module's EEPROM and determined once the
1800 * module is inserted.
1802 enum fw_port_module_type {
1803 FW_PORT_MOD_TYPE_NA = 0x0,
1804 FW_PORT_MOD_TYPE_LR = 0x1,
1805 FW_PORT_MOD_TYPE_SR = 0x2,
1806 FW_PORT_MOD_TYPE_ER = 0x3,
1807 FW_PORT_MOD_TYPE_TWINAX_PASSIVE = 0x4,
1808 FW_PORT_MOD_TYPE_TWINAX_ACTIVE = 0x5,
1809 FW_PORT_MOD_TYPE_LRM = 0x6,
1810 FW_PORT_MOD_TYPE_ERROR = M_FW_PORT_CMD_MODTYPE - 3,
1811 FW_PORT_MOD_TYPE_UNKNOWN = M_FW_PORT_CMD_MODTYPE - 2,
1812 FW_PORT_MOD_TYPE_NOTSUPPORTED = M_FW_PORT_CMD_MODTYPE - 1,
1813 FW_PORT_MOD_TYPE_NONE = M_FW_PORT_CMD_MODTYPE
1816 /* used by FW and tools may use this to generate VPD */
1817 enum fw_port_mod_sub_type {
1818 FW_PORT_MOD_SUB_TYPE_NA,
1819 FW_PORT_MOD_SUB_TYPE_MV88E114X = 0x1,
1820 FW_PORT_MOD_SUB_TYPE_TN8022 = 0x2,
1821 FW_PORT_MOD_SUB_TYPE_AQ1202 = 0x3,
1822 FW_PORT_MOD_SUB_TYPE_88x3120 = 0x4,
1823 FW_PORT_MOD_SUB_TYPE_BCM84834 = 0x5,
1824 FW_PORT_MOD_SUB_TYPE_BCM5482 = 0x6,
1825 FW_PORT_MOD_SUB_TYPE_BCM84856 = 0x7,
1826 FW_PORT_MOD_SUB_TYPE_BT_VSC8634 = 0x8,
1829 * The following will never been in the VPD. They are TWINAX cable
1830 * lengths decoded from SFP+ module i2c PROMs. These should almost
1831 * certainly go somewhere else ...
1833 FW_PORT_MOD_SUB_TYPE_TWINAX_1 = 0x9,
1834 FW_PORT_MOD_SUB_TYPE_TWINAX_3 = 0xA,
1835 FW_PORT_MOD_SUB_TYPE_TWINAX_5 = 0xB,
1836 FW_PORT_MOD_SUB_TYPE_TWINAX_7 = 0xC,
1839 /* link down reason codes (3b) */
1840 enum fw_port_link_dn_rc {
1841 FW_PORT_LINK_DN_RC_NONE,
1842 FW_PORT_LINK_DN_RC_REMFLT, /* Remote fault detected */
1843 FW_PORT_LINK_DN_ANEG_F, /* Auto-negotiation fault */
1844 FW_PORT_LINK_DN_RESERVED3,
1845 FW_PORT_LINK_DN_OVERHEAT, /* Port overheated */
1846 FW_PORT_LINK_DN_UNKNOWN, /* Unable to determine reason */
1847 FW_PORT_LINK_DN_RX_LOS, /* No RX signal detected */
1848 FW_PORT_LINK_DN_RESERVED7
1852 #define FW_NUM_PORT_STATS 50
1853 #define FW_NUM_PORT_TX_STATS 23
1854 #define FW_NUM_PORT_RX_STATS 27
1856 enum fw_port_stats_tx_index {
1857 FW_STAT_TX_PORT_BYTES_IX,
1858 FW_STAT_TX_PORT_FRAMES_IX,
1859 FW_STAT_TX_PORT_BCAST_IX,
1860 FW_STAT_TX_PORT_MCAST_IX,
1861 FW_STAT_TX_PORT_UCAST_IX,
1862 FW_STAT_TX_PORT_ERROR_IX,
1863 FW_STAT_TX_PORT_64B_IX,
1864 FW_STAT_TX_PORT_65B_127B_IX,
1865 FW_STAT_TX_PORT_128B_255B_IX,
1866 FW_STAT_TX_PORT_256B_511B_IX,
1867 FW_STAT_TX_PORT_512B_1023B_IX,
1868 FW_STAT_TX_PORT_1024B_1518B_IX,
1869 FW_STAT_TX_PORT_1519B_MAX_IX,
1870 FW_STAT_TX_PORT_DROP_IX,
1871 FW_STAT_TX_PORT_PAUSE_IX,
1872 FW_STAT_TX_PORT_PPP0_IX,
1873 FW_STAT_TX_PORT_PPP1_IX,
1874 FW_STAT_TX_PORT_PPP2_IX,
1875 FW_STAT_TX_PORT_PPP3_IX,
1876 FW_STAT_TX_PORT_PPP4_IX,
1877 FW_STAT_TX_PORT_PPP5_IX,
1878 FW_STAT_TX_PORT_PPP6_IX,
1879 FW_STAT_TX_PORT_PPP7_IX
1882 enum fw_port_stat_rx_index {
1883 FW_STAT_RX_PORT_BYTES_IX,
1884 FW_STAT_RX_PORT_FRAMES_IX,
1885 FW_STAT_RX_PORT_BCAST_IX,
1886 FW_STAT_RX_PORT_MCAST_IX,
1887 FW_STAT_RX_PORT_UCAST_IX,
1888 FW_STAT_RX_PORT_MTU_ERROR_IX,
1889 FW_STAT_RX_PORT_MTU_CRC_ERROR_IX,
1890 FW_STAT_RX_PORT_CRC_ERROR_IX,
1891 FW_STAT_RX_PORT_LEN_ERROR_IX,
1892 FW_STAT_RX_PORT_SYM_ERROR_IX,
1893 FW_STAT_RX_PORT_64B_IX,
1894 FW_STAT_RX_PORT_65B_127B_IX,
1895 FW_STAT_RX_PORT_128B_255B_IX,
1896 FW_STAT_RX_PORT_256B_511B_IX,
1897 FW_STAT_RX_PORT_512B_1023B_IX,
1898 FW_STAT_RX_PORT_1024B_1518B_IX,
1899 FW_STAT_RX_PORT_1519B_MAX_IX,
1900 FW_STAT_RX_PORT_PAUSE_IX,
1901 FW_STAT_RX_PORT_PPP0_IX,
1902 FW_STAT_RX_PORT_PPP1_IX,
1903 FW_STAT_RX_PORT_PPP2_IX,
1904 FW_STAT_RX_PORT_PPP3_IX,
1905 FW_STAT_RX_PORT_PPP4_IX,
1906 FW_STAT_RX_PORT_PPP5_IX,
1907 FW_STAT_RX_PORT_PPP6_IX,
1908 FW_STAT_RX_PORT_PPP7_IX,
1909 FW_STAT_RX_PORT_LESS_64B_IX
1912 struct fw_port_stats_cmd {
1913 __be32 op_to_portid;
1914 __be32 retval_len16;
1915 union fw_port_stats {
1916 struct fw_port_stats_ctl {
1928 struct fw_port_stats_all {
1937 __be64 tx_128b_255b;
1938 __be64 tx_256b_511b;
1939 __be64 tx_512b_1023b;
1940 __be64 tx_1024b_1518b;
1941 __be64 tx_1519b_max;
1957 __be64 rx_mtu_error;
1958 __be64 rx_mtu_crc_error;
1959 __be64 rx_crc_error;
1960 __be64 rx_len_error;
1961 __be64 rx_sym_error;
1964 __be64 rx_128b_255b;
1965 __be64 rx_256b_511b;
1966 __be64 rx_512b_1023b;
1967 __be64 rx_1024b_1518b;
1968 __be64 rx_1519b_max;
1985 struct fw_rss_ind_tbl_cmd {
1987 __be32 retval_len16;
1995 __be32 iq12_to_iq14;
1996 __be32 iq15_to_iq17;
1997 __be32 iq18_to_iq20;
1998 __be32 iq21_to_iq23;
1999 __be32 iq24_to_iq26;
2000 __be32 iq27_to_iq29;
2005 #define S_FW_RSS_IND_TBL_CMD_VIID 0
2006 #define M_FW_RSS_IND_TBL_CMD_VIID 0xfff
2007 #define V_FW_RSS_IND_TBL_CMD_VIID(x) ((x) << S_FW_RSS_IND_TBL_CMD_VIID)
2008 #define G_FW_RSS_IND_TBL_CMD_VIID(x) \
2009 (((x) >> S_FW_RSS_IND_TBL_CMD_VIID) & M_FW_RSS_IND_TBL_CMD_VIID)
2011 #define S_FW_RSS_IND_TBL_CMD_IQ0 20
2012 #define M_FW_RSS_IND_TBL_CMD_IQ0 0x3ff
2013 #define V_FW_RSS_IND_TBL_CMD_IQ0(x) ((x) << S_FW_RSS_IND_TBL_CMD_IQ0)
2014 #define G_FW_RSS_IND_TBL_CMD_IQ0(x) \
2015 (((x) >> S_FW_RSS_IND_TBL_CMD_IQ0) & M_FW_RSS_IND_TBL_CMD_IQ0)
2017 #define S_FW_RSS_IND_TBL_CMD_IQ1 10
2018 #define M_FW_RSS_IND_TBL_CMD_IQ1 0x3ff
2019 #define V_FW_RSS_IND_TBL_CMD_IQ1(x) ((x) << S_FW_RSS_IND_TBL_CMD_IQ1)
2020 #define G_FW_RSS_IND_TBL_CMD_IQ1(x) \
2021 (((x) >> S_FW_RSS_IND_TBL_CMD_IQ1) & M_FW_RSS_IND_TBL_CMD_IQ1)
2023 #define S_FW_RSS_IND_TBL_CMD_IQ2 0
2024 #define M_FW_RSS_IND_TBL_CMD_IQ2 0x3ff
2025 #define V_FW_RSS_IND_TBL_CMD_IQ2(x) ((x) << S_FW_RSS_IND_TBL_CMD_IQ2)
2026 #define G_FW_RSS_IND_TBL_CMD_IQ2(x) \
2027 (((x) >> S_FW_RSS_IND_TBL_CMD_IQ2) & M_FW_RSS_IND_TBL_CMD_IQ2)
2029 struct fw_rss_glb_config_cmd {
2031 __be32 retval_len16;
2032 union fw_rss_glb_config {
2033 struct fw_rss_glb_config_manual {
2039 struct fw_rss_glb_config_basicvirtual {
2040 __be32 mode_keymode;
2041 __be32 synmapen_to_hashtoeplitz;
2048 #define S_FW_RSS_GLB_CONFIG_CMD_MODE 28
2049 #define M_FW_RSS_GLB_CONFIG_CMD_MODE 0xf
2050 #define G_FW_RSS_GLB_CONFIG_CMD_MODE(x) \
2051 (((x) >> S_FW_RSS_GLB_CONFIG_CMD_MODE) & M_FW_RSS_GLB_CONFIG_CMD_MODE)
2053 #define FW_RSS_GLB_CONFIG_CMD_MODE_BASICVIRTUAL 1
2055 #define S_FW_RSS_GLB_CONFIG_CMD_SYNMAPEN 8
2056 #define V_FW_RSS_GLB_CONFIG_CMD_SYNMAPEN(x) \
2057 ((x) << S_FW_RSS_GLB_CONFIG_CMD_SYNMAPEN)
2058 #define F_FW_RSS_GLB_CONFIG_CMD_SYNMAPEN V_FW_RSS_GLB_CONFIG_CMD_SYNMAPEN(1U)
2060 #define S_FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6 7
2061 #define V_FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6(x) \
2062 ((x) << S_FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6)
2063 #define F_FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6 \
2064 V_FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6(1U)
2066 #define S_FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6 6
2067 #define V_FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6(x) \
2068 ((x) << S_FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6)
2069 #define F_FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6 \
2070 V_FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6(1U)
2072 #define S_FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4 5
2073 #define V_FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4(x) \
2074 ((x) << S_FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4)
2075 #define F_FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4 \
2076 V_FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4(1U)
2078 #define S_FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4 4
2079 #define V_FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4(x) \
2080 ((x) << S_FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4)
2081 #define F_FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4 \
2082 V_FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4(1U)
2084 #define S_FW_RSS_GLB_CONFIG_CMD_OFDMAPEN 3
2085 #define V_FW_RSS_GLB_CONFIG_CMD_OFDMAPEN(x) \
2086 ((x) << S_FW_RSS_GLB_CONFIG_CMD_OFDMAPEN)
2087 #define F_FW_RSS_GLB_CONFIG_CMD_OFDMAPEN V_FW_RSS_GLB_CONFIG_CMD_OFDMAPEN(1U)
2089 #define S_FW_RSS_GLB_CONFIG_CMD_TNLMAPEN 2
2090 #define V_FW_RSS_GLB_CONFIG_CMD_TNLMAPEN(x) \
2091 ((x) << S_FW_RSS_GLB_CONFIG_CMD_TNLMAPEN)
2092 #define F_FW_RSS_GLB_CONFIG_CMD_TNLMAPEN V_FW_RSS_GLB_CONFIG_CMD_TNLMAPEN(1U)
2094 #define S_FW_RSS_GLB_CONFIG_CMD_TNLALLLKP 1
2095 #define V_FW_RSS_GLB_CONFIG_CMD_TNLALLLKP(x) \
2096 ((x) << S_FW_RSS_GLB_CONFIG_CMD_TNLALLLKP)
2097 #define F_FW_RSS_GLB_CONFIG_CMD_TNLALLLKP \
2098 V_FW_RSS_GLB_CONFIG_CMD_TNLALLLKP(1U)
2100 #define S_FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ 0
2101 #define V_FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ(x) \
2102 ((x) << S_FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ)
2103 #define F_FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ \
2104 V_FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ(1U)
2106 struct fw_rss_vi_config_cmd {
2108 __be32 retval_len16;
2109 union fw_rss_vi_config {
2110 struct fw_rss_vi_config_manual {
2115 struct fw_rss_vi_config_basicvirtual {
2117 __be32 defaultq_to_udpen;
2124 #define S_FW_RSS_VI_CONFIG_CMD_VIID 0
2125 #define M_FW_RSS_VI_CONFIG_CMD_VIID 0xfff
2126 #define V_FW_RSS_VI_CONFIG_CMD_VIID(x) ((x) << S_FW_RSS_VI_CONFIG_CMD_VIID)
2127 #define G_FW_RSS_VI_CONFIG_CMD_VIID(x) \
2128 (((x) >> S_FW_RSS_VI_CONFIG_CMD_VIID) & M_FW_RSS_VI_CONFIG_CMD_VIID)
2130 #define S_FW_RSS_VI_CONFIG_CMD_DEFAULTQ 16
2131 #define M_FW_RSS_VI_CONFIG_CMD_DEFAULTQ 0x3ff
2132 #define V_FW_RSS_VI_CONFIG_CMD_DEFAULTQ(x) \
2133 ((x) << S_FW_RSS_VI_CONFIG_CMD_DEFAULTQ)
2134 #define G_FW_RSS_VI_CONFIG_CMD_DEFAULTQ(x) \
2135 (((x) >> S_FW_RSS_VI_CONFIG_CMD_DEFAULTQ) & \
2136 M_FW_RSS_VI_CONFIG_CMD_DEFAULTQ)
2138 #define S_FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN 4
2139 #define M_FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN 0x1
2140 #define V_FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN(x) \
2141 ((x) << S_FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN)
2142 #define G_FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN(x) \
2143 (((x) >> S_FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN) & \
2144 M_FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN)
2145 #define F_FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN \
2146 V_FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN(1U)
2148 #define S_FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN 3
2149 #define M_FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN 0x1
2150 #define V_FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN(x) \
2151 ((x) << S_FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN)
2152 #define G_FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN(x) \
2153 (((x) >> S_FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN) & \
2154 M_FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN)
2155 #define F_FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN \
2156 V_FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN(1U)
2158 #define S_FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN 2
2159 #define M_FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN 0x1
2160 #define V_FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN(x) \
2161 ((x) << S_FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN)
2162 #define G_FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN(x) \
2163 (((x) >> S_FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN) & \
2164 M_FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN)
2165 #define F_FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN \
2166 V_FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN(1U)
2168 #define S_FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN 1
2169 #define M_FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN 0x1
2170 #define V_FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN(x) \
2171 ((x) << S_FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN)
2172 #define G_FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN(x) \
2173 (((x) >> S_FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN) & \
2174 M_FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN)
2175 #define F_FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN \
2176 V_FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN(1U)
2178 #define S_FW_RSS_VI_CONFIG_CMD_UDPEN 0
2179 #define M_FW_RSS_VI_CONFIG_CMD_UDPEN 0x1
2180 #define V_FW_RSS_VI_CONFIG_CMD_UDPEN(x) ((x) << S_FW_RSS_VI_CONFIG_CMD_UDPEN)
2181 #define G_FW_RSS_VI_CONFIG_CMD_UDPEN(x) \
2182 (((x) >> S_FW_RSS_VI_CONFIG_CMD_UDPEN) & M_FW_RSS_VI_CONFIG_CMD_UDPEN)
2183 #define F_FW_RSS_VI_CONFIG_CMD_UDPEN V_FW_RSS_VI_CONFIG_CMD_UDPEN(1U)
2185 struct fw_clip_cmd {
2187 __be32 alloc_to_len16;
2193 #define S_FW_CLIP_CMD_ALLOC 31
2194 #define V_FW_CLIP_CMD_ALLOC(x) ((x) << S_FW_CLIP_CMD_ALLOC)
2195 #define F_FW_CLIP_CMD_ALLOC V_FW_CLIP_CMD_ALLOC(1U)
2197 #define S_FW_CLIP_CMD_FREE 30
2198 #define V_FW_CLIP_CMD_FREE(x) ((x) << S_FW_CLIP_CMD_FREE)
2199 #define F_FW_CLIP_CMD_FREE V_FW_CLIP_CMD_FREE(1U)
2201 /******************************************************************************
2202 * D E B U G C O M M A N D s
2203 ******************************************************/
2205 struct fw_debug_cmd {
2209 struct fw_debug_assert {
2214 __u8 filename_0_7[8];
2215 __u8 filename_8_15[8];
2218 struct fw_debug_prt {
2221 __be32 dprtstrparam0;
2222 __be32 dprtstrparam1;
2223 __be32 dprtstrparam2;
2224 __be32 dprtstrparam3;
2229 #define S_FW_DEBUG_CMD_TYPE 0
2230 #define M_FW_DEBUG_CMD_TYPE 0xff
2231 #define V_FW_DEBUG_CMD_TYPE(x) ((x) << S_FW_DEBUG_CMD_TYPE)
2232 #define G_FW_DEBUG_CMD_TYPE(x) \
2233 (((x) >> S_FW_DEBUG_CMD_TYPE) & M_FW_DEBUG_CMD_TYPE)
2235 /******************************************************************************
2236 * P C I E F W R E G I S T E R
2237 **************************************/
2240 * Register definitions for the PCIE_FW register which the firmware uses
2241 * to retain status across RESETs. This register should be considered
2242 * as a READ-ONLY register for Host Software and only to be used to
2243 * track firmware initialization/error state, etc.
2245 #define S_PCIE_FW_ERR 31
2246 #define M_PCIE_FW_ERR 0x1
2247 #define V_PCIE_FW_ERR(x) ((x) << S_PCIE_FW_ERR)
2248 #define G_PCIE_FW_ERR(x) (((x) >> S_PCIE_FW_ERR) & M_PCIE_FW_ERR)
2249 #define F_PCIE_FW_ERR V_PCIE_FW_ERR(1U)
2251 #define S_PCIE_FW_INIT 30
2252 #define M_PCIE_FW_INIT 0x1
2253 #define V_PCIE_FW_INIT(x) ((x) << S_PCIE_FW_INIT)
2254 #define G_PCIE_FW_INIT(x) (((x) >> S_PCIE_FW_INIT) & M_PCIE_FW_INIT)
2255 #define F_PCIE_FW_INIT V_PCIE_FW_INIT(1U)
2257 #define S_PCIE_FW_HALT 29
2258 #define M_PCIE_FW_HALT 0x1
2259 #define V_PCIE_FW_HALT(x) ((x) << S_PCIE_FW_HALT)
2260 #define G_PCIE_FW_HALT(x) (((x) >> S_PCIE_FW_HALT) & M_PCIE_FW_HALT)
2261 #define F_PCIE_FW_HALT V_PCIE_FW_HALT(1U)
2263 #define S_PCIE_FW_EVAL 24
2264 #define M_PCIE_FW_EVAL 0x7
2265 #define V_PCIE_FW_EVAL(x) ((x) << S_PCIE_FW_EVAL)
2266 #define G_PCIE_FW_EVAL(x) (((x) >> S_PCIE_FW_EVAL) & M_PCIE_FW_EVAL)
2268 #define S_PCIE_FW_MASTER_VLD 15
2269 #define M_PCIE_FW_MASTER_VLD 0x1
2270 #define V_PCIE_FW_MASTER_VLD(x) ((x) << S_PCIE_FW_MASTER_VLD)
2271 #define G_PCIE_FW_MASTER_VLD(x) \
2272 (((x) >> S_PCIE_FW_MASTER_VLD) & M_PCIE_FW_MASTER_VLD)
2273 #define F_PCIE_FW_MASTER_VLD V_PCIE_FW_MASTER_VLD(1U)
2275 #define S_PCIE_FW_MASTER 12
2276 #define M_PCIE_FW_MASTER 0x7
2277 #define V_PCIE_FW_MASTER(x) ((x) << S_PCIE_FW_MASTER)
2278 #define G_PCIE_FW_MASTER(x) (((x) >> S_PCIE_FW_MASTER) & M_PCIE_FW_MASTER)
2280 /******************************************************************************
2281 * B I N A R Y H E A D E R F O R M A T
2282 **********************************************/
2285 * firmware binary header format
2289 __u8 chip; /* terminator chip family */
2290 __be16 len512; /* bin length in units of 512-bytes */
2291 __be32 fw_ver; /* firmware version */
2292 __be32 tp_microcode_ver; /* tcp processor microcode version */
2297 __u8 intfver_iscsipdu;
2299 __u8 intfver_fcoepdu;
2303 __u32 magic; /* runtime or bootstrap fw */
2305 __be32 reserved6[23];
2308 #define S_FW_HDR_FW_VER_MAJOR 24
2309 #define M_FW_HDR_FW_VER_MAJOR 0xff
2310 #define V_FW_HDR_FW_VER_MAJOR(x) \
2311 ((x) << S_FW_HDR_FW_VER_MAJOR)
2312 #define G_FW_HDR_FW_VER_MAJOR(x) \
2313 (((x) >> S_FW_HDR_FW_VER_MAJOR) & M_FW_HDR_FW_VER_MAJOR)
2315 #define S_FW_HDR_FW_VER_MINOR 16
2316 #define M_FW_HDR_FW_VER_MINOR 0xff
2317 #define V_FW_HDR_FW_VER_MINOR(x) \
2318 ((x) << S_FW_HDR_FW_VER_MINOR)
2319 #define G_FW_HDR_FW_VER_MINOR(x) \
2320 (((x) >> S_FW_HDR_FW_VER_MINOR) & M_FW_HDR_FW_VER_MINOR)
2322 #define S_FW_HDR_FW_VER_MICRO 8
2323 #define M_FW_HDR_FW_VER_MICRO 0xff
2324 #define V_FW_HDR_FW_VER_MICRO(x) \
2325 ((x) << S_FW_HDR_FW_VER_MICRO)
2326 #define G_FW_HDR_FW_VER_MICRO(x) \
2327 (((x) >> S_FW_HDR_FW_VER_MICRO) & M_FW_HDR_FW_VER_MICRO)
2329 #define S_FW_HDR_FW_VER_BUILD 0
2330 #define M_FW_HDR_FW_VER_BUILD 0xff
2331 #define V_FW_HDR_FW_VER_BUILD(x) \
2332 ((x) << S_FW_HDR_FW_VER_BUILD)
2333 #define G_FW_HDR_FW_VER_BUILD(x) \
2334 (((x) >> S_FW_HDR_FW_VER_BUILD) & M_FW_HDR_FW_VER_BUILD)
2336 #endif /* _T4FW_INTERFACE_H_ */