1 /* SPDX-License-Identifier: BSD-3-Clause
2 * Copyright(c) 2018 Chelsio Communications.
7 #include "base/common.h"
8 #include "base/t4_tcb.h"
9 #include "base/t4_regs.h"
10 #include "cxgbe_filter.h"
15 * Initialize Hash Filters
17 int init_hash_filter(struct adapter *adap)
19 unsigned int n_user_filters;
20 unsigned int user_filter_perc;
22 u32 params[7], val[7];
24 #define FW_PARAM_DEV(param) \
25 (V_FW_PARAMS_MNEM(FW_PARAMS_MNEM_DEV) | \
26 V_FW_PARAMS_PARAM_X(FW_PARAMS_PARAM_DEV_##param))
28 #define FW_PARAM_PFVF(param) \
29 (V_FW_PARAMS_MNEM(FW_PARAMS_MNEM_PFVF) | \
30 V_FW_PARAMS_PARAM_X(FW_PARAMS_PARAM_PFVF_##param) | \
31 V_FW_PARAMS_PARAM_Y(0) | \
32 V_FW_PARAMS_PARAM_Z(0))
34 params[0] = FW_PARAM_DEV(NTID);
35 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 1,
39 adap->tids.ntids = val[0];
40 adap->tids.natids = min(adap->tids.ntids / 2, MAX_ATIDS);
42 user_filter_perc = 100;
43 n_user_filters = mult_frac(adap->tids.nftids,
47 adap->tids.nftids = n_user_filters;
48 adap->params.hash_filter = 1;
53 * Validate if the requested filter specification can be set by checking
54 * if the requested features have been enabled
56 int validate_filter(struct adapter *adapter, struct ch_filter_specification *fs)
61 * Check for unconfigured fields being used.
63 fconf = adapter->params.tp.vlan_pri_map;
66 (fs->val._field || fs->mask._field)
67 #define U(_mask, _field) \
68 (!(fconf & (_mask)) && S(_field))
70 if (U(F_PORT, iport) || U(F_ETHERTYPE, ethtype) ||
71 U(F_PROTOCOL, proto) || U(F_MACMATCH, macidx))
78 * If the user is requesting that the filter action loop
79 * matching packets back out one of our ports, make sure that
80 * the egress port is in range.
82 if (fs->action == FILTER_SWITCH &&
83 fs->eport >= adapter->params.nports)
87 * Don't allow various trivially obvious bogus out-of-range
90 if (fs->val.iport >= adapter->params.nports)
93 if (!fs->cap && fs->nat_mode && !adapter->params.filter2_wr_support)
96 if (!fs->cap && fs->swapmac && !adapter->params.filter2_wr_support)
103 * Get the queue to which the traffic must be steered to.
105 static unsigned int get_filter_steerq(struct rte_eth_dev *dev,
106 struct ch_filter_specification *fs)
108 struct port_info *pi = ethdev2pinfo(dev);
109 struct adapter *adapter = pi->adapter;
113 * If the user has requested steering matching Ingress Packets
114 * to a specific Queue Set, we need to make sure it's in range
115 * for the port and map that into the Absolute Queue ID of the
116 * Queue Set's Response Queue.
122 * If the iq id is greater than the number of qsets,
123 * then assume it is an absolute qid.
125 if (fs->iq < pi->n_rx_qsets)
126 iq = adapter->sge.ethrxq[pi->first_qset +
135 /* Return an error number if the indicated filter isn't writable ... */
136 int writable_filter(struct filter_entry *f)
147 * Send CPL_SET_TCB_FIELD message
149 static void set_tcb_field(struct adapter *adapter, unsigned int ftid,
150 u16 word, u64 mask, u64 val, int no_reply)
152 struct rte_mbuf *mbuf;
153 struct cpl_set_tcb_field *req;
154 struct sge_ctrl_txq *ctrlq;
156 ctrlq = &adapter->sge.ctrlq[0];
157 mbuf = rte_pktmbuf_alloc(ctrlq->mb_pool);
160 mbuf->data_len = sizeof(*req);
161 mbuf->pkt_len = mbuf->data_len;
163 req = rte_pktmbuf_mtod(mbuf, struct cpl_set_tcb_field *);
164 memset(req, 0, sizeof(*req));
165 INIT_TP_WR_MIT_CPL(req, CPL_SET_TCB_FIELD, ftid);
166 req->reply_ctrl = cpu_to_be16(V_REPLY_CHAN(0) |
167 V_QUEUENO(adapter->sge.fw_evtq.abs_id) |
168 V_NO_REPLY(no_reply));
169 req->word_cookie = cpu_to_be16(V_WORD(word) | V_COOKIE(ftid));
170 req->mask = cpu_to_be64(mask);
171 req->val = cpu_to_be64(val);
173 t4_mgmt_tx(ctrlq, mbuf);
177 * Set one of the t_flags bits in the TCB.
179 static void set_tcb_tflag(struct adapter *adap, unsigned int ftid,
180 unsigned int bit_pos, unsigned int val, int no_reply)
182 set_tcb_field(adap, ftid, W_TCB_T_FLAGS, 1ULL << bit_pos,
183 (unsigned long long)val << bit_pos, no_reply);
187 * Build a CPL_SET_TCB_FIELD message as payload of a ULP_TX_PKT command.
189 static inline void mk_set_tcb_field_ulp(struct filter_entry *f,
190 struct cpl_set_tcb_field *req,
192 u64 mask, u64 val, u8 cookie,
195 struct ulp_txpkt *txpkt = (struct ulp_txpkt *)req;
196 struct ulptx_idata *sc = (struct ulptx_idata *)(txpkt + 1);
198 txpkt->cmd_dest = cpu_to_be32(V_ULPTX_CMD(ULP_TX_PKT) |
199 V_ULP_TXPKT_DEST(0));
200 txpkt->len = cpu_to_be32(DIV_ROUND_UP(sizeof(*req), 16));
201 sc->cmd_more = cpu_to_be32(V_ULPTX_CMD(ULP_TX_SC_IMM));
202 sc->len = cpu_to_be32(sizeof(*req) - sizeof(struct work_request_hdr));
203 OPCODE_TID(req) = cpu_to_be32(MK_OPCODE_TID(CPL_SET_TCB_FIELD, f->tid));
204 req->reply_ctrl = cpu_to_be16(V_NO_REPLY(no_reply) | V_REPLY_CHAN(0) |
206 req->word_cookie = cpu_to_be16(V_WORD(word) | V_COOKIE(cookie));
207 req->mask = cpu_to_be64(mask);
208 req->val = cpu_to_be64(val);
209 sc = (struct ulptx_idata *)(req + 1);
210 sc->cmd_more = cpu_to_be32(V_ULPTX_CMD(ULP_TX_SC_NOOP));
211 sc->len = cpu_to_be32(0);
215 * Check if entry already filled.
217 bool is_filter_set(struct tid_info *t, int fidx, int family)
222 /* IPv6 requires four slots and IPv4 requires only 1 slot.
223 * Ensure, there's enough slots available.
225 max = family == FILTER_TYPE_IPV6 ? fidx + 3 : fidx;
227 t4_os_lock(&t->ftid_lock);
228 for (i = fidx; i <= max; i++) {
229 if (rte_bitmap_get(t->ftid_bmap, i)) {
234 t4_os_unlock(&t->ftid_lock);
239 * Allocate a available free entry
241 int cxgbe_alloc_ftid(struct adapter *adap, unsigned int family)
243 struct tid_info *t = &adap->tids;
245 int size = t->nftids;
247 t4_os_lock(&t->ftid_lock);
248 if (family == FILTER_TYPE_IPV6)
249 pos = cxgbe_bitmap_find_free_region(t->ftid_bmap, size, 4);
251 pos = cxgbe_find_first_zero_bit(t->ftid_bmap, size);
252 t4_os_unlock(&t->ftid_lock);
254 return pos < size ? pos : -1;
258 * Construct hash filter ntuple.
260 static u64 hash_filter_ntuple(const struct filter_entry *f)
262 struct adapter *adap = ethdev2adap(f->dev);
263 struct tp_params *tp = &adap->params.tp;
265 u16 tcp_proto = IPPROTO_TCP; /* TCP Protocol Number */
267 if (tp->port_shift >= 0 && f->fs.mask.iport)
268 ntuple |= (u64)f->fs.val.iport << tp->port_shift;
270 if (tp->protocol_shift >= 0) {
271 if (!f->fs.val.proto)
272 ntuple |= (u64)tcp_proto << tp->protocol_shift;
274 ntuple |= (u64)f->fs.val.proto << tp->protocol_shift;
277 if (tp->ethertype_shift >= 0 && f->fs.mask.ethtype)
278 ntuple |= (u64)(f->fs.val.ethtype) << tp->ethertype_shift;
279 if (tp->macmatch_shift >= 0 && f->fs.mask.macidx)
280 ntuple |= (u64)(f->fs.val.macidx) << tp->macmatch_shift;
286 * Build a CPL_ABORT_REQ message as payload of a ULP_TX_PKT command.
288 static void mk_abort_req_ulp(struct cpl_abort_req *abort_req,
291 struct ulp_txpkt *txpkt = (struct ulp_txpkt *)abort_req;
292 struct ulptx_idata *sc = (struct ulptx_idata *)(txpkt + 1);
294 txpkt->cmd_dest = cpu_to_be32(V_ULPTX_CMD(ULP_TX_PKT) |
295 V_ULP_TXPKT_DEST(0));
296 txpkt->len = cpu_to_be32(DIV_ROUND_UP(sizeof(*abort_req), 16));
297 sc->cmd_more = cpu_to_be32(V_ULPTX_CMD(ULP_TX_SC_IMM));
298 sc->len = cpu_to_be32(sizeof(*abort_req) -
299 sizeof(struct work_request_hdr));
300 OPCODE_TID(abort_req) = cpu_to_be32(MK_OPCODE_TID(CPL_ABORT_REQ, tid));
301 abort_req->rsvd0 = cpu_to_be32(0);
302 abort_req->rsvd1 = 0;
303 abort_req->cmd = CPL_ABORT_NO_RST;
304 sc = (struct ulptx_idata *)(abort_req + 1);
305 sc->cmd_more = cpu_to_be32(V_ULPTX_CMD(ULP_TX_SC_NOOP));
306 sc->len = cpu_to_be32(0);
310 * Build a CPL_ABORT_RPL message as payload of a ULP_TX_PKT command.
312 static void mk_abort_rpl_ulp(struct cpl_abort_rpl *abort_rpl,
315 struct ulp_txpkt *txpkt = (struct ulp_txpkt *)abort_rpl;
316 struct ulptx_idata *sc = (struct ulptx_idata *)(txpkt + 1);
318 txpkt->cmd_dest = cpu_to_be32(V_ULPTX_CMD(ULP_TX_PKT) |
319 V_ULP_TXPKT_DEST(0));
320 txpkt->len = cpu_to_be32(DIV_ROUND_UP(sizeof(*abort_rpl), 16));
321 sc->cmd_more = cpu_to_be32(V_ULPTX_CMD(ULP_TX_SC_IMM));
322 sc->len = cpu_to_be32(sizeof(*abort_rpl) -
323 sizeof(struct work_request_hdr));
324 OPCODE_TID(abort_rpl) = cpu_to_be32(MK_OPCODE_TID(CPL_ABORT_RPL, tid));
325 abort_rpl->rsvd0 = cpu_to_be32(0);
326 abort_rpl->rsvd1 = 0;
327 abort_rpl->cmd = CPL_ABORT_NO_RST;
328 sc = (struct ulptx_idata *)(abort_rpl + 1);
329 sc->cmd_more = cpu_to_be32(V_ULPTX_CMD(ULP_TX_SC_NOOP));
330 sc->len = cpu_to_be32(0);
334 * Delete the specified hash filter.
336 static int cxgbe_del_hash_filter(struct rte_eth_dev *dev,
337 unsigned int filter_id,
338 struct filter_ctx *ctx)
340 struct adapter *adapter = ethdev2adap(dev);
341 struct tid_info *t = &adapter->tids;
342 struct filter_entry *f;
343 struct sge_ctrl_txq *ctrlq;
344 unsigned int port_id = ethdev2pinfo(dev)->port_id;
347 if (filter_id > adapter->tids.ntids)
350 f = lookup_tid(t, filter_id);
352 dev_err(adapter, "%s: no filter entry for filter_id = %d\n",
353 __func__, filter_id);
357 ret = writable_filter(f);
363 struct rte_mbuf *mbuf;
364 struct work_request_hdr *wr;
365 struct ulptx_idata *aligner;
366 struct cpl_set_tcb_field *req;
367 struct cpl_abort_req *abort_req;
368 struct cpl_abort_rpl *abort_rpl;
373 wrlen = cxgbe_roundup(sizeof(*wr) +
374 (sizeof(*req) + sizeof(*aligner)) +
375 sizeof(*abort_req) + sizeof(*abort_rpl),
378 ctrlq = &adapter->sge.ctrlq[port_id];
379 mbuf = rte_pktmbuf_alloc(ctrlq->mb_pool);
381 dev_err(adapter, "%s: could not allocate skb ..\n",
386 mbuf->data_len = wrlen;
387 mbuf->pkt_len = mbuf->data_len;
389 req = rte_pktmbuf_mtod(mbuf, struct cpl_set_tcb_field *);
390 INIT_ULPTX_WR(req, wrlen, 0, 0);
391 wr = (struct work_request_hdr *)req;
393 req = (struct cpl_set_tcb_field *)wr;
394 mk_set_tcb_field_ulp(f, req, W_TCB_RSS_INFO,
395 V_TCB_RSS_INFO(M_TCB_RSS_INFO),
396 V_TCB_RSS_INFO(adapter->sge.fw_evtq.abs_id),
398 aligner = (struct ulptx_idata *)(req + 1);
399 abort_req = (struct cpl_abort_req *)(aligner + 1);
400 mk_abort_req_ulp(abort_req, f->tid);
401 abort_rpl = (struct cpl_abort_rpl *)(abort_req + 1);
402 mk_abort_rpl_ulp(abort_rpl, f->tid);
403 t4_mgmt_tx(ctrlq, mbuf);
412 * Build a ACT_OPEN_REQ6 message for setting IPv6 hash filter.
414 static void mk_act_open_req6(struct filter_entry *f, struct rte_mbuf *mbuf,
415 unsigned int qid_filterid, struct adapter *adap)
417 struct cpl_t6_act_open_req6 *req = NULL;
418 u64 local_lo, local_hi, peer_lo, peer_hi;
419 u32 *lip = (u32 *)f->fs.val.lip;
420 u32 *fip = (u32 *)f->fs.val.fip;
422 switch (CHELSIO_CHIP_VERSION(adap->params.chip)) {
424 req = rte_pktmbuf_mtod(mbuf, struct cpl_t6_act_open_req6 *);
429 dev_err(adap, "%s: unsupported chip type!\n", __func__);
433 local_hi = ((u64)lip[1]) << 32 | lip[0];
434 local_lo = ((u64)lip[3]) << 32 | lip[2];
435 peer_hi = ((u64)fip[1]) << 32 | fip[0];
436 peer_lo = ((u64)fip[3]) << 32 | fip[2];
438 OPCODE_TID(req) = cpu_to_be32(MK_OPCODE_TID(CPL_ACT_OPEN_REQ6,
440 req->local_port = cpu_to_be16(f->fs.val.lport);
441 req->peer_port = cpu_to_be16(f->fs.val.fport);
442 req->local_ip_hi = local_hi;
443 req->local_ip_lo = local_lo;
444 req->peer_ip_hi = peer_hi;
445 req->peer_ip_lo = peer_lo;
446 req->opt0 = cpu_to_be64(V_NAGLE(f->fs.newvlan == VLAN_REMOVE ||
447 f->fs.newvlan == VLAN_REWRITE) |
448 V_DELACK(f->fs.hitcnts) |
449 V_L2T_IDX(f->l2t ? f->l2t->idx : 0) |
450 V_SMAC_SEL((cxgbe_port_viid(f->dev) & 0x7F)
452 V_TX_CHAN(f->fs.eport) |
453 V_ULP_MODE(ULP_MODE_NONE) |
454 F_TCAM_BYPASS | F_NON_OFFLOAD);
455 req->params = cpu_to_be64(V_FILTER_TUPLE(hash_filter_ntuple(f)));
456 req->opt2 = cpu_to_be32(F_RSS_QUEUE_VALID |
457 V_RSS_QUEUE(f->fs.iq) |
460 V_SACK_EN(f->fs.swapmac) |
461 V_CONG_CNTRL((f->fs.action == FILTER_DROP) |
462 (f->fs.dirsteer << 1)) |
463 V_CCTRL_ECN(f->fs.action == FILTER_SWITCH));
467 * Build a ACT_OPEN_REQ message for setting IPv4 hash filter.
469 static void mk_act_open_req(struct filter_entry *f, struct rte_mbuf *mbuf,
470 unsigned int qid_filterid, struct adapter *adap)
472 struct cpl_t6_act_open_req *req = NULL;
474 switch (CHELSIO_CHIP_VERSION(adap->params.chip)) {
476 req = rte_pktmbuf_mtod(mbuf, struct cpl_t6_act_open_req *);
481 dev_err(adap, "%s: unsupported chip type!\n", __func__);
485 OPCODE_TID(req) = cpu_to_be32(MK_OPCODE_TID(CPL_ACT_OPEN_REQ,
487 req->local_port = cpu_to_be16(f->fs.val.lport);
488 req->peer_port = cpu_to_be16(f->fs.val.fport);
489 req->local_ip = f->fs.val.lip[0] | f->fs.val.lip[1] << 8 |
490 f->fs.val.lip[2] << 16 | f->fs.val.lip[3] << 24;
491 req->peer_ip = f->fs.val.fip[0] | f->fs.val.fip[1] << 8 |
492 f->fs.val.fip[2] << 16 | f->fs.val.fip[3] << 24;
493 req->opt0 = cpu_to_be64(V_NAGLE(f->fs.newvlan == VLAN_REMOVE ||
494 f->fs.newvlan == VLAN_REWRITE) |
495 V_DELACK(f->fs.hitcnts) |
496 V_L2T_IDX(f->l2t ? f->l2t->idx : 0) |
497 V_SMAC_SEL((cxgbe_port_viid(f->dev) & 0x7F)
499 V_TX_CHAN(f->fs.eport) |
500 V_ULP_MODE(ULP_MODE_NONE) |
501 F_TCAM_BYPASS | F_NON_OFFLOAD);
502 req->params = cpu_to_be64(V_FILTER_TUPLE(hash_filter_ntuple(f)));
503 req->opt2 = cpu_to_be32(F_RSS_QUEUE_VALID |
504 V_RSS_QUEUE(f->fs.iq) |
507 V_SACK_EN(f->fs.swapmac) |
508 V_CONG_CNTRL((f->fs.action == FILTER_DROP) |
509 (f->fs.dirsteer << 1)) |
510 V_CCTRL_ECN(f->fs.action == FILTER_SWITCH));
514 * Set the specified hash filter.
516 static int cxgbe_set_hash_filter(struct rte_eth_dev *dev,
517 struct ch_filter_specification *fs,
518 struct filter_ctx *ctx)
520 struct port_info *pi = ethdev2pinfo(dev);
521 struct adapter *adapter = pi->adapter;
522 struct tid_info *t = &adapter->tids;
523 struct filter_entry *f;
524 struct rte_mbuf *mbuf;
525 struct sge_ctrl_txq *ctrlq;
530 ret = validate_filter(adapter, fs);
534 iq = get_filter_steerq(dev, fs);
536 ctrlq = &adapter->sge.ctrlq[pi->port_id];
538 f = t4_os_alloc(sizeof(*f));
548 * If the new filter requires loopback Destination MAC and/or VLAN
549 * rewriting then we need to allocate a Layer 2 Table (L2T) entry for
552 if (f->fs.newvlan == VLAN_INSERT ||
553 f->fs.newvlan == VLAN_REWRITE) {
554 /* allocate L2T entry for new filter */
555 f->l2t = cxgbe_l2t_alloc_switching(dev, f->fs.vlan,
556 f->fs.eport, f->fs.dmac);
563 atid = cxgbe_alloc_atid(t, f);
568 /* IPv6 hash filter */
569 f->clipt = cxgbe_clip_alloc(f->dev, (u32 *)&f->fs.val.lip);
573 size = sizeof(struct cpl_t6_act_open_req6);
574 mbuf = rte_pktmbuf_alloc(ctrlq->mb_pool);
580 mbuf->data_len = size;
581 mbuf->pkt_len = mbuf->data_len;
583 mk_act_open_req6(f, mbuf,
584 ((adapter->sge.fw_evtq.abs_id << 14) | atid),
587 /* IPv4 hash filter */
588 size = sizeof(struct cpl_t6_act_open_req);
589 mbuf = rte_pktmbuf_alloc(ctrlq->mb_pool);
595 mbuf->data_len = size;
596 mbuf->pkt_len = mbuf->data_len;
598 mk_act_open_req(f, mbuf,
599 ((adapter->sge.fw_evtq.abs_id << 14) | atid),
604 t4_mgmt_tx(ctrlq, mbuf);
608 cxgbe_clip_release(f->dev, f->clipt);
610 cxgbe_free_atid(t, atid);
618 * Clear a filter and release any of its resources that we own. This also
619 * clears the filter's "pending" status.
621 void clear_filter(struct filter_entry *f)
624 cxgbe_clip_release(f->dev, f->clipt);
627 * The zeroing of the filter rule below clears the filter valid,
628 * pending, locked flags etc. so it's all we need for
631 memset(f, 0, sizeof(*f));
635 * t4_mk_filtdelwr - create a delete filter WR
636 * @adap: adapter context
637 * @ftid: the filter ID
638 * @wr: the filter work request to populate
639 * @qid: ingress queue to receive the delete notification
641 * Creates a filter work request to delete the supplied filter. If @qid is
642 * negative the delete notification is suppressed.
644 static void t4_mk_filtdelwr(struct adapter *adap, unsigned int ftid,
645 struct fw_filter2_wr *wr, int qid)
647 memset(wr, 0, sizeof(*wr));
648 if (adap->params.filter2_wr_support)
649 wr->op_pkd = cpu_to_be32(V_FW_WR_OP(FW_FILTER2_WR));
651 wr->op_pkd = cpu_to_be32(V_FW_WR_OP(FW_FILTER_WR));
652 wr->len16_pkd = cpu_to_be32(V_FW_WR_LEN16(sizeof(*wr) / 16));
653 wr->tid_to_iq = cpu_to_be32(V_FW_FILTER_WR_TID(ftid) |
654 V_FW_FILTER_WR_NOREPLY(qid < 0));
655 wr->del_filter_to_l2tix = cpu_to_be32(F_FW_FILTER_WR_DEL_FILTER);
657 wr->rx_chan_rx_rpl_iq =
658 cpu_to_be16(V_FW_FILTER_WR_RX_RPL_IQ(qid));
662 * Create FW work request to delete the filter at a specified index
664 static int del_filter_wr(struct rte_eth_dev *dev, unsigned int fidx)
666 struct adapter *adapter = ethdev2adap(dev);
667 struct filter_entry *f = &adapter->tids.ftid_tab[fidx];
668 struct rte_mbuf *mbuf;
669 struct fw_filter2_wr *fwr;
670 struct sge_ctrl_txq *ctrlq;
671 unsigned int port_id = ethdev2pinfo(dev)->port_id;
673 ctrlq = &adapter->sge.ctrlq[port_id];
674 mbuf = rte_pktmbuf_alloc(ctrlq->mb_pool);
678 mbuf->data_len = sizeof(*fwr);
679 mbuf->pkt_len = mbuf->data_len;
681 fwr = rte_pktmbuf_mtod(mbuf, struct fw_filter2_wr *);
682 t4_mk_filtdelwr(adapter, f->tid, fwr, adapter->sge.fw_evtq.abs_id);
685 * Mark the filter as "pending" and ship off the Filter Work Request.
686 * When we get the Work Request Reply we'll clear the pending status.
689 t4_mgmt_tx(ctrlq, mbuf);
693 int set_filter_wr(struct rte_eth_dev *dev, unsigned int fidx)
695 struct adapter *adapter = ethdev2adap(dev);
696 struct filter_entry *f = &adapter->tids.ftid_tab[fidx];
697 struct rte_mbuf *mbuf;
698 struct fw_filter2_wr *fwr;
699 struct sge_ctrl_txq *ctrlq;
700 unsigned int port_id = ethdev2pinfo(dev)->port_id;
704 * If the new filter requires loopback Destination MAC and/or VLAN
705 * rewriting then we need to allocate a Layer 2 Table (L2T) entry for
709 /* allocate L2T entry for new filter */
710 f->l2t = cxgbe_l2t_alloc_switching(f->dev, f->fs.vlan,
711 f->fs.eport, f->fs.dmac);
716 ctrlq = &adapter->sge.ctrlq[port_id];
717 mbuf = rte_pktmbuf_alloc(ctrlq->mb_pool);
723 mbuf->data_len = sizeof(*fwr);
724 mbuf->pkt_len = mbuf->data_len;
726 fwr = rte_pktmbuf_mtod(mbuf, struct fw_filter2_wr *);
727 memset(fwr, 0, sizeof(*fwr));
730 * Construct the work request to set the filter.
732 if (adapter->params.filter2_wr_support)
733 fwr->op_pkd = cpu_to_be32(V_FW_WR_OP(FW_FILTER2_WR));
735 fwr->op_pkd = cpu_to_be32(V_FW_WR_OP(FW_FILTER_WR));
736 fwr->len16_pkd = cpu_to_be32(V_FW_WR_LEN16(sizeof(*fwr) / 16));
738 cpu_to_be32(V_FW_FILTER_WR_TID(f->tid) |
739 V_FW_FILTER_WR_RQTYPE(f->fs.type) |
740 V_FW_FILTER_WR_NOREPLY(0) |
741 V_FW_FILTER_WR_IQ(f->fs.iq));
742 fwr->del_filter_to_l2tix =
743 cpu_to_be32(V_FW_FILTER_WR_DROP(f->fs.action == FILTER_DROP) |
744 V_FW_FILTER_WR_DIRSTEER(f->fs.dirsteer) |
745 V_FW_FILTER_WR_LPBK(f->fs.action == FILTER_SWITCH) |
746 V_FW_FILTER_WR_INSVLAN
747 (f->fs.newvlan == VLAN_INSERT ||
748 f->fs.newvlan == VLAN_REWRITE) |
749 V_FW_FILTER_WR_RMVLAN
750 (f->fs.newvlan == VLAN_REMOVE ||
751 f->fs.newvlan == VLAN_REWRITE) |
752 V_FW_FILTER_WR_HITCNTS(f->fs.hitcnts) |
753 V_FW_FILTER_WR_TXCHAN(f->fs.eport) |
754 V_FW_FILTER_WR_PRIO(f->fs.prio) |
755 V_FW_FILTER_WR_L2TIX(f->l2t ? f->l2t->idx : 0));
756 fwr->ethtype = cpu_to_be16(f->fs.val.ethtype);
757 fwr->ethtypem = cpu_to_be16(f->fs.mask.ethtype);
759 fwr->rx_chan_rx_rpl_iq =
760 cpu_to_be16(V_FW_FILTER_WR_RX_CHAN(0) |
761 V_FW_FILTER_WR_RX_RPL_IQ(adapter->sge.fw_evtq.abs_id
763 fwr->maci_to_matchtypem =
764 cpu_to_be32(V_FW_FILTER_WR_MACI(f->fs.val.macidx) |
765 V_FW_FILTER_WR_MACIM(f->fs.mask.macidx) |
766 V_FW_FILTER_WR_PORT(f->fs.val.iport) |
767 V_FW_FILTER_WR_PORTM(f->fs.mask.iport));
768 fwr->ptcl = f->fs.val.proto;
769 fwr->ptclm = f->fs.mask.proto;
770 rte_memcpy(fwr->lip, f->fs.val.lip, sizeof(fwr->lip));
771 rte_memcpy(fwr->lipm, f->fs.mask.lip, sizeof(fwr->lipm));
772 rte_memcpy(fwr->fip, f->fs.val.fip, sizeof(fwr->fip));
773 rte_memcpy(fwr->fipm, f->fs.mask.fip, sizeof(fwr->fipm));
774 fwr->lp = cpu_to_be16(f->fs.val.lport);
775 fwr->lpm = cpu_to_be16(f->fs.mask.lport);
776 fwr->fp = cpu_to_be16(f->fs.val.fport);
777 fwr->fpm = cpu_to_be16(f->fs.mask.fport);
779 if (adapter->params.filter2_wr_support) {
780 fwr->filter_type_swapmac =
781 V_FW_FILTER2_WR_SWAPMAC(f->fs.swapmac);
782 fwr->natmode_to_ulp_type =
783 V_FW_FILTER2_WR_ULP_TYPE(f->fs.nat_mode ?
786 V_FW_FILTER2_WR_NATMODE(f->fs.nat_mode);
787 memcpy(fwr->newlip, f->fs.nat_lip, sizeof(fwr->newlip));
788 memcpy(fwr->newfip, f->fs.nat_fip, sizeof(fwr->newfip));
789 fwr->newlport = cpu_to_be16(f->fs.nat_lport);
790 fwr->newfport = cpu_to_be16(f->fs.nat_fport);
794 * Mark the filter as "pending" and ship off the Filter Work Request.
795 * When we get the Work Request Reply we'll clear the pending status.
798 t4_mgmt_tx(ctrlq, mbuf);
806 * Set the corresponding entry in the bitmap. 4 slots are
807 * marked for IPv6, whereas only 1 slot is marked for IPv4.
809 static int cxgbe_set_ftid(struct tid_info *t, int fidx, int family)
811 t4_os_lock(&t->ftid_lock);
812 if (rte_bitmap_get(t->ftid_bmap, fidx)) {
813 t4_os_unlock(&t->ftid_lock);
817 if (family == FILTER_TYPE_IPV4) {
818 rte_bitmap_set(t->ftid_bmap, fidx);
820 rte_bitmap_set(t->ftid_bmap, fidx);
821 rte_bitmap_set(t->ftid_bmap, fidx + 1);
822 rte_bitmap_set(t->ftid_bmap, fidx + 2);
823 rte_bitmap_set(t->ftid_bmap, fidx + 3);
825 t4_os_unlock(&t->ftid_lock);
830 * Clear the corresponding entry in the bitmap. 4 slots are
831 * cleared for IPv6, whereas only 1 slot is cleared for IPv4.
833 static void cxgbe_clear_ftid(struct tid_info *t, int fidx, int family)
835 t4_os_lock(&t->ftid_lock);
836 if (family == FILTER_TYPE_IPV4) {
837 rte_bitmap_clear(t->ftid_bmap, fidx);
839 rte_bitmap_clear(t->ftid_bmap, fidx);
840 rte_bitmap_clear(t->ftid_bmap, fidx + 1);
841 rte_bitmap_clear(t->ftid_bmap, fidx + 2);
842 rte_bitmap_clear(t->ftid_bmap, fidx + 3);
844 t4_os_unlock(&t->ftid_lock);
848 * Check a delete filter request for validity and send it to the hardware.
849 * Return 0 on success, an error number otherwise. We attach any provided
850 * filter operation context to the internal filter specification in order to
851 * facilitate signaling completion of the operation.
853 int cxgbe_del_filter(struct rte_eth_dev *dev, unsigned int filter_id,
854 struct ch_filter_specification *fs,
855 struct filter_ctx *ctx)
857 struct port_info *pi = (struct port_info *)(dev->data->dev_private);
858 struct adapter *adapter = pi->adapter;
859 struct filter_entry *f;
860 unsigned int chip_ver;
863 if (is_hashfilter(adapter) && fs->cap)
864 return cxgbe_del_hash_filter(dev, filter_id, ctx);
866 if (filter_id >= adapter->tids.nftids)
869 chip_ver = CHELSIO_CHIP_VERSION(adapter->params.chip);
871 ret = is_filter_set(&adapter->tids, filter_id, fs->type);
873 dev_warn(adap, "%s: could not find filter entry: %u\n",
874 __func__, filter_id);
879 * Ensure filter id is aligned on the 2 slot boundary for T6,
880 * and 4 slot boundary for cards below T6.
883 if (chip_ver < CHELSIO_T6)
889 f = &adapter->tids.ftid_tab[filter_id];
890 ret = writable_filter(f);
896 cxgbe_clear_ftid(&adapter->tids,
897 f->tid - adapter->tids.ftid_base,
898 f->fs.type ? FILTER_TYPE_IPV6 :
900 return del_filter_wr(dev, filter_id);
904 * If the caller has passed in a Completion Context then we need to
905 * mark it as a successful completion so they don't stall waiting
910 t4_complete(&ctx->completion);
917 * Check a Chelsio Filter Request for validity, convert it into our internal
918 * format and send it to the hardware. Return 0 on success, an error number
919 * otherwise. We attach any provided filter operation context to the internal
920 * filter specification in order to facilitate signaling completion of the
923 int cxgbe_set_filter(struct rte_eth_dev *dev, unsigned int filter_id,
924 struct ch_filter_specification *fs,
925 struct filter_ctx *ctx)
927 struct port_info *pi = ethdev2pinfo(dev);
928 struct adapter *adapter = pi->adapter;
929 unsigned int fidx, iq, fid_bit = 0;
930 struct filter_entry *f;
931 unsigned int chip_ver;
932 uint8_t bitoff[16] = {0};
935 if (is_hashfilter(adapter) && fs->cap)
936 return cxgbe_set_hash_filter(dev, fs, ctx);
938 if (filter_id >= adapter->tids.nftids)
941 chip_ver = CHELSIO_CHIP_VERSION(adapter->params.chip);
943 ret = validate_filter(adapter, fs);
948 * Ensure filter id is aligned on the 4 slot boundary for IPv6
954 ret = is_filter_set(&adapter->tids, filter_id, fs->type);
958 iq = get_filter_steerq(dev, fs);
961 * IPv6 filters occupy four slots and must be aligned on four-slot
962 * boundaries for T5. On T6, IPv6 filters occupy two-slots and
963 * must be aligned on two-slot boundaries.
965 * IPv4 filters only occupy a single slot and have no alignment
966 * requirements but writing a new IPv4 filter into the middle
967 * of an existing IPv6 filter requires clearing the old IPv6
970 if (fs->type == FILTER_TYPE_IPV4) { /* IPv4 */
972 * For T6, If our IPv4 filter isn't being written to a
973 * multiple of two filter index and there's an IPv6
974 * filter at the multiple of 2 base slot, then we need
975 * to delete that IPv6 filter ...
976 * For adapters below T6, IPv6 filter occupies 4 entries.
978 if (chip_ver < CHELSIO_T6)
979 fidx = filter_id & ~0x3;
981 fidx = filter_id & ~0x1;
983 if (fidx != filter_id && adapter->tids.ftid_tab[fidx].fs.type) {
984 f = &adapter->tids.ftid_tab[fidx];
989 unsigned int max_filter_id;
991 if (chip_ver < CHELSIO_T6) {
993 * Ensure that the IPv6 filter is aligned on a
994 * multiple of 4 boundary.
999 max_filter_id = filter_id + 4;
1002 * For T6, CLIP being enabled, IPv6 filter would occupy
1005 if (filter_id & 0x1)
1008 max_filter_id = filter_id + 2;
1012 * Check all except the base overlapping IPv4 filter
1015 for (fidx = filter_id + 1; fidx < max_filter_id; fidx++) {
1016 f = &adapter->tids.ftid_tab[fidx];
1023 * Check to make sure that provided filter index is not
1024 * already in use by someone else
1026 f = &adapter->tids.ftid_tab[filter_id];
1030 fidx = adapter->tids.ftid_base + filter_id;
1031 fid_bit = filter_id;
1032 ret = cxgbe_set_ftid(&adapter->tids, fid_bit,
1033 fs->type ? FILTER_TYPE_IPV6 : FILTER_TYPE_IPV4);
1038 * Check to make sure the filter requested is writable ...
1040 ret = writable_filter(f);
1042 /* Clear the bits we have set above */
1043 cxgbe_clear_ftid(&adapter->tids, fid_bit,
1044 fs->type ? FILTER_TYPE_IPV6 :
1050 * Allocate a clip table entry only if we have non-zero IPv6 address
1052 if (chip_ver > CHELSIO_T5 && fs->type &&
1053 memcmp(fs->val.lip, bitoff, sizeof(bitoff))) {
1054 f->clipt = cxgbe_clip_alloc(f->dev, (u32 *)&f->fs.val.lip);
1060 * Convert the filter specification into our internal format.
1061 * We copy the PF/VF specification into the Outer VLAN field
1062 * here so the rest of the code -- including the interface to
1063 * the firmware -- doesn't have to constantly do these checks.
1070 * Attempt to set the filter. If we don't succeed, we clear
1071 * it and return the failure.
1074 f->tid = fidx; /* Save the actual tid */
1075 ret = set_filter_wr(dev, filter_id);
1077 fid_bit = f->tid - adapter->tids.ftid_base;
1084 cxgbe_clear_ftid(&adapter->tids, fid_bit,
1085 fs->type ? FILTER_TYPE_IPV6 :
1092 * Handle a Hash filter write reply.
1094 void hash_filter_rpl(struct adapter *adap, const struct cpl_act_open_rpl *rpl)
1096 struct tid_info *t = &adap->tids;
1097 struct filter_entry *f;
1098 struct filter_ctx *ctx = NULL;
1099 unsigned int tid = GET_TID(rpl);
1100 unsigned int ftid = G_TID_TID(G_AOPEN_ATID
1101 (be32_to_cpu(rpl->atid_status)));
1102 unsigned int status = G_AOPEN_STATUS(be32_to_cpu(rpl->atid_status));
1104 f = lookup_atid(t, ftid);
1106 dev_warn(adap, "%s: could not find filter entry: %d\n",
1115 case CPL_ERR_NONE: {
1117 f->pending = 0; /* asynchronous setup completed */
1120 cxgbe_insert_tid(t, f, f->tid, 0);
1121 cxgbe_free_atid(t, ftid);
1127 set_tcb_field(adap, tid,
1129 V_TCB_TIMESTAMP(M_TCB_TIMESTAMP) |
1130 V_TCB_T_RTT_TS_RECENT_AGE
1131 (M_TCB_T_RTT_TS_RECENT_AGE),
1132 V_TCB_TIMESTAMP(0ULL) |
1133 V_TCB_T_RTT_TS_RECENT_AGE(0ULL),
1135 if (f->fs.newvlan == VLAN_INSERT ||
1136 f->fs.newvlan == VLAN_REWRITE)
1137 set_tcb_tflag(adap, tid, S_TF_CCTRL_RFR, 1, 1);
1141 dev_warn(adap, "%s: filter creation failed with status = %u\n",
1145 if (status == CPL_ERR_TCAM_FULL)
1146 ctx->result = -EAGAIN;
1148 ctx->result = -EINVAL;
1151 cxgbe_free_atid(t, ftid);
1156 t4_complete(&ctx->completion);
1160 * Handle a LE-TCAM filter write/deletion reply.
1162 void filter_rpl(struct adapter *adap, const struct cpl_set_tcb_rpl *rpl)
1164 struct filter_entry *f = NULL;
1165 unsigned int tid = GET_TID(rpl);
1166 int idx, max_fidx = adap->tids.nftids;
1168 /* Get the corresponding filter entry for this tid */
1169 if (adap->tids.ftid_tab) {
1170 /* Check this in normal filter region */
1171 idx = tid - adap->tids.ftid_base;
1172 if (idx >= max_fidx)
1175 f = &adap->tids.ftid_tab[idx];
1180 /* We found the filter entry for this tid */
1182 unsigned int ret = G_COOKIE(rpl->cookie);
1183 struct filter_ctx *ctx;
1186 * Pull off any filter operation context attached to the
1192 if (ret == FW_FILTER_WR_FLT_ADDED) {
1193 f->pending = 0; /* asynchronous setup completed */
1199 } else if (ret == FW_FILTER_WR_FLT_DELETED) {
1201 * Clear the filter when we get confirmation from the
1202 * hardware that the filter has been deleted.
1209 * Something went wrong. Issue a warning about the
1210 * problem and clear everything out.
1212 dev_warn(adap, "filter %u setup failed with error %u\n",
1216 ctx->result = -EINVAL;
1220 t4_complete(&ctx->completion);
1225 * Retrieve the packet count for the specified filter.
1227 int cxgbe_get_filter_count(struct adapter *adapter, unsigned int fidx,
1228 u64 *c, int hash, bool get_byte)
1230 struct filter_entry *f;
1231 unsigned int tcb_base, tcbaddr;
1234 tcb_base = t4_read_reg(adapter, A_TP_CMM_TCB_BASE);
1235 if (is_hashfilter(adapter) && hash) {
1236 if (fidx < adapter->tids.ntids) {
1237 f = adapter->tids.tid_tab[fidx];
1241 if (is_t5(adapter->params.chip)) {
1245 tcbaddr = tcb_base + (fidx * TCB_SIZE);
1251 if (fidx >= adapter->tids.nftids)
1254 f = &adapter->tids.ftid_tab[fidx];
1258 tcbaddr = tcb_base + f->tid * TCB_SIZE;
1261 f = &adapter->tids.ftid_tab[fidx];
1266 if (is_t5(adapter->params.chip) || is_t6(adapter->params.chip)) {
1268 * For T5, the Filter Packet Hit Count is maintained as a
1269 * 32-bit Big Endian value in the TCB field {timestamp}.
1270 * Similar to the craziness above, instead of the filter hit
1271 * count showing up at offset 20 ((W_TCB_TIMESTAMP == 5) *
1272 * sizeof(u32)), it actually shows up at offset 24. Whacky.
1275 unsigned int word_offset = 4;
1276 __be64 be64_byte_count;
1278 t4_os_lock(&adapter->win0_lock);
1279 ret = t4_memory_rw(adapter, MEMWIN_NIC, MEM_EDC0,
1281 (word_offset * sizeof(__be32)),
1282 sizeof(be64_byte_count),
1285 t4_os_unlock(&adapter->win0_lock);
1288 *c = be64_to_cpu(be64_byte_count);
1290 unsigned int word_offset = 6;
1293 t4_os_lock(&adapter->win0_lock);
1294 ret = t4_memory_rw(adapter, MEMWIN_NIC, MEM_EDC0,
1296 (word_offset * sizeof(__be32)),
1297 sizeof(be32_count), &be32_count,
1299 t4_os_unlock(&adapter->win0_lock);
1302 *c = (u64)be32_to_cpu(be32_count);
1309 * Handle a Hash filter delete reply.
1311 void hash_del_filter_rpl(struct adapter *adap,
1312 const struct cpl_abort_rpl_rss *rpl)
1314 struct tid_info *t = &adap->tids;
1315 struct filter_entry *f;
1316 struct filter_ctx *ctx = NULL;
1317 unsigned int tid = GET_TID(rpl);
1319 f = lookup_tid(t, tid);
1321 dev_warn(adap, "%s: could not find filter entry: %u\n",
1332 cxgbe_clip_release(f->dev, f->clipt);
1334 cxgbe_remove_tid(t, 0, tid, 0);
1339 t4_complete(&ctx->completion);