1 /* SPDX-License-Identifier: BSD-3-Clause
3 * Copyright 2016 Freescale Semiconductor, Inc. All rights reserved.
4 * Copyright 2017-2020 NXP
15 #include <sys/types.h>
16 #include <sys/syscall.h>
18 #include <rte_string_fns.h>
19 #include <rte_byteorder.h>
20 #include <rte_common.h>
21 #include <rte_interrupts.h>
23 #include <rte_debug.h>
25 #include <rte_atomic.h>
26 #include <rte_branch_prediction.h>
27 #include <rte_memory.h>
28 #include <rte_tailq.h>
30 #include <rte_alarm.h>
31 #include <rte_ether.h>
32 #include <rte_ethdev_driver.h>
33 #include <rte_malloc.h>
36 #include <rte_dpaa_bus.h>
37 #include <rte_dpaa_logs.h>
38 #include <dpaa_mempool.h>
40 #include <dpaa_ethdev.h>
41 #include <dpaa_rxtx.h>
42 #include <dpaa_flow.h>
43 #include <rte_pmd_dpaa.h>
51 /* Supported Rx offloads */
52 static uint64_t dev_rx_offloads_sup =
53 DEV_RX_OFFLOAD_JUMBO_FRAME |
54 DEV_RX_OFFLOAD_SCATTER;
56 /* Rx offloads which cannot be disabled */
57 static uint64_t dev_rx_offloads_nodis =
58 DEV_RX_OFFLOAD_IPV4_CKSUM |
59 DEV_RX_OFFLOAD_UDP_CKSUM |
60 DEV_RX_OFFLOAD_TCP_CKSUM |
61 DEV_RX_OFFLOAD_OUTER_IPV4_CKSUM |
62 DEV_RX_OFFLOAD_RSS_HASH;
64 /* Supported Tx offloads */
65 static uint64_t dev_tx_offloads_sup =
66 DEV_TX_OFFLOAD_MT_LOCKFREE |
67 DEV_TX_OFFLOAD_MBUF_FAST_FREE;
69 /* Tx offloads which cannot be disabled */
70 static uint64_t dev_tx_offloads_nodis =
71 DEV_TX_OFFLOAD_IPV4_CKSUM |
72 DEV_TX_OFFLOAD_UDP_CKSUM |
73 DEV_TX_OFFLOAD_TCP_CKSUM |
74 DEV_TX_OFFLOAD_SCTP_CKSUM |
75 DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM |
76 DEV_TX_OFFLOAD_MULTI_SEGS;
78 /* Keep track of whether QMAN and BMAN have been globally initialized */
79 static int is_global_init;
80 static int fmc_q = 1; /* Indicates the use of static fmc for distribution */
81 static int default_q; /* use default queue - FMC is not executed*/
82 /* At present we only allow up to 4 push mode queues as default - as each of
83 * this queue need dedicated portal and we are short of portals.
85 #define DPAA_MAX_PUSH_MODE_QUEUE 8
86 #define DPAA_DEFAULT_PUSH_MODE_QUEUE 4
88 static int dpaa_push_mode_max_queue = DPAA_DEFAULT_PUSH_MODE_QUEUE;
89 static int dpaa_push_queue_idx; /* Queue index which are in push mode*/
92 /* Per RX FQ Taildrop in frame count */
93 static unsigned int td_threshold = CGR_RX_PERFQ_THRESH;
95 /* Per TX FQ Taildrop in frame count, disabled by default */
96 static unsigned int td_tx_threshold;
98 struct rte_dpaa_xstats_name_off {
99 char name[RTE_ETH_XSTATS_NAME_SIZE];
103 static const struct rte_dpaa_xstats_name_off dpaa_xstats_strings[] = {
105 offsetof(struct dpaa_if_stats, raln)},
107 offsetof(struct dpaa_if_stats, rxpf)},
109 offsetof(struct dpaa_if_stats, rfcs)},
111 offsetof(struct dpaa_if_stats, rvlan)},
113 offsetof(struct dpaa_if_stats, rerr)},
115 offsetof(struct dpaa_if_stats, rdrp)},
117 offsetof(struct dpaa_if_stats, rund)},
119 offsetof(struct dpaa_if_stats, rovr)},
121 offsetof(struct dpaa_if_stats, rfrg)},
123 offsetof(struct dpaa_if_stats, txpf)},
125 offsetof(struct dpaa_if_stats, terr)},
127 offsetof(struct dpaa_if_stats, tvlan)},
129 offsetof(struct dpaa_if_stats, tund)},
132 static struct rte_dpaa_driver rte_dpaa_pmd;
135 dpaa_eth_dev_info(struct rte_eth_dev *dev, struct rte_eth_dev_info *dev_info);
137 static int dpaa_eth_link_update(struct rte_eth_dev *dev,
138 int wait_to_complete __rte_unused);
140 static void dpaa_interrupt_handler(void *param);
143 dpaa_poll_queue_default_config(struct qm_mcc_initfq *opts)
145 memset(opts, 0, sizeof(struct qm_mcc_initfq));
146 opts->we_mask = QM_INITFQ_WE_FQCTRL | QM_INITFQ_WE_CONTEXTA;
147 opts->fqd.fq_ctrl = QM_FQCTRL_AVOIDBLOCK | QM_FQCTRL_CTXASTASHING |
148 QM_FQCTRL_PREFERINCACHE;
149 opts->fqd.context_a.stashing.exclusive = 0;
150 if (dpaa_svr_family != SVR_LS1046A_FAMILY)
151 opts->fqd.context_a.stashing.annotation_cl =
152 DPAA_IF_RX_ANNOTATION_STASH;
153 opts->fqd.context_a.stashing.data_cl = DPAA_IF_RX_DATA_STASH;
154 opts->fqd.context_a.stashing.context_cl = DPAA_IF_RX_CONTEXT_STASH;
158 dpaa_mtu_set(struct rte_eth_dev *dev, uint16_t mtu)
160 uint32_t frame_size = mtu + RTE_ETHER_HDR_LEN + RTE_ETHER_CRC_LEN
162 uint32_t buffsz = dev->data->min_rx_buf_size - RTE_PKTMBUF_HEADROOM;
164 PMD_INIT_FUNC_TRACE();
166 if (mtu < RTE_ETHER_MIN_MTU || frame_size > DPAA_MAX_RX_PKT_LEN)
169 * Refuse mtu that requires the support of scattered packets
170 * when this feature has not been enabled before.
172 if (dev->data->min_rx_buf_size &&
173 !dev->data->scattered_rx && frame_size > buffsz) {
174 DPAA_PMD_ERR("SG not enabled, will not fit in one buffer");
178 /* check <seg size> * <max_seg> >= max_frame */
179 if (dev->data->min_rx_buf_size && dev->data->scattered_rx &&
180 (frame_size > buffsz * DPAA_SGT_MAX_ENTRIES)) {
181 DPAA_PMD_ERR("Too big to fit for Max SG list %d",
182 buffsz * DPAA_SGT_MAX_ENTRIES);
186 if (frame_size > RTE_ETHER_MAX_LEN)
187 dev->data->dev_conf.rxmode.offloads |=
188 DEV_RX_OFFLOAD_JUMBO_FRAME;
190 dev->data->dev_conf.rxmode.offloads &=
191 ~DEV_RX_OFFLOAD_JUMBO_FRAME;
193 dev->data->dev_conf.rxmode.max_rx_pkt_len = frame_size;
195 fman_if_set_maxfrm(dev->process_private, frame_size);
201 dpaa_eth_dev_configure(struct rte_eth_dev *dev)
203 struct rte_eth_conf *eth_conf = &dev->data->dev_conf;
204 uint64_t rx_offloads = eth_conf->rxmode.offloads;
205 uint64_t tx_offloads = eth_conf->txmode.offloads;
206 struct rte_device *rdev = dev->device;
207 struct rte_dpaa_device *dpaa_dev;
208 struct fman_if *fif = dev->process_private;
209 struct __fman_if *__fif;
210 struct rte_intr_handle *intr_handle;
213 PMD_INIT_FUNC_TRACE();
215 dpaa_dev = container_of(rdev, struct rte_dpaa_device, device);
216 intr_handle = &dpaa_dev->intr_handle;
217 __fif = container_of(fif, struct __fman_if, __if);
219 /* Rx offloads which are enabled by default */
220 if (dev_rx_offloads_nodis & ~rx_offloads) {
222 "Some of rx offloads enabled by default - requested 0x%" PRIx64
223 " fixed are 0x%" PRIx64,
224 rx_offloads, dev_rx_offloads_nodis);
227 /* Tx offloads which are enabled by default */
228 if (dev_tx_offloads_nodis & ~tx_offloads) {
230 "Some of tx offloads enabled by default - requested 0x%" PRIx64
231 " fixed are 0x%" PRIx64,
232 tx_offloads, dev_tx_offloads_nodis);
235 if (rx_offloads & DEV_RX_OFFLOAD_JUMBO_FRAME) {
238 DPAA_PMD_DEBUG("enabling jumbo");
240 if (dev->data->dev_conf.rxmode.max_rx_pkt_len <=
242 max_len = dev->data->dev_conf.rxmode.max_rx_pkt_len;
244 DPAA_PMD_INFO("enabling jumbo override conf max len=%d "
246 dev->data->dev_conf.rxmode.max_rx_pkt_len,
247 DPAA_MAX_RX_PKT_LEN);
248 max_len = DPAA_MAX_RX_PKT_LEN;
251 fman_if_set_maxfrm(dev->process_private, max_len);
252 dev->data->mtu = max_len
253 - RTE_ETHER_HDR_LEN - RTE_ETHER_CRC_LEN - VLAN_TAG_SIZE;
256 if (rx_offloads & DEV_RX_OFFLOAD_SCATTER) {
257 DPAA_PMD_DEBUG("enabling scatter mode");
258 fman_if_set_sg(dev->process_private, 1);
259 dev->data->scattered_rx = 1;
262 if (!(default_q || fmc_q)) {
263 if (dpaa_fm_config(dev,
264 eth_conf->rx_adv_conf.rss_conf.rss_hf)) {
265 dpaa_write_fm_config_to_file();
266 DPAA_PMD_ERR("FM port configuration: Failed\n");
269 dpaa_write_fm_config_to_file();
272 /* if the interrupts were configured on this devices*/
273 if (intr_handle && intr_handle->fd) {
274 if (dev->data->dev_conf.intr_conf.lsc != 0)
275 rte_intr_callback_register(intr_handle,
276 dpaa_interrupt_handler,
279 ret = dpaa_intr_enable(__fif->node_name, intr_handle->fd);
281 if (dev->data->dev_conf.intr_conf.lsc != 0) {
282 rte_intr_callback_unregister(intr_handle,
283 dpaa_interrupt_handler,
286 printf("Failed to enable interrupt: Not Supported\n");
288 printf("Failed to enable interrupt\n");
290 dev->data->dev_conf.intr_conf.lsc = 0;
291 dev->data->dev_flags &= ~RTE_ETH_DEV_INTR_LSC;
297 static const uint32_t *
298 dpaa_supported_ptypes_get(struct rte_eth_dev *dev)
300 static const uint32_t ptypes[] = {
302 RTE_PTYPE_L2_ETHER_VLAN,
303 RTE_PTYPE_L2_ETHER_ARP,
304 RTE_PTYPE_L3_IPV4_EXT_UNKNOWN,
305 RTE_PTYPE_L3_IPV6_EXT_UNKNOWN,
315 PMD_INIT_FUNC_TRACE();
317 if (dev->rx_pkt_burst == dpaa_eth_queue_rx)
322 static void dpaa_interrupt_handler(void *param)
324 struct rte_eth_dev *dev = param;
325 struct rte_device *rdev = dev->device;
326 struct rte_dpaa_device *dpaa_dev;
327 struct rte_intr_handle *intr_handle;
331 dpaa_dev = container_of(rdev, struct rte_dpaa_device, device);
332 intr_handle = &dpaa_dev->intr_handle;
334 bytes_read = read(intr_handle->fd, &buf, sizeof(uint64_t));
336 DPAA_PMD_ERR("Error reading eventfd\n");
337 dpaa_eth_link_update(dev, 0);
338 _rte_eth_dev_callback_process(dev, RTE_ETH_EVENT_INTR_LSC, NULL);
341 static int dpaa_eth_dev_start(struct rte_eth_dev *dev)
343 struct dpaa_if *dpaa_intf = dev->data->dev_private;
345 PMD_INIT_FUNC_TRACE();
347 if (!(default_q || fmc_q))
348 dpaa_write_fm_config_to_file();
350 /* Change tx callback to the real one */
351 if (dpaa_intf->cgr_tx)
352 dev->tx_pkt_burst = dpaa_eth_queue_tx_slow;
354 dev->tx_pkt_burst = dpaa_eth_queue_tx;
356 fman_if_enable_rx(dev->process_private);
361 static void dpaa_eth_dev_stop(struct rte_eth_dev *dev)
363 struct fman_if *fif = dev->process_private;
365 PMD_INIT_FUNC_TRACE();
367 if (!fif->is_shared_mac)
368 fman_if_disable_rx(fif);
369 dev->tx_pkt_burst = dpaa_eth_tx_drop_all;
372 static void dpaa_eth_dev_close(struct rte_eth_dev *dev)
374 struct fman_if *fif = dev->process_private;
375 struct __fman_if *__fif;
376 struct rte_device *rdev = dev->device;
377 struct rte_dpaa_device *dpaa_dev;
378 struct rte_intr_handle *intr_handle;
380 PMD_INIT_FUNC_TRACE();
382 dpaa_dev = container_of(rdev, struct rte_dpaa_device, device);
383 intr_handle = &dpaa_dev->intr_handle;
384 __fif = container_of(fif, struct __fman_if, __if);
386 dpaa_eth_dev_stop(dev);
388 if (intr_handle && intr_handle->fd &&
389 dev->data->dev_conf.intr_conf.lsc != 0) {
390 dpaa_intr_disable(__fif->node_name);
391 rte_intr_callback_unregister(intr_handle,
392 dpaa_interrupt_handler,
398 dpaa_fw_version_get(struct rte_eth_dev *dev __rte_unused,
403 FILE *svr_file = NULL;
404 unsigned int svr_ver = 0;
406 PMD_INIT_FUNC_TRACE();
408 svr_file = fopen(DPAA_SOC_ID_FILE, "r");
410 DPAA_PMD_ERR("Unable to open SoC device");
411 return -ENOTSUP; /* Not supported on this infra */
413 if (fscanf(svr_file, "svr:%x", &svr_ver) > 0)
414 dpaa_svr_family = svr_ver & SVR_MASK;
416 DPAA_PMD_ERR("Unable to read SoC device");
420 ret = snprintf(fw_version, fw_size, "SVR:%x-fman-v%x",
421 svr_ver, fman_ip_rev);
422 ret += 1; /* add the size of '\0' */
424 if (fw_size < (uint32_t)ret)
430 static int dpaa_eth_dev_info(struct rte_eth_dev *dev,
431 struct rte_eth_dev_info *dev_info)
433 struct dpaa_if *dpaa_intf = dev->data->dev_private;
434 struct fman_if *fif = dev->process_private;
436 DPAA_PMD_DEBUG(": %s", dpaa_intf->name);
438 dev_info->max_rx_queues = dpaa_intf->nb_rx_queues;
439 dev_info->max_tx_queues = dpaa_intf->nb_tx_queues;
440 dev_info->max_rx_pktlen = DPAA_MAX_RX_PKT_LEN;
441 dev_info->max_mac_addrs = DPAA_MAX_MAC_FILTER;
442 dev_info->max_hash_mac_addrs = 0;
443 dev_info->max_vfs = 0;
444 dev_info->max_vmdq_pools = ETH_16_POOLS;
445 dev_info->flow_type_rss_offloads = DPAA_RSS_OFFLOAD_ALL;
447 if (fif->mac_type == fman_mac_1g) {
448 dev_info->speed_capa = ETH_LINK_SPEED_1G;
449 } else if (fif->mac_type == fman_mac_2_5g) {
450 dev_info->speed_capa = ETH_LINK_SPEED_1G
451 | ETH_LINK_SPEED_2_5G;
452 } else if (fif->mac_type == fman_mac_10g) {
453 dev_info->speed_capa = ETH_LINK_SPEED_1G
454 | ETH_LINK_SPEED_2_5G
455 | ETH_LINK_SPEED_10G;
457 DPAA_PMD_ERR("invalid link_speed: %s, %d",
458 dpaa_intf->name, fif->mac_type);
462 dev_info->rx_offload_capa = dev_rx_offloads_sup |
463 dev_rx_offloads_nodis;
464 dev_info->tx_offload_capa = dev_tx_offloads_sup |
465 dev_tx_offloads_nodis;
466 dev_info->default_rxportconf.burst_size = DPAA_DEF_RX_BURST_SIZE;
467 dev_info->default_txportconf.burst_size = DPAA_DEF_TX_BURST_SIZE;
468 dev_info->default_rxportconf.nb_queues = 1;
469 dev_info->default_txportconf.nb_queues = 1;
470 dev_info->default_txportconf.ring_size = CGR_TX_CGR_THRESH;
471 dev_info->default_rxportconf.ring_size = CGR_RX_PERFQ_THRESH;
477 dpaa_dev_rx_burst_mode_get(struct rte_eth_dev *dev,
478 __rte_unused uint16_t queue_id,
479 struct rte_eth_burst_mode *mode)
481 struct rte_eth_conf *eth_conf = &dev->data->dev_conf;
484 const struct burst_info {
487 } rx_offload_map[] = {
488 {DEV_RX_OFFLOAD_JUMBO_FRAME, " Jumbo frame,"},
489 {DEV_RX_OFFLOAD_SCATTER, " Scattered,"},
490 {DEV_RX_OFFLOAD_IPV4_CKSUM, " IPV4 csum,"},
491 {DEV_RX_OFFLOAD_UDP_CKSUM, " UDP csum,"},
492 {DEV_RX_OFFLOAD_TCP_CKSUM, " TCP csum,"},
493 {DEV_RX_OFFLOAD_OUTER_IPV4_CKSUM, " Outer IPV4 csum,"},
494 {DEV_RX_OFFLOAD_RSS_HASH, " RSS,"}
497 /* Update Rx offload info */
498 for (i = 0; i < RTE_DIM(rx_offload_map); i++) {
499 if (eth_conf->rxmode.offloads & rx_offload_map[i].flags) {
500 snprintf(mode->info, sizeof(mode->info), "%s",
501 rx_offload_map[i].output);
510 dpaa_dev_tx_burst_mode_get(struct rte_eth_dev *dev,
511 __rte_unused uint16_t queue_id,
512 struct rte_eth_burst_mode *mode)
514 struct rte_eth_conf *eth_conf = &dev->data->dev_conf;
517 const struct burst_info {
520 } tx_offload_map[] = {
521 {DEV_TX_OFFLOAD_MT_LOCKFREE, " MT lockfree,"},
522 {DEV_TX_OFFLOAD_MBUF_FAST_FREE, " MBUF free disable,"},
523 {DEV_TX_OFFLOAD_IPV4_CKSUM, " IPV4 csum,"},
524 {DEV_TX_OFFLOAD_UDP_CKSUM, " UDP csum,"},
525 {DEV_TX_OFFLOAD_TCP_CKSUM, " TCP csum,"},
526 {DEV_TX_OFFLOAD_SCTP_CKSUM, " SCTP csum,"},
527 {DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM, " Outer IPV4 csum,"},
528 {DEV_TX_OFFLOAD_MULTI_SEGS, " Scattered,"}
531 /* Update Tx offload info */
532 for (i = 0; i < RTE_DIM(tx_offload_map); i++) {
533 if (eth_conf->txmode.offloads & tx_offload_map[i].flags) {
534 snprintf(mode->info, sizeof(mode->info), "%s",
535 tx_offload_map[i].output);
543 static int dpaa_eth_link_update(struct rte_eth_dev *dev,
544 int wait_to_complete __rte_unused)
546 struct dpaa_if *dpaa_intf = dev->data->dev_private;
547 struct rte_eth_link *link = &dev->data->dev_link;
548 struct fman_if *fif = dev->process_private;
549 struct __fman_if *__fif = container_of(fif, struct __fman_if, __if);
552 PMD_INIT_FUNC_TRACE();
554 if (fif->mac_type == fman_mac_1g)
555 link->link_speed = ETH_SPEED_NUM_1G;
556 else if (fif->mac_type == fman_mac_2_5g)
557 link->link_speed = ETH_SPEED_NUM_2_5G;
558 else if (fif->mac_type == fman_mac_10g)
559 link->link_speed = ETH_SPEED_NUM_10G;
561 DPAA_PMD_ERR("invalid link_speed: %s, %d",
562 dpaa_intf->name, fif->mac_type);
564 if (dev->data->dev_flags & RTE_ETH_DEV_INTR_LSC) {
565 ret = dpaa_get_link_status(__fif->node_name);
568 link->link_status = ret;
570 link->link_status = dpaa_intf->valid;
573 link->link_duplex = ETH_LINK_FULL_DUPLEX;
574 link->link_autoneg = ETH_LINK_AUTONEG;
576 DPAA_PMD_INFO("Port %d Link is %s\n", dev->data->port_id,
577 link->link_status ? "Up" : "Down");
581 static int dpaa_eth_stats_get(struct rte_eth_dev *dev,
582 struct rte_eth_stats *stats)
584 PMD_INIT_FUNC_TRACE();
586 fman_if_stats_get(dev->process_private, stats);
590 static int dpaa_eth_stats_reset(struct rte_eth_dev *dev)
592 PMD_INIT_FUNC_TRACE();
594 fman_if_stats_reset(dev->process_private);
600 dpaa_dev_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *xstats,
603 unsigned int i = 0, num = RTE_DIM(dpaa_xstats_strings);
604 uint64_t values[sizeof(struct dpaa_if_stats) / 8];
612 fman_if_stats_get_all(dev->process_private, values,
613 sizeof(struct dpaa_if_stats) / 8);
615 for (i = 0; i < num; i++) {
617 xstats[i].value = values[dpaa_xstats_strings[i].offset / 8];
623 dpaa_xstats_get_names(__rte_unused struct rte_eth_dev *dev,
624 struct rte_eth_xstat_name *xstats_names,
627 unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings);
629 if (limit < stat_cnt)
632 if (xstats_names != NULL)
633 for (i = 0; i < stat_cnt; i++)
634 strlcpy(xstats_names[i].name,
635 dpaa_xstats_strings[i].name,
636 sizeof(xstats_names[i].name));
642 dpaa_xstats_get_by_id(struct rte_eth_dev *dev, const uint64_t *ids,
643 uint64_t *values, unsigned int n)
645 unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings);
646 uint64_t values_copy[sizeof(struct dpaa_if_stats) / 8];
655 fman_if_stats_get_all(dev->process_private, values_copy,
656 sizeof(struct dpaa_if_stats) / 8);
658 for (i = 0; i < stat_cnt; i++)
660 values_copy[dpaa_xstats_strings[i].offset / 8];
665 dpaa_xstats_get_by_id(dev, NULL, values_copy, stat_cnt);
667 for (i = 0; i < n; i++) {
668 if (ids[i] >= stat_cnt) {
669 DPAA_PMD_ERR("id value isn't valid");
672 values[i] = values_copy[ids[i]];
678 dpaa_xstats_get_names_by_id(
679 struct rte_eth_dev *dev,
680 struct rte_eth_xstat_name *xstats_names,
684 unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings);
685 struct rte_eth_xstat_name xstats_names_copy[stat_cnt];
688 return dpaa_xstats_get_names(dev, xstats_names, limit);
690 dpaa_xstats_get_names(dev, xstats_names_copy, limit);
692 for (i = 0; i < limit; i++) {
693 if (ids[i] >= stat_cnt) {
694 DPAA_PMD_ERR("id value isn't valid");
697 strcpy(xstats_names[i].name, xstats_names_copy[ids[i]].name);
702 static int dpaa_eth_promiscuous_enable(struct rte_eth_dev *dev)
704 PMD_INIT_FUNC_TRACE();
706 fman_if_promiscuous_enable(dev->process_private);
711 static int dpaa_eth_promiscuous_disable(struct rte_eth_dev *dev)
713 PMD_INIT_FUNC_TRACE();
715 fman_if_promiscuous_disable(dev->process_private);
720 static int dpaa_eth_multicast_enable(struct rte_eth_dev *dev)
722 PMD_INIT_FUNC_TRACE();
724 fman_if_set_mcast_filter_table(dev->process_private);
729 static int dpaa_eth_multicast_disable(struct rte_eth_dev *dev)
731 PMD_INIT_FUNC_TRACE();
733 fman_if_reset_mcast_filter_table(dev->process_private);
738 static void dpaa_fman_if_pool_setup(struct rte_eth_dev *dev)
740 struct dpaa_if *dpaa_intf = dev->data->dev_private;
741 struct fman_if_ic_params icp;
745 memset(&icp, 0, sizeof(icp));
746 /* set ICEOF for to the default value , which is 0*/
747 icp.iciof = DEFAULT_ICIOF;
748 icp.iceof = DEFAULT_RX_ICEOF;
749 icp.icsz = DEFAULT_ICSZ;
750 fman_if_set_ic_params(dev->process_private, &icp);
752 fd_offset = RTE_PKTMBUF_HEADROOM + DPAA_HW_BUF_RESERVE;
753 fman_if_set_fdoff(dev->process_private, fd_offset);
755 /* Buffer pool size should be equal to Dataroom Size*/
756 bp_size = rte_pktmbuf_data_room_size(dpaa_intf->bp_info->mp);
758 fman_if_set_bp(dev->process_private,
759 dpaa_intf->bp_info->mp->size,
760 dpaa_intf->bp_info->bpid, bp_size);
763 static inline int dpaa_eth_rx_queue_bp_check(struct rte_eth_dev *dev,
764 int8_t vsp_id, uint32_t bpid)
766 struct dpaa_if *dpaa_intf = dev->data->dev_private;
767 struct fman_if *fif = dev->process_private;
769 if (fif->num_profiles) {
771 vsp_id = fif->base_profile_id;
777 if (dpaa_intf->vsp_bpid[vsp_id] &&
778 bpid != dpaa_intf->vsp_bpid[vsp_id]) {
779 DPAA_PMD_ERR("Various MPs are assigned to RXQs with same VSP");
788 int dpaa_eth_rx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx,
790 unsigned int socket_id __rte_unused,
791 const struct rte_eth_rxconf *rx_conf,
792 struct rte_mempool *mp)
794 struct dpaa_if *dpaa_intf = dev->data->dev_private;
795 struct fman_if *fif = dev->process_private;
796 struct qman_fq *rxq = &dpaa_intf->rx_queues[queue_idx];
797 struct qm_mcc_initfq opts = {0};
800 u32 buffsz = rte_pktmbuf_data_room_size(mp) - RTE_PKTMBUF_HEADROOM;
802 PMD_INIT_FUNC_TRACE();
804 if (queue_idx >= dev->data->nb_rx_queues) {
805 rte_errno = EOVERFLOW;
806 DPAA_PMD_ERR("%p: queue index out of range (%u >= %u)",
807 (void *)dev, queue_idx, dev->data->nb_rx_queues);
811 /* Rx deferred start is not supported */
812 if (rx_conf->rx_deferred_start) {
813 DPAA_PMD_ERR("%p:Rx deferred start not supported", (void *)dev);
816 rxq->nb_desc = UINT16_MAX;
817 rxq->offloads = rx_conf->offloads;
819 DPAA_PMD_INFO("Rx queue setup for queue index: %d fq_id (0x%x)",
820 queue_idx, rxq->fqid);
822 if (!fif->num_profiles) {
823 if (dpaa_intf->bp_info && dpaa_intf->bp_info->bp &&
824 dpaa_intf->bp_info->mp != mp) {
825 DPAA_PMD_WARN("Multiple pools on same interface not"
830 if (dpaa_eth_rx_queue_bp_check(dev, rxq->vsp_id,
831 DPAA_MEMPOOL_TO_POOL_INFO(mp)->bpid)) {
836 /* Max packet can fit in single buffer */
837 if (dev->data->dev_conf.rxmode.max_rx_pkt_len <= buffsz) {
839 } else if (dev->data->dev_conf.rxmode.offloads &
840 DEV_RX_OFFLOAD_SCATTER) {
841 if (dev->data->dev_conf.rxmode.max_rx_pkt_len >
842 buffsz * DPAA_SGT_MAX_ENTRIES) {
843 DPAA_PMD_ERR("max RxPkt size %d too big to fit "
845 dev->data->dev_conf.rxmode.max_rx_pkt_len,
846 buffsz * DPAA_SGT_MAX_ENTRIES);
847 rte_errno = EOVERFLOW;
851 DPAA_PMD_WARN("The requested maximum Rx packet size (%u) is"
852 " larger than a single mbuf (%u) and scattered"
853 " mode has not been requested",
854 dev->data->dev_conf.rxmode.max_rx_pkt_len,
855 buffsz - RTE_PKTMBUF_HEADROOM);
858 dpaa_intf->bp_info = DPAA_MEMPOOL_TO_POOL_INFO(mp);
860 /* For shared interface, it's done in kernel, skip.*/
861 if (!fif->is_shared_mac)
862 dpaa_fman_if_pool_setup(dev);
864 if (fif->num_profiles) {
865 int8_t vsp_id = rxq->vsp_id;
868 ret = dpaa_port_vsp_update(dpaa_intf, fmc_q, vsp_id,
869 DPAA_MEMPOOL_TO_POOL_INFO(mp)->bpid,
872 DPAA_PMD_ERR("dpaa_port_vsp_update failed");
876 DPAA_PMD_INFO("Base profile is associated to"
877 " RXQ fqid:%d\r\n", rxq->fqid);
878 if (fif->is_shared_mac) {
879 DPAA_PMD_ERR("Fatal: Base profile is associated"
880 " to shared interface on DPDK.");
883 dpaa_intf->vsp_bpid[fif->base_profile_id] =
884 DPAA_MEMPOOL_TO_POOL_INFO(mp)->bpid;
887 dpaa_intf->vsp_bpid[0] =
888 DPAA_MEMPOOL_TO_POOL_INFO(mp)->bpid;
891 dpaa_intf->valid = 1;
892 DPAA_PMD_DEBUG("if:%s sg_on = %d, max_frm =%d", dpaa_intf->name,
893 fman_if_get_sg_enable(fif),
894 dev->data->dev_conf.rxmode.max_rx_pkt_len);
895 /* checking if push mode only, no error check for now */
896 if (!rxq->is_static &&
897 dpaa_push_mode_max_queue > dpaa_push_queue_idx) {
898 struct qman_portal *qp;
901 dpaa_push_queue_idx++;
902 opts.we_mask = QM_INITFQ_WE_FQCTRL | QM_INITFQ_WE_CONTEXTA;
903 opts.fqd.fq_ctrl = QM_FQCTRL_AVOIDBLOCK |
904 QM_FQCTRL_CTXASTASHING |
905 QM_FQCTRL_PREFERINCACHE;
906 opts.fqd.context_a.stashing.exclusive = 0;
907 /* In muticore scenario stashing becomes a bottleneck on LS1046.
908 * So do not enable stashing in this case
910 if (dpaa_svr_family != SVR_LS1046A_FAMILY)
911 opts.fqd.context_a.stashing.annotation_cl =
912 DPAA_IF_RX_ANNOTATION_STASH;
913 opts.fqd.context_a.stashing.data_cl = DPAA_IF_RX_DATA_STASH;
914 opts.fqd.context_a.stashing.context_cl =
915 DPAA_IF_RX_CONTEXT_STASH;
917 /*Create a channel and associate given queue with the channel*/
918 qman_alloc_pool_range((u32 *)&rxq->ch_id, 1, 1, 0);
919 opts.we_mask = opts.we_mask | QM_INITFQ_WE_DESTWQ;
920 opts.fqd.dest.channel = rxq->ch_id;
921 opts.fqd.dest.wq = DPAA_IF_RX_PRIORITY;
922 flags = QMAN_INITFQ_FLAG_SCHED;
924 /* Configure tail drop */
925 if (dpaa_intf->cgr_rx) {
926 opts.we_mask |= QM_INITFQ_WE_CGID;
927 opts.fqd.cgid = dpaa_intf->cgr_rx[queue_idx].cgrid;
928 opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
930 ret = qman_init_fq(rxq, flags, &opts);
932 DPAA_PMD_ERR("Channel/Q association failed. fqid 0x%x "
933 "ret:%d(%s)", rxq->fqid, ret, strerror(ret));
936 if (dpaa_svr_family == SVR_LS1043A_FAMILY) {
937 rxq->cb.dqrr_dpdk_pull_cb = dpaa_rx_cb_no_prefetch;
939 rxq->cb.dqrr_dpdk_pull_cb = dpaa_rx_cb;
940 rxq->cb.dqrr_prepare = dpaa_rx_cb_prepare;
943 rxq->is_static = true;
945 /* Allocate qman specific portals */
946 qp = fsl_qman_fq_portal_create(&q_fd);
948 DPAA_PMD_ERR("Unable to alloc fq portal");
953 /* Set up the device interrupt handler */
954 if (!dev->intr_handle) {
955 struct rte_dpaa_device *dpaa_dev;
956 struct rte_device *rdev = dev->device;
958 dpaa_dev = container_of(rdev, struct rte_dpaa_device,
960 dev->intr_handle = &dpaa_dev->intr_handle;
961 dev->intr_handle->intr_vec = rte_zmalloc(NULL,
962 dpaa_push_mode_max_queue, 0);
963 if (!dev->intr_handle->intr_vec) {
964 DPAA_PMD_ERR("intr_vec alloc failed");
967 dev->intr_handle->nb_efd = dpaa_push_mode_max_queue;
968 dev->intr_handle->max_intr = dpaa_push_mode_max_queue;
971 dev->intr_handle->type = RTE_INTR_HANDLE_EXT;
972 dev->intr_handle->intr_vec[queue_idx] = queue_idx + 1;
973 dev->intr_handle->efds[queue_idx] = q_fd;
976 rxq->bp_array = rte_dpaa_bpid_info;
977 dev->data->rx_queues[queue_idx] = rxq;
979 /* configure the CGR size as per the desc size */
980 if (dpaa_intf->cgr_rx) {
981 struct qm_mcc_initcgr cgr_opts = {0};
983 rxq->nb_desc = nb_desc;
984 /* Enable tail drop with cgr on this queue */
985 qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, nb_desc, 0);
986 ret = qman_modify_cgr(dpaa_intf->cgr_rx, 0, &cgr_opts);
989 "rx taildrop modify fail on fqid %d (ret=%d)",
998 dpaa_eth_eventq_attach(const struct rte_eth_dev *dev,
1001 const struct rte_event_eth_rx_adapter_queue_conf *queue_conf)
1005 struct dpaa_if *dpaa_intf = dev->data->dev_private;
1006 struct qman_fq *rxq = &dpaa_intf->rx_queues[eth_rx_queue_id];
1007 struct qm_mcc_initfq opts = {0};
1009 if (dpaa_push_mode_max_queue)
1010 DPAA_PMD_WARN("PUSH mode q and EVENTDEV are not compatible\n"
1011 "PUSH mode already enabled for first %d queues.\n"
1012 "To disable set DPAA_PUSH_QUEUES_NUMBER to 0\n",
1013 dpaa_push_mode_max_queue);
1015 dpaa_poll_queue_default_config(&opts);
1017 switch (queue_conf->ev.sched_type) {
1018 case RTE_SCHED_TYPE_ATOMIC:
1019 opts.fqd.fq_ctrl |= QM_FQCTRL_HOLDACTIVE;
1020 /* Reset FQCTRL_AVOIDBLOCK bit as it is unnecessary
1021 * configuration with HOLD_ACTIVE setting
1023 opts.fqd.fq_ctrl &= (~QM_FQCTRL_AVOIDBLOCK);
1024 rxq->cb.dqrr_dpdk_cb = dpaa_rx_cb_atomic;
1026 case RTE_SCHED_TYPE_ORDERED:
1027 DPAA_PMD_ERR("Ordered queue schedule type is not supported\n");
1030 opts.fqd.fq_ctrl |= QM_FQCTRL_AVOIDBLOCK;
1031 rxq->cb.dqrr_dpdk_cb = dpaa_rx_cb_parallel;
1035 opts.we_mask = opts.we_mask | QM_INITFQ_WE_DESTWQ;
1036 opts.fqd.dest.channel = ch_id;
1037 opts.fqd.dest.wq = queue_conf->ev.priority;
1039 if (dpaa_intf->cgr_rx) {
1040 opts.we_mask |= QM_INITFQ_WE_CGID;
1041 opts.fqd.cgid = dpaa_intf->cgr_rx[eth_rx_queue_id].cgrid;
1042 opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
1045 flags = QMAN_INITFQ_FLAG_SCHED;
1047 ret = qman_init_fq(rxq, flags, &opts);
1049 DPAA_PMD_ERR("Ev-Channel/Q association failed. fqid 0x%x "
1050 "ret:%d(%s)", rxq->fqid, ret, strerror(ret));
1054 /* copy configuration which needs to be filled during dequeue */
1055 memcpy(&rxq->ev, &queue_conf->ev, sizeof(struct rte_event));
1056 dev->data->rx_queues[eth_rx_queue_id] = rxq;
1062 dpaa_eth_eventq_detach(const struct rte_eth_dev *dev,
1063 int eth_rx_queue_id)
1065 struct qm_mcc_initfq opts;
1068 struct dpaa_if *dpaa_intf = dev->data->dev_private;
1069 struct qman_fq *rxq = &dpaa_intf->rx_queues[eth_rx_queue_id];
1071 dpaa_poll_queue_default_config(&opts);
1073 if (dpaa_intf->cgr_rx) {
1074 opts.we_mask |= QM_INITFQ_WE_CGID;
1075 opts.fqd.cgid = dpaa_intf->cgr_rx[eth_rx_queue_id].cgrid;
1076 opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
1079 ret = qman_init_fq(rxq, flags, &opts);
1081 DPAA_PMD_ERR("init rx fqid %d failed with ret: %d",
1085 rxq->cb.dqrr_dpdk_cb = NULL;
1086 dev->data->rx_queues[eth_rx_queue_id] = NULL;
1092 void dpaa_eth_rx_queue_release(void *rxq __rte_unused)
1094 PMD_INIT_FUNC_TRACE();
1098 int dpaa_eth_tx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx,
1099 uint16_t nb_desc __rte_unused,
1100 unsigned int socket_id __rte_unused,
1101 const struct rte_eth_txconf *tx_conf)
1103 struct dpaa_if *dpaa_intf = dev->data->dev_private;
1104 struct qman_fq *txq = &dpaa_intf->tx_queues[queue_idx];
1106 PMD_INIT_FUNC_TRACE();
1108 /* Tx deferred start is not supported */
1109 if (tx_conf->tx_deferred_start) {
1110 DPAA_PMD_ERR("%p:Tx deferred start not supported", (void *)dev);
1113 txq->nb_desc = UINT16_MAX;
1114 txq->offloads = tx_conf->offloads;
1116 if (queue_idx >= dev->data->nb_tx_queues) {
1117 rte_errno = EOVERFLOW;
1118 DPAA_PMD_ERR("%p: queue index out of range (%u >= %u)",
1119 (void *)dev, queue_idx, dev->data->nb_tx_queues);
1123 DPAA_PMD_INFO("Tx queue setup for queue index: %d fq_id (0x%x)",
1124 queue_idx, txq->fqid);
1125 dev->data->tx_queues[queue_idx] = txq;
1130 static void dpaa_eth_tx_queue_release(void *txq __rte_unused)
1132 PMD_INIT_FUNC_TRACE();
1136 dpaa_dev_rx_queue_count(struct rte_eth_dev *dev, uint16_t rx_queue_id)
1138 struct dpaa_if *dpaa_intf = dev->data->dev_private;
1139 struct qman_fq *rxq = &dpaa_intf->rx_queues[rx_queue_id];
1142 PMD_INIT_FUNC_TRACE();
1144 if (qman_query_fq_frm_cnt(rxq, &frm_cnt) == 0) {
1145 DPAA_PMD_DEBUG("RX frame count for q(%d) is %u",
1146 rx_queue_id, frm_cnt);
1151 static int dpaa_link_down(struct rte_eth_dev *dev)
1153 struct fman_if *fif = dev->process_private;
1154 struct __fman_if *__fif;
1156 PMD_INIT_FUNC_TRACE();
1158 __fif = container_of(fif, struct __fman_if, __if);
1160 if (dev->data->dev_flags & RTE_ETH_DEV_INTR_LSC)
1161 dpaa_update_link_status(__fif->node_name, ETH_LINK_DOWN);
1163 dpaa_eth_dev_stop(dev);
1167 static int dpaa_link_up(struct rte_eth_dev *dev)
1169 struct fman_if *fif = dev->process_private;
1170 struct __fman_if *__fif;
1172 PMD_INIT_FUNC_TRACE();
1174 __fif = container_of(fif, struct __fman_if, __if);
1176 if (dev->data->dev_flags & RTE_ETH_DEV_INTR_LSC)
1177 dpaa_update_link_status(__fif->node_name, ETH_LINK_UP);
1179 dpaa_eth_dev_start(dev);
1184 dpaa_flow_ctrl_set(struct rte_eth_dev *dev,
1185 struct rte_eth_fc_conf *fc_conf)
1187 struct dpaa_if *dpaa_intf = dev->data->dev_private;
1188 struct rte_eth_fc_conf *net_fc;
1190 PMD_INIT_FUNC_TRACE();
1192 if (!(dpaa_intf->fc_conf)) {
1193 dpaa_intf->fc_conf = rte_zmalloc(NULL,
1194 sizeof(struct rte_eth_fc_conf), MAX_CACHELINE);
1195 if (!dpaa_intf->fc_conf) {
1196 DPAA_PMD_ERR("unable to save flow control info");
1200 net_fc = dpaa_intf->fc_conf;
1202 if (fc_conf->high_water < fc_conf->low_water) {
1203 DPAA_PMD_ERR("Incorrect Flow Control Configuration");
1207 if (fc_conf->mode == RTE_FC_NONE) {
1209 } else if (fc_conf->mode == RTE_FC_TX_PAUSE ||
1210 fc_conf->mode == RTE_FC_FULL) {
1211 fman_if_set_fc_threshold(dev->process_private,
1212 fc_conf->high_water,
1214 dpaa_intf->bp_info->bpid);
1215 if (fc_conf->pause_time)
1216 fman_if_set_fc_quanta(dev->process_private,
1217 fc_conf->pause_time);
1220 /* Save the information in dpaa device */
1221 net_fc->pause_time = fc_conf->pause_time;
1222 net_fc->high_water = fc_conf->high_water;
1223 net_fc->low_water = fc_conf->low_water;
1224 net_fc->send_xon = fc_conf->send_xon;
1225 net_fc->mac_ctrl_frame_fwd = fc_conf->mac_ctrl_frame_fwd;
1226 net_fc->mode = fc_conf->mode;
1227 net_fc->autoneg = fc_conf->autoneg;
1233 dpaa_flow_ctrl_get(struct rte_eth_dev *dev,
1234 struct rte_eth_fc_conf *fc_conf)
1236 struct dpaa_if *dpaa_intf = dev->data->dev_private;
1237 struct rte_eth_fc_conf *net_fc = dpaa_intf->fc_conf;
1240 PMD_INIT_FUNC_TRACE();
1243 fc_conf->pause_time = net_fc->pause_time;
1244 fc_conf->high_water = net_fc->high_water;
1245 fc_conf->low_water = net_fc->low_water;
1246 fc_conf->send_xon = net_fc->send_xon;
1247 fc_conf->mac_ctrl_frame_fwd = net_fc->mac_ctrl_frame_fwd;
1248 fc_conf->mode = net_fc->mode;
1249 fc_conf->autoneg = net_fc->autoneg;
1252 ret = fman_if_get_fc_threshold(dev->process_private);
1254 fc_conf->mode = RTE_FC_TX_PAUSE;
1255 fc_conf->pause_time =
1256 fman_if_get_fc_quanta(dev->process_private);
1258 fc_conf->mode = RTE_FC_NONE;
1265 dpaa_dev_add_mac_addr(struct rte_eth_dev *dev,
1266 struct rte_ether_addr *addr,
1268 __rte_unused uint32_t pool)
1272 PMD_INIT_FUNC_TRACE();
1274 ret = fman_if_add_mac_addr(dev->process_private,
1275 addr->addr_bytes, index);
1278 DPAA_PMD_ERR("Adding the MAC ADDR failed: err = %d", ret);
1283 dpaa_dev_remove_mac_addr(struct rte_eth_dev *dev,
1286 PMD_INIT_FUNC_TRACE();
1288 fman_if_clear_mac_addr(dev->process_private, index);
1292 dpaa_dev_set_mac_addr(struct rte_eth_dev *dev,
1293 struct rte_ether_addr *addr)
1297 PMD_INIT_FUNC_TRACE();
1299 ret = fman_if_add_mac_addr(dev->process_private, addr->addr_bytes, 0);
1301 DPAA_PMD_ERR("Setting the MAC ADDR failed %d", ret);
1306 static int dpaa_dev_queue_intr_enable(struct rte_eth_dev *dev,
1309 struct dpaa_if *dpaa_intf = dev->data->dev_private;
1310 struct qman_fq *rxq = &dpaa_intf->rx_queues[queue_id];
1312 if (!rxq->is_static)
1315 return qman_fq_portal_irqsource_add(rxq->qp, QM_PIRQ_DQRI);
1318 static int dpaa_dev_queue_intr_disable(struct rte_eth_dev *dev,
1321 struct dpaa_if *dpaa_intf = dev->data->dev_private;
1322 struct qman_fq *rxq = &dpaa_intf->rx_queues[queue_id];
1326 if (!rxq->is_static)
1329 qman_fq_portal_irqsource_remove(rxq->qp, ~0);
1331 temp1 = read(rxq->q_fd, &temp, sizeof(temp));
1332 if (temp1 != sizeof(temp))
1333 DPAA_PMD_ERR("irq read error");
1335 qman_fq_portal_thread_irq(rxq->qp);
1341 dpaa_rxq_info_get(struct rte_eth_dev *dev, uint16_t queue_id,
1342 struct rte_eth_rxq_info *qinfo)
1344 struct dpaa_if *dpaa_intf = dev->data->dev_private;
1345 struct qman_fq *rxq;
1347 rxq = dev->data->rx_queues[queue_id];
1349 qinfo->mp = dpaa_intf->bp_info->mp;
1350 qinfo->scattered_rx = dev->data->scattered_rx;
1351 qinfo->nb_desc = rxq->nb_desc;
1352 qinfo->conf.rx_free_thresh = 1;
1353 qinfo->conf.rx_drop_en = 1;
1354 qinfo->conf.rx_deferred_start = 0;
1355 qinfo->conf.offloads = rxq->offloads;
1359 dpaa_txq_info_get(struct rte_eth_dev *dev, uint16_t queue_id,
1360 struct rte_eth_txq_info *qinfo)
1362 struct qman_fq *txq;
1364 txq = dev->data->tx_queues[queue_id];
1366 qinfo->nb_desc = txq->nb_desc;
1367 qinfo->conf.tx_thresh.pthresh = 0;
1368 qinfo->conf.tx_thresh.hthresh = 0;
1369 qinfo->conf.tx_thresh.wthresh = 0;
1371 qinfo->conf.tx_free_thresh = 0;
1372 qinfo->conf.tx_rs_thresh = 0;
1373 qinfo->conf.offloads = txq->offloads;
1374 qinfo->conf.tx_deferred_start = 0;
1377 static struct eth_dev_ops dpaa_devops = {
1378 .dev_configure = dpaa_eth_dev_configure,
1379 .dev_start = dpaa_eth_dev_start,
1380 .dev_stop = dpaa_eth_dev_stop,
1381 .dev_close = dpaa_eth_dev_close,
1382 .dev_infos_get = dpaa_eth_dev_info,
1383 .dev_supported_ptypes_get = dpaa_supported_ptypes_get,
1385 .rx_queue_setup = dpaa_eth_rx_queue_setup,
1386 .tx_queue_setup = dpaa_eth_tx_queue_setup,
1387 .rx_queue_release = dpaa_eth_rx_queue_release,
1388 .tx_queue_release = dpaa_eth_tx_queue_release,
1389 .rx_queue_count = dpaa_dev_rx_queue_count,
1390 .rx_burst_mode_get = dpaa_dev_rx_burst_mode_get,
1391 .tx_burst_mode_get = dpaa_dev_tx_burst_mode_get,
1392 .rxq_info_get = dpaa_rxq_info_get,
1393 .txq_info_get = dpaa_txq_info_get,
1395 .flow_ctrl_get = dpaa_flow_ctrl_get,
1396 .flow_ctrl_set = dpaa_flow_ctrl_set,
1398 .link_update = dpaa_eth_link_update,
1399 .stats_get = dpaa_eth_stats_get,
1400 .xstats_get = dpaa_dev_xstats_get,
1401 .xstats_get_by_id = dpaa_xstats_get_by_id,
1402 .xstats_get_names_by_id = dpaa_xstats_get_names_by_id,
1403 .xstats_get_names = dpaa_xstats_get_names,
1404 .xstats_reset = dpaa_eth_stats_reset,
1405 .stats_reset = dpaa_eth_stats_reset,
1406 .promiscuous_enable = dpaa_eth_promiscuous_enable,
1407 .promiscuous_disable = dpaa_eth_promiscuous_disable,
1408 .allmulticast_enable = dpaa_eth_multicast_enable,
1409 .allmulticast_disable = dpaa_eth_multicast_disable,
1410 .mtu_set = dpaa_mtu_set,
1411 .dev_set_link_down = dpaa_link_down,
1412 .dev_set_link_up = dpaa_link_up,
1413 .mac_addr_add = dpaa_dev_add_mac_addr,
1414 .mac_addr_remove = dpaa_dev_remove_mac_addr,
1415 .mac_addr_set = dpaa_dev_set_mac_addr,
1417 .fw_version_get = dpaa_fw_version_get,
1419 .rx_queue_intr_enable = dpaa_dev_queue_intr_enable,
1420 .rx_queue_intr_disable = dpaa_dev_queue_intr_disable,
1424 is_device_supported(struct rte_eth_dev *dev, struct rte_dpaa_driver *drv)
1426 if (strcmp(dev->device->driver->name,
1434 is_dpaa_supported(struct rte_eth_dev *dev)
1436 return is_device_supported(dev, &rte_dpaa_pmd);
1440 rte_pmd_dpaa_set_tx_loopback(uint8_t port, uint8_t on)
1442 struct rte_eth_dev *dev;
1444 RTE_ETH_VALID_PORTID_OR_ERR_RET(port, -ENODEV);
1446 dev = &rte_eth_devices[port];
1448 if (!is_dpaa_supported(dev))
1452 fman_if_loopback_enable(dev->process_private);
1454 fman_if_loopback_disable(dev->process_private);
1459 static int dpaa_fc_set_default(struct dpaa_if *dpaa_intf,
1460 struct fman_if *fman_intf)
1462 struct rte_eth_fc_conf *fc_conf;
1465 PMD_INIT_FUNC_TRACE();
1467 if (!(dpaa_intf->fc_conf)) {
1468 dpaa_intf->fc_conf = rte_zmalloc(NULL,
1469 sizeof(struct rte_eth_fc_conf), MAX_CACHELINE);
1470 if (!dpaa_intf->fc_conf) {
1471 DPAA_PMD_ERR("unable to save flow control info");
1475 fc_conf = dpaa_intf->fc_conf;
1476 ret = fman_if_get_fc_threshold(fman_intf);
1478 fc_conf->mode = RTE_FC_TX_PAUSE;
1479 fc_conf->pause_time = fman_if_get_fc_quanta(fman_intf);
1481 fc_conf->mode = RTE_FC_NONE;
1487 /* Initialise an Rx FQ */
1488 static int dpaa_rx_queue_init(struct qman_fq *fq, struct qman_cgr *cgr_rx,
1491 struct qm_mcc_initfq opts = {0};
1493 u32 flags = QMAN_FQ_FLAG_NO_ENQUEUE;
1494 struct qm_mcc_initcgr cgr_opts = {
1495 .we_mask = QM_CGR_WE_CS_THRES |
1499 .cstd_en = QM_CGR_EN,
1500 .mode = QMAN_CGR_MODE_FRAME
1504 if (fmc_q || default_q) {
1505 ret = qman_reserve_fqid(fqid);
1507 DPAA_PMD_ERR("reserve rx fqid 0x%x failed, ret: %d",
1513 DPAA_PMD_DEBUG("creating rx fq %p, fqid 0x%x", fq, fqid);
1514 ret = qman_create_fq(fqid, flags, fq);
1516 DPAA_PMD_ERR("create rx fqid 0x%x failed with ret: %d",
1520 fq->is_static = false;
1522 dpaa_poll_queue_default_config(&opts);
1525 /* Enable tail drop with cgr on this queue */
1526 qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, td_threshold, 0);
1528 ret = qman_create_cgr(cgr_rx, QMAN_CGR_FLAG_USE_INIT,
1532 "rx taildrop init fail on rx fqid 0x%x(ret=%d)",
1536 opts.we_mask |= QM_INITFQ_WE_CGID;
1537 opts.fqd.cgid = cgr_rx->cgrid;
1538 opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
1541 ret = qman_init_fq(fq, 0, &opts);
1543 DPAA_PMD_ERR("init rx fqid 0x%x failed with ret:%d", fqid, ret);
1547 /* Initialise a Tx FQ */
1548 static int dpaa_tx_queue_init(struct qman_fq *fq,
1549 struct fman_if *fman_intf,
1550 struct qman_cgr *cgr_tx)
1552 struct qm_mcc_initfq opts = {0};
1553 struct qm_mcc_initcgr cgr_opts = {
1554 .we_mask = QM_CGR_WE_CS_THRES |
1558 .cstd_en = QM_CGR_EN,
1559 .mode = QMAN_CGR_MODE_FRAME
1564 ret = qman_create_fq(0, QMAN_FQ_FLAG_DYNAMIC_FQID |
1565 QMAN_FQ_FLAG_TO_DCPORTAL, fq);
1567 DPAA_PMD_ERR("create tx fq failed with ret: %d", ret);
1570 opts.we_mask = QM_INITFQ_WE_DESTWQ | QM_INITFQ_WE_FQCTRL |
1571 QM_INITFQ_WE_CONTEXTB | QM_INITFQ_WE_CONTEXTA;
1572 opts.fqd.dest.channel = fman_intf->tx_channel_id;
1573 opts.fqd.dest.wq = DPAA_IF_TX_PRIORITY;
1574 opts.fqd.fq_ctrl = QM_FQCTRL_PREFERINCACHE;
1575 opts.fqd.context_b = 0;
1576 /* no tx-confirmation */
1577 opts.fqd.context_a.hi = 0x80000000 | fman_dealloc_bufs_mask_hi;
1578 opts.fqd.context_a.lo = 0 | fman_dealloc_bufs_mask_lo;
1579 DPAA_PMD_DEBUG("init tx fq %p, fqid 0x%x", fq, fq->fqid);
1582 /* Enable tail drop with cgr on this queue */
1583 qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres,
1584 td_tx_threshold, 0);
1586 ret = qman_create_cgr(cgr_tx, QMAN_CGR_FLAG_USE_INIT,
1590 "rx taildrop init fail on rx fqid 0x%x(ret=%d)",
1594 opts.we_mask |= QM_INITFQ_WE_CGID;
1595 opts.fqd.cgid = cgr_tx->cgrid;
1596 opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
1597 DPAA_PMD_DEBUG("Tx FQ tail drop enabled, threshold = %d\n",
1601 ret = qman_init_fq(fq, QMAN_INITFQ_FLAG_SCHED, &opts);
1603 DPAA_PMD_ERR("init tx fqid 0x%x failed %d", fq->fqid, ret);
1607 #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER
1608 /* Initialise a DEBUG FQ ([rt]x_error, rx_default). */
1609 static int dpaa_debug_queue_init(struct qman_fq *fq, uint32_t fqid)
1611 struct qm_mcc_initfq opts = {0};
1614 PMD_INIT_FUNC_TRACE();
1616 ret = qman_reserve_fqid(fqid);
1618 DPAA_PMD_ERR("Reserve debug fqid %d failed with ret: %d",
1622 /* "map" this Rx FQ to one of the interfaces Tx FQID */
1623 DPAA_PMD_DEBUG("Creating debug fq %p, fqid %d", fq, fqid);
1624 ret = qman_create_fq(fqid, QMAN_FQ_FLAG_NO_ENQUEUE, fq);
1626 DPAA_PMD_ERR("create debug fqid %d failed with ret: %d",
1630 opts.we_mask = QM_INITFQ_WE_DESTWQ | QM_INITFQ_WE_FQCTRL;
1631 opts.fqd.dest.wq = DPAA_IF_DEBUG_PRIORITY;
1632 ret = qman_init_fq(fq, 0, &opts);
1634 DPAA_PMD_ERR("init debug fqid %d failed with ret: %d",
1640 /* Initialise a network interface */
1642 dpaa_dev_init_secondary(struct rte_eth_dev *eth_dev)
1644 struct rte_dpaa_device *dpaa_device;
1645 struct fm_eth_port_cfg *cfg;
1646 struct dpaa_if *dpaa_intf;
1647 struct fman_if *fman_intf;
1650 PMD_INIT_FUNC_TRACE();
1652 dpaa_device = DEV_TO_DPAA_DEVICE(eth_dev->device);
1653 dev_id = dpaa_device->id.dev_id;
1654 cfg = dpaa_get_eth_port_cfg(dev_id);
1655 fman_intf = cfg->fman_if;
1656 eth_dev->process_private = fman_intf;
1658 /* Plugging of UCODE burst API not supported in Secondary */
1659 dpaa_intf = eth_dev->data->dev_private;
1660 eth_dev->rx_pkt_burst = dpaa_eth_queue_rx;
1661 if (dpaa_intf->cgr_tx)
1662 eth_dev->tx_pkt_burst = dpaa_eth_queue_tx_slow;
1664 eth_dev->tx_pkt_burst = dpaa_eth_queue_tx;
1665 #ifdef CONFIG_FSL_QMAN_FQ_LOOKUP
1666 qman_set_fq_lookup_table(
1667 dpaa_intf->rx_queues->qman_fq_lookup_table);
1673 /* Initialise a network interface */
1675 dpaa_dev_init(struct rte_eth_dev *eth_dev)
1677 int num_rx_fqs, fqid;
1680 struct rte_dpaa_device *dpaa_device;
1681 struct dpaa_if *dpaa_intf;
1682 struct fm_eth_port_cfg *cfg;
1683 struct fman_if *fman_intf;
1684 struct fman_if_bpool *bp, *tmp_bp;
1685 uint32_t cgrid[DPAA_MAX_NUM_PCD_QUEUES];
1686 uint32_t cgrid_tx[MAX_DPAA_CORES];
1687 uint32_t dev_rx_fqids[DPAA_MAX_NUM_PCD_QUEUES];
1688 int8_t dev_vspids[DPAA_MAX_NUM_PCD_QUEUES];
1691 PMD_INIT_FUNC_TRACE();
1693 dpaa_device = DEV_TO_DPAA_DEVICE(eth_dev->device);
1694 dev_id = dpaa_device->id.dev_id;
1695 dpaa_intf = eth_dev->data->dev_private;
1696 cfg = dpaa_get_eth_port_cfg(dev_id);
1697 fman_intf = cfg->fman_if;
1699 dpaa_intf->name = dpaa_device->name;
1701 /* save fman_if & cfg in the interface struture */
1702 eth_dev->process_private = fman_intf;
1703 dpaa_intf->ifid = dev_id;
1704 dpaa_intf->cfg = cfg;
1706 memset((char *)dev_rx_fqids, 0,
1707 sizeof(uint32_t) * DPAA_MAX_NUM_PCD_QUEUES);
1709 memset(dev_vspids, -1, DPAA_MAX_NUM_PCD_QUEUES);
1711 /* Initialize Rx FQ's */
1713 num_rx_fqs = DPAA_DEFAULT_NUM_PCD_QUEUES;
1715 num_rx_fqs = dpaa_port_fmc_init(fman_intf, dev_rx_fqids,
1717 DPAA_MAX_NUM_PCD_QUEUES);
1718 if (num_rx_fqs < 0) {
1719 DPAA_PMD_ERR("%s FMC initializes failed!",
1724 DPAA_PMD_WARN("%s is not configured by FMC.",
1728 /* FMCLESS mode, load balance to multiple cores.*/
1729 num_rx_fqs = rte_lcore_count();
1732 /* Each device can not have more than DPAA_MAX_NUM_PCD_QUEUES RX
1735 if (num_rx_fqs < 0 || num_rx_fqs > DPAA_MAX_NUM_PCD_QUEUES) {
1736 DPAA_PMD_ERR("Invalid number of RX queues\n");
1740 if (num_rx_fqs > 0) {
1741 dpaa_intf->rx_queues = rte_zmalloc(NULL,
1742 sizeof(struct qman_fq) * num_rx_fqs, MAX_CACHELINE);
1743 if (!dpaa_intf->rx_queues) {
1744 DPAA_PMD_ERR("Failed to alloc mem for RX queues\n");
1748 dpaa_intf->rx_queues = NULL;
1751 memset(cgrid, 0, sizeof(cgrid));
1752 memset(cgrid_tx, 0, sizeof(cgrid_tx));
1754 /* if DPAA_TX_TAILDROP_THRESHOLD is set, use that value; if 0, it means
1755 * Tx tail drop is disabled.
1757 if (getenv("DPAA_TX_TAILDROP_THRESHOLD")) {
1758 td_tx_threshold = atoi(getenv("DPAA_TX_TAILDROP_THRESHOLD"));
1759 DPAA_PMD_DEBUG("Tail drop threshold env configured: %u",
1761 /* if a very large value is being configured */
1762 if (td_tx_threshold > UINT16_MAX)
1763 td_tx_threshold = CGR_RX_PERFQ_THRESH;
1766 /* If congestion control is enabled globally*/
1767 if (num_rx_fqs > 0 && td_threshold) {
1768 dpaa_intf->cgr_rx = rte_zmalloc(NULL,
1769 sizeof(struct qman_cgr) * num_rx_fqs, MAX_CACHELINE);
1770 if (!dpaa_intf->cgr_rx) {
1771 DPAA_PMD_ERR("Failed to alloc mem for cgr_rx\n");
1776 ret = qman_alloc_cgrid_range(&cgrid[0], num_rx_fqs, 1, 0);
1777 if (ret != num_rx_fqs) {
1778 DPAA_PMD_WARN("insufficient CGRIDs available");
1783 dpaa_intf->cgr_rx = NULL;
1786 if (!fmc_q && !default_q) {
1787 ret = qman_alloc_fqid_range(dev_rx_fqids, num_rx_fqs,
1790 DPAA_PMD_ERR("Failed to alloc rx fqid's\n");
1795 for (loop = 0; loop < num_rx_fqs; loop++) {
1799 fqid = dev_rx_fqids[loop];
1801 vsp_id = dev_vspids[loop];
1803 if (dpaa_intf->cgr_rx)
1804 dpaa_intf->cgr_rx[loop].cgrid = cgrid[loop];
1806 ret = dpaa_rx_queue_init(&dpaa_intf->rx_queues[loop],
1807 dpaa_intf->cgr_rx ? &dpaa_intf->cgr_rx[loop] : NULL,
1811 dpaa_intf->rx_queues[loop].vsp_id = vsp_id;
1812 dpaa_intf->rx_queues[loop].dpaa_intf = dpaa_intf;
1814 dpaa_intf->nb_rx_queues = num_rx_fqs;
1816 /* Initialise Tx FQs.free_rx Have as many Tx FQ's as number of cores */
1817 dpaa_intf->tx_queues = rte_zmalloc(NULL, sizeof(struct qman_fq) *
1818 MAX_DPAA_CORES, MAX_CACHELINE);
1819 if (!dpaa_intf->tx_queues) {
1820 DPAA_PMD_ERR("Failed to alloc mem for TX queues\n");
1825 /* If congestion control is enabled globally*/
1826 if (td_tx_threshold) {
1827 dpaa_intf->cgr_tx = rte_zmalloc(NULL,
1828 sizeof(struct qman_cgr) * MAX_DPAA_CORES,
1830 if (!dpaa_intf->cgr_tx) {
1831 DPAA_PMD_ERR("Failed to alloc mem for cgr_tx\n");
1836 ret = qman_alloc_cgrid_range(&cgrid_tx[0], MAX_DPAA_CORES,
1838 if (ret != MAX_DPAA_CORES) {
1839 DPAA_PMD_WARN("insufficient CGRIDs available");
1844 dpaa_intf->cgr_tx = NULL;
1848 for (loop = 0; loop < MAX_DPAA_CORES; loop++) {
1849 if (dpaa_intf->cgr_tx)
1850 dpaa_intf->cgr_tx[loop].cgrid = cgrid_tx[loop];
1852 ret = dpaa_tx_queue_init(&dpaa_intf->tx_queues[loop],
1854 dpaa_intf->cgr_tx ? &dpaa_intf->cgr_tx[loop] : NULL);
1857 dpaa_intf->tx_queues[loop].dpaa_intf = dpaa_intf;
1859 dpaa_intf->nb_tx_queues = MAX_DPAA_CORES;
1861 #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER
1862 dpaa_debug_queue_init(&dpaa_intf->debug_queues[
1863 DPAA_DEBUG_FQ_RX_ERROR], fman_intf->fqid_rx_err);
1864 dpaa_intf->debug_queues[DPAA_DEBUG_FQ_RX_ERROR].dpaa_intf = dpaa_intf;
1865 dpaa_debug_queue_init(&dpaa_intf->debug_queues[
1866 DPAA_DEBUG_FQ_TX_ERROR], fman_intf->fqid_tx_err);
1867 dpaa_intf->debug_queues[DPAA_DEBUG_FQ_TX_ERROR].dpaa_intf = dpaa_intf;
1870 DPAA_PMD_DEBUG("All frame queues created");
1872 /* Get the initial configuration for flow control */
1873 dpaa_fc_set_default(dpaa_intf, fman_intf);
1875 /* reset bpool list, initialize bpool dynamically */
1876 list_for_each_entry_safe(bp, tmp_bp, &cfg->fman_if->bpool_list, node) {
1877 list_del(&bp->node);
1881 /* Populate ethdev structure */
1882 eth_dev->dev_ops = &dpaa_devops;
1883 eth_dev->rx_pkt_burst = dpaa_eth_queue_rx;
1884 eth_dev->tx_pkt_burst = dpaa_eth_tx_drop_all;
1886 /* Allocate memory for storing MAC addresses */
1887 eth_dev->data->mac_addrs = rte_zmalloc("mac_addr",
1888 RTE_ETHER_ADDR_LEN * DPAA_MAX_MAC_FILTER, 0);
1889 if (eth_dev->data->mac_addrs == NULL) {
1890 DPAA_PMD_ERR("Failed to allocate %d bytes needed to "
1891 "store MAC addresses",
1892 RTE_ETHER_ADDR_LEN * DPAA_MAX_MAC_FILTER);
1897 /* copy the primary mac address */
1898 rte_ether_addr_copy(&fman_intf->mac_addr, ð_dev->data->mac_addrs[0]);
1900 RTE_LOG(INFO, PMD, "net: dpaa: %s: %02x:%02x:%02x:%02x:%02x:%02x\n",
1902 fman_intf->mac_addr.addr_bytes[0],
1903 fman_intf->mac_addr.addr_bytes[1],
1904 fman_intf->mac_addr.addr_bytes[2],
1905 fman_intf->mac_addr.addr_bytes[3],
1906 fman_intf->mac_addr.addr_bytes[4],
1907 fman_intf->mac_addr.addr_bytes[5]);
1909 if (!fman_intf->is_shared_mac) {
1910 /* Disable RX mode */
1911 fman_if_discard_rx_errors(fman_intf);
1912 fman_if_disable_rx(fman_intf);
1913 /* Disable promiscuous mode */
1914 fman_if_promiscuous_disable(fman_intf);
1915 /* Disable multicast */
1916 fman_if_reset_mcast_filter_table(fman_intf);
1917 /* Reset interface statistics */
1918 fman_if_stats_reset(fman_intf);
1919 /* Disable SG by default */
1920 fman_if_set_sg(fman_intf, 0);
1921 fman_if_set_maxfrm(fman_intf,
1922 RTE_ETHER_MAX_LEN + VLAN_TAG_SIZE);
1928 rte_free(dpaa_intf->tx_queues);
1929 dpaa_intf->tx_queues = NULL;
1930 dpaa_intf->nb_tx_queues = 0;
1933 rte_free(dpaa_intf->cgr_rx);
1934 rte_free(dpaa_intf->cgr_tx);
1935 rte_free(dpaa_intf->rx_queues);
1936 dpaa_intf->rx_queues = NULL;
1937 dpaa_intf->nb_rx_queues = 0;
1942 dpaa_dev_uninit(struct rte_eth_dev *dev)
1944 struct dpaa_if *dpaa_intf = dev->data->dev_private;
1947 PMD_INIT_FUNC_TRACE();
1949 if (rte_eal_process_type() != RTE_PROC_PRIMARY)
1953 DPAA_PMD_WARN("Already closed or not started");
1957 /* DPAA FM deconfig */
1958 if (!(default_q || fmc_q)) {
1959 if (dpaa_fm_deconfig(dpaa_intf, dev->process_private))
1960 DPAA_PMD_WARN("DPAA FM deconfig failed\n");
1963 dpaa_eth_dev_close(dev);
1965 /* release configuration memory */
1966 if (dpaa_intf->fc_conf)
1967 rte_free(dpaa_intf->fc_conf);
1969 /* Release RX congestion Groups */
1970 if (dpaa_intf->cgr_rx) {
1971 for (loop = 0; loop < dpaa_intf->nb_rx_queues; loop++)
1972 qman_delete_cgr(&dpaa_intf->cgr_rx[loop]);
1974 qman_release_cgrid_range(dpaa_intf->cgr_rx[loop].cgrid,
1975 dpaa_intf->nb_rx_queues);
1978 rte_free(dpaa_intf->cgr_rx);
1979 dpaa_intf->cgr_rx = NULL;
1981 /* Release TX congestion Groups */
1982 if (dpaa_intf->cgr_tx) {
1983 for (loop = 0; loop < MAX_DPAA_CORES; loop++)
1984 qman_delete_cgr(&dpaa_intf->cgr_tx[loop]);
1986 qman_release_cgrid_range(dpaa_intf->cgr_tx[loop].cgrid,
1988 rte_free(dpaa_intf->cgr_tx);
1989 dpaa_intf->cgr_tx = NULL;
1992 rte_free(dpaa_intf->rx_queues);
1993 dpaa_intf->rx_queues = NULL;
1995 rte_free(dpaa_intf->tx_queues);
1996 dpaa_intf->tx_queues = NULL;
1998 dev->dev_ops = NULL;
1999 dev->rx_pkt_burst = NULL;
2000 dev->tx_pkt_burst = NULL;
2006 rte_dpaa_probe(struct rte_dpaa_driver *dpaa_drv,
2007 struct rte_dpaa_device *dpaa_dev)
2011 struct rte_eth_dev *eth_dev;
2013 PMD_INIT_FUNC_TRACE();
2015 if ((DPAA_MBUF_HW_ANNOTATION + DPAA_FD_PTA_SIZE) >
2016 RTE_PKTMBUF_HEADROOM) {
2018 "RTE_PKTMBUF_HEADROOM(%d) shall be > DPAA Annotation req(%d)",
2019 RTE_PKTMBUF_HEADROOM,
2020 DPAA_MBUF_HW_ANNOTATION + DPAA_FD_PTA_SIZE);
2025 /* In case of secondary process, the device is already configured
2026 * and no further action is required, except portal initialization
2027 * and verifying secondary attachment to port name.
2029 if (rte_eal_process_type() != RTE_PROC_PRIMARY) {
2030 eth_dev = rte_eth_dev_attach_secondary(dpaa_dev->name);
2033 eth_dev->device = &dpaa_dev->device;
2034 eth_dev->dev_ops = &dpaa_devops;
2036 ret = dpaa_dev_init_secondary(eth_dev);
2038 RTE_LOG(ERR, PMD, "secondary dev init failed\n");
2042 rte_eth_dev_probing_finish(eth_dev);
2046 if (!is_global_init && (rte_eal_process_type() == RTE_PROC_PRIMARY)) {
2047 if (access("/tmp/fmc.bin", F_OK) == -1) {
2048 DPAA_PMD_INFO("* FMC not configured.Enabling default mode");
2052 if (!(default_q || fmc_q)) {
2053 if (dpaa_fm_init()) {
2054 DPAA_PMD_ERR("FM init failed\n");
2059 /* disabling the default push mode for LS1043 */
2060 if (dpaa_svr_family == SVR_LS1043A_FAMILY)
2061 dpaa_push_mode_max_queue = 0;
2063 /* if push mode queues to be enabled. Currenly we are allowing
2064 * only one queue per thread.
2066 if (getenv("DPAA_PUSH_QUEUES_NUMBER")) {
2067 dpaa_push_mode_max_queue =
2068 atoi(getenv("DPAA_PUSH_QUEUES_NUMBER"));
2069 if (dpaa_push_mode_max_queue > DPAA_MAX_PUSH_MODE_QUEUE)
2070 dpaa_push_mode_max_queue = DPAA_MAX_PUSH_MODE_QUEUE;
2076 if (unlikely(!DPAA_PER_LCORE_PORTAL)) {
2077 ret = rte_dpaa_portal_init((void *)1);
2079 DPAA_PMD_ERR("Unable to initialize portal");
2084 eth_dev = rte_eth_dev_allocate(dpaa_dev->name);
2088 eth_dev->data->dev_private =
2089 rte_zmalloc("ethdev private structure",
2090 sizeof(struct dpaa_if),
2091 RTE_CACHE_LINE_SIZE);
2092 if (!eth_dev->data->dev_private) {
2093 DPAA_PMD_ERR("Cannot allocate memzone for port data");
2094 rte_eth_dev_release_port(eth_dev);
2098 eth_dev->device = &dpaa_dev->device;
2099 dpaa_dev->eth_dev = eth_dev;
2101 qman_ern_register_cb(dpaa_free_mbuf);
2103 if (dpaa_drv->drv_flags & RTE_DPAA_DRV_INTR_LSC)
2104 eth_dev->data->dev_flags |= RTE_ETH_DEV_INTR_LSC;
2106 /* Invoke PMD device initialization function */
2107 diag = dpaa_dev_init(eth_dev);
2109 rte_eth_dev_probing_finish(eth_dev);
2113 rte_eth_dev_release_port(eth_dev);
2118 rte_dpaa_remove(struct rte_dpaa_device *dpaa_dev)
2120 struct rte_eth_dev *eth_dev;
2122 PMD_INIT_FUNC_TRACE();
2124 eth_dev = dpaa_dev->eth_dev;
2125 dpaa_dev_uninit(eth_dev);
2127 rte_eth_dev_release_port(eth_dev);
2132 static void __attribute__((destructor(102))) dpaa_finish(void)
2134 /* For secondary, primary will do all the cleanup */
2135 if (rte_eal_process_type() != RTE_PROC_PRIMARY)
2138 if (!(default_q || fmc_q)) {
2141 for (i = 0; i < RTE_MAX_ETHPORTS; i++) {
2142 if (rte_eth_devices[i].dev_ops == &dpaa_devops) {
2143 struct rte_eth_dev *dev = &rte_eth_devices[i];
2144 struct dpaa_if *dpaa_intf =
2145 dev->data->dev_private;
2146 struct fman_if *fif =
2147 dev->process_private;
2148 if (dpaa_intf->port_handle)
2149 if (dpaa_fm_deconfig(dpaa_intf, fif))
2150 DPAA_PMD_WARN("DPAA FM "
2151 "deconfig failed\n");
2152 if (fif->num_profiles) {
2153 if (dpaa_port_vsp_cleanup(dpaa_intf,
2155 DPAA_PMD_WARN("DPAA FM vsp cleanup failed\n");
2161 DPAA_PMD_WARN("DPAA FM term failed\n");
2165 DPAA_PMD_INFO("DPAA fman cleaned up");
2169 static struct rte_dpaa_driver rte_dpaa_pmd = {
2170 .drv_flags = RTE_DPAA_DRV_INTR_LSC,
2171 .drv_type = FSL_DPAA_ETH,
2172 .probe = rte_dpaa_probe,
2173 .remove = rte_dpaa_remove,
2176 RTE_PMD_REGISTER_DPAA(net_dpaa, rte_dpaa_pmd);
2177 RTE_LOG_REGISTER(dpaa_logtype_pmd, pmd.net.dpaa, NOTICE);