1 /* SPDX-License-Identifier: BSD-3-Clause
3 * Copyright 2016 Freescale Semiconductor, Inc. All rights reserved.
15 #include <sys/types.h>
16 #include <sys/syscall.h>
18 #include <rte_string_fns.h>
19 #include <rte_byteorder.h>
20 #include <rte_common.h>
21 #include <rte_interrupts.h>
23 #include <rte_debug.h>
25 #include <rte_atomic.h>
26 #include <rte_branch_prediction.h>
27 #include <rte_memory.h>
28 #include <rte_tailq.h>
30 #include <rte_alarm.h>
31 #include <rte_ether.h>
32 #include <rte_ethdev_driver.h>
33 #include <rte_malloc.h>
36 #include <rte_dpaa_bus.h>
37 #include <rte_dpaa_logs.h>
38 #include <dpaa_mempool.h>
40 #include <dpaa_ethdev.h>
41 #include <dpaa_rxtx.h>
42 #include <rte_pmd_dpaa.h>
49 /* Supported Rx offloads */
50 static uint64_t dev_rx_offloads_sup =
51 DEV_RX_OFFLOAD_JUMBO_FRAME |
52 DEV_RX_OFFLOAD_SCATTER;
54 /* Rx offloads which cannot be disabled */
55 static uint64_t dev_rx_offloads_nodis =
56 DEV_RX_OFFLOAD_IPV4_CKSUM |
57 DEV_RX_OFFLOAD_UDP_CKSUM |
58 DEV_RX_OFFLOAD_TCP_CKSUM |
59 DEV_RX_OFFLOAD_OUTER_IPV4_CKSUM;
61 /* Supported Tx offloads */
62 static uint64_t dev_tx_offloads_sup;
64 /* Tx offloads which cannot be disabled */
65 static uint64_t dev_tx_offloads_nodis =
66 DEV_TX_OFFLOAD_IPV4_CKSUM |
67 DEV_TX_OFFLOAD_UDP_CKSUM |
68 DEV_TX_OFFLOAD_TCP_CKSUM |
69 DEV_TX_OFFLOAD_SCTP_CKSUM |
70 DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM |
71 DEV_TX_OFFLOAD_MULTI_SEGS |
72 DEV_TX_OFFLOAD_MT_LOCKFREE |
73 DEV_TX_OFFLOAD_MBUF_FAST_FREE;
75 /* Keep track of whether QMAN and BMAN have been globally initialized */
76 static int is_global_init;
77 static int default_q; /* use default queue - FMC is not executed*/
78 /* At present we only allow up to 4 push mode queues as default - as each of
79 * this queue need dedicated portal and we are short of portals.
81 #define DPAA_MAX_PUSH_MODE_QUEUE 8
82 #define DPAA_DEFAULT_PUSH_MODE_QUEUE 4
84 static int dpaa_push_mode_max_queue = DPAA_DEFAULT_PUSH_MODE_QUEUE;
85 static int dpaa_push_queue_idx; /* Queue index which are in push mode*/
88 /* Per FQ Taildrop in frame count */
89 static unsigned int td_threshold = CGR_RX_PERFQ_THRESH;
91 struct rte_dpaa_xstats_name_off {
92 char name[RTE_ETH_XSTATS_NAME_SIZE];
96 static const struct rte_dpaa_xstats_name_off dpaa_xstats_strings[] = {
98 offsetof(struct dpaa_if_stats, raln)},
100 offsetof(struct dpaa_if_stats, rxpf)},
102 offsetof(struct dpaa_if_stats, rfcs)},
104 offsetof(struct dpaa_if_stats, rvlan)},
106 offsetof(struct dpaa_if_stats, rerr)},
108 offsetof(struct dpaa_if_stats, rdrp)},
110 offsetof(struct dpaa_if_stats, rund)},
112 offsetof(struct dpaa_if_stats, rovr)},
114 offsetof(struct dpaa_if_stats, rfrg)},
116 offsetof(struct dpaa_if_stats, txpf)},
118 offsetof(struct dpaa_if_stats, terr)},
120 offsetof(struct dpaa_if_stats, tvlan)},
122 offsetof(struct dpaa_if_stats, tund)},
125 static struct rte_dpaa_driver rte_dpaa_pmd;
128 dpaa_eth_dev_info(struct rte_eth_dev *dev, struct rte_eth_dev_info *dev_info);
131 dpaa_poll_queue_default_config(struct qm_mcc_initfq *opts)
133 memset(opts, 0, sizeof(struct qm_mcc_initfq));
134 opts->we_mask = QM_INITFQ_WE_FQCTRL | QM_INITFQ_WE_CONTEXTA;
135 opts->fqd.fq_ctrl = QM_FQCTRL_AVOIDBLOCK | QM_FQCTRL_CTXASTASHING |
136 QM_FQCTRL_PREFERINCACHE;
137 opts->fqd.context_a.stashing.exclusive = 0;
138 if (dpaa_svr_family != SVR_LS1046A_FAMILY)
139 opts->fqd.context_a.stashing.annotation_cl =
140 DPAA_IF_RX_ANNOTATION_STASH;
141 opts->fqd.context_a.stashing.data_cl = DPAA_IF_RX_DATA_STASH;
142 opts->fqd.context_a.stashing.context_cl = DPAA_IF_RX_CONTEXT_STASH;
146 dpaa_mtu_set(struct rte_eth_dev *dev, uint16_t mtu)
148 struct dpaa_if *dpaa_intf = dev->data->dev_private;
149 uint32_t frame_size = mtu + RTE_ETHER_HDR_LEN + RTE_ETHER_CRC_LEN
151 uint32_t buffsz = dev->data->min_rx_buf_size - RTE_PKTMBUF_HEADROOM;
153 PMD_INIT_FUNC_TRACE();
155 if (mtu < RTE_ETHER_MIN_MTU || frame_size > DPAA_MAX_RX_PKT_LEN)
158 * Refuse mtu that requires the support of scattered packets
159 * when this feature has not been enabled before.
161 if (dev->data->min_rx_buf_size &&
162 !dev->data->scattered_rx && frame_size > buffsz) {
163 DPAA_PMD_ERR("SG not enabled, will not fit in one buffer");
167 /* check <seg size> * <max_seg> >= max_frame */
168 if (dev->data->min_rx_buf_size && dev->data->scattered_rx &&
169 (frame_size > buffsz * DPAA_SGT_MAX_ENTRIES)) {
170 DPAA_PMD_ERR("Too big to fit for Max SG list %d",
171 buffsz * DPAA_SGT_MAX_ENTRIES);
175 if (frame_size > RTE_ETHER_MAX_LEN)
176 dev->data->dev_conf.rxmode.offloads &=
177 DEV_RX_OFFLOAD_JUMBO_FRAME;
179 dev->data->dev_conf.rxmode.offloads &=
180 ~DEV_RX_OFFLOAD_JUMBO_FRAME;
182 dev->data->dev_conf.rxmode.max_rx_pkt_len = frame_size;
184 fman_if_set_maxfrm(dpaa_intf->fif, frame_size);
190 dpaa_eth_dev_configure(struct rte_eth_dev *dev)
192 struct dpaa_if *dpaa_intf = dev->data->dev_private;
193 struct rte_eth_conf *eth_conf = &dev->data->dev_conf;
194 uint64_t rx_offloads = eth_conf->rxmode.offloads;
195 uint64_t tx_offloads = eth_conf->txmode.offloads;
197 PMD_INIT_FUNC_TRACE();
199 /* Rx offloads validation */
200 if (dev_rx_offloads_nodis & ~rx_offloads) {
202 "Rx offloads non configurable - requested 0x%" PRIx64
203 " ignored 0x%" PRIx64,
204 rx_offloads, dev_rx_offloads_nodis);
207 /* Tx offloads validation */
208 if (dev_tx_offloads_nodis & ~tx_offloads) {
210 "Tx offloads non configurable - requested 0x%" PRIx64
211 " ignored 0x%" PRIx64,
212 tx_offloads, dev_tx_offloads_nodis);
215 if (rx_offloads & DEV_RX_OFFLOAD_JUMBO_FRAME) {
218 DPAA_PMD_DEBUG("enabling jumbo");
220 if (dev->data->dev_conf.rxmode.max_rx_pkt_len <=
222 max_len = dev->data->dev_conf.rxmode.max_rx_pkt_len;
224 DPAA_PMD_INFO("enabling jumbo override conf max len=%d "
226 dev->data->dev_conf.rxmode.max_rx_pkt_len,
227 DPAA_MAX_RX_PKT_LEN);
228 max_len = DPAA_MAX_RX_PKT_LEN;
231 fman_if_set_maxfrm(dpaa_intf->fif, max_len);
232 dev->data->mtu = max_len
233 - RTE_ETHER_HDR_LEN - RTE_ETHER_CRC_LEN - VLAN_TAG_SIZE;
236 if (rx_offloads & DEV_RX_OFFLOAD_SCATTER) {
237 DPAA_PMD_DEBUG("enabling scatter mode");
238 fman_if_set_sg(dpaa_intf->fif, 1);
239 dev->data->scattered_rx = 1;
245 static const uint32_t *
246 dpaa_supported_ptypes_get(struct rte_eth_dev *dev)
248 static const uint32_t ptypes[] = {
250 RTE_PTYPE_L2_ETHER_VLAN,
251 RTE_PTYPE_L2_ETHER_ARP,
252 RTE_PTYPE_L3_IPV4_EXT_UNKNOWN,
253 RTE_PTYPE_L3_IPV6_EXT_UNKNOWN,
263 PMD_INIT_FUNC_TRACE();
265 if (dev->rx_pkt_burst == dpaa_eth_queue_rx)
270 static int dpaa_eth_dev_start(struct rte_eth_dev *dev)
272 struct dpaa_if *dpaa_intf = dev->data->dev_private;
274 PMD_INIT_FUNC_TRACE();
276 /* Change tx callback to the real one */
277 dev->tx_pkt_burst = dpaa_eth_queue_tx;
278 fman_if_enable_rx(dpaa_intf->fif);
283 static void dpaa_eth_dev_stop(struct rte_eth_dev *dev)
285 struct dpaa_if *dpaa_intf = dev->data->dev_private;
287 PMD_INIT_FUNC_TRACE();
289 fman_if_disable_rx(dpaa_intf->fif);
290 dev->tx_pkt_burst = dpaa_eth_tx_drop_all;
293 static void dpaa_eth_dev_close(struct rte_eth_dev *dev)
295 PMD_INIT_FUNC_TRACE();
297 dpaa_eth_dev_stop(dev);
301 dpaa_fw_version_get(struct rte_eth_dev *dev __rte_unused,
306 FILE *svr_file = NULL;
307 unsigned int svr_ver = 0;
309 PMD_INIT_FUNC_TRACE();
311 svr_file = fopen(DPAA_SOC_ID_FILE, "r");
313 DPAA_PMD_ERR("Unable to open SoC device");
314 return -ENOTSUP; /* Not supported on this infra */
316 if (fscanf(svr_file, "svr:%x", &svr_ver) > 0)
317 dpaa_svr_family = svr_ver & SVR_MASK;
319 DPAA_PMD_ERR("Unable to read SoC device");
323 ret = snprintf(fw_version, fw_size, "SVR:%x-fman-v%x",
324 svr_ver, fman_ip_rev);
325 ret += 1; /* add the size of '\0' */
327 if (fw_size < (uint32_t)ret)
333 static void dpaa_eth_dev_info(struct rte_eth_dev *dev,
334 struct rte_eth_dev_info *dev_info)
336 struct dpaa_if *dpaa_intf = dev->data->dev_private;
338 PMD_INIT_FUNC_TRACE();
340 dev_info->max_rx_queues = dpaa_intf->nb_rx_queues;
341 dev_info->max_tx_queues = dpaa_intf->nb_tx_queues;
342 dev_info->max_rx_pktlen = DPAA_MAX_RX_PKT_LEN;
343 dev_info->max_mac_addrs = DPAA_MAX_MAC_FILTER;
344 dev_info->max_hash_mac_addrs = 0;
345 dev_info->max_vfs = 0;
346 dev_info->max_vmdq_pools = ETH_16_POOLS;
347 dev_info->flow_type_rss_offloads = DPAA_RSS_OFFLOAD_ALL;
349 if (dpaa_intf->fif->mac_type == fman_mac_1g)
350 dev_info->speed_capa = ETH_LINK_SPEED_1G;
351 else if (dpaa_intf->fif->mac_type == fman_mac_10g)
352 dev_info->speed_capa = (ETH_LINK_SPEED_1G | ETH_LINK_SPEED_10G);
354 DPAA_PMD_ERR("invalid link_speed: %s, %d",
355 dpaa_intf->name, dpaa_intf->fif->mac_type);
357 dev_info->rx_offload_capa = dev_rx_offloads_sup |
358 dev_rx_offloads_nodis;
359 dev_info->tx_offload_capa = dev_tx_offloads_sup |
360 dev_tx_offloads_nodis;
361 dev_info->default_rxportconf.burst_size = DPAA_DEF_RX_BURST_SIZE;
362 dev_info->default_txportconf.burst_size = DPAA_DEF_TX_BURST_SIZE;
365 static int dpaa_eth_link_update(struct rte_eth_dev *dev,
366 int wait_to_complete __rte_unused)
368 struct dpaa_if *dpaa_intf = dev->data->dev_private;
369 struct rte_eth_link *link = &dev->data->dev_link;
371 PMD_INIT_FUNC_TRACE();
373 if (dpaa_intf->fif->mac_type == fman_mac_1g)
374 link->link_speed = ETH_SPEED_NUM_1G;
375 else if (dpaa_intf->fif->mac_type == fman_mac_10g)
376 link->link_speed = ETH_SPEED_NUM_10G;
378 DPAA_PMD_ERR("invalid link_speed: %s, %d",
379 dpaa_intf->name, dpaa_intf->fif->mac_type);
381 link->link_status = dpaa_intf->valid;
382 link->link_duplex = ETH_LINK_FULL_DUPLEX;
383 link->link_autoneg = ETH_LINK_AUTONEG;
387 static int dpaa_eth_stats_get(struct rte_eth_dev *dev,
388 struct rte_eth_stats *stats)
390 struct dpaa_if *dpaa_intf = dev->data->dev_private;
392 PMD_INIT_FUNC_TRACE();
394 fman_if_stats_get(dpaa_intf->fif, stats);
398 static void dpaa_eth_stats_reset(struct rte_eth_dev *dev)
400 struct dpaa_if *dpaa_intf = dev->data->dev_private;
402 PMD_INIT_FUNC_TRACE();
404 fman_if_stats_reset(dpaa_intf->fif);
408 dpaa_dev_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *xstats,
411 struct dpaa_if *dpaa_intf = dev->data->dev_private;
412 unsigned int i = 0, num = RTE_DIM(dpaa_xstats_strings);
413 uint64_t values[sizeof(struct dpaa_if_stats) / 8];
421 fman_if_stats_get_all(dpaa_intf->fif, values,
422 sizeof(struct dpaa_if_stats) / 8);
424 for (i = 0; i < num; i++) {
426 xstats[i].value = values[dpaa_xstats_strings[i].offset / 8];
432 dpaa_xstats_get_names(__rte_unused struct rte_eth_dev *dev,
433 struct rte_eth_xstat_name *xstats_names,
436 unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings);
438 if (limit < stat_cnt)
441 if (xstats_names != NULL)
442 for (i = 0; i < stat_cnt; i++)
443 strlcpy(xstats_names[i].name,
444 dpaa_xstats_strings[i].name,
445 sizeof(xstats_names[i].name));
451 dpaa_xstats_get_by_id(struct rte_eth_dev *dev, const uint64_t *ids,
452 uint64_t *values, unsigned int n)
454 unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings);
455 uint64_t values_copy[sizeof(struct dpaa_if_stats) / 8];
458 struct dpaa_if *dpaa_intf = dev->data->dev_private;
466 fman_if_stats_get_all(dpaa_intf->fif, values_copy,
467 sizeof(struct dpaa_if_stats) / 8);
469 for (i = 0; i < stat_cnt; i++)
471 values_copy[dpaa_xstats_strings[i].offset / 8];
476 dpaa_xstats_get_by_id(dev, NULL, values_copy, stat_cnt);
478 for (i = 0; i < n; i++) {
479 if (ids[i] >= stat_cnt) {
480 DPAA_PMD_ERR("id value isn't valid");
483 values[i] = values_copy[ids[i]];
489 dpaa_xstats_get_names_by_id(
490 struct rte_eth_dev *dev,
491 struct rte_eth_xstat_name *xstats_names,
495 unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings);
496 struct rte_eth_xstat_name xstats_names_copy[stat_cnt];
499 return dpaa_xstats_get_names(dev, xstats_names, limit);
501 dpaa_xstats_get_names(dev, xstats_names_copy, limit);
503 for (i = 0; i < limit; i++) {
504 if (ids[i] >= stat_cnt) {
505 DPAA_PMD_ERR("id value isn't valid");
508 strcpy(xstats_names[i].name, xstats_names_copy[ids[i]].name);
513 static void dpaa_eth_promiscuous_enable(struct rte_eth_dev *dev)
515 struct dpaa_if *dpaa_intf = dev->data->dev_private;
517 PMD_INIT_FUNC_TRACE();
519 fman_if_promiscuous_enable(dpaa_intf->fif);
522 static void dpaa_eth_promiscuous_disable(struct rte_eth_dev *dev)
524 struct dpaa_if *dpaa_intf = dev->data->dev_private;
526 PMD_INIT_FUNC_TRACE();
528 fman_if_promiscuous_disable(dpaa_intf->fif);
531 static void dpaa_eth_multicast_enable(struct rte_eth_dev *dev)
533 struct dpaa_if *dpaa_intf = dev->data->dev_private;
535 PMD_INIT_FUNC_TRACE();
537 fman_if_set_mcast_filter_table(dpaa_intf->fif);
540 static void dpaa_eth_multicast_disable(struct rte_eth_dev *dev)
542 struct dpaa_if *dpaa_intf = dev->data->dev_private;
544 PMD_INIT_FUNC_TRACE();
546 fman_if_reset_mcast_filter_table(dpaa_intf->fif);
550 int dpaa_eth_rx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx,
552 unsigned int socket_id __rte_unused,
553 const struct rte_eth_rxconf *rx_conf __rte_unused,
554 struct rte_mempool *mp)
556 struct dpaa_if *dpaa_intf = dev->data->dev_private;
557 struct qman_fq *rxq = &dpaa_intf->rx_queues[queue_idx];
558 struct qm_mcc_initfq opts = {0};
561 u32 buffsz = rte_pktmbuf_data_room_size(mp) - RTE_PKTMBUF_HEADROOM;
563 PMD_INIT_FUNC_TRACE();
565 if (queue_idx >= dev->data->nb_rx_queues) {
566 rte_errno = EOVERFLOW;
567 DPAA_PMD_ERR("%p: queue index out of range (%u >= %u)",
568 (void *)dev, queue_idx, dev->data->nb_rx_queues);
572 DPAA_PMD_INFO("Rx queue setup for queue index: %d fq_id (0x%x)",
573 queue_idx, rxq->fqid);
575 /* Max packet can fit in single buffer */
576 if (dev->data->dev_conf.rxmode.max_rx_pkt_len <= buffsz) {
578 } else if (dev->data->dev_conf.rxmode.offloads &
579 DEV_RX_OFFLOAD_SCATTER) {
580 if (dev->data->dev_conf.rxmode.max_rx_pkt_len >
581 buffsz * DPAA_SGT_MAX_ENTRIES) {
582 DPAA_PMD_ERR("max RxPkt size %d too big to fit "
584 dev->data->dev_conf.rxmode.max_rx_pkt_len,
585 buffsz * DPAA_SGT_MAX_ENTRIES);
586 rte_errno = EOVERFLOW;
590 DPAA_PMD_WARN("The requested maximum Rx packet size (%u) is"
591 " larger than a single mbuf (%u) and scattered"
592 " mode has not been requested",
593 dev->data->dev_conf.rxmode.max_rx_pkt_len,
594 buffsz - RTE_PKTMBUF_HEADROOM);
597 if (!dpaa_intf->bp_info || dpaa_intf->bp_info->mp != mp) {
598 struct fman_if_ic_params icp;
602 if (!mp->pool_data) {
603 DPAA_PMD_ERR("Not an offloaded buffer pool!");
606 dpaa_intf->bp_info = DPAA_MEMPOOL_TO_POOL_INFO(mp);
608 memset(&icp, 0, sizeof(icp));
609 /* set ICEOF for to the default value , which is 0*/
610 icp.iciof = DEFAULT_ICIOF;
611 icp.iceof = DEFAULT_RX_ICEOF;
612 icp.icsz = DEFAULT_ICSZ;
613 fman_if_set_ic_params(dpaa_intf->fif, &icp);
615 fd_offset = RTE_PKTMBUF_HEADROOM + DPAA_HW_BUF_RESERVE;
616 fman_if_set_fdoff(dpaa_intf->fif, fd_offset);
618 /* Buffer pool size should be equal to Dataroom Size*/
619 bp_size = rte_pktmbuf_data_room_size(mp);
620 fman_if_set_bp(dpaa_intf->fif, mp->size,
621 dpaa_intf->bp_info->bpid, bp_size);
622 dpaa_intf->valid = 1;
623 DPAA_PMD_DEBUG("if:%s fd_offset = %d offset = %d",
624 dpaa_intf->name, fd_offset,
625 fman_if_get_fdoff(dpaa_intf->fif));
627 DPAA_PMD_DEBUG("if:%s sg_on = %d, max_frm =%d", dpaa_intf->name,
628 fman_if_get_sg_enable(dpaa_intf->fif),
629 dev->data->dev_conf.rxmode.max_rx_pkt_len);
630 /* checking if push mode only, no error check for now */
631 if (dpaa_push_mode_max_queue > dpaa_push_queue_idx) {
632 dpaa_push_queue_idx++;
633 opts.we_mask = QM_INITFQ_WE_FQCTRL | QM_INITFQ_WE_CONTEXTA;
634 opts.fqd.fq_ctrl = QM_FQCTRL_AVOIDBLOCK |
635 QM_FQCTRL_CTXASTASHING |
636 QM_FQCTRL_PREFERINCACHE;
637 opts.fqd.context_a.stashing.exclusive = 0;
638 /* In muticore scenario stashing becomes a bottleneck on LS1046.
639 * So do not enable stashing in this case
641 if (dpaa_svr_family != SVR_LS1046A_FAMILY)
642 opts.fqd.context_a.stashing.annotation_cl =
643 DPAA_IF_RX_ANNOTATION_STASH;
644 opts.fqd.context_a.stashing.data_cl = DPAA_IF_RX_DATA_STASH;
645 opts.fqd.context_a.stashing.context_cl =
646 DPAA_IF_RX_CONTEXT_STASH;
648 /*Create a channel and associate given queue with the channel*/
649 qman_alloc_pool_range((u32 *)&rxq->ch_id, 1, 1, 0);
650 opts.we_mask = opts.we_mask | QM_INITFQ_WE_DESTWQ;
651 opts.fqd.dest.channel = rxq->ch_id;
652 opts.fqd.dest.wq = DPAA_IF_RX_PRIORITY;
653 flags = QMAN_INITFQ_FLAG_SCHED;
655 /* Configure tail drop */
656 if (dpaa_intf->cgr_rx) {
657 opts.we_mask |= QM_INITFQ_WE_CGID;
658 opts.fqd.cgid = dpaa_intf->cgr_rx[queue_idx].cgrid;
659 opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
661 ret = qman_init_fq(rxq, flags, &opts);
663 DPAA_PMD_ERR("Channel/Q association failed. fqid 0x%x "
664 "ret:%d(%s)", rxq->fqid, ret, strerror(ret));
667 if (dpaa_svr_family == SVR_LS1043A_FAMILY) {
668 rxq->cb.dqrr_dpdk_pull_cb = dpaa_rx_cb_no_prefetch;
670 rxq->cb.dqrr_dpdk_pull_cb = dpaa_rx_cb;
671 rxq->cb.dqrr_prepare = dpaa_rx_cb_prepare;
674 rxq->is_static = true;
676 rxq->bp_array = rte_dpaa_bpid_info;
677 dev->data->rx_queues[queue_idx] = rxq;
679 /* configure the CGR size as per the desc size */
680 if (dpaa_intf->cgr_rx) {
681 struct qm_mcc_initcgr cgr_opts = {0};
683 /* Enable tail drop with cgr on this queue */
684 qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, nb_desc, 0);
685 ret = qman_modify_cgr(dpaa_intf->cgr_rx, 0, &cgr_opts);
688 "rx taildrop modify fail on fqid %d (ret=%d)",
697 dpaa_eth_eventq_attach(const struct rte_eth_dev *dev,
700 const struct rte_event_eth_rx_adapter_queue_conf *queue_conf)
704 struct dpaa_if *dpaa_intf = dev->data->dev_private;
705 struct qman_fq *rxq = &dpaa_intf->rx_queues[eth_rx_queue_id];
706 struct qm_mcc_initfq opts = {0};
708 if (dpaa_push_mode_max_queue)
709 DPAA_PMD_WARN("PUSH mode q and EVENTDEV are not compatible\n"
710 "PUSH mode already enabled for first %d queues.\n"
711 "To disable set DPAA_PUSH_QUEUES_NUMBER to 0\n",
712 dpaa_push_mode_max_queue);
714 dpaa_poll_queue_default_config(&opts);
716 switch (queue_conf->ev.sched_type) {
717 case RTE_SCHED_TYPE_ATOMIC:
718 opts.fqd.fq_ctrl |= QM_FQCTRL_HOLDACTIVE;
719 /* Reset FQCTRL_AVOIDBLOCK bit as it is unnecessary
720 * configuration with HOLD_ACTIVE setting
722 opts.fqd.fq_ctrl &= (~QM_FQCTRL_AVOIDBLOCK);
723 rxq->cb.dqrr_dpdk_cb = dpaa_rx_cb_atomic;
725 case RTE_SCHED_TYPE_ORDERED:
726 DPAA_PMD_ERR("Ordered queue schedule type is not supported\n");
729 opts.fqd.fq_ctrl |= QM_FQCTRL_AVOIDBLOCK;
730 rxq->cb.dqrr_dpdk_cb = dpaa_rx_cb_parallel;
734 opts.we_mask = opts.we_mask | QM_INITFQ_WE_DESTWQ;
735 opts.fqd.dest.channel = ch_id;
736 opts.fqd.dest.wq = queue_conf->ev.priority;
738 if (dpaa_intf->cgr_rx) {
739 opts.we_mask |= QM_INITFQ_WE_CGID;
740 opts.fqd.cgid = dpaa_intf->cgr_rx[eth_rx_queue_id].cgrid;
741 opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
744 flags = QMAN_INITFQ_FLAG_SCHED;
746 ret = qman_init_fq(rxq, flags, &opts);
748 DPAA_PMD_ERR("Ev-Channel/Q association failed. fqid 0x%x "
749 "ret:%d(%s)", rxq->fqid, ret, strerror(ret));
753 /* copy configuration which needs to be filled during dequeue */
754 memcpy(&rxq->ev, &queue_conf->ev, sizeof(struct rte_event));
755 dev->data->rx_queues[eth_rx_queue_id] = rxq;
761 dpaa_eth_eventq_detach(const struct rte_eth_dev *dev,
764 struct qm_mcc_initfq opts;
767 struct dpaa_if *dpaa_intf = dev->data->dev_private;
768 struct qman_fq *rxq = &dpaa_intf->rx_queues[eth_rx_queue_id];
770 dpaa_poll_queue_default_config(&opts);
772 if (dpaa_intf->cgr_rx) {
773 opts.we_mask |= QM_INITFQ_WE_CGID;
774 opts.fqd.cgid = dpaa_intf->cgr_rx[eth_rx_queue_id].cgrid;
775 opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
778 ret = qman_init_fq(rxq, flags, &opts);
780 DPAA_PMD_ERR("init rx fqid %d failed with ret: %d",
784 rxq->cb.dqrr_dpdk_cb = NULL;
785 dev->data->rx_queues[eth_rx_queue_id] = NULL;
791 void dpaa_eth_rx_queue_release(void *rxq __rte_unused)
793 PMD_INIT_FUNC_TRACE();
797 int dpaa_eth_tx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx,
798 uint16_t nb_desc __rte_unused,
799 unsigned int socket_id __rte_unused,
800 const struct rte_eth_txconf *tx_conf __rte_unused)
802 struct dpaa_if *dpaa_intf = dev->data->dev_private;
804 PMD_INIT_FUNC_TRACE();
806 if (queue_idx >= dev->data->nb_tx_queues) {
807 rte_errno = EOVERFLOW;
808 DPAA_PMD_ERR("%p: queue index out of range (%u >= %u)",
809 (void *)dev, queue_idx, dev->data->nb_tx_queues);
813 DPAA_PMD_INFO("Tx queue setup for queue index: %d fq_id (0x%x)",
814 queue_idx, dpaa_intf->tx_queues[queue_idx].fqid);
815 dev->data->tx_queues[queue_idx] = &dpaa_intf->tx_queues[queue_idx];
819 static void dpaa_eth_tx_queue_release(void *txq __rte_unused)
821 PMD_INIT_FUNC_TRACE();
825 dpaa_dev_rx_queue_count(struct rte_eth_dev *dev, uint16_t rx_queue_id)
827 struct dpaa_if *dpaa_intf = dev->data->dev_private;
828 struct qman_fq *rxq = &dpaa_intf->rx_queues[rx_queue_id];
831 PMD_INIT_FUNC_TRACE();
833 if (qman_query_fq_frm_cnt(rxq, &frm_cnt) == 0) {
834 RTE_LOG(DEBUG, PMD, "RX frame count for q(%d) is %u\n",
835 rx_queue_id, frm_cnt);
840 static int dpaa_link_down(struct rte_eth_dev *dev)
842 PMD_INIT_FUNC_TRACE();
844 dpaa_eth_dev_stop(dev);
848 static int dpaa_link_up(struct rte_eth_dev *dev)
850 PMD_INIT_FUNC_TRACE();
852 dpaa_eth_dev_start(dev);
857 dpaa_flow_ctrl_set(struct rte_eth_dev *dev,
858 struct rte_eth_fc_conf *fc_conf)
860 struct dpaa_if *dpaa_intf = dev->data->dev_private;
861 struct rte_eth_fc_conf *net_fc;
863 PMD_INIT_FUNC_TRACE();
865 if (!(dpaa_intf->fc_conf)) {
866 dpaa_intf->fc_conf = rte_zmalloc(NULL,
867 sizeof(struct rte_eth_fc_conf), MAX_CACHELINE);
868 if (!dpaa_intf->fc_conf) {
869 DPAA_PMD_ERR("unable to save flow control info");
873 net_fc = dpaa_intf->fc_conf;
875 if (fc_conf->high_water < fc_conf->low_water) {
876 DPAA_PMD_ERR("Incorrect Flow Control Configuration");
880 if (fc_conf->mode == RTE_FC_NONE) {
882 } else if (fc_conf->mode == RTE_FC_TX_PAUSE ||
883 fc_conf->mode == RTE_FC_FULL) {
884 fman_if_set_fc_threshold(dpaa_intf->fif, fc_conf->high_water,
886 dpaa_intf->bp_info->bpid);
887 if (fc_conf->pause_time)
888 fman_if_set_fc_quanta(dpaa_intf->fif,
889 fc_conf->pause_time);
892 /* Save the information in dpaa device */
893 net_fc->pause_time = fc_conf->pause_time;
894 net_fc->high_water = fc_conf->high_water;
895 net_fc->low_water = fc_conf->low_water;
896 net_fc->send_xon = fc_conf->send_xon;
897 net_fc->mac_ctrl_frame_fwd = fc_conf->mac_ctrl_frame_fwd;
898 net_fc->mode = fc_conf->mode;
899 net_fc->autoneg = fc_conf->autoneg;
905 dpaa_flow_ctrl_get(struct rte_eth_dev *dev,
906 struct rte_eth_fc_conf *fc_conf)
908 struct dpaa_if *dpaa_intf = dev->data->dev_private;
909 struct rte_eth_fc_conf *net_fc = dpaa_intf->fc_conf;
912 PMD_INIT_FUNC_TRACE();
915 fc_conf->pause_time = net_fc->pause_time;
916 fc_conf->high_water = net_fc->high_water;
917 fc_conf->low_water = net_fc->low_water;
918 fc_conf->send_xon = net_fc->send_xon;
919 fc_conf->mac_ctrl_frame_fwd = net_fc->mac_ctrl_frame_fwd;
920 fc_conf->mode = net_fc->mode;
921 fc_conf->autoneg = net_fc->autoneg;
924 ret = fman_if_get_fc_threshold(dpaa_intf->fif);
926 fc_conf->mode = RTE_FC_TX_PAUSE;
927 fc_conf->pause_time = fman_if_get_fc_quanta(dpaa_intf->fif);
929 fc_conf->mode = RTE_FC_NONE;
936 dpaa_dev_add_mac_addr(struct rte_eth_dev *dev,
937 struct rte_ether_addr *addr,
939 __rte_unused uint32_t pool)
942 struct dpaa_if *dpaa_intf = dev->data->dev_private;
944 PMD_INIT_FUNC_TRACE();
946 ret = fman_if_add_mac_addr(dpaa_intf->fif, addr->addr_bytes, index);
949 RTE_LOG(ERR, PMD, "error: Adding the MAC ADDR failed:"
955 dpaa_dev_remove_mac_addr(struct rte_eth_dev *dev,
958 struct dpaa_if *dpaa_intf = dev->data->dev_private;
960 PMD_INIT_FUNC_TRACE();
962 fman_if_clear_mac_addr(dpaa_intf->fif, index);
966 dpaa_dev_set_mac_addr(struct rte_eth_dev *dev,
967 struct rte_ether_addr *addr)
970 struct dpaa_if *dpaa_intf = dev->data->dev_private;
972 PMD_INIT_FUNC_TRACE();
974 ret = fman_if_add_mac_addr(dpaa_intf->fif, addr->addr_bytes, 0);
976 RTE_LOG(ERR, PMD, "error: Setting the MAC ADDR failed %d", ret);
981 static struct eth_dev_ops dpaa_devops = {
982 .dev_configure = dpaa_eth_dev_configure,
983 .dev_start = dpaa_eth_dev_start,
984 .dev_stop = dpaa_eth_dev_stop,
985 .dev_close = dpaa_eth_dev_close,
986 .dev_infos_get = dpaa_eth_dev_info,
987 .dev_supported_ptypes_get = dpaa_supported_ptypes_get,
989 .rx_queue_setup = dpaa_eth_rx_queue_setup,
990 .tx_queue_setup = dpaa_eth_tx_queue_setup,
991 .rx_queue_release = dpaa_eth_rx_queue_release,
992 .tx_queue_release = dpaa_eth_tx_queue_release,
993 .rx_queue_count = dpaa_dev_rx_queue_count,
995 .flow_ctrl_get = dpaa_flow_ctrl_get,
996 .flow_ctrl_set = dpaa_flow_ctrl_set,
998 .link_update = dpaa_eth_link_update,
999 .stats_get = dpaa_eth_stats_get,
1000 .xstats_get = dpaa_dev_xstats_get,
1001 .xstats_get_by_id = dpaa_xstats_get_by_id,
1002 .xstats_get_names_by_id = dpaa_xstats_get_names_by_id,
1003 .xstats_get_names = dpaa_xstats_get_names,
1004 .xstats_reset = dpaa_eth_stats_reset,
1005 .stats_reset = dpaa_eth_stats_reset,
1006 .promiscuous_enable = dpaa_eth_promiscuous_enable,
1007 .promiscuous_disable = dpaa_eth_promiscuous_disable,
1008 .allmulticast_enable = dpaa_eth_multicast_enable,
1009 .allmulticast_disable = dpaa_eth_multicast_disable,
1010 .mtu_set = dpaa_mtu_set,
1011 .dev_set_link_down = dpaa_link_down,
1012 .dev_set_link_up = dpaa_link_up,
1013 .mac_addr_add = dpaa_dev_add_mac_addr,
1014 .mac_addr_remove = dpaa_dev_remove_mac_addr,
1015 .mac_addr_set = dpaa_dev_set_mac_addr,
1017 .fw_version_get = dpaa_fw_version_get,
1021 is_device_supported(struct rte_eth_dev *dev, struct rte_dpaa_driver *drv)
1023 if (strcmp(dev->device->driver->name,
1031 is_dpaa_supported(struct rte_eth_dev *dev)
1033 return is_device_supported(dev, &rte_dpaa_pmd);
1037 rte_pmd_dpaa_set_tx_loopback(uint8_t port, uint8_t on)
1039 struct rte_eth_dev *dev;
1040 struct dpaa_if *dpaa_intf;
1042 RTE_ETH_VALID_PORTID_OR_ERR_RET(port, -ENODEV);
1044 dev = &rte_eth_devices[port];
1046 if (!is_dpaa_supported(dev))
1049 dpaa_intf = dev->data->dev_private;
1052 fman_if_loopback_enable(dpaa_intf->fif);
1054 fman_if_loopback_disable(dpaa_intf->fif);
1059 static int dpaa_fc_set_default(struct dpaa_if *dpaa_intf)
1061 struct rte_eth_fc_conf *fc_conf;
1064 PMD_INIT_FUNC_TRACE();
1066 if (!(dpaa_intf->fc_conf)) {
1067 dpaa_intf->fc_conf = rte_zmalloc(NULL,
1068 sizeof(struct rte_eth_fc_conf), MAX_CACHELINE);
1069 if (!dpaa_intf->fc_conf) {
1070 DPAA_PMD_ERR("unable to save flow control info");
1074 fc_conf = dpaa_intf->fc_conf;
1075 ret = fman_if_get_fc_threshold(dpaa_intf->fif);
1077 fc_conf->mode = RTE_FC_TX_PAUSE;
1078 fc_conf->pause_time = fman_if_get_fc_quanta(dpaa_intf->fif);
1080 fc_conf->mode = RTE_FC_NONE;
1086 /* Initialise an Rx FQ */
1087 static int dpaa_rx_queue_init(struct qman_fq *fq, struct qman_cgr *cgr_rx,
1090 struct qm_mcc_initfq opts = {0};
1092 u32 flags = QMAN_FQ_FLAG_NO_ENQUEUE;
1093 struct qm_mcc_initcgr cgr_opts = {
1094 .we_mask = QM_CGR_WE_CS_THRES |
1098 .cstd_en = QM_CGR_EN,
1099 .mode = QMAN_CGR_MODE_FRAME
1103 PMD_INIT_FUNC_TRACE();
1106 ret = qman_reserve_fqid(fqid);
1108 DPAA_PMD_ERR("reserve rx fqid 0x%x failed with ret: %d",
1113 flags |= QMAN_FQ_FLAG_DYNAMIC_FQID;
1115 DPAA_PMD_DEBUG("creating rx fq %p, fqid 0x%x", fq, fqid);
1116 ret = qman_create_fq(fqid, flags, fq);
1118 DPAA_PMD_ERR("create rx fqid 0x%x failed with ret: %d",
1122 fq->is_static = false;
1124 dpaa_poll_queue_default_config(&opts);
1127 /* Enable tail drop with cgr on this queue */
1128 qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, td_threshold, 0);
1130 ret = qman_create_cgr(cgr_rx, QMAN_CGR_FLAG_USE_INIT,
1134 "rx taildrop init fail on rx fqid 0x%x(ret=%d)",
1138 opts.we_mask |= QM_INITFQ_WE_CGID;
1139 opts.fqd.cgid = cgr_rx->cgrid;
1140 opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
1143 ret = qman_init_fq(fq, 0, &opts);
1145 DPAA_PMD_ERR("init rx fqid 0x%x failed with ret:%d", fqid, ret);
1149 /* Initialise a Tx FQ */
1150 static int dpaa_tx_queue_init(struct qman_fq *fq,
1151 struct fman_if *fman_intf)
1153 struct qm_mcc_initfq opts = {0};
1156 PMD_INIT_FUNC_TRACE();
1158 ret = qman_create_fq(0, QMAN_FQ_FLAG_DYNAMIC_FQID |
1159 QMAN_FQ_FLAG_TO_DCPORTAL, fq);
1161 DPAA_PMD_ERR("create tx fq failed with ret: %d", ret);
1164 opts.we_mask = QM_INITFQ_WE_DESTWQ | QM_INITFQ_WE_FQCTRL |
1165 QM_INITFQ_WE_CONTEXTB | QM_INITFQ_WE_CONTEXTA;
1166 opts.fqd.dest.channel = fman_intf->tx_channel_id;
1167 opts.fqd.dest.wq = DPAA_IF_TX_PRIORITY;
1168 opts.fqd.fq_ctrl = QM_FQCTRL_PREFERINCACHE;
1169 opts.fqd.context_b = 0;
1170 /* no tx-confirmation */
1171 opts.fqd.context_a.hi = 0x80000000 | fman_dealloc_bufs_mask_hi;
1172 opts.fqd.context_a.lo = 0 | fman_dealloc_bufs_mask_lo;
1173 DPAA_PMD_DEBUG("init tx fq %p, fqid 0x%x", fq, fq->fqid);
1174 ret = qman_init_fq(fq, QMAN_INITFQ_FLAG_SCHED, &opts);
1176 DPAA_PMD_ERR("init tx fqid 0x%x failed %d", fq->fqid, ret);
1180 #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER
1181 /* Initialise a DEBUG FQ ([rt]x_error, rx_default). */
1182 static int dpaa_debug_queue_init(struct qman_fq *fq, uint32_t fqid)
1184 struct qm_mcc_initfq opts = {0};
1187 PMD_INIT_FUNC_TRACE();
1189 ret = qman_reserve_fqid(fqid);
1191 DPAA_PMD_ERR("Reserve debug fqid %d failed with ret: %d",
1195 /* "map" this Rx FQ to one of the interfaces Tx FQID */
1196 DPAA_PMD_DEBUG("Creating debug fq %p, fqid %d", fq, fqid);
1197 ret = qman_create_fq(fqid, QMAN_FQ_FLAG_NO_ENQUEUE, fq);
1199 DPAA_PMD_ERR("create debug fqid %d failed with ret: %d",
1203 opts.we_mask = QM_INITFQ_WE_DESTWQ | QM_INITFQ_WE_FQCTRL;
1204 opts.fqd.dest.wq = DPAA_IF_DEBUG_PRIORITY;
1205 ret = qman_init_fq(fq, 0, &opts);
1207 DPAA_PMD_ERR("init debug fqid %d failed with ret: %d",
1213 /* Initialise a network interface */
1215 dpaa_dev_init(struct rte_eth_dev *eth_dev)
1217 int num_cores, num_rx_fqs, fqid;
1220 struct rte_dpaa_device *dpaa_device;
1221 struct dpaa_if *dpaa_intf;
1222 struct fm_eth_port_cfg *cfg;
1223 struct fman_if *fman_intf;
1224 struct fman_if_bpool *bp, *tmp_bp;
1225 uint32_t cgrid[DPAA_MAX_NUM_PCD_QUEUES];
1227 PMD_INIT_FUNC_TRACE();
1229 dpaa_intf = eth_dev->data->dev_private;
1230 /* For secondary processes, the primary has done all the work */
1231 if (rte_eal_process_type() != RTE_PROC_PRIMARY) {
1232 eth_dev->dev_ops = &dpaa_devops;
1233 /* Plugging of UCODE burst API not supported in Secondary */
1234 eth_dev->rx_pkt_burst = dpaa_eth_queue_rx;
1235 eth_dev->tx_pkt_burst = dpaa_eth_queue_tx;
1236 #ifdef CONFIG_FSL_QMAN_FQ_LOOKUP
1237 qman_set_fq_lookup_table(
1238 dpaa_intf->rx_queues->qman_fq_lookup_table);
1243 dpaa_device = DEV_TO_DPAA_DEVICE(eth_dev->device);
1244 dev_id = dpaa_device->id.dev_id;
1245 dpaa_intf = eth_dev->data->dev_private;
1246 cfg = &dpaa_netcfg->port_cfg[dev_id];
1247 fman_intf = cfg->fman_if;
1249 dpaa_intf->name = dpaa_device->name;
1251 /* save fman_if & cfg in the interface struture */
1252 dpaa_intf->fif = fman_intf;
1253 dpaa_intf->ifid = dev_id;
1254 dpaa_intf->cfg = cfg;
1256 /* Initialize Rx FQ's */
1258 num_rx_fqs = DPAA_DEFAULT_NUM_PCD_QUEUES;
1260 if (getenv("DPAA_NUM_RX_QUEUES"))
1261 num_rx_fqs = atoi(getenv("DPAA_NUM_RX_QUEUES"));
1263 num_rx_fqs = DPAA_DEFAULT_NUM_PCD_QUEUES;
1267 /* Each device can not have more than DPAA_MAX_NUM_PCD_QUEUES RX
1270 if (num_rx_fqs <= 0 || num_rx_fqs > DPAA_MAX_NUM_PCD_QUEUES) {
1271 DPAA_PMD_ERR("Invalid number of RX queues\n");
1275 dpaa_intf->rx_queues = rte_zmalloc(NULL,
1276 sizeof(struct qman_fq) * num_rx_fqs, MAX_CACHELINE);
1277 if (!dpaa_intf->rx_queues) {
1278 DPAA_PMD_ERR("Failed to alloc mem for RX queues\n");
1282 /* If congestion control is enabled globally*/
1284 dpaa_intf->cgr_rx = rte_zmalloc(NULL,
1285 sizeof(struct qman_cgr) * num_rx_fqs, MAX_CACHELINE);
1286 if (!dpaa_intf->cgr_rx) {
1287 DPAA_PMD_ERR("Failed to alloc mem for cgr_rx\n");
1292 ret = qman_alloc_cgrid_range(&cgrid[0], num_rx_fqs, 1, 0);
1293 if (ret != num_rx_fqs) {
1294 DPAA_PMD_WARN("insufficient CGRIDs available");
1299 dpaa_intf->cgr_rx = NULL;
1302 for (loop = 0; loop < num_rx_fqs; loop++) {
1306 fqid = DPAA_PCD_FQID_START + dpaa_intf->fif->mac_idx *
1307 DPAA_PCD_FQID_MULTIPLIER + loop;
1309 if (dpaa_intf->cgr_rx)
1310 dpaa_intf->cgr_rx[loop].cgrid = cgrid[loop];
1312 ret = dpaa_rx_queue_init(&dpaa_intf->rx_queues[loop],
1313 dpaa_intf->cgr_rx ? &dpaa_intf->cgr_rx[loop] : NULL,
1317 dpaa_intf->rx_queues[loop].dpaa_intf = dpaa_intf;
1319 dpaa_intf->nb_rx_queues = num_rx_fqs;
1321 /* Initialise Tx FQs.free_rx Have as many Tx FQ's as number of cores */
1322 num_cores = rte_lcore_count();
1323 dpaa_intf->tx_queues = rte_zmalloc(NULL, sizeof(struct qman_fq) *
1324 num_cores, MAX_CACHELINE);
1325 if (!dpaa_intf->tx_queues) {
1326 DPAA_PMD_ERR("Failed to alloc mem for TX queues\n");
1331 for (loop = 0; loop < num_cores; loop++) {
1332 ret = dpaa_tx_queue_init(&dpaa_intf->tx_queues[loop],
1336 dpaa_intf->tx_queues[loop].dpaa_intf = dpaa_intf;
1338 dpaa_intf->nb_tx_queues = num_cores;
1340 #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER
1341 dpaa_debug_queue_init(&dpaa_intf->debug_queues[
1342 DPAA_DEBUG_FQ_RX_ERROR], fman_intf->fqid_rx_err);
1343 dpaa_intf->debug_queues[DPAA_DEBUG_FQ_RX_ERROR].dpaa_intf = dpaa_intf;
1344 dpaa_debug_queue_init(&dpaa_intf->debug_queues[
1345 DPAA_DEBUG_FQ_TX_ERROR], fman_intf->fqid_tx_err);
1346 dpaa_intf->debug_queues[DPAA_DEBUG_FQ_TX_ERROR].dpaa_intf = dpaa_intf;
1349 DPAA_PMD_DEBUG("All frame queues created");
1351 /* Get the initial configuration for flow control */
1352 dpaa_fc_set_default(dpaa_intf);
1354 /* reset bpool list, initialize bpool dynamically */
1355 list_for_each_entry_safe(bp, tmp_bp, &cfg->fman_if->bpool_list, node) {
1356 list_del(&bp->node);
1360 /* Populate ethdev structure */
1361 eth_dev->dev_ops = &dpaa_devops;
1362 eth_dev->rx_pkt_burst = dpaa_eth_queue_rx;
1363 eth_dev->tx_pkt_burst = dpaa_eth_tx_drop_all;
1365 /* Allocate memory for storing MAC addresses */
1366 eth_dev->data->mac_addrs = rte_zmalloc("mac_addr",
1367 RTE_ETHER_ADDR_LEN * DPAA_MAX_MAC_FILTER, 0);
1368 if (eth_dev->data->mac_addrs == NULL) {
1369 DPAA_PMD_ERR("Failed to allocate %d bytes needed to "
1370 "store MAC addresses",
1371 RTE_ETHER_ADDR_LEN * DPAA_MAX_MAC_FILTER);
1376 /* copy the primary mac address */
1377 rte_ether_addr_copy(&fman_intf->mac_addr, ð_dev->data->mac_addrs[0]);
1379 RTE_LOG(INFO, PMD, "net: dpaa: %s: %02x:%02x:%02x:%02x:%02x:%02x\n",
1381 fman_intf->mac_addr.addr_bytes[0],
1382 fman_intf->mac_addr.addr_bytes[1],
1383 fman_intf->mac_addr.addr_bytes[2],
1384 fman_intf->mac_addr.addr_bytes[3],
1385 fman_intf->mac_addr.addr_bytes[4],
1386 fman_intf->mac_addr.addr_bytes[5]);
1388 /* Disable RX mode */
1389 fman_if_discard_rx_errors(fman_intf);
1390 fman_if_disable_rx(fman_intf);
1391 /* Disable promiscuous mode */
1392 fman_if_promiscuous_disable(fman_intf);
1393 /* Disable multicast */
1394 fman_if_reset_mcast_filter_table(fman_intf);
1395 /* Reset interface statistics */
1396 fman_if_stats_reset(fman_intf);
1397 /* Disable SG by default */
1398 fman_if_set_sg(fman_intf, 0);
1399 fman_if_set_maxfrm(fman_intf, RTE_ETHER_MAX_LEN + VLAN_TAG_SIZE);
1404 rte_free(dpaa_intf->tx_queues);
1405 dpaa_intf->tx_queues = NULL;
1406 dpaa_intf->nb_tx_queues = 0;
1409 rte_free(dpaa_intf->cgr_rx);
1410 rte_free(dpaa_intf->rx_queues);
1411 dpaa_intf->rx_queues = NULL;
1412 dpaa_intf->nb_rx_queues = 0;
1417 dpaa_dev_uninit(struct rte_eth_dev *dev)
1419 struct dpaa_if *dpaa_intf = dev->data->dev_private;
1422 PMD_INIT_FUNC_TRACE();
1424 if (rte_eal_process_type() != RTE_PROC_PRIMARY)
1428 DPAA_PMD_WARN("Already closed or not started");
1432 dpaa_eth_dev_close(dev);
1434 /* release configuration memory */
1435 if (dpaa_intf->fc_conf)
1436 rte_free(dpaa_intf->fc_conf);
1438 /* Release RX congestion Groups */
1439 if (dpaa_intf->cgr_rx) {
1440 for (loop = 0; loop < dpaa_intf->nb_rx_queues; loop++)
1441 qman_delete_cgr(&dpaa_intf->cgr_rx[loop]);
1443 qman_release_cgrid_range(dpaa_intf->cgr_rx[loop].cgrid,
1444 dpaa_intf->nb_rx_queues);
1447 rte_free(dpaa_intf->cgr_rx);
1448 dpaa_intf->cgr_rx = NULL;
1450 rte_free(dpaa_intf->rx_queues);
1451 dpaa_intf->rx_queues = NULL;
1453 rte_free(dpaa_intf->tx_queues);
1454 dpaa_intf->tx_queues = NULL;
1456 dev->dev_ops = NULL;
1457 dev->rx_pkt_burst = NULL;
1458 dev->tx_pkt_burst = NULL;
1464 rte_dpaa_probe(struct rte_dpaa_driver *dpaa_drv __rte_unused,
1465 struct rte_dpaa_device *dpaa_dev)
1469 struct rte_eth_dev *eth_dev;
1471 PMD_INIT_FUNC_TRACE();
1473 /* In case of secondary process, the device is already configured
1474 * and no further action is required, except portal initialization
1475 * and verifying secondary attachment to port name.
1477 if (rte_eal_process_type() != RTE_PROC_PRIMARY) {
1478 eth_dev = rte_eth_dev_attach_secondary(dpaa_dev->name);
1481 eth_dev->device = &dpaa_dev->device;
1482 eth_dev->dev_ops = &dpaa_devops;
1483 rte_eth_dev_probing_finish(eth_dev);
1487 if (!is_global_init) {
1488 /* One time load of Qman/Bman drivers */
1489 ret = qman_global_init();
1491 DPAA_PMD_ERR("QMAN initialization failed: %d",
1495 ret = bman_global_init();
1497 DPAA_PMD_ERR("BMAN initialization failed: %d",
1502 if (access("/tmp/fmc.bin", F_OK) == -1) {
1504 "* FMC not configured.Enabling default mode\n");
1508 /* disabling the default push mode for LS1043 */
1509 if (dpaa_svr_family == SVR_LS1043A_FAMILY)
1510 dpaa_push_mode_max_queue = 0;
1512 /* if push mode queues to be enabled. Currenly we are allowing
1513 * only one queue per thread.
1515 if (getenv("DPAA_PUSH_QUEUES_NUMBER")) {
1516 dpaa_push_mode_max_queue =
1517 atoi(getenv("DPAA_PUSH_QUEUES_NUMBER"));
1518 if (dpaa_push_mode_max_queue > DPAA_MAX_PUSH_MODE_QUEUE)
1519 dpaa_push_mode_max_queue = DPAA_MAX_PUSH_MODE_QUEUE;
1525 if (unlikely(!RTE_PER_LCORE(dpaa_io))) {
1526 ret = rte_dpaa_portal_init((void *)1);
1528 DPAA_PMD_ERR("Unable to initialize portal");
1533 eth_dev = rte_eth_dev_allocate(dpaa_dev->name);
1534 if (eth_dev == NULL)
1537 eth_dev->data->dev_private = rte_zmalloc(
1538 "ethdev private structure",
1539 sizeof(struct dpaa_if),
1540 RTE_CACHE_LINE_SIZE);
1541 if (!eth_dev->data->dev_private) {
1542 DPAA_PMD_ERR("Cannot allocate memzone for port data");
1543 rte_eth_dev_release_port(eth_dev);
1547 eth_dev->device = &dpaa_dev->device;
1548 dpaa_dev->eth_dev = eth_dev;
1550 /* Invoke PMD device initialization function */
1551 diag = dpaa_dev_init(eth_dev);
1553 rte_eth_dev_probing_finish(eth_dev);
1557 rte_eth_dev_release_port(eth_dev);
1562 rte_dpaa_remove(struct rte_dpaa_device *dpaa_dev)
1564 struct rte_eth_dev *eth_dev;
1566 PMD_INIT_FUNC_TRACE();
1568 eth_dev = dpaa_dev->eth_dev;
1569 dpaa_dev_uninit(eth_dev);
1571 rte_eth_dev_release_port(eth_dev);
1576 static struct rte_dpaa_driver rte_dpaa_pmd = {
1577 .drv_type = FSL_DPAA_ETH,
1578 .probe = rte_dpaa_probe,
1579 .remove = rte_dpaa_remove,
1582 RTE_PMD_REGISTER_DPAA(net_dpaa, rte_dpaa_pmd);