net/e1000/base: expose xMDIO methods
[dpdk.git] / drivers / net / e1000 / base / e1000_hw.h
1 /* SPDX-License-Identifier: BSD-3-Clause
2  * Copyright(c) 2001 - 2015 Intel Corporation
3  */
4
5 #ifndef _E1000_HW_H_
6 #define _E1000_HW_H_
7
8 #include "e1000_osdep.h"
9 #include "e1000_regs.h"
10 #include "e1000_defines.h"
11
12 struct e1000_hw;
13
14 #define E1000_DEV_ID_82542                      0x1000
15 #define E1000_DEV_ID_82543GC_FIBER              0x1001
16 #define E1000_DEV_ID_82543GC_COPPER             0x1004
17 #define E1000_DEV_ID_82544EI_COPPER             0x1008
18 #define E1000_DEV_ID_82544EI_FIBER              0x1009
19 #define E1000_DEV_ID_82544GC_COPPER             0x100C
20 #define E1000_DEV_ID_82544GC_LOM                0x100D
21 #define E1000_DEV_ID_82540EM                    0x100E
22 #define E1000_DEV_ID_82540EM_LOM                0x1015
23 #define E1000_DEV_ID_82540EP_LOM                0x1016
24 #define E1000_DEV_ID_82540EP                    0x1017
25 #define E1000_DEV_ID_82540EP_LP                 0x101E
26 #define E1000_DEV_ID_82545EM_COPPER             0x100F
27 #define E1000_DEV_ID_82545EM_FIBER              0x1011
28 #define E1000_DEV_ID_82545GM_COPPER             0x1026
29 #define E1000_DEV_ID_82545GM_FIBER              0x1027
30 #define E1000_DEV_ID_82545GM_SERDES             0x1028
31 #define E1000_DEV_ID_82546EB_COPPER             0x1010
32 #define E1000_DEV_ID_82546EB_FIBER              0x1012
33 #define E1000_DEV_ID_82546EB_QUAD_COPPER        0x101D
34 #define E1000_DEV_ID_82546GB_COPPER             0x1079
35 #define E1000_DEV_ID_82546GB_FIBER              0x107A
36 #define E1000_DEV_ID_82546GB_SERDES             0x107B
37 #define E1000_DEV_ID_82546GB_PCIE               0x108A
38 #define E1000_DEV_ID_82546GB_QUAD_COPPER        0x1099
39 #define E1000_DEV_ID_82546GB_QUAD_COPPER_KSP3   0x10B5
40 #define E1000_DEV_ID_82541EI                    0x1013
41 #define E1000_DEV_ID_82541EI_MOBILE             0x1018
42 #define E1000_DEV_ID_82541ER_LOM                0x1014
43 #define E1000_DEV_ID_82541ER                    0x1078
44 #define E1000_DEV_ID_82541GI                    0x1076
45 #define E1000_DEV_ID_82541GI_LF                 0x107C
46 #define E1000_DEV_ID_82541GI_MOBILE             0x1077
47 #define E1000_DEV_ID_82547EI                    0x1019
48 #define E1000_DEV_ID_82547EI_MOBILE             0x101A
49 #define E1000_DEV_ID_82547GI                    0x1075
50 #define E1000_DEV_ID_82571EB_COPPER             0x105E
51 #define E1000_DEV_ID_82571EB_FIBER              0x105F
52 #define E1000_DEV_ID_82571EB_SERDES             0x1060
53 #define E1000_DEV_ID_82571EB_SERDES_DUAL        0x10D9
54 #define E1000_DEV_ID_82571EB_SERDES_QUAD        0x10DA
55 #define E1000_DEV_ID_82571EB_QUAD_COPPER        0x10A4
56 #define E1000_DEV_ID_82571PT_QUAD_COPPER        0x10D5
57 #define E1000_DEV_ID_82571EB_QUAD_FIBER         0x10A5
58 #define E1000_DEV_ID_82571EB_QUAD_COPPER_LP     0x10BC
59 #define E1000_DEV_ID_82572EI_COPPER             0x107D
60 #define E1000_DEV_ID_82572EI_FIBER              0x107E
61 #define E1000_DEV_ID_82572EI_SERDES             0x107F
62 #define E1000_DEV_ID_82572EI                    0x10B9
63 #define E1000_DEV_ID_82573E                     0x108B
64 #define E1000_DEV_ID_82573E_IAMT                0x108C
65 #define E1000_DEV_ID_82573L                     0x109A
66 #define E1000_DEV_ID_82574L                     0x10D3
67 #define E1000_DEV_ID_82574LA                    0x10F6
68 #define E1000_DEV_ID_82583V                     0x150C
69 #define E1000_DEV_ID_80003ES2LAN_COPPER_DPT     0x1096
70 #define E1000_DEV_ID_80003ES2LAN_SERDES_DPT     0x1098
71 #define E1000_DEV_ID_80003ES2LAN_COPPER_SPT     0x10BA
72 #define E1000_DEV_ID_80003ES2LAN_SERDES_SPT     0x10BB
73 #define E1000_DEV_ID_ICH8_82567V_3              0x1501
74 #define E1000_DEV_ID_ICH8_IGP_M_AMT             0x1049
75 #define E1000_DEV_ID_ICH8_IGP_AMT               0x104A
76 #define E1000_DEV_ID_ICH8_IGP_C                 0x104B
77 #define E1000_DEV_ID_ICH8_IFE                   0x104C
78 #define E1000_DEV_ID_ICH8_IFE_GT                0x10C4
79 #define E1000_DEV_ID_ICH8_IFE_G                 0x10C5
80 #define E1000_DEV_ID_ICH8_IGP_M                 0x104D
81 #define E1000_DEV_ID_ICH9_IGP_M                 0x10BF
82 #define E1000_DEV_ID_ICH9_IGP_M_AMT             0x10F5
83 #define E1000_DEV_ID_ICH9_IGP_M_V               0x10CB
84 #define E1000_DEV_ID_ICH9_IGP_AMT               0x10BD
85 #define E1000_DEV_ID_ICH9_BM                    0x10E5
86 #define E1000_DEV_ID_ICH9_IGP_C                 0x294C
87 #define E1000_DEV_ID_ICH9_IFE                   0x10C0
88 #define E1000_DEV_ID_ICH9_IFE_GT                0x10C3
89 #define E1000_DEV_ID_ICH9_IFE_G                 0x10C2
90 #define E1000_DEV_ID_ICH10_R_BM_LM              0x10CC
91 #define E1000_DEV_ID_ICH10_R_BM_LF              0x10CD
92 #define E1000_DEV_ID_ICH10_R_BM_V               0x10CE
93 #define E1000_DEV_ID_ICH10_D_BM_LM              0x10DE
94 #define E1000_DEV_ID_ICH10_D_BM_LF              0x10DF
95 #define E1000_DEV_ID_ICH10_D_BM_V               0x1525
96 #define E1000_DEV_ID_PCH_M_HV_LM                0x10EA
97 #define E1000_DEV_ID_PCH_M_HV_LC                0x10EB
98 #define E1000_DEV_ID_PCH_D_HV_DM                0x10EF
99 #define E1000_DEV_ID_PCH_D_HV_DC                0x10F0
100 #define E1000_DEV_ID_PCH2_LV_LM                 0x1502
101 #define E1000_DEV_ID_PCH2_LV_V                  0x1503
102 #define E1000_DEV_ID_PCH_LPT_I217_LM            0x153A
103 #define E1000_DEV_ID_PCH_LPT_I217_V             0x153B
104 #define E1000_DEV_ID_PCH_LPTLP_I218_LM          0x155A
105 #define E1000_DEV_ID_PCH_LPTLP_I218_V           0x1559
106 #define E1000_DEV_ID_PCH_I218_LM2               0x15A0
107 #define E1000_DEV_ID_PCH_I218_V2                0x15A1
108 #define E1000_DEV_ID_PCH_I218_LM3               0x15A2 /* Wildcat Point PCH */
109 #define E1000_DEV_ID_PCH_I218_V3                0x15A3 /* Wildcat Point PCH */
110 #define E1000_DEV_ID_PCH_SPT_I219_LM            0x156F /* Sunrise Point PCH */
111 #define E1000_DEV_ID_PCH_SPT_I219_V             0x1570 /* Sunrise Point PCH */
112 #define E1000_DEV_ID_PCH_SPT_I219_LM2           0x15B7 /* Sunrise Point-H PCH */
113 #define E1000_DEV_ID_PCH_SPT_I219_V2            0x15B8 /* Sunrise Point-H PCH */
114 #define E1000_DEV_ID_PCH_LBG_I219_LM3           0x15B9 /* LEWISBURG PCH */
115 #define E1000_DEV_ID_PCH_SPT_I219_LM4           0x15D7
116 #define E1000_DEV_ID_PCH_SPT_I219_V4            0x15D8
117 #define E1000_DEV_ID_PCH_SPT_I219_LM5           0x15E3
118 #define E1000_DEV_ID_PCH_SPT_I219_V5            0x15D6
119 #define E1000_DEV_ID_PCH_CNP_I219_LM6           0x15BD
120 #define E1000_DEV_ID_PCH_CNP_I219_V6            0x15BE
121 #define E1000_DEV_ID_PCH_CNP_I219_LM7           0x15BB
122 #define E1000_DEV_ID_PCH_CNP_I219_V7            0x15BC
123 #define E1000_DEV_ID_PCH_ICP_I219_LM8           0x15DF
124 #define E1000_DEV_ID_PCH_ICP_I219_V8            0x15E0
125 #define E1000_DEV_ID_PCH_ICP_I219_LM9           0x15E1
126 #define E1000_DEV_ID_PCH_ICP_I219_V9            0x15E2
127 #define E1000_DEV_ID_82576                      0x10C9
128 #define E1000_DEV_ID_82576_FIBER                0x10E6
129 #define E1000_DEV_ID_82576_SERDES               0x10E7
130 #define E1000_DEV_ID_82576_QUAD_COPPER          0x10E8
131 #define E1000_DEV_ID_82576_QUAD_COPPER_ET2      0x1526
132 #define E1000_DEV_ID_82576_NS                   0x150A
133 #define E1000_DEV_ID_82576_NS_SERDES            0x1518
134 #define E1000_DEV_ID_82576_SERDES_QUAD          0x150D
135 #define E1000_DEV_ID_82576_VF                   0x10CA
136 #define E1000_DEV_ID_82576_VF_HV                0x152D
137 #define E1000_DEV_ID_I350_VF                    0x1520
138 #define E1000_DEV_ID_I350_VF_HV                 0x152F
139 #define E1000_DEV_ID_82575EB_COPPER             0x10A7
140 #define E1000_DEV_ID_82575EB_FIBER_SERDES       0x10A9
141 #define E1000_DEV_ID_82575GB_QUAD_COPPER        0x10D6
142 #define E1000_DEV_ID_82580_COPPER               0x150E
143 #define E1000_DEV_ID_82580_FIBER                0x150F
144 #define E1000_DEV_ID_82580_SERDES               0x1510
145 #define E1000_DEV_ID_82580_SGMII                0x1511
146 #define E1000_DEV_ID_82580_COPPER_DUAL          0x1516
147 #define E1000_DEV_ID_82580_QUAD_FIBER           0x1527
148 #define E1000_DEV_ID_I350_COPPER                0x1521
149 #define E1000_DEV_ID_I350_FIBER                 0x1522
150 #define E1000_DEV_ID_I350_SERDES                0x1523
151 #define E1000_DEV_ID_I350_SGMII                 0x1524
152 #define E1000_DEV_ID_I350_DA4                   0x1546
153 #define E1000_DEV_ID_I210_COPPER                0x1533
154 #define E1000_DEV_ID_I210_COPPER_OEM1           0x1534
155 #define E1000_DEV_ID_I210_COPPER_IT             0x1535
156 #define E1000_DEV_ID_I210_FIBER                 0x1536
157 #define E1000_DEV_ID_I210_SERDES                0x1537
158 #define E1000_DEV_ID_I210_SGMII                 0x1538
159 #define E1000_DEV_ID_I210_COPPER_FLASHLESS      0x157B
160 #define E1000_DEV_ID_I210_SERDES_FLASHLESS      0x157C
161 #define E1000_DEV_ID_I211_COPPER                0x1539
162 #define E1000_DEV_ID_I354_BACKPLANE_1GBPS       0x1F40
163 #define E1000_DEV_ID_I354_SGMII                 0x1F41
164 #define E1000_DEV_ID_I354_BACKPLANE_2_5GBPS     0x1F45
165 #define E1000_DEV_ID_DH89XXCC_SGMII             0x0438
166 #define E1000_DEV_ID_DH89XXCC_SERDES            0x043A
167 #define E1000_DEV_ID_DH89XXCC_BACKPLANE         0x043C
168 #define E1000_DEV_ID_DH89XXCC_SFP               0x0440
169
170 #define E1000_REVISION_0        0
171 #define E1000_REVISION_1        1
172 #define E1000_REVISION_2        2
173 #define E1000_REVISION_3        3
174 #define E1000_REVISION_4        4
175
176 #define E1000_FUNC_0            0
177 #define E1000_FUNC_1            1
178 #define E1000_FUNC_2            2
179 #define E1000_FUNC_3            3
180
181 #define E1000_ALT_MAC_ADDRESS_OFFSET_LAN0       0
182 #define E1000_ALT_MAC_ADDRESS_OFFSET_LAN1       3
183 #define E1000_ALT_MAC_ADDRESS_OFFSET_LAN2       6
184 #define E1000_ALT_MAC_ADDRESS_OFFSET_LAN3       9
185
186 enum e1000_mac_type {
187         e1000_undefined = 0,
188         e1000_82542,
189         e1000_82543,
190         e1000_82544,
191         e1000_82540,
192         e1000_82545,
193         e1000_82545_rev_3,
194         e1000_82546,
195         e1000_82546_rev_3,
196         e1000_82541,
197         e1000_82541_rev_2,
198         e1000_82547,
199         e1000_82547_rev_2,
200         e1000_82571,
201         e1000_82572,
202         e1000_82573,
203         e1000_82574,
204         e1000_82583,
205         e1000_80003es2lan,
206         e1000_ich8lan,
207         e1000_ich9lan,
208         e1000_ich10lan,
209         e1000_pchlan,
210         e1000_pch2lan,
211         e1000_pch_lpt,
212         e1000_pch_spt,
213         e1000_pch_cnp,
214         e1000_82575,
215         e1000_82576,
216         e1000_82580,
217         e1000_i350,
218         e1000_i354,
219         e1000_i210,
220         e1000_i211,
221         e1000_vfadapt,
222         e1000_vfadapt_i350,
223         e1000_num_macs  /* List is 1-based, so subtract 1 for true count. */
224 };
225
226 enum e1000_media_type {
227         e1000_media_type_unknown = 0,
228         e1000_media_type_copper = 1,
229         e1000_media_type_fiber = 2,
230         e1000_media_type_internal_serdes = 3,
231         e1000_num_media_types
232 };
233
234 enum e1000_nvm_type {
235         e1000_nvm_unknown = 0,
236         e1000_nvm_none,
237         e1000_nvm_eeprom_spi,
238         e1000_nvm_eeprom_microwire,
239         e1000_nvm_flash_hw,
240         e1000_nvm_invm,
241         e1000_nvm_flash_sw
242 };
243
244 enum e1000_nvm_override {
245         e1000_nvm_override_none = 0,
246         e1000_nvm_override_spi_small,
247         e1000_nvm_override_spi_large,
248         e1000_nvm_override_microwire_small,
249         e1000_nvm_override_microwire_large
250 };
251
252 enum e1000_phy_type {
253         e1000_phy_unknown = 0,
254         e1000_phy_none,
255         e1000_phy_m88,
256         e1000_phy_igp,
257         e1000_phy_igp_2,
258         e1000_phy_gg82563,
259         e1000_phy_igp_3,
260         e1000_phy_ife,
261         e1000_phy_bm,
262         e1000_phy_82578,
263         e1000_phy_82577,
264         e1000_phy_82579,
265         e1000_phy_i217,
266         e1000_phy_82580,
267         e1000_phy_vf,
268         e1000_phy_i210,
269 };
270
271 enum e1000_bus_type {
272         e1000_bus_type_unknown = 0,
273         e1000_bus_type_pci,
274         e1000_bus_type_pcix,
275         e1000_bus_type_pci_express,
276         e1000_bus_type_reserved
277 };
278
279 enum e1000_bus_speed {
280         e1000_bus_speed_unknown = 0,
281         e1000_bus_speed_33,
282         e1000_bus_speed_66,
283         e1000_bus_speed_100,
284         e1000_bus_speed_120,
285         e1000_bus_speed_133,
286         e1000_bus_speed_2500,
287         e1000_bus_speed_5000,
288         e1000_bus_speed_reserved
289 };
290
291 enum e1000_bus_width {
292         e1000_bus_width_unknown = 0,
293         e1000_bus_width_pcie_x1,
294         e1000_bus_width_pcie_x2,
295         e1000_bus_width_pcie_x4 = 4,
296         e1000_bus_width_pcie_x8 = 8,
297         e1000_bus_width_32,
298         e1000_bus_width_64,
299         e1000_bus_width_reserved
300 };
301
302 enum e1000_1000t_rx_status {
303         e1000_1000t_rx_status_not_ok = 0,
304         e1000_1000t_rx_status_ok,
305         e1000_1000t_rx_status_undefined = 0xFF
306 };
307
308 enum e1000_rev_polarity {
309         e1000_rev_polarity_normal = 0,
310         e1000_rev_polarity_reversed,
311         e1000_rev_polarity_undefined = 0xFF
312 };
313
314 enum e1000_fc_mode {
315         e1000_fc_none = 0,
316         e1000_fc_rx_pause,
317         e1000_fc_tx_pause,
318         e1000_fc_full,
319         e1000_fc_default = 0xFF
320 };
321
322 enum e1000_ffe_config {
323         e1000_ffe_config_enabled = 0,
324         e1000_ffe_config_active,
325         e1000_ffe_config_blocked
326 };
327
328 enum e1000_dsp_config {
329         e1000_dsp_config_disabled = 0,
330         e1000_dsp_config_enabled,
331         e1000_dsp_config_activated,
332         e1000_dsp_config_undefined = 0xFF
333 };
334
335 enum e1000_ms_type {
336         e1000_ms_hw_default = 0,
337         e1000_ms_force_master,
338         e1000_ms_force_slave,
339         e1000_ms_auto
340 };
341
342 enum e1000_smart_speed {
343         e1000_smart_speed_default = 0,
344         e1000_smart_speed_on,
345         e1000_smart_speed_off
346 };
347
348 enum e1000_serdes_link_state {
349         e1000_serdes_link_down = 0,
350         e1000_serdes_link_autoneg_progress,
351         e1000_serdes_link_autoneg_complete,
352         e1000_serdes_link_forced_up
353 };
354
355 #define __le16 u16
356 #define __le32 u32
357 #define __le64 u64
358 /* Receive Descriptor */
359 struct e1000_rx_desc {
360         __le64 buffer_addr; /* Address of the descriptor's data buffer */
361         __le16 length;      /* Length of data DMAed into data buffer */
362         __le16 csum; /* Packet checksum */
363         u8  status;  /* Descriptor status */
364         u8  errors;  /* Descriptor Errors */
365         __le16 special;
366 };
367
368 /* Receive Descriptor - Extended */
369 union e1000_rx_desc_extended {
370         struct {
371                 __le64 buffer_addr;
372                 __le64 reserved;
373         } read;
374         struct {
375                 struct {
376                         __le32 mrq; /* Multiple Rx Queues */
377                         union {
378                                 __le32 rss; /* RSS Hash */
379                                 struct {
380                                         __le16 ip_id;  /* IP id */
381                                         __le16 csum;   /* Packet Checksum */
382                                 } csum_ip;
383                         } hi_dword;
384                 } lower;
385                 struct {
386                         __le32 status_error;  /* ext status/error */
387                         __le16 length;
388                         __le16 vlan; /* VLAN tag */
389                 } upper;
390         } wb;  /* writeback */
391 };
392
393 #define MAX_PS_BUFFERS 4
394
395 /* Number of packet split data buffers (not including the header buffer) */
396 #define PS_PAGE_BUFFERS (MAX_PS_BUFFERS - 1)
397
398 /* Receive Descriptor - Packet Split */
399 union e1000_rx_desc_packet_split {
400         struct {
401                 /* one buffer for protocol header(s), three data buffers */
402                 __le64 buffer_addr[MAX_PS_BUFFERS];
403         } read;
404         struct {
405                 struct {
406                         __le32 mrq;  /* Multiple Rx Queues */
407                         union {
408                                 __le32 rss; /* RSS Hash */
409                                 struct {
410                                         __le16 ip_id;    /* IP id */
411                                         __le16 csum;     /* Packet Checksum */
412                                 } csum_ip;
413                         } hi_dword;
414                 } lower;
415                 struct {
416                         __le32 status_error;  /* ext status/error */
417                         __le16 length0;  /* length of buffer 0 */
418                         __le16 vlan;  /* VLAN tag */
419                 } middle;
420                 struct {
421                         __le16 header_status;
422                         /* length of buffers 1-3 */
423                         __le16 length[PS_PAGE_BUFFERS];
424                 } upper;
425                 __le64 reserved;
426         } wb; /* writeback */
427 };
428
429 /* Transmit Descriptor */
430 struct e1000_tx_desc {
431         __le64 buffer_addr;   /* Address of the descriptor's data buffer */
432         union {
433                 __le32 data;
434                 struct {
435                         __le16 length;  /* Data buffer length */
436                         u8 cso;  /* Checksum offset */
437                         u8 cmd;  /* Descriptor control */
438                 } flags;
439         } lower;
440         union {
441                 __le32 data;
442                 struct {
443                         u8 status; /* Descriptor status */
444                         u8 css;  /* Checksum start */
445                         __le16 special;
446                 } fields;
447         } upper;
448 };
449
450 /* Offload Context Descriptor */
451 struct e1000_context_desc {
452         union {
453                 __le32 ip_config;
454                 struct {
455                         u8 ipcss;  /* IP checksum start */
456                         u8 ipcso;  /* IP checksum offset */
457                         __le16 ipcse;  /* IP checksum end */
458                 } ip_fields;
459         } lower_setup;
460         union {
461                 __le32 tcp_config;
462                 struct {
463                         u8 tucss;  /* TCP checksum start */
464                         u8 tucso;  /* TCP checksum offset */
465                         __le16 tucse;  /* TCP checksum end */
466                 } tcp_fields;
467         } upper_setup;
468         __le32 cmd_and_length;
469         union {
470                 __le32 data;
471                 struct {
472                         u8 status;  /* Descriptor status */
473                         u8 hdr_len;  /* Header length */
474                         __le16 mss;  /* Maximum segment size */
475                 } fields;
476         } tcp_seg_setup;
477 };
478
479 /* Offload data descriptor */
480 struct e1000_data_desc {
481         __le64 buffer_addr;  /* Address of the descriptor's buffer address */
482         union {
483                 __le32 data;
484                 struct {
485                         __le16 length;  /* Data buffer length */
486                         u8 typ_len_ext;
487                         u8 cmd;
488                 } flags;
489         } lower;
490         union {
491                 __le32 data;
492                 struct {
493                         u8 status;  /* Descriptor status */
494                         u8 popts;  /* Packet Options */
495                         __le16 special;
496                 } fields;
497         } upper;
498 };
499
500 /* Statistics counters collected by the MAC */
501 struct e1000_hw_stats {
502         u64 crcerrs;
503         u64 algnerrc;
504         u64 symerrs;
505         u64 rxerrc;
506         u64 mpc;
507         u64 scc;
508         u64 ecol;
509         u64 mcc;
510         u64 latecol;
511         u64 colc;
512         u64 dc;
513         u64 tncrs;
514         u64 sec;
515         u64 cexterr;
516         u64 rlec;
517         u64 xonrxc;
518         u64 xontxc;
519         u64 xoffrxc;
520         u64 xofftxc;
521         u64 fcruc;
522         u64 prc64;
523         u64 prc127;
524         u64 prc255;
525         u64 prc511;
526         u64 prc1023;
527         u64 prc1522;
528         u64 gprc;
529         u64 bprc;
530         u64 mprc;
531         u64 gptc;
532         u64 gorc;
533         u64 gotc;
534         u64 rnbc;
535         u64 ruc;
536         u64 rfc;
537         u64 roc;
538         u64 rjc;
539         u64 mgprc;
540         u64 mgpdc;
541         u64 mgptc;
542         u64 tor;
543         u64 tot;
544         u64 tpr;
545         u64 tpt;
546         u64 ptc64;
547         u64 ptc127;
548         u64 ptc255;
549         u64 ptc511;
550         u64 ptc1023;
551         u64 ptc1522;
552         u64 mptc;
553         u64 bptc;
554         u64 tsctc;
555         u64 tsctfc;
556         u64 iac;
557         u64 icrxptc;
558         u64 icrxatc;
559         u64 ictxptc;
560         u64 ictxatc;
561         u64 ictxqec;
562         u64 ictxqmtc;
563         u64 icrxdmtc;
564         u64 icrxoc;
565         u64 cbtmpc;
566         u64 htdpmc;
567         u64 cbrdpc;
568         u64 cbrmpc;
569         u64 rpthc;
570         u64 hgptc;
571         u64 htcbdpc;
572         u64 hgorc;
573         u64 hgotc;
574         u64 lenerrs;
575         u64 scvpc;
576         u64 hrmpc;
577         u64 doosync;
578         u64 o2bgptc;
579         u64 o2bspc;
580         u64 b2ospc;
581         u64 b2ogprc;
582 };
583
584 struct e1000_vf_stats {
585         u64 base_gprc;
586         u64 base_gptc;
587         u64 base_gorc;
588         u64 base_gotc;
589         u64 base_mprc;
590         u64 base_gotlbc;
591         u64 base_gptlbc;
592         u64 base_gorlbc;
593         u64 base_gprlbc;
594
595         u32 last_gprc;
596         u32 last_gptc;
597         u32 last_gorc;
598         u32 last_gotc;
599         u32 last_mprc;
600         u32 last_gotlbc;
601         u32 last_gptlbc;
602         u32 last_gorlbc;
603         u32 last_gprlbc;
604
605         u64 gprc;
606         u64 gptc;
607         u64 gorc;
608         u64 gotc;
609         u64 mprc;
610         u64 gotlbc;
611         u64 gptlbc;
612         u64 gorlbc;
613         u64 gprlbc;
614 };
615
616 struct e1000_phy_stats {
617         u32 idle_errors;
618         u32 receive_errors;
619 };
620
621 struct e1000_host_mng_dhcp_cookie {
622         u32 signature;
623         u8  status;
624         u8  reserved0;
625         u16 vlan_id;
626         u32 reserved1;
627         u16 reserved2;
628         u8  reserved3;
629         u8  checksum;
630 };
631
632 /* Host Interface "Rev 1" */
633 struct e1000_host_command_header {
634         u8 command_id;
635         u8 command_length;
636         u8 command_options;
637         u8 checksum;
638 };
639
640 #define E1000_HI_MAX_DATA_LENGTH        252
641 struct e1000_host_command_info {
642         struct e1000_host_command_header command_header;
643         u8 command_data[E1000_HI_MAX_DATA_LENGTH];
644 };
645
646 /* Host Interface "Rev 2" */
647 struct e1000_host_mng_command_header {
648         u8  command_id;
649         u8  checksum;
650         u16 reserved1;
651         u16 reserved2;
652         u16 command_length;
653 };
654
655 #define E1000_HI_MAX_MNG_DATA_LENGTH    0x6F8
656 struct e1000_host_mng_command_info {
657         struct e1000_host_mng_command_header command_header;
658         u8 command_data[E1000_HI_MAX_MNG_DATA_LENGTH];
659 };
660
661 #include "e1000_mac.h"
662 #include "e1000_phy.h"
663 #include "e1000_nvm.h"
664 #include "e1000_manage.h"
665 #include "e1000_mbx.h"
666
667 /* Function pointers for the MAC. */
668 struct e1000_mac_operations {
669         s32  (*init_params)(struct e1000_hw *);
670         s32  (*id_led_init)(struct e1000_hw *);
671         s32  (*blink_led)(struct e1000_hw *);
672         bool (*check_mng_mode)(struct e1000_hw *);
673         s32  (*check_for_link)(struct e1000_hw *);
674         s32  (*cleanup_led)(struct e1000_hw *);
675         void (*clear_hw_cntrs)(struct e1000_hw *);
676         void (*clear_vfta)(struct e1000_hw *);
677         s32  (*get_bus_info)(struct e1000_hw *);
678         void (*set_lan_id)(struct e1000_hw *);
679         s32  (*get_link_up_info)(struct e1000_hw *, u16 *, u16 *);
680         s32  (*led_on)(struct e1000_hw *);
681         s32  (*led_off)(struct e1000_hw *);
682         void (*update_mc_addr_list)(struct e1000_hw *, u8 *, u32);
683         s32  (*reset_hw)(struct e1000_hw *);
684         s32  (*init_hw)(struct e1000_hw *);
685         void (*shutdown_serdes)(struct e1000_hw *);
686         void (*power_up_serdes)(struct e1000_hw *);
687         s32  (*setup_link)(struct e1000_hw *);
688         s32  (*setup_physical_interface)(struct e1000_hw *);
689         s32  (*setup_led)(struct e1000_hw *);
690         void (*write_vfta)(struct e1000_hw *, u32, u32);
691         void (*config_collision_dist)(struct e1000_hw *);
692         int  (*rar_set)(struct e1000_hw *, u8*, u32);
693         s32  (*read_mac_addr)(struct e1000_hw *);
694         s32  (*validate_mdi_setting)(struct e1000_hw *);
695         s32  (*acquire_swfw_sync)(struct e1000_hw *, u16);
696         void (*release_swfw_sync)(struct e1000_hw *, u16);
697 };
698
699 /* When to use various PHY register access functions:
700  *
701  *                 Func   Caller
702  *   Function      Does   Does    When to use
703  *   ~~~~~~~~~~~~  ~~~~~  ~~~~~~  ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
704  *   X_reg         L,P,A  n/a     for simple PHY reg accesses
705  *   X_reg_locked  P,A    L       for multiple accesses of different regs
706  *                                on different pages
707  *   X_reg_page    A      L,P     for multiple accesses of different regs
708  *                                on the same page
709  *
710  * Where X=[read|write], L=locking, P=sets page, A=register access
711  *
712  */
713 struct e1000_phy_operations {
714         s32  (*init_params)(struct e1000_hw *);
715         s32  (*acquire)(struct e1000_hw *);
716         s32  (*cfg_on_link_up)(struct e1000_hw *);
717         s32  (*check_polarity)(struct e1000_hw *);
718         s32  (*check_reset_block)(struct e1000_hw *);
719         s32  (*commit)(struct e1000_hw *);
720         s32  (*force_speed_duplex)(struct e1000_hw *);
721         s32  (*get_cfg_done)(struct e1000_hw *hw);
722         s32  (*get_cable_length)(struct e1000_hw *);
723         s32  (*get_info)(struct e1000_hw *);
724         s32  (*set_page)(struct e1000_hw *, u16);
725         s32  (*read_reg)(struct e1000_hw *, u32, u16 *);
726         s32  (*read_reg_locked)(struct e1000_hw *, u32, u16 *);
727         s32  (*read_reg_page)(struct e1000_hw *, u32, u16 *);
728         void (*release)(struct e1000_hw *);
729         s32  (*reset)(struct e1000_hw *);
730         s32  (*set_d0_lplu_state)(struct e1000_hw *, bool);
731         s32  (*set_d3_lplu_state)(struct e1000_hw *, bool);
732         s32  (*write_reg)(struct e1000_hw *, u32, u16);
733         s32  (*write_reg_locked)(struct e1000_hw *, u32, u16);
734         s32  (*write_reg_page)(struct e1000_hw *, u32, u16);
735         void (*power_up)(struct e1000_hw *);
736         void (*power_down)(struct e1000_hw *);
737         s32 (*read_i2c_byte)(struct e1000_hw *, u8, u8, u8 *);
738         s32 (*write_i2c_byte)(struct e1000_hw *, u8, u8, u8);
739 };
740
741 /* Function pointers for the NVM. */
742 struct e1000_nvm_operations {
743         s32  (*init_params)(struct e1000_hw *);
744         s32  (*acquire)(struct e1000_hw *);
745         s32  (*read)(struct e1000_hw *, u16, u16, u16 *);
746         void (*release)(struct e1000_hw *);
747         void (*reload)(struct e1000_hw *);
748         s32  (*update)(struct e1000_hw *);
749         s32  (*valid_led_default)(struct e1000_hw *, u16 *);
750         s32  (*validate)(struct e1000_hw *);
751         s32  (*write)(struct e1000_hw *, u16, u16, u16 *);
752 };
753
754 struct e1000_mac_info {
755         struct e1000_mac_operations ops;
756         u8 addr[ETH_ADDR_LEN];
757         u8 perm_addr[ETH_ADDR_LEN];
758
759         enum e1000_mac_type type;
760
761         u32 collision_delta;
762         u32 ledctl_default;
763         u32 ledctl_mode1;
764         u32 ledctl_mode2;
765         u32 mc_filter_type;
766         u32 tx_packet_delta;
767         u32 txcw;
768
769         u16 current_ifs_val;
770         u16 ifs_max_val;
771         u16 ifs_min_val;
772         u16 ifs_ratio;
773         u16 ifs_step_size;
774         u16 mta_reg_count;
775         u16 uta_reg_count;
776
777         /* Maximum size of the MTA register table in all supported adapters */
778 #define MAX_MTA_REG 128
779         u32 mta_shadow[MAX_MTA_REG];
780         u16 rar_entry_count;
781
782         u8  forced_speed_duplex;
783
784         bool adaptive_ifs;
785         bool has_fwsm;
786         bool arc_subsystem_valid;
787         bool asf_firmware_present;
788         bool autoneg;
789         bool autoneg_failed;
790         bool get_link_status;
791         bool in_ifs_mode;
792         bool report_tx_early;
793         enum e1000_serdes_link_state serdes_link_state;
794         bool serdes_has_link;
795         bool tx_pkt_filtering;
796 };
797
798 struct e1000_phy_info {
799         struct e1000_phy_operations ops;
800         enum e1000_phy_type type;
801
802         enum e1000_1000t_rx_status local_rx;
803         enum e1000_1000t_rx_status remote_rx;
804         enum e1000_ms_type ms_type;
805         enum e1000_ms_type original_ms_type;
806         enum e1000_rev_polarity cable_polarity;
807         enum e1000_smart_speed smart_speed;
808
809         u32 addr;
810         u32 id;
811         u32 reset_delay_us; /* in usec */
812         u32 revision;
813
814         enum e1000_media_type media_type;
815
816         u16 autoneg_advertised;
817         u16 autoneg_mask;
818         u16 cable_length;
819         u16 max_cable_length;
820         u16 min_cable_length;
821
822         u8 mdix;
823
824         bool disable_polarity_correction;
825         bool is_mdix;
826         bool polarity_correction;
827         bool speed_downgraded;
828         bool autoneg_wait_to_complete;
829 };
830
831 struct e1000_nvm_info {
832         struct e1000_nvm_operations ops;
833         enum e1000_nvm_type type;
834         enum e1000_nvm_override override;
835
836         u32 flash_bank_size;
837         u32 flash_base_addr;
838
839         u16 word_size;
840         u16 delay_usec;
841         u16 address_bits;
842         u16 opcode_bits;
843         u16 page_size;
844 };
845
846 struct e1000_bus_info {
847         enum e1000_bus_type type;
848         enum e1000_bus_speed speed;
849         enum e1000_bus_width width;
850
851         u16 func;
852         u16 pci_cmd_word;
853 };
854
855 struct e1000_fc_info {
856         u32 high_water;  /* Flow control high-water mark */
857         u32 low_water;  /* Flow control low-water mark */
858         u16 pause_time;  /* Flow control pause timer */
859         u16 refresh_time;  /* Flow control refresh timer */
860         bool send_xon;  /* Flow control send XON */
861         bool strict_ieee;  /* Strict IEEE mode */
862         enum e1000_fc_mode current_mode;  /* FC mode in effect */
863         enum e1000_fc_mode requested_mode;  /* FC mode requested by caller */
864 };
865
866 struct e1000_mbx_operations {
867         s32 (*init_params)(struct e1000_hw *hw);
868         s32 (*read)(struct e1000_hw *, u32 *, u16,  u16);
869         s32 (*write)(struct e1000_hw *, u32 *, u16, u16);
870         s32 (*read_posted)(struct e1000_hw *, u32 *, u16,  u16);
871         s32 (*write_posted)(struct e1000_hw *, u32 *, u16, u16);
872         s32 (*check_for_msg)(struct e1000_hw *, u16);
873         s32 (*check_for_ack)(struct e1000_hw *, u16);
874         s32 (*check_for_rst)(struct e1000_hw *, u16);
875 };
876
877 struct e1000_mbx_stats {
878         u32 msgs_tx;
879         u32 msgs_rx;
880
881         u32 acks;
882         u32 reqs;
883         u32 rsts;
884 };
885
886 struct e1000_mbx_info {
887         struct e1000_mbx_operations ops;
888         struct e1000_mbx_stats stats;
889         u32 timeout;
890         u32 usec_delay;
891         u16 size;
892 };
893
894 struct e1000_dev_spec_82541 {
895         enum e1000_dsp_config dsp_config;
896         enum e1000_ffe_config ffe_config;
897         u16 spd_default;
898         bool phy_init_script;
899 };
900
901 struct e1000_dev_spec_82542 {
902         bool dma_fairness;
903 };
904
905 struct e1000_dev_spec_82543 {
906         u32  tbi_compatibility;
907         bool dma_fairness;
908         bool init_phy_disabled;
909 };
910
911 struct e1000_dev_spec_82571 {
912         bool laa_is_present;
913         u32 smb_counter;
914         E1000_MUTEX swflag_mutex;
915 };
916
917 struct e1000_dev_spec_80003es2lan {
918         bool  mdic_wa_enable;
919 };
920
921 struct e1000_shadow_ram {
922         u16  value;
923         bool modified;
924 };
925
926 #define E1000_SHADOW_RAM_WORDS          2048
927
928 #ifdef ULP_SUPPORT
929 /* I218 PHY Ultra Low Power (ULP) states */
930 enum e1000_ulp_state {
931         e1000_ulp_state_unknown,
932         e1000_ulp_state_off,
933         e1000_ulp_state_on,
934 };
935
936 #endif /* ULP_SUPPORT */
937 struct e1000_dev_spec_ich8lan {
938         bool kmrn_lock_loss_workaround_enabled;
939         struct e1000_shadow_ram shadow_ram[E1000_SHADOW_RAM_WORDS];
940         E1000_MUTEX nvm_mutex;
941         E1000_MUTEX swflag_mutex;
942         bool nvm_k1_enabled;
943         bool disable_k1_off;
944         bool eee_disable;
945         u16 eee_lp_ability;
946 #ifdef ULP_SUPPORT
947         enum e1000_ulp_state ulp_state;
948         bool ulp_capability_disabled;
949         bool during_suspend_flow;
950         bool during_dpg_exit;
951 #endif /* ULP_SUPPORT */
952         u16 lat_enc;
953         u16 max_ltr_enc;
954         bool smbus_disable;
955 };
956
957 struct e1000_dev_spec_82575 {
958         bool sgmii_active;
959         bool global_device_reset;
960         bool eee_disable;
961         bool module_plugged;
962         bool clear_semaphore_once;
963         u32 mtu;
964         struct sfp_e1000_flags eth_flags;
965         u8 media_port;
966         bool media_changed;
967 };
968
969 struct e1000_dev_spec_vf {
970         u32 vf_number;
971         u32 v2p_mailbox;
972 };
973
974 struct e1000_hw {
975         void *back;
976
977         u8 *hw_addr;
978         u8 *flash_address;
979         unsigned long io_base;
980
981         struct e1000_mac_info  mac;
982         struct e1000_fc_info   fc;
983         struct e1000_phy_info  phy;
984         struct e1000_nvm_info  nvm;
985         struct e1000_bus_info  bus;
986         struct e1000_mbx_info mbx;
987         struct e1000_host_mng_dhcp_cookie mng_cookie;
988
989         union {
990                 struct e1000_dev_spec_82541 _82541;
991                 struct e1000_dev_spec_82542 _82542;
992                 struct e1000_dev_spec_82543 _82543;
993                 struct e1000_dev_spec_82571 _82571;
994                 struct e1000_dev_spec_80003es2lan _80003es2lan;
995                 struct e1000_dev_spec_ich8lan ich8lan;
996                 struct e1000_dev_spec_82575 _82575;
997                 struct e1000_dev_spec_vf vf;
998         } dev_spec;
999
1000         u16 device_id;
1001         u16 subsystem_vendor_id;
1002         u16 subsystem_device_id;
1003         u16 vendor_id;
1004
1005         u8  revision_id;
1006 };
1007
1008 #include "e1000_82541.h"
1009 #include "e1000_82543.h"
1010 #include "e1000_82571.h"
1011 #include "e1000_80003es2lan.h"
1012 #include "e1000_ich8lan.h"
1013 #include "e1000_82575.h"
1014 #include "e1000_i210.h"
1015
1016 /* These functions must be implemented by drivers */
1017 void e1000_pci_clear_mwi(struct e1000_hw *hw);
1018 void e1000_pci_set_mwi(struct e1000_hw *hw);
1019 s32  e1000_read_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value);
1020 s32  e1000_write_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value);
1021 void e1000_read_pci_cfg(struct e1000_hw *hw, u32 reg, u16 *value);
1022 void e1000_write_pci_cfg(struct e1000_hw *hw, u32 reg, u16 *value);
1023
1024 #endif