1 /* SPDX-License-Identifier: BSD-3-Clause
2 * Copyright (c) 2015-2020 Amazon.com, Inc. or its affiliates.
6 #include <rte_string_fns.h>
8 #include <rte_version.h>
10 #include <rte_kvargs.h>
12 #include "ena_ethdev.h"
14 #include "ena_platform.h"
16 #include "ena_eth_com.h"
18 #include <ena_common_defs.h>
19 #include <ena_regs_defs.h>
20 #include <ena_admin_defs.h>
21 #include <ena_eth_io_defs.h>
23 #define DRV_MODULE_VER_MAJOR 2
24 #define DRV_MODULE_VER_MINOR 5
25 #define DRV_MODULE_VER_SUBMINOR 0
27 #define __MERGE_64B_H_L(h, l) (((uint64_t)h << 32) | l)
29 #define GET_L4_HDR_LEN(mbuf) \
30 ((rte_pktmbuf_mtod_offset(mbuf, struct rte_tcp_hdr *, \
31 mbuf->l3_len + mbuf->l2_len)->data_off) >> 4)
33 #define ETH_GSTRING_LEN 32
35 #define ARRAY_SIZE(x) RTE_DIM(x)
37 #define ENA_MIN_RING_DESC 128
39 #define ENA_PTYPE_HAS_HASH (RTE_PTYPE_L4_TCP | RTE_PTYPE_L4_UDP)
41 enum ethtool_stringset {
47 char name[ETH_GSTRING_LEN];
51 #define ENA_STAT_ENTRY(stat, stat_type) { \
53 .stat_offset = offsetof(struct ena_stats_##stat_type, stat) \
56 #define ENA_STAT_RX_ENTRY(stat) \
57 ENA_STAT_ENTRY(stat, rx)
59 #define ENA_STAT_TX_ENTRY(stat) \
60 ENA_STAT_ENTRY(stat, tx)
62 #define ENA_STAT_ENI_ENTRY(stat) \
63 ENA_STAT_ENTRY(stat, eni)
65 #define ENA_STAT_GLOBAL_ENTRY(stat) \
66 ENA_STAT_ENTRY(stat, dev)
68 /* Device arguments */
69 #define ENA_DEVARG_LARGE_LLQ_HDR "large_llq_hdr"
72 * Each rte_memzone should have unique name.
73 * To satisfy it, count number of allocation and add it to name.
75 rte_atomic64_t ena_alloc_cnt;
77 static const struct ena_stats ena_stats_global_strings[] = {
78 ENA_STAT_GLOBAL_ENTRY(wd_expired),
79 ENA_STAT_GLOBAL_ENTRY(dev_start),
80 ENA_STAT_GLOBAL_ENTRY(dev_stop),
81 ENA_STAT_GLOBAL_ENTRY(tx_drops),
84 static const struct ena_stats ena_stats_eni_strings[] = {
85 ENA_STAT_ENI_ENTRY(bw_in_allowance_exceeded),
86 ENA_STAT_ENI_ENTRY(bw_out_allowance_exceeded),
87 ENA_STAT_ENI_ENTRY(pps_allowance_exceeded),
88 ENA_STAT_ENI_ENTRY(conntrack_allowance_exceeded),
89 ENA_STAT_ENI_ENTRY(linklocal_allowance_exceeded),
92 static const struct ena_stats ena_stats_tx_strings[] = {
93 ENA_STAT_TX_ENTRY(cnt),
94 ENA_STAT_TX_ENTRY(bytes),
95 ENA_STAT_TX_ENTRY(prepare_ctx_err),
96 ENA_STAT_TX_ENTRY(linearize),
97 ENA_STAT_TX_ENTRY(linearize_failed),
98 ENA_STAT_TX_ENTRY(tx_poll),
99 ENA_STAT_TX_ENTRY(doorbells),
100 ENA_STAT_TX_ENTRY(bad_req_id),
101 ENA_STAT_TX_ENTRY(available_desc),
102 ENA_STAT_TX_ENTRY(missed_tx),
105 static const struct ena_stats ena_stats_rx_strings[] = {
106 ENA_STAT_RX_ENTRY(cnt),
107 ENA_STAT_RX_ENTRY(bytes),
108 ENA_STAT_RX_ENTRY(refill_partial),
109 ENA_STAT_RX_ENTRY(bad_csum),
110 ENA_STAT_RX_ENTRY(mbuf_alloc_fail),
111 ENA_STAT_RX_ENTRY(bad_desc_num),
112 ENA_STAT_RX_ENTRY(bad_req_id),
115 #define ENA_STATS_ARRAY_GLOBAL ARRAY_SIZE(ena_stats_global_strings)
116 #define ENA_STATS_ARRAY_ENI ARRAY_SIZE(ena_stats_eni_strings)
117 #define ENA_STATS_ARRAY_TX ARRAY_SIZE(ena_stats_tx_strings)
118 #define ENA_STATS_ARRAY_RX ARRAY_SIZE(ena_stats_rx_strings)
120 #define QUEUE_OFFLOADS (RTE_ETH_TX_OFFLOAD_TCP_CKSUM |\
121 RTE_ETH_TX_OFFLOAD_UDP_CKSUM |\
122 RTE_ETH_TX_OFFLOAD_IPV4_CKSUM |\
123 RTE_ETH_TX_OFFLOAD_TCP_TSO)
124 #define MBUF_OFFLOADS (RTE_MBUF_F_TX_L4_MASK |\
125 RTE_MBUF_F_TX_IP_CKSUM |\
126 RTE_MBUF_F_TX_TCP_SEG)
128 /** Vendor ID used by Amazon devices */
129 #define PCI_VENDOR_ID_AMAZON 0x1D0F
130 /** Amazon devices */
131 #define PCI_DEVICE_ID_ENA_VF 0xEC20
132 #define PCI_DEVICE_ID_ENA_VF_RSERV0 0xEC21
134 #define ENA_TX_OFFLOAD_MASK (RTE_MBUF_F_TX_L4_MASK | \
135 RTE_MBUF_F_TX_IPV6 | \
136 RTE_MBUF_F_TX_IPV4 | \
137 RTE_MBUF_F_TX_IP_CKSUM | \
138 RTE_MBUF_F_TX_TCP_SEG)
140 #define ENA_TX_OFFLOAD_NOTSUP_MASK \
141 (RTE_MBUF_F_TX_OFFLOAD_MASK ^ ENA_TX_OFFLOAD_MASK)
143 /** HW specific offloads capabilities. */
144 /* IPv4 checksum offload. */
145 #define ENA_L3_IPV4_CSUM 0x0001
146 /* TCP/UDP checksum offload for IPv4 packets. */
147 #define ENA_L4_IPV4_CSUM 0x0002
148 /* TCP/UDP checksum offload for IPv4 packets with pseudo header checksum. */
149 #define ENA_L4_IPV4_CSUM_PARTIAL 0x0004
150 /* TCP/UDP checksum offload for IPv6 packets. */
151 #define ENA_L4_IPV6_CSUM 0x0008
152 /* TCP/UDP checksum offload for IPv6 packets with pseudo header checksum. */
153 #define ENA_L4_IPV6_CSUM_PARTIAL 0x0010
154 /* TSO support for IPv4 packets. */
155 #define ENA_IPV4_TSO 0x0020
157 /* Device supports setting RSS hash. */
158 #define ENA_RX_RSS_HASH 0x0040
160 static const struct rte_pci_id pci_id_ena_map[] = {
161 { RTE_PCI_DEVICE(PCI_VENDOR_ID_AMAZON, PCI_DEVICE_ID_ENA_VF) },
162 { RTE_PCI_DEVICE(PCI_VENDOR_ID_AMAZON, PCI_DEVICE_ID_ENA_VF_RSERV0) },
166 static struct ena_aenq_handlers aenq_handlers;
168 static int ena_device_init(struct ena_com_dev *ena_dev,
169 struct rte_pci_device *pdev,
170 struct ena_com_dev_get_features_ctx *get_feat_ctx,
172 static int ena_dev_configure(struct rte_eth_dev *dev);
173 static void ena_tx_map_mbuf(struct ena_ring *tx_ring,
174 struct ena_tx_buffer *tx_info,
175 struct rte_mbuf *mbuf,
177 uint16_t *header_len);
178 static int ena_xmit_mbuf(struct ena_ring *tx_ring, struct rte_mbuf *mbuf);
179 static void ena_tx_cleanup(struct ena_ring *tx_ring);
180 static uint16_t eth_ena_xmit_pkts(void *tx_queue, struct rte_mbuf **tx_pkts,
182 static uint16_t eth_ena_prep_pkts(void *tx_queue, struct rte_mbuf **tx_pkts,
184 static int ena_tx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx,
185 uint16_t nb_desc, unsigned int socket_id,
186 const struct rte_eth_txconf *tx_conf);
187 static int ena_rx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx,
188 uint16_t nb_desc, unsigned int socket_id,
189 const struct rte_eth_rxconf *rx_conf,
190 struct rte_mempool *mp);
191 static inline void ena_init_rx_mbuf(struct rte_mbuf *mbuf, uint16_t len);
192 static struct rte_mbuf *ena_rx_mbuf(struct ena_ring *rx_ring,
193 struct ena_com_rx_buf_info *ena_bufs,
195 uint16_t *next_to_clean,
197 static uint16_t eth_ena_recv_pkts(void *rx_queue,
198 struct rte_mbuf **rx_pkts, uint16_t nb_pkts);
199 static int ena_add_single_rx_desc(struct ena_com_io_sq *io_sq,
200 struct rte_mbuf *mbuf, uint16_t id);
201 static int ena_populate_rx_queue(struct ena_ring *rxq, unsigned int count);
202 static void ena_init_rings(struct ena_adapter *adapter,
203 bool disable_meta_caching);
204 static int ena_mtu_set(struct rte_eth_dev *dev, uint16_t mtu);
205 static int ena_start(struct rte_eth_dev *dev);
206 static int ena_stop(struct rte_eth_dev *dev);
207 static int ena_close(struct rte_eth_dev *dev);
208 static int ena_dev_reset(struct rte_eth_dev *dev);
209 static int ena_stats_get(struct rte_eth_dev *dev, struct rte_eth_stats *stats);
210 static void ena_rx_queue_release_all(struct rte_eth_dev *dev);
211 static void ena_tx_queue_release_all(struct rte_eth_dev *dev);
212 static void ena_rx_queue_release(struct rte_eth_dev *dev, uint16_t qid);
213 static void ena_tx_queue_release(struct rte_eth_dev *dev, uint16_t qid);
214 static void ena_rx_queue_release_bufs(struct ena_ring *ring);
215 static void ena_tx_queue_release_bufs(struct ena_ring *ring);
216 static int ena_link_update(struct rte_eth_dev *dev,
217 int wait_to_complete);
218 static int ena_create_io_queue(struct rte_eth_dev *dev, struct ena_ring *ring);
219 static void ena_queue_stop(struct ena_ring *ring);
220 static void ena_queue_stop_all(struct rte_eth_dev *dev,
221 enum ena_ring_type ring_type);
222 static int ena_queue_start(struct rte_eth_dev *dev, struct ena_ring *ring);
223 static int ena_queue_start_all(struct rte_eth_dev *dev,
224 enum ena_ring_type ring_type);
225 static void ena_stats_restart(struct rte_eth_dev *dev);
226 static uint64_t ena_get_rx_port_offloads(struct ena_adapter *adapter);
227 static uint64_t ena_get_tx_port_offloads(struct ena_adapter *adapter);
228 static uint64_t ena_get_rx_queue_offloads(struct ena_adapter *adapter);
229 static uint64_t ena_get_tx_queue_offloads(struct ena_adapter *adapter);
230 static int ena_infos_get(struct rte_eth_dev *dev,
231 struct rte_eth_dev_info *dev_info);
232 static void ena_interrupt_handler_rte(void *cb_arg);
233 static void ena_timer_wd_callback(struct rte_timer *timer, void *arg);
234 static void ena_destroy_device(struct rte_eth_dev *eth_dev);
235 static int eth_ena_dev_init(struct rte_eth_dev *eth_dev);
236 static int ena_xstats_get_names(struct rte_eth_dev *dev,
237 struct rte_eth_xstat_name *xstats_names,
239 static int ena_xstats_get(struct rte_eth_dev *dev,
240 struct rte_eth_xstat *stats,
242 static int ena_xstats_get_by_id(struct rte_eth_dev *dev,
246 static int ena_process_bool_devarg(const char *key,
249 static int ena_parse_devargs(struct ena_adapter *adapter,
250 struct rte_devargs *devargs);
251 static int ena_copy_eni_stats(struct ena_adapter *adapter);
252 static int ena_setup_rx_intr(struct rte_eth_dev *dev);
253 static int ena_rx_queue_intr_enable(struct rte_eth_dev *dev,
255 static int ena_rx_queue_intr_disable(struct rte_eth_dev *dev,
258 static const struct eth_dev_ops ena_dev_ops = {
259 .dev_configure = ena_dev_configure,
260 .dev_infos_get = ena_infos_get,
261 .rx_queue_setup = ena_rx_queue_setup,
262 .tx_queue_setup = ena_tx_queue_setup,
263 .dev_start = ena_start,
264 .dev_stop = ena_stop,
265 .link_update = ena_link_update,
266 .stats_get = ena_stats_get,
267 .xstats_get_names = ena_xstats_get_names,
268 .xstats_get = ena_xstats_get,
269 .xstats_get_by_id = ena_xstats_get_by_id,
270 .mtu_set = ena_mtu_set,
271 .rx_queue_release = ena_rx_queue_release,
272 .tx_queue_release = ena_tx_queue_release,
273 .dev_close = ena_close,
274 .dev_reset = ena_dev_reset,
275 .reta_update = ena_rss_reta_update,
276 .reta_query = ena_rss_reta_query,
277 .rx_queue_intr_enable = ena_rx_queue_intr_enable,
278 .rx_queue_intr_disable = ena_rx_queue_intr_disable,
279 .rss_hash_update = ena_rss_hash_update,
280 .rss_hash_conf_get = ena_rss_hash_conf_get,
283 static inline void ena_rx_mbuf_prepare(struct rte_mbuf *mbuf,
284 struct ena_com_rx_ctx *ena_rx_ctx,
287 uint64_t ol_flags = 0;
288 uint32_t packet_type = 0;
290 if (ena_rx_ctx->l4_proto == ENA_ETH_IO_L4_PROTO_TCP)
291 packet_type |= RTE_PTYPE_L4_TCP;
292 else if (ena_rx_ctx->l4_proto == ENA_ETH_IO_L4_PROTO_UDP)
293 packet_type |= RTE_PTYPE_L4_UDP;
295 if (ena_rx_ctx->l3_proto == ENA_ETH_IO_L3_PROTO_IPV4) {
296 packet_type |= RTE_PTYPE_L3_IPV4;
297 if (unlikely(ena_rx_ctx->l3_csum_err))
298 ol_flags |= RTE_MBUF_F_RX_IP_CKSUM_BAD;
300 ol_flags |= RTE_MBUF_F_RX_IP_CKSUM_GOOD;
301 } else if (ena_rx_ctx->l3_proto == ENA_ETH_IO_L3_PROTO_IPV6) {
302 packet_type |= RTE_PTYPE_L3_IPV6;
305 if (!ena_rx_ctx->l4_csum_checked || ena_rx_ctx->frag)
306 ol_flags |= RTE_MBUF_F_RX_L4_CKSUM_UNKNOWN;
308 if (unlikely(ena_rx_ctx->l4_csum_err))
309 ol_flags |= RTE_MBUF_F_RX_L4_CKSUM_BAD;
311 ol_flags |= RTE_MBUF_F_RX_L4_CKSUM_GOOD;
314 likely((packet_type & ENA_PTYPE_HAS_HASH) && !ena_rx_ctx->frag)) {
315 ol_flags |= RTE_MBUF_F_RX_RSS_HASH;
316 mbuf->hash.rss = ena_rx_ctx->hash;
319 mbuf->ol_flags = ol_flags;
320 mbuf->packet_type = packet_type;
323 static inline void ena_tx_mbuf_prepare(struct rte_mbuf *mbuf,
324 struct ena_com_tx_ctx *ena_tx_ctx,
325 uint64_t queue_offloads,
326 bool disable_meta_caching)
328 struct ena_com_tx_meta *ena_meta = &ena_tx_ctx->ena_meta;
330 if ((mbuf->ol_flags & MBUF_OFFLOADS) &&
331 (queue_offloads & QUEUE_OFFLOADS)) {
332 /* check if TSO is required */
333 if ((mbuf->ol_flags & RTE_MBUF_F_TX_TCP_SEG) &&
334 (queue_offloads & RTE_ETH_TX_OFFLOAD_TCP_TSO)) {
335 ena_tx_ctx->tso_enable = true;
337 ena_meta->l4_hdr_len = GET_L4_HDR_LEN(mbuf);
340 /* check if L3 checksum is needed */
341 if ((mbuf->ol_flags & RTE_MBUF_F_TX_IP_CKSUM) &&
342 (queue_offloads & RTE_ETH_TX_OFFLOAD_IPV4_CKSUM))
343 ena_tx_ctx->l3_csum_enable = true;
345 if (mbuf->ol_flags & RTE_MBUF_F_TX_IPV6) {
346 ena_tx_ctx->l3_proto = ENA_ETH_IO_L3_PROTO_IPV6;
348 ena_tx_ctx->l3_proto = ENA_ETH_IO_L3_PROTO_IPV4;
350 /* set don't fragment (DF) flag */
351 if (mbuf->packet_type &
352 (RTE_PTYPE_L4_NONFRAG
353 | RTE_PTYPE_INNER_L4_NONFRAG))
354 ena_tx_ctx->df = true;
357 /* check if L4 checksum is needed */
358 if (((mbuf->ol_flags & RTE_MBUF_F_TX_L4_MASK) == RTE_MBUF_F_TX_TCP_CKSUM) &&
359 (queue_offloads & RTE_ETH_TX_OFFLOAD_TCP_CKSUM)) {
360 ena_tx_ctx->l4_proto = ENA_ETH_IO_L4_PROTO_TCP;
361 ena_tx_ctx->l4_csum_enable = true;
362 } else if (((mbuf->ol_flags & RTE_MBUF_F_TX_L4_MASK) ==
363 RTE_MBUF_F_TX_UDP_CKSUM) &&
364 (queue_offloads & RTE_ETH_TX_OFFLOAD_UDP_CKSUM)) {
365 ena_tx_ctx->l4_proto = ENA_ETH_IO_L4_PROTO_UDP;
366 ena_tx_ctx->l4_csum_enable = true;
368 ena_tx_ctx->l4_proto = ENA_ETH_IO_L4_PROTO_UNKNOWN;
369 ena_tx_ctx->l4_csum_enable = false;
372 ena_meta->mss = mbuf->tso_segsz;
373 ena_meta->l3_hdr_len = mbuf->l3_len;
374 ena_meta->l3_hdr_offset = mbuf->l2_len;
376 ena_tx_ctx->meta_valid = true;
377 } else if (disable_meta_caching) {
378 memset(ena_meta, 0, sizeof(*ena_meta));
379 ena_tx_ctx->meta_valid = true;
381 ena_tx_ctx->meta_valid = false;
385 static int validate_tx_req_id(struct ena_ring *tx_ring, u16 req_id)
387 struct ena_tx_buffer *tx_info = NULL;
389 if (likely(req_id < tx_ring->ring_size)) {
390 tx_info = &tx_ring->tx_buffer_info[req_id];
391 if (likely(tx_info->mbuf))
396 PMD_TX_LOG(ERR, "tx_info doesn't have valid mbuf\n");
398 PMD_TX_LOG(ERR, "Invalid req_id: %hu\n", req_id);
400 /* Trigger device reset */
401 ++tx_ring->tx_stats.bad_req_id;
402 tx_ring->adapter->reset_reason = ENA_REGS_RESET_INV_TX_REQ_ID;
403 tx_ring->adapter->trigger_reset = true;
407 static void ena_config_host_info(struct ena_com_dev *ena_dev)
409 struct ena_admin_host_info *host_info;
412 /* Allocate only the host info */
413 rc = ena_com_allocate_host_info(ena_dev);
415 PMD_DRV_LOG(ERR, "Cannot allocate host info\n");
419 host_info = ena_dev->host_attr.host_info;
421 host_info->os_type = ENA_ADMIN_OS_DPDK;
422 host_info->kernel_ver = RTE_VERSION;
423 strlcpy((char *)host_info->kernel_ver_str, rte_version(),
424 sizeof(host_info->kernel_ver_str));
425 host_info->os_dist = RTE_VERSION;
426 strlcpy((char *)host_info->os_dist_str, rte_version(),
427 sizeof(host_info->os_dist_str));
428 host_info->driver_version =
429 (DRV_MODULE_VER_MAJOR) |
430 (DRV_MODULE_VER_MINOR << ENA_ADMIN_HOST_INFO_MINOR_SHIFT) |
431 (DRV_MODULE_VER_SUBMINOR <<
432 ENA_ADMIN_HOST_INFO_SUB_MINOR_SHIFT);
433 host_info->num_cpus = rte_lcore_count();
435 host_info->driver_supported_features =
436 ENA_ADMIN_HOST_INFO_RX_OFFSET_MASK |
437 ENA_ADMIN_HOST_INFO_RSS_CONFIGURABLE_FUNCTION_KEY_MASK;
439 rc = ena_com_set_host_attributes(ena_dev);
441 if (rc == -ENA_COM_UNSUPPORTED)
442 PMD_DRV_LOG(WARNING, "Cannot set host attributes\n");
444 PMD_DRV_LOG(ERR, "Cannot set host attributes\n");
452 ena_com_delete_host_info(ena_dev);
455 /* This function calculates the number of xstats based on the current config */
456 static unsigned int ena_xstats_calc_num(struct rte_eth_dev_data *data)
458 return ENA_STATS_ARRAY_GLOBAL + ENA_STATS_ARRAY_ENI +
459 (data->nb_tx_queues * ENA_STATS_ARRAY_TX) +
460 (data->nb_rx_queues * ENA_STATS_ARRAY_RX);
463 static void ena_config_debug_area(struct ena_adapter *adapter)
468 ss_count = ena_xstats_calc_num(adapter->edev_data);
470 /* allocate 32 bytes for each string and 64bit for the value */
471 debug_area_size = ss_count * ETH_GSTRING_LEN + sizeof(u64) * ss_count;
473 rc = ena_com_allocate_debug_area(&adapter->ena_dev, debug_area_size);
475 PMD_DRV_LOG(ERR, "Cannot allocate debug area\n");
479 rc = ena_com_set_host_attributes(&adapter->ena_dev);
481 if (rc == -ENA_COM_UNSUPPORTED)
482 PMD_DRV_LOG(WARNING, "Cannot set host attributes\n");
484 PMD_DRV_LOG(ERR, "Cannot set host attributes\n");
491 ena_com_delete_debug_area(&adapter->ena_dev);
494 static int ena_close(struct rte_eth_dev *dev)
496 struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
497 struct rte_intr_handle *intr_handle = pci_dev->intr_handle;
498 struct ena_adapter *adapter = dev->data->dev_private;
501 if (rte_eal_process_type() != RTE_PROC_PRIMARY)
504 if (adapter->state == ENA_ADAPTER_STATE_RUNNING)
506 adapter->state = ENA_ADAPTER_STATE_CLOSED;
508 ena_rx_queue_release_all(dev);
509 ena_tx_queue_release_all(dev);
511 rte_free(adapter->drv_stats);
512 adapter->drv_stats = NULL;
514 rte_intr_disable(intr_handle);
515 rte_intr_callback_unregister(intr_handle,
516 ena_interrupt_handler_rte,
520 * MAC is not allocated dynamically. Setting NULL should prevent from
521 * release of the resource in the rte_eth_dev_release_port().
523 dev->data->mac_addrs = NULL;
529 ena_dev_reset(struct rte_eth_dev *dev)
533 /* Cannot release memory in secondary process */
534 if (rte_eal_process_type() != RTE_PROC_PRIMARY) {
535 PMD_DRV_LOG(WARNING, "dev_reset not supported in secondary.\n");
539 ena_destroy_device(dev);
540 rc = eth_ena_dev_init(dev);
542 PMD_INIT_LOG(CRIT, "Cannot initialize device\n");
547 static void ena_rx_queue_release_all(struct rte_eth_dev *dev)
549 int nb_queues = dev->data->nb_rx_queues;
552 for (i = 0; i < nb_queues; i++)
553 ena_rx_queue_release(dev, i);
556 static void ena_tx_queue_release_all(struct rte_eth_dev *dev)
558 int nb_queues = dev->data->nb_tx_queues;
561 for (i = 0; i < nb_queues; i++)
562 ena_tx_queue_release(dev, i);
565 static void ena_rx_queue_release(struct rte_eth_dev *dev, uint16_t qid)
567 struct ena_ring *ring = dev->data->rx_queues[qid];
569 /* Free ring resources */
570 rte_free(ring->rx_buffer_info);
571 ring->rx_buffer_info = NULL;
573 rte_free(ring->rx_refill_buffer);
574 ring->rx_refill_buffer = NULL;
576 rte_free(ring->empty_rx_reqs);
577 ring->empty_rx_reqs = NULL;
579 ring->configured = 0;
581 PMD_DRV_LOG(NOTICE, "Rx queue %d:%d released\n",
582 ring->port_id, ring->id);
585 static void ena_tx_queue_release(struct rte_eth_dev *dev, uint16_t qid)
587 struct ena_ring *ring = dev->data->tx_queues[qid];
589 /* Free ring resources */
590 rte_free(ring->push_buf_intermediate_buf);
592 rte_free(ring->tx_buffer_info);
594 rte_free(ring->empty_tx_reqs);
596 ring->empty_tx_reqs = NULL;
597 ring->tx_buffer_info = NULL;
598 ring->push_buf_intermediate_buf = NULL;
600 ring->configured = 0;
602 PMD_DRV_LOG(NOTICE, "Tx queue %d:%d released\n",
603 ring->port_id, ring->id);
606 static void ena_rx_queue_release_bufs(struct ena_ring *ring)
610 for (i = 0; i < ring->ring_size; ++i) {
611 struct ena_rx_buffer *rx_info = &ring->rx_buffer_info[i];
613 rte_mbuf_raw_free(rx_info->mbuf);
614 rx_info->mbuf = NULL;
619 static void ena_tx_queue_release_bufs(struct ena_ring *ring)
623 for (i = 0; i < ring->ring_size; ++i) {
624 struct ena_tx_buffer *tx_buf = &ring->tx_buffer_info[i];
627 rte_pktmbuf_free(tx_buf->mbuf);
633 static int ena_link_update(struct rte_eth_dev *dev,
634 __rte_unused int wait_to_complete)
636 struct rte_eth_link *link = &dev->data->dev_link;
637 struct ena_adapter *adapter = dev->data->dev_private;
639 link->link_status = adapter->link_status ? RTE_ETH_LINK_UP : RTE_ETH_LINK_DOWN;
640 link->link_speed = RTE_ETH_SPEED_NUM_NONE;
641 link->link_duplex = RTE_ETH_LINK_FULL_DUPLEX;
646 static int ena_queue_start_all(struct rte_eth_dev *dev,
647 enum ena_ring_type ring_type)
649 struct ena_adapter *adapter = dev->data->dev_private;
650 struct ena_ring *queues = NULL;
655 if (ring_type == ENA_RING_TYPE_RX) {
656 queues = adapter->rx_ring;
657 nb_queues = dev->data->nb_rx_queues;
659 queues = adapter->tx_ring;
660 nb_queues = dev->data->nb_tx_queues;
662 for (i = 0; i < nb_queues; i++) {
663 if (queues[i].configured) {
664 if (ring_type == ENA_RING_TYPE_RX) {
666 dev->data->rx_queues[i] == &queues[i],
667 "Inconsistent state of Rx queues\n");
670 dev->data->tx_queues[i] == &queues[i],
671 "Inconsistent state of Tx queues\n");
674 rc = ena_queue_start(dev, &queues[i]);
678 "Failed to start queue[%d] of type(%d)\n",
689 if (queues[i].configured)
690 ena_queue_stop(&queues[i]);
695 static int ena_check_valid_conf(struct ena_adapter *adapter)
697 uint32_t mtu = adapter->edev_data->mtu;
699 if (mtu > adapter->max_mtu || mtu < ENA_MIN_MTU) {
701 "Unsupported MTU of %d. Max MTU: %d, min MTU: %d\n",
702 mtu, adapter->max_mtu, ENA_MIN_MTU);
703 return ENA_COM_UNSUPPORTED;
710 ena_calc_io_queue_size(struct ena_calc_queue_size_ctx *ctx,
711 bool use_large_llq_hdr)
713 struct ena_admin_feature_llq_desc *llq = &ctx->get_feat_ctx->llq;
714 struct ena_com_dev *ena_dev = ctx->ena_dev;
715 uint32_t max_tx_queue_size;
716 uint32_t max_rx_queue_size;
718 if (ena_dev->supported_features & BIT(ENA_ADMIN_MAX_QUEUES_EXT)) {
719 struct ena_admin_queue_ext_feature_fields *max_queue_ext =
720 &ctx->get_feat_ctx->max_queue_ext.max_queue_ext;
721 max_rx_queue_size = RTE_MIN(max_queue_ext->max_rx_cq_depth,
722 max_queue_ext->max_rx_sq_depth);
723 max_tx_queue_size = max_queue_ext->max_tx_cq_depth;
725 if (ena_dev->tx_mem_queue_type ==
726 ENA_ADMIN_PLACEMENT_POLICY_DEV) {
727 max_tx_queue_size = RTE_MIN(max_tx_queue_size,
730 max_tx_queue_size = RTE_MIN(max_tx_queue_size,
731 max_queue_ext->max_tx_sq_depth);
734 ctx->max_rx_sgl_size = RTE_MIN(ENA_PKT_MAX_BUFS,
735 max_queue_ext->max_per_packet_rx_descs);
736 ctx->max_tx_sgl_size = RTE_MIN(ENA_PKT_MAX_BUFS,
737 max_queue_ext->max_per_packet_tx_descs);
739 struct ena_admin_queue_feature_desc *max_queues =
740 &ctx->get_feat_ctx->max_queues;
741 max_rx_queue_size = RTE_MIN(max_queues->max_cq_depth,
742 max_queues->max_sq_depth);
743 max_tx_queue_size = max_queues->max_cq_depth;
745 if (ena_dev->tx_mem_queue_type ==
746 ENA_ADMIN_PLACEMENT_POLICY_DEV) {
747 max_tx_queue_size = RTE_MIN(max_tx_queue_size,
750 max_tx_queue_size = RTE_MIN(max_tx_queue_size,
751 max_queues->max_sq_depth);
754 ctx->max_rx_sgl_size = RTE_MIN(ENA_PKT_MAX_BUFS,
755 max_queues->max_packet_rx_descs);
756 ctx->max_tx_sgl_size = RTE_MIN(ENA_PKT_MAX_BUFS,
757 max_queues->max_packet_tx_descs);
760 /* Round down to the nearest power of 2 */
761 max_rx_queue_size = rte_align32prevpow2(max_rx_queue_size);
762 max_tx_queue_size = rte_align32prevpow2(max_tx_queue_size);
764 if (use_large_llq_hdr) {
765 if ((llq->entry_size_ctrl_supported &
766 ENA_ADMIN_LIST_ENTRY_SIZE_256B) &&
767 (ena_dev->tx_mem_queue_type ==
768 ENA_ADMIN_PLACEMENT_POLICY_DEV)) {
769 max_tx_queue_size /= 2;
771 "Forcing large headers and decreasing maximum Tx queue size to %d\n",
775 "Forcing large headers failed: LLQ is disabled or device does not support large headers\n");
779 if (unlikely(max_rx_queue_size == 0 || max_tx_queue_size == 0)) {
780 PMD_INIT_LOG(ERR, "Invalid queue size\n");
784 ctx->max_tx_queue_size = max_tx_queue_size;
785 ctx->max_rx_queue_size = max_rx_queue_size;
790 static void ena_stats_restart(struct rte_eth_dev *dev)
792 struct ena_adapter *adapter = dev->data->dev_private;
794 rte_atomic64_init(&adapter->drv_stats->ierrors);
795 rte_atomic64_init(&adapter->drv_stats->oerrors);
796 rte_atomic64_init(&adapter->drv_stats->rx_nombuf);
797 adapter->drv_stats->rx_drops = 0;
800 static int ena_stats_get(struct rte_eth_dev *dev,
801 struct rte_eth_stats *stats)
803 struct ena_admin_basic_stats ena_stats;
804 struct ena_adapter *adapter = dev->data->dev_private;
805 struct ena_com_dev *ena_dev = &adapter->ena_dev;
810 if (rte_eal_process_type() != RTE_PROC_PRIMARY)
813 memset(&ena_stats, 0, sizeof(ena_stats));
815 rte_spinlock_lock(&adapter->admin_lock);
816 rc = ena_com_get_dev_basic_stats(ena_dev, &ena_stats);
817 rte_spinlock_unlock(&adapter->admin_lock);
819 PMD_DRV_LOG(ERR, "Could not retrieve statistics from ENA\n");
823 /* Set of basic statistics from ENA */
824 stats->ipackets = __MERGE_64B_H_L(ena_stats.rx_pkts_high,
825 ena_stats.rx_pkts_low);
826 stats->opackets = __MERGE_64B_H_L(ena_stats.tx_pkts_high,
827 ena_stats.tx_pkts_low);
828 stats->ibytes = __MERGE_64B_H_L(ena_stats.rx_bytes_high,
829 ena_stats.rx_bytes_low);
830 stats->obytes = __MERGE_64B_H_L(ena_stats.tx_bytes_high,
831 ena_stats.tx_bytes_low);
833 /* Driver related stats */
834 stats->imissed = adapter->drv_stats->rx_drops;
835 stats->ierrors = rte_atomic64_read(&adapter->drv_stats->ierrors);
836 stats->oerrors = rte_atomic64_read(&adapter->drv_stats->oerrors);
837 stats->rx_nombuf = rte_atomic64_read(&adapter->drv_stats->rx_nombuf);
839 max_rings_stats = RTE_MIN(dev->data->nb_rx_queues,
840 RTE_ETHDEV_QUEUE_STAT_CNTRS);
841 for (i = 0; i < max_rings_stats; ++i) {
842 struct ena_stats_rx *rx_stats = &adapter->rx_ring[i].rx_stats;
844 stats->q_ibytes[i] = rx_stats->bytes;
845 stats->q_ipackets[i] = rx_stats->cnt;
846 stats->q_errors[i] = rx_stats->bad_desc_num +
847 rx_stats->bad_req_id;
850 max_rings_stats = RTE_MIN(dev->data->nb_tx_queues,
851 RTE_ETHDEV_QUEUE_STAT_CNTRS);
852 for (i = 0; i < max_rings_stats; ++i) {
853 struct ena_stats_tx *tx_stats = &adapter->tx_ring[i].tx_stats;
855 stats->q_obytes[i] = tx_stats->bytes;
856 stats->q_opackets[i] = tx_stats->cnt;
862 static int ena_mtu_set(struct rte_eth_dev *dev, uint16_t mtu)
864 struct ena_adapter *adapter;
865 struct ena_com_dev *ena_dev;
868 ena_assert_msg(dev->data != NULL, "Uninitialized device\n");
869 ena_assert_msg(dev->data->dev_private != NULL, "Uninitialized device\n");
870 adapter = dev->data->dev_private;
872 ena_dev = &adapter->ena_dev;
873 ena_assert_msg(ena_dev != NULL, "Uninitialized device\n");
875 if (mtu > adapter->max_mtu || mtu < ENA_MIN_MTU) {
877 "Invalid MTU setting. New MTU: %d, max MTU: %d, min MTU: %d\n",
878 mtu, adapter->max_mtu, ENA_MIN_MTU);
882 rc = ena_com_set_dev_mtu(ena_dev, mtu);
884 PMD_DRV_LOG(ERR, "Could not set MTU: %d\n", mtu);
886 PMD_DRV_LOG(NOTICE, "MTU set to: %d\n", mtu);
891 static int ena_start(struct rte_eth_dev *dev)
893 struct ena_adapter *adapter = dev->data->dev_private;
897 /* Cannot allocate memory in secondary process */
898 if (rte_eal_process_type() != RTE_PROC_PRIMARY) {
899 PMD_DRV_LOG(WARNING, "dev_start not supported in secondary.\n");
903 rc = ena_check_valid_conf(adapter);
907 rc = ena_setup_rx_intr(dev);
911 rc = ena_queue_start_all(dev, ENA_RING_TYPE_RX);
915 rc = ena_queue_start_all(dev, ENA_RING_TYPE_TX);
919 if (adapter->edev_data->dev_conf.rxmode.mq_mode & RTE_ETH_MQ_RX_RSS_FLAG) {
920 rc = ena_rss_configure(adapter);
925 ena_stats_restart(dev);
927 adapter->timestamp_wd = rte_get_timer_cycles();
928 adapter->keep_alive_timeout = ENA_DEVICE_KALIVE_TIMEOUT;
930 ticks = rte_get_timer_hz();
931 rte_timer_reset(&adapter->timer_wd, ticks, PERIODICAL, rte_lcore_id(),
932 ena_timer_wd_callback, dev);
934 ++adapter->dev_stats.dev_start;
935 adapter->state = ENA_ADAPTER_STATE_RUNNING;
940 ena_queue_stop_all(dev, ENA_RING_TYPE_TX);
942 ena_queue_stop_all(dev, ENA_RING_TYPE_RX);
946 static int ena_stop(struct rte_eth_dev *dev)
948 struct ena_adapter *adapter = dev->data->dev_private;
949 struct ena_com_dev *ena_dev = &adapter->ena_dev;
950 struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
951 struct rte_intr_handle *intr_handle = pci_dev->intr_handle;
954 /* Cannot free memory in secondary process */
955 if (rte_eal_process_type() != RTE_PROC_PRIMARY) {
956 PMD_DRV_LOG(WARNING, "dev_stop not supported in secondary.\n");
960 rte_timer_stop_sync(&adapter->timer_wd);
961 ena_queue_stop_all(dev, ENA_RING_TYPE_TX);
962 ena_queue_stop_all(dev, ENA_RING_TYPE_RX);
964 if (adapter->trigger_reset) {
965 rc = ena_com_dev_reset(ena_dev, adapter->reset_reason);
967 PMD_DRV_LOG(ERR, "Device reset failed, rc: %d\n", rc);
970 rte_intr_disable(intr_handle);
972 rte_intr_efd_disable(intr_handle);
974 /* Cleanup vector list */
975 rte_intr_vec_list_free(intr_handle);
977 rte_intr_enable(intr_handle);
979 ++adapter->dev_stats.dev_stop;
980 adapter->state = ENA_ADAPTER_STATE_STOPPED;
981 dev->data->dev_started = 0;
986 static int ena_create_io_queue(struct rte_eth_dev *dev, struct ena_ring *ring)
988 struct ena_adapter *adapter = ring->adapter;
989 struct ena_com_dev *ena_dev = &adapter->ena_dev;
990 struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
991 struct rte_intr_handle *intr_handle = pci_dev->intr_handle;
992 struct ena_com_create_io_ctx ctx =
993 /* policy set to _HOST just to satisfy icc compiler */
994 { ENA_ADMIN_PLACEMENT_POLICY_HOST,
1000 ctx.msix_vector = -1;
1001 if (ring->type == ENA_RING_TYPE_TX) {
1002 ena_qid = ENA_IO_TXQ_IDX(ring->id);
1003 ctx.direction = ENA_COM_IO_QUEUE_DIRECTION_TX;
1004 ctx.mem_queue_type = ena_dev->tx_mem_queue_type;
1005 for (i = 0; i < ring->ring_size; i++)
1006 ring->empty_tx_reqs[i] = i;
1008 ena_qid = ENA_IO_RXQ_IDX(ring->id);
1009 ctx.direction = ENA_COM_IO_QUEUE_DIRECTION_RX;
1010 if (rte_intr_dp_is_en(intr_handle))
1012 rte_intr_vec_list_index_get(intr_handle,
1015 for (i = 0; i < ring->ring_size; i++)
1016 ring->empty_rx_reqs[i] = i;
1018 ctx.queue_size = ring->ring_size;
1020 ctx.numa_node = ring->numa_socket_id;
1022 rc = ena_com_create_io_queue(ena_dev, &ctx);
1025 "Failed to create IO queue[%d] (qid:%d), rc: %d\n",
1026 ring->id, ena_qid, rc);
1030 rc = ena_com_get_io_handlers(ena_dev, ena_qid,
1031 &ring->ena_com_io_sq,
1032 &ring->ena_com_io_cq);
1035 "Failed to get IO queue[%d] handlers, rc: %d\n",
1037 ena_com_destroy_io_queue(ena_dev, ena_qid);
1041 if (ring->type == ENA_RING_TYPE_TX)
1042 ena_com_update_numa_node(ring->ena_com_io_cq, ctx.numa_node);
1044 /* Start with Rx interrupts being masked. */
1045 if (ring->type == ENA_RING_TYPE_RX && rte_intr_dp_is_en(intr_handle))
1046 ena_rx_queue_intr_disable(dev, ring->id);
1051 static void ena_queue_stop(struct ena_ring *ring)
1053 struct ena_com_dev *ena_dev = &ring->adapter->ena_dev;
1055 if (ring->type == ENA_RING_TYPE_RX) {
1056 ena_com_destroy_io_queue(ena_dev, ENA_IO_RXQ_IDX(ring->id));
1057 ena_rx_queue_release_bufs(ring);
1059 ena_com_destroy_io_queue(ena_dev, ENA_IO_TXQ_IDX(ring->id));
1060 ena_tx_queue_release_bufs(ring);
1064 static void ena_queue_stop_all(struct rte_eth_dev *dev,
1065 enum ena_ring_type ring_type)
1067 struct ena_adapter *adapter = dev->data->dev_private;
1068 struct ena_ring *queues = NULL;
1069 uint16_t nb_queues, i;
1071 if (ring_type == ENA_RING_TYPE_RX) {
1072 queues = adapter->rx_ring;
1073 nb_queues = dev->data->nb_rx_queues;
1075 queues = adapter->tx_ring;
1076 nb_queues = dev->data->nb_tx_queues;
1079 for (i = 0; i < nb_queues; ++i)
1080 if (queues[i].configured)
1081 ena_queue_stop(&queues[i]);
1084 static int ena_queue_start(struct rte_eth_dev *dev, struct ena_ring *ring)
1088 ena_assert_msg(ring->configured == 1,
1089 "Trying to start unconfigured queue\n");
1091 rc = ena_create_io_queue(dev, ring);
1093 PMD_INIT_LOG(ERR, "Failed to create IO queue\n");
1097 ring->next_to_clean = 0;
1098 ring->next_to_use = 0;
1100 if (ring->type == ENA_RING_TYPE_TX) {
1101 ring->tx_stats.available_desc =
1102 ena_com_free_q_entries(ring->ena_com_io_sq);
1106 bufs_num = ring->ring_size - 1;
1107 rc = ena_populate_rx_queue(ring, bufs_num);
1108 if (rc != bufs_num) {
1109 ena_com_destroy_io_queue(&ring->adapter->ena_dev,
1110 ENA_IO_RXQ_IDX(ring->id));
1111 PMD_INIT_LOG(ERR, "Failed to populate Rx ring\n");
1112 return ENA_COM_FAULT;
1114 /* Flush per-core RX buffers pools cache as they can be used on other
1117 rte_mempool_cache_flush(NULL, ring->mb_pool);
1122 static int ena_tx_queue_setup(struct rte_eth_dev *dev,
1125 unsigned int socket_id,
1126 const struct rte_eth_txconf *tx_conf)
1128 struct ena_ring *txq = NULL;
1129 struct ena_adapter *adapter = dev->data->dev_private;
1131 uint16_t dyn_thresh;
1133 txq = &adapter->tx_ring[queue_idx];
1135 if (txq->configured) {
1137 "API violation. Queue[%d] is already configured\n",
1139 return ENA_COM_FAULT;
1142 if (!rte_is_power_of_2(nb_desc)) {
1144 "Unsupported size of Tx queue: %d is not a power of 2.\n",
1149 if (nb_desc > adapter->max_tx_ring_size) {
1151 "Unsupported size of Tx queue (max size: %d)\n",
1152 adapter->max_tx_ring_size);
1156 txq->port_id = dev->data->port_id;
1157 txq->next_to_clean = 0;
1158 txq->next_to_use = 0;
1159 txq->ring_size = nb_desc;
1160 txq->size_mask = nb_desc - 1;
1161 txq->numa_socket_id = socket_id;
1162 txq->pkts_without_db = false;
1163 txq->last_cleanup_ticks = 0;
1165 txq->tx_buffer_info = rte_zmalloc_socket("txq->tx_buffer_info",
1166 sizeof(struct ena_tx_buffer) * txq->ring_size,
1167 RTE_CACHE_LINE_SIZE,
1169 if (!txq->tx_buffer_info) {
1171 "Failed to allocate memory for Tx buffer info\n");
1175 txq->empty_tx_reqs = rte_zmalloc_socket("txq->empty_tx_reqs",
1176 sizeof(uint16_t) * txq->ring_size,
1177 RTE_CACHE_LINE_SIZE,
1179 if (!txq->empty_tx_reqs) {
1181 "Failed to allocate memory for empty Tx requests\n");
1182 rte_free(txq->tx_buffer_info);
1186 txq->push_buf_intermediate_buf =
1187 rte_zmalloc_socket("txq->push_buf_intermediate_buf",
1188 txq->tx_max_header_size,
1189 RTE_CACHE_LINE_SIZE,
1191 if (!txq->push_buf_intermediate_buf) {
1192 PMD_DRV_LOG(ERR, "Failed to alloc push buffer for LLQ\n");
1193 rte_free(txq->tx_buffer_info);
1194 rte_free(txq->empty_tx_reqs);
1198 for (i = 0; i < txq->ring_size; i++)
1199 txq->empty_tx_reqs[i] = i;
1201 txq->offloads = tx_conf->offloads | dev->data->dev_conf.txmode.offloads;
1203 /* Check if caller provided the Tx cleanup threshold value. */
1204 if (tx_conf->tx_free_thresh != 0) {
1205 txq->tx_free_thresh = tx_conf->tx_free_thresh;
1207 dyn_thresh = txq->ring_size -
1208 txq->ring_size / ENA_REFILL_THRESH_DIVIDER;
1209 txq->tx_free_thresh = RTE_MAX(dyn_thresh,
1210 txq->ring_size - ENA_REFILL_THRESH_PACKET);
1213 txq->missing_tx_completion_threshold =
1214 RTE_MIN(txq->ring_size / 2, ENA_DEFAULT_MISSING_COMP);
1216 /* Store pointer to this queue in upper layer */
1217 txq->configured = 1;
1218 dev->data->tx_queues[queue_idx] = txq;
1223 static int ena_rx_queue_setup(struct rte_eth_dev *dev,
1226 unsigned int socket_id,
1227 const struct rte_eth_rxconf *rx_conf,
1228 struct rte_mempool *mp)
1230 struct ena_adapter *adapter = dev->data->dev_private;
1231 struct ena_ring *rxq = NULL;
1234 uint16_t dyn_thresh;
1236 rxq = &adapter->rx_ring[queue_idx];
1237 if (rxq->configured) {
1239 "API violation. Queue[%d] is already configured\n",
1241 return ENA_COM_FAULT;
1244 if (!rte_is_power_of_2(nb_desc)) {
1246 "Unsupported size of Rx queue: %d is not a power of 2.\n",
1251 if (nb_desc > adapter->max_rx_ring_size) {
1253 "Unsupported size of Rx queue (max size: %d)\n",
1254 adapter->max_rx_ring_size);
1258 /* ENA isn't supporting buffers smaller than 1400 bytes */
1259 buffer_size = rte_pktmbuf_data_room_size(mp) - RTE_PKTMBUF_HEADROOM;
1260 if (buffer_size < ENA_RX_BUF_MIN_SIZE) {
1262 "Unsupported size of Rx buffer: %zu (min size: %d)\n",
1263 buffer_size, ENA_RX_BUF_MIN_SIZE);
1267 rxq->port_id = dev->data->port_id;
1268 rxq->next_to_clean = 0;
1269 rxq->next_to_use = 0;
1270 rxq->ring_size = nb_desc;
1271 rxq->size_mask = nb_desc - 1;
1272 rxq->numa_socket_id = socket_id;
1275 rxq->rx_buffer_info = rte_zmalloc_socket("rxq->buffer_info",
1276 sizeof(struct ena_rx_buffer) * nb_desc,
1277 RTE_CACHE_LINE_SIZE,
1279 if (!rxq->rx_buffer_info) {
1281 "Failed to allocate memory for Rx buffer info\n");
1285 rxq->rx_refill_buffer = rte_zmalloc_socket("rxq->rx_refill_buffer",
1286 sizeof(struct rte_mbuf *) * nb_desc,
1287 RTE_CACHE_LINE_SIZE,
1289 if (!rxq->rx_refill_buffer) {
1291 "Failed to allocate memory for Rx refill buffer\n");
1292 rte_free(rxq->rx_buffer_info);
1293 rxq->rx_buffer_info = NULL;
1297 rxq->empty_rx_reqs = rte_zmalloc_socket("rxq->empty_rx_reqs",
1298 sizeof(uint16_t) * nb_desc,
1299 RTE_CACHE_LINE_SIZE,
1301 if (!rxq->empty_rx_reqs) {
1303 "Failed to allocate memory for empty Rx requests\n");
1304 rte_free(rxq->rx_buffer_info);
1305 rxq->rx_buffer_info = NULL;
1306 rte_free(rxq->rx_refill_buffer);
1307 rxq->rx_refill_buffer = NULL;
1311 for (i = 0; i < nb_desc; i++)
1312 rxq->empty_rx_reqs[i] = i;
1314 rxq->offloads = rx_conf->offloads | dev->data->dev_conf.rxmode.offloads;
1316 if (rx_conf->rx_free_thresh != 0) {
1317 rxq->rx_free_thresh = rx_conf->rx_free_thresh;
1319 dyn_thresh = rxq->ring_size / ENA_REFILL_THRESH_DIVIDER;
1320 rxq->rx_free_thresh = RTE_MIN(dyn_thresh,
1321 (uint16_t)(ENA_REFILL_THRESH_PACKET));
1324 /* Store pointer to this queue in upper layer */
1325 rxq->configured = 1;
1326 dev->data->rx_queues[queue_idx] = rxq;
1331 static int ena_add_single_rx_desc(struct ena_com_io_sq *io_sq,
1332 struct rte_mbuf *mbuf, uint16_t id)
1334 struct ena_com_buf ebuf;
1337 /* prepare physical address for DMA transaction */
1338 ebuf.paddr = mbuf->buf_iova + RTE_PKTMBUF_HEADROOM;
1339 ebuf.len = mbuf->buf_len - RTE_PKTMBUF_HEADROOM;
1341 /* pass resource to device */
1342 rc = ena_com_add_single_rx_desc(io_sq, &ebuf, id);
1343 if (unlikely(rc != 0))
1344 PMD_RX_LOG(WARNING, "Failed adding Rx desc\n");
1349 static int ena_populate_rx_queue(struct ena_ring *rxq, unsigned int count)
1353 uint16_t next_to_use = rxq->next_to_use;
1355 #ifdef RTE_ETHDEV_DEBUG_RX
1358 struct rte_mbuf **mbufs = rxq->rx_refill_buffer;
1360 if (unlikely(!count))
1363 #ifdef RTE_ETHDEV_DEBUG_RX
1364 in_use = rxq->ring_size - 1 -
1365 ena_com_free_q_entries(rxq->ena_com_io_sq);
1366 if (unlikely((in_use + count) >= rxq->ring_size))
1367 PMD_RX_LOG(ERR, "Bad Rx ring state\n");
1370 /* get resources for incoming packets */
1371 rc = rte_pktmbuf_alloc_bulk(rxq->mb_pool, mbufs, count);
1372 if (unlikely(rc < 0)) {
1373 rte_atomic64_inc(&rxq->adapter->drv_stats->rx_nombuf);
1374 ++rxq->rx_stats.mbuf_alloc_fail;
1375 PMD_RX_LOG(DEBUG, "There are not enough free buffers\n");
1379 for (i = 0; i < count; i++) {
1380 struct rte_mbuf *mbuf = mbufs[i];
1381 struct ena_rx_buffer *rx_info;
1383 if (likely((i + 4) < count))
1384 rte_prefetch0(mbufs[i + 4]);
1386 req_id = rxq->empty_rx_reqs[next_to_use];
1387 rx_info = &rxq->rx_buffer_info[req_id];
1389 rc = ena_add_single_rx_desc(rxq->ena_com_io_sq, mbuf, req_id);
1390 if (unlikely(rc != 0))
1393 rx_info->mbuf = mbuf;
1394 next_to_use = ENA_IDX_NEXT_MASKED(next_to_use, rxq->size_mask);
1397 if (unlikely(i < count)) {
1399 "Refilled Rx queue[%d] with only %d/%d buffers\n",
1401 rte_pktmbuf_free_bulk(&mbufs[i], count - i);
1402 ++rxq->rx_stats.refill_partial;
1405 /* When we submitted free resources to device... */
1406 if (likely(i > 0)) {
1407 /* ...let HW know that it can fill buffers with data. */
1408 ena_com_write_sq_doorbell(rxq->ena_com_io_sq);
1410 rxq->next_to_use = next_to_use;
1416 static int ena_device_init(struct ena_com_dev *ena_dev,
1417 struct rte_pci_device *pdev,
1418 struct ena_com_dev_get_features_ctx *get_feat_ctx,
1421 uint32_t aenq_groups;
1423 bool readless_supported;
1425 /* Initialize mmio registers */
1426 rc = ena_com_mmio_reg_read_request_init(ena_dev);
1428 PMD_DRV_LOG(ERR, "Failed to init MMIO read less\n");
1432 /* The PCIe configuration space revision id indicate if mmio reg
1435 readless_supported = !(pdev->id.class_id & ENA_MMIO_DISABLE_REG_READ);
1436 ena_com_set_mmio_read_mode(ena_dev, readless_supported);
1439 rc = ena_com_dev_reset(ena_dev, ENA_REGS_RESET_NORMAL);
1441 PMD_DRV_LOG(ERR, "Cannot reset device\n");
1442 goto err_mmio_read_less;
1445 /* check FW version */
1446 rc = ena_com_validate_version(ena_dev);
1448 PMD_DRV_LOG(ERR, "Device version is too low\n");
1449 goto err_mmio_read_less;
1452 ena_dev->dma_addr_bits = ena_com_get_dma_width(ena_dev);
1454 /* ENA device administration layer init */
1455 rc = ena_com_admin_init(ena_dev, &aenq_handlers);
1458 "Cannot initialize ENA admin queue\n");
1459 goto err_mmio_read_less;
1462 /* To enable the msix interrupts the driver needs to know the number
1463 * of queues. So the driver uses polling mode to retrieve this
1466 ena_com_set_admin_polling_mode(ena_dev, true);
1468 ena_config_host_info(ena_dev);
1470 /* Get Device Attributes and features */
1471 rc = ena_com_get_dev_attr_feat(ena_dev, get_feat_ctx);
1474 "Cannot get attribute for ENA device, rc: %d\n", rc);
1475 goto err_admin_init;
1478 aenq_groups = BIT(ENA_ADMIN_LINK_CHANGE) |
1479 BIT(ENA_ADMIN_NOTIFICATION) |
1480 BIT(ENA_ADMIN_KEEP_ALIVE) |
1481 BIT(ENA_ADMIN_FATAL_ERROR) |
1482 BIT(ENA_ADMIN_WARNING);
1484 aenq_groups &= get_feat_ctx->aenq.supported_groups;
1485 rc = ena_com_set_aenq_config(ena_dev, aenq_groups);
1487 PMD_DRV_LOG(ERR, "Cannot configure AENQ groups, rc: %d\n", rc);
1488 goto err_admin_init;
1491 *wd_state = !!(aenq_groups & BIT(ENA_ADMIN_KEEP_ALIVE));
1496 ena_com_admin_destroy(ena_dev);
1499 ena_com_mmio_reg_read_request_destroy(ena_dev);
1504 static void ena_interrupt_handler_rte(void *cb_arg)
1506 struct rte_eth_dev *dev = cb_arg;
1507 struct ena_adapter *adapter = dev->data->dev_private;
1508 struct ena_com_dev *ena_dev = &adapter->ena_dev;
1510 ena_com_admin_q_comp_intr_handler(ena_dev);
1511 if (likely(adapter->state != ENA_ADAPTER_STATE_CLOSED))
1512 ena_com_aenq_intr_handler(ena_dev, dev);
1515 static void check_for_missing_keep_alive(struct ena_adapter *adapter)
1517 if (!adapter->wd_state)
1520 if (adapter->keep_alive_timeout == ENA_HW_HINTS_NO_TIMEOUT)
1523 if (unlikely((rte_get_timer_cycles() - adapter->timestamp_wd) >=
1524 adapter->keep_alive_timeout)) {
1525 PMD_DRV_LOG(ERR, "Keep alive timeout\n");
1526 adapter->reset_reason = ENA_REGS_RESET_KEEP_ALIVE_TO;
1527 adapter->trigger_reset = true;
1528 ++adapter->dev_stats.wd_expired;
1532 /* Check if admin queue is enabled */
1533 static void check_for_admin_com_state(struct ena_adapter *adapter)
1535 if (unlikely(!ena_com_get_admin_running_state(&adapter->ena_dev))) {
1536 PMD_DRV_LOG(ERR, "ENA admin queue is not in running state\n");
1537 adapter->reset_reason = ENA_REGS_RESET_ADMIN_TO;
1538 adapter->trigger_reset = true;
1542 static int check_for_tx_completion_in_queue(struct ena_adapter *adapter,
1543 struct ena_ring *tx_ring)
1545 struct ena_tx_buffer *tx_buf;
1547 uint64_t completion_delay;
1548 uint32_t missed_tx = 0;
1552 for (i = 0; i < tx_ring->ring_size; ++i) {
1553 tx_buf = &tx_ring->tx_buffer_info[i];
1554 timestamp = tx_buf->timestamp;
1559 completion_delay = rte_get_timer_cycles() - timestamp;
1560 if (completion_delay > adapter->missing_tx_completion_to) {
1561 if (unlikely(!tx_buf->print_once)) {
1563 "Found a Tx that wasn't completed on time, qid %d, index %d. "
1564 "Missing Tx outstanding for %" PRIu64 " msecs.\n",
1565 tx_ring->id, i, completion_delay /
1566 rte_get_timer_hz() * 1000);
1567 tx_buf->print_once = true;
1573 if (unlikely(missed_tx > tx_ring->missing_tx_completion_threshold)) {
1575 "The number of lost Tx completions is above the threshold (%d > %d). "
1576 "Trigger the device reset.\n",
1578 tx_ring->missing_tx_completion_threshold);
1579 adapter->reset_reason = ENA_REGS_RESET_MISS_TX_CMPL;
1580 adapter->trigger_reset = true;
1584 tx_ring->tx_stats.missed_tx += missed_tx;
1589 static void check_for_tx_completions(struct ena_adapter *adapter)
1591 struct ena_ring *tx_ring;
1592 uint64_t tx_cleanup_delay;
1595 uint16_t nb_tx_queues = adapter->edev_data->nb_tx_queues;
1597 if (adapter->missing_tx_completion_to == ENA_HW_HINTS_NO_TIMEOUT)
1600 nb_tx_queues = adapter->edev_data->nb_tx_queues;
1601 budget = adapter->missing_tx_completion_budget;
1603 qid = adapter->last_tx_comp_qid;
1604 while (budget-- > 0) {
1605 tx_ring = &adapter->tx_ring[qid];
1607 /* Tx cleanup is called only by the burst function and can be
1608 * called dynamically by the application. Also cleanup is
1609 * limited by the threshold. To avoid false detection of the
1610 * missing HW Tx completion, get the delay since last cleanup
1611 * function was called.
1613 tx_cleanup_delay = rte_get_timer_cycles() -
1614 tx_ring->last_cleanup_ticks;
1615 if (tx_cleanup_delay < adapter->tx_cleanup_stall_delay)
1616 check_for_tx_completion_in_queue(adapter, tx_ring);
1617 qid = (qid + 1) % nb_tx_queues;
1620 adapter->last_tx_comp_qid = qid;
1623 static void ena_timer_wd_callback(__rte_unused struct rte_timer *timer,
1626 struct rte_eth_dev *dev = arg;
1627 struct ena_adapter *adapter = dev->data->dev_private;
1629 check_for_missing_keep_alive(adapter);
1630 check_for_admin_com_state(adapter);
1631 check_for_tx_completions(adapter);
1633 if (unlikely(adapter->trigger_reset)) {
1634 PMD_DRV_LOG(ERR, "Trigger reset is on\n");
1635 rte_eth_dev_callback_process(dev, RTE_ETH_EVENT_INTR_RESET,
1641 set_default_llq_configurations(struct ena_llq_configurations *llq_config,
1642 struct ena_admin_feature_llq_desc *llq,
1643 bool use_large_llq_hdr)
1645 llq_config->llq_header_location = ENA_ADMIN_INLINE_HEADER;
1646 llq_config->llq_stride_ctrl = ENA_ADMIN_MULTIPLE_DESCS_PER_ENTRY;
1647 llq_config->llq_num_decs_before_header =
1648 ENA_ADMIN_LLQ_NUM_DESCS_BEFORE_HEADER_2;
1650 if (use_large_llq_hdr &&
1651 (llq->entry_size_ctrl_supported & ENA_ADMIN_LIST_ENTRY_SIZE_256B)) {
1652 llq_config->llq_ring_entry_size =
1653 ENA_ADMIN_LIST_ENTRY_SIZE_256B;
1654 llq_config->llq_ring_entry_size_value = 256;
1656 llq_config->llq_ring_entry_size =
1657 ENA_ADMIN_LIST_ENTRY_SIZE_128B;
1658 llq_config->llq_ring_entry_size_value = 128;
1663 ena_set_queues_placement_policy(struct ena_adapter *adapter,
1664 struct ena_com_dev *ena_dev,
1665 struct ena_admin_feature_llq_desc *llq,
1666 struct ena_llq_configurations *llq_default_configurations)
1669 u32 llq_feature_mask;
1671 llq_feature_mask = 1 << ENA_ADMIN_LLQ;
1672 if (!(ena_dev->supported_features & llq_feature_mask)) {
1674 "LLQ is not supported. Fallback to host mode policy.\n");
1675 ena_dev->tx_mem_queue_type = ENA_ADMIN_PLACEMENT_POLICY_HOST;
1679 rc = ena_com_config_dev_mode(ena_dev, llq, llq_default_configurations);
1681 PMD_INIT_LOG(WARNING,
1682 "Failed to config dev mode. Fallback to host mode policy.\n");
1683 ena_dev->tx_mem_queue_type = ENA_ADMIN_PLACEMENT_POLICY_HOST;
1687 /* Nothing to config, exit */
1688 if (ena_dev->tx_mem_queue_type == ENA_ADMIN_PLACEMENT_POLICY_HOST)
1691 if (!adapter->dev_mem_base) {
1693 "Unable to access LLQ BAR resource. Fallback to host mode policy.\n");
1694 ena_dev->tx_mem_queue_type = ENA_ADMIN_PLACEMENT_POLICY_HOST;
1698 ena_dev->mem_bar = adapter->dev_mem_base;
1703 static uint32_t ena_calc_max_io_queue_num(struct ena_com_dev *ena_dev,
1704 struct ena_com_dev_get_features_ctx *get_feat_ctx)
1706 uint32_t io_tx_sq_num, io_tx_cq_num, io_rx_num, max_num_io_queues;
1708 /* Regular queues capabilities */
1709 if (ena_dev->supported_features & BIT(ENA_ADMIN_MAX_QUEUES_EXT)) {
1710 struct ena_admin_queue_ext_feature_fields *max_queue_ext =
1711 &get_feat_ctx->max_queue_ext.max_queue_ext;
1712 io_rx_num = RTE_MIN(max_queue_ext->max_rx_sq_num,
1713 max_queue_ext->max_rx_cq_num);
1714 io_tx_sq_num = max_queue_ext->max_tx_sq_num;
1715 io_tx_cq_num = max_queue_ext->max_tx_cq_num;
1717 struct ena_admin_queue_feature_desc *max_queues =
1718 &get_feat_ctx->max_queues;
1719 io_tx_sq_num = max_queues->max_sq_num;
1720 io_tx_cq_num = max_queues->max_cq_num;
1721 io_rx_num = RTE_MIN(io_tx_sq_num, io_tx_cq_num);
1724 /* In case of LLQ use the llq number in the get feature cmd */
1725 if (ena_dev->tx_mem_queue_type == ENA_ADMIN_PLACEMENT_POLICY_DEV)
1726 io_tx_sq_num = get_feat_ctx->llq.max_llq_num;
1728 max_num_io_queues = RTE_MIN(ENA_MAX_NUM_IO_QUEUES, io_rx_num);
1729 max_num_io_queues = RTE_MIN(max_num_io_queues, io_tx_sq_num);
1730 max_num_io_queues = RTE_MIN(max_num_io_queues, io_tx_cq_num);
1732 if (unlikely(max_num_io_queues == 0)) {
1733 PMD_DRV_LOG(ERR, "Number of IO queues cannot not be 0\n");
1737 return max_num_io_queues;
1741 ena_set_offloads(struct ena_offloads *offloads,
1742 struct ena_admin_feature_offload_desc *offload_desc)
1744 if (offload_desc->tx & ENA_ADMIN_FEATURE_OFFLOAD_DESC_TSO_IPV4_MASK)
1745 offloads->tx_offloads |= ENA_IPV4_TSO;
1747 /* Tx IPv4 checksum offloads */
1748 if (offload_desc->tx &
1749 ENA_ADMIN_FEATURE_OFFLOAD_DESC_TX_L3_CSUM_IPV4_MASK)
1750 offloads->tx_offloads |= ENA_L3_IPV4_CSUM;
1751 if (offload_desc->tx &
1752 ENA_ADMIN_FEATURE_OFFLOAD_DESC_TX_L4_IPV4_CSUM_FULL_MASK)
1753 offloads->tx_offloads |= ENA_L4_IPV4_CSUM;
1754 if (offload_desc->tx &
1755 ENA_ADMIN_FEATURE_OFFLOAD_DESC_TX_L4_IPV4_CSUM_PART_MASK)
1756 offloads->tx_offloads |= ENA_L4_IPV4_CSUM_PARTIAL;
1758 /* Tx IPv6 checksum offloads */
1759 if (offload_desc->tx &
1760 ENA_ADMIN_FEATURE_OFFLOAD_DESC_TX_L4_IPV6_CSUM_FULL_MASK)
1761 offloads->tx_offloads |= ENA_L4_IPV6_CSUM;
1762 if (offload_desc->tx &
1763 ENA_ADMIN_FEATURE_OFFLOAD_DESC_TX_L4_IPV6_CSUM_PART_MASK)
1764 offloads->tx_offloads |= ENA_L4_IPV6_CSUM_PARTIAL;
1766 /* Rx IPv4 checksum offloads */
1767 if (offload_desc->rx_supported &
1768 ENA_ADMIN_FEATURE_OFFLOAD_DESC_RX_L3_CSUM_IPV4_MASK)
1769 offloads->rx_offloads |= ENA_L3_IPV4_CSUM;
1770 if (offload_desc->rx_supported &
1771 ENA_ADMIN_FEATURE_OFFLOAD_DESC_RX_L4_IPV4_CSUM_MASK)
1772 offloads->rx_offloads |= ENA_L4_IPV4_CSUM;
1774 /* Rx IPv6 checksum offloads */
1775 if (offload_desc->rx_supported &
1776 ENA_ADMIN_FEATURE_OFFLOAD_DESC_RX_L4_IPV6_CSUM_MASK)
1777 offloads->rx_offloads |= ENA_L4_IPV6_CSUM;
1779 if (offload_desc->rx_supported &
1780 ENA_ADMIN_FEATURE_OFFLOAD_DESC_RX_HASH_MASK)
1781 offloads->rx_offloads |= ENA_RX_RSS_HASH;
1784 static int eth_ena_dev_init(struct rte_eth_dev *eth_dev)
1786 struct ena_calc_queue_size_ctx calc_queue_ctx = { 0 };
1787 struct rte_pci_device *pci_dev;
1788 struct rte_intr_handle *intr_handle;
1789 struct ena_adapter *adapter = eth_dev->data->dev_private;
1790 struct ena_com_dev *ena_dev = &adapter->ena_dev;
1791 struct ena_com_dev_get_features_ctx get_feat_ctx;
1792 struct ena_llq_configurations llq_config;
1793 const char *queue_type_str;
1794 uint32_t max_num_io_queues;
1796 static int adapters_found;
1797 bool disable_meta_caching;
1798 bool wd_state = false;
1800 eth_dev->dev_ops = &ena_dev_ops;
1801 eth_dev->rx_pkt_burst = ð_ena_recv_pkts;
1802 eth_dev->tx_pkt_burst = ð_ena_xmit_pkts;
1803 eth_dev->tx_pkt_prepare = ð_ena_prep_pkts;
1805 if (rte_eal_process_type() != RTE_PROC_PRIMARY)
1808 eth_dev->data->dev_flags |= RTE_ETH_DEV_AUTOFILL_QUEUE_XSTATS;
1810 memset(adapter, 0, sizeof(struct ena_adapter));
1811 ena_dev = &adapter->ena_dev;
1813 adapter->edev_data = eth_dev->data;
1815 pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev);
1817 PMD_INIT_LOG(INFO, "Initializing %x:%x:%x.%d\n",
1818 pci_dev->addr.domain,
1820 pci_dev->addr.devid,
1821 pci_dev->addr.function);
1823 intr_handle = pci_dev->intr_handle;
1825 adapter->regs = pci_dev->mem_resource[ENA_REGS_BAR].addr;
1826 adapter->dev_mem_base = pci_dev->mem_resource[ENA_MEM_BAR].addr;
1828 if (!adapter->regs) {
1829 PMD_INIT_LOG(CRIT, "Failed to access registers BAR(%d)\n",
1834 ena_dev->reg_bar = adapter->regs;
1835 /* This is a dummy pointer for ena_com functions. */
1836 ena_dev->dmadev = adapter;
1838 adapter->id_number = adapters_found;
1840 snprintf(adapter->name, ENA_NAME_MAX_LEN, "ena_%d",
1841 adapter->id_number);
1843 rc = ena_parse_devargs(adapter, pci_dev->device.devargs);
1845 PMD_INIT_LOG(CRIT, "Failed to parse devargs\n");
1849 /* device specific initialization routine */
1850 rc = ena_device_init(ena_dev, pci_dev, &get_feat_ctx, &wd_state);
1852 PMD_INIT_LOG(CRIT, "Failed to init ENA device\n");
1855 adapter->wd_state = wd_state;
1857 set_default_llq_configurations(&llq_config, &get_feat_ctx.llq,
1858 adapter->use_large_llq_hdr);
1859 rc = ena_set_queues_placement_policy(adapter, ena_dev,
1860 &get_feat_ctx.llq, &llq_config);
1862 PMD_INIT_LOG(CRIT, "Failed to set placement policy\n");
1866 if (ena_dev->tx_mem_queue_type == ENA_ADMIN_PLACEMENT_POLICY_HOST)
1867 queue_type_str = "Regular";
1869 queue_type_str = "Low latency";
1870 PMD_DRV_LOG(INFO, "Placement policy: %s\n", queue_type_str);
1872 calc_queue_ctx.ena_dev = ena_dev;
1873 calc_queue_ctx.get_feat_ctx = &get_feat_ctx;
1875 max_num_io_queues = ena_calc_max_io_queue_num(ena_dev, &get_feat_ctx);
1876 rc = ena_calc_io_queue_size(&calc_queue_ctx,
1877 adapter->use_large_llq_hdr);
1878 if (unlikely((rc != 0) || (max_num_io_queues == 0))) {
1880 goto err_device_destroy;
1883 adapter->max_tx_ring_size = calc_queue_ctx.max_tx_queue_size;
1884 adapter->max_rx_ring_size = calc_queue_ctx.max_rx_queue_size;
1885 adapter->max_tx_sgl_size = calc_queue_ctx.max_tx_sgl_size;
1886 adapter->max_rx_sgl_size = calc_queue_ctx.max_rx_sgl_size;
1887 adapter->max_num_io_queues = max_num_io_queues;
1889 if (ena_dev->tx_mem_queue_type == ENA_ADMIN_PLACEMENT_POLICY_DEV) {
1890 disable_meta_caching =
1891 !!(get_feat_ctx.llq.accel_mode.u.get.supported_flags &
1892 BIT(ENA_ADMIN_DISABLE_META_CACHING));
1894 disable_meta_caching = false;
1897 /* prepare ring structures */
1898 ena_init_rings(adapter, disable_meta_caching);
1900 ena_config_debug_area(adapter);
1902 /* Set max MTU for this device */
1903 adapter->max_mtu = get_feat_ctx.dev_attr.max_mtu;
1905 ena_set_offloads(&adapter->offloads, &get_feat_ctx.offload);
1907 /* Copy MAC address and point DPDK to it */
1908 eth_dev->data->mac_addrs = (struct rte_ether_addr *)adapter->mac_addr;
1909 rte_ether_addr_copy((struct rte_ether_addr *)
1910 get_feat_ctx.dev_attr.mac_addr,
1911 (struct rte_ether_addr *)adapter->mac_addr);
1913 rc = ena_com_rss_init(ena_dev, ENA_RX_RSS_TABLE_LOG_SIZE);
1914 if (unlikely(rc != 0)) {
1915 PMD_DRV_LOG(ERR, "Failed to initialize RSS in ENA device\n");
1916 goto err_delete_debug_area;
1919 adapter->drv_stats = rte_zmalloc("adapter stats",
1920 sizeof(*adapter->drv_stats),
1921 RTE_CACHE_LINE_SIZE);
1922 if (!adapter->drv_stats) {
1924 "Failed to allocate memory for adapter statistics\n");
1926 goto err_rss_destroy;
1929 rte_spinlock_init(&adapter->admin_lock);
1931 rte_intr_callback_register(intr_handle,
1932 ena_interrupt_handler_rte,
1934 rte_intr_enable(intr_handle);
1935 ena_com_set_admin_polling_mode(ena_dev, false);
1936 ena_com_admin_aenq_enable(ena_dev);
1938 if (adapters_found == 0)
1939 rte_timer_subsystem_init();
1940 rte_timer_init(&adapter->timer_wd);
1943 adapter->state = ENA_ADAPTER_STATE_INIT;
1948 ena_com_rss_destroy(ena_dev);
1949 err_delete_debug_area:
1950 ena_com_delete_debug_area(ena_dev);
1953 ena_com_delete_host_info(ena_dev);
1954 ena_com_admin_destroy(ena_dev);
1960 static void ena_destroy_device(struct rte_eth_dev *eth_dev)
1962 struct ena_adapter *adapter = eth_dev->data->dev_private;
1963 struct ena_com_dev *ena_dev = &adapter->ena_dev;
1965 if (adapter->state == ENA_ADAPTER_STATE_FREE)
1968 ena_com_set_admin_running_state(ena_dev, false);
1970 if (adapter->state != ENA_ADAPTER_STATE_CLOSED)
1973 ena_com_rss_destroy(ena_dev);
1975 ena_com_delete_debug_area(ena_dev);
1976 ena_com_delete_host_info(ena_dev);
1978 ena_com_abort_admin_commands(ena_dev);
1979 ena_com_wait_for_abort_completion(ena_dev);
1980 ena_com_admin_destroy(ena_dev);
1981 ena_com_mmio_reg_read_request_destroy(ena_dev);
1983 adapter->state = ENA_ADAPTER_STATE_FREE;
1986 static int eth_ena_dev_uninit(struct rte_eth_dev *eth_dev)
1988 if (rte_eal_process_type() != RTE_PROC_PRIMARY)
1991 ena_destroy_device(eth_dev);
1996 static int ena_dev_configure(struct rte_eth_dev *dev)
1998 struct ena_adapter *adapter = dev->data->dev_private;
2000 adapter->state = ENA_ADAPTER_STATE_CONFIG;
2002 if (dev->data->dev_conf.rxmode.mq_mode & RTE_ETH_MQ_RX_RSS_FLAG)
2003 dev->data->dev_conf.rxmode.offloads |= RTE_ETH_RX_OFFLOAD_RSS_HASH;
2004 dev->data->dev_conf.txmode.offloads |= RTE_ETH_TX_OFFLOAD_MULTI_SEGS;
2006 /* Scattered Rx cannot be turned off in the HW, so this capability must
2009 dev->data->scattered_rx = 1;
2011 adapter->last_tx_comp_qid = 0;
2013 adapter->missing_tx_completion_budget =
2014 RTE_MIN(ENA_MONITORED_TX_QUEUES, dev->data->nb_tx_queues);
2016 adapter->missing_tx_completion_to = ENA_TX_TIMEOUT;
2017 /* To avoid detection of the spurious Tx completion timeout due to
2018 * application not calling the Tx cleanup function, set timeout for the
2019 * Tx queue which should be half of the missing completion timeout for a
2020 * safety. If there will be a lot of missing Tx completions in the
2021 * queue, they will be detected sooner or later.
2023 adapter->tx_cleanup_stall_delay = adapter->missing_tx_completion_to / 2;
2025 adapter->tx_selected_offloads = dev->data->dev_conf.txmode.offloads;
2026 adapter->rx_selected_offloads = dev->data->dev_conf.rxmode.offloads;
2031 static void ena_init_rings(struct ena_adapter *adapter,
2032 bool disable_meta_caching)
2036 for (i = 0; i < adapter->max_num_io_queues; i++) {
2037 struct ena_ring *ring = &adapter->tx_ring[i];
2039 ring->configured = 0;
2040 ring->type = ENA_RING_TYPE_TX;
2041 ring->adapter = adapter;
2043 ring->tx_mem_queue_type = adapter->ena_dev.tx_mem_queue_type;
2044 ring->tx_max_header_size = adapter->ena_dev.tx_max_header_size;
2045 ring->sgl_size = adapter->max_tx_sgl_size;
2046 ring->disable_meta_caching = disable_meta_caching;
2049 for (i = 0; i < adapter->max_num_io_queues; i++) {
2050 struct ena_ring *ring = &adapter->rx_ring[i];
2052 ring->configured = 0;
2053 ring->type = ENA_RING_TYPE_RX;
2054 ring->adapter = adapter;
2056 ring->sgl_size = adapter->max_rx_sgl_size;
2060 static uint64_t ena_get_rx_port_offloads(struct ena_adapter *adapter)
2062 uint64_t port_offloads = 0;
2064 if (adapter->offloads.rx_offloads & ENA_L3_IPV4_CSUM)
2065 port_offloads |= RTE_ETH_RX_OFFLOAD_IPV4_CKSUM;
2067 if (adapter->offloads.rx_offloads &
2068 (ENA_L4_IPV4_CSUM | ENA_L4_IPV6_CSUM))
2070 RTE_ETH_RX_OFFLOAD_UDP_CKSUM | RTE_ETH_RX_OFFLOAD_TCP_CKSUM;
2072 if (adapter->offloads.rx_offloads & ENA_RX_RSS_HASH)
2073 port_offloads |= RTE_ETH_RX_OFFLOAD_RSS_HASH;
2075 port_offloads |= RTE_ETH_RX_OFFLOAD_SCATTER;
2077 return port_offloads;
2080 static uint64_t ena_get_tx_port_offloads(struct ena_adapter *adapter)
2082 uint64_t port_offloads = 0;
2084 if (adapter->offloads.tx_offloads & ENA_IPV4_TSO)
2085 port_offloads |= RTE_ETH_TX_OFFLOAD_TCP_TSO;
2087 if (adapter->offloads.tx_offloads & ENA_L3_IPV4_CSUM)
2088 port_offloads |= RTE_ETH_TX_OFFLOAD_IPV4_CKSUM;
2089 if (adapter->offloads.tx_offloads &
2090 (ENA_L4_IPV4_CSUM_PARTIAL | ENA_L4_IPV4_CSUM |
2091 ENA_L4_IPV6_CSUM | ENA_L4_IPV6_CSUM_PARTIAL))
2093 RTE_ETH_TX_OFFLOAD_UDP_CKSUM | RTE_ETH_TX_OFFLOAD_TCP_CKSUM;
2095 port_offloads |= RTE_ETH_TX_OFFLOAD_MULTI_SEGS;
2097 return port_offloads;
2100 static uint64_t ena_get_rx_queue_offloads(struct ena_adapter *adapter)
2102 RTE_SET_USED(adapter);
2107 static uint64_t ena_get_tx_queue_offloads(struct ena_adapter *adapter)
2109 RTE_SET_USED(adapter);
2114 static int ena_infos_get(struct rte_eth_dev *dev,
2115 struct rte_eth_dev_info *dev_info)
2117 struct ena_adapter *adapter;
2118 struct ena_com_dev *ena_dev;
2120 ena_assert_msg(dev->data != NULL, "Uninitialized device\n");
2121 ena_assert_msg(dev->data->dev_private != NULL, "Uninitialized device\n");
2122 adapter = dev->data->dev_private;
2124 ena_dev = &adapter->ena_dev;
2125 ena_assert_msg(ena_dev != NULL, "Uninitialized device\n");
2127 dev_info->speed_capa =
2128 RTE_ETH_LINK_SPEED_1G |
2129 RTE_ETH_LINK_SPEED_2_5G |
2130 RTE_ETH_LINK_SPEED_5G |
2131 RTE_ETH_LINK_SPEED_10G |
2132 RTE_ETH_LINK_SPEED_25G |
2133 RTE_ETH_LINK_SPEED_40G |
2134 RTE_ETH_LINK_SPEED_50G |
2135 RTE_ETH_LINK_SPEED_100G;
2137 /* Inform framework about available features */
2138 dev_info->rx_offload_capa = ena_get_rx_port_offloads(adapter);
2139 dev_info->tx_offload_capa = ena_get_tx_port_offloads(adapter);
2140 dev_info->rx_queue_offload_capa = ena_get_rx_queue_offloads(adapter);
2141 dev_info->tx_queue_offload_capa = ena_get_tx_queue_offloads(adapter);
2143 dev_info->flow_type_rss_offloads = ENA_ALL_RSS_HF;
2144 dev_info->hash_key_size = ENA_HASH_KEY_SIZE;
2146 dev_info->min_rx_bufsize = ENA_MIN_FRAME_LEN;
2147 dev_info->max_rx_pktlen = adapter->max_mtu + RTE_ETHER_HDR_LEN +
2149 dev_info->min_mtu = ENA_MIN_MTU;
2150 dev_info->max_mtu = adapter->max_mtu;
2151 dev_info->max_mac_addrs = 1;
2153 dev_info->max_rx_queues = adapter->max_num_io_queues;
2154 dev_info->max_tx_queues = adapter->max_num_io_queues;
2155 dev_info->reta_size = ENA_RX_RSS_TABLE_SIZE;
2157 dev_info->rx_desc_lim.nb_max = adapter->max_rx_ring_size;
2158 dev_info->rx_desc_lim.nb_min = ENA_MIN_RING_DESC;
2159 dev_info->rx_desc_lim.nb_seg_max = RTE_MIN(ENA_PKT_MAX_BUFS,
2160 adapter->max_rx_sgl_size);
2161 dev_info->rx_desc_lim.nb_mtu_seg_max = RTE_MIN(ENA_PKT_MAX_BUFS,
2162 adapter->max_rx_sgl_size);
2164 dev_info->tx_desc_lim.nb_max = adapter->max_tx_ring_size;
2165 dev_info->tx_desc_lim.nb_min = ENA_MIN_RING_DESC;
2166 dev_info->tx_desc_lim.nb_seg_max = RTE_MIN(ENA_PKT_MAX_BUFS,
2167 adapter->max_tx_sgl_size);
2168 dev_info->tx_desc_lim.nb_mtu_seg_max = RTE_MIN(ENA_PKT_MAX_BUFS,
2169 adapter->max_tx_sgl_size);
2171 dev_info->default_rxportconf.ring_size = ENA_DEFAULT_RING_SIZE;
2172 dev_info->default_txportconf.ring_size = ENA_DEFAULT_RING_SIZE;
2177 static inline void ena_init_rx_mbuf(struct rte_mbuf *mbuf, uint16_t len)
2179 mbuf->data_len = len;
2180 mbuf->data_off = RTE_PKTMBUF_HEADROOM;
2185 static struct rte_mbuf *ena_rx_mbuf(struct ena_ring *rx_ring,
2186 struct ena_com_rx_buf_info *ena_bufs,
2188 uint16_t *next_to_clean,
2191 struct rte_mbuf *mbuf;
2192 struct rte_mbuf *mbuf_head;
2193 struct ena_rx_buffer *rx_info;
2195 uint16_t ntc, len, req_id, buf = 0;
2197 if (unlikely(descs == 0))
2200 ntc = *next_to_clean;
2202 len = ena_bufs[buf].len;
2203 req_id = ena_bufs[buf].req_id;
2205 rx_info = &rx_ring->rx_buffer_info[req_id];
2207 mbuf = rx_info->mbuf;
2208 RTE_ASSERT(mbuf != NULL);
2210 ena_init_rx_mbuf(mbuf, len);
2212 /* Fill the mbuf head with the data specific for 1st segment. */
2214 mbuf_head->nb_segs = descs;
2215 mbuf_head->port = rx_ring->port_id;
2216 mbuf_head->pkt_len = len;
2217 mbuf_head->data_off += offset;
2219 rx_info->mbuf = NULL;
2220 rx_ring->empty_rx_reqs[ntc] = req_id;
2221 ntc = ENA_IDX_NEXT_MASKED(ntc, rx_ring->size_mask);
2225 len = ena_bufs[buf].len;
2226 req_id = ena_bufs[buf].req_id;
2228 rx_info = &rx_ring->rx_buffer_info[req_id];
2229 RTE_ASSERT(rx_info->mbuf != NULL);
2231 if (unlikely(len == 0)) {
2233 * Some devices can pass descriptor with the length 0.
2234 * To avoid confusion, the PMD is simply putting the
2235 * descriptor back, as it was never used. We'll avoid
2236 * mbuf allocation that way.
2238 rc = ena_add_single_rx_desc(rx_ring->ena_com_io_sq,
2239 rx_info->mbuf, req_id);
2240 if (unlikely(rc != 0)) {
2241 /* Free the mbuf in case of an error. */
2242 rte_mbuf_raw_free(rx_info->mbuf);
2245 * If there was no error, just exit the loop as
2246 * 0 length descriptor is always the last one.
2251 /* Create an mbuf chain. */
2252 mbuf->next = rx_info->mbuf;
2255 ena_init_rx_mbuf(mbuf, len);
2256 mbuf_head->pkt_len += len;
2260 * Mark the descriptor as depleted and perform necessary
2262 * This code will execute in two cases:
2263 * 1. Descriptor len was greater than 0 - normal situation.
2264 * 2. Descriptor len was 0 and we failed to add the descriptor
2265 * to the device. In that situation, we should try to add
2266 * the mbuf again in the populate routine and mark the
2267 * descriptor as used up by the device.
2269 rx_info->mbuf = NULL;
2270 rx_ring->empty_rx_reqs[ntc] = req_id;
2271 ntc = ENA_IDX_NEXT_MASKED(ntc, rx_ring->size_mask);
2274 *next_to_clean = ntc;
2279 static uint16_t eth_ena_recv_pkts(void *rx_queue, struct rte_mbuf **rx_pkts,
2282 struct ena_ring *rx_ring = (struct ena_ring *)(rx_queue);
2283 unsigned int free_queue_entries;
2284 uint16_t next_to_clean = rx_ring->next_to_clean;
2285 uint16_t descs_in_use;
2286 struct rte_mbuf *mbuf;
2288 struct ena_com_rx_ctx ena_rx_ctx;
2292 #ifdef RTE_ETHDEV_DEBUG_RX
2293 /* Check adapter state */
2294 if (unlikely(rx_ring->adapter->state != ENA_ADAPTER_STATE_RUNNING)) {
2296 "Trying to receive pkts while device is NOT running\n");
2301 fill_hash = rx_ring->offloads & RTE_ETH_RX_OFFLOAD_RSS_HASH;
2303 descs_in_use = rx_ring->ring_size -
2304 ena_com_free_q_entries(rx_ring->ena_com_io_sq) - 1;
2305 nb_pkts = RTE_MIN(descs_in_use, nb_pkts);
2307 for (completed = 0; completed < nb_pkts; completed++) {
2308 ena_rx_ctx.max_bufs = rx_ring->sgl_size;
2309 ena_rx_ctx.ena_bufs = rx_ring->ena_bufs;
2310 ena_rx_ctx.descs = 0;
2311 ena_rx_ctx.pkt_offset = 0;
2312 /* receive packet context */
2313 rc = ena_com_rx_pkt(rx_ring->ena_com_io_cq,
2314 rx_ring->ena_com_io_sq,
2318 "Failed to get the packet from the device, rc: %d\n",
2320 if (rc == ENA_COM_NO_SPACE) {
2321 ++rx_ring->rx_stats.bad_desc_num;
2322 rx_ring->adapter->reset_reason =
2323 ENA_REGS_RESET_TOO_MANY_RX_DESCS;
2325 ++rx_ring->rx_stats.bad_req_id;
2326 rx_ring->adapter->reset_reason =
2327 ENA_REGS_RESET_INV_RX_REQ_ID;
2329 rx_ring->adapter->trigger_reset = true;
2333 mbuf = ena_rx_mbuf(rx_ring,
2334 ena_rx_ctx.ena_bufs,
2337 ena_rx_ctx.pkt_offset);
2338 if (unlikely(mbuf == NULL)) {
2339 for (i = 0; i < ena_rx_ctx.descs; ++i) {
2340 rx_ring->empty_rx_reqs[next_to_clean] =
2341 rx_ring->ena_bufs[i].req_id;
2342 next_to_clean = ENA_IDX_NEXT_MASKED(
2343 next_to_clean, rx_ring->size_mask);
2348 /* fill mbuf attributes if any */
2349 ena_rx_mbuf_prepare(mbuf, &ena_rx_ctx, fill_hash);
2351 if (unlikely(mbuf->ol_flags &
2352 (RTE_MBUF_F_RX_IP_CKSUM_BAD | RTE_MBUF_F_RX_L4_CKSUM_BAD))) {
2353 rte_atomic64_inc(&rx_ring->adapter->drv_stats->ierrors);
2354 ++rx_ring->rx_stats.bad_csum;
2357 rx_pkts[completed] = mbuf;
2358 rx_ring->rx_stats.bytes += mbuf->pkt_len;
2361 rx_ring->rx_stats.cnt += completed;
2362 rx_ring->next_to_clean = next_to_clean;
2364 free_queue_entries = ena_com_free_q_entries(rx_ring->ena_com_io_sq);
2366 /* Burst refill to save doorbells, memory barriers, const interval */
2367 if (free_queue_entries >= rx_ring->rx_free_thresh) {
2368 ena_com_update_dev_comp_head(rx_ring->ena_com_io_cq);
2369 ena_populate_rx_queue(rx_ring, free_queue_entries);
2376 eth_ena_prep_pkts(void *tx_queue, struct rte_mbuf **tx_pkts,
2382 struct ena_ring *tx_ring = (struct ena_ring *)(tx_queue);
2383 struct ena_adapter *adapter = tx_ring->adapter;
2384 struct rte_ipv4_hdr *ip_hdr;
2386 uint64_t l4_csum_flag;
2387 uint64_t dev_offload_capa;
2388 uint16_t frag_field;
2389 bool need_pseudo_csum;
2391 dev_offload_capa = adapter->offloads.tx_offloads;
2392 for (i = 0; i != nb_pkts; i++) {
2394 ol_flags = m->ol_flags;
2396 /* Check if any offload flag was set */
2400 l4_csum_flag = ol_flags & RTE_MBUF_F_TX_L4_MASK;
2401 /* SCTP checksum offload is not supported by the ENA. */
2402 if ((ol_flags & ENA_TX_OFFLOAD_NOTSUP_MASK) ||
2403 l4_csum_flag == RTE_MBUF_F_TX_SCTP_CKSUM) {
2405 "mbuf[%" PRIu32 "] has unsupported offloads flags set: 0x%" PRIu64 "\n",
2407 rte_errno = ENOTSUP;
2411 #ifdef RTE_LIBRTE_ETHDEV_DEBUG
2412 /* Check if requested offload is also enabled for the queue */
2413 if ((ol_flags & RTE_MBUF_F_TX_IP_CKSUM &&
2414 !(tx_ring->offloads & RTE_ETH_TX_OFFLOAD_IPV4_CKSUM)) ||
2415 (l4_csum_flag == RTE_MBUF_F_TX_TCP_CKSUM &&
2416 !(tx_ring->offloads & RTE_ETH_TX_OFFLOAD_TCP_CKSUM)) ||
2417 (l4_csum_flag == RTE_MBUF_F_TX_UDP_CKSUM &&
2418 !(tx_ring->offloads & RTE_ETH_TX_OFFLOAD_UDP_CKSUM))) {
2420 "mbuf[%" PRIu32 "]: requested offloads: %" PRIu16 " are not enabled for the queue[%u]\n",
2421 i, m->nb_segs, tx_ring->id);
2426 /* The caller is obligated to set l2 and l3 len if any cksum
2427 * offload is enabled.
2429 if (unlikely(ol_flags & (RTE_MBUF_F_TX_IP_CKSUM | RTE_MBUF_F_TX_L4_MASK) &&
2430 (m->l2_len == 0 || m->l3_len == 0))) {
2432 "mbuf[%" PRIu32 "]: l2_len or l3_len values are 0 while the offload was requested\n",
2437 ret = rte_validate_tx_offload(m);
2444 /* Verify HW support for requested offloads and determine if
2445 * pseudo header checksum is needed.
2447 need_pseudo_csum = false;
2448 if (ol_flags & RTE_MBUF_F_TX_IPV4) {
2449 if (ol_flags & RTE_MBUF_F_TX_IP_CKSUM &&
2450 !(dev_offload_capa & ENA_L3_IPV4_CSUM)) {
2451 rte_errno = ENOTSUP;
2455 if (ol_flags & RTE_MBUF_F_TX_TCP_SEG &&
2456 !(dev_offload_capa & ENA_IPV4_TSO)) {
2457 rte_errno = ENOTSUP;
2461 /* Check HW capabilities and if pseudo csum is needed
2464 if (l4_csum_flag != RTE_MBUF_F_TX_L4_NO_CKSUM &&
2465 !(dev_offload_capa & ENA_L4_IPV4_CSUM)) {
2466 if (dev_offload_capa &
2467 ENA_L4_IPV4_CSUM_PARTIAL) {
2468 need_pseudo_csum = true;
2470 rte_errno = ENOTSUP;
2475 /* Parse the DF flag */
2476 ip_hdr = rte_pktmbuf_mtod_offset(m,
2477 struct rte_ipv4_hdr *, m->l2_len);
2478 frag_field = rte_be_to_cpu_16(ip_hdr->fragment_offset);
2479 if (frag_field & RTE_IPV4_HDR_DF_FLAG) {
2480 m->packet_type |= RTE_PTYPE_L4_NONFRAG;
2481 } else if (ol_flags & RTE_MBUF_F_TX_TCP_SEG) {
2482 /* In case we are supposed to TSO and have DF
2483 * not set (DF=0) hardware must be provided with
2486 need_pseudo_csum = true;
2488 } else if (ol_flags & RTE_MBUF_F_TX_IPV6) {
2489 /* There is no support for IPv6 TSO as for now. */
2490 if (ol_flags & RTE_MBUF_F_TX_TCP_SEG) {
2491 rte_errno = ENOTSUP;
2495 /* Check HW capabilities and if pseudo csum is needed */
2496 if (l4_csum_flag != RTE_MBUF_F_TX_L4_NO_CKSUM &&
2497 !(dev_offload_capa & ENA_L4_IPV6_CSUM)) {
2498 if (dev_offload_capa &
2499 ENA_L4_IPV6_CSUM_PARTIAL) {
2500 need_pseudo_csum = true;
2502 rte_errno = ENOTSUP;
2508 if (need_pseudo_csum) {
2509 ret = rte_net_intel_cksum_flags_prepare(m, ol_flags);
2520 static void ena_update_hints(struct ena_adapter *adapter,
2521 struct ena_admin_ena_hw_hints *hints)
2523 if (hints->admin_completion_tx_timeout)
2524 adapter->ena_dev.admin_queue.completion_timeout =
2525 hints->admin_completion_tx_timeout * 1000;
2527 if (hints->mmio_read_timeout)
2528 /* convert to usec */
2529 adapter->ena_dev.mmio_read.reg_read_to =
2530 hints->mmio_read_timeout * 1000;
2532 if (hints->missing_tx_completion_timeout) {
2533 if (hints->missing_tx_completion_timeout ==
2534 ENA_HW_HINTS_NO_TIMEOUT) {
2535 adapter->missing_tx_completion_to =
2536 ENA_HW_HINTS_NO_TIMEOUT;
2538 /* Convert from msecs to ticks */
2539 adapter->missing_tx_completion_to = rte_get_timer_hz() *
2540 hints->missing_tx_completion_timeout / 1000;
2541 adapter->tx_cleanup_stall_delay =
2542 adapter->missing_tx_completion_to / 2;
2546 if (hints->driver_watchdog_timeout) {
2547 if (hints->driver_watchdog_timeout == ENA_HW_HINTS_NO_TIMEOUT)
2548 adapter->keep_alive_timeout = ENA_HW_HINTS_NO_TIMEOUT;
2550 // Convert msecs to ticks
2551 adapter->keep_alive_timeout =
2552 (hints->driver_watchdog_timeout *
2553 rte_get_timer_hz()) / 1000;
2557 static int ena_check_space_and_linearize_mbuf(struct ena_ring *tx_ring,
2558 struct rte_mbuf *mbuf)
2560 struct ena_com_dev *ena_dev;
2561 int num_segments, header_len, rc;
2563 ena_dev = &tx_ring->adapter->ena_dev;
2564 num_segments = mbuf->nb_segs;
2565 header_len = mbuf->data_len;
2567 if (likely(num_segments < tx_ring->sgl_size))
2570 if (ena_dev->tx_mem_queue_type == ENA_ADMIN_PLACEMENT_POLICY_DEV &&
2571 (num_segments == tx_ring->sgl_size) &&
2572 (header_len < tx_ring->tx_max_header_size))
2575 /* Checking for space for 2 additional metadata descriptors due to
2576 * possible header split and metadata descriptor. Linearization will
2577 * be needed so we reduce the segments number from num_segments to 1
2579 if (!ena_com_sq_have_enough_space(tx_ring->ena_com_io_sq, 3)) {
2580 PMD_TX_LOG(DEBUG, "Not enough space in the Tx queue\n");
2581 return ENA_COM_NO_MEM;
2583 ++tx_ring->tx_stats.linearize;
2584 rc = rte_pktmbuf_linearize(mbuf);
2586 PMD_TX_LOG(WARNING, "Mbuf linearize failed\n");
2587 rte_atomic64_inc(&tx_ring->adapter->drv_stats->ierrors);
2588 ++tx_ring->tx_stats.linearize_failed;
2595 /* Checking for space for 2 additional metadata descriptors due to
2596 * possible header split and metadata descriptor
2598 if (!ena_com_sq_have_enough_space(tx_ring->ena_com_io_sq,
2599 num_segments + 2)) {
2600 PMD_TX_LOG(DEBUG, "Not enough space in the Tx queue\n");
2601 return ENA_COM_NO_MEM;
2607 static void ena_tx_map_mbuf(struct ena_ring *tx_ring,
2608 struct ena_tx_buffer *tx_info,
2609 struct rte_mbuf *mbuf,
2611 uint16_t *header_len)
2613 struct ena_com_buf *ena_buf;
2614 uint16_t delta, seg_len, push_len;
2617 seg_len = mbuf->data_len;
2619 tx_info->mbuf = mbuf;
2620 ena_buf = tx_info->bufs;
2622 if (tx_ring->tx_mem_queue_type == ENA_ADMIN_PLACEMENT_POLICY_DEV) {
2624 * Tx header might be (and will be in most cases) smaller than
2625 * tx_max_header_size. But it's not an issue to send more data
2626 * to the device, than actually needed if the mbuf size is
2627 * greater than tx_max_header_size.
2629 push_len = RTE_MIN(mbuf->pkt_len, tx_ring->tx_max_header_size);
2630 *header_len = push_len;
2632 if (likely(push_len <= seg_len)) {
2633 /* If the push header is in the single segment, then
2634 * just point it to the 1st mbuf data.
2636 *push_header = rte_pktmbuf_mtod(mbuf, uint8_t *);
2638 /* If the push header lays in the several segments, copy
2639 * it to the intermediate buffer.
2641 rte_pktmbuf_read(mbuf, 0, push_len,
2642 tx_ring->push_buf_intermediate_buf);
2643 *push_header = tx_ring->push_buf_intermediate_buf;
2644 delta = push_len - seg_len;
2647 *push_header = NULL;
2652 /* Process first segment taking into consideration pushed header */
2653 if (seg_len > push_len) {
2654 ena_buf->paddr = mbuf->buf_iova +
2657 ena_buf->len = seg_len - push_len;
2659 tx_info->num_of_bufs++;
2662 while ((mbuf = mbuf->next) != NULL) {
2663 seg_len = mbuf->data_len;
2665 /* Skip mbufs if whole data is pushed as a header */
2666 if (unlikely(delta > seg_len)) {
2671 ena_buf->paddr = mbuf->buf_iova + mbuf->data_off + delta;
2672 ena_buf->len = seg_len - delta;
2674 tx_info->num_of_bufs++;
2680 static int ena_xmit_mbuf(struct ena_ring *tx_ring, struct rte_mbuf *mbuf)
2682 struct ena_tx_buffer *tx_info;
2683 struct ena_com_tx_ctx ena_tx_ctx = { { 0 } };
2684 uint16_t next_to_use;
2685 uint16_t header_len;
2691 rc = ena_check_space_and_linearize_mbuf(tx_ring, mbuf);
2695 next_to_use = tx_ring->next_to_use;
2697 req_id = tx_ring->empty_tx_reqs[next_to_use];
2698 tx_info = &tx_ring->tx_buffer_info[req_id];
2699 tx_info->num_of_bufs = 0;
2701 ena_tx_map_mbuf(tx_ring, tx_info, mbuf, &push_header, &header_len);
2703 ena_tx_ctx.ena_bufs = tx_info->bufs;
2704 ena_tx_ctx.push_header = push_header;
2705 ena_tx_ctx.num_bufs = tx_info->num_of_bufs;
2706 ena_tx_ctx.req_id = req_id;
2707 ena_tx_ctx.header_len = header_len;
2709 /* Set Tx offloads flags, if applicable */
2710 ena_tx_mbuf_prepare(mbuf, &ena_tx_ctx, tx_ring->offloads,
2711 tx_ring->disable_meta_caching);
2713 if (unlikely(ena_com_is_doorbell_needed(tx_ring->ena_com_io_sq,
2716 "LLQ Tx max burst size of queue %d achieved, writing doorbell to send burst\n",
2718 ena_com_write_sq_doorbell(tx_ring->ena_com_io_sq);
2719 tx_ring->tx_stats.doorbells++;
2720 tx_ring->pkts_without_db = false;
2723 /* prepare the packet's descriptors to dma engine */
2724 rc = ena_com_prepare_tx(tx_ring->ena_com_io_sq, &ena_tx_ctx,
2727 PMD_DRV_LOG(ERR, "Failed to prepare Tx buffers, rc: %d\n", rc);
2728 ++tx_ring->tx_stats.prepare_ctx_err;
2729 tx_ring->adapter->reset_reason =
2730 ENA_REGS_RESET_DRIVER_INVALID_STATE;
2731 tx_ring->adapter->trigger_reset = true;
2735 tx_info->tx_descs = nb_hw_desc;
2736 tx_info->timestamp = rte_get_timer_cycles();
2738 tx_ring->tx_stats.cnt++;
2739 tx_ring->tx_stats.bytes += mbuf->pkt_len;
2741 tx_ring->next_to_use = ENA_IDX_NEXT_MASKED(next_to_use,
2742 tx_ring->size_mask);
2747 static void ena_tx_cleanup(struct ena_ring *tx_ring)
2749 unsigned int total_tx_descs = 0;
2750 uint16_t cleanup_budget;
2751 uint16_t next_to_clean = tx_ring->next_to_clean;
2753 /* Attempt to release all Tx descriptors (ring_size - 1 -> size_mask) */
2754 cleanup_budget = tx_ring->size_mask;
2756 while (likely(total_tx_descs < cleanup_budget)) {
2757 struct rte_mbuf *mbuf;
2758 struct ena_tx_buffer *tx_info;
2761 if (ena_com_tx_comp_req_id_get(tx_ring->ena_com_io_cq, &req_id) != 0)
2764 if (unlikely(validate_tx_req_id(tx_ring, req_id) != 0))
2767 /* Get Tx info & store how many descs were processed */
2768 tx_info = &tx_ring->tx_buffer_info[req_id];
2769 tx_info->timestamp = 0;
2771 mbuf = tx_info->mbuf;
2772 rte_pktmbuf_free(mbuf);
2774 tx_info->mbuf = NULL;
2775 tx_ring->empty_tx_reqs[next_to_clean] = req_id;
2777 total_tx_descs += tx_info->tx_descs;
2779 /* Put back descriptor to the ring for reuse */
2780 next_to_clean = ENA_IDX_NEXT_MASKED(next_to_clean,
2781 tx_ring->size_mask);
2784 if (likely(total_tx_descs > 0)) {
2785 /* acknowledge completion of sent packets */
2786 tx_ring->next_to_clean = next_to_clean;
2787 ena_com_comp_ack(tx_ring->ena_com_io_sq, total_tx_descs);
2788 ena_com_update_dev_comp_head(tx_ring->ena_com_io_cq);
2791 /* Notify completion handler that the cleanup was just called */
2792 tx_ring->last_cleanup_ticks = rte_get_timer_cycles();
2795 static uint16_t eth_ena_xmit_pkts(void *tx_queue, struct rte_mbuf **tx_pkts,
2798 struct ena_ring *tx_ring = (struct ena_ring *)(tx_queue);
2800 uint16_t sent_idx = 0;
2802 #ifdef RTE_ETHDEV_DEBUG_TX
2803 /* Check adapter state */
2804 if (unlikely(tx_ring->adapter->state != ENA_ADAPTER_STATE_RUNNING)) {
2806 "Trying to xmit pkts while device is NOT running\n");
2811 for (sent_idx = 0; sent_idx < nb_pkts; sent_idx++) {
2812 if (ena_xmit_mbuf(tx_ring, tx_pkts[sent_idx]))
2814 tx_ring->pkts_without_db = true;
2815 rte_prefetch0(tx_pkts[ENA_IDX_ADD_MASKED(sent_idx, 4,
2816 tx_ring->size_mask)]);
2819 available_desc = ena_com_free_q_entries(tx_ring->ena_com_io_sq);
2820 tx_ring->tx_stats.available_desc = available_desc;
2822 /* If there are ready packets to be xmitted... */
2823 if (likely(tx_ring->pkts_without_db)) {
2824 /* ...let HW do its best :-) */
2825 ena_com_write_sq_doorbell(tx_ring->ena_com_io_sq);
2826 tx_ring->tx_stats.doorbells++;
2827 tx_ring->pkts_without_db = false;
2830 if (available_desc < tx_ring->tx_free_thresh)
2831 ena_tx_cleanup(tx_ring);
2833 tx_ring->tx_stats.available_desc =
2834 ena_com_free_q_entries(tx_ring->ena_com_io_sq);
2835 tx_ring->tx_stats.tx_poll++;
2840 int ena_copy_eni_stats(struct ena_adapter *adapter)
2842 struct ena_admin_eni_stats admin_eni_stats;
2845 rte_spinlock_lock(&adapter->admin_lock);
2846 rc = ena_com_get_eni_stats(&adapter->ena_dev, &admin_eni_stats);
2847 rte_spinlock_unlock(&adapter->admin_lock);
2849 if (rc == ENA_COM_UNSUPPORTED) {
2851 "Retrieving ENI metrics is not supported\n");
2853 PMD_DRV_LOG(WARNING,
2854 "Failed to get ENI metrics, rc: %d\n", rc);
2859 rte_memcpy(&adapter->eni_stats, &admin_eni_stats,
2860 sizeof(struct ena_stats_eni));
2866 * DPDK callback to retrieve names of extended device statistics
2869 * Pointer to Ethernet device structure.
2870 * @param[out] xstats_names
2871 * Buffer to insert names into.
2876 * Number of xstats names.
2878 static int ena_xstats_get_names(struct rte_eth_dev *dev,
2879 struct rte_eth_xstat_name *xstats_names,
2882 unsigned int xstats_count = ena_xstats_calc_num(dev->data);
2883 unsigned int stat, i, count = 0;
2885 if (n < xstats_count || !xstats_names)
2886 return xstats_count;
2888 for (stat = 0; stat < ENA_STATS_ARRAY_GLOBAL; stat++, count++)
2889 strcpy(xstats_names[count].name,
2890 ena_stats_global_strings[stat].name);
2892 for (stat = 0; stat < ENA_STATS_ARRAY_ENI; stat++, count++)
2893 strcpy(xstats_names[count].name,
2894 ena_stats_eni_strings[stat].name);
2896 for (stat = 0; stat < ENA_STATS_ARRAY_RX; stat++)
2897 for (i = 0; i < dev->data->nb_rx_queues; i++, count++)
2898 snprintf(xstats_names[count].name,
2899 sizeof(xstats_names[count].name),
2901 ena_stats_rx_strings[stat].name);
2903 for (stat = 0; stat < ENA_STATS_ARRAY_TX; stat++)
2904 for (i = 0; i < dev->data->nb_tx_queues; i++, count++)
2905 snprintf(xstats_names[count].name,
2906 sizeof(xstats_names[count].name),
2908 ena_stats_tx_strings[stat].name);
2910 return xstats_count;
2914 * DPDK callback to get extended device statistics.
2917 * Pointer to Ethernet device structure.
2919 * Stats table output buffer.
2921 * The size of the stats table.
2924 * Number of xstats on success, negative on failure.
2926 static int ena_xstats_get(struct rte_eth_dev *dev,
2927 struct rte_eth_xstat *xstats,
2930 struct ena_adapter *adapter = dev->data->dev_private;
2931 unsigned int xstats_count = ena_xstats_calc_num(dev->data);
2932 unsigned int stat, i, count = 0;
2936 if (n < xstats_count)
2937 return xstats_count;
2942 for (stat = 0; stat < ENA_STATS_ARRAY_GLOBAL; stat++, count++) {
2943 stat_offset = ena_stats_global_strings[stat].stat_offset;
2944 stats_begin = &adapter->dev_stats;
2946 xstats[count].id = count;
2947 xstats[count].value = *((uint64_t *)
2948 ((char *)stats_begin + stat_offset));
2951 /* Even if the function below fails, we should copy previous (or initial
2952 * values) to keep structure of rte_eth_xstat consistent.
2954 ena_copy_eni_stats(adapter);
2955 for (stat = 0; stat < ENA_STATS_ARRAY_ENI; stat++, count++) {
2956 stat_offset = ena_stats_eni_strings[stat].stat_offset;
2957 stats_begin = &adapter->eni_stats;
2959 xstats[count].id = count;
2960 xstats[count].value = *((uint64_t *)
2961 ((char *)stats_begin + stat_offset));
2964 for (stat = 0; stat < ENA_STATS_ARRAY_RX; stat++) {
2965 for (i = 0; i < dev->data->nb_rx_queues; i++, count++) {
2966 stat_offset = ena_stats_rx_strings[stat].stat_offset;
2967 stats_begin = &adapter->rx_ring[i].rx_stats;
2969 xstats[count].id = count;
2970 xstats[count].value = *((uint64_t *)
2971 ((char *)stats_begin + stat_offset));
2975 for (stat = 0; stat < ENA_STATS_ARRAY_TX; stat++) {
2976 for (i = 0; i < dev->data->nb_tx_queues; i++, count++) {
2977 stat_offset = ena_stats_tx_strings[stat].stat_offset;
2978 stats_begin = &adapter->tx_ring[i].rx_stats;
2980 xstats[count].id = count;
2981 xstats[count].value = *((uint64_t *)
2982 ((char *)stats_begin + stat_offset));
2989 static int ena_xstats_get_by_id(struct rte_eth_dev *dev,
2990 const uint64_t *ids,
2994 struct ena_adapter *adapter = dev->data->dev_private;
2996 uint64_t rx_entries, tx_entries;
3000 bool was_eni_copied = false;
3002 for (i = 0; i < n; ++i) {
3004 /* Check if id belongs to global statistics */
3005 if (id < ENA_STATS_ARRAY_GLOBAL) {
3006 values[i] = *((uint64_t *)&adapter->dev_stats + id);
3011 /* Check if id belongs to ENI statistics */
3012 id -= ENA_STATS_ARRAY_GLOBAL;
3013 if (id < ENA_STATS_ARRAY_ENI) {
3014 /* Avoid reading ENI stats multiple times in a single
3015 * function call, as it requires communication with the
3018 if (!was_eni_copied) {
3019 was_eni_copied = true;
3020 ena_copy_eni_stats(adapter);
3022 values[i] = *((uint64_t *)&adapter->eni_stats + id);
3027 /* Check if id belongs to rx queue statistics */
3028 id -= ENA_STATS_ARRAY_ENI;
3029 rx_entries = ENA_STATS_ARRAY_RX * dev->data->nb_rx_queues;
3030 if (id < rx_entries) {
3031 qid = id % dev->data->nb_rx_queues;
3032 id /= dev->data->nb_rx_queues;
3033 values[i] = *((uint64_t *)
3034 &adapter->rx_ring[qid].rx_stats + id);
3038 /* Check if id belongs to rx queue statistics */
3040 tx_entries = ENA_STATS_ARRAY_TX * dev->data->nb_tx_queues;
3041 if (id < tx_entries) {
3042 qid = id % dev->data->nb_tx_queues;
3043 id /= dev->data->nb_tx_queues;
3044 values[i] = *((uint64_t *)
3045 &adapter->tx_ring[qid].tx_stats + id);
3054 static int ena_process_bool_devarg(const char *key,
3058 struct ena_adapter *adapter = opaque;
3061 /* Parse the value. */
3062 if (strcmp(value, "1") == 0) {
3064 } else if (strcmp(value, "0") == 0) {
3068 "Invalid value: '%s' for key '%s'. Accepted: '0' or '1'\n",
3073 /* Now, assign it to the proper adapter field. */
3074 if (strcmp(key, ENA_DEVARG_LARGE_LLQ_HDR) == 0)
3075 adapter->use_large_llq_hdr = bool_value;
3080 static int ena_parse_devargs(struct ena_adapter *adapter,
3081 struct rte_devargs *devargs)
3083 static const char * const allowed_args[] = {
3084 ENA_DEVARG_LARGE_LLQ_HDR,
3087 struct rte_kvargs *kvlist;
3090 if (devargs == NULL)
3093 kvlist = rte_kvargs_parse(devargs->args, allowed_args);
3094 if (kvlist == NULL) {
3095 PMD_INIT_LOG(ERR, "Invalid device arguments: %s\n",
3100 rc = rte_kvargs_process(kvlist, ENA_DEVARG_LARGE_LLQ_HDR,
3101 ena_process_bool_devarg, adapter);
3103 rte_kvargs_free(kvlist);
3108 static int ena_setup_rx_intr(struct rte_eth_dev *dev)
3110 struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
3111 struct rte_intr_handle *intr_handle = pci_dev->intr_handle;
3113 uint16_t vectors_nb, i;
3114 bool rx_intr_requested = dev->data->dev_conf.intr_conf.rxq;
3116 if (!rx_intr_requested)
3119 if (!rte_intr_cap_multiple(intr_handle)) {
3121 "Rx interrupt requested, but it isn't supported by the PCI driver\n");
3125 /* Disable interrupt mapping before the configuration starts. */
3126 rte_intr_disable(intr_handle);
3128 /* Verify if there are enough vectors available. */
3129 vectors_nb = dev->data->nb_rx_queues;
3130 if (vectors_nb > RTE_MAX_RXTX_INTR_VEC_ID) {
3132 "Too many Rx interrupts requested, maximum number: %d\n",
3133 RTE_MAX_RXTX_INTR_VEC_ID);
3138 /* Allocate the vector list */
3139 if (rte_intr_vec_list_alloc(intr_handle, "intr_vec",
3140 dev->data->nb_rx_queues)) {
3142 "Failed to allocate interrupt vector for %d queues\n",
3143 dev->data->nb_rx_queues);
3148 rc = rte_intr_efd_enable(intr_handle, vectors_nb);
3152 if (!rte_intr_allow_others(intr_handle)) {
3154 "Not enough interrupts available to use both ENA Admin and Rx interrupts\n");
3155 goto disable_intr_efd;
3158 for (i = 0; i < vectors_nb; ++i)
3159 if (rte_intr_vec_list_index_set(intr_handle, i,
3160 RTE_INTR_VEC_RXTX_OFFSET + i))
3161 goto disable_intr_efd;
3163 rte_intr_enable(intr_handle);
3167 rte_intr_efd_disable(intr_handle);
3169 rte_intr_vec_list_free(intr_handle);
3171 rte_intr_enable(intr_handle);
3175 static void ena_rx_queue_intr_set(struct rte_eth_dev *dev,
3179 struct ena_adapter *adapter = dev->data->dev_private;
3180 struct ena_ring *rxq = &adapter->rx_ring[queue_id];
3181 struct ena_eth_io_intr_reg intr_reg;
3183 ena_com_update_intr_reg(&intr_reg, 0, 0, unmask);
3184 ena_com_unmask_intr(rxq->ena_com_io_cq, &intr_reg);
3187 static int ena_rx_queue_intr_enable(struct rte_eth_dev *dev,
3190 ena_rx_queue_intr_set(dev, queue_id, true);
3195 static int ena_rx_queue_intr_disable(struct rte_eth_dev *dev,
3198 ena_rx_queue_intr_set(dev, queue_id, false);
3203 /*********************************************************************
3205 *********************************************************************/
3206 static int eth_ena_pci_probe(struct rte_pci_driver *pci_drv __rte_unused,
3207 struct rte_pci_device *pci_dev)
3209 return rte_eth_dev_pci_generic_probe(pci_dev,
3210 sizeof(struct ena_adapter), eth_ena_dev_init);
3213 static int eth_ena_pci_remove(struct rte_pci_device *pci_dev)
3215 return rte_eth_dev_pci_generic_remove(pci_dev, eth_ena_dev_uninit);
3218 static struct rte_pci_driver rte_ena_pmd = {
3219 .id_table = pci_id_ena_map,
3220 .drv_flags = RTE_PCI_DRV_NEED_MAPPING | RTE_PCI_DRV_INTR_LSC |
3221 RTE_PCI_DRV_WC_ACTIVATE,
3222 .probe = eth_ena_pci_probe,
3223 .remove = eth_ena_pci_remove,
3226 RTE_PMD_REGISTER_PCI(net_ena, rte_ena_pmd);
3227 RTE_PMD_REGISTER_PCI_TABLE(net_ena, pci_id_ena_map);
3228 RTE_PMD_REGISTER_KMOD_DEP(net_ena, "* igb_uio | uio_pci_generic | vfio-pci");
3229 RTE_PMD_REGISTER_PARAM_STRING(net_ena, ENA_DEVARG_LARGE_LLQ_HDR "=<0|1>");
3230 RTE_LOG_REGISTER_SUFFIX(ena_logtype_init, init, NOTICE);
3231 RTE_LOG_REGISTER_SUFFIX(ena_logtype_driver, driver, NOTICE);
3232 #ifdef RTE_ETHDEV_DEBUG_RX
3233 RTE_LOG_REGISTER_SUFFIX(ena_logtype_rx, rx, DEBUG);
3235 #ifdef RTE_ETHDEV_DEBUG_TX
3236 RTE_LOG_REGISTER_SUFFIX(ena_logtype_tx, tx, DEBUG);
3238 RTE_LOG_REGISTER_SUFFIX(ena_logtype_com, com, WARNING);
3240 /******************************************************************************
3241 ******************************** AENQ Handlers *******************************
3242 *****************************************************************************/
3243 static void ena_update_on_link_change(void *adapter_data,
3244 struct ena_admin_aenq_entry *aenq_e)
3246 struct rte_eth_dev *eth_dev = adapter_data;
3247 struct ena_adapter *adapter = eth_dev->data->dev_private;
3248 struct ena_admin_aenq_link_change_desc *aenq_link_desc;
3251 aenq_link_desc = (struct ena_admin_aenq_link_change_desc *)aenq_e;
3253 status = get_ena_admin_aenq_link_change_desc_link_status(aenq_link_desc);
3254 adapter->link_status = status;
3256 ena_link_update(eth_dev, 0);
3257 rte_eth_dev_callback_process(eth_dev, RTE_ETH_EVENT_INTR_LSC, NULL);
3260 static void ena_notification(void *adapter_data,
3261 struct ena_admin_aenq_entry *aenq_e)
3263 struct rte_eth_dev *eth_dev = adapter_data;
3264 struct ena_adapter *adapter = eth_dev->data->dev_private;
3265 struct ena_admin_ena_hw_hints *hints;
3267 if (aenq_e->aenq_common_desc.group != ENA_ADMIN_NOTIFICATION)
3268 PMD_DRV_LOG(WARNING, "Invalid AENQ group: %x. Expected: %x\n",
3269 aenq_e->aenq_common_desc.group,
3270 ENA_ADMIN_NOTIFICATION);
3272 switch (aenq_e->aenq_common_desc.syndrome) {
3273 case ENA_ADMIN_UPDATE_HINTS:
3274 hints = (struct ena_admin_ena_hw_hints *)
3275 (&aenq_e->inline_data_w4);
3276 ena_update_hints(adapter, hints);
3279 PMD_DRV_LOG(ERR, "Invalid AENQ notification link state: %d\n",
3280 aenq_e->aenq_common_desc.syndrome);
3284 static void ena_keep_alive(void *adapter_data,
3285 __rte_unused struct ena_admin_aenq_entry *aenq_e)
3287 struct rte_eth_dev *eth_dev = adapter_data;
3288 struct ena_adapter *adapter = eth_dev->data->dev_private;
3289 struct ena_admin_aenq_keep_alive_desc *desc;
3293 adapter->timestamp_wd = rte_get_timer_cycles();
3295 desc = (struct ena_admin_aenq_keep_alive_desc *)aenq_e;
3296 rx_drops = ((uint64_t)desc->rx_drops_high << 32) | desc->rx_drops_low;
3297 tx_drops = ((uint64_t)desc->tx_drops_high << 32) | desc->tx_drops_low;
3299 adapter->drv_stats->rx_drops = rx_drops;
3300 adapter->dev_stats.tx_drops = tx_drops;
3304 * This handler will called for unknown event group or unimplemented handlers
3306 static void unimplemented_aenq_handler(__rte_unused void *data,
3307 __rte_unused struct ena_admin_aenq_entry *aenq_e)
3310 "Unknown event was received or event with unimplemented handler\n");
3313 static struct ena_aenq_handlers aenq_handlers = {
3315 [ENA_ADMIN_LINK_CHANGE] = ena_update_on_link_change,
3316 [ENA_ADMIN_NOTIFICATION] = ena_notification,
3317 [ENA_ADMIN_KEEP_ALIVE] = ena_keep_alive
3319 .unimplemented_handler = unimplemented_aenq_handler