4 * Copyright (c) 2015-2016 Amazon.com, Inc. or its affiliates.
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
11 * * Redistributions of source code must retain the above copyright
12 * notice, this list of conditions and the following disclaimer.
13 * * Redistributions in binary form must reproduce the above copyright
14 * notice, this list of conditions and the following disclaimer in
15 * the documentation and/or other materials provided with the
17 * * Neither the name of copyright holder nor the names of its
18 * contributors may be used to endorse or promote products derived
19 * from this software without specific prior written permission.
21 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
22 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
23 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
24 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
25 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
26 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
27 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
31 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
34 #include <rte_ether.h>
35 #include <rte_ethdev_driver.h>
36 #include <rte_ethdev_pci.h>
38 #include <rte_atomic.h>
40 #include <rte_errno.h>
41 #include <rte_version.h>
42 #include <rte_eal_memconfig.h>
45 #include "ena_ethdev.h"
47 #include "ena_platform.h"
49 #include "ena_eth_com.h"
51 #include <ena_common_defs.h>
52 #include <ena_regs_defs.h>
53 #include <ena_admin_defs.h>
54 #include <ena_eth_io_defs.h>
56 #define DRV_MODULE_VER_MAJOR 1
57 #define DRV_MODULE_VER_MINOR 1
58 #define DRV_MODULE_VER_SUBMINOR 1
60 #define ENA_IO_TXQ_IDX(q) (2 * (q))
61 #define ENA_IO_RXQ_IDX(q) (2 * (q) + 1)
62 /*reverse version of ENA_IO_RXQ_IDX*/
63 #define ENA_IO_RXQ_IDX_REV(q) ((q - 1) / 2)
65 /* While processing submitted and completed descriptors (rx and tx path
66 * respectively) in a loop it is desired to:
67 * - perform batch submissions while populating sumbissmion queue
68 * - avoid blocking transmission of other packets during cleanup phase
69 * Hence the utilization ratio of 1/8 of a queue size.
71 #define ENA_RING_DESCS_RATIO(ring_size) (ring_size / 8)
73 #define __MERGE_64B_H_L(h, l) (((uint64_t)h << 32) | l)
74 #define TEST_BIT(val, bit_shift) (val & (1UL << bit_shift))
76 #define GET_L4_HDR_LEN(mbuf) \
77 ((rte_pktmbuf_mtod_offset(mbuf, struct tcp_hdr *, \
78 mbuf->l3_len + mbuf->l2_len)->data_off) >> 4)
80 #define ENA_RX_RSS_TABLE_LOG_SIZE 7
81 #define ENA_RX_RSS_TABLE_SIZE (1 << ENA_RX_RSS_TABLE_LOG_SIZE)
82 #define ENA_HASH_KEY_SIZE 40
83 #define ENA_ETH_SS_STATS 0xFF
84 #define ETH_GSTRING_LEN 32
86 #define ARRAY_SIZE(x) (sizeof(x) / sizeof((x)[0]))
88 #define ENA_MAX_RING_DESC ENA_DEFAULT_RING_SIZE
89 #define ENA_MIN_RING_DESC 128
91 enum ethtool_stringset {
97 char name[ETH_GSTRING_LEN];
101 #define ENA_STAT_ENA_COM_ENTRY(stat) { \
103 .stat_offset = offsetof(struct ena_com_stats_admin, stat) \
106 #define ENA_STAT_ENTRY(stat, stat_type) { \
108 .stat_offset = offsetof(struct ena_stats_##stat_type, stat) \
111 #define ENA_STAT_RX_ENTRY(stat) \
112 ENA_STAT_ENTRY(stat, rx)
114 #define ENA_STAT_TX_ENTRY(stat) \
115 ENA_STAT_ENTRY(stat, tx)
117 #define ENA_STAT_GLOBAL_ENTRY(stat) \
118 ENA_STAT_ENTRY(stat, dev)
121 * Each rte_memzone should have unique name.
122 * To satisfy it, count number of allocation and add it to name.
124 uint32_t ena_alloc_cnt;
126 static const struct ena_stats ena_stats_global_strings[] = {
127 ENA_STAT_GLOBAL_ENTRY(tx_timeout),
128 ENA_STAT_GLOBAL_ENTRY(io_suspend),
129 ENA_STAT_GLOBAL_ENTRY(io_resume),
130 ENA_STAT_GLOBAL_ENTRY(wd_expired),
131 ENA_STAT_GLOBAL_ENTRY(interface_up),
132 ENA_STAT_GLOBAL_ENTRY(interface_down),
133 ENA_STAT_GLOBAL_ENTRY(admin_q_pause),
136 static const struct ena_stats ena_stats_tx_strings[] = {
137 ENA_STAT_TX_ENTRY(cnt),
138 ENA_STAT_TX_ENTRY(bytes),
139 ENA_STAT_TX_ENTRY(queue_stop),
140 ENA_STAT_TX_ENTRY(queue_wakeup),
141 ENA_STAT_TX_ENTRY(dma_mapping_err),
142 ENA_STAT_TX_ENTRY(linearize),
143 ENA_STAT_TX_ENTRY(linearize_failed),
144 ENA_STAT_TX_ENTRY(tx_poll),
145 ENA_STAT_TX_ENTRY(doorbells),
146 ENA_STAT_TX_ENTRY(prepare_ctx_err),
147 ENA_STAT_TX_ENTRY(missing_tx_comp),
148 ENA_STAT_TX_ENTRY(bad_req_id),
151 static const struct ena_stats ena_stats_rx_strings[] = {
152 ENA_STAT_RX_ENTRY(cnt),
153 ENA_STAT_RX_ENTRY(bytes),
154 ENA_STAT_RX_ENTRY(refil_partial),
155 ENA_STAT_RX_ENTRY(bad_csum),
156 ENA_STAT_RX_ENTRY(page_alloc_fail),
157 ENA_STAT_RX_ENTRY(skb_alloc_fail),
158 ENA_STAT_RX_ENTRY(dma_mapping_err),
159 ENA_STAT_RX_ENTRY(bad_desc_num),
160 ENA_STAT_RX_ENTRY(small_copy_len_pkt),
163 static const struct ena_stats ena_stats_ena_com_strings[] = {
164 ENA_STAT_ENA_COM_ENTRY(aborted_cmd),
165 ENA_STAT_ENA_COM_ENTRY(submitted_cmd),
166 ENA_STAT_ENA_COM_ENTRY(completed_cmd),
167 ENA_STAT_ENA_COM_ENTRY(out_of_space),
168 ENA_STAT_ENA_COM_ENTRY(no_completion),
171 #define ENA_STATS_ARRAY_GLOBAL ARRAY_SIZE(ena_stats_global_strings)
172 #define ENA_STATS_ARRAY_TX ARRAY_SIZE(ena_stats_tx_strings)
173 #define ENA_STATS_ARRAY_RX ARRAY_SIZE(ena_stats_rx_strings)
174 #define ENA_STATS_ARRAY_ENA_COM ARRAY_SIZE(ena_stats_ena_com_strings)
176 #define QUEUE_OFFLOADS (DEV_TX_OFFLOAD_TCP_CKSUM |\
177 DEV_TX_OFFLOAD_UDP_CKSUM |\
178 DEV_TX_OFFLOAD_IPV4_CKSUM |\
179 DEV_TX_OFFLOAD_TCP_TSO)
180 #define MBUF_OFFLOADS (PKT_TX_L4_MASK |\
184 /** Vendor ID used by Amazon devices */
185 #define PCI_VENDOR_ID_AMAZON 0x1D0F
186 /** Amazon devices */
187 #define PCI_DEVICE_ID_ENA_VF 0xEC20
188 #define PCI_DEVICE_ID_ENA_LLQ_VF 0xEC21
190 #define ENA_TX_OFFLOAD_MASK (\
195 #define ENA_TX_OFFLOAD_NOTSUP_MASK \
196 (PKT_TX_OFFLOAD_MASK ^ ENA_TX_OFFLOAD_MASK)
198 int ena_logtype_init;
199 int ena_logtype_driver;
201 static const struct rte_pci_id pci_id_ena_map[] = {
202 { RTE_PCI_DEVICE(PCI_VENDOR_ID_AMAZON, PCI_DEVICE_ID_ENA_VF) },
203 { RTE_PCI_DEVICE(PCI_VENDOR_ID_AMAZON, PCI_DEVICE_ID_ENA_LLQ_VF) },
207 static struct ena_aenq_handlers aenq_handlers;
209 static int ena_device_init(struct ena_com_dev *ena_dev,
210 struct ena_com_dev_get_features_ctx *get_feat_ctx,
212 static int ena_dev_configure(struct rte_eth_dev *dev);
213 static uint16_t eth_ena_xmit_pkts(void *tx_queue, struct rte_mbuf **tx_pkts,
215 static uint16_t eth_ena_prep_pkts(void *tx_queue, struct rte_mbuf **tx_pkts,
217 static int ena_tx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx,
218 uint16_t nb_desc, unsigned int socket_id,
219 const struct rte_eth_txconf *tx_conf);
220 static int ena_rx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx,
221 uint16_t nb_desc, unsigned int socket_id,
222 const struct rte_eth_rxconf *rx_conf,
223 struct rte_mempool *mp);
224 static uint16_t eth_ena_recv_pkts(void *rx_queue,
225 struct rte_mbuf **rx_pkts, uint16_t nb_pkts);
226 static int ena_populate_rx_queue(struct ena_ring *rxq, unsigned int count);
227 static void ena_init_rings(struct ena_adapter *adapter);
228 static int ena_mtu_set(struct rte_eth_dev *dev, uint16_t mtu);
229 static int ena_start(struct rte_eth_dev *dev);
230 static void ena_stop(struct rte_eth_dev *dev);
231 static void ena_close(struct rte_eth_dev *dev);
232 static int ena_dev_reset(struct rte_eth_dev *dev);
233 static int ena_stats_get(struct rte_eth_dev *dev, struct rte_eth_stats *stats);
234 static void ena_rx_queue_release_all(struct rte_eth_dev *dev);
235 static void ena_tx_queue_release_all(struct rte_eth_dev *dev);
236 static void ena_rx_queue_release(void *queue);
237 static void ena_tx_queue_release(void *queue);
238 static void ena_rx_queue_release_bufs(struct ena_ring *ring);
239 static void ena_tx_queue_release_bufs(struct ena_ring *ring);
240 static int ena_link_update(struct rte_eth_dev *dev,
241 int wait_to_complete);
242 static int ena_create_io_queue(struct ena_ring *ring);
243 static void ena_free_io_queues_all(struct ena_adapter *adapter);
244 static int ena_queue_restart(struct ena_ring *ring);
245 static int ena_queue_restart_all(struct rte_eth_dev *dev,
246 enum ena_ring_type ring_type);
247 static void ena_stats_restart(struct rte_eth_dev *dev);
248 static void ena_infos_get(struct rte_eth_dev *dev,
249 struct rte_eth_dev_info *dev_info);
250 static int ena_rss_reta_update(struct rte_eth_dev *dev,
251 struct rte_eth_rss_reta_entry64 *reta_conf,
253 static int ena_rss_reta_query(struct rte_eth_dev *dev,
254 struct rte_eth_rss_reta_entry64 *reta_conf,
256 static int ena_get_sset_count(struct rte_eth_dev *dev, int sset);
257 static void ena_interrupt_handler_rte(void *cb_arg);
258 static void ena_timer_wd_callback(struct rte_timer *timer, void *arg);
260 static const struct eth_dev_ops ena_dev_ops = {
261 .dev_configure = ena_dev_configure,
262 .dev_infos_get = ena_infos_get,
263 .rx_queue_setup = ena_rx_queue_setup,
264 .tx_queue_setup = ena_tx_queue_setup,
265 .dev_start = ena_start,
266 .dev_stop = ena_stop,
267 .link_update = ena_link_update,
268 .stats_get = ena_stats_get,
269 .mtu_set = ena_mtu_set,
270 .rx_queue_release = ena_rx_queue_release,
271 .tx_queue_release = ena_tx_queue_release,
272 .dev_close = ena_close,
273 .dev_reset = ena_dev_reset,
274 .reta_update = ena_rss_reta_update,
275 .reta_query = ena_rss_reta_query,
278 #define NUMA_NO_NODE SOCKET_ID_ANY
280 static inline int ena_cpu_to_node(int cpu)
282 struct rte_config *config = rte_eal_get_configuration();
283 struct rte_fbarray *arr = &config->mem_config->memzones;
284 const struct rte_memzone *mz;
286 if (unlikely(cpu >= RTE_MAX_MEMZONE))
289 mz = rte_fbarray_get(arr, cpu);
291 return mz->socket_id;
294 static inline void ena_rx_mbuf_prepare(struct rte_mbuf *mbuf,
295 struct ena_com_rx_ctx *ena_rx_ctx)
297 uint64_t ol_flags = 0;
298 uint32_t packet_type = 0;
300 if (ena_rx_ctx->l4_proto == ENA_ETH_IO_L4_PROTO_TCP)
301 packet_type |= RTE_PTYPE_L4_TCP;
302 else if (ena_rx_ctx->l4_proto == ENA_ETH_IO_L4_PROTO_UDP)
303 packet_type |= RTE_PTYPE_L4_UDP;
305 if (ena_rx_ctx->l3_proto == ENA_ETH_IO_L3_PROTO_IPV4)
306 packet_type |= RTE_PTYPE_L3_IPV4;
307 else if (ena_rx_ctx->l3_proto == ENA_ETH_IO_L3_PROTO_IPV6)
308 packet_type |= RTE_PTYPE_L3_IPV6;
310 if (unlikely(ena_rx_ctx->l4_csum_err))
311 ol_flags |= PKT_RX_L4_CKSUM_BAD;
312 if (unlikely(ena_rx_ctx->l3_csum_err))
313 ol_flags |= PKT_RX_IP_CKSUM_BAD;
315 mbuf->ol_flags = ol_flags;
316 mbuf->packet_type = packet_type;
319 static inline void ena_tx_mbuf_prepare(struct rte_mbuf *mbuf,
320 struct ena_com_tx_ctx *ena_tx_ctx,
321 uint64_t queue_offloads)
323 struct ena_com_tx_meta *ena_meta = &ena_tx_ctx->ena_meta;
325 if ((mbuf->ol_flags & MBUF_OFFLOADS) &&
326 (queue_offloads & QUEUE_OFFLOADS)) {
327 /* check if TSO is required */
328 if ((mbuf->ol_flags & PKT_TX_TCP_SEG) &&
329 (queue_offloads & DEV_TX_OFFLOAD_TCP_TSO)) {
330 ena_tx_ctx->tso_enable = true;
332 ena_meta->l4_hdr_len = GET_L4_HDR_LEN(mbuf);
335 /* check if L3 checksum is needed */
336 if ((mbuf->ol_flags & PKT_TX_IP_CKSUM) &&
337 (queue_offloads & DEV_TX_OFFLOAD_IPV4_CKSUM))
338 ena_tx_ctx->l3_csum_enable = true;
340 if (mbuf->ol_flags & PKT_TX_IPV6) {
341 ena_tx_ctx->l3_proto = ENA_ETH_IO_L3_PROTO_IPV6;
343 ena_tx_ctx->l3_proto = ENA_ETH_IO_L3_PROTO_IPV4;
345 /* set don't fragment (DF) flag */
346 if (mbuf->packet_type &
347 (RTE_PTYPE_L4_NONFRAG
348 | RTE_PTYPE_INNER_L4_NONFRAG))
349 ena_tx_ctx->df = true;
352 /* check if L4 checksum is needed */
353 if ((mbuf->ol_flags & PKT_TX_TCP_CKSUM) &&
354 (queue_offloads & DEV_TX_OFFLOAD_TCP_CKSUM)) {
355 ena_tx_ctx->l4_proto = ENA_ETH_IO_L4_PROTO_TCP;
356 ena_tx_ctx->l4_csum_enable = true;
357 } else if ((mbuf->ol_flags & PKT_TX_UDP_CKSUM) &&
358 (queue_offloads & DEV_TX_OFFLOAD_UDP_CKSUM)) {
359 ena_tx_ctx->l4_proto = ENA_ETH_IO_L4_PROTO_UDP;
360 ena_tx_ctx->l4_csum_enable = true;
362 ena_tx_ctx->l4_proto = ENA_ETH_IO_L4_PROTO_UNKNOWN;
363 ena_tx_ctx->l4_csum_enable = false;
366 ena_meta->mss = mbuf->tso_segsz;
367 ena_meta->l3_hdr_len = mbuf->l3_len;
368 ena_meta->l3_hdr_offset = mbuf->l2_len;
370 ena_tx_ctx->meta_valid = true;
372 ena_tx_ctx->meta_valid = false;
376 static inline int validate_rx_req_id(struct ena_ring *rx_ring, uint16_t req_id)
378 if (likely(req_id < rx_ring->ring_size))
381 RTE_LOG(ERR, PMD, "Invalid rx req_id: %hu\n", req_id);
383 rx_ring->adapter->reset_reason = ENA_REGS_RESET_INV_RX_REQ_ID;
384 rx_ring->adapter->trigger_reset = true;
389 static int validate_tx_req_id(struct ena_ring *tx_ring, u16 req_id)
391 struct ena_tx_buffer *tx_info = NULL;
393 if (likely(req_id < tx_ring->ring_size)) {
394 tx_info = &tx_ring->tx_buffer_info[req_id];
395 if (likely(tx_info->mbuf))
400 RTE_LOG(ERR, PMD, "tx_info doesn't have valid mbuf\n");
402 RTE_LOG(ERR, PMD, "Invalid req_id: %hu\n", req_id);
404 /* Trigger device reset */
405 tx_ring->adapter->reset_reason = ENA_REGS_RESET_INV_TX_REQ_ID;
406 tx_ring->adapter->trigger_reset = true;
410 static void ena_config_host_info(struct ena_com_dev *ena_dev)
412 struct ena_admin_host_info *host_info;
415 /* Allocate only the host info */
416 rc = ena_com_allocate_host_info(ena_dev);
418 RTE_LOG(ERR, PMD, "Cannot allocate host info\n");
422 host_info = ena_dev->host_attr.host_info;
424 host_info->os_type = ENA_ADMIN_OS_DPDK;
425 host_info->kernel_ver = RTE_VERSION;
426 snprintf((char *)host_info->kernel_ver_str,
427 sizeof(host_info->kernel_ver_str),
428 "%s", rte_version());
429 host_info->os_dist = RTE_VERSION;
430 snprintf((char *)host_info->os_dist_str,
431 sizeof(host_info->os_dist_str),
432 "%s", rte_version());
433 host_info->driver_version =
434 (DRV_MODULE_VER_MAJOR) |
435 (DRV_MODULE_VER_MINOR << ENA_ADMIN_HOST_INFO_MINOR_SHIFT) |
436 (DRV_MODULE_VER_SUBMINOR <<
437 ENA_ADMIN_HOST_INFO_SUB_MINOR_SHIFT);
439 rc = ena_com_set_host_attributes(ena_dev);
441 if (rc == -ENA_COM_UNSUPPORTED)
442 RTE_LOG(WARNING, PMD, "Cannot set host attributes\n");
444 RTE_LOG(ERR, PMD, "Cannot set host attributes\n");
452 ena_com_delete_host_info(ena_dev);
456 ena_get_sset_count(struct rte_eth_dev *dev, int sset)
458 if (sset != ETH_SS_STATS)
461 /* Workaround for clang:
462 * touch internal structures to prevent
465 ENA_TOUCH(ena_stats_global_strings);
466 ENA_TOUCH(ena_stats_tx_strings);
467 ENA_TOUCH(ena_stats_rx_strings);
468 ENA_TOUCH(ena_stats_ena_com_strings);
470 return dev->data->nb_tx_queues *
471 (ENA_STATS_ARRAY_TX + ENA_STATS_ARRAY_RX) +
472 ENA_STATS_ARRAY_GLOBAL + ENA_STATS_ARRAY_ENA_COM;
475 static void ena_config_debug_area(struct ena_adapter *adapter)
480 ss_count = ena_get_sset_count(adapter->rte_dev, ETH_SS_STATS);
482 RTE_LOG(ERR, PMD, "SS count is negative\n");
486 /* allocate 32 bytes for each string and 64bit for the value */
487 debug_area_size = ss_count * ETH_GSTRING_LEN + sizeof(u64) * ss_count;
489 rc = ena_com_allocate_debug_area(&adapter->ena_dev, debug_area_size);
491 RTE_LOG(ERR, PMD, "Cannot allocate debug area\n");
495 rc = ena_com_set_host_attributes(&adapter->ena_dev);
497 if (rc == -ENA_COM_UNSUPPORTED)
498 RTE_LOG(WARNING, PMD, "Cannot set host attributes\n");
500 RTE_LOG(ERR, PMD, "Cannot set host attributes\n");
507 ena_com_delete_debug_area(&adapter->ena_dev);
510 static void ena_close(struct rte_eth_dev *dev)
512 struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
513 struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
514 struct ena_adapter *adapter =
515 (struct ena_adapter *)(dev->data->dev_private);
517 if (adapter->state == ENA_ADAPTER_STATE_RUNNING)
519 adapter->state = ENA_ADAPTER_STATE_CLOSED;
521 ena_rx_queue_release_all(dev);
522 ena_tx_queue_release_all(dev);
524 rte_free(adapter->drv_stats);
525 adapter->drv_stats = NULL;
527 rte_intr_disable(intr_handle);
528 rte_intr_callback_unregister(intr_handle,
529 ena_interrupt_handler_rte,
533 * Pass the information to the rte_eth_dev_close() that it should also
534 * release the private port resources.
536 dev->data->dev_flags |= RTE_ETH_DEV_CLOSE_REMOVE;
538 * MAC is not allocated dynamically. Setting NULL should prevent from
539 * release of the resource in the rte_eth_dev_release_port().
541 dev->data->mac_addrs = NULL;
545 ena_dev_reset(struct rte_eth_dev *dev)
547 struct rte_mempool *mb_pool_rx[ENA_MAX_NUM_QUEUES];
548 struct rte_eth_dev *eth_dev;
549 struct rte_pci_device *pci_dev;
550 struct rte_intr_handle *intr_handle;
551 struct ena_com_dev *ena_dev;
552 struct ena_com_dev_get_features_ctx get_feat_ctx;
553 struct ena_adapter *adapter;
558 adapter = (struct ena_adapter *)(dev->data->dev_private);
559 ena_dev = &adapter->ena_dev;
560 eth_dev = adapter->rte_dev;
561 pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev);
562 intr_handle = &pci_dev->intr_handle;
563 nb_queues = eth_dev->data->nb_rx_queues;
565 ena_com_set_admin_running_state(ena_dev, false);
567 rc = ena_com_dev_reset(ena_dev, adapter->reset_reason);
569 RTE_LOG(ERR, PMD, "Device reset failed\n");
571 for (i = 0; i < nb_queues; i++)
572 mb_pool_rx[i] = adapter->rx_ring[i].mb_pool;
574 ena_rx_queue_release_all(eth_dev);
575 ena_tx_queue_release_all(eth_dev);
577 rte_intr_disable(intr_handle);
579 ena_com_abort_admin_commands(ena_dev);
580 ena_com_wait_for_abort_completion(ena_dev);
581 ena_com_admin_destroy(ena_dev);
582 ena_com_mmio_reg_read_request_destroy(ena_dev);
584 rc = ena_device_init(ena_dev, &get_feat_ctx, &wd_state);
586 PMD_INIT_LOG(CRIT, "Cannot initialize device\n");
589 adapter->wd_state = wd_state;
591 rte_intr_enable(intr_handle);
592 ena_com_set_admin_polling_mode(ena_dev, false);
593 ena_com_admin_aenq_enable(ena_dev);
595 for (i = 0; i < nb_queues; ++i)
596 ena_rx_queue_setup(eth_dev, i, adapter->rx_ring_size, 0, NULL,
599 for (i = 0; i < nb_queues; ++i)
600 ena_tx_queue_setup(eth_dev, i, adapter->tx_ring_size, 0, NULL);
602 adapter->trigger_reset = false;
607 static int ena_rss_reta_update(struct rte_eth_dev *dev,
608 struct rte_eth_rss_reta_entry64 *reta_conf,
611 struct ena_adapter *adapter =
612 (struct ena_adapter *)(dev->data->dev_private);
613 struct ena_com_dev *ena_dev = &adapter->ena_dev;
619 if ((reta_size == 0) || (reta_conf == NULL))
622 if (reta_size > ENA_RX_RSS_TABLE_SIZE) {
623 RTE_LOG(WARNING, PMD,
624 "indirection table %d is bigger than supported (%d)\n",
625 reta_size, ENA_RX_RSS_TABLE_SIZE);
629 for (i = 0 ; i < reta_size ; i++) {
630 /* each reta_conf is for 64 entries.
631 * to support 128 we use 2 conf of 64
633 conf_idx = i / RTE_RETA_GROUP_SIZE;
634 idx = i % RTE_RETA_GROUP_SIZE;
635 if (TEST_BIT(reta_conf[conf_idx].mask, idx)) {
637 ENA_IO_RXQ_IDX(reta_conf[conf_idx].reta[idx]);
639 rc = ena_com_indirect_table_fill_entry(ena_dev,
642 if (unlikely(rc && rc != ENA_COM_UNSUPPORTED)) {
644 "Cannot fill indirect table\n");
650 rc = ena_com_indirect_table_set(ena_dev);
651 if (unlikely(rc && rc != ENA_COM_UNSUPPORTED)) {
652 RTE_LOG(ERR, PMD, "Cannot flush the indirect table\n");
656 RTE_LOG(DEBUG, PMD, "%s(): RSS configured %d entries for port %d\n",
657 __func__, reta_size, adapter->rte_dev->data->port_id);
662 /* Query redirection table. */
663 static int ena_rss_reta_query(struct rte_eth_dev *dev,
664 struct rte_eth_rss_reta_entry64 *reta_conf,
667 struct ena_adapter *adapter =
668 (struct ena_adapter *)(dev->data->dev_private);
669 struct ena_com_dev *ena_dev = &adapter->ena_dev;
672 u32 indirect_table[ENA_RX_RSS_TABLE_SIZE] = {0};
676 if (reta_size == 0 || reta_conf == NULL ||
677 (reta_size > RTE_RETA_GROUP_SIZE && ((reta_conf + 1) == NULL)))
680 rc = ena_com_indirect_table_get(ena_dev, indirect_table);
681 if (unlikely(rc && rc != ENA_COM_UNSUPPORTED)) {
682 RTE_LOG(ERR, PMD, "cannot get indirect table\n");
686 for (i = 0 ; i < reta_size ; i++) {
687 reta_conf_idx = i / RTE_RETA_GROUP_SIZE;
688 reta_idx = i % RTE_RETA_GROUP_SIZE;
689 if (TEST_BIT(reta_conf[reta_conf_idx].mask, reta_idx))
690 reta_conf[reta_conf_idx].reta[reta_idx] =
691 ENA_IO_RXQ_IDX_REV(indirect_table[i]);
697 static int ena_rss_init_default(struct ena_adapter *adapter)
699 struct ena_com_dev *ena_dev = &adapter->ena_dev;
700 uint16_t nb_rx_queues = adapter->rte_dev->data->nb_rx_queues;
704 rc = ena_com_rss_init(ena_dev, ENA_RX_RSS_TABLE_LOG_SIZE);
706 RTE_LOG(ERR, PMD, "Cannot init indirect table\n");
710 for (i = 0; i < ENA_RX_RSS_TABLE_SIZE; i++) {
711 val = i % nb_rx_queues;
712 rc = ena_com_indirect_table_fill_entry(ena_dev, i,
713 ENA_IO_RXQ_IDX(val));
714 if (unlikely(rc && (rc != ENA_COM_UNSUPPORTED))) {
715 RTE_LOG(ERR, PMD, "Cannot fill indirect table\n");
720 rc = ena_com_fill_hash_function(ena_dev, ENA_ADMIN_CRC32, NULL,
721 ENA_HASH_KEY_SIZE, 0xFFFFFFFF);
722 if (unlikely(rc && (rc != ENA_COM_UNSUPPORTED))) {
723 RTE_LOG(INFO, PMD, "Cannot fill hash function\n");
727 rc = ena_com_set_default_hash_ctrl(ena_dev);
728 if (unlikely(rc && (rc != ENA_COM_UNSUPPORTED))) {
729 RTE_LOG(INFO, PMD, "Cannot fill hash control\n");
733 rc = ena_com_indirect_table_set(ena_dev);
734 if (unlikely(rc && (rc != ENA_COM_UNSUPPORTED))) {
735 RTE_LOG(ERR, PMD, "Cannot flush the indirect table\n");
738 RTE_LOG(DEBUG, PMD, "RSS configured for port %d\n",
739 adapter->rte_dev->data->port_id);
744 ena_com_rss_destroy(ena_dev);
750 static void ena_rx_queue_release_all(struct rte_eth_dev *dev)
752 struct ena_ring **queues = (struct ena_ring **)dev->data->rx_queues;
753 int nb_queues = dev->data->nb_rx_queues;
756 for (i = 0; i < nb_queues; i++)
757 ena_rx_queue_release(queues[i]);
760 static void ena_tx_queue_release_all(struct rte_eth_dev *dev)
762 struct ena_ring **queues = (struct ena_ring **)dev->data->tx_queues;
763 int nb_queues = dev->data->nb_tx_queues;
766 for (i = 0; i < nb_queues; i++)
767 ena_tx_queue_release(queues[i]);
770 static void ena_rx_queue_release(void *queue)
772 struct ena_ring *ring = (struct ena_ring *)queue;
774 ena_assert_msg(ring->configured,
775 "API violation - releasing not configured queue");
776 ena_assert_msg(ring->adapter->state != ENA_ADAPTER_STATE_RUNNING,
779 /* Free ring resources */
780 if (ring->rx_buffer_info)
781 rte_free(ring->rx_buffer_info);
782 ring->rx_buffer_info = NULL;
784 if (ring->empty_rx_reqs)
785 rte_free(ring->empty_rx_reqs);
786 ring->empty_rx_reqs = NULL;
788 ring->configured = 0;
790 RTE_LOG(NOTICE, PMD, "RX Queue %d:%d released\n",
791 ring->port_id, ring->id);
794 static void ena_tx_queue_release(void *queue)
796 struct ena_ring *ring = (struct ena_ring *)queue;
798 ena_assert_msg(ring->configured,
799 "API violation. Releasing not configured queue");
800 ena_assert_msg(ring->adapter->state != ENA_ADAPTER_STATE_RUNNING,
804 ena_tx_queue_release_bufs(ring);
806 /* Free ring resources */
807 if (ring->tx_buffer_info)
808 rte_free(ring->tx_buffer_info);
810 if (ring->empty_tx_reqs)
811 rte_free(ring->empty_tx_reqs);
813 ring->empty_tx_reqs = NULL;
814 ring->tx_buffer_info = NULL;
816 ring->configured = 0;
818 RTE_LOG(NOTICE, PMD, "TX Queue %d:%d released\n",
819 ring->port_id, ring->id);
822 static void ena_rx_queue_release_bufs(struct ena_ring *ring)
824 unsigned int ring_mask = ring->ring_size - 1;
826 while (ring->next_to_clean != ring->next_to_use) {
828 ring->rx_buffer_info[ring->next_to_clean & ring_mask];
831 rte_mbuf_raw_free(m);
833 ring->next_to_clean++;
837 static void ena_tx_queue_release_bufs(struct ena_ring *ring)
841 for (i = 0; i < ring->ring_size; ++i) {
842 struct ena_tx_buffer *tx_buf = &ring->tx_buffer_info[i];
845 rte_pktmbuf_free(tx_buf->mbuf);
847 ring->next_to_clean++;
851 static int ena_link_update(struct rte_eth_dev *dev,
852 __rte_unused int wait_to_complete)
854 struct rte_eth_link *link = &dev->data->dev_link;
855 struct ena_adapter *adapter;
857 adapter = (struct ena_adapter *)(dev->data->dev_private);
859 link->link_status = adapter->link_status ? ETH_LINK_UP : ETH_LINK_DOWN;
860 link->link_speed = ETH_SPEED_NUM_NONE;
861 link->link_duplex = ETH_LINK_FULL_DUPLEX;
866 static int ena_queue_restart_all(struct rte_eth_dev *dev,
867 enum ena_ring_type ring_type)
869 struct ena_adapter *adapter =
870 (struct ena_adapter *)(dev->data->dev_private);
871 struct ena_ring *queues = NULL;
876 if (ring_type == ENA_RING_TYPE_RX) {
877 queues = adapter->rx_ring;
878 nb_queues = dev->data->nb_rx_queues;
880 queues = adapter->tx_ring;
881 nb_queues = dev->data->nb_tx_queues;
883 for (i = 0; i < nb_queues; i++) {
884 if (queues[i].configured) {
885 if (ring_type == ENA_RING_TYPE_RX) {
887 dev->data->rx_queues[i] == &queues[i],
888 "Inconsistent state of rx queues\n");
891 dev->data->tx_queues[i] == &queues[i],
892 "Inconsistent state of tx queues\n");
895 rc = ena_queue_restart(&queues[i]);
899 "failed to restart queue %d type(%d)",
909 static uint32_t ena_get_mtu_conf(struct ena_adapter *adapter)
911 uint32_t max_frame_len = adapter->max_mtu;
913 if (adapter->rte_eth_dev_data->dev_conf.rxmode.offloads &
914 DEV_RX_OFFLOAD_JUMBO_FRAME)
916 adapter->rte_eth_dev_data->dev_conf.rxmode.max_rx_pkt_len;
918 return max_frame_len;
921 static int ena_check_valid_conf(struct ena_adapter *adapter)
923 uint32_t max_frame_len = ena_get_mtu_conf(adapter);
925 if (max_frame_len > adapter->max_mtu || max_frame_len < ENA_MIN_MTU) {
926 PMD_INIT_LOG(ERR, "Unsupported MTU of %d. "
927 "max mtu: %d, min mtu: %d\n",
928 max_frame_len, adapter->max_mtu, ENA_MIN_MTU);
929 return ENA_COM_UNSUPPORTED;
936 ena_calc_queue_size(struct ena_com_dev *ena_dev,
937 u16 *max_tx_sgl_size,
938 struct ena_com_dev_get_features_ctx *get_feat_ctx)
940 uint32_t queue_size = ENA_DEFAULT_RING_SIZE;
942 queue_size = RTE_MIN(queue_size,
943 get_feat_ctx->max_queues.max_cq_depth);
944 queue_size = RTE_MIN(queue_size,
945 get_feat_ctx->max_queues.max_sq_depth);
947 if (ena_dev->tx_mem_queue_type == ENA_ADMIN_PLACEMENT_POLICY_DEV)
948 queue_size = RTE_MIN(queue_size,
949 get_feat_ctx->max_queues.max_llq_depth);
951 /* Round down to power of 2 */
952 if (!rte_is_power_of_2(queue_size))
953 queue_size = rte_align32pow2(queue_size >> 1);
955 if (unlikely(queue_size == 0)) {
956 PMD_INIT_LOG(ERR, "Invalid queue size");
960 *max_tx_sgl_size = RTE_MIN(ENA_PKT_MAX_BUFS,
961 get_feat_ctx->max_queues.max_packet_tx_descs);
966 static void ena_stats_restart(struct rte_eth_dev *dev)
968 struct ena_adapter *adapter =
969 (struct ena_adapter *)(dev->data->dev_private);
971 rte_atomic64_init(&adapter->drv_stats->ierrors);
972 rte_atomic64_init(&adapter->drv_stats->oerrors);
973 rte_atomic64_init(&adapter->drv_stats->rx_nombuf);
976 static int ena_stats_get(struct rte_eth_dev *dev,
977 struct rte_eth_stats *stats)
979 struct ena_admin_basic_stats ena_stats;
980 struct ena_adapter *adapter =
981 (struct ena_adapter *)(dev->data->dev_private);
982 struct ena_com_dev *ena_dev = &adapter->ena_dev;
985 if (rte_eal_process_type() != RTE_PROC_PRIMARY)
988 memset(&ena_stats, 0, sizeof(ena_stats));
989 rc = ena_com_get_dev_basic_stats(ena_dev, &ena_stats);
991 RTE_LOG(ERR, PMD, "Could not retrieve statistics from ENA");
995 /* Set of basic statistics from ENA */
996 stats->ipackets = __MERGE_64B_H_L(ena_stats.rx_pkts_high,
997 ena_stats.rx_pkts_low);
998 stats->opackets = __MERGE_64B_H_L(ena_stats.tx_pkts_high,
999 ena_stats.tx_pkts_low);
1000 stats->ibytes = __MERGE_64B_H_L(ena_stats.rx_bytes_high,
1001 ena_stats.rx_bytes_low);
1002 stats->obytes = __MERGE_64B_H_L(ena_stats.tx_bytes_high,
1003 ena_stats.tx_bytes_low);
1004 stats->imissed = __MERGE_64B_H_L(ena_stats.rx_drops_high,
1005 ena_stats.rx_drops_low);
1007 /* Driver related stats */
1008 stats->ierrors = rte_atomic64_read(&adapter->drv_stats->ierrors);
1009 stats->oerrors = rte_atomic64_read(&adapter->drv_stats->oerrors);
1010 stats->rx_nombuf = rte_atomic64_read(&adapter->drv_stats->rx_nombuf);
1014 static int ena_mtu_set(struct rte_eth_dev *dev, uint16_t mtu)
1016 struct ena_adapter *adapter;
1017 struct ena_com_dev *ena_dev;
1020 ena_assert_msg(dev->data != NULL, "Uninitialized device");
1021 ena_assert_msg(dev->data->dev_private != NULL, "Uninitialized device");
1022 adapter = (struct ena_adapter *)(dev->data->dev_private);
1024 ena_dev = &adapter->ena_dev;
1025 ena_assert_msg(ena_dev != NULL, "Uninitialized device");
1027 if (mtu > ena_get_mtu_conf(adapter) || mtu < ENA_MIN_MTU) {
1029 "Invalid MTU setting. new_mtu: %d "
1030 "max mtu: %d min mtu: %d\n",
1031 mtu, ena_get_mtu_conf(adapter), ENA_MIN_MTU);
1035 rc = ena_com_set_dev_mtu(ena_dev, mtu);
1037 RTE_LOG(ERR, PMD, "Could not set MTU: %d\n", mtu);
1039 RTE_LOG(NOTICE, PMD, "Set MTU: %d\n", mtu);
1044 static int ena_start(struct rte_eth_dev *dev)
1046 struct ena_adapter *adapter =
1047 (struct ena_adapter *)(dev->data->dev_private);
1051 rc = ena_check_valid_conf(adapter);
1055 rc = ena_queue_restart_all(dev, ENA_RING_TYPE_RX);
1059 rc = ena_queue_restart_all(dev, ENA_RING_TYPE_TX);
1063 if (adapter->rte_dev->data->dev_conf.rxmode.mq_mode &
1064 ETH_MQ_RX_RSS_FLAG && adapter->rte_dev->data->nb_rx_queues > 0) {
1065 rc = ena_rss_init_default(adapter);
1070 ena_stats_restart(dev);
1072 adapter->timestamp_wd = rte_get_timer_cycles();
1073 adapter->keep_alive_timeout = ENA_DEVICE_KALIVE_TIMEOUT;
1075 ticks = rte_get_timer_hz();
1076 rte_timer_reset(&adapter->timer_wd, ticks, PERIODICAL, rte_lcore_id(),
1077 ena_timer_wd_callback, adapter);
1079 adapter->state = ENA_ADAPTER_STATE_RUNNING;
1084 static void ena_stop(struct rte_eth_dev *dev)
1086 struct ena_adapter *adapter =
1087 (struct ena_adapter *)(dev->data->dev_private);
1089 rte_timer_stop_sync(&adapter->timer_wd);
1090 ena_free_io_queues_all(adapter);
1092 adapter->state = ENA_ADAPTER_STATE_STOPPED;
1095 static int ena_create_io_queue(struct ena_ring *ring)
1097 struct ena_adapter *adapter;
1098 struct ena_com_dev *ena_dev;
1099 struct ena_com_create_io_ctx ctx =
1100 /* policy set to _HOST just to satisfy icc compiler */
1101 { ENA_ADMIN_PLACEMENT_POLICY_HOST,
1106 adapter = ring->adapter;
1107 ena_dev = &adapter->ena_dev;
1109 if (ring->type == ENA_RING_TYPE_TX) {
1110 ena_qid = ENA_IO_TXQ_IDX(ring->id);
1111 ctx.direction = ENA_COM_IO_QUEUE_DIRECTION_TX;
1112 ctx.mem_queue_type = ena_dev->tx_mem_queue_type;
1113 ctx.queue_size = adapter->tx_ring_size;
1115 ena_qid = ENA_IO_RXQ_IDX(ring->id);
1116 ctx.direction = ENA_COM_IO_QUEUE_DIRECTION_RX;
1117 ctx.queue_size = adapter->rx_ring_size;
1120 ctx.msix_vector = -1; /* interrupts not used */
1121 ctx.numa_node = ena_cpu_to_node(ring->id);
1123 rc = ena_com_create_io_queue(ena_dev, &ctx);
1126 "failed to create io queue #%d (qid:%d) rc: %d\n",
1127 ring->id, ena_qid, rc);
1131 rc = ena_com_get_io_handlers(ena_dev, ena_qid,
1132 &ring->ena_com_io_sq,
1133 &ring->ena_com_io_cq);
1136 "Failed to get io queue handlers. queue num %d rc: %d\n",
1138 ena_com_destroy_io_queue(ena_dev, ena_qid);
1142 if (ring->type == ENA_RING_TYPE_TX)
1143 ena_com_update_numa_node(ring->ena_com_io_cq, ctx.numa_node);
1148 static void ena_free_io_queues_all(struct ena_adapter *adapter)
1150 struct rte_eth_dev *eth_dev = adapter->rte_dev;
1151 struct ena_com_dev *ena_dev = &adapter->ena_dev;
1154 uint16_t nb_rxq = eth_dev->data->nb_rx_queues;
1155 uint16_t nb_txq = eth_dev->data->nb_tx_queues;
1157 for (i = 0; i < nb_txq; ++i) {
1158 ena_qid = ENA_IO_TXQ_IDX(i);
1159 ena_com_destroy_io_queue(ena_dev, ena_qid);
1162 for (i = 0; i < nb_rxq; ++i) {
1163 ena_qid = ENA_IO_RXQ_IDX(i);
1164 ena_com_destroy_io_queue(ena_dev, ena_qid);
1166 ena_rx_queue_release_bufs(&adapter->rx_ring[i]);
1170 static int ena_queue_restart(struct ena_ring *ring)
1174 ena_assert_msg(ring->configured == 1,
1175 "Trying to restart unconfigured queue\n");
1177 rc = ena_create_io_queue(ring);
1179 PMD_INIT_LOG(ERR, "Failed to create IO queue!\n");
1183 ring->next_to_clean = 0;
1184 ring->next_to_use = 0;
1186 if (ring->type == ENA_RING_TYPE_TX)
1189 bufs_num = ring->ring_size - 1;
1190 rc = ena_populate_rx_queue(ring, bufs_num);
1191 if (rc != bufs_num) {
1192 PMD_INIT_LOG(ERR, "Failed to populate rx ring !");
1193 return ENA_COM_FAULT;
1199 static int ena_tx_queue_setup(struct rte_eth_dev *dev,
1202 __rte_unused unsigned int socket_id,
1203 const struct rte_eth_txconf *tx_conf)
1205 struct ena_ring *txq = NULL;
1206 struct ena_adapter *adapter =
1207 (struct ena_adapter *)(dev->data->dev_private);
1210 txq = &adapter->tx_ring[queue_idx];
1212 if (txq->configured) {
1214 "API violation. Queue %d is already configured\n",
1216 return ENA_COM_FAULT;
1219 if (!rte_is_power_of_2(nb_desc)) {
1221 "Unsupported size of TX queue: %d is not a power of 2.",
1226 if (nb_desc > adapter->tx_ring_size) {
1228 "Unsupported size of TX queue (max size: %d)\n",
1229 adapter->tx_ring_size);
1233 txq->port_id = dev->data->port_id;
1234 txq->next_to_clean = 0;
1235 txq->next_to_use = 0;
1236 txq->ring_size = nb_desc;
1238 txq->tx_buffer_info = rte_zmalloc("txq->tx_buffer_info",
1239 sizeof(struct ena_tx_buffer) *
1241 RTE_CACHE_LINE_SIZE);
1242 if (!txq->tx_buffer_info) {
1243 RTE_LOG(ERR, PMD, "failed to alloc mem for tx buffer info\n");
1247 txq->empty_tx_reqs = rte_zmalloc("txq->empty_tx_reqs",
1248 sizeof(u16) * txq->ring_size,
1249 RTE_CACHE_LINE_SIZE);
1250 if (!txq->empty_tx_reqs) {
1251 RTE_LOG(ERR, PMD, "failed to alloc mem for tx reqs\n");
1252 rte_free(txq->tx_buffer_info);
1256 for (i = 0; i < txq->ring_size; i++)
1257 txq->empty_tx_reqs[i] = i;
1259 if (tx_conf != NULL) {
1261 tx_conf->offloads | dev->data->dev_conf.txmode.offloads;
1264 /* Store pointer to this queue in upper layer */
1265 txq->configured = 1;
1266 dev->data->tx_queues[queue_idx] = txq;
1271 static int ena_rx_queue_setup(struct rte_eth_dev *dev,
1274 __rte_unused unsigned int socket_id,
1275 __rte_unused const struct rte_eth_rxconf *rx_conf,
1276 struct rte_mempool *mp)
1278 struct ena_adapter *adapter =
1279 (struct ena_adapter *)(dev->data->dev_private);
1280 struct ena_ring *rxq = NULL;
1283 rxq = &adapter->rx_ring[queue_idx];
1284 if (rxq->configured) {
1286 "API violation. Queue %d is already configured\n",
1288 return ENA_COM_FAULT;
1291 if (!rte_is_power_of_2(nb_desc)) {
1293 "Unsupported size of RX queue: %d is not a power of 2.",
1298 if (nb_desc > adapter->rx_ring_size) {
1300 "Unsupported size of RX queue (max size: %d)\n",
1301 adapter->rx_ring_size);
1305 rxq->port_id = dev->data->port_id;
1306 rxq->next_to_clean = 0;
1307 rxq->next_to_use = 0;
1308 rxq->ring_size = nb_desc;
1311 rxq->rx_buffer_info = rte_zmalloc("rxq->buffer_info",
1312 sizeof(struct rte_mbuf *) * nb_desc,
1313 RTE_CACHE_LINE_SIZE);
1314 if (!rxq->rx_buffer_info) {
1315 RTE_LOG(ERR, PMD, "failed to alloc mem for rx buffer info\n");
1319 rxq->empty_rx_reqs = rte_zmalloc("rxq->empty_rx_reqs",
1320 sizeof(uint16_t) * nb_desc,
1321 RTE_CACHE_LINE_SIZE);
1322 if (!rxq->empty_rx_reqs) {
1323 RTE_LOG(ERR, PMD, "failed to alloc mem for empty rx reqs\n");
1324 rte_free(rxq->rx_buffer_info);
1325 rxq->rx_buffer_info = NULL;
1329 for (i = 0; i < nb_desc; i++)
1330 rxq->empty_tx_reqs[i] = i;
1332 /* Store pointer to this queue in upper layer */
1333 rxq->configured = 1;
1334 dev->data->rx_queues[queue_idx] = rxq;
1339 static int ena_populate_rx_queue(struct ena_ring *rxq, unsigned int count)
1343 uint16_t ring_size = rxq->ring_size;
1344 uint16_t ring_mask = ring_size - 1;
1345 uint16_t next_to_use = rxq->next_to_use;
1346 uint16_t in_use, req_id;
1347 struct rte_mbuf **mbufs = &rxq->rx_buffer_info[0];
1349 if (unlikely(!count))
1352 in_use = rxq->next_to_use - rxq->next_to_clean;
1353 ena_assert_msg(((in_use + count) < ring_size), "bad ring state");
1355 count = RTE_MIN(count,
1356 (uint16_t)(ring_size - (next_to_use & ring_mask)));
1358 /* get resources for incoming packets */
1359 rc = rte_mempool_get_bulk(rxq->mb_pool,
1360 (void **)(&mbufs[next_to_use & ring_mask]),
1362 if (unlikely(rc < 0)) {
1363 rte_atomic64_inc(&rxq->adapter->drv_stats->rx_nombuf);
1364 PMD_RX_LOG(DEBUG, "there are no enough free buffers");
1368 for (i = 0; i < count; i++) {
1369 uint16_t next_to_use_masked = next_to_use & ring_mask;
1370 struct rte_mbuf *mbuf = mbufs[next_to_use_masked];
1371 struct ena_com_buf ebuf;
1373 rte_prefetch0(mbufs[((next_to_use + 4) & ring_mask)]);
1375 req_id = rxq->empty_rx_reqs[next_to_use_masked];
1376 rc = validate_rx_req_id(rxq, req_id);
1377 if (unlikely(rc < 0))
1380 /* prepare physical address for DMA transaction */
1381 ebuf.paddr = mbuf->buf_iova + RTE_PKTMBUF_HEADROOM;
1382 ebuf.len = mbuf->buf_len - RTE_PKTMBUF_HEADROOM;
1383 /* pass resource to device */
1384 rc = ena_com_add_single_rx_desc(rxq->ena_com_io_sq,
1387 rte_mempool_put_bulk(rxq->mb_pool, (void **)(&mbuf),
1389 RTE_LOG(WARNING, PMD, "failed adding rx desc\n");
1395 if (unlikely(i < count))
1396 RTE_LOG(WARNING, PMD, "refilled rx qid %d with only %d "
1397 "buffers (from %d)\n", rxq->id, i, count);
1399 /* When we submitted free recources to device... */
1400 if (likely(i > 0)) {
1401 /* ...let HW know that it can fill buffers with data
1403 * Add memory barrier to make sure the desc were written before
1407 ena_com_write_sq_doorbell(rxq->ena_com_io_sq);
1409 rxq->next_to_use = next_to_use;
1415 static int ena_device_init(struct ena_com_dev *ena_dev,
1416 struct ena_com_dev_get_features_ctx *get_feat_ctx,
1419 uint32_t aenq_groups;
1421 bool readless_supported;
1423 /* Initialize mmio registers */
1424 rc = ena_com_mmio_reg_read_request_init(ena_dev);
1426 RTE_LOG(ERR, PMD, "failed to init mmio read less\n");
1430 /* The PCIe configuration space revision id indicate if mmio reg
1433 readless_supported =
1434 !(((struct rte_pci_device *)ena_dev->dmadev)->id.class_id
1435 & ENA_MMIO_DISABLE_REG_READ);
1436 ena_com_set_mmio_read_mode(ena_dev, readless_supported);
1439 rc = ena_com_dev_reset(ena_dev, ENA_REGS_RESET_NORMAL);
1441 RTE_LOG(ERR, PMD, "cannot reset device\n");
1442 goto err_mmio_read_less;
1445 /* check FW version */
1446 rc = ena_com_validate_version(ena_dev);
1448 RTE_LOG(ERR, PMD, "device version is too low\n");
1449 goto err_mmio_read_less;
1452 ena_dev->dma_addr_bits = ena_com_get_dma_width(ena_dev);
1454 /* ENA device administration layer init */
1455 rc = ena_com_admin_init(ena_dev, &aenq_handlers, true);
1458 "cannot initialize ena admin queue with device\n");
1459 goto err_mmio_read_less;
1462 /* To enable the msix interrupts the driver needs to know the number
1463 * of queues. So the driver uses polling mode to retrieve this
1466 ena_com_set_admin_polling_mode(ena_dev, true);
1468 ena_config_host_info(ena_dev);
1470 /* Get Device Attributes and features */
1471 rc = ena_com_get_dev_attr_feat(ena_dev, get_feat_ctx);
1474 "cannot get attribute for ena device rc= %d\n", rc);
1475 goto err_admin_init;
1478 aenq_groups = BIT(ENA_ADMIN_LINK_CHANGE) |
1479 BIT(ENA_ADMIN_NOTIFICATION) |
1480 BIT(ENA_ADMIN_KEEP_ALIVE) |
1481 BIT(ENA_ADMIN_FATAL_ERROR) |
1482 BIT(ENA_ADMIN_WARNING);
1484 aenq_groups &= get_feat_ctx->aenq.supported_groups;
1485 rc = ena_com_set_aenq_config(ena_dev, aenq_groups);
1487 RTE_LOG(ERR, PMD, "Cannot configure aenq groups rc: %d\n", rc);
1488 goto err_admin_init;
1491 *wd_state = !!(aenq_groups & BIT(ENA_ADMIN_KEEP_ALIVE));
1496 ena_com_admin_destroy(ena_dev);
1499 ena_com_mmio_reg_read_request_destroy(ena_dev);
1504 static void ena_interrupt_handler_rte(void *cb_arg)
1506 struct ena_adapter *adapter = (struct ena_adapter *)cb_arg;
1507 struct ena_com_dev *ena_dev = &adapter->ena_dev;
1509 ena_com_admin_q_comp_intr_handler(ena_dev);
1510 if (likely(adapter->state != ENA_ADAPTER_STATE_CLOSED))
1511 ena_com_aenq_intr_handler(ena_dev, adapter);
1514 static void check_for_missing_keep_alive(struct ena_adapter *adapter)
1516 if (!adapter->wd_state)
1519 if (adapter->keep_alive_timeout == ENA_HW_HINTS_NO_TIMEOUT)
1522 if (unlikely((rte_get_timer_cycles() - adapter->timestamp_wd) >=
1523 adapter->keep_alive_timeout)) {
1524 RTE_LOG(ERR, PMD, "Keep alive timeout\n");
1525 adapter->reset_reason = ENA_REGS_RESET_KEEP_ALIVE_TO;
1526 adapter->trigger_reset = true;
1530 /* Check if admin queue is enabled */
1531 static void check_for_admin_com_state(struct ena_adapter *adapter)
1533 if (unlikely(!ena_com_get_admin_running_state(&adapter->ena_dev))) {
1534 RTE_LOG(ERR, PMD, "ENA admin queue is not in running state!\n");
1535 adapter->reset_reason = ENA_REGS_RESET_ADMIN_TO;
1536 adapter->trigger_reset = true;
1540 static void ena_timer_wd_callback(__rte_unused struct rte_timer *timer,
1543 struct ena_adapter *adapter = (struct ena_adapter *)arg;
1544 struct rte_eth_dev *dev = adapter->rte_dev;
1546 check_for_missing_keep_alive(adapter);
1547 check_for_admin_com_state(adapter);
1549 if (unlikely(adapter->trigger_reset)) {
1550 RTE_LOG(ERR, PMD, "Trigger reset is on\n");
1551 _rte_eth_dev_callback_process(dev, RTE_ETH_EVENT_INTR_RESET,
1556 static int ena_calc_io_queue_num(__rte_unused struct ena_com_dev *ena_dev,
1557 struct ena_com_dev_get_features_ctx *get_feat_ctx)
1559 int io_sq_num, io_cq_num, io_queue_num;
1561 io_sq_num = get_feat_ctx->max_queues.max_sq_num;
1562 io_cq_num = get_feat_ctx->max_queues.max_cq_num;
1564 io_queue_num = RTE_MIN(io_sq_num, io_cq_num);
1566 if (unlikely(io_queue_num == 0)) {
1567 RTE_LOG(ERR, PMD, "Number of IO queues should not be 0\n");
1571 return io_queue_num;
1574 static int eth_ena_dev_init(struct rte_eth_dev *eth_dev)
1576 struct rte_pci_device *pci_dev;
1577 struct rte_intr_handle *intr_handle;
1578 struct ena_adapter *adapter =
1579 (struct ena_adapter *)(eth_dev->data->dev_private);
1580 struct ena_com_dev *ena_dev = &adapter->ena_dev;
1581 struct ena_com_dev_get_features_ctx get_feat_ctx;
1583 u16 tx_sgl_size = 0;
1585 static int adapters_found;
1588 memset(adapter, 0, sizeof(struct ena_adapter));
1589 ena_dev = &adapter->ena_dev;
1591 eth_dev->dev_ops = &ena_dev_ops;
1592 eth_dev->rx_pkt_burst = ð_ena_recv_pkts;
1593 eth_dev->tx_pkt_burst = ð_ena_xmit_pkts;
1594 eth_dev->tx_pkt_prepare = ð_ena_prep_pkts;
1595 adapter->rte_eth_dev_data = eth_dev->data;
1596 adapter->rte_dev = eth_dev;
1598 if (rte_eal_process_type() != RTE_PROC_PRIMARY)
1601 pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev);
1602 adapter->pdev = pci_dev;
1604 PMD_INIT_LOG(INFO, "Initializing %x:%x:%x.%d",
1605 pci_dev->addr.domain,
1607 pci_dev->addr.devid,
1608 pci_dev->addr.function);
1610 intr_handle = &pci_dev->intr_handle;
1612 adapter->regs = pci_dev->mem_resource[ENA_REGS_BAR].addr;
1613 adapter->dev_mem_base = pci_dev->mem_resource[ENA_MEM_BAR].addr;
1615 if (!adapter->regs) {
1616 PMD_INIT_LOG(CRIT, "Failed to access registers BAR(%d)",
1621 ena_dev->reg_bar = adapter->regs;
1622 ena_dev->dmadev = adapter->pdev;
1624 adapter->id_number = adapters_found;
1626 snprintf(adapter->name, ENA_NAME_MAX_LEN, "ena_%d",
1627 adapter->id_number);
1629 /* device specific initialization routine */
1630 rc = ena_device_init(ena_dev, &get_feat_ctx, &wd_state);
1632 PMD_INIT_LOG(CRIT, "Failed to init ENA device");
1635 adapter->wd_state = wd_state;
1637 ena_dev->tx_mem_queue_type = ENA_ADMIN_PLACEMENT_POLICY_HOST;
1638 adapter->num_queues = ena_calc_io_queue_num(ena_dev,
1641 queue_size = ena_calc_queue_size(ena_dev, &tx_sgl_size, &get_feat_ctx);
1642 if (queue_size <= 0 || adapter->num_queues <= 0) {
1644 goto err_device_destroy;
1647 adapter->tx_ring_size = queue_size;
1648 adapter->rx_ring_size = queue_size;
1650 adapter->max_tx_sgl_size = tx_sgl_size;
1652 /* prepare ring structures */
1653 ena_init_rings(adapter);
1655 ena_config_debug_area(adapter);
1657 /* Set max MTU for this device */
1658 adapter->max_mtu = get_feat_ctx.dev_attr.max_mtu;
1660 /* set device support for TSO */
1661 adapter->tso4_supported = get_feat_ctx.offload.tx &
1662 ENA_ADMIN_FEATURE_OFFLOAD_DESC_TSO_IPV4_MASK;
1664 /* Copy MAC address and point DPDK to it */
1665 eth_dev->data->mac_addrs = (struct ether_addr *)adapter->mac_addr;
1666 ether_addr_copy((struct ether_addr *)get_feat_ctx.dev_attr.mac_addr,
1667 (struct ether_addr *)adapter->mac_addr);
1669 adapter->drv_stats = rte_zmalloc("adapter stats",
1670 sizeof(*adapter->drv_stats),
1671 RTE_CACHE_LINE_SIZE);
1672 if (!adapter->drv_stats) {
1673 RTE_LOG(ERR, PMD, "failed to alloc mem for adapter stats\n");
1675 goto err_delete_debug_area;
1678 rte_intr_callback_register(intr_handle,
1679 ena_interrupt_handler_rte,
1681 rte_intr_enable(intr_handle);
1682 ena_com_set_admin_polling_mode(ena_dev, false);
1683 ena_com_admin_aenq_enable(ena_dev);
1685 if (adapters_found == 0)
1686 rte_timer_subsystem_init();
1687 rte_timer_init(&adapter->timer_wd);
1690 adapter->state = ENA_ADAPTER_STATE_INIT;
1694 err_delete_debug_area:
1695 ena_com_delete_debug_area(ena_dev);
1698 ena_com_delete_host_info(ena_dev);
1699 ena_com_admin_destroy(ena_dev);
1705 static int eth_ena_dev_uninit(struct rte_eth_dev *eth_dev)
1707 struct ena_adapter *adapter =
1708 (struct ena_adapter *)(eth_dev->data->dev_private);
1710 if (rte_eal_process_type() != RTE_PROC_PRIMARY)
1713 if (adapter->state != ENA_ADAPTER_STATE_CLOSED)
1716 eth_dev->dev_ops = NULL;
1717 eth_dev->rx_pkt_burst = NULL;
1718 eth_dev->tx_pkt_burst = NULL;
1719 eth_dev->tx_pkt_prepare = NULL;
1721 adapter->state = ENA_ADAPTER_STATE_FREE;
1726 static int ena_dev_configure(struct rte_eth_dev *dev)
1728 struct ena_adapter *adapter =
1729 (struct ena_adapter *)(dev->data->dev_private);
1731 adapter->state = ENA_ADAPTER_STATE_CONFIG;
1733 adapter->tx_selected_offloads = dev->data->dev_conf.txmode.offloads;
1734 adapter->rx_selected_offloads = dev->data->dev_conf.rxmode.offloads;
1738 static void ena_init_rings(struct ena_adapter *adapter)
1742 for (i = 0; i < adapter->num_queues; i++) {
1743 struct ena_ring *ring = &adapter->tx_ring[i];
1745 ring->configured = 0;
1746 ring->type = ENA_RING_TYPE_TX;
1747 ring->adapter = adapter;
1749 ring->tx_mem_queue_type = adapter->ena_dev.tx_mem_queue_type;
1750 ring->tx_max_header_size = adapter->ena_dev.tx_max_header_size;
1751 ring->sgl_size = adapter->max_tx_sgl_size;
1754 for (i = 0; i < adapter->num_queues; i++) {
1755 struct ena_ring *ring = &adapter->rx_ring[i];
1757 ring->configured = 0;
1758 ring->type = ENA_RING_TYPE_RX;
1759 ring->adapter = adapter;
1764 static void ena_infos_get(struct rte_eth_dev *dev,
1765 struct rte_eth_dev_info *dev_info)
1767 struct ena_adapter *adapter;
1768 struct ena_com_dev *ena_dev;
1769 struct ena_com_dev_get_features_ctx feat;
1770 uint64_t rx_feat = 0, tx_feat = 0;
1773 ena_assert_msg(dev->data != NULL, "Uninitialized device");
1774 ena_assert_msg(dev->data->dev_private != NULL, "Uninitialized device");
1775 adapter = (struct ena_adapter *)(dev->data->dev_private);
1777 ena_dev = &adapter->ena_dev;
1778 ena_assert_msg(ena_dev != NULL, "Uninitialized device");
1780 dev_info->speed_capa =
1782 ETH_LINK_SPEED_2_5G |
1784 ETH_LINK_SPEED_10G |
1785 ETH_LINK_SPEED_25G |
1786 ETH_LINK_SPEED_40G |
1787 ETH_LINK_SPEED_50G |
1788 ETH_LINK_SPEED_100G;
1790 /* Get supported features from HW */
1791 rc = ena_com_get_dev_attr_feat(ena_dev, &feat);
1794 "Cannot get attribute for ena device rc= %d\n", rc);
1798 /* Set Tx & Rx features available for device */
1799 if (feat.offload.tx & ENA_ADMIN_FEATURE_OFFLOAD_DESC_TSO_IPV4_MASK)
1800 tx_feat |= DEV_TX_OFFLOAD_TCP_TSO;
1802 if (feat.offload.tx &
1803 ENA_ADMIN_FEATURE_OFFLOAD_DESC_TX_L4_IPV4_CSUM_PART_MASK)
1804 tx_feat |= DEV_TX_OFFLOAD_IPV4_CKSUM |
1805 DEV_TX_OFFLOAD_UDP_CKSUM |
1806 DEV_TX_OFFLOAD_TCP_CKSUM;
1808 if (feat.offload.rx_supported &
1809 ENA_ADMIN_FEATURE_OFFLOAD_DESC_RX_L4_IPV4_CSUM_MASK)
1810 rx_feat |= DEV_RX_OFFLOAD_IPV4_CKSUM |
1811 DEV_RX_OFFLOAD_UDP_CKSUM |
1812 DEV_RX_OFFLOAD_TCP_CKSUM;
1814 rx_feat |= DEV_RX_OFFLOAD_JUMBO_FRAME;
1816 /* Inform framework about available features */
1817 dev_info->rx_offload_capa = rx_feat;
1818 dev_info->rx_queue_offload_capa = rx_feat;
1819 dev_info->tx_offload_capa = tx_feat;
1820 dev_info->tx_queue_offload_capa = tx_feat;
1822 dev_info->min_rx_bufsize = ENA_MIN_FRAME_LEN;
1823 dev_info->max_rx_pktlen = adapter->max_mtu;
1824 dev_info->max_mac_addrs = 1;
1826 dev_info->max_rx_queues = adapter->num_queues;
1827 dev_info->max_tx_queues = adapter->num_queues;
1828 dev_info->reta_size = ENA_RX_RSS_TABLE_SIZE;
1830 adapter->tx_supported_offloads = tx_feat;
1831 adapter->rx_supported_offloads = rx_feat;
1833 dev_info->rx_desc_lim.nb_max = ENA_MAX_RING_DESC;
1834 dev_info->rx_desc_lim.nb_min = ENA_MIN_RING_DESC;
1836 dev_info->tx_desc_lim.nb_max = ENA_MAX_RING_DESC;
1837 dev_info->tx_desc_lim.nb_min = ENA_MIN_RING_DESC;
1838 dev_info->tx_desc_lim.nb_seg_max = RTE_MIN(ENA_PKT_MAX_BUFS,
1839 feat.max_queues.max_packet_tx_descs);
1840 dev_info->tx_desc_lim.nb_mtu_seg_max = RTE_MIN(ENA_PKT_MAX_BUFS,
1841 feat.max_queues.max_packet_tx_descs);
1844 static uint16_t eth_ena_recv_pkts(void *rx_queue, struct rte_mbuf **rx_pkts,
1847 struct ena_ring *rx_ring = (struct ena_ring *)(rx_queue);
1848 unsigned int ring_size = rx_ring->ring_size;
1849 unsigned int ring_mask = ring_size - 1;
1850 uint16_t next_to_clean = rx_ring->next_to_clean;
1851 uint16_t desc_in_use = 0;
1853 unsigned int recv_idx = 0;
1854 struct rte_mbuf *mbuf = NULL;
1855 struct rte_mbuf *mbuf_head = NULL;
1856 struct rte_mbuf *mbuf_prev = NULL;
1857 struct rte_mbuf **rx_buff_info = rx_ring->rx_buffer_info;
1858 unsigned int completed;
1860 struct ena_com_rx_ctx ena_rx_ctx;
1863 /* Check adapter state */
1864 if (unlikely(rx_ring->adapter->state != ENA_ADAPTER_STATE_RUNNING)) {
1866 "Trying to receive pkts while device is NOT running\n");
1870 desc_in_use = rx_ring->next_to_use - next_to_clean;
1871 if (unlikely(nb_pkts > desc_in_use))
1872 nb_pkts = desc_in_use;
1874 for (completed = 0; completed < nb_pkts; completed++) {
1877 ena_rx_ctx.max_bufs = rx_ring->ring_size;
1878 ena_rx_ctx.ena_bufs = rx_ring->ena_bufs;
1879 ena_rx_ctx.descs = 0;
1880 /* receive packet context */
1881 rc = ena_com_rx_pkt(rx_ring->ena_com_io_cq,
1882 rx_ring->ena_com_io_sq,
1885 RTE_LOG(ERR, PMD, "ena_com_rx_pkt error %d\n", rc);
1886 rx_ring->adapter->trigger_reset = true;
1890 if (unlikely(ena_rx_ctx.descs == 0))
1893 while (segments < ena_rx_ctx.descs) {
1894 req_id = ena_rx_ctx.ena_bufs[segments].req_id;
1895 rc = validate_rx_req_id(rx_ring, req_id);
1899 mbuf = rx_buff_info[req_id];
1900 mbuf->data_len = ena_rx_ctx.ena_bufs[segments].len;
1901 mbuf->data_off = RTE_PKTMBUF_HEADROOM;
1904 if (unlikely(segments == 0)) {
1905 mbuf->nb_segs = ena_rx_ctx.descs;
1906 mbuf->port = rx_ring->port_id;
1910 /* for multi-segment pkts create mbuf chain */
1911 mbuf_prev->next = mbuf;
1913 mbuf_head->pkt_len += mbuf->data_len;
1916 rx_ring->empty_rx_reqs[next_to_clean & ring_mask] =
1922 /* fill mbuf attributes if any */
1923 ena_rx_mbuf_prepare(mbuf_head, &ena_rx_ctx);
1924 mbuf_head->hash.rss = ena_rx_ctx.hash;
1926 /* pass to DPDK application head mbuf */
1927 rx_pkts[recv_idx] = mbuf_head;
1931 rx_ring->next_to_clean = next_to_clean;
1933 desc_in_use = desc_in_use - completed + 1;
1934 /* Burst refill to save doorbells, memory barriers, const interval */
1935 if (ring_size - desc_in_use > ENA_RING_DESCS_RATIO(ring_size))
1936 ena_populate_rx_queue(rx_ring, ring_size - desc_in_use);
1942 eth_ena_prep_pkts(void *tx_queue, struct rte_mbuf **tx_pkts,
1948 struct ena_ring *tx_ring = (struct ena_ring *)(tx_queue);
1949 struct ipv4_hdr *ip_hdr;
1951 uint16_t frag_field;
1953 for (i = 0; i != nb_pkts; i++) {
1955 ol_flags = m->ol_flags;
1957 if (!(ol_flags & PKT_TX_IPV4))
1960 /* If there was not L2 header length specified, assume it is
1961 * length of the ethernet header.
1963 if (unlikely(m->l2_len == 0))
1964 m->l2_len = sizeof(struct ether_hdr);
1966 ip_hdr = rte_pktmbuf_mtod_offset(m, struct ipv4_hdr *,
1968 frag_field = rte_be_to_cpu_16(ip_hdr->fragment_offset);
1970 if ((frag_field & IPV4_HDR_DF_FLAG) != 0) {
1971 m->packet_type |= RTE_PTYPE_L4_NONFRAG;
1973 /* If IPv4 header has DF flag enabled and TSO support is
1974 * disabled, partial chcecksum should not be calculated.
1976 if (!tx_ring->adapter->tso4_supported)
1980 if ((ol_flags & ENA_TX_OFFLOAD_NOTSUP_MASK) != 0 ||
1981 (ol_flags & PKT_TX_L4_MASK) ==
1982 PKT_TX_SCTP_CKSUM) {
1983 rte_errno = -ENOTSUP;
1987 #ifdef RTE_LIBRTE_ETHDEV_DEBUG
1988 ret = rte_validate_tx_offload(m);
1995 /* In case we are supposed to TSO and have DF not set (DF=0)
1996 * hardware must be provided with partial checksum, otherwise
1997 * it will take care of necessary calculations.
2000 ret = rte_net_intel_cksum_flags_prepare(m,
2001 ol_flags & ~PKT_TX_TCP_SEG);
2011 static void ena_update_hints(struct ena_adapter *adapter,
2012 struct ena_admin_ena_hw_hints *hints)
2014 if (hints->admin_completion_tx_timeout)
2015 adapter->ena_dev.admin_queue.completion_timeout =
2016 hints->admin_completion_tx_timeout * 1000;
2018 if (hints->mmio_read_timeout)
2019 /* convert to usec */
2020 adapter->ena_dev.mmio_read.reg_read_to =
2021 hints->mmio_read_timeout * 1000;
2023 if (hints->driver_watchdog_timeout) {
2024 if (hints->driver_watchdog_timeout == ENA_HW_HINTS_NO_TIMEOUT)
2025 adapter->keep_alive_timeout = ENA_HW_HINTS_NO_TIMEOUT;
2027 // Convert msecs to ticks
2028 adapter->keep_alive_timeout =
2029 (hints->driver_watchdog_timeout *
2030 rte_get_timer_hz()) / 1000;
2034 static int ena_check_and_linearize_mbuf(struct ena_ring *tx_ring,
2035 struct rte_mbuf *mbuf)
2037 int num_segments, rc;
2039 num_segments = mbuf->nb_segs;
2041 if (likely(num_segments < tx_ring->sgl_size))
2044 rc = rte_pktmbuf_linearize(mbuf);
2046 RTE_LOG(WARNING, PMD, "Mbuf linearize failed\n");
2051 static uint16_t eth_ena_xmit_pkts(void *tx_queue, struct rte_mbuf **tx_pkts,
2054 struct ena_ring *tx_ring = (struct ena_ring *)(tx_queue);
2055 uint16_t next_to_use = tx_ring->next_to_use;
2056 uint16_t next_to_clean = tx_ring->next_to_clean;
2057 struct rte_mbuf *mbuf;
2058 unsigned int ring_size = tx_ring->ring_size;
2059 unsigned int ring_mask = ring_size - 1;
2060 struct ena_com_tx_ctx ena_tx_ctx;
2061 struct ena_tx_buffer *tx_info;
2062 struct ena_com_buf *ebuf;
2063 uint16_t rc, req_id, total_tx_descs = 0;
2064 uint16_t sent_idx = 0, empty_tx_reqs;
2067 /* Check adapter state */
2068 if (unlikely(tx_ring->adapter->state != ENA_ADAPTER_STATE_RUNNING)) {
2070 "Trying to xmit pkts while device is NOT running\n");
2074 empty_tx_reqs = ring_size - (next_to_use - next_to_clean);
2075 if (nb_pkts > empty_tx_reqs)
2076 nb_pkts = empty_tx_reqs;
2078 for (sent_idx = 0; sent_idx < nb_pkts; sent_idx++) {
2079 mbuf = tx_pkts[sent_idx];
2081 rc = ena_check_and_linearize_mbuf(tx_ring, mbuf);
2085 req_id = tx_ring->empty_tx_reqs[next_to_use & ring_mask];
2086 tx_info = &tx_ring->tx_buffer_info[req_id];
2087 tx_info->mbuf = mbuf;
2088 tx_info->num_of_bufs = 0;
2089 ebuf = tx_info->bufs;
2091 /* Prepare TX context */
2092 memset(&ena_tx_ctx, 0x0, sizeof(struct ena_com_tx_ctx));
2093 memset(&ena_tx_ctx.ena_meta, 0x0,
2094 sizeof(struct ena_com_tx_meta));
2095 ena_tx_ctx.ena_bufs = ebuf;
2096 ena_tx_ctx.req_id = req_id;
2097 if (tx_ring->tx_mem_queue_type ==
2098 ENA_ADMIN_PLACEMENT_POLICY_DEV) {
2099 /* prepare the push buffer with
2100 * virtual address of the data
2102 ena_tx_ctx.header_len =
2103 RTE_MIN(mbuf->data_len,
2104 tx_ring->tx_max_header_size);
2105 ena_tx_ctx.push_header =
2106 (void *)((char *)mbuf->buf_addr +
2108 } /* there's no else as we take advantage of memset zeroing */
2110 /* Set TX offloads flags, if applicable */
2111 ena_tx_mbuf_prepare(mbuf, &ena_tx_ctx, tx_ring->offloads);
2113 if (unlikely(mbuf->ol_flags &
2114 (PKT_RX_L4_CKSUM_BAD | PKT_RX_IP_CKSUM_BAD)))
2115 rte_atomic64_inc(&tx_ring->adapter->drv_stats->ierrors);
2117 rte_prefetch0(tx_pkts[(sent_idx + 4) & ring_mask]);
2119 /* Process first segment taking into
2120 * consideration pushed header
2122 if (mbuf->data_len > ena_tx_ctx.header_len) {
2123 ebuf->paddr = mbuf->buf_iova +
2125 ena_tx_ctx.header_len;
2126 ebuf->len = mbuf->data_len - ena_tx_ctx.header_len;
2128 tx_info->num_of_bufs++;
2131 while ((mbuf = mbuf->next) != NULL) {
2132 ebuf->paddr = mbuf->buf_iova + mbuf->data_off;
2133 ebuf->len = mbuf->data_len;
2135 tx_info->num_of_bufs++;
2138 ena_tx_ctx.num_bufs = tx_info->num_of_bufs;
2140 /* Write data to device */
2141 rc = ena_com_prepare_tx(tx_ring->ena_com_io_sq,
2142 &ena_tx_ctx, &nb_hw_desc);
2146 tx_info->tx_descs = nb_hw_desc;
2151 /* If there are ready packets to be xmitted... */
2153 /* ...let HW do its best :-) */
2155 ena_com_write_sq_doorbell(tx_ring->ena_com_io_sq);
2157 tx_ring->next_to_use = next_to_use;
2160 /* Clear complete packets */
2161 while (ena_com_tx_comp_req_id_get(tx_ring->ena_com_io_cq, &req_id) >= 0) {
2162 rc = validate_tx_req_id(tx_ring, req_id);
2166 /* Get Tx info & store how many descs were processed */
2167 tx_info = &tx_ring->tx_buffer_info[req_id];
2168 total_tx_descs += tx_info->tx_descs;
2170 /* Free whole mbuf chain */
2171 mbuf = tx_info->mbuf;
2172 rte_pktmbuf_free(mbuf);
2173 tx_info->mbuf = NULL;
2175 /* Put back descriptor to the ring for reuse */
2176 tx_ring->empty_tx_reqs[next_to_clean & ring_mask] = req_id;
2179 /* If too many descs to clean, leave it for another run */
2180 if (unlikely(total_tx_descs > ENA_RING_DESCS_RATIO(ring_size)))
2184 if (total_tx_descs > 0) {
2185 /* acknowledge completion of sent packets */
2186 ena_com_comp_ack(tx_ring->ena_com_io_sq, total_tx_descs);
2187 tx_ring->next_to_clean = next_to_clean;
2193 /*********************************************************************
2195 *********************************************************************/
2196 static int eth_ena_pci_probe(struct rte_pci_driver *pci_drv __rte_unused,
2197 struct rte_pci_device *pci_dev)
2199 return rte_eth_dev_pci_generic_probe(pci_dev,
2200 sizeof(struct ena_adapter), eth_ena_dev_init);
2203 static int eth_ena_pci_remove(struct rte_pci_device *pci_dev)
2205 return rte_eth_dev_pci_generic_remove(pci_dev, eth_ena_dev_uninit);
2208 static struct rte_pci_driver rte_ena_pmd = {
2209 .id_table = pci_id_ena_map,
2210 .drv_flags = RTE_PCI_DRV_NEED_MAPPING | RTE_PCI_DRV_INTR_LSC |
2211 RTE_PCI_DRV_WC_ACTIVATE,
2212 .probe = eth_ena_pci_probe,
2213 .remove = eth_ena_pci_remove,
2216 RTE_PMD_REGISTER_PCI(net_ena, rte_ena_pmd);
2217 RTE_PMD_REGISTER_PCI_TABLE(net_ena, pci_id_ena_map);
2218 RTE_PMD_REGISTER_KMOD_DEP(net_ena, "* igb_uio | uio_pci_generic | vfio-pci");
2220 RTE_INIT(ena_init_log)
2222 ena_logtype_init = rte_log_register("pmd.net.ena.init");
2223 if (ena_logtype_init >= 0)
2224 rte_log_set_level(ena_logtype_init, RTE_LOG_NOTICE);
2225 ena_logtype_driver = rte_log_register("pmd.net.ena.driver");
2226 if (ena_logtype_driver >= 0)
2227 rte_log_set_level(ena_logtype_driver, RTE_LOG_NOTICE);
2230 /******************************************************************************
2231 ******************************** AENQ Handlers *******************************
2232 *****************************************************************************/
2233 static void ena_update_on_link_change(void *adapter_data,
2234 struct ena_admin_aenq_entry *aenq_e)
2236 struct rte_eth_dev *eth_dev;
2237 struct ena_adapter *adapter;
2238 struct ena_admin_aenq_link_change_desc *aenq_link_desc;
2241 adapter = (struct ena_adapter *)adapter_data;
2242 aenq_link_desc = (struct ena_admin_aenq_link_change_desc *)aenq_e;
2243 eth_dev = adapter->rte_dev;
2245 status = get_ena_admin_aenq_link_change_desc_link_status(aenq_link_desc);
2246 adapter->link_status = status;
2248 ena_link_update(eth_dev, 0);
2249 _rte_eth_dev_callback_process(eth_dev, RTE_ETH_EVENT_INTR_LSC, NULL);
2252 static void ena_notification(void *data,
2253 struct ena_admin_aenq_entry *aenq_e)
2255 struct ena_adapter *adapter = (struct ena_adapter *)data;
2256 struct ena_admin_ena_hw_hints *hints;
2258 if (aenq_e->aenq_common_desc.group != ENA_ADMIN_NOTIFICATION)
2259 RTE_LOG(WARNING, PMD, "Invalid group(%x) expected %x\n",
2260 aenq_e->aenq_common_desc.group,
2261 ENA_ADMIN_NOTIFICATION);
2263 switch (aenq_e->aenq_common_desc.syndrom) {
2264 case ENA_ADMIN_UPDATE_HINTS:
2265 hints = (struct ena_admin_ena_hw_hints *)
2266 (&aenq_e->inline_data_w4);
2267 ena_update_hints(adapter, hints);
2270 RTE_LOG(ERR, PMD, "Invalid aenq notification link state %d\n",
2271 aenq_e->aenq_common_desc.syndrom);
2275 static void ena_keep_alive(void *adapter_data,
2276 __rte_unused struct ena_admin_aenq_entry *aenq_e)
2278 struct ena_adapter *adapter = (struct ena_adapter *)adapter_data;
2280 adapter->timestamp_wd = rte_get_timer_cycles();
2284 * This handler will called for unknown event group or unimplemented handlers
2286 static void unimplemented_aenq_handler(__rte_unused void *data,
2287 __rte_unused struct ena_admin_aenq_entry *aenq_e)
2289 RTE_LOG(ERR, PMD, "Unknown event was received or event with "
2290 "unimplemented handler\n");
2293 static struct ena_aenq_handlers aenq_handlers = {
2295 [ENA_ADMIN_LINK_CHANGE] = ena_update_on_link_change,
2296 [ENA_ADMIN_NOTIFICATION] = ena_notification,
2297 [ENA_ADMIN_KEEP_ALIVE] = ena_keep_alive
2299 .unimplemented_handler = unimplemented_aenq_handler