1 /* SPDX-License-Identifier: BSD-3-Clause
2 * Copyright(c) 2018-2019 Hisilicon Limited.
6 #include <rte_bus_pci.h>
7 #include <ethdev_pci.h>
10 #include "hns3_ethdev.h"
11 #include "hns3_logs.h"
12 #include "hns3_rxtx.h"
13 #include "hns3_intr.h"
14 #include "hns3_regs.h"
18 #define HNS3_DEFAULT_PORT_CONF_BURST_SIZE 32
19 #define HNS3_DEFAULT_PORT_CONF_QUEUES_NUM 1
21 #define HNS3_SERVICE_INTERVAL 1000000 /* us */
22 #define HNS3_INVALID_PVID 0xFFFF
24 #define HNS3_FILTER_TYPE_VF 0
25 #define HNS3_FILTER_TYPE_PORT 1
26 #define HNS3_FILTER_FE_EGRESS_V1_B BIT(0)
27 #define HNS3_FILTER_FE_NIC_INGRESS_B BIT(0)
28 #define HNS3_FILTER_FE_NIC_EGRESS_B BIT(1)
29 #define HNS3_FILTER_FE_ROCE_INGRESS_B BIT(2)
30 #define HNS3_FILTER_FE_ROCE_EGRESS_B BIT(3)
31 #define HNS3_FILTER_FE_EGRESS (HNS3_FILTER_FE_NIC_EGRESS_B \
32 | HNS3_FILTER_FE_ROCE_EGRESS_B)
33 #define HNS3_FILTER_FE_INGRESS (HNS3_FILTER_FE_NIC_INGRESS_B \
34 | HNS3_FILTER_FE_ROCE_INGRESS_B)
36 /* Reset related Registers */
37 #define HNS3_GLOBAL_RESET_BIT 0
38 #define HNS3_CORE_RESET_BIT 1
39 #define HNS3_IMP_RESET_BIT 2
40 #define HNS3_FUN_RST_ING_B 0
42 #define HNS3_VECTOR0_IMP_RESET_INT_B 1
43 #define HNS3_VECTOR0_IMP_CMDQ_ERR_B 4U
44 #define HNS3_VECTOR0_IMP_RD_POISON_B 5U
45 #define HNS3_VECTOR0_ALL_MSIX_ERR_B 6U
47 #define HNS3_RESET_WAIT_MS 100
48 #define HNS3_RESET_WAIT_CNT 200
50 /* FEC mode order defined in HNS3 hardware */
51 #define HNS3_HW_FEC_MODE_NOFEC 0
52 #define HNS3_HW_FEC_MODE_BASER 1
53 #define HNS3_HW_FEC_MODE_RS 2
56 HNS3_VECTOR0_EVENT_RST,
57 HNS3_VECTOR0_EVENT_MBX,
58 HNS3_VECTOR0_EVENT_ERR,
59 HNS3_VECTOR0_EVENT_OTHER,
62 static const struct rte_eth_fec_capa speed_fec_capa_tbl[] = {
63 { ETH_SPEED_NUM_10G, RTE_ETH_FEC_MODE_CAPA_MASK(NOFEC) |
64 RTE_ETH_FEC_MODE_CAPA_MASK(AUTO) |
65 RTE_ETH_FEC_MODE_CAPA_MASK(BASER) },
67 { ETH_SPEED_NUM_25G, RTE_ETH_FEC_MODE_CAPA_MASK(NOFEC) |
68 RTE_ETH_FEC_MODE_CAPA_MASK(AUTO) |
69 RTE_ETH_FEC_MODE_CAPA_MASK(BASER) |
70 RTE_ETH_FEC_MODE_CAPA_MASK(RS) },
72 { ETH_SPEED_NUM_40G, RTE_ETH_FEC_MODE_CAPA_MASK(NOFEC) |
73 RTE_ETH_FEC_MODE_CAPA_MASK(AUTO) |
74 RTE_ETH_FEC_MODE_CAPA_MASK(BASER) },
76 { ETH_SPEED_NUM_50G, RTE_ETH_FEC_MODE_CAPA_MASK(NOFEC) |
77 RTE_ETH_FEC_MODE_CAPA_MASK(AUTO) |
78 RTE_ETH_FEC_MODE_CAPA_MASK(BASER) |
79 RTE_ETH_FEC_MODE_CAPA_MASK(RS) },
81 { ETH_SPEED_NUM_100G, RTE_ETH_FEC_MODE_CAPA_MASK(NOFEC) |
82 RTE_ETH_FEC_MODE_CAPA_MASK(AUTO) |
83 RTE_ETH_FEC_MODE_CAPA_MASK(RS) },
85 { ETH_SPEED_NUM_200G, RTE_ETH_FEC_MODE_CAPA_MASK(NOFEC) |
86 RTE_ETH_FEC_MODE_CAPA_MASK(AUTO) |
87 RTE_ETH_FEC_MODE_CAPA_MASK(RS) }
90 static enum hns3_reset_level hns3_get_reset_level(struct hns3_adapter *hns,
92 static int hns3_dev_mtu_set(struct rte_eth_dev *dev, uint16_t mtu);
93 static int hns3_vlan_pvid_configure(struct hns3_adapter *hns, uint16_t pvid,
95 static int hns3_update_speed_duplex(struct rte_eth_dev *eth_dev);
97 static int hns3_add_mc_addr(struct hns3_hw *hw,
98 struct rte_ether_addr *mac_addr);
99 static int hns3_remove_mc_addr(struct hns3_hw *hw,
100 struct rte_ether_addr *mac_addr);
101 static int hns3_restore_fec(struct hns3_hw *hw);
102 static int hns3_query_dev_fec_info(struct hns3_hw *hw);
104 void hns3_ether_format_addr(char *buf, uint16_t size,
105 const struct rte_ether_addr *ether_addr)
107 snprintf(buf, size, "%02X:**:**:**:%02X:%02X",
108 ether_addr->addr_bytes[0],
109 ether_addr->addr_bytes[4],
110 ether_addr->addr_bytes[5]);
114 hns3_pf_disable_irq0(struct hns3_hw *hw)
116 hns3_write_dev(hw, HNS3_MISC_VECTOR_REG_BASE, 0);
120 hns3_pf_enable_irq0(struct hns3_hw *hw)
122 hns3_write_dev(hw, HNS3_MISC_VECTOR_REG_BASE, 1);
125 static enum hns3_evt_cause
126 hns3_check_event_cause(struct hns3_adapter *hns, uint32_t *clearval)
128 struct hns3_hw *hw = &hns->hw;
129 uint32_t vector0_int_stats;
130 uint32_t cmdq_src_val;
131 uint32_t hw_err_src_reg;
133 enum hns3_evt_cause ret;
135 /* fetch the events from their corresponding regs */
136 vector0_int_stats = hns3_read_dev(hw, HNS3_VECTOR0_OTHER_INT_STS_REG);
137 cmdq_src_val = hns3_read_dev(hw, HNS3_VECTOR0_CMDQ_SRC_REG);
138 hw_err_src_reg = hns3_read_dev(hw, HNS3_RAS_PF_OTHER_INT_STS_REG);
141 * Assumption: If by any chance reset and mailbox events are reported
142 * together then we will only process reset event and defer the
143 * processing of the mailbox events. Since, we would have not cleared
144 * RX CMDQ event this time we would receive again another interrupt
145 * from H/W just for the mailbox.
147 if (BIT(HNS3_VECTOR0_IMPRESET_INT_B) & vector0_int_stats) { /* IMP */
148 rte_atomic16_set(&hw->reset.disable_cmd, 1);
149 hns3_atomic_set_bit(HNS3_IMP_RESET, &hw->reset.pending);
150 val = BIT(HNS3_VECTOR0_IMPRESET_INT_B);
152 hw->reset.stats.imp_cnt++;
153 hns3_warn(hw, "IMP reset detected, clear reset status");
155 hns3_schedule_delayed_reset(hns);
156 hns3_warn(hw, "IMP reset detected, don't clear reset status");
159 ret = HNS3_VECTOR0_EVENT_RST;
164 if (BIT(HNS3_VECTOR0_GLOBALRESET_INT_B) & vector0_int_stats) {
165 rte_atomic16_set(&hw->reset.disable_cmd, 1);
166 hns3_atomic_set_bit(HNS3_GLOBAL_RESET, &hw->reset.pending);
167 val = BIT(HNS3_VECTOR0_GLOBALRESET_INT_B);
169 hw->reset.stats.global_cnt++;
170 hns3_warn(hw, "Global reset detected, clear reset status");
172 hns3_schedule_delayed_reset(hns);
173 hns3_warn(hw, "Global reset detected, don't clear reset status");
176 ret = HNS3_VECTOR0_EVENT_RST;
180 /* check for vector0 msix event source */
181 if (vector0_int_stats & HNS3_VECTOR0_REG_MSIX_MASK ||
182 hw_err_src_reg & HNS3_RAS_REG_NFE_MASK) {
183 val = vector0_int_stats | hw_err_src_reg;
184 ret = HNS3_VECTOR0_EVENT_ERR;
188 /* check for vector0 mailbox(=CMDQ RX) event source */
189 if (BIT(HNS3_VECTOR0_RX_CMDQ_INT_B) & cmdq_src_val) {
190 cmdq_src_val &= ~BIT(HNS3_VECTOR0_RX_CMDQ_INT_B);
192 ret = HNS3_VECTOR0_EVENT_MBX;
196 if (clearval && (vector0_int_stats || cmdq_src_val || hw_err_src_reg))
197 hns3_warn(hw, "vector0_int_stats:0x%x cmdq_src_val:0x%x hw_err_src_reg:0x%x",
198 vector0_int_stats, cmdq_src_val, hw_err_src_reg);
199 val = vector0_int_stats;
200 ret = HNS3_VECTOR0_EVENT_OTHER;
209 hns3_clear_event_cause(struct hns3_hw *hw, uint32_t event_type, uint32_t regclr)
211 if (event_type == HNS3_VECTOR0_EVENT_RST)
212 hns3_write_dev(hw, HNS3_MISC_RESET_STS_REG, regclr);
213 else if (event_type == HNS3_VECTOR0_EVENT_MBX)
214 hns3_write_dev(hw, HNS3_VECTOR0_CMDQ_SRC_REG, regclr);
218 hns3_clear_all_event_cause(struct hns3_hw *hw)
220 uint32_t vector0_int_stats;
221 vector0_int_stats = hns3_read_dev(hw, HNS3_VECTOR0_OTHER_INT_STS_REG);
223 if (BIT(HNS3_VECTOR0_IMPRESET_INT_B) & vector0_int_stats)
224 hns3_warn(hw, "Probe during IMP reset interrupt");
226 if (BIT(HNS3_VECTOR0_GLOBALRESET_INT_B) & vector0_int_stats)
227 hns3_warn(hw, "Probe during Global reset interrupt");
229 hns3_clear_event_cause(hw, HNS3_VECTOR0_EVENT_RST,
230 BIT(HNS3_VECTOR0_IMPRESET_INT_B) |
231 BIT(HNS3_VECTOR0_GLOBALRESET_INT_B) |
232 BIT(HNS3_VECTOR0_CORERESET_INT_B));
233 hns3_clear_event_cause(hw, HNS3_VECTOR0_EVENT_MBX, 0);
237 hns3_interrupt_handler(void *param)
239 struct rte_eth_dev *dev = (struct rte_eth_dev *)param;
240 struct hns3_adapter *hns = dev->data->dev_private;
241 struct hns3_hw *hw = &hns->hw;
242 enum hns3_evt_cause event_cause;
243 uint32_t clearval = 0;
245 /* Disable interrupt */
246 hns3_pf_disable_irq0(hw);
248 event_cause = hns3_check_event_cause(hns, &clearval);
249 /* vector 0 interrupt is shared with reset and mailbox source events. */
250 if (event_cause == HNS3_VECTOR0_EVENT_ERR) {
251 hns3_warn(hw, "Received err interrupt");
252 hns3_handle_msix_error(hns, &hw->reset.request);
253 hns3_handle_ras_error(hns, &hw->reset.request);
254 hns3_schedule_reset(hns);
255 } else if (event_cause == HNS3_VECTOR0_EVENT_RST) {
256 hns3_warn(hw, "Received reset interrupt");
257 hns3_schedule_reset(hns);
258 } else if (event_cause == HNS3_VECTOR0_EVENT_MBX)
259 hns3_dev_handle_mbx_msg(hw);
261 hns3_err(hw, "Received unknown event");
263 hns3_clear_event_cause(hw, event_cause, clearval);
264 /* Enable interrupt if it is not cause by reset */
265 hns3_pf_enable_irq0(hw);
269 hns3_set_port_vlan_filter(struct hns3_adapter *hns, uint16_t vlan_id, int on)
271 #define HNS3_VLAN_ID_OFFSET_STEP 160
272 #define HNS3_VLAN_BYTE_SIZE 8
273 struct hns3_vlan_filter_pf_cfg_cmd *req;
274 struct hns3_hw *hw = &hns->hw;
275 uint8_t vlan_offset_byte_val;
276 struct hns3_cmd_desc desc;
277 uint8_t vlan_offset_byte;
278 uint8_t vlan_offset_base;
281 hns3_cmd_setup_basic_desc(&desc, HNS3_OPC_VLAN_FILTER_PF_CFG, false);
283 vlan_offset_base = vlan_id / HNS3_VLAN_ID_OFFSET_STEP;
284 vlan_offset_byte = (vlan_id % HNS3_VLAN_ID_OFFSET_STEP) /
286 vlan_offset_byte_val = 1 << (vlan_id % HNS3_VLAN_BYTE_SIZE);
288 req = (struct hns3_vlan_filter_pf_cfg_cmd *)desc.data;
289 req->vlan_offset = vlan_offset_base;
290 req->vlan_cfg = on ? 0 : 1;
291 req->vlan_offset_bitmap[vlan_offset_byte] = vlan_offset_byte_val;
293 ret = hns3_cmd_send(hw, &desc, 1);
295 hns3_err(hw, "set port vlan id failed, vlan_id =%u, ret =%d",
302 hns3_rm_dev_vlan_table(struct hns3_adapter *hns, uint16_t vlan_id)
304 struct hns3_user_vlan_table *vlan_entry;
305 struct hns3_pf *pf = &hns->pf;
307 LIST_FOREACH(vlan_entry, &pf->vlan_list, next) {
308 if (vlan_entry->vlan_id == vlan_id) {
309 if (vlan_entry->hd_tbl_status)
310 hns3_set_port_vlan_filter(hns, vlan_id, 0);
311 LIST_REMOVE(vlan_entry, next);
312 rte_free(vlan_entry);
319 hns3_add_dev_vlan_table(struct hns3_adapter *hns, uint16_t vlan_id,
322 struct hns3_user_vlan_table *vlan_entry;
323 struct hns3_hw *hw = &hns->hw;
324 struct hns3_pf *pf = &hns->pf;
326 LIST_FOREACH(vlan_entry, &pf->vlan_list, next) {
327 if (vlan_entry->vlan_id == vlan_id)
331 vlan_entry = rte_zmalloc("hns3_vlan_tbl", sizeof(*vlan_entry), 0);
332 if (vlan_entry == NULL) {
333 hns3_err(hw, "Failed to malloc hns3 vlan table");
337 vlan_entry->hd_tbl_status = writen_to_tbl;
338 vlan_entry->vlan_id = vlan_id;
340 LIST_INSERT_HEAD(&pf->vlan_list, vlan_entry, next);
344 hns3_restore_vlan_table(struct hns3_adapter *hns)
346 struct hns3_user_vlan_table *vlan_entry;
347 struct hns3_hw *hw = &hns->hw;
348 struct hns3_pf *pf = &hns->pf;
352 if (hw->port_base_vlan_cfg.state == HNS3_PORT_BASE_VLAN_ENABLE)
353 return hns3_vlan_pvid_configure(hns,
354 hw->port_base_vlan_cfg.pvid, 1);
356 LIST_FOREACH(vlan_entry, &pf->vlan_list, next) {
357 if (vlan_entry->hd_tbl_status) {
358 vlan_id = vlan_entry->vlan_id;
359 ret = hns3_set_port_vlan_filter(hns, vlan_id, 1);
369 hns3_vlan_filter_configure(struct hns3_adapter *hns, uint16_t vlan_id, int on)
371 struct hns3_hw *hw = &hns->hw;
372 bool writen_to_tbl = false;
376 * When vlan filter is enabled, hardware regards packets without vlan
377 * as packets with vlan 0. So, to receive packets without vlan, vlan id
378 * 0 is not allowed to be removed by rte_eth_dev_vlan_filter.
380 if (on == 0 && vlan_id == 0)
384 * When port base vlan enabled, we use port base vlan as the vlan
385 * filter condition. In this case, we don't update vlan filter table
386 * when user add new vlan or remove exist vlan, just update the
387 * vlan list. The vlan id in vlan list will be writen in vlan filter
388 * table until port base vlan disabled
390 if (hw->port_base_vlan_cfg.state == HNS3_PORT_BASE_VLAN_DISABLE) {
391 ret = hns3_set_port_vlan_filter(hns, vlan_id, on);
392 writen_to_tbl = true;
397 hns3_add_dev_vlan_table(hns, vlan_id, writen_to_tbl);
399 hns3_rm_dev_vlan_table(hns, vlan_id);
405 hns3_vlan_filter_set(struct rte_eth_dev *dev, uint16_t vlan_id, int on)
407 struct hns3_adapter *hns = dev->data->dev_private;
408 struct hns3_hw *hw = &hns->hw;
411 rte_spinlock_lock(&hw->lock);
412 ret = hns3_vlan_filter_configure(hns, vlan_id, on);
413 rte_spinlock_unlock(&hw->lock);
418 hns3_vlan_tpid_configure(struct hns3_adapter *hns, enum rte_vlan_type vlan_type,
421 struct hns3_rx_vlan_type_cfg_cmd *rx_req;
422 struct hns3_tx_vlan_type_cfg_cmd *tx_req;
423 struct hns3_hw *hw = &hns->hw;
424 struct hns3_cmd_desc desc;
427 if ((vlan_type != ETH_VLAN_TYPE_INNER &&
428 vlan_type != ETH_VLAN_TYPE_OUTER)) {
429 hns3_err(hw, "Unsupported vlan type, vlan_type =%d", vlan_type);
433 if (tpid != RTE_ETHER_TYPE_VLAN) {
434 hns3_err(hw, "Unsupported vlan tpid, vlan_type =%d", vlan_type);
438 hns3_cmd_setup_basic_desc(&desc, HNS3_OPC_MAC_VLAN_TYPE_ID, false);
439 rx_req = (struct hns3_rx_vlan_type_cfg_cmd *)desc.data;
441 if (vlan_type == ETH_VLAN_TYPE_OUTER) {
442 rx_req->ot_fst_vlan_type = rte_cpu_to_le_16(tpid);
443 rx_req->ot_sec_vlan_type = rte_cpu_to_le_16(tpid);
444 } else if (vlan_type == ETH_VLAN_TYPE_INNER) {
445 rx_req->ot_fst_vlan_type = rte_cpu_to_le_16(tpid);
446 rx_req->ot_sec_vlan_type = rte_cpu_to_le_16(tpid);
447 rx_req->in_fst_vlan_type = rte_cpu_to_le_16(tpid);
448 rx_req->in_sec_vlan_type = rte_cpu_to_le_16(tpid);
451 ret = hns3_cmd_send(hw, &desc, 1);
453 hns3_err(hw, "Send rxvlan protocol type command fail, ret =%d",
458 hns3_cmd_setup_basic_desc(&desc, HNS3_OPC_MAC_VLAN_INSERT, false);
460 tx_req = (struct hns3_tx_vlan_type_cfg_cmd *)desc.data;
461 tx_req->ot_vlan_type = rte_cpu_to_le_16(tpid);
462 tx_req->in_vlan_type = rte_cpu_to_le_16(tpid);
464 ret = hns3_cmd_send(hw, &desc, 1);
466 hns3_err(hw, "Send txvlan protocol type command fail, ret =%d",
472 hns3_vlan_tpid_set(struct rte_eth_dev *dev, enum rte_vlan_type vlan_type,
475 struct hns3_adapter *hns = dev->data->dev_private;
476 struct hns3_hw *hw = &hns->hw;
479 rte_spinlock_lock(&hw->lock);
480 ret = hns3_vlan_tpid_configure(hns, vlan_type, tpid);
481 rte_spinlock_unlock(&hw->lock);
486 hns3_set_vlan_rx_offload_cfg(struct hns3_adapter *hns,
487 struct hns3_rx_vtag_cfg *vcfg)
489 struct hns3_vport_vtag_rx_cfg_cmd *req;
490 struct hns3_hw *hw = &hns->hw;
491 struct hns3_cmd_desc desc;
496 hns3_cmd_setup_basic_desc(&desc, HNS3_OPC_VLAN_PORT_RX_CFG, false);
498 req = (struct hns3_vport_vtag_rx_cfg_cmd *)desc.data;
499 hns3_set_bit(req->vport_vlan_cfg, HNS3_REM_TAG1_EN_B,
500 vcfg->strip_tag1_en ? 1 : 0);
501 hns3_set_bit(req->vport_vlan_cfg, HNS3_REM_TAG2_EN_B,
502 vcfg->strip_tag2_en ? 1 : 0);
503 hns3_set_bit(req->vport_vlan_cfg, HNS3_SHOW_TAG1_EN_B,
504 vcfg->vlan1_vlan_prionly ? 1 : 0);
505 hns3_set_bit(req->vport_vlan_cfg, HNS3_SHOW_TAG2_EN_B,
506 vcfg->vlan2_vlan_prionly ? 1 : 0);
508 /* firmwall will ignore this configuration for PCI_REVISION_ID_HIP08 */
509 hns3_set_bit(req->vport_vlan_cfg, HNS3_DISCARD_TAG1_EN_B,
510 vcfg->strip_tag1_discard_en ? 1 : 0);
511 hns3_set_bit(req->vport_vlan_cfg, HNS3_DISCARD_TAG2_EN_B,
512 vcfg->strip_tag2_discard_en ? 1 : 0);
514 * In current version VF is not supported when PF is driven by DPDK
515 * driver, just need to configure parameters for PF vport.
517 vport_id = HNS3_PF_FUNC_ID;
518 req->vf_offset = vport_id / HNS3_VF_NUM_PER_CMD;
519 bitmap = 1 << (vport_id % HNS3_VF_NUM_PER_BYTE);
520 req->vf_bitmap[req->vf_offset] = bitmap;
522 ret = hns3_cmd_send(hw, &desc, 1);
524 hns3_err(hw, "Send port rxvlan cfg command fail, ret =%d", ret);
529 hns3_update_rx_offload_cfg(struct hns3_adapter *hns,
530 struct hns3_rx_vtag_cfg *vcfg)
532 struct hns3_pf *pf = &hns->pf;
533 memcpy(&pf->vtag_config.rx_vcfg, vcfg, sizeof(pf->vtag_config.rx_vcfg));
537 hns3_update_tx_offload_cfg(struct hns3_adapter *hns,
538 struct hns3_tx_vtag_cfg *vcfg)
540 struct hns3_pf *pf = &hns->pf;
541 memcpy(&pf->vtag_config.tx_vcfg, vcfg, sizeof(pf->vtag_config.tx_vcfg));
545 hns3_en_hw_strip_rxvtag(struct hns3_adapter *hns, bool enable)
547 struct hns3_rx_vtag_cfg rxvlan_cfg;
548 struct hns3_hw *hw = &hns->hw;
551 if (hw->port_base_vlan_cfg.state == HNS3_PORT_BASE_VLAN_DISABLE) {
552 rxvlan_cfg.strip_tag1_en = false;
553 rxvlan_cfg.strip_tag2_en = enable;
554 rxvlan_cfg.strip_tag2_discard_en = false;
556 rxvlan_cfg.strip_tag1_en = enable;
557 rxvlan_cfg.strip_tag2_en = true;
558 rxvlan_cfg.strip_tag2_discard_en = true;
561 rxvlan_cfg.strip_tag1_discard_en = false;
562 rxvlan_cfg.vlan1_vlan_prionly = false;
563 rxvlan_cfg.vlan2_vlan_prionly = false;
564 rxvlan_cfg.rx_vlan_offload_en = enable;
566 ret = hns3_set_vlan_rx_offload_cfg(hns, &rxvlan_cfg);
568 hns3_err(hw, "enable strip rx vtag failed, ret =%d", ret);
572 hns3_update_rx_offload_cfg(hns, &rxvlan_cfg);
578 hns3_set_vlan_filter_ctrl(struct hns3_hw *hw, uint8_t vlan_type,
579 uint8_t fe_type, bool filter_en, uint8_t vf_id)
581 struct hns3_vlan_filter_ctrl_cmd *req;
582 struct hns3_cmd_desc desc;
585 hns3_cmd_setup_basic_desc(&desc, HNS3_OPC_VLAN_FILTER_CTRL, false);
587 req = (struct hns3_vlan_filter_ctrl_cmd *)desc.data;
588 req->vlan_type = vlan_type;
589 req->vlan_fe = filter_en ? fe_type : 0;
592 ret = hns3_cmd_send(hw, &desc, 1);
594 hns3_err(hw, "set vlan filter fail, ret =%d", ret);
600 hns3_vlan_filter_init(struct hns3_adapter *hns)
602 struct hns3_hw *hw = &hns->hw;
605 ret = hns3_set_vlan_filter_ctrl(hw, HNS3_FILTER_TYPE_VF,
606 HNS3_FILTER_FE_EGRESS, false,
609 hns3_err(hw, "failed to init vf vlan filter, ret = %d", ret);
613 ret = hns3_set_vlan_filter_ctrl(hw, HNS3_FILTER_TYPE_PORT,
614 HNS3_FILTER_FE_INGRESS, false,
617 hns3_err(hw, "failed to init port vlan filter, ret = %d", ret);
623 hns3_enable_vlan_filter(struct hns3_adapter *hns, bool enable)
625 struct hns3_hw *hw = &hns->hw;
628 ret = hns3_set_vlan_filter_ctrl(hw, HNS3_FILTER_TYPE_PORT,
629 HNS3_FILTER_FE_INGRESS, enable,
632 hns3_err(hw, "failed to %s port vlan filter, ret = %d",
633 enable ? "enable" : "disable", ret);
639 hns3_vlan_offload_set(struct rte_eth_dev *dev, int mask)
641 struct hns3_adapter *hns = dev->data->dev_private;
642 struct hns3_hw *hw = &hns->hw;
643 struct rte_eth_rxmode *rxmode;
644 unsigned int tmp_mask;
648 rte_spinlock_lock(&hw->lock);
649 rxmode = &dev->data->dev_conf.rxmode;
650 tmp_mask = (unsigned int)mask;
651 if (tmp_mask & ETH_VLAN_FILTER_MASK) {
652 /* ignore vlan filter configuration during promiscuous mode */
653 if (!dev->data->promiscuous) {
654 /* Enable or disable VLAN filter */
655 enable = rxmode->offloads & DEV_RX_OFFLOAD_VLAN_FILTER ?
658 ret = hns3_enable_vlan_filter(hns, enable);
660 rte_spinlock_unlock(&hw->lock);
661 hns3_err(hw, "failed to %s rx filter, ret = %d",
662 enable ? "enable" : "disable", ret);
668 if (tmp_mask & ETH_VLAN_STRIP_MASK) {
669 /* Enable or disable VLAN stripping */
670 enable = rxmode->offloads & DEV_RX_OFFLOAD_VLAN_STRIP ?
673 ret = hns3_en_hw_strip_rxvtag(hns, enable);
675 rte_spinlock_unlock(&hw->lock);
676 hns3_err(hw, "failed to %s rx strip, ret = %d",
677 enable ? "enable" : "disable", ret);
682 rte_spinlock_unlock(&hw->lock);
688 hns3_set_vlan_tx_offload_cfg(struct hns3_adapter *hns,
689 struct hns3_tx_vtag_cfg *vcfg)
691 struct hns3_vport_vtag_tx_cfg_cmd *req;
692 struct hns3_cmd_desc desc;
693 struct hns3_hw *hw = &hns->hw;
698 hns3_cmd_setup_basic_desc(&desc, HNS3_OPC_VLAN_PORT_TX_CFG, false);
700 req = (struct hns3_vport_vtag_tx_cfg_cmd *)desc.data;
701 req->def_vlan_tag1 = vcfg->default_tag1;
702 req->def_vlan_tag2 = vcfg->default_tag2;
703 hns3_set_bit(req->vport_vlan_cfg, HNS3_ACCEPT_TAG1_B,
704 vcfg->accept_tag1 ? 1 : 0);
705 hns3_set_bit(req->vport_vlan_cfg, HNS3_ACCEPT_UNTAG1_B,
706 vcfg->accept_untag1 ? 1 : 0);
707 hns3_set_bit(req->vport_vlan_cfg, HNS3_ACCEPT_TAG2_B,
708 vcfg->accept_tag2 ? 1 : 0);
709 hns3_set_bit(req->vport_vlan_cfg, HNS3_ACCEPT_UNTAG2_B,
710 vcfg->accept_untag2 ? 1 : 0);
711 hns3_set_bit(req->vport_vlan_cfg, HNS3_PORT_INS_TAG1_EN_B,
712 vcfg->insert_tag1_en ? 1 : 0);
713 hns3_set_bit(req->vport_vlan_cfg, HNS3_PORT_INS_TAG2_EN_B,
714 vcfg->insert_tag2_en ? 1 : 0);
715 hns3_set_bit(req->vport_vlan_cfg, HNS3_CFG_NIC_ROCE_SEL_B, 0);
717 /* firmwall will ignore this configuration for PCI_REVISION_ID_HIP08 */
718 hns3_set_bit(req->vport_vlan_cfg, HNS3_TAG_SHIFT_MODE_EN_B,
719 vcfg->tag_shift_mode_en ? 1 : 0);
722 * In current version VF is not supported when PF is driven by DPDK
723 * driver, just need to configure parameters for PF vport.
725 vport_id = HNS3_PF_FUNC_ID;
726 req->vf_offset = vport_id / HNS3_VF_NUM_PER_CMD;
727 bitmap = 1 << (vport_id % HNS3_VF_NUM_PER_BYTE);
728 req->vf_bitmap[req->vf_offset] = bitmap;
730 ret = hns3_cmd_send(hw, &desc, 1);
732 hns3_err(hw, "Send port txvlan cfg command fail, ret =%d", ret);
738 hns3_vlan_txvlan_cfg(struct hns3_adapter *hns, uint16_t port_base_vlan_state,
741 struct hns3_hw *hw = &hns->hw;
742 struct hns3_tx_vtag_cfg txvlan_cfg;
745 if (port_base_vlan_state == HNS3_PORT_BASE_VLAN_DISABLE) {
746 txvlan_cfg.accept_tag1 = true;
747 txvlan_cfg.insert_tag1_en = false;
748 txvlan_cfg.default_tag1 = 0;
750 txvlan_cfg.accept_tag1 =
751 hw->vlan_mode == HNS3_HW_SHIFT_AND_DISCARD_MODE;
752 txvlan_cfg.insert_tag1_en = true;
753 txvlan_cfg.default_tag1 = pvid;
756 txvlan_cfg.accept_untag1 = true;
757 txvlan_cfg.accept_tag2 = true;
758 txvlan_cfg.accept_untag2 = true;
759 txvlan_cfg.insert_tag2_en = false;
760 txvlan_cfg.default_tag2 = 0;
761 txvlan_cfg.tag_shift_mode_en = true;
763 ret = hns3_set_vlan_tx_offload_cfg(hns, &txvlan_cfg);
765 hns3_err(hw, "pf vlan set pvid failed, pvid =%u ,ret =%d", pvid,
770 hns3_update_tx_offload_cfg(hns, &txvlan_cfg);
776 hns3_rm_all_vlan_table(struct hns3_adapter *hns, bool is_del_list)
778 struct hns3_user_vlan_table *vlan_entry;
779 struct hns3_pf *pf = &hns->pf;
781 LIST_FOREACH(vlan_entry, &pf->vlan_list, next) {
782 if (vlan_entry->hd_tbl_status) {
783 hns3_set_port_vlan_filter(hns, vlan_entry->vlan_id, 0);
784 vlan_entry->hd_tbl_status = false;
789 vlan_entry = LIST_FIRST(&pf->vlan_list);
791 LIST_REMOVE(vlan_entry, next);
792 rte_free(vlan_entry);
793 vlan_entry = LIST_FIRST(&pf->vlan_list);
799 hns3_add_all_vlan_table(struct hns3_adapter *hns)
801 struct hns3_user_vlan_table *vlan_entry;
802 struct hns3_pf *pf = &hns->pf;
804 LIST_FOREACH(vlan_entry, &pf->vlan_list, next) {
805 if (!vlan_entry->hd_tbl_status) {
806 hns3_set_port_vlan_filter(hns, vlan_entry->vlan_id, 1);
807 vlan_entry->hd_tbl_status = true;
813 hns3_remove_all_vlan_table(struct hns3_adapter *hns)
815 struct hns3_hw *hw = &hns->hw;
818 hns3_rm_all_vlan_table(hns, true);
819 if (hw->port_base_vlan_cfg.pvid != HNS3_INVALID_PVID) {
820 ret = hns3_set_port_vlan_filter(hns,
821 hw->port_base_vlan_cfg.pvid, 0);
823 hns3_err(hw, "Failed to remove all vlan table, ret =%d",
831 hns3_update_vlan_filter_entries(struct hns3_adapter *hns,
832 uint16_t port_base_vlan_state, uint16_t new_pvid)
834 struct hns3_hw *hw = &hns->hw;
838 if (port_base_vlan_state == HNS3_PORT_BASE_VLAN_ENABLE) {
839 old_pvid = hw->port_base_vlan_cfg.pvid;
840 if (old_pvid != HNS3_INVALID_PVID) {
841 ret = hns3_set_port_vlan_filter(hns, old_pvid, 0);
843 hns3_err(hw, "failed to remove old pvid %u, "
844 "ret = %d", old_pvid, ret);
849 hns3_rm_all_vlan_table(hns, false);
850 ret = hns3_set_port_vlan_filter(hns, new_pvid, 1);
852 hns3_err(hw, "failed to add new pvid %u, ret = %d",
857 ret = hns3_set_port_vlan_filter(hns, new_pvid, 0);
859 hns3_err(hw, "failed to remove pvid %u, ret = %d",
864 hns3_add_all_vlan_table(hns);
870 hns3_en_pvid_strip(struct hns3_adapter *hns, int on)
872 struct hns3_rx_vtag_cfg *old_cfg = &hns->pf.vtag_config.rx_vcfg;
873 struct hns3_rx_vtag_cfg rx_vlan_cfg;
877 rx_strip_en = old_cfg->rx_vlan_offload_en;
879 rx_vlan_cfg.strip_tag1_en = rx_strip_en;
880 rx_vlan_cfg.strip_tag2_en = true;
881 rx_vlan_cfg.strip_tag2_discard_en = true;
883 rx_vlan_cfg.strip_tag1_en = false;
884 rx_vlan_cfg.strip_tag2_en = rx_strip_en;
885 rx_vlan_cfg.strip_tag2_discard_en = false;
887 rx_vlan_cfg.strip_tag1_discard_en = false;
888 rx_vlan_cfg.vlan1_vlan_prionly = false;
889 rx_vlan_cfg.vlan2_vlan_prionly = false;
890 rx_vlan_cfg.rx_vlan_offload_en = old_cfg->rx_vlan_offload_en;
892 ret = hns3_set_vlan_rx_offload_cfg(hns, &rx_vlan_cfg);
896 hns3_update_rx_offload_cfg(hns, &rx_vlan_cfg);
901 hns3_vlan_pvid_configure(struct hns3_adapter *hns, uint16_t pvid, int on)
903 struct hns3_hw *hw = &hns->hw;
904 uint16_t port_base_vlan_state;
907 if (on == 0 && pvid != hw->port_base_vlan_cfg.pvid) {
908 if (hw->port_base_vlan_cfg.pvid != HNS3_INVALID_PVID)
909 hns3_warn(hw, "Invalid operation! As current pvid set "
910 "is %u, disable pvid %u is invalid",
911 hw->port_base_vlan_cfg.pvid, pvid);
915 port_base_vlan_state = on ? HNS3_PORT_BASE_VLAN_ENABLE :
916 HNS3_PORT_BASE_VLAN_DISABLE;
917 ret = hns3_vlan_txvlan_cfg(hns, port_base_vlan_state, pvid);
919 hns3_err(hw, "failed to config tx vlan for pvid, ret = %d",
924 ret = hns3_en_pvid_strip(hns, on);
926 hns3_err(hw, "failed to config rx vlan strip for pvid, "
931 if (pvid == HNS3_INVALID_PVID)
933 ret = hns3_update_vlan_filter_entries(hns, port_base_vlan_state, pvid);
935 hns3_err(hw, "failed to update vlan filter entries, ret = %d",
941 hw->port_base_vlan_cfg.state = port_base_vlan_state;
942 hw->port_base_vlan_cfg.pvid = on ? pvid : HNS3_INVALID_PVID;
947 hns3_vlan_pvid_set(struct rte_eth_dev *dev, uint16_t pvid, int on)
949 struct hns3_adapter *hns = dev->data->dev_private;
950 struct hns3_hw *hw = &hns->hw;
951 bool pvid_en_state_change;
955 if (pvid > RTE_ETHER_MAX_VLAN_ID) {
956 hns3_err(hw, "Invalid vlan_id = %u > %d", pvid,
957 RTE_ETHER_MAX_VLAN_ID);
962 * If PVID configuration state change, should refresh the PVID
963 * configuration state in struct hns3_tx_queue/hns3_rx_queue.
965 pvid_state = hw->port_base_vlan_cfg.state;
966 if ((on && pvid_state == HNS3_PORT_BASE_VLAN_ENABLE) ||
967 (!on && pvid_state == HNS3_PORT_BASE_VLAN_DISABLE))
968 pvid_en_state_change = false;
970 pvid_en_state_change = true;
972 rte_spinlock_lock(&hw->lock);
973 ret = hns3_vlan_pvid_configure(hns, pvid, on);
974 rte_spinlock_unlock(&hw->lock);
978 * Only in HNS3_SW_SHIFT_AND_MODE the PVID related operation in Tx/Rx
979 * need be processed by PMD driver.
981 if (pvid_en_state_change &&
982 hw->vlan_mode == HNS3_SW_SHIFT_AND_DISCARD_MODE)
983 hns3_update_all_queues_pvid_proc_en(hw);
989 hns3_default_vlan_config(struct hns3_adapter *hns)
991 struct hns3_hw *hw = &hns->hw;
995 * When vlan filter is enabled, hardware regards packets without vlan
996 * as packets with vlan 0. Therefore, if vlan 0 is not in the vlan
997 * table, packets without vlan won't be received. So, add vlan 0 as
1000 ret = hns3_vlan_filter_configure(hns, 0, 1);
1002 hns3_err(hw, "default vlan 0 config failed, ret =%d", ret);
1007 hns3_init_vlan_config(struct hns3_adapter *hns)
1009 struct hns3_hw *hw = &hns->hw;
1013 * This function can be called in the initialization and reset process,
1014 * when in reset process, it means that hardware had been reseted
1015 * successfully and we need to restore the hardware configuration to
1016 * ensure that the hardware configuration remains unchanged before and
1019 if (__atomic_load_n(&hw->reset.resetting, __ATOMIC_RELAXED) == 0) {
1020 hw->port_base_vlan_cfg.state = HNS3_PORT_BASE_VLAN_DISABLE;
1021 hw->port_base_vlan_cfg.pvid = HNS3_INVALID_PVID;
1024 ret = hns3_vlan_filter_init(hns);
1026 hns3_err(hw, "vlan init fail in pf, ret =%d", ret);
1030 ret = hns3_vlan_tpid_configure(hns, ETH_VLAN_TYPE_INNER,
1031 RTE_ETHER_TYPE_VLAN);
1033 hns3_err(hw, "tpid set fail in pf, ret =%d", ret);
1038 * When in the reinit dev stage of the reset process, the following
1039 * vlan-related configurations may differ from those at initialization,
1040 * we will restore configurations to hardware in hns3_restore_vlan_table
1041 * and hns3_restore_vlan_conf later.
1043 if (__atomic_load_n(&hw->reset.resetting, __ATOMIC_RELAXED) == 0) {
1044 ret = hns3_vlan_pvid_configure(hns, HNS3_INVALID_PVID, 0);
1046 hns3_err(hw, "pvid set fail in pf, ret =%d", ret);
1050 ret = hns3_en_hw_strip_rxvtag(hns, false);
1052 hns3_err(hw, "rx strip configure fail in pf, ret =%d",
1058 return hns3_default_vlan_config(hns);
1062 hns3_restore_vlan_conf(struct hns3_adapter *hns)
1064 struct hns3_pf *pf = &hns->pf;
1065 struct hns3_hw *hw = &hns->hw;
1070 if (!hw->data->promiscuous) {
1071 /* restore vlan filter states */
1072 offloads = hw->data->dev_conf.rxmode.offloads;
1073 enable = offloads & DEV_RX_OFFLOAD_VLAN_FILTER ? true : false;
1074 ret = hns3_enable_vlan_filter(hns, enable);
1076 hns3_err(hw, "failed to restore vlan rx filter conf, "
1082 ret = hns3_set_vlan_rx_offload_cfg(hns, &pf->vtag_config.rx_vcfg);
1084 hns3_err(hw, "failed to restore vlan rx conf, ret = %d", ret);
1088 ret = hns3_set_vlan_tx_offload_cfg(hns, &pf->vtag_config.tx_vcfg);
1090 hns3_err(hw, "failed to restore vlan tx conf, ret = %d", ret);
1096 hns3_dev_configure_vlan(struct rte_eth_dev *dev)
1098 struct hns3_adapter *hns = dev->data->dev_private;
1099 struct rte_eth_dev_data *data = dev->data;
1100 struct rte_eth_txmode *txmode;
1101 struct hns3_hw *hw = &hns->hw;
1105 txmode = &data->dev_conf.txmode;
1106 if (txmode->hw_vlan_reject_tagged || txmode->hw_vlan_reject_untagged)
1108 "hw_vlan_reject_tagged or hw_vlan_reject_untagged "
1109 "configuration is not supported! Ignore these two "
1110 "parameters: hw_vlan_reject_tagged(%u), "
1111 "hw_vlan_reject_untagged(%u)",
1112 txmode->hw_vlan_reject_tagged,
1113 txmode->hw_vlan_reject_untagged);
1115 /* Apply vlan offload setting */
1116 mask = ETH_VLAN_STRIP_MASK | ETH_VLAN_FILTER_MASK;
1117 ret = hns3_vlan_offload_set(dev, mask);
1119 hns3_err(hw, "dev config rx vlan offload failed, ret = %d",
1125 * If pvid config is not set in rte_eth_conf, driver needn't to set
1126 * VLAN pvid related configuration to hardware.
1128 if (txmode->pvid == 0 && txmode->hw_vlan_insert_pvid == 0)
1131 /* Apply pvid setting */
1132 ret = hns3_vlan_pvid_set(dev, txmode->pvid,
1133 txmode->hw_vlan_insert_pvid);
1135 hns3_err(hw, "dev config vlan pvid(%u) failed, ret = %d",
1142 hns3_config_tso(struct hns3_hw *hw, unsigned int tso_mss_min,
1143 unsigned int tso_mss_max)
1145 struct hns3_cfg_tso_status_cmd *req;
1146 struct hns3_cmd_desc desc;
1149 hns3_cmd_setup_basic_desc(&desc, HNS3_OPC_TSO_GENERIC_CONFIG, false);
1151 req = (struct hns3_cfg_tso_status_cmd *)desc.data;
1154 hns3_set_field(tso_mss, HNS3_TSO_MSS_MIN_M, HNS3_TSO_MSS_MIN_S,
1156 req->tso_mss_min = rte_cpu_to_le_16(tso_mss);
1159 hns3_set_field(tso_mss, HNS3_TSO_MSS_MIN_M, HNS3_TSO_MSS_MIN_S,
1161 req->tso_mss_max = rte_cpu_to_le_16(tso_mss);
1163 return hns3_cmd_send(hw, &desc, 1);
1167 hns3_set_umv_space(struct hns3_hw *hw, uint16_t space_size,
1168 uint16_t *allocated_size, bool is_alloc)
1170 struct hns3_umv_spc_alc_cmd *req;
1171 struct hns3_cmd_desc desc;
1174 req = (struct hns3_umv_spc_alc_cmd *)desc.data;
1175 hns3_cmd_setup_basic_desc(&desc, HNS3_OPC_MAC_VLAN_ALLOCATE, false);
1176 hns3_set_bit(req->allocate, HNS3_UMV_SPC_ALC_B, is_alloc ? 0 : 1);
1177 req->space_size = rte_cpu_to_le_32(space_size);
1179 ret = hns3_cmd_send(hw, &desc, 1);
1181 PMD_INIT_LOG(ERR, "%s umv space failed for cmd_send, ret =%d",
1182 is_alloc ? "allocate" : "free", ret);
1186 if (is_alloc && allocated_size)
1187 *allocated_size = rte_le_to_cpu_32(desc.data[1]);
1193 hns3_init_umv_space(struct hns3_hw *hw)
1195 struct hns3_adapter *hns = HNS3_DEV_HW_TO_ADAPTER(hw);
1196 struct hns3_pf *pf = &hns->pf;
1197 uint16_t allocated_size = 0;
1200 ret = hns3_set_umv_space(hw, pf->wanted_umv_size, &allocated_size,
1205 if (allocated_size < pf->wanted_umv_size)
1206 PMD_INIT_LOG(WARNING, "Alloc umv space failed, want %u, get %u",
1207 pf->wanted_umv_size, allocated_size);
1209 pf->max_umv_size = (!!allocated_size) ? allocated_size :
1210 pf->wanted_umv_size;
1211 pf->used_umv_size = 0;
1216 hns3_uninit_umv_space(struct hns3_hw *hw)
1218 struct hns3_adapter *hns = HNS3_DEV_HW_TO_ADAPTER(hw);
1219 struct hns3_pf *pf = &hns->pf;
1222 if (pf->max_umv_size == 0)
1225 ret = hns3_set_umv_space(hw, pf->max_umv_size, NULL, false);
1229 pf->max_umv_size = 0;
1235 hns3_is_umv_space_full(struct hns3_hw *hw)
1237 struct hns3_adapter *hns = HNS3_DEV_HW_TO_ADAPTER(hw);
1238 struct hns3_pf *pf = &hns->pf;
1241 is_full = (pf->used_umv_size >= pf->max_umv_size);
1247 hns3_update_umv_space(struct hns3_hw *hw, bool is_free)
1249 struct hns3_adapter *hns = HNS3_DEV_HW_TO_ADAPTER(hw);
1250 struct hns3_pf *pf = &hns->pf;
1253 if (pf->used_umv_size > 0)
1254 pf->used_umv_size--;
1256 pf->used_umv_size++;
1260 hns3_prepare_mac_addr(struct hns3_mac_vlan_tbl_entry_cmd *new_req,
1261 const uint8_t *addr, bool is_mc)
1263 const unsigned char *mac_addr = addr;
1264 uint32_t high_val = ((uint32_t)mac_addr[3] << 24) |
1265 ((uint32_t)mac_addr[2] << 16) |
1266 ((uint32_t)mac_addr[1] << 8) |
1267 (uint32_t)mac_addr[0];
1268 uint32_t low_val = ((uint32_t)mac_addr[5] << 8) | (uint32_t)mac_addr[4];
1270 hns3_set_bit(new_req->flags, HNS3_MAC_VLAN_BIT0_EN_B, 1);
1272 hns3_set_bit(new_req->entry_type, HNS3_MAC_VLAN_BIT0_EN_B, 0);
1273 hns3_set_bit(new_req->entry_type, HNS3_MAC_VLAN_BIT1_EN_B, 1);
1274 hns3_set_bit(new_req->mc_mac_en, HNS3_MAC_VLAN_BIT0_EN_B, 1);
1277 new_req->mac_addr_hi32 = rte_cpu_to_le_32(high_val);
1278 new_req->mac_addr_lo16 = rte_cpu_to_le_16(low_val & 0xffff);
1282 hns3_get_mac_vlan_cmd_status(struct hns3_hw *hw, uint16_t cmdq_resp,
1284 enum hns3_mac_vlan_tbl_opcode op)
1287 hns3_err(hw, "cmdq execute failed for get_mac_vlan_cmd_status,status=%u",
1292 if (op == HNS3_MAC_VLAN_ADD) {
1293 if (resp_code == 0 || resp_code == 1) {
1295 } else if (resp_code == HNS3_ADD_UC_OVERFLOW) {
1296 hns3_err(hw, "add mac addr failed for uc_overflow");
1298 } else if (resp_code == HNS3_ADD_MC_OVERFLOW) {
1299 hns3_err(hw, "add mac addr failed for mc_overflow");
1303 hns3_err(hw, "add mac addr failed for undefined, code=%u",
1306 } else if (op == HNS3_MAC_VLAN_REMOVE) {
1307 if (resp_code == 0) {
1309 } else if (resp_code == 1) {
1310 hns3_dbg(hw, "remove mac addr failed for miss");
1314 hns3_err(hw, "remove mac addr failed for undefined, code=%u",
1317 } else if (op == HNS3_MAC_VLAN_LKUP) {
1318 if (resp_code == 0) {
1320 } else if (resp_code == 1) {
1321 hns3_dbg(hw, "lookup mac addr failed for miss");
1325 hns3_err(hw, "lookup mac addr failed for undefined, code=%u",
1330 hns3_err(hw, "unknown opcode for get_mac_vlan_cmd_status, opcode=%u",
1337 hns3_lookup_mac_vlan_tbl(struct hns3_hw *hw,
1338 struct hns3_mac_vlan_tbl_entry_cmd *req,
1339 struct hns3_cmd_desc *desc, bool is_mc)
1345 hns3_cmd_setup_basic_desc(&desc[0], HNS3_OPC_MAC_VLAN_ADD, true);
1347 desc[0].flag |= rte_cpu_to_le_16(HNS3_CMD_FLAG_NEXT);
1348 memcpy(desc[0].data, req,
1349 sizeof(struct hns3_mac_vlan_tbl_entry_cmd));
1350 hns3_cmd_setup_basic_desc(&desc[1], HNS3_OPC_MAC_VLAN_ADD,
1352 desc[1].flag |= rte_cpu_to_le_16(HNS3_CMD_FLAG_NEXT);
1353 hns3_cmd_setup_basic_desc(&desc[2], HNS3_OPC_MAC_VLAN_ADD,
1355 ret = hns3_cmd_send(hw, desc, HNS3_MC_MAC_VLAN_ADD_DESC_NUM);
1357 memcpy(desc[0].data, req,
1358 sizeof(struct hns3_mac_vlan_tbl_entry_cmd));
1359 ret = hns3_cmd_send(hw, desc, 1);
1362 hns3_err(hw, "lookup mac addr failed for cmd_send, ret =%d.",
1366 resp_code = (rte_le_to_cpu_32(desc[0].data[0]) >> 8) & 0xff;
1367 retval = rte_le_to_cpu_16(desc[0].retval);
1369 return hns3_get_mac_vlan_cmd_status(hw, retval, resp_code,
1370 HNS3_MAC_VLAN_LKUP);
1374 hns3_add_mac_vlan_tbl(struct hns3_hw *hw,
1375 struct hns3_mac_vlan_tbl_entry_cmd *req,
1376 struct hns3_cmd_desc *mc_desc)
1383 if (mc_desc == NULL) {
1384 struct hns3_cmd_desc desc;
1386 hns3_cmd_setup_basic_desc(&desc, HNS3_OPC_MAC_VLAN_ADD, false);
1387 memcpy(desc.data, req,
1388 sizeof(struct hns3_mac_vlan_tbl_entry_cmd));
1389 ret = hns3_cmd_send(hw, &desc, 1);
1390 resp_code = (rte_le_to_cpu_32(desc.data[0]) >> 8) & 0xff;
1391 retval = rte_le_to_cpu_16(desc.retval);
1393 cfg_status = hns3_get_mac_vlan_cmd_status(hw, retval, resp_code,
1396 hns3_cmd_reuse_desc(&mc_desc[0], false);
1397 mc_desc[0].flag |= rte_cpu_to_le_16(HNS3_CMD_FLAG_NEXT);
1398 hns3_cmd_reuse_desc(&mc_desc[1], false);
1399 mc_desc[1].flag |= rte_cpu_to_le_16(HNS3_CMD_FLAG_NEXT);
1400 hns3_cmd_reuse_desc(&mc_desc[2], false);
1401 mc_desc[2].flag &= rte_cpu_to_le_16(~HNS3_CMD_FLAG_NEXT);
1402 memcpy(mc_desc[0].data, req,
1403 sizeof(struct hns3_mac_vlan_tbl_entry_cmd));
1404 mc_desc[0].retval = 0;
1405 ret = hns3_cmd_send(hw, mc_desc, HNS3_MC_MAC_VLAN_ADD_DESC_NUM);
1406 resp_code = (rte_le_to_cpu_32(mc_desc[0].data[0]) >> 8) & 0xff;
1407 retval = rte_le_to_cpu_16(mc_desc[0].retval);
1409 cfg_status = hns3_get_mac_vlan_cmd_status(hw, retval, resp_code,
1414 hns3_err(hw, "add mac addr failed for cmd_send, ret =%d", ret);
1422 hns3_remove_mac_vlan_tbl(struct hns3_hw *hw,
1423 struct hns3_mac_vlan_tbl_entry_cmd *req)
1425 struct hns3_cmd_desc desc;
1430 hns3_cmd_setup_basic_desc(&desc, HNS3_OPC_MAC_VLAN_REMOVE, false);
1432 memcpy(desc.data, req, sizeof(struct hns3_mac_vlan_tbl_entry_cmd));
1434 ret = hns3_cmd_send(hw, &desc, 1);
1436 hns3_err(hw, "del mac addr failed for cmd_send, ret =%d", ret);
1439 resp_code = (rte_le_to_cpu_32(desc.data[0]) >> 8) & 0xff;
1440 retval = rte_le_to_cpu_16(desc.retval);
1442 return hns3_get_mac_vlan_cmd_status(hw, retval, resp_code,
1443 HNS3_MAC_VLAN_REMOVE);
1447 hns3_add_uc_addr_common(struct hns3_hw *hw, struct rte_ether_addr *mac_addr)
1449 struct hns3_adapter *hns = HNS3_DEV_HW_TO_ADAPTER(hw);
1450 struct hns3_mac_vlan_tbl_entry_cmd req;
1451 struct hns3_pf *pf = &hns->pf;
1452 struct hns3_cmd_desc desc[3];
1453 char mac_str[RTE_ETHER_ADDR_FMT_SIZE];
1454 uint16_t egress_port = 0;
1458 /* check if mac addr is valid */
1459 if (!rte_is_valid_assigned_ether_addr(mac_addr)) {
1460 hns3_ether_format_addr(mac_str, RTE_ETHER_ADDR_FMT_SIZE,
1462 hns3_err(hw, "Add unicast mac addr err! addr(%s) invalid",
1467 memset(&req, 0, sizeof(req));
1470 * In current version VF is not supported when PF is driven by DPDK
1471 * driver, just need to configure parameters for PF vport.
1473 vf_id = HNS3_PF_FUNC_ID;
1474 hns3_set_field(egress_port, HNS3_MAC_EPORT_VFID_M,
1475 HNS3_MAC_EPORT_VFID_S, vf_id);
1477 req.egress_port = rte_cpu_to_le_16(egress_port);
1479 hns3_prepare_mac_addr(&req, mac_addr->addr_bytes, false);
1482 * Lookup the mac address in the mac_vlan table, and add
1483 * it if the entry is inexistent. Repeated unicast entry
1484 * is not allowed in the mac vlan table.
1486 ret = hns3_lookup_mac_vlan_tbl(hw, &req, desc, false);
1487 if (ret == -ENOENT) {
1488 if (!hns3_is_umv_space_full(hw)) {
1489 ret = hns3_add_mac_vlan_tbl(hw, &req, NULL);
1491 hns3_update_umv_space(hw, false);
1495 hns3_err(hw, "UC MAC table full(%u)", pf->used_umv_size);
1500 hns3_ether_format_addr(mac_str, RTE_ETHER_ADDR_FMT_SIZE, mac_addr);
1502 /* check if we just hit the duplicate */
1504 hns3_dbg(hw, "mac addr(%s) has been in the MAC table", mac_str);
1508 hns3_err(hw, "PF failed to add unicast entry(%s) in the MAC table",
1515 hns3_add_mc_addr_common(struct hns3_hw *hw, struct rte_ether_addr *mac_addr)
1517 char mac_str[RTE_ETHER_ADDR_FMT_SIZE];
1518 struct rte_ether_addr *addr;
1522 for (i = 0; i < hw->mc_addrs_num; i++) {
1523 addr = &hw->mc_addrs[i];
1524 /* Check if there are duplicate addresses */
1525 if (rte_is_same_ether_addr(addr, mac_addr)) {
1526 hns3_ether_format_addr(mac_str, RTE_ETHER_ADDR_FMT_SIZE,
1528 hns3_err(hw, "failed to add mc mac addr, same addrs"
1529 "(%s) is added by the set_mc_mac_addr_list "
1535 ret = hns3_add_mc_addr(hw, mac_addr);
1537 hns3_ether_format_addr(mac_str, RTE_ETHER_ADDR_FMT_SIZE,
1539 hns3_err(hw, "failed to add mc mac addr(%s), ret = %d",
1546 hns3_remove_mc_addr_common(struct hns3_hw *hw, struct rte_ether_addr *mac_addr)
1548 char mac_str[RTE_ETHER_ADDR_FMT_SIZE];
1551 ret = hns3_remove_mc_addr(hw, mac_addr);
1553 hns3_ether_format_addr(mac_str, RTE_ETHER_ADDR_FMT_SIZE,
1555 hns3_err(hw, "failed to remove mc mac addr(%s), ret = %d",
1562 hns3_add_mac_addr(struct rte_eth_dev *dev, struct rte_ether_addr *mac_addr,
1563 uint32_t idx, __rte_unused uint32_t pool)
1565 struct hns3_hw *hw = HNS3_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1566 char mac_str[RTE_ETHER_ADDR_FMT_SIZE];
1569 rte_spinlock_lock(&hw->lock);
1572 * In hns3 network engine adding UC and MC mac address with different
1573 * commands with firmware. We need to determine whether the input
1574 * address is a UC or a MC address to call different commands.
1575 * By the way, it is recommended calling the API function named
1576 * rte_eth_dev_set_mc_addr_list to set the MC mac address, because
1577 * using the rte_eth_dev_mac_addr_add API function to set MC mac address
1578 * may affect the specifications of UC mac addresses.
1580 if (rte_is_multicast_ether_addr(mac_addr))
1581 ret = hns3_add_mc_addr_common(hw, mac_addr);
1583 ret = hns3_add_uc_addr_common(hw, mac_addr);
1586 rte_spinlock_unlock(&hw->lock);
1587 hns3_ether_format_addr(mac_str, RTE_ETHER_ADDR_FMT_SIZE,
1589 hns3_err(hw, "failed to add mac addr(%s), ret = %d", mac_str,
1595 hw->mac.default_addr_setted = true;
1596 rte_spinlock_unlock(&hw->lock);
1602 hns3_remove_uc_addr_common(struct hns3_hw *hw, struct rte_ether_addr *mac_addr)
1604 struct hns3_mac_vlan_tbl_entry_cmd req;
1605 char mac_str[RTE_ETHER_ADDR_FMT_SIZE];
1608 /* check if mac addr is valid */
1609 if (!rte_is_valid_assigned_ether_addr(mac_addr)) {
1610 hns3_ether_format_addr(mac_str, RTE_ETHER_ADDR_FMT_SIZE,
1612 hns3_err(hw, "remove unicast mac addr err! addr(%s) invalid",
1617 memset(&req, 0, sizeof(req));
1618 hns3_set_bit(req.entry_type, HNS3_MAC_VLAN_BIT0_EN_B, 0);
1619 hns3_prepare_mac_addr(&req, mac_addr->addr_bytes, false);
1620 ret = hns3_remove_mac_vlan_tbl(hw, &req);
1621 if (ret == -ENOENT) /* mac addr isn't existent in the mac vlan table. */
1624 hns3_update_umv_space(hw, true);
1630 hns3_remove_mac_addr(struct rte_eth_dev *dev, uint32_t idx)
1632 struct hns3_hw *hw = HNS3_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1633 /* index will be checked by upper level rte interface */
1634 struct rte_ether_addr *mac_addr = &dev->data->mac_addrs[idx];
1635 char mac_str[RTE_ETHER_ADDR_FMT_SIZE];
1638 rte_spinlock_lock(&hw->lock);
1640 if (rte_is_multicast_ether_addr(mac_addr))
1641 ret = hns3_remove_mc_addr_common(hw, mac_addr);
1643 ret = hns3_remove_uc_addr_common(hw, mac_addr);
1644 rte_spinlock_unlock(&hw->lock);
1646 hns3_ether_format_addr(mac_str, RTE_ETHER_ADDR_FMT_SIZE,
1648 hns3_err(hw, "failed to remove mac addr(%s), ret = %d", mac_str,
1654 hns3_set_default_mac_addr(struct rte_eth_dev *dev,
1655 struct rte_ether_addr *mac_addr)
1657 struct hns3_hw *hw = HNS3_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1658 struct rte_ether_addr *oaddr;
1659 char mac_str[RTE_ETHER_ADDR_FMT_SIZE];
1660 bool default_addr_setted;
1661 bool rm_succes = false;
1665 * It has been guaranteed that input parameter named mac_addr is valid
1666 * address in the rte layer of DPDK framework.
1668 oaddr = (struct rte_ether_addr *)hw->mac.mac_addr;
1669 default_addr_setted = hw->mac.default_addr_setted;
1670 if (default_addr_setted && !!rte_is_same_ether_addr(mac_addr, oaddr))
1673 rte_spinlock_lock(&hw->lock);
1674 if (default_addr_setted) {
1675 ret = hns3_remove_uc_addr_common(hw, oaddr);
1677 hns3_ether_format_addr(mac_str, RTE_ETHER_ADDR_FMT_SIZE,
1679 hns3_warn(hw, "Remove old uc mac address(%s) fail: %d",
1686 ret = hns3_add_uc_addr_common(hw, mac_addr);
1688 hns3_ether_format_addr(mac_str, RTE_ETHER_ADDR_FMT_SIZE,
1690 hns3_err(hw, "Failed to set mac addr(%s): %d", mac_str, ret);
1691 goto err_add_uc_addr;
1694 ret = hns3_pause_addr_cfg(hw, mac_addr->addr_bytes);
1696 hns3_err(hw, "Failed to configure mac pause address: %d", ret);
1697 goto err_pause_addr_cfg;
1700 rte_ether_addr_copy(mac_addr,
1701 (struct rte_ether_addr *)hw->mac.mac_addr);
1702 hw->mac.default_addr_setted = true;
1703 rte_spinlock_unlock(&hw->lock);
1708 ret_val = hns3_remove_uc_addr_common(hw, mac_addr);
1710 hns3_ether_format_addr(mac_str, RTE_ETHER_ADDR_FMT_SIZE,
1713 "Failed to roll back to del setted mac addr(%s): %d",
1719 ret_val = hns3_add_uc_addr_common(hw, oaddr);
1721 hns3_ether_format_addr(mac_str, RTE_ETHER_ADDR_FMT_SIZE,
1724 "Failed to restore old uc mac addr(%s): %d",
1726 hw->mac.default_addr_setted = false;
1729 rte_spinlock_unlock(&hw->lock);
1735 hns3_configure_all_mac_addr(struct hns3_adapter *hns, bool del)
1737 char mac_str[RTE_ETHER_ADDR_FMT_SIZE];
1738 struct hns3_hw *hw = &hns->hw;
1739 struct rte_ether_addr *addr;
1744 for (i = 0; i < HNS3_UC_MACADDR_NUM; i++) {
1745 addr = &hw->data->mac_addrs[i];
1746 if (rte_is_zero_ether_addr(addr))
1748 if (rte_is_multicast_ether_addr(addr))
1749 ret = del ? hns3_remove_mc_addr(hw, addr) :
1750 hns3_add_mc_addr(hw, addr);
1752 ret = del ? hns3_remove_uc_addr_common(hw, addr) :
1753 hns3_add_uc_addr_common(hw, addr);
1757 hns3_ether_format_addr(mac_str, RTE_ETHER_ADDR_FMT_SIZE,
1759 hns3_err(hw, "failed to %s mac addr(%s) index:%d "
1760 "ret = %d.", del ? "remove" : "restore",
1768 hns3_update_desc_vfid(struct hns3_cmd_desc *desc, uint8_t vfid, bool clr)
1770 #define HNS3_VF_NUM_IN_FIRST_DESC 192
1774 if (vfid < HNS3_VF_NUM_IN_FIRST_DESC) {
1775 word_num = vfid / 32;
1776 bit_num = vfid % 32;
1778 desc[1].data[word_num] &=
1779 rte_cpu_to_le_32(~(1UL << bit_num));
1781 desc[1].data[word_num] |=
1782 rte_cpu_to_le_32(1UL << bit_num);
1784 word_num = (vfid - HNS3_VF_NUM_IN_FIRST_DESC) / 32;
1785 bit_num = vfid % 32;
1787 desc[2].data[word_num] &=
1788 rte_cpu_to_le_32(~(1UL << bit_num));
1790 desc[2].data[word_num] |=
1791 rte_cpu_to_le_32(1UL << bit_num);
1796 hns3_add_mc_addr(struct hns3_hw *hw, struct rte_ether_addr *mac_addr)
1798 struct hns3_mac_vlan_tbl_entry_cmd req;
1799 struct hns3_cmd_desc desc[3];
1800 char mac_str[RTE_ETHER_ADDR_FMT_SIZE];
1804 /* Check if mac addr is valid */
1805 if (!rte_is_multicast_ether_addr(mac_addr)) {
1806 hns3_ether_format_addr(mac_str, RTE_ETHER_ADDR_FMT_SIZE,
1808 hns3_err(hw, "failed to add mc mac addr, addr(%s) invalid",
1813 memset(&req, 0, sizeof(req));
1814 hns3_set_bit(req.entry_type, HNS3_MAC_VLAN_BIT0_EN_B, 0);
1815 hns3_prepare_mac_addr(&req, mac_addr->addr_bytes, true);
1816 ret = hns3_lookup_mac_vlan_tbl(hw, &req, desc, true);
1818 /* This mac addr do not exist, add new entry for it */
1819 memset(desc[0].data, 0, sizeof(desc[0].data));
1820 memset(desc[1].data, 0, sizeof(desc[0].data));
1821 memset(desc[2].data, 0, sizeof(desc[0].data));
1825 * In current version VF is not supported when PF is driven by DPDK
1826 * driver, just need to configure parameters for PF vport.
1828 vf_id = HNS3_PF_FUNC_ID;
1829 hns3_update_desc_vfid(desc, vf_id, false);
1830 ret = hns3_add_mac_vlan_tbl(hw, &req, desc);
1833 hns3_err(hw, "mc mac vlan table is full");
1834 hns3_ether_format_addr(mac_str, RTE_ETHER_ADDR_FMT_SIZE,
1836 hns3_err(hw, "failed to add mc mac addr(%s): %d", mac_str, ret);
1843 hns3_remove_mc_addr(struct hns3_hw *hw, struct rte_ether_addr *mac_addr)
1845 struct hns3_mac_vlan_tbl_entry_cmd req;
1846 struct hns3_cmd_desc desc[3];
1847 char mac_str[RTE_ETHER_ADDR_FMT_SIZE];
1851 /* Check if mac addr is valid */
1852 if (!rte_is_multicast_ether_addr(mac_addr)) {
1853 hns3_ether_format_addr(mac_str, RTE_ETHER_ADDR_FMT_SIZE,
1855 hns3_err(hw, "Failed to rm mc mac addr, addr(%s) invalid",
1860 memset(&req, 0, sizeof(req));
1861 hns3_set_bit(req.entry_type, HNS3_MAC_VLAN_BIT0_EN_B, 0);
1862 hns3_prepare_mac_addr(&req, mac_addr->addr_bytes, true);
1863 ret = hns3_lookup_mac_vlan_tbl(hw, &req, desc, true);
1866 * This mac addr exist, remove this handle's VFID for it.
1867 * In current version VF is not supported when PF is driven by
1868 * DPDK driver, just need to configure parameters for PF vport.
1870 vf_id = HNS3_PF_FUNC_ID;
1871 hns3_update_desc_vfid(desc, vf_id, true);
1873 /* All the vfid is zero, so need to delete this entry */
1874 ret = hns3_remove_mac_vlan_tbl(hw, &req);
1875 } else if (ret == -ENOENT) {
1876 /* This mac addr doesn't exist. */
1881 hns3_ether_format_addr(mac_str, RTE_ETHER_ADDR_FMT_SIZE,
1883 hns3_err(hw, "Failed to rm mc mac addr(%s): %d", mac_str, ret);
1890 hns3_set_mc_addr_chk_param(struct hns3_hw *hw,
1891 struct rte_ether_addr *mc_addr_set,
1892 uint32_t nb_mc_addr)
1894 char mac_str[RTE_ETHER_ADDR_FMT_SIZE];
1895 struct rte_ether_addr *addr;
1899 if (nb_mc_addr > HNS3_MC_MACADDR_NUM) {
1900 hns3_err(hw, "failed to set mc mac addr, nb_mc_addr(%u) "
1901 "invalid. valid range: 0~%d",
1902 nb_mc_addr, HNS3_MC_MACADDR_NUM);
1906 /* Check if input mac addresses are valid */
1907 for (i = 0; i < nb_mc_addr; i++) {
1908 addr = &mc_addr_set[i];
1909 if (!rte_is_multicast_ether_addr(addr)) {
1910 hns3_ether_format_addr(mac_str, RTE_ETHER_ADDR_FMT_SIZE,
1913 "failed to set mc mac addr, addr(%s) invalid.",
1918 /* Check if there are duplicate addresses */
1919 for (j = i + 1; j < nb_mc_addr; j++) {
1920 if (rte_is_same_ether_addr(addr, &mc_addr_set[j])) {
1921 hns3_ether_format_addr(mac_str,
1922 RTE_ETHER_ADDR_FMT_SIZE,
1924 hns3_err(hw, "failed to set mc mac addr, "
1925 "addrs invalid. two same addrs(%s).",
1932 * Check if there are duplicate addresses between mac_addrs
1935 for (j = 0; j < HNS3_UC_MACADDR_NUM; j++) {
1936 if (rte_is_same_ether_addr(addr,
1937 &hw->data->mac_addrs[j])) {
1938 hns3_ether_format_addr(mac_str,
1939 RTE_ETHER_ADDR_FMT_SIZE,
1941 hns3_err(hw, "failed to set mc mac addr, "
1942 "addrs invalid. addrs(%s) has already "
1943 "configured in mac_addr add API",
1954 hns3_set_mc_addr_calc_addr(struct hns3_hw *hw,
1955 struct rte_ether_addr *mc_addr_set,
1957 struct rte_ether_addr *reserved_addr_list,
1958 int *reserved_addr_num,
1959 struct rte_ether_addr *add_addr_list,
1961 struct rte_ether_addr *rm_addr_list,
1964 struct rte_ether_addr *addr;
1965 int current_addr_num;
1966 int reserved_num = 0;
1974 /* Calculate the mc mac address list that should be removed */
1975 current_addr_num = hw->mc_addrs_num;
1976 for (i = 0; i < current_addr_num; i++) {
1977 addr = &hw->mc_addrs[i];
1979 for (j = 0; j < mc_addr_num; j++) {
1980 if (rte_is_same_ether_addr(addr, &mc_addr_set[j])) {
1987 rte_ether_addr_copy(addr, &rm_addr_list[rm_num]);
1990 rte_ether_addr_copy(addr,
1991 &reserved_addr_list[reserved_num]);
1996 /* Calculate the mc mac address list that should be added */
1997 for (i = 0; i < mc_addr_num; i++) {
1998 addr = &mc_addr_set[i];
2000 for (j = 0; j < current_addr_num; j++) {
2001 if (rte_is_same_ether_addr(addr, &hw->mc_addrs[j])) {
2008 rte_ether_addr_copy(addr, &add_addr_list[add_num]);
2013 /* Reorder the mc mac address list maintained by driver */
2014 for (i = 0; i < reserved_num; i++)
2015 rte_ether_addr_copy(&reserved_addr_list[i], &hw->mc_addrs[i]);
2017 for (i = 0; i < rm_num; i++) {
2018 num = reserved_num + i;
2019 rte_ether_addr_copy(&rm_addr_list[i], &hw->mc_addrs[num]);
2022 *reserved_addr_num = reserved_num;
2023 *add_addr_num = add_num;
2024 *rm_addr_num = rm_num;
2028 hns3_set_mc_mac_addr_list(struct rte_eth_dev *dev,
2029 struct rte_ether_addr *mc_addr_set,
2030 uint32_t nb_mc_addr)
2032 struct hns3_hw *hw = HNS3_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2033 struct rte_ether_addr reserved_addr_list[HNS3_MC_MACADDR_NUM];
2034 struct rte_ether_addr add_addr_list[HNS3_MC_MACADDR_NUM];
2035 struct rte_ether_addr rm_addr_list[HNS3_MC_MACADDR_NUM];
2036 struct rte_ether_addr *addr;
2037 int reserved_addr_num;
2045 /* Check if input parameters are valid */
2046 ret = hns3_set_mc_addr_chk_param(hw, mc_addr_set, nb_mc_addr);
2050 rte_spinlock_lock(&hw->lock);
2053 * Calculate the mc mac address lists those should be removed and be
2054 * added, Reorder the mc mac address list maintained by driver.
2056 mc_addr_num = (int)nb_mc_addr;
2057 hns3_set_mc_addr_calc_addr(hw, mc_addr_set, mc_addr_num,
2058 reserved_addr_list, &reserved_addr_num,
2059 add_addr_list, &add_addr_num,
2060 rm_addr_list, &rm_addr_num);
2062 /* Remove mc mac addresses */
2063 for (i = 0; i < rm_addr_num; i++) {
2064 num = rm_addr_num - i - 1;
2065 addr = &rm_addr_list[num];
2066 ret = hns3_remove_mc_addr(hw, addr);
2068 rte_spinlock_unlock(&hw->lock);
2074 /* Add mc mac addresses */
2075 for (i = 0; i < add_addr_num; i++) {
2076 addr = &add_addr_list[i];
2077 ret = hns3_add_mc_addr(hw, addr);
2079 rte_spinlock_unlock(&hw->lock);
2083 num = reserved_addr_num + i;
2084 rte_ether_addr_copy(addr, &hw->mc_addrs[num]);
2087 rte_spinlock_unlock(&hw->lock);
2093 hns3_configure_all_mc_mac_addr(struct hns3_adapter *hns, bool del)
2095 char mac_str[RTE_ETHER_ADDR_FMT_SIZE];
2096 struct hns3_hw *hw = &hns->hw;
2097 struct rte_ether_addr *addr;
2102 for (i = 0; i < hw->mc_addrs_num; i++) {
2103 addr = &hw->mc_addrs[i];
2104 if (!rte_is_multicast_ether_addr(addr))
2107 ret = hns3_remove_mc_addr(hw, addr);
2109 ret = hns3_add_mc_addr(hw, addr);
2112 hns3_ether_format_addr(mac_str, RTE_ETHER_ADDR_FMT_SIZE,
2114 hns3_dbg(hw, "%s mc mac addr: %s failed for pf: ret = %d",
2115 del ? "Remove" : "Restore", mac_str, ret);
2122 hns3_check_mq_mode(struct rte_eth_dev *dev)
2124 enum rte_eth_rx_mq_mode rx_mq_mode = dev->data->dev_conf.rxmode.mq_mode;
2125 enum rte_eth_tx_mq_mode tx_mq_mode = dev->data->dev_conf.txmode.mq_mode;
2126 struct hns3_hw *hw = HNS3_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2127 struct hns3_pf *pf = HNS3_DEV_PRIVATE_TO_PF(dev->data->dev_private);
2128 struct rte_eth_dcb_rx_conf *dcb_rx_conf;
2129 struct rte_eth_dcb_tx_conf *dcb_tx_conf;
2134 dcb_rx_conf = &dev->data->dev_conf.rx_adv_conf.dcb_rx_conf;
2135 dcb_tx_conf = &dev->data->dev_conf.tx_adv_conf.dcb_tx_conf;
2137 if (rx_mq_mode == ETH_MQ_RX_VMDQ_DCB_RSS) {
2138 hns3_err(hw, "ETH_MQ_RX_VMDQ_DCB_RSS is not supported. "
2139 "rx_mq_mode = %d", rx_mq_mode);
2143 if (rx_mq_mode == ETH_MQ_RX_VMDQ_DCB ||
2144 tx_mq_mode == ETH_MQ_TX_VMDQ_DCB) {
2145 hns3_err(hw, "ETH_MQ_RX_VMDQ_DCB and ETH_MQ_TX_VMDQ_DCB "
2146 "is not supported. rx_mq_mode = %d, tx_mq_mode = %d",
2147 rx_mq_mode, tx_mq_mode);
2151 if (rx_mq_mode == ETH_MQ_RX_DCB_RSS) {
2152 if (dcb_rx_conf->nb_tcs > pf->tc_max) {
2153 hns3_err(hw, "nb_tcs(%u) > max_tc(%u) driver supported.",
2154 dcb_rx_conf->nb_tcs, pf->tc_max);
2158 if (!(dcb_rx_conf->nb_tcs == HNS3_4_TCS ||
2159 dcb_rx_conf->nb_tcs == HNS3_8_TCS)) {
2160 hns3_err(hw, "on ETH_MQ_RX_DCB_RSS mode, "
2161 "nb_tcs(%d) != %d or %d in rx direction.",
2162 dcb_rx_conf->nb_tcs, HNS3_4_TCS, HNS3_8_TCS);
2166 if (dcb_rx_conf->nb_tcs != dcb_tx_conf->nb_tcs) {
2167 hns3_err(hw, "num_tcs(%d) of tx is not equal to rx(%d)",
2168 dcb_tx_conf->nb_tcs, dcb_rx_conf->nb_tcs);
2172 for (i = 0; i < HNS3_MAX_USER_PRIO; i++) {
2173 if (dcb_rx_conf->dcb_tc[i] != dcb_tx_conf->dcb_tc[i]) {
2174 hns3_err(hw, "dcb_tc[%d] = %u in rx direction, "
2175 "is not equal to one in tx direction.",
2176 i, dcb_rx_conf->dcb_tc[i]);
2179 if (dcb_rx_conf->dcb_tc[i] > max_tc)
2180 max_tc = dcb_rx_conf->dcb_tc[i];
2183 num_tc = max_tc + 1;
2184 if (num_tc > dcb_rx_conf->nb_tcs) {
2185 hns3_err(hw, "max num_tc(%u) mapped > nb_tcs(%u)",
2186 num_tc, dcb_rx_conf->nb_tcs);
2195 hns3_check_dcb_cfg(struct rte_eth_dev *dev)
2197 struct hns3_hw *hw = HNS3_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2199 if (!hns3_dev_dcb_supported(hw)) {
2200 hns3_err(hw, "this port does not support dcb configurations.");
2204 if (hw->current_fc_status == HNS3_FC_STATUS_MAC_PAUSE) {
2205 hns3_err(hw, "MAC pause enabled, cannot config dcb info.");
2209 /* Check multiple queue mode */
2210 return hns3_check_mq_mode(dev);
2214 hns3_bind_ring_with_vector(struct hns3_hw *hw, uint8_t vector_id, bool mmap,
2215 enum hns3_ring_type queue_type, uint16_t queue_id)
2217 struct hns3_cmd_desc desc;
2218 struct hns3_ctrl_vector_chain_cmd *req =
2219 (struct hns3_ctrl_vector_chain_cmd *)desc.data;
2220 enum hns3_cmd_status status;
2221 enum hns3_opcode_type op;
2222 uint16_t tqp_type_and_id = 0;
2227 op = mmap ? HNS3_OPC_ADD_RING_TO_VECTOR : HNS3_OPC_DEL_RING_TO_VECTOR;
2228 hns3_cmd_setup_basic_desc(&desc, op, false);
2229 req->int_vector_id = vector_id;
2231 if (queue_type == HNS3_RING_TYPE_RX)
2232 gl = HNS3_RING_GL_RX;
2234 gl = HNS3_RING_GL_TX;
2238 hns3_set_field(tqp_type_and_id, HNS3_INT_TYPE_M, HNS3_INT_TYPE_S,
2240 hns3_set_field(tqp_type_and_id, HNS3_TQP_ID_M, HNS3_TQP_ID_S, queue_id);
2241 hns3_set_field(tqp_type_and_id, HNS3_INT_GL_IDX_M, HNS3_INT_GL_IDX_S,
2243 req->tqp_type_and_id[0] = rte_cpu_to_le_16(tqp_type_and_id);
2244 req->int_cause_num = 1;
2245 op_str = mmap ? "Map" : "Unmap";
2246 status = hns3_cmd_send(hw, &desc, 1);
2248 hns3_err(hw, "%s TQP %u fail, vector_id is %u, status is %d.",
2249 op_str, queue_id, req->int_vector_id, status);
2257 hns3_init_ring_with_vector(struct hns3_hw *hw)
2264 * In hns3 network engine, vector 0 is always the misc interrupt of this
2265 * function, vector 1~N can be used respectively for the queues of the
2266 * function. Tx and Rx queues with the same number share the interrupt
2267 * vector. In the initialization clearing the all hardware mapping
2268 * relationship configurations between queues and interrupt vectors is
2269 * needed, so some error caused by the residual configurations, such as
2270 * the unexpected Tx interrupt, can be avoid.
2272 vec = hw->num_msi - 1; /* vector 0 for misc interrupt, not for queue */
2273 if (hw->intr.mapping_mode == HNS3_INTR_MAPPING_VEC_RSV_ONE)
2274 vec = vec - 1; /* the last interrupt is reserved */
2275 hw->intr_tqps_num = RTE_MIN(vec, hw->tqps_num);
2276 for (i = 0; i < hw->intr_tqps_num; i++) {
2278 * Set gap limiter/rate limiter/quanity limiter algorithm
2279 * configuration for interrupt coalesce of queue's interrupt.
2281 hns3_set_queue_intr_gl(hw, i, HNS3_RING_GL_RX,
2282 HNS3_TQP_INTR_GL_DEFAULT);
2283 hns3_set_queue_intr_gl(hw, i, HNS3_RING_GL_TX,
2284 HNS3_TQP_INTR_GL_DEFAULT);
2285 hns3_set_queue_intr_rl(hw, i, HNS3_TQP_INTR_RL_DEFAULT);
2287 * QL(quantity limiter) is not used currently, just set 0 to
2290 hns3_set_queue_intr_ql(hw, i, HNS3_TQP_INTR_QL_DEFAULT);
2292 ret = hns3_bind_ring_with_vector(hw, vec, false,
2293 HNS3_RING_TYPE_TX, i);
2295 PMD_INIT_LOG(ERR, "PF fail to unbind TX ring(%d) with "
2296 "vector: %u, ret=%d", i, vec, ret);
2300 ret = hns3_bind_ring_with_vector(hw, vec, false,
2301 HNS3_RING_TYPE_RX, i);
2303 PMD_INIT_LOG(ERR, "PF fail to unbind RX ring(%d) with "
2304 "vector: %u, ret=%d", i, vec, ret);
2313 hns3_dev_configure(struct rte_eth_dev *dev)
2315 struct hns3_adapter *hns = dev->data->dev_private;
2316 struct rte_eth_conf *conf = &dev->data->dev_conf;
2317 enum rte_eth_rx_mq_mode mq_mode = conf->rxmode.mq_mode;
2318 struct hns3_hw *hw = &hns->hw;
2319 uint16_t nb_rx_q = dev->data->nb_rx_queues;
2320 uint16_t nb_tx_q = dev->data->nb_tx_queues;
2321 struct rte_eth_rss_conf rss_conf;
2326 hw->cfg_max_queues = RTE_MAX(nb_rx_q, nb_tx_q);
2329 * Some versions of hardware network engine does not support
2330 * individually enable/disable/reset the Tx or Rx queue. These devices
2331 * must enable/disable/reset Tx and Rx queues at the same time. When the
2332 * numbers of Tx queues allocated by upper applications are not equal to
2333 * the numbers of Rx queues, driver needs to setup fake Tx or Rx queues
2334 * to adjust numbers of Tx/Rx queues. otherwise, network engine can not
2335 * work as usual. But these fake queues are imperceptible, and can not
2336 * be used by upper applications.
2338 if (!hns3_dev_indep_txrx_supported(hw)) {
2339 ret = hns3_set_fake_rx_or_tx_queues(dev, nb_rx_q, nb_tx_q);
2341 hns3_err(hw, "fail to set Rx/Tx fake queues, ret = %d.",
2347 hw->adapter_state = HNS3_NIC_CONFIGURING;
2348 if (conf->link_speeds & ETH_LINK_SPEED_FIXED) {
2349 hns3_err(hw, "setting link speed/duplex not supported");
2354 if ((uint32_t)mq_mode & ETH_MQ_RX_DCB_FLAG) {
2355 ret = hns3_check_dcb_cfg(dev);
2360 /* When RSS is not configured, redirect the packet queue 0 */
2361 if ((uint32_t)mq_mode & ETH_MQ_RX_RSS_FLAG) {
2362 conf->rxmode.offloads |= DEV_RX_OFFLOAD_RSS_HASH;
2363 rss_conf = conf->rx_adv_conf.rss_conf;
2364 hw->rss_dis_flag = false;
2365 ret = hns3_dev_rss_hash_update(dev, &rss_conf);
2371 * If jumbo frames are enabled, MTU needs to be refreshed
2372 * according to the maximum RX packet length.
2374 if (conf->rxmode.offloads & DEV_RX_OFFLOAD_JUMBO_FRAME) {
2376 * Security of max_rx_pkt_len is guaranteed in dpdk frame.
2377 * Maximum value of max_rx_pkt_len is HNS3_MAX_FRAME_LEN, so it
2378 * can safely assign to "uint16_t" type variable.
2380 mtu = (uint16_t)HNS3_PKTLEN_TO_MTU(conf->rxmode.max_rx_pkt_len);
2381 ret = hns3_dev_mtu_set(dev, mtu);
2384 dev->data->mtu = mtu;
2387 ret = hns3_dev_configure_vlan(dev);
2391 /* config hardware GRO */
2392 gro_en = conf->rxmode.offloads & DEV_RX_OFFLOAD_TCP_LRO ? true : false;
2393 ret = hns3_config_gro(hw, gro_en);
2397 hns->rx_simple_allowed = true;
2398 hns->rx_vec_allowed = true;
2399 hns->tx_simple_allowed = true;
2400 hns->tx_vec_allowed = true;
2402 hns3_init_rx_ptype_tble(dev);
2403 hw->adapter_state = HNS3_NIC_CONFIGURED;
2408 (void)hns3_set_fake_rx_or_tx_queues(dev, 0, 0);
2409 hw->adapter_state = HNS3_NIC_INITIALIZED;
2415 hns3_set_mac_mtu(struct hns3_hw *hw, uint16_t new_mps)
2417 struct hns3_config_max_frm_size_cmd *req;
2418 struct hns3_cmd_desc desc;
2420 hns3_cmd_setup_basic_desc(&desc, HNS3_OPC_CONFIG_MAX_FRM_SIZE, false);
2422 req = (struct hns3_config_max_frm_size_cmd *)desc.data;
2423 req->max_frm_size = rte_cpu_to_le_16(new_mps);
2424 req->min_frm_size = RTE_ETHER_MIN_LEN;
2426 return hns3_cmd_send(hw, &desc, 1);
2430 hns3_config_mtu(struct hns3_hw *hw, uint16_t mps)
2434 ret = hns3_set_mac_mtu(hw, mps);
2436 hns3_err(hw, "Failed to set mtu, ret = %d", ret);
2440 ret = hns3_buffer_alloc(hw);
2442 hns3_err(hw, "Failed to allocate buffer, ret = %d", ret);
2448 hns3_dev_mtu_set(struct rte_eth_dev *dev, uint16_t mtu)
2450 struct hns3_adapter *hns = dev->data->dev_private;
2451 uint32_t frame_size = mtu + HNS3_ETH_OVERHEAD;
2452 struct hns3_hw *hw = &hns->hw;
2453 bool is_jumbo_frame;
2456 if (dev->data->dev_started) {
2457 hns3_err(hw, "Failed to set mtu, port %u must be stopped "
2458 "before configuration", dev->data->port_id);
2462 rte_spinlock_lock(&hw->lock);
2463 is_jumbo_frame = frame_size > HNS3_DEFAULT_FRAME_LEN ? true : false;
2464 frame_size = RTE_MAX(frame_size, HNS3_DEFAULT_FRAME_LEN);
2467 * Maximum value of frame_size is HNS3_MAX_FRAME_LEN, so it can safely
2468 * assign to "uint16_t" type variable.
2470 ret = hns3_config_mtu(hw, (uint16_t)frame_size);
2472 rte_spinlock_unlock(&hw->lock);
2473 hns3_err(hw, "Failed to set mtu, port %u mtu %u: %d",
2474 dev->data->port_id, mtu, ret);
2477 hns->pf.mps = (uint16_t)frame_size;
2479 dev->data->dev_conf.rxmode.offloads |=
2480 DEV_RX_OFFLOAD_JUMBO_FRAME;
2482 dev->data->dev_conf.rxmode.offloads &=
2483 ~DEV_RX_OFFLOAD_JUMBO_FRAME;
2484 dev->data->dev_conf.rxmode.max_rx_pkt_len = frame_size;
2485 rte_spinlock_unlock(&hw->lock);
2491 hns3_dev_infos_get(struct rte_eth_dev *eth_dev, struct rte_eth_dev_info *info)
2493 struct hns3_adapter *hns = eth_dev->data->dev_private;
2494 struct hns3_hw *hw = &hns->hw;
2495 uint16_t queue_num = hw->tqps_num;
2498 * In interrupt mode, 'max_rx_queues' is set based on the number of
2499 * MSI-X interrupt resources of the hardware.
2501 if (hw->data->dev_conf.intr_conf.rxq == 1)
2502 queue_num = hw->intr_tqps_num;
2504 info->max_rx_queues = queue_num;
2505 info->max_tx_queues = hw->tqps_num;
2506 info->max_rx_pktlen = HNS3_MAX_FRAME_LEN; /* CRC included */
2507 info->min_rx_bufsize = HNS3_MIN_BD_BUF_SIZE;
2508 info->max_mac_addrs = HNS3_UC_MACADDR_NUM;
2509 info->max_mtu = info->max_rx_pktlen - HNS3_ETH_OVERHEAD;
2510 info->max_lro_pkt_size = HNS3_MAX_LRO_SIZE;
2511 info->rx_offload_capa = (DEV_RX_OFFLOAD_IPV4_CKSUM |
2512 DEV_RX_OFFLOAD_TCP_CKSUM |
2513 DEV_RX_OFFLOAD_UDP_CKSUM |
2514 DEV_RX_OFFLOAD_SCTP_CKSUM |
2515 DEV_RX_OFFLOAD_OUTER_IPV4_CKSUM |
2516 DEV_RX_OFFLOAD_OUTER_UDP_CKSUM |
2517 DEV_RX_OFFLOAD_KEEP_CRC |
2518 DEV_RX_OFFLOAD_SCATTER |
2519 DEV_RX_OFFLOAD_VLAN_STRIP |
2520 DEV_RX_OFFLOAD_VLAN_FILTER |
2521 DEV_RX_OFFLOAD_JUMBO_FRAME |
2522 DEV_RX_OFFLOAD_RSS_HASH |
2523 DEV_RX_OFFLOAD_TCP_LRO);
2524 info->tx_offload_capa = (DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM |
2525 DEV_TX_OFFLOAD_IPV4_CKSUM |
2526 DEV_TX_OFFLOAD_TCP_CKSUM |
2527 DEV_TX_OFFLOAD_UDP_CKSUM |
2528 DEV_TX_OFFLOAD_SCTP_CKSUM |
2529 DEV_TX_OFFLOAD_MULTI_SEGS |
2530 DEV_TX_OFFLOAD_TCP_TSO |
2531 DEV_TX_OFFLOAD_VXLAN_TNL_TSO |
2532 DEV_TX_OFFLOAD_GRE_TNL_TSO |
2533 DEV_TX_OFFLOAD_GENEVE_TNL_TSO |
2534 DEV_TX_OFFLOAD_MBUF_FAST_FREE |
2535 hns3_txvlan_cap_get(hw));
2537 if (hns3_dev_indep_txrx_supported(hw))
2538 info->dev_capa = RTE_ETH_DEV_CAPA_RUNTIME_RX_QUEUE_SETUP |
2539 RTE_ETH_DEV_CAPA_RUNTIME_TX_QUEUE_SETUP;
2541 info->rx_desc_lim = (struct rte_eth_desc_lim) {
2542 .nb_max = HNS3_MAX_RING_DESC,
2543 .nb_min = HNS3_MIN_RING_DESC,
2544 .nb_align = HNS3_ALIGN_RING_DESC,
2547 info->tx_desc_lim = (struct rte_eth_desc_lim) {
2548 .nb_max = HNS3_MAX_RING_DESC,
2549 .nb_min = HNS3_MIN_RING_DESC,
2550 .nb_align = HNS3_ALIGN_RING_DESC,
2551 .nb_seg_max = HNS3_MAX_TSO_BD_PER_PKT,
2552 .nb_mtu_seg_max = hw->max_non_tso_bd_num,
2555 info->default_rxconf = (struct rte_eth_rxconf) {
2556 .rx_free_thresh = HNS3_DEFAULT_RX_FREE_THRESH,
2558 * If there are no available Rx buffer descriptors, incoming
2559 * packets are always dropped by hardware based on hns3 network
2565 info->default_txconf = (struct rte_eth_txconf) {
2566 .tx_rs_thresh = HNS3_DEFAULT_TX_RS_THRESH,
2570 info->vmdq_queue_num = 0;
2572 info->reta_size = HNS3_RSS_IND_TBL_SIZE;
2573 info->hash_key_size = HNS3_RSS_KEY_SIZE;
2574 info->flow_type_rss_offloads = HNS3_ETH_RSS_SUPPORT;
2576 info->default_rxportconf.burst_size = HNS3_DEFAULT_PORT_CONF_BURST_SIZE;
2577 info->default_txportconf.burst_size = HNS3_DEFAULT_PORT_CONF_BURST_SIZE;
2578 info->default_rxportconf.nb_queues = HNS3_DEFAULT_PORT_CONF_QUEUES_NUM;
2579 info->default_txportconf.nb_queues = HNS3_DEFAULT_PORT_CONF_QUEUES_NUM;
2580 info->default_rxportconf.ring_size = HNS3_DEFAULT_RING_DESC;
2581 info->default_txportconf.ring_size = HNS3_DEFAULT_RING_DESC;
2587 hns3_fw_version_get(struct rte_eth_dev *eth_dev, char *fw_version,
2590 struct hns3_adapter *hns = eth_dev->data->dev_private;
2591 struct hns3_hw *hw = &hns->hw;
2592 uint32_t version = hw->fw_version;
2595 ret = snprintf(fw_version, fw_size, "%lu.%lu.%lu.%lu",
2596 hns3_get_field(version, HNS3_FW_VERSION_BYTE3_M,
2597 HNS3_FW_VERSION_BYTE3_S),
2598 hns3_get_field(version, HNS3_FW_VERSION_BYTE2_M,
2599 HNS3_FW_VERSION_BYTE2_S),
2600 hns3_get_field(version, HNS3_FW_VERSION_BYTE1_M,
2601 HNS3_FW_VERSION_BYTE1_S),
2602 hns3_get_field(version, HNS3_FW_VERSION_BYTE0_M,
2603 HNS3_FW_VERSION_BYTE0_S));
2604 ret += 1; /* add the size of '\0' */
2605 if (fw_size < (uint32_t)ret)
2612 hns3_dev_link_update(struct rte_eth_dev *eth_dev,
2613 __rte_unused int wait_to_complete)
2615 struct hns3_adapter *hns = eth_dev->data->dev_private;
2616 struct hns3_hw *hw = &hns->hw;
2617 struct hns3_mac *mac = &hw->mac;
2618 struct rte_eth_link new_link;
2620 if (!hns3_is_reset_pending(hns)) {
2621 hns3_update_speed_duplex(eth_dev);
2622 hns3_update_link_status(hw);
2625 memset(&new_link, 0, sizeof(new_link));
2626 switch (mac->link_speed) {
2627 case ETH_SPEED_NUM_10M:
2628 case ETH_SPEED_NUM_100M:
2629 case ETH_SPEED_NUM_1G:
2630 case ETH_SPEED_NUM_10G:
2631 case ETH_SPEED_NUM_25G:
2632 case ETH_SPEED_NUM_40G:
2633 case ETH_SPEED_NUM_50G:
2634 case ETH_SPEED_NUM_100G:
2635 case ETH_SPEED_NUM_200G:
2636 new_link.link_speed = mac->link_speed;
2639 new_link.link_speed = ETH_SPEED_NUM_100M;
2643 new_link.link_duplex = mac->link_duplex;
2644 new_link.link_status = mac->link_status ? ETH_LINK_UP : ETH_LINK_DOWN;
2645 new_link.link_autoneg =
2646 !(eth_dev->data->dev_conf.link_speeds & ETH_LINK_SPEED_FIXED);
2648 return rte_eth_linkstatus_set(eth_dev, &new_link);
2652 hns3_parse_func_status(struct hns3_hw *hw, struct hns3_func_status_cmd *status)
2654 struct hns3_adapter *hns = HNS3_DEV_HW_TO_ADAPTER(hw);
2655 struct hns3_pf *pf = &hns->pf;
2657 if (!(status->pf_state & HNS3_PF_STATE_DONE))
2660 pf->is_main_pf = (status->pf_state & HNS3_PF_STATE_MAIN) ? true : false;
2666 hns3_query_function_status(struct hns3_hw *hw)
2668 #define HNS3_QUERY_MAX_CNT 10
2669 #define HNS3_QUERY_SLEEP_MSCOEND 1
2670 struct hns3_func_status_cmd *req;
2671 struct hns3_cmd_desc desc;
2675 hns3_cmd_setup_basic_desc(&desc, HNS3_OPC_QUERY_FUNC_STATUS, true);
2676 req = (struct hns3_func_status_cmd *)desc.data;
2679 ret = hns3_cmd_send(hw, &desc, 1);
2681 PMD_INIT_LOG(ERR, "query function status failed %d",
2686 /* Check pf reset is done */
2690 rte_delay_ms(HNS3_QUERY_SLEEP_MSCOEND);
2691 } while (timeout++ < HNS3_QUERY_MAX_CNT);
2693 return hns3_parse_func_status(hw, req);
2697 hns3_get_pf_max_tqp_num(struct hns3_hw *hw)
2699 struct hns3_adapter *hns = HNS3_DEV_HW_TO_ADAPTER(hw);
2700 struct hns3_pf *pf = &hns->pf;
2702 if (pf->tqp_config_mode == HNS3_FLEX_MAX_TQP_NUM_MODE) {
2704 * The total_tqps_num obtained from firmware is maximum tqp
2705 * numbers of this port, which should be used for PF and VFs.
2706 * There is no need for pf to have so many tqp numbers in
2707 * most cases. RTE_LIBRTE_HNS3_MAX_TQP_NUM_PER_PF,
2708 * coming from config file, is assigned to maximum queue number
2709 * for the PF of this port by user. So users can modify the
2710 * maximum queue number of PF according to their own application
2711 * scenarios, which is more flexible to use. In addition, many
2712 * memories can be saved due to allocating queue statistics
2713 * room according to the actual number of queues required. The
2714 * maximum queue number of PF for network engine with
2715 * revision_id greater than 0x30 is assigned by config file.
2717 if (RTE_LIBRTE_HNS3_MAX_TQP_NUM_PER_PF <= 0) {
2718 hns3_err(hw, "RTE_LIBRTE_HNS3_MAX_TQP_NUM_PER_PF(%d) "
2719 "must be greater than 0.",
2720 RTE_LIBRTE_HNS3_MAX_TQP_NUM_PER_PF);
2724 hw->tqps_num = RTE_MIN(RTE_LIBRTE_HNS3_MAX_TQP_NUM_PER_PF,
2725 hw->total_tqps_num);
2728 * Due to the limitation on the number of PF interrupts
2729 * available, the maximum queue number assigned to PF on
2730 * the network engine with revision_id 0x21 is 64.
2732 hw->tqps_num = RTE_MIN(hw->total_tqps_num,
2733 HNS3_MAX_TQP_NUM_HIP08_PF);
2740 hns3_query_pf_resource(struct hns3_hw *hw)
2742 struct hns3_adapter *hns = HNS3_DEV_HW_TO_ADAPTER(hw);
2743 struct hns3_pf *pf = &hns->pf;
2744 struct hns3_pf_res_cmd *req;
2745 struct hns3_cmd_desc desc;
2748 hns3_cmd_setup_basic_desc(&desc, HNS3_OPC_QUERY_PF_RSRC, true);
2749 ret = hns3_cmd_send(hw, &desc, 1);
2751 PMD_INIT_LOG(ERR, "query pf resource failed %d", ret);
2755 req = (struct hns3_pf_res_cmd *)desc.data;
2756 hw->total_tqps_num = rte_le_to_cpu_16(req->tqp_num) +
2757 rte_le_to_cpu_16(req->ext_tqp_num);
2758 ret = hns3_get_pf_max_tqp_num(hw);
2762 pf->pkt_buf_size = rte_le_to_cpu_16(req->buf_size) << HNS3_BUF_UNIT_S;
2763 pf->func_num = rte_le_to_cpu_16(req->pf_own_fun_number);
2765 if (req->tx_buf_size)
2767 rte_le_to_cpu_16(req->tx_buf_size) << HNS3_BUF_UNIT_S;
2769 pf->tx_buf_size = HNS3_DEFAULT_TX_BUF;
2771 pf->tx_buf_size = roundup(pf->tx_buf_size, HNS3_BUF_SIZE_UNIT);
2773 if (req->dv_buf_size)
2775 rte_le_to_cpu_16(req->dv_buf_size) << HNS3_BUF_UNIT_S;
2777 pf->dv_buf_size = HNS3_DEFAULT_DV;
2779 pf->dv_buf_size = roundup(pf->dv_buf_size, HNS3_BUF_SIZE_UNIT);
2782 hns3_get_field(rte_le_to_cpu_16(req->nic_pf_intr_vector_number),
2783 HNS3_PF_VEC_NUM_M, HNS3_PF_VEC_NUM_S);
2789 hns3_parse_cfg(struct hns3_cfg *cfg, struct hns3_cmd_desc *desc)
2791 struct hns3_cfg_param_cmd *req;
2792 uint64_t mac_addr_tmp_high;
2793 uint8_t ext_rss_size_max;
2794 uint64_t mac_addr_tmp;
2797 req = (struct hns3_cfg_param_cmd *)desc[0].data;
2799 /* get the configuration */
2800 cfg->vmdq_vport_num = hns3_get_field(rte_le_to_cpu_32(req->param[0]),
2801 HNS3_CFG_VMDQ_M, HNS3_CFG_VMDQ_S);
2802 cfg->tc_num = hns3_get_field(rte_le_to_cpu_32(req->param[0]),
2803 HNS3_CFG_TC_NUM_M, HNS3_CFG_TC_NUM_S);
2804 cfg->tqp_desc_num = hns3_get_field(rte_le_to_cpu_32(req->param[0]),
2805 HNS3_CFG_TQP_DESC_N_M,
2806 HNS3_CFG_TQP_DESC_N_S);
2808 cfg->phy_addr = hns3_get_field(rte_le_to_cpu_32(req->param[1]),
2809 HNS3_CFG_PHY_ADDR_M,
2810 HNS3_CFG_PHY_ADDR_S);
2811 cfg->media_type = hns3_get_field(rte_le_to_cpu_32(req->param[1]),
2812 HNS3_CFG_MEDIA_TP_M,
2813 HNS3_CFG_MEDIA_TP_S);
2814 cfg->rx_buf_len = hns3_get_field(rte_le_to_cpu_32(req->param[1]),
2815 HNS3_CFG_RX_BUF_LEN_M,
2816 HNS3_CFG_RX_BUF_LEN_S);
2817 /* get mac address */
2818 mac_addr_tmp = rte_le_to_cpu_32(req->param[2]);
2819 mac_addr_tmp_high = hns3_get_field(rte_le_to_cpu_32(req->param[3]),
2820 HNS3_CFG_MAC_ADDR_H_M,
2821 HNS3_CFG_MAC_ADDR_H_S);
2823 mac_addr_tmp |= (mac_addr_tmp_high << 31) << 1;
2825 cfg->default_speed = hns3_get_field(rte_le_to_cpu_32(req->param[3]),
2826 HNS3_CFG_DEFAULT_SPEED_M,
2827 HNS3_CFG_DEFAULT_SPEED_S);
2828 cfg->rss_size_max = hns3_get_field(rte_le_to_cpu_32(req->param[3]),
2829 HNS3_CFG_RSS_SIZE_M,
2830 HNS3_CFG_RSS_SIZE_S);
2832 for (i = 0; i < RTE_ETHER_ADDR_LEN; i++)
2833 cfg->mac_addr[i] = (mac_addr_tmp >> (8 * i)) & 0xff;
2835 req = (struct hns3_cfg_param_cmd *)desc[1].data;
2836 cfg->numa_node_map = rte_le_to_cpu_32(req->param[0]);
2838 cfg->speed_ability = hns3_get_field(rte_le_to_cpu_32(req->param[1]),
2839 HNS3_CFG_SPEED_ABILITY_M,
2840 HNS3_CFG_SPEED_ABILITY_S);
2841 cfg->umv_space = hns3_get_field(rte_le_to_cpu_32(req->param[1]),
2842 HNS3_CFG_UMV_TBL_SPACE_M,
2843 HNS3_CFG_UMV_TBL_SPACE_S);
2844 if (!cfg->umv_space)
2845 cfg->umv_space = HNS3_DEFAULT_UMV_SPACE_PER_PF;
2847 ext_rss_size_max = hns3_get_field(rte_le_to_cpu_32(req->param[2]),
2848 HNS3_CFG_EXT_RSS_SIZE_M,
2849 HNS3_CFG_EXT_RSS_SIZE_S);
2852 * Field ext_rss_size_max obtained from firmware will be more flexible
2853 * for future changes and expansions, which is an exponent of 2, instead
2854 * of reading out directly. If this field is not zero, hns3 PF PMD
2855 * driver uses it as rss_size_max under one TC. Device, whose revision
2856 * id is greater than or equal to PCI_REVISION_ID_HIP09_A, obtains the
2857 * maximum number of queues supported under a TC through this field.
2859 if (ext_rss_size_max)
2860 cfg->rss_size_max = 1U << ext_rss_size_max;
2863 /* hns3_get_board_cfg: query the static parameter from NCL_config file in flash
2864 * @hw: pointer to struct hns3_hw
2865 * @hcfg: the config structure to be getted
2868 hns3_get_board_cfg(struct hns3_hw *hw, struct hns3_cfg *hcfg)
2870 struct hns3_cmd_desc desc[HNS3_PF_CFG_DESC_NUM];
2871 struct hns3_cfg_param_cmd *req;
2876 for (i = 0; i < HNS3_PF_CFG_DESC_NUM; i++) {
2878 req = (struct hns3_cfg_param_cmd *)desc[i].data;
2879 hns3_cmd_setup_basic_desc(&desc[i], HNS3_OPC_GET_CFG_PARAM,
2881 hns3_set_field(offset, HNS3_CFG_OFFSET_M, HNS3_CFG_OFFSET_S,
2882 i * HNS3_CFG_RD_LEN_BYTES);
2883 /* Len should be divided by 4 when send to hardware */
2884 hns3_set_field(offset, HNS3_CFG_RD_LEN_M, HNS3_CFG_RD_LEN_S,
2885 HNS3_CFG_RD_LEN_BYTES / HNS3_CFG_RD_LEN_UNIT);
2886 req->offset = rte_cpu_to_le_32(offset);
2889 ret = hns3_cmd_send(hw, desc, HNS3_PF_CFG_DESC_NUM);
2891 PMD_INIT_LOG(ERR, "get config failed %d.", ret);
2895 hns3_parse_cfg(hcfg, desc);
2901 hns3_parse_speed(int speed_cmd, uint32_t *speed)
2903 switch (speed_cmd) {
2904 case HNS3_CFG_SPEED_10M:
2905 *speed = ETH_SPEED_NUM_10M;
2907 case HNS3_CFG_SPEED_100M:
2908 *speed = ETH_SPEED_NUM_100M;
2910 case HNS3_CFG_SPEED_1G:
2911 *speed = ETH_SPEED_NUM_1G;
2913 case HNS3_CFG_SPEED_10G:
2914 *speed = ETH_SPEED_NUM_10G;
2916 case HNS3_CFG_SPEED_25G:
2917 *speed = ETH_SPEED_NUM_25G;
2919 case HNS3_CFG_SPEED_40G:
2920 *speed = ETH_SPEED_NUM_40G;
2922 case HNS3_CFG_SPEED_50G:
2923 *speed = ETH_SPEED_NUM_50G;
2925 case HNS3_CFG_SPEED_100G:
2926 *speed = ETH_SPEED_NUM_100G;
2928 case HNS3_CFG_SPEED_200G:
2929 *speed = ETH_SPEED_NUM_200G;
2939 hns3_set_default_dev_specifications(struct hns3_hw *hw)
2941 hw->max_non_tso_bd_num = HNS3_MAX_NON_TSO_BD_PER_PKT;
2942 hw->rss_ind_tbl_size = HNS3_RSS_IND_TBL_SIZE;
2943 hw->rss_key_size = HNS3_RSS_KEY_SIZE;
2944 hw->max_tm_rate = HNS3_ETHER_MAX_RATE;
2945 hw->intr.int_ql_max = HNS3_INTR_QL_NONE;
2949 hns3_parse_dev_specifications(struct hns3_hw *hw, struct hns3_cmd_desc *desc)
2951 struct hns3_dev_specs_0_cmd *req0;
2953 req0 = (struct hns3_dev_specs_0_cmd *)desc[0].data;
2955 hw->max_non_tso_bd_num = req0->max_non_tso_bd_num;
2956 hw->rss_ind_tbl_size = rte_le_to_cpu_16(req0->rss_ind_tbl_size);
2957 hw->rss_key_size = rte_le_to_cpu_16(req0->rss_key_size);
2958 hw->max_tm_rate = rte_le_to_cpu_32(req0->max_tm_rate);
2959 hw->intr.int_ql_max = rte_le_to_cpu_16(req0->intr_ql_max);
2963 hns3_query_dev_specifications(struct hns3_hw *hw)
2965 struct hns3_cmd_desc desc[HNS3_QUERY_DEV_SPECS_BD_NUM];
2969 for (i = 0; i < HNS3_QUERY_DEV_SPECS_BD_NUM - 1; i++) {
2970 hns3_cmd_setup_basic_desc(&desc[i], HNS3_OPC_QUERY_DEV_SPECS,
2972 desc[i].flag |= rte_cpu_to_le_16(HNS3_CMD_FLAG_NEXT);
2974 hns3_cmd_setup_basic_desc(&desc[i], HNS3_OPC_QUERY_DEV_SPECS, true);
2976 ret = hns3_cmd_send(hw, desc, HNS3_QUERY_DEV_SPECS_BD_NUM);
2980 hns3_parse_dev_specifications(hw, desc);
2986 hns3_get_capability(struct hns3_hw *hw)
2988 struct hns3_adapter *hns = HNS3_DEV_HW_TO_ADAPTER(hw);
2989 struct rte_pci_device *pci_dev;
2990 struct hns3_pf *pf = &hns->pf;
2991 struct rte_eth_dev *eth_dev;
2996 eth_dev = &rte_eth_devices[hw->data->port_id];
2997 pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev);
2998 device_id = pci_dev->id.device_id;
3000 if (device_id == HNS3_DEV_ID_25GE_RDMA ||
3001 device_id == HNS3_DEV_ID_50GE_RDMA ||
3002 device_id == HNS3_DEV_ID_100G_RDMA_MACSEC ||
3003 device_id == HNS3_DEV_ID_200G_RDMA)
3004 hns3_set_bit(hw->capability, HNS3_DEV_SUPPORT_DCB_B, 1);
3006 /* Get PCI revision id */
3007 ret = rte_pci_read_config(pci_dev, &revision, HNS3_PCI_REVISION_ID_LEN,
3008 HNS3_PCI_REVISION_ID);
3009 if (ret != HNS3_PCI_REVISION_ID_LEN) {
3010 PMD_INIT_LOG(ERR, "failed to read pci revision id, ret = %d",
3014 hw->revision = revision;
3016 if (revision < PCI_REVISION_ID_HIP09_A) {
3017 hns3_set_default_dev_specifications(hw);
3018 hw->intr.mapping_mode = HNS3_INTR_MAPPING_VEC_RSV_ONE;
3019 hw->intr.gl_unit = HNS3_INTR_COALESCE_GL_UINT_2US;
3020 hw->tso_mode = HNS3_TSO_SW_CAL_PSEUDO_H_CSUM;
3021 hw->vlan_mode = HNS3_SW_SHIFT_AND_DISCARD_MODE;
3022 hw->min_tx_pkt_len = HNS3_HIP08_MIN_TX_PKT_LEN;
3023 pf->tqp_config_mode = HNS3_FIXED_MAX_TQP_NUM_MODE;
3024 hw->rss_info.ipv6_sctp_offload_supported = false;
3028 ret = hns3_query_dev_specifications(hw);
3031 "failed to query dev specifications, ret = %d",
3036 hw->intr.mapping_mode = HNS3_INTR_MAPPING_VEC_ALL;
3037 hw->intr.gl_unit = HNS3_INTR_COALESCE_GL_UINT_1US;
3038 hw->tso_mode = HNS3_TSO_HW_CAL_PSEUDO_H_CSUM;
3039 hw->vlan_mode = HNS3_HW_SHIFT_AND_DISCARD_MODE;
3040 hw->min_tx_pkt_len = HNS3_HIP09_MIN_TX_PKT_LEN;
3041 pf->tqp_config_mode = HNS3_FLEX_MAX_TQP_NUM_MODE;
3042 hw->rss_info.ipv6_sctp_offload_supported = true;
3048 hns3_get_board_configuration(struct hns3_hw *hw)
3050 struct hns3_adapter *hns = HNS3_DEV_HW_TO_ADAPTER(hw);
3051 struct hns3_pf *pf = &hns->pf;
3052 struct hns3_cfg cfg;
3055 ret = hns3_get_board_cfg(hw, &cfg);
3057 PMD_INIT_LOG(ERR, "get board config failed %d", ret);
3061 if (cfg.media_type == HNS3_MEDIA_TYPE_COPPER &&
3062 !hns3_dev_copper_supported(hw)) {
3063 PMD_INIT_LOG(ERR, "media type is copper, not supported.");
3067 hw->mac.media_type = cfg.media_type;
3068 hw->rss_size_max = cfg.rss_size_max;
3069 hw->rss_dis_flag = false;
3070 memcpy(hw->mac.mac_addr, cfg.mac_addr, RTE_ETHER_ADDR_LEN);
3071 hw->mac.phy_addr = cfg.phy_addr;
3072 hw->mac.default_addr_setted = false;
3073 hw->num_tx_desc = cfg.tqp_desc_num;
3074 hw->num_rx_desc = cfg.tqp_desc_num;
3075 hw->dcb_info.num_pg = 1;
3076 hw->dcb_info.hw_pfc_map = 0;
3078 ret = hns3_parse_speed(cfg.default_speed, &hw->mac.link_speed);
3080 PMD_INIT_LOG(ERR, "Get wrong speed %u, ret = %d",
3081 cfg.default_speed, ret);
3085 pf->tc_max = cfg.tc_num;
3086 if (pf->tc_max > HNS3_MAX_TC_NUM || pf->tc_max < 1) {
3087 PMD_INIT_LOG(WARNING,
3088 "Get TC num(%u) from flash, set TC num to 1",
3093 /* Dev does not support DCB */
3094 if (!hns3_dev_dcb_supported(hw)) {
3098 pf->pfc_max = pf->tc_max;
3100 hw->dcb_info.num_tc = 1;
3101 hw->alloc_rss_size = RTE_MIN(hw->rss_size_max,
3102 hw->tqps_num / hw->dcb_info.num_tc);
3103 hns3_set_bit(hw->hw_tc_map, 0, 1);
3104 pf->tx_sch_mode = HNS3_FLAG_TC_BASE_SCH_MODE;
3106 pf->wanted_umv_size = cfg.umv_space;
3112 hns3_get_configuration(struct hns3_hw *hw)
3116 ret = hns3_query_function_status(hw);
3118 PMD_INIT_LOG(ERR, "Failed to query function status: %d.", ret);
3122 /* Get device capability */
3123 ret = hns3_get_capability(hw);
3125 PMD_INIT_LOG(ERR, "failed to get device capability: %d.", ret);
3129 /* Get pf resource */
3130 ret = hns3_query_pf_resource(hw);
3132 PMD_INIT_LOG(ERR, "Failed to query pf resource: %d", ret);
3136 ret = hns3_get_board_configuration(hw);
3138 PMD_INIT_LOG(ERR, "failed to get board configuration: %d", ret);
3142 ret = hns3_query_dev_fec_info(hw);
3145 "failed to query FEC information, ret = %d", ret);
3151 hns3_map_tqps_to_func(struct hns3_hw *hw, uint16_t func_id, uint16_t tqp_pid,
3152 uint16_t tqp_vid, bool is_pf)
3154 struct hns3_tqp_map_cmd *req;
3155 struct hns3_cmd_desc desc;
3158 hns3_cmd_setup_basic_desc(&desc, HNS3_OPC_SET_TQP_MAP, false);
3160 req = (struct hns3_tqp_map_cmd *)desc.data;
3161 req->tqp_id = rte_cpu_to_le_16(tqp_pid);
3162 req->tqp_vf = func_id;
3163 req->tqp_flag = 1 << HNS3_TQP_MAP_EN_B;
3165 req->tqp_flag |= (1 << HNS3_TQP_MAP_TYPE_B);
3166 req->tqp_vid = rte_cpu_to_le_16(tqp_vid);
3168 ret = hns3_cmd_send(hw, &desc, 1);
3170 PMD_INIT_LOG(ERR, "TQP map failed %d", ret);
3176 hns3_map_tqp(struct hns3_hw *hw)
3182 * In current version, VF is not supported when PF is driven by DPDK
3183 * driver, so we assign total tqps_num tqps allocated to this port
3186 for (i = 0; i < hw->total_tqps_num; i++) {
3187 ret = hns3_map_tqps_to_func(hw, HNS3_PF_FUNC_ID, i, i, true);
3196 hns3_cfg_mac_speed_dup_hw(struct hns3_hw *hw, uint32_t speed, uint8_t duplex)
3198 struct hns3_config_mac_speed_dup_cmd *req;
3199 struct hns3_cmd_desc desc;
3202 req = (struct hns3_config_mac_speed_dup_cmd *)desc.data;
3204 hns3_cmd_setup_basic_desc(&desc, HNS3_OPC_CONFIG_SPEED_DUP, false);
3206 hns3_set_bit(req->speed_dup, HNS3_CFG_DUPLEX_B, !!duplex ? 1 : 0);
3209 case ETH_SPEED_NUM_10M:
3210 hns3_set_field(req->speed_dup, HNS3_CFG_SPEED_M,
3211 HNS3_CFG_SPEED_S, HNS3_CFG_SPEED_10M);
3213 case ETH_SPEED_NUM_100M:
3214 hns3_set_field(req->speed_dup, HNS3_CFG_SPEED_M,
3215 HNS3_CFG_SPEED_S, HNS3_CFG_SPEED_100M);
3217 case ETH_SPEED_NUM_1G:
3218 hns3_set_field(req->speed_dup, HNS3_CFG_SPEED_M,
3219 HNS3_CFG_SPEED_S, HNS3_CFG_SPEED_1G);
3221 case ETH_SPEED_NUM_10G:
3222 hns3_set_field(req->speed_dup, HNS3_CFG_SPEED_M,
3223 HNS3_CFG_SPEED_S, HNS3_CFG_SPEED_10G);
3225 case ETH_SPEED_NUM_25G:
3226 hns3_set_field(req->speed_dup, HNS3_CFG_SPEED_M,
3227 HNS3_CFG_SPEED_S, HNS3_CFG_SPEED_25G);
3229 case ETH_SPEED_NUM_40G:
3230 hns3_set_field(req->speed_dup, HNS3_CFG_SPEED_M,
3231 HNS3_CFG_SPEED_S, HNS3_CFG_SPEED_40G);
3233 case ETH_SPEED_NUM_50G:
3234 hns3_set_field(req->speed_dup, HNS3_CFG_SPEED_M,
3235 HNS3_CFG_SPEED_S, HNS3_CFG_SPEED_50G);
3237 case ETH_SPEED_NUM_100G:
3238 hns3_set_field(req->speed_dup, HNS3_CFG_SPEED_M,
3239 HNS3_CFG_SPEED_S, HNS3_CFG_SPEED_100G);
3241 case ETH_SPEED_NUM_200G:
3242 hns3_set_field(req->speed_dup, HNS3_CFG_SPEED_M,
3243 HNS3_CFG_SPEED_S, HNS3_CFG_SPEED_200G);
3246 PMD_INIT_LOG(ERR, "invalid speed (%u)", speed);
3250 hns3_set_bit(req->mac_change_fec_en, HNS3_CFG_MAC_SPEED_CHANGE_EN_B, 1);
3252 ret = hns3_cmd_send(hw, &desc, 1);
3254 PMD_INIT_LOG(ERR, "mac speed/duplex config cmd failed %d", ret);
3260 hns3_tx_buffer_calc(struct hns3_hw *hw, struct hns3_pkt_buf_alloc *buf_alloc)
3262 struct hns3_adapter *hns = HNS3_DEV_HW_TO_ADAPTER(hw);
3263 struct hns3_pf *pf = &hns->pf;
3264 struct hns3_priv_buf *priv;
3265 uint32_t i, total_size;
3267 total_size = pf->pkt_buf_size;
3269 /* alloc tx buffer for all enabled tc */
3270 for (i = 0; i < HNS3_MAX_TC_NUM; i++) {
3271 priv = &buf_alloc->priv_buf[i];
3273 if (hw->hw_tc_map & BIT(i)) {
3274 if (total_size < pf->tx_buf_size)
3277 priv->tx_buf_size = pf->tx_buf_size;
3279 priv->tx_buf_size = 0;
3281 total_size -= priv->tx_buf_size;
3288 hns3_tx_buffer_alloc(struct hns3_hw *hw, struct hns3_pkt_buf_alloc *buf_alloc)
3290 /* TX buffer size is unit by 128 byte */
3291 #define HNS3_BUF_SIZE_UNIT_SHIFT 7
3292 #define HNS3_BUF_SIZE_UPDATE_EN_MSK BIT(15)
3293 struct hns3_tx_buff_alloc_cmd *req;
3294 struct hns3_cmd_desc desc;
3299 req = (struct hns3_tx_buff_alloc_cmd *)desc.data;
3301 hns3_cmd_setup_basic_desc(&desc, HNS3_OPC_TX_BUFF_ALLOC, 0);
3302 for (i = 0; i < HNS3_MAX_TC_NUM; i++) {
3303 buf_size = buf_alloc->priv_buf[i].tx_buf_size;
3305 buf_size = buf_size >> HNS3_BUF_SIZE_UNIT_SHIFT;
3306 req->tx_pkt_buff[i] = rte_cpu_to_le_16(buf_size |
3307 HNS3_BUF_SIZE_UPDATE_EN_MSK);
3310 ret = hns3_cmd_send(hw, &desc, 1);
3312 PMD_INIT_LOG(ERR, "tx buffer alloc cmd failed %d", ret);
3318 hns3_get_tc_num(struct hns3_hw *hw)
3323 for (i = 0; i < HNS3_MAX_TC_NUM; i++)
3324 if (hw->hw_tc_map & BIT(i))
3330 hns3_get_rx_priv_buff_alloced(struct hns3_pkt_buf_alloc *buf_alloc)
3332 struct hns3_priv_buf *priv;
3333 uint32_t rx_priv = 0;
3336 for (i = 0; i < HNS3_MAX_TC_NUM; i++) {
3337 priv = &buf_alloc->priv_buf[i];
3339 rx_priv += priv->buf_size;
3345 hns3_get_tx_buff_alloced(struct hns3_pkt_buf_alloc *buf_alloc)
3347 uint32_t total_tx_size = 0;
3350 for (i = 0; i < HNS3_MAX_TC_NUM; i++)
3351 total_tx_size += buf_alloc->priv_buf[i].tx_buf_size;
3353 return total_tx_size;
3356 /* Get the number of pfc enabled TCs, which have private buffer */
3358 hns3_get_pfc_priv_num(struct hns3_hw *hw, struct hns3_pkt_buf_alloc *buf_alloc)
3360 struct hns3_priv_buf *priv;
3364 for (i = 0; i < HNS3_MAX_TC_NUM; i++) {
3365 priv = &buf_alloc->priv_buf[i];
3366 if ((hw->dcb_info.hw_pfc_map & BIT(i)) && priv->enable)
3373 /* Get the number of pfc disabled TCs, which have private buffer */
3375 hns3_get_no_pfc_priv_num(struct hns3_hw *hw,
3376 struct hns3_pkt_buf_alloc *buf_alloc)
3378 struct hns3_priv_buf *priv;
3382 for (i = 0; i < HNS3_MAX_TC_NUM; i++) {
3383 priv = &buf_alloc->priv_buf[i];
3384 if (hw->hw_tc_map & BIT(i) &&
3385 !(hw->dcb_info.hw_pfc_map & BIT(i)) && priv->enable)
3393 hns3_is_rx_buf_ok(struct hns3_hw *hw, struct hns3_pkt_buf_alloc *buf_alloc,
3396 uint32_t shared_buf_min, shared_buf_tc, shared_std, hi_thrd, lo_thrd;
3397 struct hns3_adapter *hns = HNS3_DEV_HW_TO_ADAPTER(hw);
3398 struct hns3_pf *pf = &hns->pf;
3399 uint32_t shared_buf, aligned_mps;
3404 tc_num = hns3_get_tc_num(hw);
3405 aligned_mps = roundup(pf->mps, HNS3_BUF_SIZE_UNIT);
3407 if (hns3_dev_dcb_supported(hw))
3408 shared_buf_min = HNS3_BUF_MUL_BY * aligned_mps +
3411 shared_buf_min = aligned_mps + HNS3_NON_DCB_ADDITIONAL_BUF
3414 shared_buf_tc = tc_num * aligned_mps + aligned_mps;
3415 shared_std = roundup(RTE_MAX(shared_buf_min, shared_buf_tc),
3416 HNS3_BUF_SIZE_UNIT);
3418 rx_priv = hns3_get_rx_priv_buff_alloced(buf_alloc);
3419 if (rx_all < rx_priv + shared_std)
3422 shared_buf = rounddown(rx_all - rx_priv, HNS3_BUF_SIZE_UNIT);
3423 buf_alloc->s_buf.buf_size = shared_buf;
3424 if (hns3_dev_dcb_supported(hw)) {
3425 buf_alloc->s_buf.self.high = shared_buf - pf->dv_buf_size;
3426 buf_alloc->s_buf.self.low = buf_alloc->s_buf.self.high
3427 - roundup(aligned_mps / HNS3_BUF_DIV_BY,
3428 HNS3_BUF_SIZE_UNIT);
3430 buf_alloc->s_buf.self.high =
3431 aligned_mps + HNS3_NON_DCB_ADDITIONAL_BUF;
3432 buf_alloc->s_buf.self.low = aligned_mps;
3435 if (hns3_dev_dcb_supported(hw)) {
3436 hi_thrd = shared_buf - pf->dv_buf_size;
3438 if (tc_num <= NEED_RESERVE_TC_NUM)
3439 hi_thrd = hi_thrd * BUF_RESERVE_PERCENT /
3443 hi_thrd = hi_thrd / tc_num;
3445 hi_thrd = RTE_MAX(hi_thrd, HNS3_BUF_MUL_BY * aligned_mps);
3446 hi_thrd = rounddown(hi_thrd, HNS3_BUF_SIZE_UNIT);
3447 lo_thrd = hi_thrd - aligned_mps / HNS3_BUF_DIV_BY;
3449 hi_thrd = aligned_mps + HNS3_NON_DCB_ADDITIONAL_BUF;
3450 lo_thrd = aligned_mps;
3453 for (i = 0; i < HNS3_MAX_TC_NUM; i++) {
3454 buf_alloc->s_buf.tc_thrd[i].low = lo_thrd;
3455 buf_alloc->s_buf.tc_thrd[i].high = hi_thrd;
3462 hns3_rx_buf_calc_all(struct hns3_hw *hw, bool max,
3463 struct hns3_pkt_buf_alloc *buf_alloc)
3465 struct hns3_adapter *hns = HNS3_DEV_HW_TO_ADAPTER(hw);
3466 struct hns3_pf *pf = &hns->pf;
3467 struct hns3_priv_buf *priv;
3468 uint32_t aligned_mps;
3472 rx_all = pf->pkt_buf_size - hns3_get_tx_buff_alloced(buf_alloc);
3473 aligned_mps = roundup(pf->mps, HNS3_BUF_SIZE_UNIT);
3475 for (i = 0; i < HNS3_MAX_TC_NUM; i++) {
3476 priv = &buf_alloc->priv_buf[i];
3483 if (!(hw->hw_tc_map & BIT(i)))
3487 if (hw->dcb_info.hw_pfc_map & BIT(i)) {
3488 priv->wl.low = max ? aligned_mps : HNS3_BUF_SIZE_UNIT;
3489 priv->wl.high = roundup(priv->wl.low + aligned_mps,
3490 HNS3_BUF_SIZE_UNIT);
3493 priv->wl.high = max ? (aligned_mps * HNS3_BUF_MUL_BY) :
3497 priv->buf_size = priv->wl.high + pf->dv_buf_size;
3500 return hns3_is_rx_buf_ok(hw, buf_alloc, rx_all);
3504 hns3_drop_nopfc_buf_till_fit(struct hns3_hw *hw,
3505 struct hns3_pkt_buf_alloc *buf_alloc)
3507 struct hns3_adapter *hns = HNS3_DEV_HW_TO_ADAPTER(hw);
3508 struct hns3_pf *pf = &hns->pf;
3509 struct hns3_priv_buf *priv;
3510 int no_pfc_priv_num;
3515 rx_all = pf->pkt_buf_size - hns3_get_tx_buff_alloced(buf_alloc);
3516 no_pfc_priv_num = hns3_get_no_pfc_priv_num(hw, buf_alloc);
3518 /* let the last to be cleared first */
3519 for (i = HNS3_MAX_TC_NUM - 1; i >= 0; i--) {
3520 priv = &buf_alloc->priv_buf[i];
3521 mask = BIT((uint8_t)i);
3523 if (hw->hw_tc_map & mask &&
3524 !(hw->dcb_info.hw_pfc_map & mask)) {
3525 /* Clear the no pfc TC private buffer */
3533 if (hns3_is_rx_buf_ok(hw, buf_alloc, rx_all) ||
3534 no_pfc_priv_num == 0)
3538 return hns3_is_rx_buf_ok(hw, buf_alloc, rx_all);
3542 hns3_drop_pfc_buf_till_fit(struct hns3_hw *hw,
3543 struct hns3_pkt_buf_alloc *buf_alloc)
3545 struct hns3_adapter *hns = HNS3_DEV_HW_TO_ADAPTER(hw);
3546 struct hns3_pf *pf = &hns->pf;
3547 struct hns3_priv_buf *priv;
3553 rx_all = pf->pkt_buf_size - hns3_get_tx_buff_alloced(buf_alloc);
3554 pfc_priv_num = hns3_get_pfc_priv_num(hw, buf_alloc);
3556 /* let the last to be cleared first */
3557 for (i = HNS3_MAX_TC_NUM - 1; i >= 0; i--) {
3558 priv = &buf_alloc->priv_buf[i];
3559 mask = BIT((uint8_t)i);
3560 if (hw->hw_tc_map & mask && hw->dcb_info.hw_pfc_map & mask) {
3561 /* Reduce the number of pfc TC with private buffer */
3568 if (hns3_is_rx_buf_ok(hw, buf_alloc, rx_all) ||
3573 return hns3_is_rx_buf_ok(hw, buf_alloc, rx_all);
3577 hns3_only_alloc_priv_buff(struct hns3_hw *hw,
3578 struct hns3_pkt_buf_alloc *buf_alloc)
3580 #define COMPENSATE_BUFFER 0x3C00
3581 #define COMPENSATE_HALF_MPS_NUM 5
3582 #define PRIV_WL_GAP 0x1800
3583 struct hns3_adapter *hns = HNS3_DEV_HW_TO_ADAPTER(hw);
3584 struct hns3_pf *pf = &hns->pf;
3585 uint32_t tc_num = hns3_get_tc_num(hw);
3586 uint32_t half_mps = pf->mps >> 1;
3587 struct hns3_priv_buf *priv;
3588 uint32_t min_rx_priv;
3592 rx_priv = pf->pkt_buf_size - hns3_get_tx_buff_alloced(buf_alloc);
3594 rx_priv = rx_priv / tc_num;
3596 if (tc_num <= NEED_RESERVE_TC_NUM)
3597 rx_priv = rx_priv * BUF_RESERVE_PERCENT / BUF_MAX_PERCENT;
3600 * Minimum value of private buffer in rx direction (min_rx_priv) is
3601 * equal to "DV + 2.5 * MPS + 15KB". Driver only allocates rx private
3602 * buffer if rx_priv is greater than min_rx_priv.
3604 min_rx_priv = pf->dv_buf_size + COMPENSATE_BUFFER +
3605 COMPENSATE_HALF_MPS_NUM * half_mps;
3606 min_rx_priv = roundup(min_rx_priv, HNS3_BUF_SIZE_UNIT);
3607 rx_priv = rounddown(rx_priv, HNS3_BUF_SIZE_UNIT);
3609 if (rx_priv < min_rx_priv)
3612 for (i = 0; i < HNS3_MAX_TC_NUM; i++) {
3613 priv = &buf_alloc->priv_buf[i];
3619 if (!(hw->hw_tc_map & BIT(i)))
3623 priv->buf_size = rx_priv;
3624 priv->wl.high = rx_priv - pf->dv_buf_size;
3625 priv->wl.low = priv->wl.high - PRIV_WL_GAP;
3628 buf_alloc->s_buf.buf_size = 0;
3634 * hns3_rx_buffer_calc: calculate the rx private buffer size for all TCs
3635 * @hw: pointer to struct hns3_hw
3636 * @buf_alloc: pointer to buffer calculation data
3637 * @return: 0: calculate sucessful, negative: fail
3640 hns3_rx_buffer_calc(struct hns3_hw *hw, struct hns3_pkt_buf_alloc *buf_alloc)
3642 /* When DCB is not supported, rx private buffer is not allocated. */
3643 if (!hns3_dev_dcb_supported(hw)) {
3644 struct hns3_adapter *hns = HNS3_DEV_HW_TO_ADAPTER(hw);
3645 struct hns3_pf *pf = &hns->pf;
3646 uint32_t rx_all = pf->pkt_buf_size;
3648 rx_all -= hns3_get_tx_buff_alloced(buf_alloc);
3649 if (!hns3_is_rx_buf_ok(hw, buf_alloc, rx_all))
3656 * Try to allocate privated packet buffer for all TCs without share
3659 if (hns3_only_alloc_priv_buff(hw, buf_alloc))
3663 * Try to allocate privated packet buffer for all TCs with share
3666 if (hns3_rx_buf_calc_all(hw, true, buf_alloc))
3670 * For different application scenes, the enabled port number, TC number
3671 * and no_drop TC number are different. In order to obtain the better
3672 * performance, software could allocate the buffer size and configure
3673 * the waterline by tring to decrease the private buffer size according
3674 * to the order, namely, waterline of valided tc, pfc disabled tc, pfc
3677 if (hns3_rx_buf_calc_all(hw, false, buf_alloc))
3680 if (hns3_drop_nopfc_buf_till_fit(hw, buf_alloc))
3683 if (hns3_drop_pfc_buf_till_fit(hw, buf_alloc))
3690 hns3_rx_priv_buf_alloc(struct hns3_hw *hw, struct hns3_pkt_buf_alloc *buf_alloc)
3692 struct hns3_rx_priv_buff_cmd *req;
3693 struct hns3_cmd_desc desc;
3698 hns3_cmd_setup_basic_desc(&desc, HNS3_OPC_RX_PRIV_BUFF_ALLOC, false);
3699 req = (struct hns3_rx_priv_buff_cmd *)desc.data;
3701 /* Alloc private buffer TCs */
3702 for (i = 0; i < HNS3_MAX_TC_NUM; i++) {
3703 struct hns3_priv_buf *priv = &buf_alloc->priv_buf[i];
3706 rte_cpu_to_le_16(priv->buf_size >> HNS3_BUF_UNIT_S);
3707 req->buf_num[i] |= rte_cpu_to_le_16(1 << HNS3_TC0_PRI_BUF_EN_B);
3710 buf_size = buf_alloc->s_buf.buf_size;
3711 req->shared_buf = rte_cpu_to_le_16((buf_size >> HNS3_BUF_UNIT_S) |
3712 (1 << HNS3_TC0_PRI_BUF_EN_B));
3714 ret = hns3_cmd_send(hw, &desc, 1);
3716 PMD_INIT_LOG(ERR, "rx private buffer alloc cmd failed %d", ret);
3722 hns3_rx_priv_wl_config(struct hns3_hw *hw, struct hns3_pkt_buf_alloc *buf_alloc)
3724 #define HNS3_RX_PRIV_WL_ALLOC_DESC_NUM 2
3725 struct hns3_rx_priv_wl_buf *req;
3726 struct hns3_priv_buf *priv;
3727 struct hns3_cmd_desc desc[HNS3_RX_PRIV_WL_ALLOC_DESC_NUM];
3731 for (i = 0; i < HNS3_RX_PRIV_WL_ALLOC_DESC_NUM; i++) {
3732 hns3_cmd_setup_basic_desc(&desc[i], HNS3_OPC_RX_PRIV_WL_ALLOC,
3734 req = (struct hns3_rx_priv_wl_buf *)desc[i].data;
3736 /* The first descriptor set the NEXT bit to 1 */
3738 desc[i].flag |= rte_cpu_to_le_16(HNS3_CMD_FLAG_NEXT);
3740 desc[i].flag &= ~rte_cpu_to_le_16(HNS3_CMD_FLAG_NEXT);
3742 for (j = 0; j < HNS3_TC_NUM_ONE_DESC; j++) {
3743 uint32_t idx = i * HNS3_TC_NUM_ONE_DESC + j;
3745 priv = &buf_alloc->priv_buf[idx];
3746 req->tc_wl[j].high = rte_cpu_to_le_16(priv->wl.high >>
3748 req->tc_wl[j].high |=
3749 rte_cpu_to_le_16(BIT(HNS3_RX_PRIV_EN_B));
3750 req->tc_wl[j].low = rte_cpu_to_le_16(priv->wl.low >>
3752 req->tc_wl[j].low |=
3753 rte_cpu_to_le_16(BIT(HNS3_RX_PRIV_EN_B));
3757 /* Send 2 descriptor at one time */
3758 ret = hns3_cmd_send(hw, desc, HNS3_RX_PRIV_WL_ALLOC_DESC_NUM);
3760 PMD_INIT_LOG(ERR, "rx private waterline config cmd failed %d",
3766 hns3_common_thrd_config(struct hns3_hw *hw,
3767 struct hns3_pkt_buf_alloc *buf_alloc)
3769 #define HNS3_RX_COM_THRD_ALLOC_DESC_NUM 2
3770 struct hns3_shared_buf *s_buf = &buf_alloc->s_buf;
3771 struct hns3_rx_com_thrd *req;
3772 struct hns3_cmd_desc desc[HNS3_RX_COM_THRD_ALLOC_DESC_NUM];
3773 struct hns3_tc_thrd *tc;
3778 for (i = 0; i < HNS3_RX_COM_THRD_ALLOC_DESC_NUM; i++) {
3779 hns3_cmd_setup_basic_desc(&desc[i], HNS3_OPC_RX_COM_THRD_ALLOC,
3781 req = (struct hns3_rx_com_thrd *)&desc[i].data;
3783 /* The first descriptor set the NEXT bit to 1 */
3785 desc[i].flag |= rte_cpu_to_le_16(HNS3_CMD_FLAG_NEXT);
3787 desc[i].flag &= ~rte_cpu_to_le_16(HNS3_CMD_FLAG_NEXT);
3789 for (j = 0; j < HNS3_TC_NUM_ONE_DESC; j++) {
3790 tc_idx = i * HNS3_TC_NUM_ONE_DESC + j;
3791 tc = &s_buf->tc_thrd[tc_idx];
3793 req->com_thrd[j].high =
3794 rte_cpu_to_le_16(tc->high >> HNS3_BUF_UNIT_S);
3795 req->com_thrd[j].high |=
3796 rte_cpu_to_le_16(BIT(HNS3_RX_PRIV_EN_B));
3797 req->com_thrd[j].low =
3798 rte_cpu_to_le_16(tc->low >> HNS3_BUF_UNIT_S);
3799 req->com_thrd[j].low |=
3800 rte_cpu_to_le_16(BIT(HNS3_RX_PRIV_EN_B));
3804 /* Send 2 descriptors at one time */
3805 ret = hns3_cmd_send(hw, desc, HNS3_RX_COM_THRD_ALLOC_DESC_NUM);
3807 PMD_INIT_LOG(ERR, "common threshold config cmd failed %d", ret);
3813 hns3_common_wl_config(struct hns3_hw *hw, struct hns3_pkt_buf_alloc *buf_alloc)
3815 struct hns3_shared_buf *buf = &buf_alloc->s_buf;
3816 struct hns3_rx_com_wl *req;
3817 struct hns3_cmd_desc desc;
3820 hns3_cmd_setup_basic_desc(&desc, HNS3_OPC_RX_COM_WL_ALLOC, false);
3822 req = (struct hns3_rx_com_wl *)desc.data;
3823 req->com_wl.high = rte_cpu_to_le_16(buf->self.high >> HNS3_BUF_UNIT_S);
3824 req->com_wl.high |= rte_cpu_to_le_16(BIT(HNS3_RX_PRIV_EN_B));
3826 req->com_wl.low = rte_cpu_to_le_16(buf->self.low >> HNS3_BUF_UNIT_S);
3827 req->com_wl.low |= rte_cpu_to_le_16(BIT(HNS3_RX_PRIV_EN_B));
3829 ret = hns3_cmd_send(hw, &desc, 1);
3831 PMD_INIT_LOG(ERR, "common waterline config cmd failed %d", ret);
3837 hns3_buffer_alloc(struct hns3_hw *hw)
3839 struct hns3_pkt_buf_alloc pkt_buf;
3842 memset(&pkt_buf, 0, sizeof(pkt_buf));
3843 ret = hns3_tx_buffer_calc(hw, &pkt_buf);
3846 "could not calc tx buffer size for all TCs %d",
3851 ret = hns3_tx_buffer_alloc(hw, &pkt_buf);
3853 PMD_INIT_LOG(ERR, "could not alloc tx buffers %d", ret);
3857 ret = hns3_rx_buffer_calc(hw, &pkt_buf);
3860 "could not calc rx priv buffer size for all TCs %d",
3865 ret = hns3_rx_priv_buf_alloc(hw, &pkt_buf);
3867 PMD_INIT_LOG(ERR, "could not alloc rx priv buffer %d", ret);
3871 if (hns3_dev_dcb_supported(hw)) {
3872 ret = hns3_rx_priv_wl_config(hw, &pkt_buf);
3875 "could not configure rx private waterline %d",
3880 ret = hns3_common_thrd_config(hw, &pkt_buf);
3883 "could not configure common threshold %d",
3889 ret = hns3_common_wl_config(hw, &pkt_buf);
3891 PMD_INIT_LOG(ERR, "could not configure common waterline %d",
3898 hns3_mac_init(struct hns3_hw *hw)
3900 struct hns3_adapter *hns = HNS3_DEV_HW_TO_ADAPTER(hw);
3901 struct hns3_mac *mac = &hw->mac;
3902 struct hns3_pf *pf = &hns->pf;
3905 pf->support_sfp_query = true;
3906 mac->link_duplex = ETH_LINK_FULL_DUPLEX;
3907 ret = hns3_cfg_mac_speed_dup_hw(hw, mac->link_speed, mac->link_duplex);
3909 PMD_INIT_LOG(ERR, "Config mac speed dup fail ret = %d", ret);
3913 mac->link_status = ETH_LINK_DOWN;
3915 return hns3_config_mtu(hw, pf->mps);
3919 hns3_get_mac_ethertype_cmd_status(uint16_t cmdq_resp, uint8_t resp_code)
3921 #define HNS3_ETHERTYPE_SUCCESS_ADD 0
3922 #define HNS3_ETHERTYPE_ALREADY_ADD 1
3923 #define HNS3_ETHERTYPE_MGR_TBL_OVERFLOW 2
3924 #define HNS3_ETHERTYPE_KEY_CONFLICT 3
3929 "cmdq execute failed for get_mac_ethertype_cmd_status, status=%u.\n",
3934 switch (resp_code) {
3935 case HNS3_ETHERTYPE_SUCCESS_ADD:
3936 case HNS3_ETHERTYPE_ALREADY_ADD:
3939 case HNS3_ETHERTYPE_MGR_TBL_OVERFLOW:
3941 "add mac ethertype failed for manager table overflow.");
3942 return_status = -EIO;
3944 case HNS3_ETHERTYPE_KEY_CONFLICT:
3945 PMD_INIT_LOG(ERR, "add mac ethertype failed for key conflict.");
3946 return_status = -EIO;
3950 "add mac ethertype failed for undefined, code=%u.",
3952 return_status = -EIO;
3956 return return_status;
3960 hns3_add_mgr_tbl(struct hns3_hw *hw,
3961 const struct hns3_mac_mgr_tbl_entry_cmd *req)
3963 struct hns3_cmd_desc desc;
3968 hns3_cmd_setup_basic_desc(&desc, HNS3_OPC_MAC_ETHTYPE_ADD, false);
3969 memcpy(desc.data, req, sizeof(struct hns3_mac_mgr_tbl_entry_cmd));
3971 ret = hns3_cmd_send(hw, &desc, 1);
3974 "add mac ethertype failed for cmd_send, ret =%d.",
3979 resp_code = (rte_le_to_cpu_32(desc.data[0]) >> 8) & 0xff;
3980 retval = rte_le_to_cpu_16(desc.retval);
3982 return hns3_get_mac_ethertype_cmd_status(retval, resp_code);
3986 hns3_prepare_mgr_tbl(struct hns3_mac_mgr_tbl_entry_cmd *mgr_table,
3987 int *table_item_num)
3989 struct hns3_mac_mgr_tbl_entry_cmd *tbl;
3992 * In current version, we add one item in management table as below:
3993 * 0x0180C200000E -- LLDP MC address
3996 tbl->flags = HNS3_MAC_MGR_MASK_VLAN_B;
3997 tbl->ethter_type = rte_cpu_to_le_16(HNS3_MAC_ETHERTYPE_LLDP);
3998 tbl->mac_addr_hi32 = rte_cpu_to_le_32(htonl(0x0180C200));
3999 tbl->mac_addr_lo16 = rte_cpu_to_le_16(htons(0x000E));
4000 tbl->i_port_bitmap = 0x1;
4001 *table_item_num = 1;
4005 hns3_init_mgr_tbl(struct hns3_hw *hw)
4007 #define HNS_MAC_MGR_TBL_MAX_SIZE 16
4008 struct hns3_mac_mgr_tbl_entry_cmd mgr_table[HNS_MAC_MGR_TBL_MAX_SIZE];
4013 memset(mgr_table, 0, sizeof(mgr_table));
4014 hns3_prepare_mgr_tbl(mgr_table, &table_item_num);
4015 for (i = 0; i < table_item_num; i++) {
4016 ret = hns3_add_mgr_tbl(hw, &mgr_table[i]);
4018 PMD_INIT_LOG(ERR, "add mac ethertype failed, ret =%d",
4028 hns3_promisc_param_init(struct hns3_promisc_param *param, bool en_uc,
4029 bool en_mc, bool en_bc, int vport_id)
4034 memset(param, 0, sizeof(struct hns3_promisc_param));
4036 param->enable = HNS3_PROMISC_EN_UC;
4038 param->enable |= HNS3_PROMISC_EN_MC;
4040 param->enable |= HNS3_PROMISC_EN_BC;
4041 param->vf_id = vport_id;
4045 hns3_cmd_set_promisc_mode(struct hns3_hw *hw, struct hns3_promisc_param *param)
4047 struct hns3_promisc_cfg_cmd *req;
4048 struct hns3_cmd_desc desc;
4051 hns3_cmd_setup_basic_desc(&desc, HNS3_OPC_CFG_PROMISC_MODE, false);
4053 req = (struct hns3_promisc_cfg_cmd *)desc.data;
4054 req->vf_id = param->vf_id;
4055 req->flag = (param->enable << HNS3_PROMISC_EN_B) |
4056 HNS3_PROMISC_TX_EN_B | HNS3_PROMISC_RX_EN_B;
4058 ret = hns3_cmd_send(hw, &desc, 1);
4060 PMD_INIT_LOG(ERR, "Set promisc mode fail, ret = %d", ret);
4066 hns3_set_promisc_mode(struct hns3_hw *hw, bool en_uc_pmc, bool en_mc_pmc)
4068 struct hns3_promisc_param param;
4069 bool en_bc_pmc = true;
4073 * In current version VF is not supported when PF is driven by DPDK
4074 * driver, just need to configure parameters for PF vport.
4076 vf_id = HNS3_PF_FUNC_ID;
4078 hns3_promisc_param_init(¶m, en_uc_pmc, en_mc_pmc, en_bc_pmc, vf_id);
4079 return hns3_cmd_set_promisc_mode(hw, ¶m);
4083 hns3_promisc_init(struct hns3_hw *hw)
4085 struct hns3_adapter *hns = HNS3_DEV_HW_TO_ADAPTER(hw);
4086 struct hns3_pf *pf = &hns->pf;
4087 struct hns3_promisc_param param;
4091 ret = hns3_set_promisc_mode(hw, false, false);
4093 PMD_INIT_LOG(ERR, "failed to set promisc mode, ret = %d", ret);
4098 * In current version VFs are not supported when PF is driven by DPDK
4099 * driver. After PF has been taken over by DPDK, the original VF will
4100 * be invalid. So, there is a possibility of entry residues. It should
4101 * clear VFs's promisc mode to avoid unnecessary bandwidth usage
4104 for (func_id = HNS3_1ST_VF_FUNC_ID; func_id < pf->func_num; func_id++) {
4105 hns3_promisc_param_init(¶m, false, false, false, func_id);
4106 ret = hns3_cmd_set_promisc_mode(hw, ¶m);
4108 PMD_INIT_LOG(ERR, "failed to clear vf:%u promisc mode,"
4109 " ret = %d", func_id, ret);
4118 hns3_promisc_uninit(struct hns3_hw *hw)
4120 struct hns3_promisc_param param;
4124 func_id = HNS3_PF_FUNC_ID;
4127 * In current version VFs are not supported when PF is driven by
4128 * DPDK driver, and VFs' promisc mode status has been cleared during
4129 * init and their status will not change. So just clear PF's promisc
4130 * mode status during uninit.
4132 hns3_promisc_param_init(¶m, false, false, false, func_id);
4133 ret = hns3_cmd_set_promisc_mode(hw, ¶m);
4135 PMD_INIT_LOG(ERR, "failed to clear promisc status during"
4136 " uninit, ret = %d", ret);
4140 hns3_dev_promiscuous_enable(struct rte_eth_dev *dev)
4142 bool allmulti = dev->data->all_multicast ? true : false;
4143 struct hns3_adapter *hns = dev->data->dev_private;
4144 struct hns3_hw *hw = &hns->hw;
4149 rte_spinlock_lock(&hw->lock);
4150 ret = hns3_set_promisc_mode(hw, true, true);
4152 rte_spinlock_unlock(&hw->lock);
4153 hns3_err(hw, "failed to enable promiscuous mode, ret = %d",
4159 * When promiscuous mode was enabled, disable the vlan filter to let
4160 * all packets coming in in the receiving direction.
4162 offloads = dev->data->dev_conf.rxmode.offloads;
4163 if (offloads & DEV_RX_OFFLOAD_VLAN_FILTER) {
4164 ret = hns3_enable_vlan_filter(hns, false);
4166 hns3_err(hw, "failed to enable promiscuous mode due to "
4167 "failure to disable vlan filter, ret = %d",
4169 err = hns3_set_promisc_mode(hw, false, allmulti);
4171 hns3_err(hw, "failed to restore promiscuous "
4172 "status after disable vlan filter "
4173 "failed during enabling promiscuous "
4174 "mode, ret = %d", ret);
4178 rte_spinlock_unlock(&hw->lock);
4184 hns3_dev_promiscuous_disable(struct rte_eth_dev *dev)
4186 bool allmulti = dev->data->all_multicast ? true : false;
4187 struct hns3_adapter *hns = dev->data->dev_private;
4188 struct hns3_hw *hw = &hns->hw;
4193 /* If now in all_multicast mode, must remain in all_multicast mode. */
4194 rte_spinlock_lock(&hw->lock);
4195 ret = hns3_set_promisc_mode(hw, false, allmulti);
4197 rte_spinlock_unlock(&hw->lock);
4198 hns3_err(hw, "failed to disable promiscuous mode, ret = %d",
4202 /* when promiscuous mode was disabled, restore the vlan filter status */
4203 offloads = dev->data->dev_conf.rxmode.offloads;
4204 if (offloads & DEV_RX_OFFLOAD_VLAN_FILTER) {
4205 ret = hns3_enable_vlan_filter(hns, true);
4207 hns3_err(hw, "failed to disable promiscuous mode due to"
4208 " failure to restore vlan filter, ret = %d",
4210 err = hns3_set_promisc_mode(hw, true, true);
4212 hns3_err(hw, "failed to restore promiscuous "
4213 "status after enabling vlan filter "
4214 "failed during disabling promiscuous "
4215 "mode, ret = %d", ret);
4218 rte_spinlock_unlock(&hw->lock);
4224 hns3_dev_allmulticast_enable(struct rte_eth_dev *dev)
4226 struct hns3_adapter *hns = dev->data->dev_private;
4227 struct hns3_hw *hw = &hns->hw;
4230 if (dev->data->promiscuous)
4233 rte_spinlock_lock(&hw->lock);
4234 ret = hns3_set_promisc_mode(hw, false, true);
4235 rte_spinlock_unlock(&hw->lock);
4237 hns3_err(hw, "failed to enable allmulticast mode, ret = %d",
4244 hns3_dev_allmulticast_disable(struct rte_eth_dev *dev)
4246 struct hns3_adapter *hns = dev->data->dev_private;
4247 struct hns3_hw *hw = &hns->hw;
4250 /* If now in promiscuous mode, must remain in all_multicast mode. */
4251 if (dev->data->promiscuous)
4254 rte_spinlock_lock(&hw->lock);
4255 ret = hns3_set_promisc_mode(hw, false, false);
4256 rte_spinlock_unlock(&hw->lock);
4258 hns3_err(hw, "failed to disable allmulticast mode, ret = %d",
4265 hns3_dev_promisc_restore(struct hns3_adapter *hns)
4267 struct hns3_hw *hw = &hns->hw;
4268 bool allmulti = hw->data->all_multicast ? true : false;
4271 if (hw->data->promiscuous) {
4272 ret = hns3_set_promisc_mode(hw, true, true);
4274 hns3_err(hw, "failed to restore promiscuous mode, "
4279 ret = hns3_set_promisc_mode(hw, false, allmulti);
4281 hns3_err(hw, "failed to restore allmulticast mode, ret = %d",
4287 hns3_get_sfp_speed(struct hns3_hw *hw, uint32_t *speed)
4289 struct hns3_sfp_speed_cmd *resp;
4290 struct hns3_cmd_desc desc;
4293 hns3_cmd_setup_basic_desc(&desc, HNS3_OPC_SFP_GET_SPEED, true);
4294 resp = (struct hns3_sfp_speed_cmd *)desc.data;
4295 ret = hns3_cmd_send(hw, &desc, 1);
4296 if (ret == -EOPNOTSUPP) {
4297 hns3_err(hw, "IMP do not support get SFP speed %d", ret);
4300 hns3_err(hw, "get sfp speed failed %d", ret);
4304 *speed = resp->sfp_speed;
4310 hns3_check_speed_dup(uint8_t duplex, uint32_t speed)
4312 if (!(speed == ETH_SPEED_NUM_10M || speed == ETH_SPEED_NUM_100M))
4313 duplex = ETH_LINK_FULL_DUPLEX;
4319 hns3_cfg_mac_speed_dup(struct hns3_hw *hw, uint32_t speed, uint8_t duplex)
4321 struct hns3_mac *mac = &hw->mac;
4322 uint32_t cur_speed = mac->link_speed;
4325 duplex = hns3_check_speed_dup(duplex, speed);
4326 if (mac->link_speed == speed && mac->link_duplex == duplex)
4329 ret = hns3_cfg_mac_speed_dup_hw(hw, speed, duplex);
4333 mac->link_speed = speed;
4334 ret = hns3_dcb_port_shaper_cfg(hw);
4336 hns3_err(hw, "failed to configure port shaper, ret = %d.", ret);
4337 mac->link_speed = cur_speed;
4341 mac->link_duplex = duplex;
4347 hns3_update_speed_duplex(struct rte_eth_dev *eth_dev)
4349 struct hns3_adapter *hns = eth_dev->data->dev_private;
4350 struct hns3_hw *hw = &hns->hw;
4351 struct hns3_pf *pf = &hns->pf;
4355 /* If IMP do not support get SFP/qSFP speed, return directly */
4356 if (!pf->support_sfp_query)
4359 ret = hns3_get_sfp_speed(hw, &speed);
4360 if (ret == -EOPNOTSUPP) {
4361 pf->support_sfp_query = false;
4366 if (speed == ETH_SPEED_NUM_NONE)
4367 return 0; /* do nothing if no SFP */
4369 /* Config full duplex for SFP */
4370 return hns3_cfg_mac_speed_dup(hw, speed, ETH_LINK_FULL_DUPLEX);
4374 hns3_cfg_mac_mode(struct hns3_hw *hw, bool enable)
4376 struct hns3_config_mac_mode_cmd *req;
4377 struct hns3_cmd_desc desc;
4378 uint32_t loop_en = 0;
4382 req = (struct hns3_config_mac_mode_cmd *)desc.data;
4384 hns3_cmd_setup_basic_desc(&desc, HNS3_OPC_CONFIG_MAC_MODE, false);
4387 hns3_set_bit(loop_en, HNS3_MAC_TX_EN_B, val);
4388 hns3_set_bit(loop_en, HNS3_MAC_RX_EN_B, val);
4389 hns3_set_bit(loop_en, HNS3_MAC_PAD_TX_B, val);
4390 hns3_set_bit(loop_en, HNS3_MAC_PAD_RX_B, val);
4391 hns3_set_bit(loop_en, HNS3_MAC_1588_TX_B, 0);
4392 hns3_set_bit(loop_en, HNS3_MAC_1588_RX_B, 0);
4393 hns3_set_bit(loop_en, HNS3_MAC_APP_LP_B, 0);
4394 hns3_set_bit(loop_en, HNS3_MAC_LINE_LP_B, 0);
4395 hns3_set_bit(loop_en, HNS3_MAC_FCS_TX_B, val);
4396 hns3_set_bit(loop_en, HNS3_MAC_RX_FCS_B, val);
4399 * If DEV_RX_OFFLOAD_KEEP_CRC offload is set, MAC will not strip CRC
4400 * when receiving frames. Otherwise, CRC will be stripped.
4402 if (hw->data->dev_conf.rxmode.offloads & DEV_RX_OFFLOAD_KEEP_CRC)
4403 hns3_set_bit(loop_en, HNS3_MAC_RX_FCS_STRIP_B, 0);
4405 hns3_set_bit(loop_en, HNS3_MAC_RX_FCS_STRIP_B, val);
4406 hns3_set_bit(loop_en, HNS3_MAC_TX_OVERSIZE_TRUNCATE_B, val);
4407 hns3_set_bit(loop_en, HNS3_MAC_RX_OVERSIZE_TRUNCATE_B, val);
4408 hns3_set_bit(loop_en, HNS3_MAC_TX_UNDER_MIN_ERR_B, val);
4409 req->txrx_pad_fcs_loop_en = rte_cpu_to_le_32(loop_en);
4411 ret = hns3_cmd_send(hw, &desc, 1);
4413 PMD_INIT_LOG(ERR, "mac enable fail, ret =%d.", ret);
4419 hns3_get_mac_link_status(struct hns3_hw *hw)
4421 struct hns3_link_status_cmd *req;
4422 struct hns3_cmd_desc desc;
4426 hns3_cmd_setup_basic_desc(&desc, HNS3_OPC_QUERY_LINK_STATUS, true);
4427 ret = hns3_cmd_send(hw, &desc, 1);
4429 hns3_err(hw, "get link status cmd failed %d", ret);
4430 return ETH_LINK_DOWN;
4433 req = (struct hns3_link_status_cmd *)desc.data;
4434 link_status = req->status & HNS3_LINK_STATUS_UP_M;
4436 return !!link_status;
4440 hns3_update_link_status(struct hns3_hw *hw)
4444 state = hns3_get_mac_link_status(hw);
4445 if (state != hw->mac.link_status) {
4446 hw->mac.link_status = state;
4447 hns3_warn(hw, "Link status change to %s!", state ? "up" : "down");
4452 hns3_service_handler(void *param)
4454 struct rte_eth_dev *eth_dev = (struct rte_eth_dev *)param;
4455 struct hns3_adapter *hns = eth_dev->data->dev_private;
4456 struct hns3_hw *hw = &hns->hw;
4458 if (!hns3_is_reset_pending(hns)) {
4459 hns3_update_speed_duplex(eth_dev);
4460 hns3_update_link_status(hw);
4462 hns3_warn(hw, "Cancel the query when reset is pending");
4464 rte_eal_alarm_set(HNS3_SERVICE_INTERVAL, hns3_service_handler, eth_dev);
4468 hns3_init_hardware(struct hns3_adapter *hns)
4470 struct hns3_hw *hw = &hns->hw;
4473 ret = hns3_map_tqp(hw);
4475 PMD_INIT_LOG(ERR, "Failed to map tqp: %d", ret);
4479 ret = hns3_init_umv_space(hw);
4481 PMD_INIT_LOG(ERR, "Failed to init umv space: %d", ret);
4485 ret = hns3_mac_init(hw);
4487 PMD_INIT_LOG(ERR, "Failed to init MAC: %d", ret);
4491 ret = hns3_init_mgr_tbl(hw);
4493 PMD_INIT_LOG(ERR, "Failed to init manager table: %d", ret);
4497 ret = hns3_promisc_init(hw);
4499 PMD_INIT_LOG(ERR, "Failed to init promisc: %d",
4504 ret = hns3_init_vlan_config(hns);
4506 PMD_INIT_LOG(ERR, "Failed to init vlan: %d", ret);
4510 ret = hns3_dcb_init(hw);
4512 PMD_INIT_LOG(ERR, "Failed to init dcb: %d", ret);
4516 ret = hns3_init_fd_config(hns);
4518 PMD_INIT_LOG(ERR, "Failed to init flow director: %d", ret);
4522 ret = hns3_config_tso(hw, HNS3_TSO_MSS_MIN, HNS3_TSO_MSS_MAX);
4524 PMD_INIT_LOG(ERR, "Failed to config tso: %d", ret);
4528 ret = hns3_config_gro(hw, false);
4530 PMD_INIT_LOG(ERR, "Failed to config gro: %d", ret);
4535 * In the initialization clearing the all hardware mapping relationship
4536 * configurations between queues and interrupt vectors is needed, so
4537 * some error caused by the residual configurations, such as the
4538 * unexpected interrupt, can be avoid.
4540 ret = hns3_init_ring_with_vector(hw);
4542 PMD_INIT_LOG(ERR, "Failed to init ring intr vector: %d", ret);
4549 hns3_uninit_umv_space(hw);
4554 hns3_clear_hw(struct hns3_hw *hw)
4556 struct hns3_cmd_desc desc;
4559 hns3_cmd_setup_basic_desc(&desc, HNS3_OPC_CLEAR_HW_STATE, false);
4561 ret = hns3_cmd_send(hw, &desc, 1);
4562 if (ret && ret != -EOPNOTSUPP)
4569 hns3_config_all_msix_error(struct hns3_hw *hw, bool enable)
4574 * The new firmware support report more hardware error types by
4575 * msix mode. These errors are defined as RAS errors in hardware
4576 * and belong to a different type from the MSI-x errors processed
4577 * by the network driver.
4579 * Network driver should open the new error report on initialition
4581 val = hns3_read_dev(hw, HNS3_VECTOR0_OTER_EN_REG);
4582 hns3_set_bit(val, HNS3_VECTOR0_ALL_MSIX_ERR_B, enable ? 1 : 0);
4583 hns3_write_dev(hw, HNS3_VECTOR0_OTER_EN_REG, val);
4587 hns3_init_pf(struct rte_eth_dev *eth_dev)
4589 struct rte_device *dev = eth_dev->device;
4590 struct rte_pci_device *pci_dev = RTE_DEV_TO_PCI(dev);
4591 struct hns3_adapter *hns = eth_dev->data->dev_private;
4592 struct hns3_hw *hw = &hns->hw;
4595 PMD_INIT_FUNC_TRACE();
4597 /* Get hardware io base address from pcie BAR2 IO space */
4598 hw->io_base = pci_dev->mem_resource[2].addr;
4600 /* Firmware command queue initialize */
4601 ret = hns3_cmd_init_queue(hw);
4603 PMD_INIT_LOG(ERR, "Failed to init cmd queue: %d", ret);
4604 goto err_cmd_init_queue;
4607 hns3_clear_all_event_cause(hw);
4609 /* Firmware command initialize */
4610 ret = hns3_cmd_init(hw);
4612 PMD_INIT_LOG(ERR, "Failed to init cmd: %d", ret);
4617 * To ensure that the hardware environment is clean during
4618 * initialization, the driver actively clear the hardware environment
4619 * during initialization, including PF and corresponding VFs' vlan, mac,
4620 * flow table configurations, etc.
4622 ret = hns3_clear_hw(hw);
4624 PMD_INIT_LOG(ERR, "failed to clear hardware: %d", ret);
4628 hns3_config_all_msix_error(hw, true);
4630 ret = rte_intr_callback_register(&pci_dev->intr_handle,
4631 hns3_interrupt_handler,
4634 PMD_INIT_LOG(ERR, "Failed to register intr: %d", ret);
4635 goto err_intr_callback_register;
4638 /* Enable interrupt */
4639 rte_intr_enable(&pci_dev->intr_handle);
4640 hns3_pf_enable_irq0(hw);
4642 /* Get configuration */
4643 ret = hns3_get_configuration(hw);
4645 PMD_INIT_LOG(ERR, "Failed to fetch configuration: %d", ret);
4646 goto err_get_config;
4649 ret = hns3_tqp_stats_init(hw);
4651 goto err_get_config;
4653 ret = hns3_init_hardware(hns);
4655 PMD_INIT_LOG(ERR, "Failed to init hardware: %d", ret);
4659 /* Initialize flow director filter list & hash */
4660 ret = hns3_fdir_filter_init(hns);
4662 PMD_INIT_LOG(ERR, "Failed to alloc hashmap for fdir: %d", ret);
4666 hns3_set_default_rss_args(hw);
4668 ret = hns3_enable_hw_error_intr(hns, true);
4670 PMD_INIT_LOG(ERR, "fail to enable hw error interrupts: %d",
4672 goto err_enable_intr;
4675 hns3_tm_conf_init(eth_dev);
4680 hns3_fdir_filter_uninit(hns);
4682 hns3_uninit_umv_space(hw);
4684 hns3_tqp_stats_uninit(hw);
4686 hns3_pf_disable_irq0(hw);
4687 rte_intr_disable(&pci_dev->intr_handle);
4688 hns3_intr_unregister(&pci_dev->intr_handle, hns3_interrupt_handler,
4690 err_intr_callback_register:
4692 hns3_cmd_uninit(hw);
4693 hns3_cmd_destroy_queue(hw);
4701 hns3_uninit_pf(struct rte_eth_dev *eth_dev)
4703 struct hns3_adapter *hns = eth_dev->data->dev_private;
4704 struct rte_device *dev = eth_dev->device;
4705 struct rte_pci_device *pci_dev = RTE_DEV_TO_PCI(dev);
4706 struct hns3_hw *hw = &hns->hw;
4708 PMD_INIT_FUNC_TRACE();
4710 hns3_tm_conf_uninit(eth_dev);
4711 hns3_enable_hw_error_intr(hns, false);
4712 hns3_rss_uninit(hns);
4713 (void)hns3_config_gro(hw, false);
4714 hns3_promisc_uninit(hw);
4715 hns3_fdir_filter_uninit(hns);
4716 hns3_uninit_umv_space(hw);
4717 hns3_tqp_stats_uninit(hw);
4718 hns3_pf_disable_irq0(hw);
4719 rte_intr_disable(&pci_dev->intr_handle);
4720 hns3_intr_unregister(&pci_dev->intr_handle, hns3_interrupt_handler,
4722 hns3_config_all_msix_error(hw, false);
4723 hns3_cmd_uninit(hw);
4724 hns3_cmd_destroy_queue(hw);
4729 hns3_do_start(struct hns3_adapter *hns, bool reset_queue)
4731 struct hns3_hw *hw = &hns->hw;
4734 ret = hns3_dcb_cfg_update(hns);
4739 * The hns3_dcb_cfg_update may configure TM module, so
4740 * hns3_tm_conf_update must called later.
4742 ret = hns3_tm_conf_update(hw);
4744 PMD_INIT_LOG(ERR, "failed to update tm conf, ret = %d.", ret);
4748 ret = hns3_init_queues(hns, reset_queue);
4750 PMD_INIT_LOG(ERR, "failed to init queues, ret = %d.", ret);
4754 ret = hns3_cfg_mac_mode(hw, true);
4756 PMD_INIT_LOG(ERR, "failed to enable MAC, ret = %d", ret);
4757 goto err_config_mac_mode;
4761 err_config_mac_mode:
4762 hns3_dev_release_mbufs(hns);
4764 * Here is exception handling, hns3_reset_all_tqps will have the
4765 * corresponding error message if it is handled incorrectly, so it is
4766 * not necessary to check hns3_reset_all_tqps return value, here keep
4767 * ret as the error code causing the exception.
4769 (void)hns3_reset_all_tqps(hns);
4774 hns3_map_rx_interrupt(struct rte_eth_dev *dev)
4776 struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
4777 struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
4778 struct hns3_hw *hw = HNS3_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4779 uint8_t base = RTE_INTR_VEC_ZERO_OFFSET;
4780 uint8_t vec = RTE_INTR_VEC_ZERO_OFFSET;
4781 uint32_t intr_vector;
4785 if (dev->data->dev_conf.intr_conf.rxq == 0)
4788 /* disable uio/vfio intr/eventfd mapping */
4789 rte_intr_disable(intr_handle);
4791 /* check and configure queue intr-vector mapping */
4792 if (rte_intr_cap_multiple(intr_handle) ||
4793 !RTE_ETH_DEV_SRIOV(dev).active) {
4794 intr_vector = hw->used_rx_queues;
4795 /* creates event fd for each intr vector when MSIX is used */
4796 if (rte_intr_efd_enable(intr_handle, intr_vector))
4799 if (rte_intr_dp_is_en(intr_handle) && !intr_handle->intr_vec) {
4800 intr_handle->intr_vec =
4801 rte_zmalloc("intr_vec",
4802 hw->used_rx_queues * sizeof(int), 0);
4803 if (intr_handle->intr_vec == NULL) {
4804 hns3_err(hw, "Failed to allocate %u rx_queues"
4805 " intr_vec", hw->used_rx_queues);
4807 goto alloc_intr_vec_error;
4811 if (rte_intr_allow_others(intr_handle)) {
4812 vec = RTE_INTR_VEC_RXTX_OFFSET;
4813 base = RTE_INTR_VEC_RXTX_OFFSET;
4815 if (rte_intr_dp_is_en(intr_handle)) {
4816 for (q_id = 0; q_id < hw->used_rx_queues; q_id++) {
4817 ret = hns3_bind_ring_with_vector(hw, vec, true,
4821 goto bind_vector_error;
4822 intr_handle->intr_vec[q_id] = vec;
4823 if (vec < base + intr_handle->nb_efd - 1)
4827 rte_intr_enable(intr_handle);
4831 rte_intr_efd_disable(intr_handle);
4832 if (intr_handle->intr_vec) {
4833 free(intr_handle->intr_vec);
4834 intr_handle->intr_vec = NULL;
4837 alloc_intr_vec_error:
4838 rte_intr_efd_disable(intr_handle);
4843 hns3_restore_rx_interrupt(struct hns3_hw *hw)
4845 struct rte_eth_dev *dev = &rte_eth_devices[hw->data->port_id];
4846 struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
4847 struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
4851 if (dev->data->dev_conf.intr_conf.rxq == 0)
4854 if (rte_intr_dp_is_en(intr_handle)) {
4855 for (q_id = 0; q_id < hw->used_rx_queues; q_id++) {
4856 ret = hns3_bind_ring_with_vector(hw,
4857 intr_handle->intr_vec[q_id], true,
4858 HNS3_RING_TYPE_RX, q_id);
4868 hns3_restore_filter(struct rte_eth_dev *dev)
4870 hns3_restore_rss_filter(dev);
4874 hns3_dev_start(struct rte_eth_dev *dev)
4876 struct hns3_adapter *hns = dev->data->dev_private;
4877 struct hns3_hw *hw = &hns->hw;
4880 PMD_INIT_FUNC_TRACE();
4881 if (__atomic_load_n(&hw->reset.resetting, __ATOMIC_RELAXED))
4884 rte_spinlock_lock(&hw->lock);
4885 hw->adapter_state = HNS3_NIC_STARTING;
4887 ret = hns3_do_start(hns, true);
4889 hw->adapter_state = HNS3_NIC_CONFIGURED;
4890 rte_spinlock_unlock(&hw->lock);
4893 ret = hns3_map_rx_interrupt(dev);
4895 hw->adapter_state = HNS3_NIC_CONFIGURED;
4896 rte_spinlock_unlock(&hw->lock);
4901 * There are three register used to control the status of a TQP
4902 * (contains a pair of Tx queue and Rx queue) in the new version network
4903 * engine. One is used to control the enabling of Tx queue, the other is
4904 * used to control the enabling of Rx queue, and the last is the master
4905 * switch used to control the enabling of the tqp. The Tx register and
4906 * TQP register must be enabled at the same time to enable a Tx queue.
4907 * The same applies to the Rx queue. For the older network engine, this
4908 * function only refresh the enabled flag, and it is used to update the
4909 * status of queue in the dpdk framework.
4911 ret = hns3_start_all_txqs(dev);
4913 hw->adapter_state = HNS3_NIC_CONFIGURED;
4914 rte_spinlock_unlock(&hw->lock);
4918 ret = hns3_start_all_rxqs(dev);
4920 hns3_stop_all_txqs(dev);
4921 hw->adapter_state = HNS3_NIC_CONFIGURED;
4922 rte_spinlock_unlock(&hw->lock);
4926 hw->adapter_state = HNS3_NIC_STARTED;
4927 rte_spinlock_unlock(&hw->lock);
4929 hns3_rx_scattered_calc(dev);
4930 hns3_set_rxtx_function(dev);
4931 hns3_mp_req_start_rxtx(dev);
4932 rte_eal_alarm_set(HNS3_SERVICE_INTERVAL, hns3_service_handler, dev);
4934 hns3_restore_filter(dev);
4936 /* Enable interrupt of all rx queues before enabling queues */
4937 hns3_dev_all_rx_queue_intr_enable(hw, true);
4940 * After finished the initialization, enable tqps to receive/transmit
4941 * packets and refresh all queue status.
4943 hns3_start_tqps(hw);
4945 hns3_tm_dev_start_proc(hw);
4947 hns3_info(hw, "hns3 dev start successful!");
4952 hns3_do_stop(struct hns3_adapter *hns)
4954 struct hns3_hw *hw = &hns->hw;
4957 ret = hns3_cfg_mac_mode(hw, false);
4960 hw->mac.link_status = ETH_LINK_DOWN;
4962 if (rte_atomic16_read(&hw->reset.disable_cmd) == 0) {
4963 hns3_configure_all_mac_addr(hns, true);
4964 ret = hns3_reset_all_tqps(hns);
4966 hns3_err(hw, "failed to reset all queues ret = %d.",
4971 hw->mac.default_addr_setted = false;
4976 hns3_unmap_rx_interrupt(struct rte_eth_dev *dev)
4978 struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
4979 struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
4980 struct hns3_adapter *hns = dev->data->dev_private;
4981 struct hns3_hw *hw = &hns->hw;
4982 uint8_t base = RTE_INTR_VEC_ZERO_OFFSET;
4983 uint8_t vec = RTE_INTR_VEC_ZERO_OFFSET;
4986 if (dev->data->dev_conf.intr_conf.rxq == 0)
4989 /* unmap the ring with vector */
4990 if (rte_intr_allow_others(intr_handle)) {
4991 vec = RTE_INTR_VEC_RXTX_OFFSET;
4992 base = RTE_INTR_VEC_RXTX_OFFSET;
4994 if (rte_intr_dp_is_en(intr_handle)) {
4995 for (q_id = 0; q_id < hw->used_rx_queues; q_id++) {
4996 (void)hns3_bind_ring_with_vector(hw, vec, false,
4999 if (vec < base + intr_handle->nb_efd - 1)
5003 /* Clean datapath event and queue/vec mapping */
5004 rte_intr_efd_disable(intr_handle);
5005 if (intr_handle->intr_vec) {
5006 rte_free(intr_handle->intr_vec);
5007 intr_handle->intr_vec = NULL;
5012 hns3_dev_stop(struct rte_eth_dev *dev)
5014 struct hns3_adapter *hns = dev->data->dev_private;
5015 struct hns3_hw *hw = &hns->hw;
5017 PMD_INIT_FUNC_TRACE();
5018 dev->data->dev_started = 0;
5020 hw->adapter_state = HNS3_NIC_STOPPING;
5021 hns3_set_rxtx_function(dev);
5023 /* Disable datapath on secondary process. */
5024 hns3_mp_req_stop_rxtx(dev);
5025 /* Prevent crashes when queues are still in use. */
5026 rte_delay_ms(hw->tqps_num);
5028 rte_spinlock_lock(&hw->lock);
5029 if (__atomic_load_n(&hw->reset.resetting, __ATOMIC_RELAXED) == 0) {
5030 hns3_tm_dev_stop_proc(hw);
5033 hns3_unmap_rx_interrupt(dev);
5034 hns3_dev_release_mbufs(hns);
5035 hw->adapter_state = HNS3_NIC_CONFIGURED;
5037 hns3_rx_scattered_reset(dev);
5038 rte_eal_alarm_cancel(hns3_service_handler, dev);
5039 rte_spinlock_unlock(&hw->lock);
5045 hns3_dev_close(struct rte_eth_dev *eth_dev)
5047 struct hns3_adapter *hns = eth_dev->data->dev_private;
5048 struct hns3_hw *hw = &hns->hw;
5051 if (rte_eal_process_type() != RTE_PROC_PRIMARY) {
5052 rte_free(eth_dev->process_private);
5053 eth_dev->process_private = NULL;
5057 if (hw->adapter_state == HNS3_NIC_STARTED)
5058 ret = hns3_dev_stop(eth_dev);
5060 hw->adapter_state = HNS3_NIC_CLOSING;
5061 hns3_reset_abort(hns);
5062 hw->adapter_state = HNS3_NIC_CLOSED;
5064 hns3_configure_all_mc_mac_addr(hns, true);
5065 hns3_remove_all_vlan_table(hns);
5066 hns3_vlan_txvlan_cfg(hns, HNS3_PORT_BASE_VLAN_DISABLE, 0);
5067 hns3_uninit_pf(eth_dev);
5068 hns3_free_all_queues(eth_dev);
5069 rte_free(hw->reset.wait_data);
5070 rte_free(eth_dev->process_private);
5071 eth_dev->process_private = NULL;
5072 hns3_mp_uninit_primary();
5073 hns3_warn(hw, "Close port %u finished", hw->data->port_id);
5079 hns3_flow_ctrl_get(struct rte_eth_dev *dev, struct rte_eth_fc_conf *fc_conf)
5081 struct hns3_hw *hw = HNS3_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5082 struct hns3_pf *pf = HNS3_DEV_PRIVATE_TO_PF(dev->data->dev_private);
5084 fc_conf->pause_time = pf->pause_time;
5086 /* return fc current mode */
5087 switch (hw->current_mode) {
5089 fc_conf->mode = RTE_FC_FULL;
5091 case HNS3_FC_TX_PAUSE:
5092 fc_conf->mode = RTE_FC_TX_PAUSE;
5094 case HNS3_FC_RX_PAUSE:
5095 fc_conf->mode = RTE_FC_RX_PAUSE;
5099 fc_conf->mode = RTE_FC_NONE;
5107 hns3_get_fc_mode(struct hns3_hw *hw, enum rte_eth_fc_mode mode)
5111 hw->requested_mode = HNS3_FC_NONE;
5113 case RTE_FC_RX_PAUSE:
5114 hw->requested_mode = HNS3_FC_RX_PAUSE;
5116 case RTE_FC_TX_PAUSE:
5117 hw->requested_mode = HNS3_FC_TX_PAUSE;
5120 hw->requested_mode = HNS3_FC_FULL;
5123 hw->requested_mode = HNS3_FC_NONE;
5124 hns3_warn(hw, "fc_mode(%u) exceeds member scope and is "
5125 "configured to RTE_FC_NONE", mode);
5131 hns3_flow_ctrl_set(struct rte_eth_dev *dev, struct rte_eth_fc_conf *fc_conf)
5133 struct hns3_hw *hw = HNS3_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5134 struct hns3_pf *pf = HNS3_DEV_PRIVATE_TO_PF(dev->data->dev_private);
5137 if (fc_conf->high_water || fc_conf->low_water ||
5138 fc_conf->send_xon || fc_conf->mac_ctrl_frame_fwd) {
5139 hns3_err(hw, "Unsupported flow control settings specified, "
5140 "high_water(%u), low_water(%u), send_xon(%u) and "
5141 "mac_ctrl_frame_fwd(%u) must be set to '0'",
5142 fc_conf->high_water, fc_conf->low_water,
5143 fc_conf->send_xon, fc_conf->mac_ctrl_frame_fwd);
5146 if (fc_conf->autoneg) {
5147 hns3_err(hw, "Unsupported fc auto-negotiation setting.");
5150 if (!fc_conf->pause_time) {
5151 hns3_err(hw, "Invalid pause time %u setting.",
5152 fc_conf->pause_time);
5156 if (!(hw->current_fc_status == HNS3_FC_STATUS_NONE ||
5157 hw->current_fc_status == HNS3_FC_STATUS_MAC_PAUSE)) {
5158 hns3_err(hw, "PFC is enabled. Cannot set MAC pause. "
5159 "current_fc_status = %d", hw->current_fc_status);
5163 hns3_get_fc_mode(hw, fc_conf->mode);
5164 if (hw->requested_mode == hw->current_mode &&
5165 pf->pause_time == fc_conf->pause_time)
5168 rte_spinlock_lock(&hw->lock);
5169 ret = hns3_fc_enable(dev, fc_conf);
5170 rte_spinlock_unlock(&hw->lock);
5176 hns3_priority_flow_ctrl_set(struct rte_eth_dev *dev,
5177 struct rte_eth_pfc_conf *pfc_conf)
5179 struct hns3_hw *hw = HNS3_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5180 struct hns3_pf *pf = HNS3_DEV_PRIVATE_TO_PF(dev->data->dev_private);
5184 if (!hns3_dev_dcb_supported(hw)) {
5185 hns3_err(hw, "This port does not support dcb configurations.");
5189 if (pfc_conf->fc.high_water || pfc_conf->fc.low_water ||
5190 pfc_conf->fc.send_xon || pfc_conf->fc.mac_ctrl_frame_fwd) {
5191 hns3_err(hw, "Unsupported flow control settings specified, "
5192 "high_water(%u), low_water(%u), send_xon(%u) and "
5193 "mac_ctrl_frame_fwd(%u) must be set to '0'",
5194 pfc_conf->fc.high_water, pfc_conf->fc.low_water,
5195 pfc_conf->fc.send_xon,
5196 pfc_conf->fc.mac_ctrl_frame_fwd);
5199 if (pfc_conf->fc.autoneg) {
5200 hns3_err(hw, "Unsupported fc auto-negotiation setting.");
5203 if (pfc_conf->fc.pause_time == 0) {
5204 hns3_err(hw, "Invalid pause time %u setting.",
5205 pfc_conf->fc.pause_time);
5209 if (!(hw->current_fc_status == HNS3_FC_STATUS_NONE ||
5210 hw->current_fc_status == HNS3_FC_STATUS_PFC)) {
5211 hns3_err(hw, "MAC pause is enabled. Cannot set PFC."
5212 "current_fc_status = %d", hw->current_fc_status);
5216 priority = pfc_conf->priority;
5217 hns3_get_fc_mode(hw, pfc_conf->fc.mode);
5218 if (hw->dcb_info.pfc_en & BIT(priority) &&
5219 hw->requested_mode == hw->current_mode &&
5220 pfc_conf->fc.pause_time == pf->pause_time)
5223 rte_spinlock_lock(&hw->lock);
5224 ret = hns3_dcb_pfc_enable(dev, pfc_conf);
5225 rte_spinlock_unlock(&hw->lock);
5231 hns3_get_dcb_info(struct rte_eth_dev *dev, struct rte_eth_dcb_info *dcb_info)
5233 struct hns3_hw *hw = HNS3_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5234 struct hns3_pf *pf = HNS3_DEV_PRIVATE_TO_PF(dev->data->dev_private);
5235 enum rte_eth_rx_mq_mode mq_mode = dev->data->dev_conf.rxmode.mq_mode;
5238 rte_spinlock_lock(&hw->lock);
5239 if ((uint32_t)mq_mode & ETH_MQ_RX_DCB_FLAG)
5240 dcb_info->nb_tcs = pf->local_max_tc;
5242 dcb_info->nb_tcs = 1;
5244 for (i = 0; i < HNS3_MAX_USER_PRIO; i++)
5245 dcb_info->prio_tc[i] = hw->dcb_info.prio_tc[i];
5246 for (i = 0; i < dcb_info->nb_tcs; i++)
5247 dcb_info->tc_bws[i] = hw->dcb_info.pg_info[0].tc_dwrr[i];
5249 for (i = 0; i < hw->num_tc; i++) {
5250 dcb_info->tc_queue.tc_rxq[0][i].base = hw->alloc_rss_size * i;
5251 dcb_info->tc_queue.tc_txq[0][i].base =
5252 hw->tc_queue[i].tqp_offset;
5253 dcb_info->tc_queue.tc_rxq[0][i].nb_queue = hw->alloc_rss_size;
5254 dcb_info->tc_queue.tc_txq[0][i].nb_queue =
5255 hw->tc_queue[i].tqp_count;
5257 rte_spinlock_unlock(&hw->lock);
5263 hns3_reinit_dev(struct hns3_adapter *hns)
5265 struct hns3_hw *hw = &hns->hw;
5268 ret = hns3_cmd_init(hw);
5270 hns3_err(hw, "Failed to init cmd: %d", ret);
5274 ret = hns3_reset_all_tqps(hns);
5276 hns3_err(hw, "Failed to reset all queues: %d", ret);
5280 ret = hns3_init_hardware(hns);
5282 hns3_err(hw, "Failed to init hardware: %d", ret);
5286 ret = hns3_enable_hw_error_intr(hns, true);
5288 hns3_err(hw, "fail to enable hw error interrupts: %d",
5292 hns3_info(hw, "Reset done, driver initialization finished.");
5298 is_pf_reset_done(struct hns3_hw *hw)
5300 uint32_t val, reg, reg_bit;
5302 switch (hw->reset.level) {
5303 case HNS3_IMP_RESET:
5304 reg = HNS3_GLOBAL_RESET_REG;
5305 reg_bit = HNS3_IMP_RESET_BIT;
5307 case HNS3_GLOBAL_RESET:
5308 reg = HNS3_GLOBAL_RESET_REG;
5309 reg_bit = HNS3_GLOBAL_RESET_BIT;
5311 case HNS3_FUNC_RESET:
5312 reg = HNS3_FUN_RST_ING;
5313 reg_bit = HNS3_FUN_RST_ING_B;
5315 case HNS3_FLR_RESET:
5317 hns3_err(hw, "Wait for unsupported reset level: %d",
5321 val = hns3_read_dev(hw, reg);
5322 if (hns3_get_bit(val, reg_bit))
5329 hns3_is_reset_pending(struct hns3_adapter *hns)
5331 struct hns3_hw *hw = &hns->hw;
5332 enum hns3_reset_level reset;
5334 hns3_check_event_cause(hns, NULL);
5335 reset = hns3_get_reset_level(hns, &hw->reset.pending);
5336 if (hw->reset.level != HNS3_NONE_RESET && hw->reset.level < reset) {
5337 hns3_warn(hw, "High level reset %d is pending", reset);
5340 reset = hns3_get_reset_level(hns, &hw->reset.request);
5341 if (hw->reset.level != HNS3_NONE_RESET && hw->reset.level < reset) {
5342 hns3_warn(hw, "High level reset %d is request", reset);
5349 hns3_wait_hardware_ready(struct hns3_adapter *hns)
5351 struct hns3_hw *hw = &hns->hw;
5352 struct hns3_wait_data *wait_data = hw->reset.wait_data;
5355 if (wait_data->result == HNS3_WAIT_SUCCESS)
5357 else if (wait_data->result == HNS3_WAIT_TIMEOUT) {
5358 gettimeofday(&tv, NULL);
5359 hns3_warn(hw, "Reset step4 hardware not ready after reset time=%ld.%.6ld",
5360 tv.tv_sec, tv.tv_usec);
5362 } else if (wait_data->result == HNS3_WAIT_REQUEST)
5365 wait_data->hns = hns;
5366 wait_data->check_completion = is_pf_reset_done;
5367 wait_data->end_ms = (uint64_t)HNS3_RESET_WAIT_CNT *
5368 HNS3_RESET_WAIT_MS + get_timeofday_ms();
5369 wait_data->interval = HNS3_RESET_WAIT_MS * USEC_PER_MSEC;
5370 wait_data->count = HNS3_RESET_WAIT_CNT;
5371 wait_data->result = HNS3_WAIT_REQUEST;
5372 rte_eal_alarm_set(wait_data->interval, hns3_wait_callback, wait_data);
5377 hns3_func_reset_cmd(struct hns3_hw *hw, int func_id)
5379 struct hns3_cmd_desc desc;
5380 struct hns3_reset_cmd *req = (struct hns3_reset_cmd *)desc.data;
5382 hns3_cmd_setup_basic_desc(&desc, HNS3_OPC_CFG_RST_TRIGGER, false);
5383 hns3_set_bit(req->mac_func_reset, HNS3_CFG_RESET_FUNC_B, 1);
5384 req->fun_reset_vfid = func_id;
5386 return hns3_cmd_send(hw, &desc, 1);
5390 hns3_imp_reset_cmd(struct hns3_hw *hw)
5392 struct hns3_cmd_desc desc;
5394 hns3_cmd_setup_basic_desc(&desc, 0xFFFE, false);
5395 desc.data[0] = 0xeedd;
5397 return hns3_cmd_send(hw, &desc, 1);
5401 hns3_msix_process(struct hns3_adapter *hns, enum hns3_reset_level reset_level)
5403 struct hns3_hw *hw = &hns->hw;
5407 gettimeofday(&tv, NULL);
5408 if (hns3_read_dev(hw, HNS3_GLOBAL_RESET_REG) ||
5409 hns3_read_dev(hw, HNS3_FUN_RST_ING)) {
5410 hns3_warn(hw, "Don't process msix during resetting time=%ld.%.6ld",
5411 tv.tv_sec, tv.tv_usec);
5415 switch (reset_level) {
5416 case HNS3_IMP_RESET:
5417 hns3_imp_reset_cmd(hw);
5418 hns3_warn(hw, "IMP Reset requested time=%ld.%.6ld",
5419 tv.tv_sec, tv.tv_usec);
5421 case HNS3_GLOBAL_RESET:
5422 val = hns3_read_dev(hw, HNS3_GLOBAL_RESET_REG);
5423 hns3_set_bit(val, HNS3_GLOBAL_RESET_BIT, 1);
5424 hns3_write_dev(hw, HNS3_GLOBAL_RESET_REG, val);
5425 hns3_warn(hw, "Global Reset requested time=%ld.%.6ld",
5426 tv.tv_sec, tv.tv_usec);
5428 case HNS3_FUNC_RESET:
5429 hns3_warn(hw, "PF Reset requested time=%ld.%.6ld",
5430 tv.tv_sec, tv.tv_usec);
5431 /* schedule again to check later */
5432 hns3_atomic_set_bit(HNS3_FUNC_RESET, &hw->reset.pending);
5433 hns3_schedule_reset(hns);
5436 hns3_warn(hw, "Unsupported reset level: %d", reset_level);
5439 hns3_atomic_clear_bit(reset_level, &hw->reset.request);
5442 static enum hns3_reset_level
5443 hns3_get_reset_level(struct hns3_adapter *hns, uint64_t *levels)
5445 struct hns3_hw *hw = &hns->hw;
5446 enum hns3_reset_level reset_level = HNS3_NONE_RESET;
5448 /* Return the highest priority reset level amongst all */
5449 if (hns3_atomic_test_bit(HNS3_IMP_RESET, levels))
5450 reset_level = HNS3_IMP_RESET;
5451 else if (hns3_atomic_test_bit(HNS3_GLOBAL_RESET, levels))
5452 reset_level = HNS3_GLOBAL_RESET;
5453 else if (hns3_atomic_test_bit(HNS3_FUNC_RESET, levels))
5454 reset_level = HNS3_FUNC_RESET;
5455 else if (hns3_atomic_test_bit(HNS3_FLR_RESET, levels))
5456 reset_level = HNS3_FLR_RESET;
5458 if (hw->reset.level != HNS3_NONE_RESET && reset_level < hw->reset.level)
5459 return HNS3_NONE_RESET;
5465 hns3_record_imp_error(struct hns3_adapter *hns)
5467 struct hns3_hw *hw = &hns->hw;
5470 reg_val = hns3_read_dev(hw, HNS3_VECTOR0_OTER_EN_REG);
5471 if (hns3_get_bit(reg_val, HNS3_VECTOR0_IMP_RD_POISON_B)) {
5472 hns3_warn(hw, "Detected IMP RD poison!");
5473 hns3_error_int_stats_add(hns, "IMP_RD_POISON_INT_STS");
5474 hns3_set_bit(reg_val, HNS3_VECTOR0_IMP_RD_POISON_B, 0);
5475 hns3_write_dev(hw, HNS3_VECTOR0_OTER_EN_REG, reg_val);
5478 if (hns3_get_bit(reg_val, HNS3_VECTOR0_IMP_CMDQ_ERR_B)) {
5479 hns3_warn(hw, "Detected IMP CMDQ error!");
5480 hns3_error_int_stats_add(hns, "CMDQ_MEM_ECC_INT_STS");
5481 hns3_set_bit(reg_val, HNS3_VECTOR0_IMP_CMDQ_ERR_B, 0);
5482 hns3_write_dev(hw, HNS3_VECTOR0_OTER_EN_REG, reg_val);
5487 hns3_prepare_reset(struct hns3_adapter *hns)
5489 struct hns3_hw *hw = &hns->hw;
5493 switch (hw->reset.level) {
5494 case HNS3_FUNC_RESET:
5495 ret = hns3_func_reset_cmd(hw, HNS3_PF_FUNC_ID);
5500 * After performaning pf reset, it is not necessary to do the
5501 * mailbox handling or send any command to firmware, because
5502 * any mailbox handling or command to firmware is only valid
5503 * after hns3_cmd_init is called.
5505 rte_atomic16_set(&hw->reset.disable_cmd, 1);
5506 hw->reset.stats.request_cnt++;
5508 case HNS3_IMP_RESET:
5509 hns3_record_imp_error(hns);
5510 reg_val = hns3_read_dev(hw, HNS3_VECTOR0_OTER_EN_REG);
5511 hns3_write_dev(hw, HNS3_VECTOR0_OTER_EN_REG, reg_val |
5512 BIT(HNS3_VECTOR0_IMP_RESET_INT_B));
5521 hns3_set_rst_done(struct hns3_hw *hw)
5523 struct hns3_pf_rst_done_cmd *req;
5524 struct hns3_cmd_desc desc;
5526 req = (struct hns3_pf_rst_done_cmd *)desc.data;
5527 hns3_cmd_setup_basic_desc(&desc, HNS3_OPC_PF_RST_DONE, false);
5528 req->pf_rst_done |= HNS3_PF_RESET_DONE_BIT;
5529 return hns3_cmd_send(hw, &desc, 1);
5533 hns3_stop_service(struct hns3_adapter *hns)
5535 struct hns3_hw *hw = &hns->hw;
5536 struct rte_eth_dev *eth_dev;
5538 eth_dev = &rte_eth_devices[hw->data->port_id];
5539 if (hw->adapter_state == HNS3_NIC_STARTED)
5540 rte_eal_alarm_cancel(hns3_service_handler, eth_dev);
5541 hw->mac.link_status = ETH_LINK_DOWN;
5543 hns3_set_rxtx_function(eth_dev);
5545 /* Disable datapath on secondary process. */
5546 hns3_mp_req_stop_rxtx(eth_dev);
5547 rte_delay_ms(hw->tqps_num);
5549 rte_spinlock_lock(&hw->lock);
5550 if (hns->hw.adapter_state == HNS3_NIC_STARTED ||
5551 hw->adapter_state == HNS3_NIC_STOPPING) {
5552 hns3_enable_all_queues(hw, false);
5554 hw->reset.mbuf_deferred_free = true;
5556 hw->reset.mbuf_deferred_free = false;
5559 * It is cumbersome for hardware to pick-and-choose entries for deletion
5560 * from table space. Hence, for function reset software intervention is
5561 * required to delete the entries
5563 if (rte_atomic16_read(&hw->reset.disable_cmd) == 0)
5564 hns3_configure_all_mc_mac_addr(hns, true);
5565 rte_spinlock_unlock(&hw->lock);
5571 hns3_start_service(struct hns3_adapter *hns)
5573 struct hns3_hw *hw = &hns->hw;
5574 struct rte_eth_dev *eth_dev;
5576 if (hw->reset.level == HNS3_IMP_RESET ||
5577 hw->reset.level == HNS3_GLOBAL_RESET)
5578 hns3_set_rst_done(hw);
5579 eth_dev = &rte_eth_devices[hw->data->port_id];
5580 hns3_set_rxtx_function(eth_dev);
5581 hns3_mp_req_start_rxtx(eth_dev);
5582 if (hw->adapter_state == HNS3_NIC_STARTED) {
5583 hns3_service_handler(eth_dev);
5585 /* Enable interrupt of all rx queues before enabling queues */
5586 hns3_dev_all_rx_queue_intr_enable(hw, true);
5588 * Enable state of each rxq and txq will be recovered after
5589 * reset, so we need to restore them before enable all tqps;
5591 hns3_restore_tqp_enable_state(hw);
5593 * When finished the initialization, enable queues to receive
5594 * and transmit packets.
5596 hns3_enable_all_queues(hw, true);
5603 hns3_restore_conf(struct hns3_adapter *hns)
5605 struct hns3_hw *hw = &hns->hw;
5608 ret = hns3_configure_all_mac_addr(hns, false);
5612 ret = hns3_configure_all_mc_mac_addr(hns, false);
5616 ret = hns3_dev_promisc_restore(hns);
5620 ret = hns3_restore_vlan_table(hns);
5624 ret = hns3_restore_vlan_conf(hns);
5628 ret = hns3_restore_all_fdir_filter(hns);
5632 ret = hns3_restore_rx_interrupt(hw);
5636 ret = hns3_restore_gro_conf(hw);
5640 ret = hns3_restore_fec(hw);
5644 if (hns->hw.adapter_state == HNS3_NIC_STARTED) {
5645 ret = hns3_do_start(hns, false);
5648 hns3_info(hw, "hns3 dev restart successful!");
5649 } else if (hw->adapter_state == HNS3_NIC_STOPPING)
5650 hw->adapter_state = HNS3_NIC_CONFIGURED;
5654 hns3_configure_all_mc_mac_addr(hns, true);
5656 hns3_configure_all_mac_addr(hns, true);
5661 hns3_reset_service(void *param)
5663 struct hns3_adapter *hns = (struct hns3_adapter *)param;
5664 struct hns3_hw *hw = &hns->hw;
5665 enum hns3_reset_level reset_level;
5666 struct timeval tv_delta;
5667 struct timeval tv_start;
5673 * The interrupt is not triggered within the delay time.
5674 * The interrupt may have been lost. It is necessary to handle
5675 * the interrupt to recover from the error.
5677 if (rte_atomic16_read(&hns->hw.reset.schedule) == SCHEDULE_DEFERRED) {
5678 rte_atomic16_set(&hns->hw.reset.schedule, SCHEDULE_REQUESTED);
5679 hns3_err(hw, "Handling interrupts in delayed tasks");
5680 hns3_interrupt_handler(&rte_eth_devices[hw->data->port_id]);
5681 reset_level = hns3_get_reset_level(hns, &hw->reset.pending);
5682 if (reset_level == HNS3_NONE_RESET) {
5683 hns3_err(hw, "No reset level is set, try IMP reset");
5684 hns3_atomic_set_bit(HNS3_IMP_RESET, &hw->reset.pending);
5687 rte_atomic16_set(&hns->hw.reset.schedule, SCHEDULE_NONE);
5690 * Check if there is any ongoing reset in the hardware. This status can
5691 * be checked from reset_pending. If there is then, we need to wait for
5692 * hardware to complete reset.
5693 * a. If we are able to figure out in reasonable time that hardware
5694 * has fully resetted then, we can proceed with driver, client
5696 * b. else, we can come back later to check this status so re-sched
5699 reset_level = hns3_get_reset_level(hns, &hw->reset.pending);
5700 if (reset_level != HNS3_NONE_RESET) {
5701 gettimeofday(&tv_start, NULL);
5702 ret = hns3_reset_process(hns, reset_level);
5703 gettimeofday(&tv, NULL);
5704 timersub(&tv, &tv_start, &tv_delta);
5705 msec = tv_delta.tv_sec * MSEC_PER_SEC +
5706 tv_delta.tv_usec / USEC_PER_MSEC;
5707 if (msec > HNS3_RESET_PROCESS_MS)
5708 hns3_err(hw, "%d handle long time delta %" PRIx64
5709 " ms time=%ld.%.6ld",
5710 hw->reset.level, msec,
5711 tv.tv_sec, tv.tv_usec);
5716 /* Check if we got any *new* reset requests to be honored */
5717 reset_level = hns3_get_reset_level(hns, &hw->reset.request);
5718 if (reset_level != HNS3_NONE_RESET)
5719 hns3_msix_process(hns, reset_level);
5723 hns3_get_speed_capa_num(uint16_t device_id)
5727 switch (device_id) {
5728 case HNS3_DEV_ID_25GE:
5729 case HNS3_DEV_ID_25GE_RDMA:
5732 case HNS3_DEV_ID_100G_RDMA_MACSEC:
5733 case HNS3_DEV_ID_200G_RDMA:
5745 hns3_get_speed_fec_capa(struct rte_eth_fec_capa *speed_fec_capa,
5748 switch (device_id) {
5749 case HNS3_DEV_ID_25GE:
5751 case HNS3_DEV_ID_25GE_RDMA:
5752 speed_fec_capa[0].speed = speed_fec_capa_tbl[1].speed;
5753 speed_fec_capa[0].capa = speed_fec_capa_tbl[1].capa;
5755 /* In HNS3 device, the 25G NIC is compatible with 10G rate */
5756 speed_fec_capa[1].speed = speed_fec_capa_tbl[0].speed;
5757 speed_fec_capa[1].capa = speed_fec_capa_tbl[0].capa;
5759 case HNS3_DEV_ID_100G_RDMA_MACSEC:
5760 speed_fec_capa[0].speed = speed_fec_capa_tbl[4].speed;
5761 speed_fec_capa[0].capa = speed_fec_capa_tbl[4].capa;
5763 case HNS3_DEV_ID_200G_RDMA:
5764 speed_fec_capa[0].speed = speed_fec_capa_tbl[5].speed;
5765 speed_fec_capa[0].capa = speed_fec_capa_tbl[5].capa;
5775 hns3_fec_get_capability(struct rte_eth_dev *dev,
5776 struct rte_eth_fec_capa *speed_fec_capa,
5779 struct hns3_hw *hw = HNS3_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5780 struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
5781 uint16_t device_id = pci_dev->id.device_id;
5782 unsigned int capa_num;
5785 capa_num = hns3_get_speed_capa_num(device_id);
5786 if (capa_num == 0) {
5787 hns3_err(hw, "device(0x%x) is not supported by hns3 PMD",
5792 if (speed_fec_capa == NULL || num < capa_num)
5795 ret = hns3_get_speed_fec_capa(speed_fec_capa, device_id);
5803 get_current_fec_auto_state(struct hns3_hw *hw, uint8_t *state)
5805 struct hns3_config_fec_cmd *req;
5806 struct hns3_cmd_desc desc;
5810 * CMD(HNS3_OPC_CONFIG_FEC_MODE) read is not supported
5811 * in device of link speed
5814 if (hw->mac.link_speed < ETH_SPEED_NUM_10G) {
5819 hns3_cmd_setup_basic_desc(&desc, HNS3_OPC_CONFIG_FEC_MODE, true);
5820 req = (struct hns3_config_fec_cmd *)desc.data;
5821 ret = hns3_cmd_send(hw, &desc, 1);
5823 hns3_err(hw, "get current fec auto state failed, ret = %d",
5828 *state = req->fec_mode & (1U << HNS3_MAC_CFG_FEC_AUTO_EN_B);
5833 hns3_fec_get_internal(struct hns3_hw *hw, uint32_t *fec_capa)
5835 #define QUERY_ACTIVE_SPEED 1
5836 struct hns3_sfp_speed_cmd *resp;
5837 uint32_t tmp_fec_capa;
5839 struct hns3_cmd_desc desc;
5843 * If link is down and AUTO is enabled, AUTO is returned, otherwise,
5844 * configured FEC mode is returned.
5845 * If link is up, current FEC mode is returned.
5847 if (hw->mac.link_status == ETH_LINK_DOWN) {
5848 ret = get_current_fec_auto_state(hw, &auto_state);
5852 if (auto_state == 0x1) {
5853 *fec_capa = RTE_ETH_FEC_MODE_CAPA_MASK(AUTO);
5858 hns3_cmd_setup_basic_desc(&desc, HNS3_OPC_SFP_GET_SPEED, true);
5859 resp = (struct hns3_sfp_speed_cmd *)desc.data;
5860 resp->query_type = QUERY_ACTIVE_SPEED;
5862 ret = hns3_cmd_send(hw, &desc, 1);
5863 if (ret == -EOPNOTSUPP) {
5864 hns3_err(hw, "IMP do not support get FEC, ret = %d", ret);
5867 hns3_err(hw, "get FEC failed, ret = %d", ret);
5872 * FEC mode order defined in hns3 hardware is inconsistend with
5873 * that defined in the ethdev library. So the sequence needs
5876 switch (resp->active_fec) {
5877 case HNS3_HW_FEC_MODE_NOFEC:
5878 tmp_fec_capa = RTE_ETH_FEC_MODE_CAPA_MASK(NOFEC);
5880 case HNS3_HW_FEC_MODE_BASER:
5881 tmp_fec_capa = RTE_ETH_FEC_MODE_CAPA_MASK(BASER);
5883 case HNS3_HW_FEC_MODE_RS:
5884 tmp_fec_capa = RTE_ETH_FEC_MODE_CAPA_MASK(RS);
5887 tmp_fec_capa = RTE_ETH_FEC_MODE_CAPA_MASK(NOFEC);
5891 *fec_capa = tmp_fec_capa;
5896 hns3_fec_get(struct rte_eth_dev *dev, uint32_t *fec_capa)
5898 struct hns3_hw *hw = HNS3_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5900 return hns3_fec_get_internal(hw, fec_capa);
5904 hns3_set_fec_hw(struct hns3_hw *hw, uint32_t mode)
5906 struct hns3_config_fec_cmd *req;
5907 struct hns3_cmd_desc desc;
5910 hns3_cmd_setup_basic_desc(&desc, HNS3_OPC_CONFIG_FEC_MODE, false);
5912 req = (struct hns3_config_fec_cmd *)desc.data;
5914 case RTE_ETH_FEC_MODE_CAPA_MASK(NOFEC):
5915 hns3_set_field(req->fec_mode, HNS3_MAC_CFG_FEC_MODE_M,
5916 HNS3_MAC_CFG_FEC_MODE_S, HNS3_MAC_FEC_OFF);
5918 case RTE_ETH_FEC_MODE_CAPA_MASK(BASER):
5919 hns3_set_field(req->fec_mode, HNS3_MAC_CFG_FEC_MODE_M,
5920 HNS3_MAC_CFG_FEC_MODE_S, HNS3_MAC_FEC_BASER);
5922 case RTE_ETH_FEC_MODE_CAPA_MASK(RS):
5923 hns3_set_field(req->fec_mode, HNS3_MAC_CFG_FEC_MODE_M,
5924 HNS3_MAC_CFG_FEC_MODE_S, HNS3_MAC_FEC_RS);
5926 case RTE_ETH_FEC_MODE_CAPA_MASK(AUTO):
5927 hns3_set_bit(req->fec_mode, HNS3_MAC_CFG_FEC_AUTO_EN_B, 1);
5932 ret = hns3_cmd_send(hw, &desc, 1);
5934 hns3_err(hw, "set fec mode failed, ret = %d", ret);
5940 get_current_speed_fec_cap(struct hns3_hw *hw, struct rte_eth_fec_capa *fec_capa)
5942 struct hns3_mac *mac = &hw->mac;
5945 switch (mac->link_speed) {
5946 case ETH_SPEED_NUM_10G:
5947 cur_capa = fec_capa[1].capa;
5949 case ETH_SPEED_NUM_25G:
5950 case ETH_SPEED_NUM_100G:
5951 case ETH_SPEED_NUM_200G:
5952 cur_capa = fec_capa[0].capa;
5963 is_fec_mode_one_bit_set(uint32_t mode)
5968 for (i = 0; i < sizeof(mode); i++)
5969 if (mode >> i & 0x1)
5972 return cnt == 1 ? true : false;
5976 hns3_fec_set(struct rte_eth_dev *dev, uint32_t mode)
5978 #define FEC_CAPA_NUM 2
5979 struct hns3_adapter *hns = dev->data->dev_private;
5980 struct hns3_hw *hw = HNS3_DEV_PRIVATE_TO_HW(hns);
5981 struct hns3_pf *pf = &hns->pf;
5983 struct rte_eth_fec_capa fec_capa[FEC_CAPA_NUM];
5985 uint32_t num = FEC_CAPA_NUM;
5988 ret = hns3_fec_get_capability(dev, fec_capa, num);
5992 /* HNS3 PMD driver only support one bit set mode, e.g. 0x1, 0x4 */
5993 if (!is_fec_mode_one_bit_set(mode))
5994 hns3_err(hw, "FEC mode(0x%x) not supported in HNS3 PMD,"
5995 "FEC mode should be only one bit set", mode);
5998 * Check whether the configured mode is within the FEC capability.
5999 * If not, the configured mode will not be supported.
6001 cur_capa = get_current_speed_fec_cap(hw, fec_capa);
6002 if (!(cur_capa & mode)) {
6003 hns3_err(hw, "unsupported FEC mode = 0x%x", mode);
6007 ret = hns3_set_fec_hw(hw, mode);
6011 pf->fec_mode = mode;
6016 hns3_restore_fec(struct hns3_hw *hw)
6018 struct hns3_adapter *hns = HNS3_DEV_HW_TO_ADAPTER(hw);
6019 struct hns3_pf *pf = &hns->pf;
6020 uint32_t mode = pf->fec_mode;
6023 ret = hns3_set_fec_hw(hw, mode);
6025 hns3_err(hw, "restore fec mode(0x%x) failed, ret = %d",
6032 hns3_query_dev_fec_info(struct hns3_hw *hw)
6034 struct hns3_adapter *hns = HNS3_DEV_HW_TO_ADAPTER(hw);
6035 struct hns3_pf *pf = HNS3_DEV_PRIVATE_TO_PF(hns);
6038 ret = hns3_fec_get_internal(hw, &pf->fec_mode);
6040 hns3_err(hw, "query device FEC info failed, ret = %d", ret);
6045 static const struct eth_dev_ops hns3_eth_dev_ops = {
6046 .dev_configure = hns3_dev_configure,
6047 .dev_start = hns3_dev_start,
6048 .dev_stop = hns3_dev_stop,
6049 .dev_close = hns3_dev_close,
6050 .promiscuous_enable = hns3_dev_promiscuous_enable,
6051 .promiscuous_disable = hns3_dev_promiscuous_disable,
6052 .allmulticast_enable = hns3_dev_allmulticast_enable,
6053 .allmulticast_disable = hns3_dev_allmulticast_disable,
6054 .mtu_set = hns3_dev_mtu_set,
6055 .stats_get = hns3_stats_get,
6056 .stats_reset = hns3_stats_reset,
6057 .xstats_get = hns3_dev_xstats_get,
6058 .xstats_get_names = hns3_dev_xstats_get_names,
6059 .xstats_reset = hns3_dev_xstats_reset,
6060 .xstats_get_by_id = hns3_dev_xstats_get_by_id,
6061 .xstats_get_names_by_id = hns3_dev_xstats_get_names_by_id,
6062 .dev_infos_get = hns3_dev_infos_get,
6063 .fw_version_get = hns3_fw_version_get,
6064 .rx_queue_setup = hns3_rx_queue_setup,
6065 .tx_queue_setup = hns3_tx_queue_setup,
6066 .rx_queue_release = hns3_dev_rx_queue_release,
6067 .tx_queue_release = hns3_dev_tx_queue_release,
6068 .rx_queue_start = hns3_dev_rx_queue_start,
6069 .rx_queue_stop = hns3_dev_rx_queue_stop,
6070 .tx_queue_start = hns3_dev_tx_queue_start,
6071 .tx_queue_stop = hns3_dev_tx_queue_stop,
6072 .rx_queue_intr_enable = hns3_dev_rx_queue_intr_enable,
6073 .rx_queue_intr_disable = hns3_dev_rx_queue_intr_disable,
6074 .rxq_info_get = hns3_rxq_info_get,
6075 .txq_info_get = hns3_txq_info_get,
6076 .rx_burst_mode_get = hns3_rx_burst_mode_get,
6077 .tx_burst_mode_get = hns3_tx_burst_mode_get,
6078 .flow_ctrl_get = hns3_flow_ctrl_get,
6079 .flow_ctrl_set = hns3_flow_ctrl_set,
6080 .priority_flow_ctrl_set = hns3_priority_flow_ctrl_set,
6081 .mac_addr_add = hns3_add_mac_addr,
6082 .mac_addr_remove = hns3_remove_mac_addr,
6083 .mac_addr_set = hns3_set_default_mac_addr,
6084 .set_mc_addr_list = hns3_set_mc_mac_addr_list,
6085 .link_update = hns3_dev_link_update,
6086 .rss_hash_update = hns3_dev_rss_hash_update,
6087 .rss_hash_conf_get = hns3_dev_rss_hash_conf_get,
6088 .reta_update = hns3_dev_rss_reta_update,
6089 .reta_query = hns3_dev_rss_reta_query,
6090 .filter_ctrl = hns3_dev_filter_ctrl,
6091 .vlan_filter_set = hns3_vlan_filter_set,
6092 .vlan_tpid_set = hns3_vlan_tpid_set,
6093 .vlan_offload_set = hns3_vlan_offload_set,
6094 .vlan_pvid_set = hns3_vlan_pvid_set,
6095 .get_reg = hns3_get_regs,
6096 .get_dcb_info = hns3_get_dcb_info,
6097 .dev_supported_ptypes_get = hns3_dev_supported_ptypes_get,
6098 .fec_get_capability = hns3_fec_get_capability,
6099 .fec_get = hns3_fec_get,
6100 .fec_set = hns3_fec_set,
6101 .tm_ops_get = hns3_tm_ops_get,
6104 static const struct hns3_reset_ops hns3_reset_ops = {
6105 .reset_service = hns3_reset_service,
6106 .stop_service = hns3_stop_service,
6107 .prepare_reset = hns3_prepare_reset,
6108 .wait_hardware_ready = hns3_wait_hardware_ready,
6109 .reinit_dev = hns3_reinit_dev,
6110 .restore_conf = hns3_restore_conf,
6111 .start_service = hns3_start_service,
6115 hns3_dev_init(struct rte_eth_dev *eth_dev)
6117 struct hns3_adapter *hns = eth_dev->data->dev_private;
6118 char mac_str[RTE_ETHER_ADDR_FMT_SIZE];
6119 struct rte_ether_addr *eth_addr;
6120 struct hns3_hw *hw = &hns->hw;
6123 PMD_INIT_FUNC_TRACE();
6125 eth_dev->process_private = (struct hns3_process_private *)
6126 rte_zmalloc_socket("hns3_filter_list",
6127 sizeof(struct hns3_process_private),
6128 RTE_CACHE_LINE_SIZE, eth_dev->device->numa_node);
6129 if (eth_dev->process_private == NULL) {
6130 PMD_INIT_LOG(ERR, "Failed to alloc memory for process private");
6133 /* initialize flow filter lists */
6134 hns3_filterlist_init(eth_dev);
6136 hns3_set_rxtx_function(eth_dev);
6137 eth_dev->dev_ops = &hns3_eth_dev_ops;
6138 eth_dev->rx_queue_count = hns3_rx_queue_count;
6139 if (rte_eal_process_type() != RTE_PROC_PRIMARY) {
6140 ret = hns3_mp_init_secondary();
6142 PMD_INIT_LOG(ERR, "Failed to init for secondary "
6143 "process, ret = %d", ret);
6144 goto err_mp_init_secondary;
6147 hw->secondary_cnt++;
6151 eth_dev->data->dev_flags |= RTE_ETH_DEV_AUTOFILL_QUEUE_XSTATS;
6153 ret = hns3_mp_init_primary();
6156 "Failed to init for primary process, ret = %d",
6158 goto err_mp_init_primary;
6161 hw->adapter_state = HNS3_NIC_UNINITIALIZED;
6163 hw->data = eth_dev->data;
6166 * Set default max packet size according to the mtu
6167 * default vale in DPDK frame.
6169 hns->pf.mps = hw->data->mtu + HNS3_ETH_OVERHEAD;
6171 ret = hns3_reset_init(hw);
6173 goto err_init_reset;
6174 hw->reset.ops = &hns3_reset_ops;
6176 ret = hns3_init_pf(eth_dev);
6178 PMD_INIT_LOG(ERR, "Failed to init pf: %d", ret);
6182 /* Allocate memory for storing MAC addresses */
6183 eth_dev->data->mac_addrs = rte_zmalloc("hns3-mac",
6184 sizeof(struct rte_ether_addr) *
6185 HNS3_UC_MACADDR_NUM, 0);
6186 if (eth_dev->data->mac_addrs == NULL) {
6187 PMD_INIT_LOG(ERR, "Failed to allocate %zx bytes needed "
6188 "to store MAC addresses",
6189 sizeof(struct rte_ether_addr) *
6190 HNS3_UC_MACADDR_NUM);
6192 goto err_rte_zmalloc;
6195 eth_addr = (struct rte_ether_addr *)hw->mac.mac_addr;
6196 if (!rte_is_valid_assigned_ether_addr(eth_addr)) {
6197 rte_eth_random_addr(hw->mac.mac_addr);
6198 hns3_ether_format_addr(mac_str, RTE_ETHER_ADDR_FMT_SIZE,
6199 (struct rte_ether_addr *)hw->mac.mac_addr);
6200 hns3_warn(hw, "default mac_addr from firmware is an invalid "
6201 "unicast address, using random MAC address %s",
6204 rte_ether_addr_copy((struct rte_ether_addr *)hw->mac.mac_addr,
6205 ð_dev->data->mac_addrs[0]);
6207 hw->adapter_state = HNS3_NIC_INITIALIZED;
6209 if (rte_atomic16_read(&hns->hw.reset.schedule) == SCHEDULE_PENDING) {
6210 hns3_err(hw, "Reschedule reset service after dev_init");
6211 hns3_schedule_reset(hns);
6213 /* IMP will wait ready flag before reset */
6214 hns3_notify_reset_ready(hw, false);
6217 hns3_info(hw, "hns3 dev initialization successful!");
6221 hns3_uninit_pf(eth_dev);
6224 rte_free(hw->reset.wait_data);
6227 hns3_mp_uninit_primary();
6229 err_mp_init_primary:
6230 err_mp_init_secondary:
6231 eth_dev->dev_ops = NULL;
6232 eth_dev->rx_pkt_burst = NULL;
6233 eth_dev->tx_pkt_burst = NULL;
6234 eth_dev->tx_pkt_prepare = NULL;
6235 rte_free(eth_dev->process_private);
6236 eth_dev->process_private = NULL;
6241 hns3_dev_uninit(struct rte_eth_dev *eth_dev)
6243 struct hns3_adapter *hns = eth_dev->data->dev_private;
6244 struct hns3_hw *hw = &hns->hw;
6246 PMD_INIT_FUNC_TRACE();
6248 if (rte_eal_process_type() != RTE_PROC_PRIMARY)
6251 if (hw->adapter_state < HNS3_NIC_CLOSING)
6252 hns3_dev_close(eth_dev);
6254 hw->adapter_state = HNS3_NIC_REMOVED;
6259 eth_hns3_pci_probe(struct rte_pci_driver *pci_drv __rte_unused,
6260 struct rte_pci_device *pci_dev)
6262 return rte_eth_dev_pci_generic_probe(pci_dev,
6263 sizeof(struct hns3_adapter),
6268 eth_hns3_pci_remove(struct rte_pci_device *pci_dev)
6270 return rte_eth_dev_pci_generic_remove(pci_dev, hns3_dev_uninit);
6273 static const struct rte_pci_id pci_id_hns3_map[] = {
6274 { RTE_PCI_DEVICE(PCI_VENDOR_ID_HUAWEI, HNS3_DEV_ID_GE) },
6275 { RTE_PCI_DEVICE(PCI_VENDOR_ID_HUAWEI, HNS3_DEV_ID_25GE) },
6276 { RTE_PCI_DEVICE(PCI_VENDOR_ID_HUAWEI, HNS3_DEV_ID_25GE_RDMA) },
6277 { RTE_PCI_DEVICE(PCI_VENDOR_ID_HUAWEI, HNS3_DEV_ID_50GE_RDMA) },
6278 { RTE_PCI_DEVICE(PCI_VENDOR_ID_HUAWEI, HNS3_DEV_ID_100G_RDMA_MACSEC) },
6279 { RTE_PCI_DEVICE(PCI_VENDOR_ID_HUAWEI, HNS3_DEV_ID_200G_RDMA) },
6280 { .vendor_id = 0, }, /* sentinel */
6283 static struct rte_pci_driver rte_hns3_pmd = {
6284 .id_table = pci_id_hns3_map,
6285 .drv_flags = RTE_PCI_DRV_NEED_MAPPING,
6286 .probe = eth_hns3_pci_probe,
6287 .remove = eth_hns3_pci_remove,
6290 RTE_PMD_REGISTER_PCI(net_hns3, rte_hns3_pmd);
6291 RTE_PMD_REGISTER_PCI_TABLE(net_hns3, pci_id_hns3_map);
6292 RTE_PMD_REGISTER_KMOD_DEP(net_hns3, "* igb_uio | vfio-pci");
6293 RTE_LOG_REGISTER(hns3_logtype_init, pmd.net.hns3.init, NOTICE);
6294 RTE_LOG_REGISTER(hns3_logtype_driver, pmd.net.hns3.driver, NOTICE);