1 /* SPDX-License-Identifier: BSD-3-Clause
2 * Copyright(c) 2001-2020 Intel Corporation
5 #ifndef _I40E_ADMINQ_CMD_H_
6 #define _I40E_ADMINQ_CMD_H_
8 /* This header file defines the i40e Admin Queue commands and is shared between
9 * i40e Firmware and Software.
11 * This file needs to comply with the Linux Kernel coding style.
14 #define I40E_FW_API_VERSION_MAJOR 0x0001
15 #define I40E_FW_API_VERSION_MINOR_X722 0x000C
16 #define I40E_FW_API_VERSION_MINOR_X710 0x000C
18 #define I40E_FW_MINOR_VERSION(_h) ((_h)->mac.type == I40E_MAC_XL710 ? \
19 I40E_FW_API_VERSION_MINOR_X710 : \
20 I40E_FW_API_VERSION_MINOR_X722)
22 /* API version 1.7 implements additional link and PHY-specific APIs */
23 #define I40E_MINOR_VER_GET_LINK_INFO_XL710 0x0007
24 /* API version 1.9 for X722 implements additional link and PHY-specific APIs */
25 #define I40E_MINOR_VER_GET_LINK_INFO_X722 0x0009
26 /* API version 1.6 for X722 devices adds ability to stop FW LLDP agent */
27 #define I40E_MINOR_VER_FW_LLDP_STOPPABLE_X722 0x0006
28 /* API version 1.10 for X722 devices adds ability to request FEC encoding */
29 #define I40E_MINOR_VER_FW_REQUEST_FEC_X722 0x000A
55 /* Flags sub-structure
56 * |0 |1 |2 |3 |4 |5 |6 |7 |8 |9 |10 |11 |12 |13 |14 |15 |
57 * |DD |CMP|ERR|VFE| * * RESERVED * * |LB |RD |VFC|BUF|SI |EI |FE |
60 /* command flags and offsets*/
61 #define I40E_AQ_FLAG_DD_SHIFT 0
62 #define I40E_AQ_FLAG_CMP_SHIFT 1
63 #define I40E_AQ_FLAG_ERR_SHIFT 2
64 #define I40E_AQ_FLAG_VFE_SHIFT 3
65 #define I40E_AQ_FLAG_LB_SHIFT 9
66 #define I40E_AQ_FLAG_RD_SHIFT 10
67 #define I40E_AQ_FLAG_VFC_SHIFT 11
68 #define I40E_AQ_FLAG_BUF_SHIFT 12
69 #define I40E_AQ_FLAG_SI_SHIFT 13
70 #define I40E_AQ_FLAG_EI_SHIFT 14
71 #define I40E_AQ_FLAG_FE_SHIFT 15
73 #define I40E_AQ_FLAG_DD (1 << I40E_AQ_FLAG_DD_SHIFT) /* 0x1 */
74 #define I40E_AQ_FLAG_CMP (1 << I40E_AQ_FLAG_CMP_SHIFT) /* 0x2 */
75 #define I40E_AQ_FLAG_ERR (1 << I40E_AQ_FLAG_ERR_SHIFT) /* 0x4 */
76 #define I40E_AQ_FLAG_VFE (1 << I40E_AQ_FLAG_VFE_SHIFT) /* 0x8 */
77 #define I40E_AQ_FLAG_LB (1 << I40E_AQ_FLAG_LB_SHIFT) /* 0x200 */
78 #define I40E_AQ_FLAG_RD (1 << I40E_AQ_FLAG_RD_SHIFT) /* 0x400 */
79 #define I40E_AQ_FLAG_VFC (1 << I40E_AQ_FLAG_VFC_SHIFT) /* 0x800 */
80 #define I40E_AQ_FLAG_BUF (1 << I40E_AQ_FLAG_BUF_SHIFT) /* 0x1000 */
81 #define I40E_AQ_FLAG_SI (1 << I40E_AQ_FLAG_SI_SHIFT) /* 0x2000 */
82 #define I40E_AQ_FLAG_EI (1 << I40E_AQ_FLAG_EI_SHIFT) /* 0x4000 */
83 #define I40E_AQ_FLAG_FE (1 << I40E_AQ_FLAG_FE_SHIFT) /* 0x8000 */
86 enum i40e_admin_queue_err {
87 I40E_AQ_RC_OK = 0, /* success */
88 I40E_AQ_RC_EPERM = 1, /* Operation not permitted */
89 I40E_AQ_RC_ENOENT = 2, /* No such element */
90 I40E_AQ_RC_ESRCH = 3, /* Bad opcode */
91 I40E_AQ_RC_EINTR = 4, /* operation interrupted */
92 I40E_AQ_RC_EIO = 5, /* I/O error */
93 I40E_AQ_RC_ENXIO = 6, /* No such resource */
94 I40E_AQ_RC_E2BIG = 7, /* Arg too long */
95 I40E_AQ_RC_EAGAIN = 8, /* Try again */
96 I40E_AQ_RC_ENOMEM = 9, /* Out of memory */
97 I40E_AQ_RC_EACCES = 10, /* Permission denied */
98 I40E_AQ_RC_EFAULT = 11, /* Bad address */
99 I40E_AQ_RC_EBUSY = 12, /* Device or resource busy */
100 I40E_AQ_RC_EEXIST = 13, /* object already exists */
101 I40E_AQ_RC_EINVAL = 14, /* Invalid argument */
102 I40E_AQ_RC_ENOTTY = 15, /* Not a typewriter */
103 I40E_AQ_RC_ENOSPC = 16, /* No space left or alloc failure */
104 I40E_AQ_RC_ENOSYS = 17, /* Function not implemented */
105 I40E_AQ_RC_ERANGE = 18, /* Parameter out of range */
106 I40E_AQ_RC_EFLUSHED = 19, /* Cmd flushed due to prev cmd error */
107 I40E_AQ_RC_BAD_ADDR = 20, /* Descriptor contains a bad pointer */
108 I40E_AQ_RC_EMODE = 21, /* Op not allowed in current dev mode */
109 I40E_AQ_RC_EFBIG = 22, /* File too large */
112 /* Admin Queue command opcodes */
113 enum i40e_admin_queue_opc {
115 i40e_aqc_opc_get_version = 0x0001,
116 i40e_aqc_opc_driver_version = 0x0002,
117 i40e_aqc_opc_queue_shutdown = 0x0003,
118 i40e_aqc_opc_set_pf_context = 0x0004,
120 /* resource ownership */
121 i40e_aqc_opc_request_resource = 0x0008,
122 i40e_aqc_opc_release_resource = 0x0009,
124 i40e_aqc_opc_list_func_capabilities = 0x000A,
125 i40e_aqc_opc_list_dev_capabilities = 0x000B,
128 i40e_aqc_opc_set_proxy_config = 0x0104,
129 i40e_aqc_opc_set_ns_proxy_table_entry = 0x0105,
132 i40e_aqc_opc_mac_address_read = 0x0107,
133 i40e_aqc_opc_mac_address_write = 0x0108,
136 i40e_aqc_opc_clear_pxe_mode = 0x0110,
139 i40e_aqc_opc_set_wol_filter = 0x0120,
140 i40e_aqc_opc_get_wake_reason = 0x0121,
141 i40e_aqc_opc_clear_all_wol_filters = 0x025E,
143 /* internal switch commands */
144 i40e_aqc_opc_get_switch_config = 0x0200,
145 i40e_aqc_opc_add_statistics = 0x0201,
146 i40e_aqc_opc_remove_statistics = 0x0202,
147 i40e_aqc_opc_set_port_parameters = 0x0203,
148 i40e_aqc_opc_get_switch_resource_alloc = 0x0204,
149 i40e_aqc_opc_set_switch_config = 0x0205,
150 i40e_aqc_opc_rx_ctl_reg_read = 0x0206,
151 i40e_aqc_opc_rx_ctl_reg_write = 0x0207,
153 i40e_aqc_opc_add_vsi = 0x0210,
154 i40e_aqc_opc_update_vsi_parameters = 0x0211,
155 i40e_aqc_opc_get_vsi_parameters = 0x0212,
157 i40e_aqc_opc_add_pv = 0x0220,
158 i40e_aqc_opc_update_pv_parameters = 0x0221,
159 i40e_aqc_opc_get_pv_parameters = 0x0222,
161 i40e_aqc_opc_add_veb = 0x0230,
162 i40e_aqc_opc_update_veb_parameters = 0x0231,
163 i40e_aqc_opc_get_veb_parameters = 0x0232,
165 i40e_aqc_opc_delete_element = 0x0243,
167 i40e_aqc_opc_add_macvlan = 0x0250,
168 i40e_aqc_opc_remove_macvlan = 0x0251,
169 i40e_aqc_opc_add_vlan = 0x0252,
170 i40e_aqc_opc_remove_vlan = 0x0253,
171 i40e_aqc_opc_set_vsi_promiscuous_modes = 0x0254,
172 i40e_aqc_opc_add_tag = 0x0255,
173 i40e_aqc_opc_remove_tag = 0x0256,
174 i40e_aqc_opc_add_multicast_etag = 0x0257,
175 i40e_aqc_opc_remove_multicast_etag = 0x0258,
176 i40e_aqc_opc_update_tag = 0x0259,
177 i40e_aqc_opc_add_control_packet_filter = 0x025A,
178 i40e_aqc_opc_remove_control_packet_filter = 0x025B,
179 i40e_aqc_opc_add_cloud_filters = 0x025C,
180 i40e_aqc_opc_remove_cloud_filters = 0x025D,
181 i40e_aqc_opc_clear_wol_switch_filters = 0x025E,
182 i40e_aqc_opc_replace_cloud_filters = 0x025F,
184 i40e_aqc_opc_add_mirror_rule = 0x0260,
185 i40e_aqc_opc_delete_mirror_rule = 0x0261,
187 /* Dynamic Device Personalization */
188 i40e_aqc_opc_write_personalization_profile = 0x0270,
189 i40e_aqc_opc_get_personalization_profile_list = 0x0271,
192 i40e_aqc_opc_dcb_ignore_pfc = 0x0301,
193 i40e_aqc_opc_dcb_updated = 0x0302,
194 i40e_aqc_opc_set_dcb_parameters = 0x0303,
197 i40e_aqc_opc_configure_vsi_bw_limit = 0x0400,
198 i40e_aqc_opc_configure_vsi_ets_sla_bw_limit = 0x0406,
199 i40e_aqc_opc_configure_vsi_tc_bw = 0x0407,
200 i40e_aqc_opc_query_vsi_bw_config = 0x0408,
201 i40e_aqc_opc_query_vsi_ets_sla_config = 0x040A,
202 i40e_aqc_opc_configure_switching_comp_bw_limit = 0x0410,
204 i40e_aqc_opc_enable_switching_comp_ets = 0x0413,
205 i40e_aqc_opc_modify_switching_comp_ets = 0x0414,
206 i40e_aqc_opc_disable_switching_comp_ets = 0x0415,
207 i40e_aqc_opc_configure_switching_comp_ets_bw_limit = 0x0416,
208 i40e_aqc_opc_configure_switching_comp_bw_config = 0x0417,
209 i40e_aqc_opc_query_switching_comp_ets_config = 0x0418,
210 i40e_aqc_opc_query_port_ets_config = 0x0419,
211 i40e_aqc_opc_query_switching_comp_bw_config = 0x041A,
212 i40e_aqc_opc_suspend_port_tx = 0x041B,
213 i40e_aqc_opc_resume_port_tx = 0x041C,
214 i40e_aqc_opc_configure_partition_bw = 0x041D,
216 i40e_aqc_opc_query_hmc_resource_profile = 0x0500,
217 i40e_aqc_opc_set_hmc_resource_profile = 0x0501,
220 i40e_aqc_opc_get_phy_abilities = 0x0600,
221 i40e_aqc_opc_set_phy_config = 0x0601,
222 i40e_aqc_opc_set_mac_config = 0x0603,
223 i40e_aqc_opc_set_link_restart_an = 0x0605,
224 i40e_aqc_opc_get_link_status = 0x0607,
225 i40e_aqc_opc_set_phy_int_mask = 0x0613,
226 i40e_aqc_opc_get_local_advt_reg = 0x0614,
227 i40e_aqc_opc_set_local_advt_reg = 0x0615,
228 i40e_aqc_opc_get_partner_advt = 0x0616,
229 i40e_aqc_opc_set_lb_modes = 0x0618,
230 i40e_aqc_opc_get_phy_wol_caps = 0x0621,
231 i40e_aqc_opc_set_phy_debug = 0x0622,
232 i40e_aqc_opc_upload_ext_phy_fm = 0x0625,
233 i40e_aqc_opc_run_phy_activity = 0x0626,
234 i40e_aqc_opc_set_phy_register = 0x0628,
235 i40e_aqc_opc_get_phy_register = 0x0629,
238 i40e_aqc_opc_nvm_read = 0x0701,
239 i40e_aqc_opc_nvm_erase = 0x0702,
240 i40e_aqc_opc_nvm_update = 0x0703,
241 i40e_aqc_opc_nvm_config_read = 0x0704,
242 i40e_aqc_opc_nvm_config_write = 0x0705,
243 i40e_aqc_opc_nvm_update_in_process = 0x0706,
244 i40e_aqc_opc_rollback_revision_update = 0x0707,
245 i40e_aqc_opc_oem_post_update = 0x0720,
246 i40e_aqc_opc_thermal_sensor = 0x0721,
248 /* virtualization commands */
249 i40e_aqc_opc_send_msg_to_pf = 0x0801,
250 i40e_aqc_opc_send_msg_to_vf = 0x0802,
251 i40e_aqc_opc_send_msg_to_peer = 0x0803,
253 /* alternate structure */
254 i40e_aqc_opc_alternate_write = 0x0900,
255 i40e_aqc_opc_alternate_write_indirect = 0x0901,
256 i40e_aqc_opc_alternate_read = 0x0902,
257 i40e_aqc_opc_alternate_read_indirect = 0x0903,
258 i40e_aqc_opc_alternate_write_done = 0x0904,
259 i40e_aqc_opc_alternate_set_mode = 0x0905,
260 i40e_aqc_opc_alternate_clear_port = 0x0906,
263 i40e_aqc_opc_lldp_get_mib = 0x0A00,
264 i40e_aqc_opc_lldp_update_mib = 0x0A01,
265 i40e_aqc_opc_lldp_add_tlv = 0x0A02,
266 i40e_aqc_opc_lldp_update_tlv = 0x0A03,
267 i40e_aqc_opc_lldp_delete_tlv = 0x0A04,
268 i40e_aqc_opc_lldp_stop = 0x0A05,
269 i40e_aqc_opc_lldp_start = 0x0A06,
270 i40e_aqc_opc_get_cee_dcb_cfg = 0x0A07,
271 i40e_aqc_opc_lldp_set_local_mib = 0x0A08,
272 i40e_aqc_opc_lldp_stop_start_spec_agent = 0x0A09,
273 i40e_aqc_opc_lldp_restore = 0x0A0A,
275 /* Tunnel commands */
276 i40e_aqc_opc_add_udp_tunnel = 0x0B00,
277 i40e_aqc_opc_del_udp_tunnel = 0x0B01,
278 i40e_aqc_opc_set_rss_key = 0x0B02,
279 i40e_aqc_opc_set_rss_lut = 0x0B03,
280 i40e_aqc_opc_get_rss_key = 0x0B04,
281 i40e_aqc_opc_get_rss_lut = 0x0B05,
284 i40e_aqc_opc_event_lan_overflow = 0x1001,
287 i40e_aqc_opc_oem_parameter_change = 0xFE00,
288 i40e_aqc_opc_oem_device_status_change = 0xFE01,
289 i40e_aqc_opc_oem_ocsd_initialize = 0xFE02,
290 i40e_aqc_opc_oem_ocbb_initialize = 0xFE03,
293 i40e_aqc_opc_debug_read_reg = 0xFF03,
294 i40e_aqc_opc_debug_write_reg = 0xFF04,
295 i40e_aqc_opc_debug_modify_reg = 0xFF07,
296 i40e_aqc_opc_debug_dump_internals = 0xFF08,
299 /* command structures and indirect data structures */
301 /* Structure naming conventions:
302 * - no suffix for direct command descriptor structures
303 * - _data for indirect sent data
304 * - _resp for indirect return data (data which is both will use _data)
305 * - _completion for direct return data
306 * - _element_ for repeated elements (may also be _data or _resp)
308 * Command structures are expected to overlay the params.raw member of the basic
309 * descriptor, and as such cannot exceed 16 bytes in length.
312 /* This macro is used to generate a compilation error if a structure
313 * is not exactly the correct length. It gives a divide by zero error if the
314 * structure is not of the correct size, otherwise it creates an enum that is
317 #define I40E_CHECK_STRUCT_LEN(n, X) enum i40e_static_assert_enum_##X \
318 { i40e_static_assert_##X = (n)/((sizeof(struct X) == (n)) ? 1 : 0) }
320 /* This macro is used extensively to ensure that command structures are 16
321 * bytes in length as they have to map to the raw array of that size.
323 #define I40E_CHECK_CMD_LENGTH(X) I40E_CHECK_STRUCT_LEN(16, X)
325 /* internal (0x00XX) commands */
327 /* Get version (direct 0x0001) */
328 struct i40e_aqc_get_version {
337 I40E_CHECK_CMD_LENGTH(i40e_aqc_get_version);
339 /* Send driver version (indirect 0x0002) */
340 struct i40e_aqc_driver_version {
344 u8 driver_subbuild_ver;
350 I40E_CHECK_CMD_LENGTH(i40e_aqc_driver_version);
352 /* Queue Shutdown (direct 0x0003) */
353 struct i40e_aqc_queue_shutdown {
354 __le32 driver_unloading;
355 #define I40E_AQ_DRIVER_UNLOADING 0x1
359 I40E_CHECK_CMD_LENGTH(i40e_aqc_queue_shutdown);
361 /* Set PF context (0x0004, direct) */
362 struct i40e_aqc_set_pf_context {
367 I40E_CHECK_CMD_LENGTH(i40e_aqc_set_pf_context);
369 /* Request resource ownership (direct 0x0008)
370 * Release resource ownership (direct 0x0009)
372 #define I40E_AQ_RESOURCE_NVM 1
373 #define I40E_AQ_RESOURCE_SDP 2
374 #define I40E_AQ_RESOURCE_ACCESS_READ 1
375 #define I40E_AQ_RESOURCE_ACCESS_WRITE 2
376 #define I40E_AQ_RESOURCE_NVM_READ_TIMEOUT 3000
377 #define I40E_AQ_RESOURCE_NVM_WRITE_TIMEOUT 180000
379 struct i40e_aqc_request_resource {
383 __le32 resource_number;
387 I40E_CHECK_CMD_LENGTH(i40e_aqc_request_resource);
389 /* Get function capabilities (indirect 0x000A)
390 * Get device capabilities (indirect 0x000B)
392 struct i40e_aqc_list_capabilites {
394 #define I40E_AQ_LIST_CAP_PF_INDEX_EN 1
402 I40E_CHECK_CMD_LENGTH(i40e_aqc_list_capabilites);
404 struct i40e_aqc_list_capabilities_element_resp {
416 #define I40E_AQ_CAP_ID_SWITCH_MODE 0x0001
417 #define I40E_AQ_CAP_ID_MNG_MODE 0x0002
418 #define I40E_AQ_CAP_ID_NPAR_ACTIVE 0x0003
419 #define I40E_AQ_CAP_ID_OS2BMC_CAP 0x0004
420 #define I40E_AQ_CAP_ID_FUNCTIONS_VALID 0x0005
421 #define I40E_AQ_CAP_ID_ALTERNATE_RAM 0x0006
422 #define I40E_AQ_CAP_ID_WOL_AND_PROXY 0x0008
423 #define I40E_AQ_CAP_ID_SRIOV 0x0012
424 #define I40E_AQ_CAP_ID_VF 0x0013
425 #define I40E_AQ_CAP_ID_VMDQ 0x0014
426 #define I40E_AQ_CAP_ID_8021QBG 0x0015
427 #define I40E_AQ_CAP_ID_8021QBR 0x0016
428 #define I40E_AQ_CAP_ID_VSI 0x0017
429 #define I40E_AQ_CAP_ID_DCB 0x0018
430 #define I40E_AQ_CAP_ID_FCOE 0x0021
431 #define I40E_AQ_CAP_ID_ISCSI 0x0022
432 #define I40E_AQ_CAP_ID_RSS 0x0040
433 #define I40E_AQ_CAP_ID_RXQ 0x0041
434 #define I40E_AQ_CAP_ID_TXQ 0x0042
435 #define I40E_AQ_CAP_ID_MSIX 0x0043
436 #define I40E_AQ_CAP_ID_VF_MSIX 0x0044
437 #define I40E_AQ_CAP_ID_FLOW_DIRECTOR 0x0045
438 #define I40E_AQ_CAP_ID_1588 0x0046
439 #define I40E_AQ_CAP_ID_IWARP 0x0051
440 #define I40E_AQ_CAP_ID_LED 0x0061
441 #define I40E_AQ_CAP_ID_SDP 0x0062
442 #define I40E_AQ_CAP_ID_MDIO 0x0063
443 #define I40E_AQ_CAP_ID_WSR_PROT 0x0064
444 #define I40E_AQ_CAP_ID_DIS_UNUSED_PORTS 0x0067
445 #define I40E_AQ_CAP_ID_NVM_MGMT 0x0080
446 #define I40E_AQ_CAP_ID_FLEX10 0x00F1
447 #define I40E_AQ_CAP_ID_CEM 0x00F2
449 /* Set CPPM Configuration (direct 0x0103) */
450 struct i40e_aqc_cppm_configuration {
451 __le16 command_flags;
452 #define I40E_AQ_CPPM_EN_LTRC 0x0800
453 #define I40E_AQ_CPPM_EN_DMCTH 0x1000
454 #define I40E_AQ_CPPM_EN_DMCTLX 0x2000
455 #define I40E_AQ_CPPM_EN_HPTC 0x4000
456 #define I40E_AQ_CPPM_EN_DMARC 0x8000
465 I40E_CHECK_CMD_LENGTH(i40e_aqc_cppm_configuration);
467 /* Set ARP Proxy command / response (indirect 0x0104) */
468 struct i40e_aqc_arp_proxy_data {
469 __le16 command_flags;
470 #define I40E_AQ_ARP_INIT_IPV4 0x0800
471 #define I40E_AQ_ARP_UNSUP_CTL 0x1000
472 #define I40E_AQ_ARP_ENA 0x2000
473 #define I40E_AQ_ARP_ADD_IPV4 0x4000
474 #define I40E_AQ_ARP_DEL_IPV4 0x8000
476 __le32 enabled_offloads;
477 #define I40E_AQ_ARP_DIRECTED_OFFLOAD_ENABLE 0x00000020
478 #define I40E_AQ_ARP_OFFLOAD_ENABLE 0x00000800
484 I40E_CHECK_STRUCT_LEN(0x14, i40e_aqc_arp_proxy_data);
486 /* Set NS Proxy Table Entry Command (indirect 0x0105) */
487 struct i40e_aqc_ns_proxy_data {
488 __le16 table_idx_mac_addr_0;
489 __le16 table_idx_mac_addr_1;
490 __le16 table_idx_ipv6_0;
491 __le16 table_idx_ipv6_1;
493 #define I40E_AQ_NS_PROXY_ADD_0 0x0001
494 #define I40E_AQ_NS_PROXY_DEL_0 0x0002
495 #define I40E_AQ_NS_PROXY_ADD_1 0x0004
496 #define I40E_AQ_NS_PROXY_DEL_1 0x0008
497 #define I40E_AQ_NS_PROXY_ADD_IPV6_0 0x0010
498 #define I40E_AQ_NS_PROXY_DEL_IPV6_0 0x0020
499 #define I40E_AQ_NS_PROXY_ADD_IPV6_1 0x0040
500 #define I40E_AQ_NS_PROXY_DEL_IPV6_1 0x0080
501 #define I40E_AQ_NS_PROXY_COMMAND_SEQ 0x0100
502 #define I40E_AQ_NS_PROXY_INIT_IPV6_TBL 0x0200
503 #define I40E_AQ_NS_PROXY_INIT_MAC_TBL 0x0400
504 #define I40E_AQ_NS_PROXY_OFFLOAD_ENABLE 0x0800
505 #define I40E_AQ_NS_PROXY_DIRECTED_OFFLOAD_ENABLE 0x1000
508 u8 local_mac_addr[6];
509 u8 ipv6_addr_0[16]; /* Warning! spec specifies BE byte order */
513 I40E_CHECK_STRUCT_LEN(0x3c, i40e_aqc_ns_proxy_data);
515 /* Manage LAA Command (0x0106) - obsolete */
516 struct i40e_aqc_mng_laa {
517 __le16 command_flags;
518 #define I40E_AQ_LAA_FLAG_WR 0x8000
525 I40E_CHECK_CMD_LENGTH(i40e_aqc_mng_laa);
527 /* Manage MAC Address Read Command (indirect 0x0107) */
528 struct i40e_aqc_mac_address_read {
529 __le16 command_flags;
530 #define I40E_AQC_LAN_ADDR_VALID 0x10
531 #define I40E_AQC_SAN_ADDR_VALID 0x20
532 #define I40E_AQC_PORT_ADDR_VALID 0x40
533 #define I40E_AQC_WOL_ADDR_VALID 0x80
534 #define I40E_AQC_MC_MAG_EN_VALID 0x100
535 #define I40E_AQC_WOL_PRESERVE_STATUS 0x200
536 #define I40E_AQC_ADDR_VALID_MASK 0x3F0
542 I40E_CHECK_CMD_LENGTH(i40e_aqc_mac_address_read);
544 struct i40e_aqc_mac_address_read_data {
551 I40E_CHECK_STRUCT_LEN(24, i40e_aqc_mac_address_read_data);
553 /* Manage MAC Address Write Command (0x0108) */
554 struct i40e_aqc_mac_address_write {
555 __le16 command_flags;
556 #define I40E_AQC_MC_MAG_EN 0x0100
557 #define I40E_AQC_WOL_PRESERVE_ON_PFR 0x0200
558 #define I40E_AQC_WRITE_TYPE_LAA_ONLY 0x0000
559 #define I40E_AQC_WRITE_TYPE_LAA_WOL 0x4000
560 #define I40E_AQC_WRITE_TYPE_PORT 0x8000
561 #define I40E_AQC_WRITE_TYPE_UPDATE_MC_MAG 0xC000
562 #define I40E_AQC_WRITE_TYPE_MASK 0xC000
569 I40E_CHECK_CMD_LENGTH(i40e_aqc_mac_address_write);
571 /* PXE commands (0x011x) */
573 /* Clear PXE Command and response (direct 0x0110) */
574 struct i40e_aqc_clear_pxe {
579 I40E_CHECK_CMD_LENGTH(i40e_aqc_clear_pxe);
581 /* Set WoL Filter (0x0120) */
583 struct i40e_aqc_set_wol_filter {
585 #define I40E_AQC_MAX_NUM_WOL_FILTERS 8
586 #define I40E_AQC_SET_WOL_FILTER_TYPE_MAGIC_SHIFT 15
587 #define I40E_AQC_SET_WOL_FILTER_TYPE_MAGIC_MASK (0x1 << \
588 I40E_AQC_SET_WOL_FILTER_TYPE_MAGIC_SHIFT)
590 #define I40E_AQC_SET_WOL_FILTER_INDEX_SHIFT 0
591 #define I40E_AQC_SET_WOL_FILTER_INDEX_MASK (0x7 << \
592 I40E_AQC_SET_WOL_FILTER_INDEX_SHIFT)
594 #define I40E_AQC_SET_WOL_FILTER 0x8000
595 #define I40E_AQC_SET_WOL_FILTER_NO_TCO_WOL 0x4000
596 #define I40E_AQC_SET_WOL_FILTER_WOL_PRESERVE_ON_PFR 0x2000
597 #define I40E_AQC_SET_WOL_FILTER_ACTION_CLEAR 0
598 #define I40E_AQC_SET_WOL_FILTER_ACTION_SET 1
600 #define I40E_AQC_SET_WOL_FILTER_ACTION_VALID 0x8000
601 #define I40E_AQC_SET_WOL_FILTER_NO_TCO_ACTION_VALID 0x4000
607 I40E_CHECK_CMD_LENGTH(i40e_aqc_set_wol_filter);
609 struct i40e_aqc_set_wol_filter_data {
614 I40E_CHECK_STRUCT_LEN(0x90, i40e_aqc_set_wol_filter_data);
616 /* Get Wake Reason (0x0121) */
618 struct i40e_aqc_get_wake_reason_completion {
621 #define I40E_AQC_GET_WAKE_UP_REASON_WOL_REASON_MATCHED_INDEX_SHIFT 0
622 #define I40E_AQC_GET_WAKE_UP_REASON_WOL_REASON_MATCHED_INDEX_MASK (0xFF << \
623 I40E_AQC_GET_WAKE_UP_REASON_WOL_REASON_MATCHED_INDEX_SHIFT)
624 #define I40E_AQC_GET_WAKE_UP_REASON_WOL_REASON_RESERVED_SHIFT 8
625 #define I40E_AQC_GET_WAKE_UP_REASON_WOL_REASON_RESERVED_MASK (0xFF << \
626 I40E_AQC_GET_WAKE_UP_REASON_WOL_REASON_RESERVED_SHIFT)
630 I40E_CHECK_CMD_LENGTH(i40e_aqc_get_wake_reason_completion);
632 /* Switch configuration commands (0x02xx) */
634 /* Used by many indirect commands that only pass an seid and a buffer in the
637 struct i40e_aqc_switch_seid {
644 I40E_CHECK_CMD_LENGTH(i40e_aqc_switch_seid);
646 /* Get Switch Configuration command (indirect 0x0200)
647 * uses i40e_aqc_switch_seid for the descriptor
649 struct i40e_aqc_get_switch_config_header_resp {
655 I40E_CHECK_CMD_LENGTH(i40e_aqc_get_switch_config_header_resp);
657 struct i40e_aqc_switch_config_element_resp {
659 #define I40E_AQ_SW_ELEM_TYPE_MAC 1
660 #define I40E_AQ_SW_ELEM_TYPE_PF 2
661 #define I40E_AQ_SW_ELEM_TYPE_VF 3
662 #define I40E_AQ_SW_ELEM_TYPE_EMP 4
663 #define I40E_AQ_SW_ELEM_TYPE_BMC 5
664 #define I40E_AQ_SW_ELEM_TYPE_PV 16
665 #define I40E_AQ_SW_ELEM_TYPE_VEB 17
666 #define I40E_AQ_SW_ELEM_TYPE_PA 18
667 #define I40E_AQ_SW_ELEM_TYPE_VSI 19
669 #define I40E_AQ_SW_ELEM_REV_1 1
672 __le16 downlink_seid;
675 #define I40E_AQ_CONN_TYPE_REGULAR 0x1
676 #define I40E_AQ_CONN_TYPE_DEFAULT 0x2
677 #define I40E_AQ_CONN_TYPE_CASCADED 0x3
682 I40E_CHECK_STRUCT_LEN(0x10, i40e_aqc_switch_config_element_resp);
684 /* Get Switch Configuration (indirect 0x0200)
685 * an array of elements are returned in the response buffer
686 * the first in the array is the header, remainder are elements
688 struct i40e_aqc_get_switch_config_resp {
689 struct i40e_aqc_get_switch_config_header_resp header;
690 struct i40e_aqc_switch_config_element_resp element[1];
693 I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_get_switch_config_resp);
695 /* Add Statistics (direct 0x0201)
696 * Remove Statistics (direct 0x0202)
698 struct i40e_aqc_add_remove_statistics {
705 I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_statistics);
707 /* Set Port Parameters command (direct 0x0203) */
708 struct i40e_aqc_set_port_parameters {
709 __le16 command_flags;
710 #define I40E_AQ_SET_P_PARAMS_SAVE_BAD_PACKETS 1
711 #define I40E_AQ_SET_P_PARAMS_PAD_SHORT_PACKETS 2 /* must set! */
712 #define I40E_AQ_SET_P_PARAMS_DOUBLE_VLAN_ENA 4
713 __le16 bad_frame_vsi;
714 #define I40E_AQ_SET_P_PARAMS_BFRAME_SEID_SHIFT 0x0
715 #define I40E_AQ_SET_P_PARAMS_BFRAME_SEID_MASK 0x3FF
716 __le16 default_seid; /* reserved for command */
720 I40E_CHECK_CMD_LENGTH(i40e_aqc_set_port_parameters);
722 /* Get Switch Resource Allocation (indirect 0x0204) */
723 struct i40e_aqc_get_switch_resource_alloc {
724 u8 num_entries; /* reserved for command */
730 I40E_CHECK_CMD_LENGTH(i40e_aqc_get_switch_resource_alloc);
732 /* expect an array of these structs in the response buffer */
733 struct i40e_aqc_switch_resource_alloc_element_resp {
735 #define I40E_AQ_RESOURCE_TYPE_VEB 0x0
736 #define I40E_AQ_RESOURCE_TYPE_VSI 0x1
737 #define I40E_AQ_RESOURCE_TYPE_MACADDR 0x2
738 #define I40E_AQ_RESOURCE_TYPE_STAG 0x3
739 #define I40E_AQ_RESOURCE_TYPE_ETAG 0x4
740 #define I40E_AQ_RESOURCE_TYPE_MULTICAST_HASH 0x5
741 #define I40E_AQ_RESOURCE_TYPE_UNICAST_HASH 0x6
742 #define I40E_AQ_RESOURCE_TYPE_VLAN 0x7
743 #define I40E_AQ_RESOURCE_TYPE_VSI_LIST_ENTRY 0x8
744 #define I40E_AQ_RESOURCE_TYPE_ETAG_LIST_ENTRY 0x9
745 #define I40E_AQ_RESOURCE_TYPE_VLAN_STAT_POOL 0xA
746 #define I40E_AQ_RESOURCE_TYPE_MIRROR_RULE 0xB
747 #define I40E_AQ_RESOURCE_TYPE_QUEUE_SETS 0xC
748 #define I40E_AQ_RESOURCE_TYPE_VLAN_FILTERS 0xD
749 #define I40E_AQ_RESOURCE_TYPE_INNER_MAC_FILTERS 0xF
750 #define I40E_AQ_RESOURCE_TYPE_IP_FILTERS 0x10
751 #define I40E_AQ_RESOURCE_TYPE_GRE_VN_KEYS 0x11
752 #define I40E_AQ_RESOURCE_TYPE_VN2_KEYS 0x12
753 #define I40E_AQ_RESOURCE_TYPE_TUNNEL_PORTS 0x13
758 __le16 total_unalloced;
762 I40E_CHECK_STRUCT_LEN(0x10, i40e_aqc_switch_resource_alloc_element_resp);
764 /* Set Switch Configuration (direct 0x0205) */
765 struct i40e_aqc_set_switch_config {
767 /* flags used for both fields below */
768 #define I40E_AQ_SET_SWITCH_CFG_PROMISC 0x0001
769 #define I40E_AQ_SET_SWITCH_CFG_L2_FILTER 0x0002
770 #define I40E_AQ_SET_SWITCH_CFG_HW_ATR_EVICT 0x0004
772 /* The ethertype in switch_tag is dropped on ingress and used
773 * internally by the switch. Set this to zero for the default
774 * of 0x88a8 (802.1ad). Should be zero for firmware API
775 * versions lower than 1.7.
778 /* The ethertypes in first_tag and second_tag are used to
779 * match the outer and inner VLAN tags (respectively) when HW
780 * double VLAN tagging is enabled via the set port parameters
781 * AQ command. Otherwise these are both ignored. Set them to
782 * zero for their defaults of 0x8100 (802.1Q). Should be zero
783 * for firmware API versions lower than 1.7.
787 /* Next byte is split into following:
788 * Bit 7 : 0 : No action, 1: Switch to mode defined by bits 6:0
789 * Bit 6 : 0 : Destination Port, 1: source port
794 * 3: Both TCP and UDP
797 * 1: L4 port only mode
798 * 2: non-tunneled mode
801 #define I40E_AQ_SET_SWITCH_BIT7_VALID 0x80
803 #define I40E_AQ_SET_SWITCH_L4_SRC_PORT 0x40
805 #define I40E_AQ_SET_SWITCH_L4_TYPE_RSVD 0x00
806 #define I40E_AQ_SET_SWITCH_L4_TYPE_TCP 0x10
807 #define I40E_AQ_SET_SWITCH_L4_TYPE_UDP 0x20
808 #define I40E_AQ_SET_SWITCH_L4_TYPE_BOTH 0x30
810 #define I40E_AQ_SET_SWITCH_MODE_DEFAULT 0x00
811 #define I40E_AQ_SET_SWITCH_MODE_L4_PORT 0x01
812 #define I40E_AQ_SET_SWITCH_MODE_NON_TUNNEL 0x02
813 #define I40E_AQ_SET_SWITCH_MODE_TUNNEL 0x03
818 I40E_CHECK_CMD_LENGTH(i40e_aqc_set_switch_config);
820 /* Read Receive control registers (direct 0x0206)
821 * Write Receive control registers (direct 0x0207)
822 * used for accessing Rx control registers that can be
823 * slow and need special handling when under high Rx load
825 struct i40e_aqc_rx_ctl_reg_read_write {
832 I40E_CHECK_CMD_LENGTH(i40e_aqc_rx_ctl_reg_read_write);
834 /* Add VSI (indirect 0x0210)
835 * this indirect command uses struct i40e_aqc_vsi_properties_data
836 * as the indirect buffer (128 bytes)
838 * Update VSI (indirect 0x211)
839 * uses the same data structure as Add VSI
841 * Get VSI (indirect 0x0212)
842 * uses the same completion and data structure as Add VSI
844 struct i40e_aqc_add_get_update_vsi {
847 #define I40E_AQ_VSI_CONN_TYPE_NORMAL 0x1
848 #define I40E_AQ_VSI_CONN_TYPE_DEFAULT 0x2
849 #define I40E_AQ_VSI_CONN_TYPE_CASCADED 0x3
854 #define I40E_AQ_VSI_TYPE_SHIFT 0x0
855 #define I40E_AQ_VSI_TYPE_MASK (0x3 << I40E_AQ_VSI_TYPE_SHIFT)
856 #define I40E_AQ_VSI_TYPE_VF 0x0
857 #define I40E_AQ_VSI_TYPE_VMDQ2 0x1
858 #define I40E_AQ_VSI_TYPE_PF 0x2
859 #define I40E_AQ_VSI_TYPE_EMP_MNG 0x3
860 #define I40E_AQ_VSI_FLAG_CASCADED_PV 0x4
865 I40E_CHECK_CMD_LENGTH(i40e_aqc_add_get_update_vsi);
867 struct i40e_aqc_add_get_update_vsi_completion {
876 I40E_CHECK_CMD_LENGTH(i40e_aqc_add_get_update_vsi_completion);
878 struct i40e_aqc_vsi_properties_data {
879 /* first 96 byte are written by SW */
880 __le16 valid_sections;
881 #define I40E_AQ_VSI_PROP_SWITCH_VALID 0x0001
882 #define I40E_AQ_VSI_PROP_SECURITY_VALID 0x0002
883 #define I40E_AQ_VSI_PROP_VLAN_VALID 0x0004
884 #define I40E_AQ_VSI_PROP_CAS_PV_VALID 0x0008
885 #define I40E_AQ_VSI_PROP_INGRESS_UP_VALID 0x0010
886 #define I40E_AQ_VSI_PROP_EGRESS_UP_VALID 0x0020
887 #define I40E_AQ_VSI_PROP_QUEUE_MAP_VALID 0x0040
888 #define I40E_AQ_VSI_PROP_QUEUE_OPT_VALID 0x0080
889 #define I40E_AQ_VSI_PROP_OUTER_UP_VALID 0x0100
890 #define I40E_AQ_VSI_PROP_SCHED_VALID 0x0200
892 __le16 switch_id; /* 12bit id combined with flags below */
893 #define I40E_AQ_VSI_SW_ID_SHIFT 0x0000
894 #define I40E_AQ_VSI_SW_ID_MASK (0xFFF << I40E_AQ_VSI_SW_ID_SHIFT)
895 #define I40E_AQ_VSI_SW_ID_FLAG_NOT_STAG 0x1000
896 #define I40E_AQ_VSI_SW_ID_FLAG_ALLOW_LB 0x2000
897 #define I40E_AQ_VSI_SW_ID_FLAG_LOCAL_LB 0x4000
899 /* security section */
901 #define I40E_AQ_VSI_SEC_FLAG_ALLOW_DEST_OVRD 0x01
902 #define I40E_AQ_VSI_SEC_FLAG_ENABLE_VLAN_CHK 0x02
903 #define I40E_AQ_VSI_SEC_FLAG_ENABLE_MAC_CHK 0x04
906 __le16 pvid; /* VLANS include priority bits */
909 #define I40E_AQ_VSI_PVLAN_MODE_SHIFT 0x00
910 #define I40E_AQ_VSI_PVLAN_MODE_MASK (0x03 << \
911 I40E_AQ_VSI_PVLAN_MODE_SHIFT)
912 #define I40E_AQ_VSI_PVLAN_MODE_TAGGED 0x01
913 #define I40E_AQ_VSI_PVLAN_MODE_UNTAGGED 0x02
914 #define I40E_AQ_VSI_PVLAN_MODE_ALL 0x03
915 #define I40E_AQ_VSI_PVLAN_INSERT_PVID 0x04
916 #define I40E_AQ_VSI_PVLAN_EMOD_SHIFT 0x03
917 #define I40E_AQ_VSI_PVLAN_EMOD_MASK (0x3 << \
918 I40E_AQ_VSI_PVLAN_EMOD_SHIFT)
919 #define I40E_AQ_VSI_PVLAN_EMOD_STR_BOTH 0x0
920 #define I40E_AQ_VSI_PVLAN_EMOD_STR_UP 0x08
921 #define I40E_AQ_VSI_PVLAN_EMOD_STR 0x10
922 #define I40E_AQ_VSI_PVLAN_EMOD_NOTHING 0x18
923 u8 pvlan_reserved[3];
924 /* ingress egress up sections */
925 __le32 ingress_table; /* bitmap, 3 bits per up */
926 #define I40E_AQ_VSI_UP_TABLE_UP0_SHIFT 0
927 #define I40E_AQ_VSI_UP_TABLE_UP0_MASK (0x7 << \
928 I40E_AQ_VSI_UP_TABLE_UP0_SHIFT)
929 #define I40E_AQ_VSI_UP_TABLE_UP1_SHIFT 3
930 #define I40E_AQ_VSI_UP_TABLE_UP1_MASK (0x7 << \
931 I40E_AQ_VSI_UP_TABLE_UP1_SHIFT)
932 #define I40E_AQ_VSI_UP_TABLE_UP2_SHIFT 6
933 #define I40E_AQ_VSI_UP_TABLE_UP2_MASK (0x7 << \
934 I40E_AQ_VSI_UP_TABLE_UP2_SHIFT)
935 #define I40E_AQ_VSI_UP_TABLE_UP3_SHIFT 9
936 #define I40E_AQ_VSI_UP_TABLE_UP3_MASK (0x7 << \
937 I40E_AQ_VSI_UP_TABLE_UP3_SHIFT)
938 #define I40E_AQ_VSI_UP_TABLE_UP4_SHIFT 12
939 #define I40E_AQ_VSI_UP_TABLE_UP4_MASK (0x7 << \
940 I40E_AQ_VSI_UP_TABLE_UP4_SHIFT)
941 #define I40E_AQ_VSI_UP_TABLE_UP5_SHIFT 15
942 #define I40E_AQ_VSI_UP_TABLE_UP5_MASK (0x7 << \
943 I40E_AQ_VSI_UP_TABLE_UP5_SHIFT)
944 #define I40E_AQ_VSI_UP_TABLE_UP6_SHIFT 18
945 #define I40E_AQ_VSI_UP_TABLE_UP6_MASK (0x7 << \
946 I40E_AQ_VSI_UP_TABLE_UP6_SHIFT)
947 #define I40E_AQ_VSI_UP_TABLE_UP7_SHIFT 21
948 #define I40E_AQ_VSI_UP_TABLE_UP7_MASK (0x7 << \
949 I40E_AQ_VSI_UP_TABLE_UP7_SHIFT)
950 __le32 egress_table; /* same defines as for ingress table */
951 /* cascaded PV section */
954 #define I40E_AQ_VSI_CAS_PV_TAGX_SHIFT 0x00
955 #define I40E_AQ_VSI_CAS_PV_TAGX_MASK (0x03 << \
956 I40E_AQ_VSI_CAS_PV_TAGX_SHIFT)
957 #define I40E_AQ_VSI_CAS_PV_TAGX_LEAVE 0x00
958 #define I40E_AQ_VSI_CAS_PV_TAGX_REMOVE 0x01
959 #define I40E_AQ_VSI_CAS_PV_TAGX_COPY 0x02
960 #define I40E_AQ_VSI_CAS_PV_INSERT_TAG 0x10
961 #define I40E_AQ_VSI_CAS_PV_ETAG_PRUNE 0x20
962 #define I40E_AQ_VSI_CAS_PV_ACCEPT_HOST_TAG 0x40
964 /* queue mapping section */
965 __le16 mapping_flags;
966 #define I40E_AQ_VSI_QUE_MAP_CONTIG 0x0
967 #define I40E_AQ_VSI_QUE_MAP_NONCONTIG 0x1
968 __le16 queue_mapping[16];
969 #define I40E_AQ_VSI_QUEUE_SHIFT 0x0
970 #define I40E_AQ_VSI_QUEUE_MASK (0x7FF << I40E_AQ_VSI_QUEUE_SHIFT)
971 __le16 tc_mapping[8];
972 #define I40E_AQ_VSI_TC_QUE_OFFSET_SHIFT 0
973 #define I40E_AQ_VSI_TC_QUE_OFFSET_MASK (0x1FF << \
974 I40E_AQ_VSI_TC_QUE_OFFSET_SHIFT)
975 #define I40E_AQ_VSI_TC_QUE_NUMBER_SHIFT 9
976 #define I40E_AQ_VSI_TC_QUE_NUMBER_MASK (0x7 << \
977 I40E_AQ_VSI_TC_QUE_NUMBER_SHIFT)
978 /* queueing option section */
979 u8 queueing_opt_flags;
980 #define I40E_AQ_VSI_QUE_OPT_MULTICAST_UDP_ENA 0x04
981 #define I40E_AQ_VSI_QUE_OPT_UNICAST_UDP_ENA 0x08
982 #define I40E_AQ_VSI_QUE_OPT_TCP_ENA 0x10
983 #define I40E_AQ_VSI_QUE_OPT_FCOE_ENA 0x20
984 #define I40E_AQ_VSI_QUE_OPT_RSS_LUT_PF 0x00
985 #define I40E_AQ_VSI_QUE_OPT_RSS_LUT_VSI 0x40
986 u8 queueing_opt_reserved[3];
987 /* scheduler section */
990 /* outer up section */
991 __le32 outer_up_table; /* same structure and defines as ingress tbl */
993 /* last 32 bytes are written by FW */
995 #define I40E_AQ_VSI_QS_HANDLE_INVALID 0xFFFF
996 __le16 stat_counter_idx;
998 u8 resp_reserved[12];
1001 I40E_CHECK_STRUCT_LEN(128, i40e_aqc_vsi_properties_data);
1003 /* Add Port Virtualizer (direct 0x0220)
1004 * also used for update PV (direct 0x0221) but only flags are used
1005 * (IS_CTRL_PORT only works on add PV)
1007 struct i40e_aqc_add_update_pv {
1008 __le16 command_flags;
1009 #define I40E_AQC_PV_FLAG_PV_TYPE 0x1
1010 #define I40E_AQC_PV_FLAG_FWD_UNKNOWN_STAG_EN 0x2
1011 #define I40E_AQC_PV_FLAG_FWD_UNKNOWN_ETAG_EN 0x4
1012 #define I40E_AQC_PV_FLAG_IS_CTRL_PORT 0x8
1014 __le16 connected_seid;
1018 I40E_CHECK_CMD_LENGTH(i40e_aqc_add_update_pv);
1020 struct i40e_aqc_add_update_pv_completion {
1021 /* reserved for update; for add also encodes error if rc == ENOSPC */
1023 #define I40E_AQC_PV_ERR_FLAG_NO_PV 0x1
1024 #define I40E_AQC_PV_ERR_FLAG_NO_SCHED 0x2
1025 #define I40E_AQC_PV_ERR_FLAG_NO_COUNTER 0x4
1026 #define I40E_AQC_PV_ERR_FLAG_NO_ENTRY 0x8
1030 I40E_CHECK_CMD_LENGTH(i40e_aqc_add_update_pv_completion);
1032 /* Get PV Params (direct 0x0222)
1033 * uses i40e_aqc_switch_seid for the descriptor
1036 struct i40e_aqc_get_pv_params_completion {
1038 __le16 default_stag;
1039 __le16 pv_flags; /* same flags as add_pv */
1040 #define I40E_AQC_GET_PV_PV_TYPE 0x1
1041 #define I40E_AQC_GET_PV_FRWD_UNKNOWN_STAG 0x2
1042 #define I40E_AQC_GET_PV_FRWD_UNKNOWN_ETAG 0x4
1044 __le16 default_port_seid;
1047 I40E_CHECK_CMD_LENGTH(i40e_aqc_get_pv_params_completion);
1049 /* Add VEB (direct 0x0230) */
1050 struct i40e_aqc_add_veb {
1052 __le16 downlink_seid;
1054 #define I40E_AQC_ADD_VEB_FLOATING 0x1
1055 #define I40E_AQC_ADD_VEB_PORT_TYPE_SHIFT 1
1056 #define I40E_AQC_ADD_VEB_PORT_TYPE_MASK (0x3 << \
1057 I40E_AQC_ADD_VEB_PORT_TYPE_SHIFT)
1058 #define I40E_AQC_ADD_VEB_PORT_TYPE_DEFAULT 0x2
1059 #define I40E_AQC_ADD_VEB_PORT_TYPE_DATA 0x4
1060 #define I40E_AQC_ADD_VEB_ENABLE_L2_FILTER 0x8 /* deprecated */
1061 #define I40E_AQC_ADD_VEB_ENABLE_DISABLE_STATS 0x10
1066 I40E_CHECK_CMD_LENGTH(i40e_aqc_add_veb);
1068 struct i40e_aqc_add_veb_completion {
1071 /* also encodes error if rc == ENOSPC; codes are the same as add_pv */
1073 #define I40E_AQC_VEB_ERR_FLAG_NO_VEB 0x1
1074 #define I40E_AQC_VEB_ERR_FLAG_NO_SCHED 0x2
1075 #define I40E_AQC_VEB_ERR_FLAG_NO_COUNTER 0x4
1076 #define I40E_AQC_VEB_ERR_FLAG_NO_ENTRY 0x8
1077 __le16 statistic_index;
1082 I40E_CHECK_CMD_LENGTH(i40e_aqc_add_veb_completion);
1084 /* Get VEB Parameters (direct 0x0232)
1085 * uses i40e_aqc_switch_seid for the descriptor
1087 struct i40e_aqc_get_veb_parameters_completion {
1090 __le16 veb_flags; /* only the first/last flags from 0x0230 is valid */
1091 __le16 statistic_index;
1097 I40E_CHECK_CMD_LENGTH(i40e_aqc_get_veb_parameters_completion);
1099 /* Delete Element (direct 0x0243)
1100 * uses the generic i40e_aqc_switch_seid
1103 /* Add MAC-VLAN (indirect 0x0250) */
1105 /* used for the command for most vlan commands */
1106 struct i40e_aqc_macvlan {
1107 __le16 num_addresses;
1109 #define I40E_AQC_MACVLAN_CMD_SEID_NUM_SHIFT 0
1110 #define I40E_AQC_MACVLAN_CMD_SEID_NUM_MASK (0x3FF << \
1111 I40E_AQC_MACVLAN_CMD_SEID_NUM_SHIFT)
1112 #define I40E_AQC_MACVLAN_CMD_SEID_VALID 0x8000
1117 I40E_CHECK_CMD_LENGTH(i40e_aqc_macvlan);
1119 /* indirect data for command and response */
1120 struct i40e_aqc_add_macvlan_element_data {
1124 #define I40E_AQC_MACVLAN_ADD_PERFECT_MATCH 0x0001
1125 #define I40E_AQC_MACVLAN_ADD_HASH_MATCH 0x0002
1126 #define I40E_AQC_MACVLAN_ADD_IGNORE_VLAN 0x0004
1127 #define I40E_AQC_MACVLAN_ADD_TO_QUEUE 0x0008
1128 #define I40E_AQC_MACVLAN_ADD_USE_SHARED_MAC 0x0010
1129 __le16 queue_number;
1130 #define I40E_AQC_MACVLAN_CMD_QUEUE_SHIFT 0
1131 #define I40E_AQC_MACVLAN_CMD_QUEUE_MASK (0x7FF << \
1132 I40E_AQC_MACVLAN_CMD_SEID_NUM_SHIFT)
1133 /* response section */
1135 #define I40E_AQC_MM_PERFECT_MATCH 0x01
1136 #define I40E_AQC_MM_HASH_MATCH 0x02
1137 #define I40E_AQC_MM_ERR_NO_RES 0xFF
1141 struct i40e_aqc_add_remove_macvlan_completion {
1142 __le16 perfect_mac_used;
1143 __le16 perfect_mac_free;
1144 __le16 unicast_hash_free;
1145 __le16 multicast_hash_free;
1150 I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_macvlan_completion);
1152 /* Remove MAC-VLAN (indirect 0x0251)
1153 * uses i40e_aqc_macvlan for the descriptor
1154 * data points to an array of num_addresses of elements
1157 struct i40e_aqc_remove_macvlan_element_data {
1161 #define I40E_AQC_MACVLAN_DEL_PERFECT_MATCH 0x01
1162 #define I40E_AQC_MACVLAN_DEL_HASH_MATCH 0x02
1163 #define I40E_AQC_MACVLAN_DEL_IGNORE_VLAN 0x08
1164 #define I40E_AQC_MACVLAN_DEL_ALL_VSIS 0x10
1168 #define I40E_AQC_REMOVE_MACVLAN_SUCCESS 0x0
1169 #define I40E_AQC_REMOVE_MACVLAN_FAIL 0xFF
1170 u8 reply_reserved[3];
1173 /* Add VLAN (indirect 0x0252)
1174 * Remove VLAN (indirect 0x0253)
1175 * use the generic i40e_aqc_macvlan for the command
1177 struct i40e_aqc_add_remove_vlan_element_data {
1180 /* flags for add VLAN */
1181 #define I40E_AQC_ADD_VLAN_LOCAL 0x1
1182 #define I40E_AQC_ADD_PVLAN_TYPE_SHIFT 1
1183 #define I40E_AQC_ADD_PVLAN_TYPE_MASK (0x3 << I40E_AQC_ADD_PVLAN_TYPE_SHIFT)
1184 #define I40E_AQC_ADD_PVLAN_TYPE_REGULAR 0x0
1185 #define I40E_AQC_ADD_PVLAN_TYPE_PRIMARY 0x2
1186 #define I40E_AQC_ADD_PVLAN_TYPE_SECONDARY 0x4
1187 #define I40E_AQC_VLAN_PTYPE_SHIFT 3
1188 #define I40E_AQC_VLAN_PTYPE_MASK (0x3 << I40E_AQC_VLAN_PTYPE_SHIFT)
1189 #define I40E_AQC_VLAN_PTYPE_REGULAR_VSI 0x0
1190 #define I40E_AQC_VLAN_PTYPE_PROMISC_VSI 0x8
1191 #define I40E_AQC_VLAN_PTYPE_COMMUNITY_VSI 0x10
1192 #define I40E_AQC_VLAN_PTYPE_ISOLATED_VSI 0x18
1193 /* flags for remove VLAN */
1194 #define I40E_AQC_REMOVE_VLAN_ALL 0x1
1197 /* flags for add VLAN */
1198 #define I40E_AQC_ADD_VLAN_SUCCESS 0x0
1199 #define I40E_AQC_ADD_VLAN_FAIL_REQUEST 0xFE
1200 #define I40E_AQC_ADD_VLAN_FAIL_RESOURCE 0xFF
1201 /* flags for remove VLAN */
1202 #define I40E_AQC_REMOVE_VLAN_SUCCESS 0x0
1203 #define I40E_AQC_REMOVE_VLAN_FAIL 0xFF
1207 struct i40e_aqc_add_remove_vlan_completion {
1215 /* Set VSI Promiscuous Modes (direct 0x0254) */
1216 struct i40e_aqc_set_vsi_promiscuous_modes {
1217 __le16 promiscuous_flags;
1219 /* flags used for both fields above */
1220 #define I40E_AQC_SET_VSI_PROMISC_UNICAST 0x01
1221 #define I40E_AQC_SET_VSI_PROMISC_MULTICAST 0x02
1222 #define I40E_AQC_SET_VSI_PROMISC_BROADCAST 0x04
1223 #define I40E_AQC_SET_VSI_DEFAULT 0x08
1224 #define I40E_AQC_SET_VSI_PROMISC_VLAN 0x10
1225 #define I40E_AQC_SET_VSI_PROMISC_RX_ONLY 0x8000
1227 #define I40E_AQC_VSI_PROM_CMD_SEID_MASK 0x3FF
1229 #define I40E_AQC_SET_VSI_VLAN_MASK 0x0FFF
1230 #define I40E_AQC_SET_VSI_VLAN_VALID 0x8000
1234 I40E_CHECK_CMD_LENGTH(i40e_aqc_set_vsi_promiscuous_modes);
1236 /* Add S/E-tag command (direct 0x0255)
1237 * Uses generic i40e_aqc_add_remove_tag_completion for completion
1239 struct i40e_aqc_add_tag {
1241 #define I40E_AQC_ADD_TAG_FLAG_TO_QUEUE 0x0001
1243 #define I40E_AQC_ADD_TAG_CMD_SEID_NUM_SHIFT 0
1244 #define I40E_AQC_ADD_TAG_CMD_SEID_NUM_MASK (0x3FF << \
1245 I40E_AQC_ADD_TAG_CMD_SEID_NUM_SHIFT)
1247 __le16 queue_number;
1251 I40E_CHECK_CMD_LENGTH(i40e_aqc_add_tag);
1253 struct i40e_aqc_add_remove_tag_completion {
1259 I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_tag_completion);
1261 /* Remove S/E-tag command (direct 0x0256)
1262 * Uses generic i40e_aqc_add_remove_tag_completion for completion
1264 struct i40e_aqc_remove_tag {
1266 #define I40E_AQC_REMOVE_TAG_CMD_SEID_NUM_SHIFT 0
1267 #define I40E_AQC_REMOVE_TAG_CMD_SEID_NUM_MASK (0x3FF << \
1268 I40E_AQC_REMOVE_TAG_CMD_SEID_NUM_SHIFT)
1273 I40E_CHECK_CMD_LENGTH(i40e_aqc_remove_tag);
1275 /* Add multicast E-Tag (direct 0x0257)
1276 * del multicast E-Tag (direct 0x0258) only uses pv_seid and etag fields
1277 * and no external data
1279 struct i40e_aqc_add_remove_mcast_etag {
1282 u8 num_unicast_etags;
1284 __le32 addr_high; /* address of array of 2-byte s-tags */
1288 I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_mcast_etag);
1290 struct i40e_aqc_add_remove_mcast_etag_completion {
1292 __le16 mcast_etags_used;
1293 __le16 mcast_etags_free;
1299 I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_mcast_etag_completion);
1301 /* Update S/E-Tag (direct 0x0259) */
1302 struct i40e_aqc_update_tag {
1304 #define I40E_AQC_UPDATE_TAG_CMD_SEID_NUM_SHIFT 0
1305 #define I40E_AQC_UPDATE_TAG_CMD_SEID_NUM_MASK (0x3FF << \
1306 I40E_AQC_UPDATE_TAG_CMD_SEID_NUM_SHIFT)
1312 I40E_CHECK_CMD_LENGTH(i40e_aqc_update_tag);
1314 struct i40e_aqc_update_tag_completion {
1320 I40E_CHECK_CMD_LENGTH(i40e_aqc_update_tag_completion);
1322 /* Add Control Packet filter (direct 0x025A)
1323 * Remove Control Packet filter (direct 0x025B)
1324 * uses the i40e_aqc_add_oveb_cloud,
1325 * and the generic direct completion structure
1327 struct i40e_aqc_add_remove_control_packet_filter {
1331 #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_IGNORE_MAC 0x0001
1332 #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_DROP 0x0002
1333 #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_TO_QUEUE 0x0004
1334 #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_TX 0x0008
1335 #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_RX 0x0000
1337 #define I40E_AQC_ADD_CONTROL_PACKET_CMD_SEID_NUM_SHIFT 0
1338 #define I40E_AQC_ADD_CONTROL_PACKET_CMD_SEID_NUM_MASK (0x3FF << \
1339 I40E_AQC_ADD_CONTROL_PACKET_CMD_SEID_NUM_SHIFT)
1344 I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_control_packet_filter);
1346 struct i40e_aqc_add_remove_control_packet_filter_completion {
1347 __le16 mac_etype_used;
1349 __le16 mac_etype_free;
1354 I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_control_packet_filter_completion);
1356 /* Add Cloud filters (indirect 0x025C)
1357 * Remove Cloud filters (indirect 0x025D)
1358 * uses the i40e_aqc_add_remove_cloud_filters,
1359 * and the generic indirect completion structure
1361 struct i40e_aqc_add_remove_cloud_filters {
1365 #define I40E_AQC_ADD_CLOUD_CMD_SEID_NUM_SHIFT 0
1366 #define I40E_AQC_ADD_CLOUD_CMD_SEID_NUM_MASK (0x3FF << \
1367 I40E_AQC_ADD_CLOUD_CMD_SEID_NUM_SHIFT)
1369 #define I40E_AQC_ADD_REM_CLOUD_CMD_BIG_BUFFER 1
1370 #define I40E_AQC_ADD_CLOUD_CMD_BB 1
1376 I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_cloud_filters);
1378 struct i40e_aqc_cloud_filters_element_data {
1395 #define I40E_AQC_ADD_CLOUD_FILTER_SHIFT 0
1396 #define I40E_AQC_ADD_CLOUD_FILTER_MASK (0x3F << \
1397 I40E_AQC_ADD_CLOUD_FILTER_SHIFT)
1398 /* 0x0000 reserved */
1399 #define I40E_AQC_ADD_CLOUD_FILTER_OIP 0x0001
1400 /* 0x0002 reserved */
1401 #define I40E_AQC_ADD_CLOUD_FILTER_IMAC_IVLAN 0x0003
1402 #define I40E_AQC_ADD_CLOUD_FILTER_IMAC_IVLAN_TEN_ID 0x0004
1403 /* 0x0005 reserved */
1404 #define I40E_AQC_ADD_CLOUD_FILTER_IMAC_TEN_ID 0x0006
1405 /* 0x0007 reserved */
1406 /* 0x0008 reserved */
1407 #define I40E_AQC_ADD_CLOUD_FILTER_OMAC 0x0009
1408 #define I40E_AQC_ADD_CLOUD_FILTER_IMAC 0x000A
1409 #define I40E_AQC_ADD_CLOUD_FILTER_OMAC_TEN_ID_IMAC 0x000B
1410 #define I40E_AQC_ADD_CLOUD_FILTER_IIP 0x000C
1411 #define I40E_AQC_ADD_CLOUD_FILTER_OIP1 0x0010
1412 #define I40E_AQC_ADD_CLOUD_FILTER_OIP2 0x0012
1413 /* 0x000D reserved */
1414 /* 0x000E reserved */
1415 /* 0x000F reserved */
1416 /* 0x0010 to 0x0017 is for custom filters */
1417 #define I40E_AQC_ADD_CLOUD_FILTER_IP_PORT 0x0010 /* Dest IP + L4 Port */
1418 #define I40E_AQC_ADD_CLOUD_FILTER_MAC_PORT 0x0011 /* Dest MAC + L4 Port */
1419 #define I40E_AQC_ADD_CLOUD_FILTER_MAC_VLAN_PORT 0x0012 /* Dest MAC + VLAN + L4 Port */
1421 #define I40E_AQC_ADD_CLOUD_FLAGS_TO_QUEUE 0x0080
1422 #define I40E_AQC_ADD_CLOUD_VNK_SHIFT 6
1423 #define I40E_AQC_ADD_CLOUD_VNK_MASK 0x00C0
1424 #define I40E_AQC_ADD_CLOUD_FLAGS_IPV4 0
1425 #define I40E_AQC_ADD_CLOUD_FLAGS_IPV6 0x0100
1427 #define I40E_AQC_ADD_CLOUD_TNL_TYPE_SHIFT 9
1428 #define I40E_AQC_ADD_CLOUD_TNL_TYPE_MASK 0x1E00
1429 #define I40E_AQC_ADD_CLOUD_TNL_TYPE_VXLAN 0
1430 #define I40E_AQC_ADD_CLOUD_TNL_TYPE_NVGRE_OMAC 1
1431 #define I40E_AQC_ADD_CLOUD_TNL_TYPE_GENEVE 2
1432 #define I40E_AQC_ADD_CLOUD_TNL_TYPE_IP 3
1433 #define I40E_AQC_ADD_CLOUD_TNL_TYPE_RESERVED 4
1434 #define I40E_AQC_ADD_CLOUD_TNL_TYPE_VXLAN_GPE 5
1436 #define I40E_AQC_ADD_CLOUD_FLAGS_SHARED_OUTER_MAC 0x2000
1437 #define I40E_AQC_ADD_CLOUD_FLAGS_SHARED_INNER_MAC 0x4000
1438 #define I40E_AQC_ADD_CLOUD_FLAGS_SHARED_OUTER_IP 0x8000
1442 __le16 queue_number;
1443 #define I40E_AQC_ADD_CLOUD_QUEUE_SHIFT 0
1444 #define I40E_AQC_ADD_CLOUD_QUEUE_MASK (0x7FF << \
1445 I40E_AQC_ADD_CLOUD_QUEUE_SHIFT)
1447 /* response section */
1448 u8 allocation_result;
1449 #define I40E_AQC_ADD_CLOUD_FILTER_SUCCESS 0x0
1450 #define I40E_AQC_ADD_CLOUD_FILTER_FAIL 0xFF
1451 u8 response_reserved[7];
1454 /* i40e_aqc_add_rm_cloud_filt_elem_ext is used when
1455 * I40E_AQC_ADD_REM_CLOUD_CMD_BIG_BUFFER flag is set.
1457 struct i40e_aqc_add_rm_cloud_filt_elem_ext {
1458 struct i40e_aqc_cloud_filters_element_data element;
1459 u16 general_fields[32];
1460 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X10_WORD0 0
1461 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X10_WORD1 1
1462 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X10_WORD2 2
1463 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X11_WORD0 3
1464 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X11_WORD1 4
1465 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X11_WORD2 5
1466 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X12_WORD0 6
1467 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X12_WORD1 7
1468 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X12_WORD2 8
1469 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X13_WORD0 9
1470 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X13_WORD1 10
1471 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X13_WORD2 11
1472 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X14_WORD0 12
1473 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X14_WORD1 13
1474 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X14_WORD2 14
1475 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD0 15
1476 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD1 16
1477 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD2 17
1478 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD3 18
1479 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD4 19
1480 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD5 20
1481 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD6 21
1482 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD7 22
1483 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD0 23
1484 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD1 24
1485 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD2 25
1486 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD3 26
1487 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD4 27
1488 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD5 28
1489 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD6 29
1490 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD7 30
1493 I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_cloud_filters_element_data);
1495 /* i40e_aqc_cloud_filters_element_bb is used when
1496 * I40E_AQC_CLOUD_CMD_BB flag is set.
1498 struct i40e_aqc_cloud_filters_element_bb {
1499 struct i40e_aqc_cloud_filters_element_data element;
1500 u16 general_fields[32];
1501 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X10_WORD0 0
1502 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X10_WORD1 1
1503 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X10_WORD2 2
1504 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X11_WORD0 3
1505 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X11_WORD1 4
1506 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X11_WORD2 5
1507 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X12_WORD0 6
1508 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X12_WORD1 7
1509 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X12_WORD2 8
1510 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X13_WORD0 9
1511 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X13_WORD1 10
1512 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X13_WORD2 11
1513 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X14_WORD0 12
1514 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X14_WORD1 13
1515 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X14_WORD2 14
1516 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD0 15
1517 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD1 16
1518 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD2 17
1519 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD3 18
1520 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD4 19
1521 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD5 20
1522 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD6 21
1523 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD7 22
1524 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD0 23
1525 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD1 24
1526 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD2 25
1527 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD3 26
1528 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD4 27
1529 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD5 28
1530 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD6 29
1531 #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD7 30
1534 I40E_CHECK_STRUCT_LEN(0x80, i40e_aqc_cloud_filters_element_bb);
1536 struct i40e_aqc_remove_cloud_filters_completion {
1537 __le16 perfect_ovlan_used;
1538 __le16 perfect_ovlan_free;
1545 I40E_CHECK_CMD_LENGTH(i40e_aqc_remove_cloud_filters_completion);
1547 /* Replace filter Command 0x025F
1548 * uses the i40e_aqc_replace_cloud_filters,
1549 * and the generic indirect completion structure
1551 struct i40e_filter_data {
1556 I40E_CHECK_STRUCT_LEN(4, i40e_filter_data);
1558 struct i40e_aqc_replace_cloud_filters_cmd {
1560 #define I40E_AQC_REPLACE_L1_FILTER 0x0
1561 #define I40E_AQC_REPLACE_CLOUD_FILTER 0x1
1562 #define I40E_AQC_GET_CLOUD_FILTERS 0x2
1563 #define I40E_AQC_MIRROR_CLOUD_FILTER 0x4
1564 #define I40E_AQC_HIGH_PRIORITY_CLOUD_FILTER 0x8
1574 I40E_CHECK_CMD_LENGTH(i40e_aqc_replace_cloud_filters_cmd);
1576 struct i40e_aqc_replace_cloud_filters_cmd_buf {
1578 /* Filter type INPUT codes*/
1579 #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_ENTRIES_MAX 3
1580 #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_VALIDATED (1 << 7UL)
1582 /* Field Vector offsets */
1583 #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_MAC_DA 0
1584 #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_STAG_ETH 6
1585 #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_STAG 7
1586 #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_VLAN 8
1587 #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_STAG_OVLAN 9
1588 #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_STAG_IVLAN 10
1589 #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_TUNNLE_KEY 11
1590 #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_IMAC 12
1592 #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_IP_DA 14
1594 #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_OIP_DA 15
1596 #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_INNER_VLAN 37
1597 struct i40e_filter_data filters[8];
1600 I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_replace_cloud_filters_cmd_buf);
1602 /* Add Mirror Rule (indirect or direct 0x0260)
1603 * Delete Mirror Rule (indirect or direct 0x0261)
1604 * note: some rule types (4,5) do not use an external buffer.
1605 * take care to set the flags correctly.
1607 struct i40e_aqc_add_delete_mirror_rule {
1610 #define I40E_AQC_MIRROR_RULE_TYPE_SHIFT 0
1611 #define I40E_AQC_MIRROR_RULE_TYPE_MASK (0x7 << \
1612 I40E_AQC_MIRROR_RULE_TYPE_SHIFT)
1613 #define I40E_AQC_MIRROR_RULE_TYPE_VPORT_INGRESS 1
1614 #define I40E_AQC_MIRROR_RULE_TYPE_VPORT_EGRESS 2
1615 #define I40E_AQC_MIRROR_RULE_TYPE_VLAN 3
1616 #define I40E_AQC_MIRROR_RULE_TYPE_ALL_INGRESS 4
1617 #define I40E_AQC_MIRROR_RULE_TYPE_ALL_EGRESS 5
1619 __le16 destination; /* VSI for add, rule id for delete */
1620 __le32 addr_high; /* address of array of 2-byte VSI or VLAN ids */
1624 I40E_CHECK_CMD_LENGTH(i40e_aqc_add_delete_mirror_rule);
1626 struct i40e_aqc_add_delete_mirror_rule_completion {
1628 __le16 rule_id; /* only used on add */
1629 __le16 mirror_rules_used;
1630 __le16 mirror_rules_free;
1635 I40E_CHECK_CMD_LENGTH(i40e_aqc_add_delete_mirror_rule_completion);
1637 /* Dynamic Device Personalization */
1638 struct i40e_aqc_write_personalization_profile {
1641 __le32 profile_track_id;
1646 I40E_CHECK_CMD_LENGTH(i40e_aqc_write_personalization_profile);
1648 struct i40e_aqc_write_ddp_resp {
1649 __le32 error_offset;
1655 struct i40e_aqc_get_applied_profiles {
1657 #define I40E_AQC_GET_DDP_GET_CONF 0x1
1658 #define I40E_AQC_GET_DDP_GET_RDPU_CONF 0x2
1665 I40E_CHECK_CMD_LENGTH(i40e_aqc_get_applied_profiles);
1669 /* PFC Ignore (direct 0x0301)
1670 * the command and response use the same descriptor structure
1672 struct i40e_aqc_pfc_ignore {
1674 u8 command_flags; /* unused on response */
1675 #define I40E_AQC_PFC_IGNORE_SET 0x80
1676 #define I40E_AQC_PFC_IGNORE_CLEAR 0x0
1680 I40E_CHECK_CMD_LENGTH(i40e_aqc_pfc_ignore);
1682 /* DCB Update (direct 0x0302) uses the i40e_aq_desc structure
1683 * with no parameters
1686 /* TX scheduler 0x04xx */
1688 /* Almost all the indirect commands use
1689 * this generic struct to pass the SEID in param0
1691 struct i40e_aqc_tx_sched_ind {
1698 I40E_CHECK_CMD_LENGTH(i40e_aqc_tx_sched_ind);
1700 /* Several commands respond with a set of queue set handles */
1701 struct i40e_aqc_qs_handles_resp {
1702 __le16 qs_handles[8];
1705 /* Configure VSI BW limits (direct 0x0400) */
1706 struct i40e_aqc_configure_vsi_bw_limit {
1711 u8 max_credit; /* 0-3, limit = 2^max */
1715 I40E_CHECK_CMD_LENGTH(i40e_aqc_configure_vsi_bw_limit);
1717 /* Configure VSI Bandwidth Limit per Traffic Type (indirect 0x0406)
1718 * responds with i40e_aqc_qs_handles_resp
1720 struct i40e_aqc_configure_vsi_ets_sla_bw_data {
1723 __le16 tc_bw_credits[8]; /* FW writesback QS handles here */
1725 /* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */
1726 __le16 tc_bw_max[2];
1730 I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_configure_vsi_ets_sla_bw_data);
1732 /* Configure VSI Bandwidth Allocation per Traffic Type (indirect 0x0407)
1733 * responds with i40e_aqc_qs_handles_resp
1735 struct i40e_aqc_configure_vsi_tc_bw_data {
1738 u8 tc_bw_credits[8];
1740 __le16 qs_handles[8];
1743 I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_configure_vsi_tc_bw_data);
1745 /* Query vsi bw configuration (indirect 0x0408) */
1746 struct i40e_aqc_query_vsi_bw_config_resp {
1748 u8 tc_suspended_bits;
1750 __le16 qs_handles[8];
1752 __le16 port_bw_limit;
1754 u8 max_bw; /* 0-3, limit = 2^max */
1758 I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_query_vsi_bw_config_resp);
1760 /* Query VSI Bandwidth Allocation per Traffic Type (indirect 0x040A) */
1761 struct i40e_aqc_query_vsi_ets_sla_config_resp {
1764 u8 share_credits[8];
1767 /* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */
1768 __le16 tc_bw_max[2];
1771 I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_query_vsi_ets_sla_config_resp);
1773 /* Configure Switching Component Bandwidth Limit (direct 0x0410) */
1774 struct i40e_aqc_configure_switching_comp_bw_limit {
1779 u8 max_bw; /* 0-3, limit = 2^max */
1783 I40E_CHECK_CMD_LENGTH(i40e_aqc_configure_switching_comp_bw_limit);
1785 /* Enable Physical Port ETS (indirect 0x0413)
1786 * Modify Physical Port ETS (indirect 0x0414)
1787 * Disable Physical Port ETS (indirect 0x0415)
1789 struct i40e_aqc_configure_switching_comp_ets_data {
1793 #define I40E_AQ_ETS_SEEPAGE_EN_MASK 0x1
1794 u8 tc_strict_priority_flags;
1796 u8 tc_bw_share_credits[8];
1800 I40E_CHECK_STRUCT_LEN(0x80, i40e_aqc_configure_switching_comp_ets_data);
1802 /* Configure Switching Component Bandwidth Limits per Tc (indirect 0x0416) */
1803 struct i40e_aqc_configure_switching_comp_ets_bw_limit_data {
1806 __le16 tc_bw_credit[8];
1808 /* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */
1809 __le16 tc_bw_max[2];
1813 I40E_CHECK_STRUCT_LEN(0x40,
1814 i40e_aqc_configure_switching_comp_ets_bw_limit_data);
1816 /* Configure Switching Component Bandwidth Allocation per Tc
1819 struct i40e_aqc_configure_switching_comp_bw_config_data {
1822 u8 absolute_credits; /* bool */
1823 u8 tc_bw_share_credits[8];
1827 I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_configure_switching_comp_bw_config_data);
1829 /* Query Switching Component Configuration (indirect 0x0418) */
1830 struct i40e_aqc_query_switching_comp_ets_config_resp {
1833 __le16 port_bw_limit;
1835 u8 tc_bw_max; /* 0-3, limit = 2^max */
1839 I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_query_switching_comp_ets_config_resp);
1841 /* Query PhysicalPort ETS Configuration (indirect 0x0419) */
1842 struct i40e_aqc_query_port_ets_config_resp {
1846 u8 tc_strict_priority_bits;
1848 u8 tc_bw_share_credits[8];
1849 __le16 tc_bw_limits[8];
1851 /* 4 bits per tc 0-7, 4th bit reserved, limit = 2^max */
1852 __le16 tc_bw_max[2];
1856 I40E_CHECK_STRUCT_LEN(0x44, i40e_aqc_query_port_ets_config_resp);
1858 /* Query Switching Component Bandwidth Allocation per Traffic Type
1861 struct i40e_aqc_query_switching_comp_bw_config_resp {
1864 u8 absolute_credits_enable; /* bool */
1865 u8 tc_bw_share_credits[8];
1866 __le16 tc_bw_limits[8];
1868 /* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */
1869 __le16 tc_bw_max[2];
1872 I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_query_switching_comp_bw_config_resp);
1874 /* Suspend/resume port TX traffic
1875 * (direct 0x041B and 0x041C) uses the generic SEID struct
1878 /* Configure partition BW
1881 struct i40e_aqc_configure_partition_bw_data {
1882 __le16 pf_valid_bits;
1883 u8 min_bw[16]; /* guaranteed bandwidth */
1884 u8 max_bw[16]; /* bandwidth limit */
1887 I40E_CHECK_STRUCT_LEN(0x22, i40e_aqc_configure_partition_bw_data);
1889 /* Get and set the active HMC resource profile and status.
1890 * (direct 0x0500) and (direct 0x0501)
1892 struct i40e_aq_get_set_hmc_resource_profile {
1898 I40E_CHECK_CMD_LENGTH(i40e_aq_get_set_hmc_resource_profile);
1900 enum i40e_aq_hmc_profile {
1901 /* I40E_HMC_PROFILE_NO_CHANGE = 0, reserved */
1902 I40E_HMC_PROFILE_DEFAULT = 1,
1903 I40E_HMC_PROFILE_FAVOR_VF = 2,
1904 I40E_HMC_PROFILE_EQUAL = 3,
1907 /* Get PHY Abilities (indirect 0x0600) uses the generic indirect struct */
1909 /* set in param0 for get phy abilities to report qualified modules */
1910 #define I40E_AQ_PHY_REPORT_QUALIFIED_MODULES 0x0001
1911 #define I40E_AQ_PHY_REPORT_INITIAL_VALUES 0x0002
1913 enum i40e_aq_phy_type {
1914 I40E_PHY_TYPE_SGMII = 0x0,
1915 I40E_PHY_TYPE_1000BASE_KX = 0x1,
1916 I40E_PHY_TYPE_10GBASE_KX4 = 0x2,
1917 I40E_PHY_TYPE_10GBASE_KR = 0x3,
1918 I40E_PHY_TYPE_40GBASE_KR4 = 0x4,
1919 I40E_PHY_TYPE_XAUI = 0x5,
1920 I40E_PHY_TYPE_XFI = 0x6,
1921 I40E_PHY_TYPE_SFI = 0x7,
1922 I40E_PHY_TYPE_XLAUI = 0x8,
1923 I40E_PHY_TYPE_XLPPI = 0x9,
1924 I40E_PHY_TYPE_40GBASE_CR4_CU = 0xA,
1925 I40E_PHY_TYPE_10GBASE_CR1_CU = 0xB,
1926 I40E_PHY_TYPE_10GBASE_AOC = 0xC,
1927 I40E_PHY_TYPE_40GBASE_AOC = 0xD,
1928 I40E_PHY_TYPE_UNRECOGNIZED = 0xE,
1929 I40E_PHY_TYPE_UNSUPPORTED = 0xF,
1930 I40E_PHY_TYPE_100BASE_TX = 0x11,
1931 I40E_PHY_TYPE_1000BASE_T = 0x12,
1932 I40E_PHY_TYPE_10GBASE_T = 0x13,
1933 I40E_PHY_TYPE_10GBASE_SR = 0x14,
1934 I40E_PHY_TYPE_10GBASE_LR = 0x15,
1935 I40E_PHY_TYPE_10GBASE_SFPP_CU = 0x16,
1936 I40E_PHY_TYPE_10GBASE_CR1 = 0x17,
1937 I40E_PHY_TYPE_40GBASE_CR4 = 0x18,
1938 I40E_PHY_TYPE_40GBASE_SR4 = 0x19,
1939 I40E_PHY_TYPE_40GBASE_LR4 = 0x1A,
1940 I40E_PHY_TYPE_1000BASE_SX = 0x1B,
1941 I40E_PHY_TYPE_1000BASE_LX = 0x1C,
1942 I40E_PHY_TYPE_1000BASE_T_OPTICAL = 0x1D,
1943 I40E_PHY_TYPE_20GBASE_KR2 = 0x1E,
1944 I40E_PHY_TYPE_25GBASE_KR = 0x1F,
1945 I40E_PHY_TYPE_25GBASE_CR = 0x20,
1946 I40E_PHY_TYPE_25GBASE_SR = 0x21,
1947 I40E_PHY_TYPE_25GBASE_LR = 0x22,
1948 I40E_PHY_TYPE_25GBASE_AOC = 0x23,
1949 I40E_PHY_TYPE_25GBASE_ACC = 0x24,
1950 I40E_PHY_TYPE_2_5GBASE_T = 0x26,
1951 I40E_PHY_TYPE_5GBASE_T = 0x27,
1952 I40E_PHY_TYPE_2_5GBASE_T_LINK_STATUS = 0x30,
1953 I40E_PHY_TYPE_5GBASE_T_LINK_STATUS = 0x31,
1955 I40E_PHY_TYPE_NOT_SUPPORTED_HIGH_TEMP = 0xFD,
1956 I40E_PHY_TYPE_EMPTY = 0xFE,
1957 I40E_PHY_TYPE_DEFAULT = 0xFF,
1960 #define I40E_PHY_TYPES_BITMASK (BIT_ULL(I40E_PHY_TYPE_SGMII) | \
1961 BIT_ULL(I40E_PHY_TYPE_1000BASE_KX) | \
1962 BIT_ULL(I40E_PHY_TYPE_10GBASE_KX4) | \
1963 BIT_ULL(I40E_PHY_TYPE_10GBASE_KR) | \
1964 BIT_ULL(I40E_PHY_TYPE_40GBASE_KR4) | \
1965 BIT_ULL(I40E_PHY_TYPE_XAUI) | \
1966 BIT_ULL(I40E_PHY_TYPE_XFI) | \
1967 BIT_ULL(I40E_PHY_TYPE_SFI) | \
1968 BIT_ULL(I40E_PHY_TYPE_XLAUI) | \
1969 BIT_ULL(I40E_PHY_TYPE_XLPPI) | \
1970 BIT_ULL(I40E_PHY_TYPE_40GBASE_CR4_CU) | \
1971 BIT_ULL(I40E_PHY_TYPE_10GBASE_CR1_CU) | \
1972 BIT_ULL(I40E_PHY_TYPE_10GBASE_AOC) | \
1973 BIT_ULL(I40E_PHY_TYPE_40GBASE_AOC) | \
1974 BIT_ULL(I40E_PHY_TYPE_UNRECOGNIZED) | \
1975 BIT_ULL(I40E_PHY_TYPE_UNSUPPORTED) | \
1976 BIT_ULL(I40E_PHY_TYPE_100BASE_TX) | \
1977 BIT_ULL(I40E_PHY_TYPE_1000BASE_T) | \
1978 BIT_ULL(I40E_PHY_TYPE_10GBASE_T) | \
1979 BIT_ULL(I40E_PHY_TYPE_10GBASE_SR) | \
1980 BIT_ULL(I40E_PHY_TYPE_10GBASE_LR) | \
1981 BIT_ULL(I40E_PHY_TYPE_10GBASE_SFPP_CU) | \
1982 BIT_ULL(I40E_PHY_TYPE_10GBASE_CR1) | \
1983 BIT_ULL(I40E_PHY_TYPE_40GBASE_CR4) | \
1984 BIT_ULL(I40E_PHY_TYPE_40GBASE_SR4) | \
1985 BIT_ULL(I40E_PHY_TYPE_40GBASE_LR4) | \
1986 BIT_ULL(I40E_PHY_TYPE_1000BASE_SX) | \
1987 BIT_ULL(I40E_PHY_TYPE_1000BASE_LX) | \
1988 BIT_ULL(I40E_PHY_TYPE_1000BASE_T_OPTICAL) | \
1989 BIT_ULL(I40E_PHY_TYPE_20GBASE_KR2) | \
1990 BIT_ULL(I40E_PHY_TYPE_25GBASE_KR) | \
1991 BIT_ULL(I40E_PHY_TYPE_25GBASE_CR) | \
1992 BIT_ULL(I40E_PHY_TYPE_25GBASE_SR) | \
1993 BIT_ULL(I40E_PHY_TYPE_25GBASE_LR) | \
1994 BIT_ULL(I40E_PHY_TYPE_25GBASE_AOC) | \
1995 BIT_ULL(I40E_PHY_TYPE_25GBASE_ACC) | \
1996 BIT_ULL(I40E_PHY_TYPE_2_5GBASE_T) | \
1997 BIT_ULL(I40E_PHY_TYPE_5GBASE_T))
1999 #define I40E_LINK_SPEED_2_5GB_SHIFT 0x0
2000 #define I40E_LINK_SPEED_100MB_SHIFT 0x1
2001 #define I40E_LINK_SPEED_1000MB_SHIFT 0x2
2002 #define I40E_LINK_SPEED_10GB_SHIFT 0x3
2003 #define I40E_LINK_SPEED_40GB_SHIFT 0x4
2004 #define I40E_LINK_SPEED_20GB_SHIFT 0x5
2005 #define I40E_LINK_SPEED_25GB_SHIFT 0x6
2006 #define I40E_LINK_SPEED_5GB_SHIFT 0x7
2008 enum i40e_aq_link_speed {
2009 I40E_LINK_SPEED_UNKNOWN = 0,
2010 I40E_LINK_SPEED_100MB = (1 << I40E_LINK_SPEED_100MB_SHIFT),
2011 I40E_LINK_SPEED_1GB = (1 << I40E_LINK_SPEED_1000MB_SHIFT),
2012 I40E_LINK_SPEED_2_5GB = (1 << I40E_LINK_SPEED_2_5GB_SHIFT),
2013 I40E_LINK_SPEED_5GB = (1 << I40E_LINK_SPEED_5GB_SHIFT),
2014 I40E_LINK_SPEED_10GB = (1 << I40E_LINK_SPEED_10GB_SHIFT),
2015 I40E_LINK_SPEED_40GB = (1 << I40E_LINK_SPEED_40GB_SHIFT),
2016 I40E_LINK_SPEED_20GB = (1 << I40E_LINK_SPEED_20GB_SHIFT),
2017 I40E_LINK_SPEED_25GB = (1 << I40E_LINK_SPEED_25GB_SHIFT),
2020 struct i40e_aqc_module_desc {
2028 I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_module_desc);
2030 struct i40e_aq_get_phy_abilities_resp {
2031 __le32 phy_type; /* bitmap using the above enum for offsets */
2032 u8 link_speed; /* bitmap using the above enum bit patterns */
2034 #define I40E_AQ_PHY_FLAG_PAUSE_TX 0x01
2035 #define I40E_AQ_PHY_FLAG_PAUSE_RX 0x02
2036 #define I40E_AQ_PHY_FLAG_LOW_POWER 0x04
2037 #define I40E_AQ_PHY_LINK_ENABLED 0x08
2038 #define I40E_AQ_PHY_AN_ENABLED 0x10
2039 #define I40E_AQ_PHY_FLAG_MODULE_QUAL 0x20
2040 #define I40E_AQ_PHY_FEC_ABILITY_KR 0x40
2041 #define I40E_AQ_PHY_FEC_ABILITY_RS 0x80
2042 __le16 eee_capability;
2043 #define I40E_AQ_EEE_AUTO 0x0001
2044 #define I40E_AQ_EEE_100BASE_TX 0x0002
2045 #define I40E_AQ_EEE_1000BASE_T 0x0004
2046 #define I40E_AQ_EEE_10GBASE_T 0x0008
2047 #define I40E_AQ_EEE_1000BASE_KX 0x0010
2048 #define I40E_AQ_EEE_10GBASE_KX4 0x0020
2049 #define I40E_AQ_EEE_10GBASE_KR 0x0040
2050 #define I40E_AQ_EEE_2_5GBASE_T 0x0100
2051 #define I40E_AQ_EEE_5GBASE_T 0x0200
2054 #define I40E_AQ_SET_PHY_D3_LPAN_ENA 0x01
2056 #define I40E_AQ_PHY_TYPE_EXT_25G_KR 0x01
2057 #define I40E_AQ_PHY_TYPE_EXT_25G_CR 0x02
2058 #define I40E_AQ_PHY_TYPE_EXT_25G_SR 0x04
2059 #define I40E_AQ_PHY_TYPE_EXT_25G_LR 0x08
2060 #define I40E_AQ_PHY_TYPE_EXT_25G_AOC 0x10
2061 #define I40E_AQ_PHY_TYPE_EXT_25G_ACC 0x20
2062 #define I40E_AQ_PHY_TYPE_EXT_2_5GBASE_T 0x40
2063 #define I40E_AQ_PHY_TYPE_EXT_5GBASE_T 0x80
2064 u8 fec_cfg_curr_mod_ext_info;
2065 #define I40E_AQ_ENABLE_FEC_KR 0x01
2066 #define I40E_AQ_ENABLE_FEC_RS 0x02
2067 #define I40E_AQ_REQUEST_FEC_KR 0x04
2068 #define I40E_AQ_REQUEST_FEC_RS 0x08
2069 #define I40E_AQ_ENABLE_FEC_AUTO 0x10
2071 #define I40E_AQ_MODULE_TYPE_EXT_MASK 0xE0
2072 #define I40E_AQ_MODULE_TYPE_EXT_SHIFT 5
2077 u8 qualified_module_count;
2078 #define I40E_AQ_PHY_MAX_QMS 16
2079 struct i40e_aqc_module_desc qualified_module[I40E_AQ_PHY_MAX_QMS];
2082 I40E_CHECK_STRUCT_LEN(0x218, i40e_aq_get_phy_abilities_resp);
2084 /* Set PHY Config (direct 0x0601) */
2085 struct i40e_aq_set_phy_config { /* same bits as above in all */
2089 /* bits 0-2 use the values from get_phy_abilities_resp */
2090 #define I40E_AQ_PHY_ENABLE_LINK 0x08
2091 #define I40E_AQ_PHY_ENABLE_AN 0x10
2092 #define I40E_AQ_PHY_ENABLE_ATOMIC_LINK 0x20
2093 __le16 eee_capability;
2098 #define I40E_AQ_SET_FEC_ABILITY_KR BIT(0)
2099 #define I40E_AQ_SET_FEC_ABILITY_RS BIT(1)
2100 #define I40E_AQ_SET_FEC_REQUEST_KR BIT(2)
2101 #define I40E_AQ_SET_FEC_REQUEST_RS BIT(3)
2102 #define I40E_AQ_SET_FEC_AUTO BIT(4)
2103 #define I40E_AQ_PHY_FEC_CONFIG_SHIFT 0x0
2104 #define I40E_AQ_PHY_FEC_CONFIG_MASK (0x1F << I40E_AQ_PHY_FEC_CONFIG_SHIFT)
2108 I40E_CHECK_CMD_LENGTH(i40e_aq_set_phy_config);
2110 /* Set MAC Config command data structure (direct 0x0603) */
2111 struct i40e_aq_set_mac_config {
2112 __le16 max_frame_size;
2114 #define I40E_AQ_SET_MAC_CONFIG_CRC_EN 0x04
2115 #define I40E_AQ_SET_MAC_CONFIG_PACING_MASK 0x78
2116 #define I40E_AQ_SET_MAC_CONFIG_PACING_SHIFT 3
2117 #define I40E_AQ_SET_MAC_CONFIG_PACING_NONE 0x0
2118 #define I40E_AQ_SET_MAC_CONFIG_PACING_1B_13TX 0xF
2119 #define I40E_AQ_SET_MAC_CONFIG_PACING_1DW_9TX 0x9
2120 #define I40E_AQ_SET_MAC_CONFIG_PACING_1DW_4TX 0x8
2121 #define I40E_AQ_SET_MAC_CONFIG_PACING_3DW_7TX 0x7
2122 #define I40E_AQ_SET_MAC_CONFIG_PACING_2DW_3TX 0x6
2123 #define I40E_AQ_SET_MAC_CONFIG_PACING_1DW_1TX 0x5
2124 #define I40E_AQ_SET_MAC_CONFIG_PACING_3DW_2TX 0x4
2125 #define I40E_AQ_SET_MAC_CONFIG_PACING_7DW_3TX 0x3
2126 #define I40E_AQ_SET_MAC_CONFIG_PACING_4DW_1TX 0x2
2127 #define I40E_AQ_SET_MAC_CONFIG_PACING_9DW_1TX 0x1
2128 #define I40E_AQ_SET_MAC_CONFIG_DROP_BLOCKING_PACKET_EN 0x80
2129 u8 tx_timer_priority; /* bitmap */
2130 __le16 tx_timer_value;
2131 __le16 fc_refresh_threshold;
2135 I40E_CHECK_CMD_LENGTH(i40e_aq_set_mac_config);
2137 /* Restart Auto-Negotiation (direct 0x605) */
2138 struct i40e_aqc_set_link_restart_an {
2140 #define I40E_AQ_PHY_RESTART_AN 0x02
2141 #define I40E_AQ_PHY_LINK_ENABLE 0x04
2145 I40E_CHECK_CMD_LENGTH(i40e_aqc_set_link_restart_an);
2147 /* Get Link Status cmd & response data structure (direct 0x0607) */
2148 struct i40e_aqc_get_link_status {
2149 __le16 command_flags; /* only field set on command */
2150 #define I40E_AQ_LSE_MASK 0x3
2151 #define I40E_AQ_LSE_NOP 0x0
2152 #define I40E_AQ_LSE_DISABLE 0x2
2153 #define I40E_AQ_LSE_ENABLE 0x3
2154 /* only response uses this flag */
2155 #define I40E_AQ_LSE_IS_ENABLED 0x1
2156 u8 phy_type; /* i40e_aq_phy_type */
2157 u8 link_speed; /* i40e_aq_link_speed */
2159 #define I40E_AQ_LINK_UP 0x01 /* obsolete */
2160 #define I40E_AQ_LINK_UP_FUNCTION 0x01
2161 #define I40E_AQ_LINK_FAULT 0x02
2162 #define I40E_AQ_LINK_FAULT_TX 0x04
2163 #define I40E_AQ_LINK_FAULT_RX 0x08
2164 #define I40E_AQ_LINK_FAULT_REMOTE 0x10
2165 #define I40E_AQ_LINK_UP_PORT 0x20
2166 #define I40E_AQ_MEDIA_AVAILABLE 0x40
2167 #define I40E_AQ_SIGNAL_DETECT 0x80
2169 #define I40E_AQ_AN_COMPLETED 0x01
2170 #define I40E_AQ_LP_AN_ABILITY 0x02
2171 #define I40E_AQ_PD_FAULT 0x04
2172 #define I40E_AQ_FEC_EN 0x08
2173 #define I40E_AQ_PHY_LOW_POWER 0x10
2174 #define I40E_AQ_LINK_PAUSE_TX 0x20
2175 #define I40E_AQ_LINK_PAUSE_RX 0x40
2176 #define I40E_AQ_QUALIFIED_MODULE 0x80
2178 #define I40E_AQ_LINK_PHY_TEMP_ALARM 0x01
2179 #define I40E_AQ_LINK_XCESSIVE_ERRORS 0x02
2180 #define I40E_AQ_LINK_TX_SHIFT 0x02
2181 #define I40E_AQ_LINK_TX_MASK (0x03 << I40E_AQ_LINK_TX_SHIFT)
2182 #define I40E_AQ_LINK_TX_ACTIVE 0x00
2183 #define I40E_AQ_LINK_TX_DRAINED 0x01
2184 #define I40E_AQ_LINK_TX_FLUSHED 0x03
2185 #define I40E_AQ_LINK_FORCED_40G 0x10
2186 /* 25G Error Codes */
2187 #define I40E_AQ_25G_NO_ERR 0X00
2188 #define I40E_AQ_25G_NOT_PRESENT 0X01
2189 #define I40E_AQ_25G_NVM_CRC_ERR 0X02
2190 #define I40E_AQ_25G_SBUS_UCODE_ERR 0X03
2191 #define I40E_AQ_25G_SERDES_UCODE_ERR 0X04
2192 #define I40E_AQ_25G_NIMB_UCODE_ERR 0X05
2193 u8 loopback; /* use defines from i40e_aqc_set_lb_mode */
2194 /* Since firmware API 1.7 loopback field keeps power class info as well */
2195 #define I40E_AQ_LOOPBACK_MASK 0x07
2196 #define I40E_AQ_PWR_CLASS_SHIFT_LB 6
2197 #define I40E_AQ_PWR_CLASS_MASK_LB (0x03 << I40E_AQ_PWR_CLASS_SHIFT_LB)
2198 __le16 max_frame_size;
2200 #define I40E_AQ_CONFIG_FEC_KR_ENA 0x01
2201 #define I40E_AQ_CONFIG_FEC_RS_ENA 0x02
2202 #define I40E_AQ_CONFIG_CRC_ENA 0x04
2203 #define I40E_AQ_CONFIG_PACING_MASK 0x78
2207 #define I40E_AQ_LINK_POWER_CLASS_1 0x00
2208 #define I40E_AQ_LINK_POWER_CLASS_2 0x01
2209 #define I40E_AQ_LINK_POWER_CLASS_3 0x02
2210 #define I40E_AQ_LINK_POWER_CLASS_4 0x03
2211 #define I40E_AQ_PWR_CLASS_MASK 0x03
2221 I40E_CHECK_CMD_LENGTH(i40e_aqc_get_link_status);
2223 /* Set event mask command (direct 0x613) */
2224 struct i40e_aqc_set_phy_int_mask {
2227 #define I40E_AQ_EVENT_LINK_UPDOWN 0x0002
2228 #define I40E_AQ_EVENT_MEDIA_NA 0x0004
2229 #define I40E_AQ_EVENT_LINK_FAULT 0x0008
2230 #define I40E_AQ_EVENT_PHY_TEMP_ALARM 0x0010
2231 #define I40E_AQ_EVENT_EXCESSIVE_ERRORS 0x0020
2232 #define I40E_AQ_EVENT_SIGNAL_DETECT 0x0040
2233 #define I40E_AQ_EVENT_AN_COMPLETED 0x0080
2234 #define I40E_AQ_EVENT_MODULE_QUAL_FAIL 0x0100
2235 #define I40E_AQ_EVENT_PORT_TX_SUSPENDED 0x0200
2239 I40E_CHECK_CMD_LENGTH(i40e_aqc_set_phy_int_mask);
2241 /* Get Local AN advt register (direct 0x0614)
2242 * Set Local AN advt register (direct 0x0615)
2243 * Get Link Partner AN advt register (direct 0x0616)
2245 struct i40e_aqc_an_advt_reg {
2246 __le32 local_an_reg0;
2247 __le16 local_an_reg1;
2251 I40E_CHECK_CMD_LENGTH(i40e_aqc_an_advt_reg);
2253 /* Set Loopback mode (0x0618) */
2254 struct i40e_aqc_set_lb_mode {
2256 #define I40E_AQ_LB_PHY_LOCAL 0x01
2257 #define I40E_AQ_LB_PHY_REMOTE 0x02
2258 #define I40E_AQ_LB_MAC_LOCAL 0x04
2262 I40E_CHECK_CMD_LENGTH(i40e_aqc_set_lb_mode);
2264 /* Set PHY Debug command (0x0622) */
2265 struct i40e_aqc_set_phy_debug {
2267 #define I40E_AQ_PHY_DEBUG_RESET_INTERNAL 0x02
2268 #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_SHIFT 2
2269 #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_MASK (0x03 << \
2270 I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_SHIFT)
2271 #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_NONE 0x00
2272 #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_HARD 0x01
2273 #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_SOFT 0x02
2274 /* Disable link manageability on a single port */
2275 #define I40E_AQ_PHY_DEBUG_DISABLE_LINK_FW 0x10
2276 /* Disable link manageability on all ports needs both bits 4 and 5 */
2277 #define I40E_AQ_PHY_DEBUG_DISABLE_ALL_LINK_FW 0x20
2281 I40E_CHECK_CMD_LENGTH(i40e_aqc_set_phy_debug);
2283 enum i40e_aq_phy_reg_type {
2284 I40E_AQC_PHY_REG_INTERNAL = 0x1,
2285 I40E_AQC_PHY_REG_EXERNAL_BASET = 0x2,
2286 I40E_AQC_PHY_REG_EXERNAL_MODULE = 0x3
2290 /* Run PHY Activity (0x0626) */
2291 struct i40e_aqc_run_phy_activity {
2294 #define I40E_AQ_RUN_PHY_ACT_ID_USR_DFND 0x10
2299 #define I40E_AQ_RUN_PHY_ACT_DNL_OPCODE_GET_EEE_STAT_DUR 0x801a
2300 #define I40E_AQ_RUN_PHY_ACT_DNL_OPCODE_GET_EEE_STAT 0x801b
2301 #define I40E_AQ_RUN_PHY_ACT_DNL_OPCODE_GET_EEE_DUR 0x1801b
2307 #define I40E_AQ_RUN_PHY_ACT_CMD_STAT_SUCC 0x4
2308 #define I40E_AQ_RUN_PHY_ACT_CMD_STAT_MASK 0xFFFF
2316 I40E_CHECK_CMD_LENGTH(i40e_aqc_run_phy_activity);
2318 /* Set PHY Register command (0x0628) */
2319 /* Get PHY Register command (0x0629) */
2320 struct i40e_aqc_phy_register_access {
2322 #define I40E_AQ_PHY_REG_ACCESS_INTERNAL 0
2323 #define I40E_AQ_PHY_REG_ACCESS_EXTERNAL 1
2324 #define I40E_AQ_PHY_REG_ACCESS_EXTERNAL_MODULE 2
2327 #define I40E_AQ_PHY_REG_ACCESS_DONT_CHANGE_QSFP_PAGE 0x01
2328 #define I40E_AQ_PHY_REG_ACCESS_SET_MDIO_IF_NUMBER 0x02
2329 #define I40E_AQ_PHY_REG_ACCESS_MDIO_IF_NUMBER_SHIFT 2
2330 #define I40E_AQ_PHY_REG_ACCESS_MDIO_IF_NUMBER_MASK (0x3 << \
2331 I40E_AQ_PHY_REG_ACCESS_MDIO_IF_NUMBER_SHIFT)
2338 I40E_CHECK_CMD_LENGTH(i40e_aqc_phy_register_access);
2340 /* NVM Read command (indirect 0x0701)
2341 * NVM Erase commands (direct 0x0702)
2342 * NVM Update commands (indirect 0x0703)
2344 struct i40e_aqc_nvm_update {
2346 #define I40E_AQ_NVM_LAST_CMD 0x01
2347 #define I40E_AQ_NVM_REARRANGE_TO_FLAT 0x20
2348 #define I40E_AQ_NVM_REARRANGE_TO_STRUCT 0x40
2349 #define I40E_AQ_NVM_FLASH_ONLY 0x80
2350 #define I40E_AQ_NVM_PRESERVATION_FLAGS_SHIFT 1
2351 #define I40E_AQ_NVM_PRESERVATION_FLAGS_MASK 0x03
2352 #define I40E_AQ_NVM_PRESERVATION_FLAGS_SELECTED 0x03
2353 #define I40E_AQ_NVM_PRESERVATION_FLAGS_ALL 0x01
2361 I40E_CHECK_CMD_LENGTH(i40e_aqc_nvm_update);
2363 /* NVM Config Read (indirect 0x0704) */
2364 struct i40e_aqc_nvm_config_read {
2366 #define I40E_AQ_ANVM_SINGLE_OR_MULTIPLE_FEATURES_MASK 1
2367 #define I40E_AQ_ANVM_READ_SINGLE_FEATURE 0
2368 #define I40E_AQ_ANVM_READ_MULTIPLE_FEATURES 1
2369 __le16 element_count;
2370 __le16 element_id; /* Feature/field ID */
2371 __le16 element_id_msw; /* MSWord of field ID */
2372 __le32 address_high;
2376 I40E_CHECK_CMD_LENGTH(i40e_aqc_nvm_config_read);
2378 /* NVM Config Write (indirect 0x0705) */
2379 struct i40e_aqc_nvm_config_write {
2381 __le16 element_count;
2383 __le32 address_high;
2387 I40E_CHECK_CMD_LENGTH(i40e_aqc_nvm_config_write);
2389 /* Used for 0x0704 as well as for 0x0705 commands */
2390 #define I40E_AQ_ANVM_FEATURE_OR_IMMEDIATE_SHIFT 1
2391 #define I40E_AQ_ANVM_FEATURE_OR_IMMEDIATE_MASK \
2392 (1 << I40E_AQ_ANVM_FEATURE_OR_IMMEDIATE_SHIFT)
2393 #define I40E_AQ_ANVM_FEATURE 0
2394 #define I40E_AQ_ANVM_IMMEDIATE_FIELD (1 << FEATURE_OR_IMMEDIATE_SHIFT)
2395 struct i40e_aqc_nvm_config_data_feature {
2397 #define I40E_AQ_ANVM_FEATURE_OPTION_OEM_ONLY 0x01
2398 #define I40E_AQ_ANVM_FEATURE_OPTION_DWORD_MAP 0x08
2399 #define I40E_AQ_ANVM_FEATURE_OPTION_POR_CSR 0x10
2400 __le16 feature_options;
2401 __le16 feature_selection;
2404 I40E_CHECK_STRUCT_LEN(0x6, i40e_aqc_nvm_config_data_feature);
2406 /* NVM Update in Process (direct 0x0706) */
2407 struct i40e_aqc_nvm_update_in_process {
2409 #define I40E_AQ_UPDATE_FLOW_END 0x0
2410 #define I40E_AQ_UPDATE_FLOW_START 0x1
2414 I40E_CHECK_CMD_LENGTH(i40e_aqc_nvm_update_in_process);
2416 struct i40e_aqc_nvm_config_data_immediate_field {
2419 __le16 field_options;
2423 I40E_CHECK_STRUCT_LEN(0xc, i40e_aqc_nvm_config_data_immediate_field);
2425 /* Minimal Rollback Revision Update (direct 0x0707) */
2426 struct i40e_aqc_rollback_revision_update {
2427 u8 optin_mode; /* bool */
2428 #define I40E_AQ_RREV_OPTION_MODE 0x01
2430 #define I40E_AQ_RREV_MODULE_PCIE_ANALOG 0
2431 #define I40E_AQ_RREV_MODULE_PHY_ANALOG 1
2432 #define I40E_AQ_RREV_MODULE_OPTION_ROM 2
2433 #define I40E_AQ_RREV_MODULE_EMP_IMAGE 3
2434 #define I40E_AQ_RREV_MODULE_PE_IMAGE 4
2435 #define I40E_AQ_RREV_MODULE_PHY_PLL_O_CONFIGURATION 5
2436 #define I40E_AQ_RREV_MODULE_PHY_0_CONFIGURATION 6
2437 #define I40E_AQ_RREV_MODULE_PHY_PLL_1_CONFIGURATION 7
2438 #define I40E_AQ_RREV_MODULE_PHY_1_CONFIGURATION 8
2444 I40E_CHECK_CMD_LENGTH(i40e_aqc_rollback_revision_update);
2446 /* OEM Post Update (indirect 0x0720)
2447 * no command data struct used
2449 struct i40e_aqc_nvm_oem_post_update {
2450 #define I40E_AQ_NVM_OEM_POST_UPDATE_EXTERNAL_DATA 0x01
2455 I40E_CHECK_STRUCT_LEN(0x8, i40e_aqc_nvm_oem_post_update);
2457 struct i40e_aqc_nvm_oem_post_update_buffer {
2464 I40E_CHECK_STRUCT_LEN(0x28, i40e_aqc_nvm_oem_post_update_buffer);
2466 /* Thermal Sensor (indirect 0x0721)
2467 * read or set thermal sensor configs and values
2468 * takes a sensor and command specific data buffer, not detailed here
2470 struct i40e_aqc_thermal_sensor {
2472 #define I40E_AQ_THERMAL_SENSOR_READ_CONFIG 0
2473 #define I40E_AQ_THERMAL_SENSOR_SET_CONFIG 1
2474 #define I40E_AQ_THERMAL_SENSOR_READ_TEMP 2
2480 I40E_CHECK_CMD_LENGTH(i40e_aqc_thermal_sensor);
2482 /* Send to PF command (indirect 0x0801) id is only used by PF
2483 * Send to VF command (indirect 0x0802) id is only used by PF
2484 * Send to Peer PF command (indirect 0x0803)
2486 struct i40e_aqc_pf_vf_message {
2493 I40E_CHECK_CMD_LENGTH(i40e_aqc_pf_vf_message);
2495 /* Alternate structure */
2497 /* Direct write (direct 0x0900)
2498 * Direct read (direct 0x0902)
2500 struct i40e_aqc_alternate_write {
2507 I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_write);
2509 /* Indirect write (indirect 0x0901)
2510 * Indirect read (indirect 0x0903)
2513 struct i40e_aqc_alternate_ind_write {
2520 I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_ind_write);
2522 /* Done alternate write (direct 0x0904)
2525 struct i40e_aqc_alternate_write_done {
2527 #define I40E_AQ_ALTERNATE_MODE_BIOS_MASK 1
2528 #define I40E_AQ_ALTERNATE_MODE_BIOS_LEGACY 0
2529 #define I40E_AQ_ALTERNATE_MODE_BIOS_UEFI 1
2530 #define I40E_AQ_ALTERNATE_RESET_NEEDED 2
2534 I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_write_done);
2536 /* Set OEM mode (direct 0x0905) */
2537 struct i40e_aqc_alternate_set_mode {
2539 #define I40E_AQ_ALTERNATE_MODE_NONE 0
2540 #define I40E_AQ_ALTERNATE_MODE_OEM 1
2544 I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_set_mode);
2546 /* Clear port Alternate RAM (direct 0x0906) uses i40e_aq_desc */
2548 /* async events 0x10xx */
2550 /* Lan Queue Overflow Event (direct, 0x1001) */
2551 struct i40e_aqc_lan_overflow {
2552 __le32 prtdcb_rupto;
2557 I40E_CHECK_CMD_LENGTH(i40e_aqc_lan_overflow);
2559 /* Get LLDP MIB (indirect 0x0A00) */
2560 struct i40e_aqc_lldp_get_mib {
2563 #define I40E_AQ_LLDP_MIB_TYPE_MASK 0x3
2564 #define I40E_AQ_LLDP_MIB_LOCAL 0x0
2565 #define I40E_AQ_LLDP_MIB_REMOTE 0x1
2566 #define I40E_AQ_LLDP_MIB_LOCAL_AND_REMOTE 0x2
2567 #define I40E_AQ_LLDP_BRIDGE_TYPE_MASK 0xC
2568 #define I40E_AQ_LLDP_BRIDGE_TYPE_SHIFT 0x2
2569 #define I40E_AQ_LLDP_BRIDGE_TYPE_NEAREST_BRIDGE 0x0
2570 #define I40E_AQ_LLDP_BRIDGE_TYPE_NON_TPMR 0x1
2571 #define I40E_AQ_LLDP_TX_SHIFT 0x4
2572 #define I40E_AQ_LLDP_TX_MASK (0x03 << I40E_AQ_LLDP_TX_SHIFT)
2573 /* TX pause flags use I40E_AQ_LINK_TX_* above */
2581 I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_get_mib);
2583 /* Configure LLDP MIB Change Event (direct 0x0A01)
2584 * also used for the event (with type in the command field)
2586 struct i40e_aqc_lldp_update_mib {
2588 #define I40E_AQ_LLDP_MIB_UPDATE_ENABLE 0x0
2589 #define I40E_AQ_LLDP_MIB_UPDATE_DISABLE 0x1
2595 I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_update_mib);
2597 /* Add LLDP TLV (indirect 0x0A02)
2598 * Delete LLDP TLV (indirect 0x0A04)
2600 struct i40e_aqc_lldp_add_tlv {
2601 u8 type; /* only nearest bridge and non-TPMR from 0x0A00 */
2609 I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_add_tlv);
2611 /* Update LLDP TLV (indirect 0x0A03) */
2612 struct i40e_aqc_lldp_update_tlv {
2613 u8 type; /* only nearest bridge and non-TPMR from 0x0A00 */
2622 I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_update_tlv);
2624 /* Stop LLDP (direct 0x0A05) */
2625 struct i40e_aqc_lldp_stop {
2627 #define I40E_AQ_LLDP_AGENT_STOP 0x0
2628 #define I40E_AQ_LLDP_AGENT_SHUTDOWN 0x1
2629 #define I40E_AQ_LLDP_AGENT_STOP_PERSIST 0x2
2633 I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_stop);
2635 /* Start LLDP (direct 0x0A06) */
2637 struct i40e_aqc_lldp_start {
2639 #define I40E_AQ_LLDP_AGENT_START 0x1
2640 #define I40E_AQ_LLDP_AGENT_START_PERSIST 0x2
2644 I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_start);
2646 /* Set DCB (direct 0x0303) */
2647 struct i40e_aqc_set_dcb_parameters {
2649 #define I40E_AQ_DCB_SET_AGENT 0x1
2650 #define I40E_DCB_VALID 0x1
2655 I40E_CHECK_CMD_LENGTH(i40e_aqc_set_dcb_parameters);
2657 /* Get CEE DCBX Oper Config (0x0A07)
2658 * uses the generic descriptor struct
2659 * returns below as indirect response
2662 #define I40E_AQC_CEE_APP_FCOE_SHIFT 0x0
2663 #define I40E_AQC_CEE_APP_FCOE_MASK (0x7 << I40E_AQC_CEE_APP_FCOE_SHIFT)
2664 #define I40E_AQC_CEE_APP_ISCSI_SHIFT 0x3
2665 #define I40E_AQC_CEE_APP_ISCSI_MASK (0x7 << I40E_AQC_CEE_APP_ISCSI_SHIFT)
2666 #define I40E_AQC_CEE_APP_FIP_SHIFT 0x8
2667 #define I40E_AQC_CEE_APP_FIP_MASK (0x7 << I40E_AQC_CEE_APP_FIP_SHIFT)
2669 #define I40E_AQC_CEE_PG_STATUS_SHIFT 0x0
2670 #define I40E_AQC_CEE_PG_STATUS_MASK (0x7 << I40E_AQC_CEE_PG_STATUS_SHIFT)
2671 #define I40E_AQC_CEE_PFC_STATUS_SHIFT 0x3
2672 #define I40E_AQC_CEE_PFC_STATUS_MASK (0x7 << I40E_AQC_CEE_PFC_STATUS_SHIFT)
2673 #define I40E_AQC_CEE_APP_STATUS_SHIFT 0x8
2674 #define I40E_AQC_CEE_APP_STATUS_MASK (0x7 << I40E_AQC_CEE_APP_STATUS_SHIFT)
2675 #define I40E_AQC_CEE_FCOE_STATUS_SHIFT 0x8
2676 #define I40E_AQC_CEE_FCOE_STATUS_MASK (0x7 << I40E_AQC_CEE_FCOE_STATUS_SHIFT)
2677 #define I40E_AQC_CEE_ISCSI_STATUS_SHIFT 0xB
2678 #define I40E_AQC_CEE_ISCSI_STATUS_MASK (0x7 << I40E_AQC_CEE_ISCSI_STATUS_SHIFT)
2679 #define I40E_AQC_CEE_FIP_STATUS_SHIFT 0x10
2680 #define I40E_AQC_CEE_FIP_STATUS_MASK (0x7 << I40E_AQC_CEE_FIP_STATUS_SHIFT)
2682 /* struct i40e_aqc_get_cee_dcb_cfg_v1_resp was originally defined with
2683 * word boundary layout issues, which the Linux compilers silently deal
2684 * with by adding padding, making the actual struct larger than designed.
2685 * However, the FW compiler for the NIC is less lenient and complains
2686 * about the struct. Hence, the struct defined here has an extra byte in
2687 * fields reserved3 and reserved4 to directly acknowledge that padding,
2688 * and the new length is used in the length check macro.
2690 struct i40e_aqc_get_cee_dcb_cfg_v1_resp {
2698 __le16 oper_app_prio;
2703 I40E_CHECK_STRUCT_LEN(0x18, i40e_aqc_get_cee_dcb_cfg_v1_resp);
2705 struct i40e_aqc_get_cee_dcb_cfg_resp {
2710 __le16 oper_app_prio;
2715 I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_get_cee_dcb_cfg_resp);
2717 /* Set Local LLDP MIB (indirect 0x0A08)
2718 * Used to replace the local MIB of a given LLDP agent. e.g. DCBx
2720 struct i40e_aqc_lldp_set_local_mib {
2721 #define SET_LOCAL_MIB_AC_TYPE_DCBX_SHIFT 0
2722 #define SET_LOCAL_MIB_AC_TYPE_DCBX_MASK (1 << \
2723 SET_LOCAL_MIB_AC_TYPE_DCBX_SHIFT)
2724 #define SET_LOCAL_MIB_AC_TYPE_LOCAL_MIB 0x0
2725 #define SET_LOCAL_MIB_AC_TYPE_NON_WILLING_APPS_SHIFT (1)
2726 #define SET_LOCAL_MIB_AC_TYPE_NON_WILLING_APPS_MASK (1 << \
2727 SET_LOCAL_MIB_AC_TYPE_NON_WILLING_APPS_SHIFT)
2728 #define SET_LOCAL_MIB_AC_TYPE_NON_WILLING_APPS 0x1
2733 __le32 address_high;
2737 I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_set_local_mib);
2739 struct i40e_aqc_lldp_set_local_mib_resp {
2740 #define SET_LOCAL_MIB_RESP_EVENT_TRIGGERED_MASK 0x01
2745 I40E_CHECK_STRUCT_LEN(0x10, i40e_aqc_lldp_set_local_mib_resp);
2747 /* Stop/Start LLDP Agent (direct 0x0A09)
2748 * Used for stopping/starting specific LLDP agent. e.g. DCBx
2750 struct i40e_aqc_lldp_stop_start_specific_agent {
2751 #define I40E_AQC_START_SPECIFIC_AGENT_SHIFT 0
2752 #define I40E_AQC_START_SPECIFIC_AGENT_MASK \
2753 (1 << I40E_AQC_START_SPECIFIC_AGENT_SHIFT)
2758 I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_stop_start_specific_agent);
2760 /* Restore LLDP Agent factory settings (direct 0x0A0A) */
2761 struct i40e_aqc_lldp_restore {
2763 #define I40E_AQ_LLDP_AGENT_RESTORE_NOT 0x0
2764 #define I40E_AQ_LLDP_AGENT_RESTORE 0x1
2768 I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_restore);
2770 /* Add Udp Tunnel command and completion (direct 0x0B00) */
2771 struct i40e_aqc_add_udp_tunnel {
2775 #define I40E_AQC_TUNNEL_TYPE_VXLAN 0x00
2776 #define I40E_AQC_TUNNEL_TYPE_NGE 0x01
2777 #define I40E_AQC_TUNNEL_TYPE_TEREDO 0x10
2778 #define I40E_AQC_TUNNEL_TYPE_VXLAN_GPE 0x11
2782 I40E_CHECK_CMD_LENGTH(i40e_aqc_add_udp_tunnel);
2784 struct i40e_aqc_add_udp_tunnel_completion {
2786 u8 filter_entry_index;
2788 #define I40E_AQC_SINGLE_PF 0x0
2789 #define I40E_AQC_MULTIPLE_PFS 0x1
2794 I40E_CHECK_CMD_LENGTH(i40e_aqc_add_udp_tunnel_completion);
2796 /* remove UDP Tunnel command (0x0B01) */
2797 struct i40e_aqc_remove_udp_tunnel {
2799 u8 index; /* 0 to 15 */
2803 I40E_CHECK_CMD_LENGTH(i40e_aqc_remove_udp_tunnel);
2805 struct i40e_aqc_del_udp_tunnel_completion {
2807 u8 index; /* 0 to 15 */
2809 u8 total_filters_used;
2813 I40E_CHECK_CMD_LENGTH(i40e_aqc_del_udp_tunnel_completion);
2815 struct i40e_aqc_get_set_rss_key {
2816 #define I40E_AQC_SET_RSS_KEY_VSI_VALID (0x1 << 15)
2817 #define I40E_AQC_SET_RSS_KEY_VSI_ID_SHIFT 0
2818 #define I40E_AQC_SET_RSS_KEY_VSI_ID_MASK (0x3FF << \
2819 I40E_AQC_SET_RSS_KEY_VSI_ID_SHIFT)
2826 I40E_CHECK_CMD_LENGTH(i40e_aqc_get_set_rss_key);
2828 struct i40e_aqc_get_set_rss_key_data {
2829 u8 standard_rss_key[0x28];
2830 u8 extended_hash_key[0xc];
2833 I40E_CHECK_STRUCT_LEN(0x34, i40e_aqc_get_set_rss_key_data);
2835 struct i40e_aqc_get_set_rss_lut {
2836 #define I40E_AQC_SET_RSS_LUT_VSI_VALID (0x1 << 15)
2837 #define I40E_AQC_SET_RSS_LUT_VSI_ID_SHIFT 0
2838 #define I40E_AQC_SET_RSS_LUT_VSI_ID_MASK (0x3FF << \
2839 I40E_AQC_SET_RSS_LUT_VSI_ID_SHIFT)
2841 #define I40E_AQC_SET_RSS_LUT_TABLE_TYPE_SHIFT 0
2842 #define I40E_AQC_SET_RSS_LUT_TABLE_TYPE_MASK (0x1 << \
2843 I40E_AQC_SET_RSS_LUT_TABLE_TYPE_SHIFT)
2845 #define I40E_AQC_SET_RSS_LUT_TABLE_TYPE_VSI 0
2846 #define I40E_AQC_SET_RSS_LUT_TABLE_TYPE_PF 1
2853 I40E_CHECK_CMD_LENGTH(i40e_aqc_get_set_rss_lut);
2855 /* tunnel key structure 0x0B10 */
2857 struct i40e_aqc_tunnel_key_structure {
2860 u8 key1_len; /* 0 to 15 */
2861 u8 key2_len; /* 0 to 15 */
2863 #define I40E_AQC_TUNNEL_KEY_STRUCT_OVERRIDE 0x01
2864 /* response flags */
2865 #define I40E_AQC_TUNNEL_KEY_STRUCT_SUCCESS 0x01
2866 #define I40E_AQC_TUNNEL_KEY_STRUCT_MODIFIED 0x02
2867 #define I40E_AQC_TUNNEL_KEY_STRUCT_OVERRIDDEN 0x03
2868 u8 network_key_index;
2869 #define I40E_AQC_NETWORK_KEY_INDEX_VXLAN 0x0
2870 #define I40E_AQC_NETWORK_KEY_INDEX_NGE 0x1
2871 #define I40E_AQC_NETWORK_KEY_INDEX_FLEX_MAC_IN_UDP 0x2
2872 #define I40E_AQC_NETWORK_KEY_INDEX_GRE 0x3
2876 I40E_CHECK_CMD_LENGTH(i40e_aqc_tunnel_key_structure);
2878 /* OEM mode commands (direct 0xFE0x) */
2879 struct i40e_aqc_oem_param_change {
2881 #define I40E_AQ_OEM_PARAM_TYPE_PF_CTL 0
2882 #define I40E_AQ_OEM_PARAM_TYPE_BW_CTL 1
2883 #define I40E_AQ_OEM_PARAM_MAC 2
2884 __le32 param_value1;
2885 __le16 param_value2;
2889 I40E_CHECK_CMD_LENGTH(i40e_aqc_oem_param_change);
2891 struct i40e_aqc_oem_state_change {
2893 #define I40E_AQ_OEM_STATE_LINK_DOWN 0x0
2894 #define I40E_AQ_OEM_STATE_LINK_UP 0x1
2898 I40E_CHECK_CMD_LENGTH(i40e_aqc_oem_state_change);
2900 /* Initialize OCSD (0xFE02, direct) */
2901 struct i40e_aqc_opc_oem_ocsd_initialize {
2904 __le32 ocsd_memory_block_addr_high;
2905 __le32 ocsd_memory_block_addr_low;
2906 __le32 requested_update_interval;
2909 I40E_CHECK_CMD_LENGTH(i40e_aqc_opc_oem_ocsd_initialize);
2911 /* Initialize OCBB (0xFE03, direct) */
2912 struct i40e_aqc_opc_oem_ocbb_initialize {
2915 __le32 ocbb_memory_block_addr_high;
2916 __le32 ocbb_memory_block_addr_low;
2920 I40E_CHECK_CMD_LENGTH(i40e_aqc_opc_oem_ocbb_initialize);
2922 /* debug commands */
2924 /* get device id (0xFF00) uses the generic structure */
2926 /* set test more (0xFF01, internal) */
2928 struct i40e_acq_set_test_mode {
2930 #define I40E_AQ_TEST_PARTIAL 0
2931 #define I40E_AQ_TEST_FULL 1
2932 #define I40E_AQ_TEST_NVM 2
2935 #define I40E_AQ_TEST_OPEN 0
2936 #define I40E_AQ_TEST_CLOSE 1
2937 #define I40E_AQ_TEST_INC 2
2939 __le32 address_high;
2943 I40E_CHECK_CMD_LENGTH(i40e_acq_set_test_mode);
2945 /* Debug Read Register command (0xFF03)
2946 * Debug Write Register command (0xFF04)
2948 struct i40e_aqc_debug_reg_read_write {
2955 I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_reg_read_write);
2957 /* Scatter/gather Reg Read (indirect 0xFF05)
2958 * Scatter/gather Reg Write (indirect 0xFF06)
2961 /* i40e_aq_desc is used for the command */
2962 struct i40e_aqc_debug_reg_sg_element_data {
2967 /* Debug Modify register (direct 0xFF07) */
2968 struct i40e_aqc_debug_modify_reg {
2975 I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_modify_reg);
2977 /* dump internal data (0xFF08, indirect) */
2979 #define I40E_AQ_CLUSTER_ID_AUX 0
2980 #define I40E_AQ_CLUSTER_ID_SWITCH_FLU 1
2981 #define I40E_AQ_CLUSTER_ID_TXSCHED 2
2982 #define I40E_AQ_CLUSTER_ID_HMC 3
2983 #define I40E_AQ_CLUSTER_ID_MAC0 4
2984 #define I40E_AQ_CLUSTER_ID_MAC1 5
2985 #define I40E_AQ_CLUSTER_ID_MAC2 6
2986 #define I40E_AQ_CLUSTER_ID_MAC3 7
2987 #define I40E_AQ_CLUSTER_ID_DCB 8
2988 #define I40E_AQ_CLUSTER_ID_EMP_MEM 9
2989 #define I40E_AQ_CLUSTER_ID_PKT_BUF 10
2990 #define I40E_AQ_CLUSTER_ID_ALTRAM 11
2992 struct i40e_aqc_debug_dump_internals {
2997 __le32 address_high;
3001 I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_dump_internals);
3003 struct i40e_aqc_debug_modify_internals {
3005 u8 cluster_specific_params[7];
3006 __le32 address_high;
3010 I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_modify_internals);
3012 #endif /* _I40E_ADMINQ_CMD_H_ */