4 * Copyright(c) 2010-2017 Intel Corporation. All rights reserved.
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
11 * * Redistributions of source code must retain the above copyright
12 * notice, this list of conditions and the following disclaimer.
13 * * Redistributions in binary form must reproduce the above copyright
14 * notice, this list of conditions and the following disclaimer in
15 * the documentation and/or other materials provided with the
17 * * Neither the name of Intel Corporation nor the names of its
18 * contributors may be used to endorse or promote products derived
19 * from this software without specific prior written permission.
21 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
22 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
23 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
24 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
25 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
26 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
27 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
31 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
34 #ifndef _I40E_ETHDEV_H_
35 #define _I40E_ETHDEV_H_
37 #include <rte_eth_ctrl.h>
39 #include <rte_kvargs.h>
41 #include <rte_flow_driver.h>
42 #include <rte_tm_driver.h>
44 #define I40E_VLAN_TAG_SIZE 4
46 #define I40E_AQ_LEN 32
47 #define I40E_AQ_BUF_SZ 4096
48 /* Number of queues per TC should be one of 1, 2, 4, 8, 16, 32, 64 */
49 #define I40E_MAX_Q_PER_TC 64
50 #define I40E_NUM_DESC_DEFAULT 512
51 #define I40E_NUM_DESC_ALIGN 32
52 #define I40E_BUF_SIZE_MIN 1024
53 #define I40E_FRAME_SIZE_MAX 9728
54 #define I40E_QUEUE_BASE_ADDR_UNIT 128
55 /* number of VSIs and queue default setting */
56 #define I40E_MAX_QP_NUM_PER_VF 16
57 #define I40E_DEFAULT_QP_NUM_FDIR 1
58 #define I40E_UINT32_BIT_SIZE (CHAR_BIT * sizeof(uint32_t))
59 #define I40E_VFTA_SIZE (4096 / I40E_UINT32_BIT_SIZE)
60 /* Maximun number of MAC addresses */
61 #define I40E_NUM_MACADDR_MAX 64
62 /* Maximum number of VFs */
63 #define I40E_MAX_VF 128
66 * vlan_id is a 12 bit number.
67 * The VFTA array is actually a 4096 bit array, 128 of 32bit elements.
68 * 2^5 = 32. The val of lower 5 bits specifies the bit in the 32bit element.
69 * The higher 7 bit val specifies VFTA array index.
71 #define I40E_VFTA_BIT(vlan_id) (1 << ((vlan_id) & 0x1F))
72 #define I40E_VFTA_IDX(vlan_id) ((vlan_id) >> 5)
74 /* Default TC traffic in case DCB is not enabled */
75 #define I40E_DEFAULT_TCMAP 0x1
76 #define I40E_FDIR_QUEUE_ID 0
78 /* Always assign pool 0 to main VSI, VMDQ will start from 1 */
79 #define I40E_VMDQ_POOL_BASE 1
81 #define I40E_DEFAULT_RX_FREE_THRESH 32
82 #define I40E_DEFAULT_RX_PTHRESH 8
83 #define I40E_DEFAULT_RX_HTHRESH 8
84 #define I40E_DEFAULT_RX_WTHRESH 0
86 #define I40E_DEFAULT_TX_FREE_THRESH 32
87 #define I40E_DEFAULT_TX_PTHRESH 32
88 #define I40E_DEFAULT_TX_HTHRESH 0
89 #define I40E_DEFAULT_TX_WTHRESH 0
90 #define I40E_DEFAULT_TX_RSBIT_THRESH 32
92 /* Bit shift and mask */
93 #define I40E_4_BIT_WIDTH (CHAR_BIT / 2)
94 #define I40E_4_BIT_MASK RTE_LEN2MASK(I40E_4_BIT_WIDTH, uint8_t)
95 #define I40E_8_BIT_WIDTH CHAR_BIT
96 #define I40E_8_BIT_MASK UINT8_MAX
97 #define I40E_16_BIT_WIDTH (CHAR_BIT * 2)
98 #define I40E_16_BIT_MASK UINT16_MAX
99 #define I40E_32_BIT_WIDTH (CHAR_BIT * 4)
100 #define I40E_32_BIT_MASK UINT32_MAX
101 #define I40E_48_BIT_WIDTH (CHAR_BIT * 6)
102 #define I40E_48_BIT_MASK RTE_LEN2MASK(I40E_48_BIT_WIDTH, uint64_t)
104 /* Linux PF host with virtchnl version 1.1 */
105 #define PF_IS_V11(vf) \
106 (((vf)->version_major == VIRTCHNL_VERSION_MAJOR) && \
107 ((vf)->version_minor == 1))
109 /* index flex payload per layer */
110 enum i40e_flxpld_layer_idx {
111 I40E_FLXPLD_L2_IDX = 0,
112 I40E_FLXPLD_L3_IDX = 1,
113 I40E_FLXPLD_L4_IDX = 2,
114 I40E_MAX_FLXPLD_LAYER = 3,
116 #define I40E_MAX_FLXPLD_FIED 3 /* max number of flex payload fields */
117 #define I40E_FDIR_BITMASK_NUM_WORD 2 /* max number of bitmask words */
118 #define I40E_FDIR_MAX_FLEXWORD_NUM 8 /* max number of flexpayload words */
119 #define I40E_FDIR_MAX_FLEX_LEN 16 /* len in bytes of flex payload */
120 #define I40E_INSET_MASK_NUM_REG 2 /* number of input set mask registers */
123 #define I40E_FLAG_RSS (1ULL << 0)
124 #define I40E_FLAG_DCB (1ULL << 1)
125 #define I40E_FLAG_VMDQ (1ULL << 2)
126 #define I40E_FLAG_SRIOV (1ULL << 3)
127 #define I40E_FLAG_HEADER_SPLIT_DISABLED (1ULL << 4)
128 #define I40E_FLAG_HEADER_SPLIT_ENABLED (1ULL << 5)
129 #define I40E_FLAG_FDIR (1ULL << 6)
130 #define I40E_FLAG_VXLAN (1ULL << 7)
131 #define I40E_FLAG_RSS_AQ_CAPABLE (1ULL << 8)
132 #define I40E_FLAG_VF_MAC_BY_PF (1ULL << 9)
133 #define I40E_FLAG_ALL (I40E_FLAG_RSS | \
137 I40E_FLAG_HEADER_SPLIT_DISABLED | \
138 I40E_FLAG_HEADER_SPLIT_ENABLED | \
141 I40E_FLAG_RSS_AQ_CAPABLE | \
142 I40E_FLAG_VF_MAC_BY_PF)
144 #define I40E_RSS_OFFLOAD_ALL ( \
145 ETH_RSS_FRAG_IPV4 | \
146 ETH_RSS_NONFRAG_IPV4_TCP | \
147 ETH_RSS_NONFRAG_IPV4_UDP | \
148 ETH_RSS_NONFRAG_IPV4_SCTP | \
149 ETH_RSS_NONFRAG_IPV4_OTHER | \
150 ETH_RSS_FRAG_IPV6 | \
151 ETH_RSS_NONFRAG_IPV6_TCP | \
152 ETH_RSS_NONFRAG_IPV6_UDP | \
153 ETH_RSS_NONFRAG_IPV6_SCTP | \
154 ETH_RSS_NONFRAG_IPV6_OTHER | \
157 /* All bits of RSS hash enable for X722*/
158 #define I40E_RSS_HENA_ALL_X722 ( \
159 (1ULL << I40E_FILTER_PCTYPE_NONF_UNICAST_IPV4_UDP) | \
160 (1ULL << I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV4_UDP) | \
161 (1ULL << I40E_FILTER_PCTYPE_NONF_IPV4_TCP_SYN_NO_ACK) | \
162 (1ULL << I40E_FILTER_PCTYPE_NONF_UNICAST_IPV6_UDP) | \
163 (1ULL << I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV6_UDP) | \
164 (1ULL << I40E_FILTER_PCTYPE_NONF_IPV6_TCP_SYN_NO_ACK) | \
167 /* All bits of RSS hash enable */
168 #define I40E_RSS_HENA_ALL ( \
169 (1ULL << I40E_FILTER_PCTYPE_NONF_IPV4_UDP) | \
170 (1ULL << I40E_FILTER_PCTYPE_NONF_IPV4_TCP) | \
171 (1ULL << I40E_FILTER_PCTYPE_NONF_IPV4_SCTP) | \
172 (1ULL << I40E_FILTER_PCTYPE_NONF_IPV4_OTHER) | \
173 (1ULL << I40E_FILTER_PCTYPE_FRAG_IPV4) | \
174 (1ULL << I40E_FILTER_PCTYPE_NONF_IPV6_UDP) | \
175 (1ULL << I40E_FILTER_PCTYPE_NONF_IPV6_TCP) | \
176 (1ULL << I40E_FILTER_PCTYPE_NONF_IPV6_SCTP) | \
177 (1ULL << I40E_FILTER_PCTYPE_NONF_IPV6_OTHER) | \
178 (1ULL << I40E_FILTER_PCTYPE_FRAG_IPV6) | \
179 (1ULL << I40E_FILTER_PCTYPE_FCOE_OX) | \
180 (1ULL << I40E_FILTER_PCTYPE_FCOE_RX) | \
181 (1ULL << I40E_FILTER_PCTYPE_FCOE_OTHER) | \
182 (1ULL << I40E_FILTER_PCTYPE_L2_PAYLOAD))
184 #define I40E_MISC_VEC_ID RTE_INTR_VEC_ZERO_OFFSET
185 #define I40E_RX_VEC_START RTE_INTR_VEC_RXTX_OFFSET
187 /* Default queue interrupt throttling time in microseconds */
188 #define I40E_ITR_INDEX_DEFAULT 0
189 #define I40E_QUEUE_ITR_INTERVAL_DEFAULT 32 /* 32 us */
190 #define I40E_QUEUE_ITR_INTERVAL_MAX 8160 /* 8160 us */
192 /* Special FW support this floating VEB feature */
193 #define FLOATING_VEB_SUPPORTED_FW_MAJ 5
194 #define FLOATING_VEB_SUPPORTED_FW_MIN 0
196 #define I40E_GL_SWT_L2TAGCTRL(_i) (0x001C0A70 + ((_i) * 4))
197 #define I40E_GL_SWT_L2TAGCTRL_ETHERTYPE_SHIFT 16
198 #define I40E_GL_SWT_L2TAGCTRL_ETHERTYPE_MASK \
199 I40E_MASK(0xFFFF, I40E_GL_SWT_L2TAGCTRL_ETHERTYPE_SHIFT)
201 #define I40E_INSET_NONE 0x00000000000000000ULL
204 #define I40E_INSET_DMAC 0x0000000000000001ULL
205 #define I40E_INSET_SMAC 0x0000000000000002ULL
206 #define I40E_INSET_VLAN_OUTER 0x0000000000000004ULL
207 #define I40E_INSET_VLAN_INNER 0x0000000000000008ULL
208 #define I40E_INSET_VLAN_TUNNEL 0x0000000000000010ULL
211 #define I40E_INSET_IPV4_SRC 0x0000000000000100ULL
212 #define I40E_INSET_IPV4_DST 0x0000000000000200ULL
213 #define I40E_INSET_IPV6_SRC 0x0000000000000400ULL
214 #define I40E_INSET_IPV6_DST 0x0000000000000800ULL
215 #define I40E_INSET_SRC_PORT 0x0000000000001000ULL
216 #define I40E_INSET_DST_PORT 0x0000000000002000ULL
217 #define I40E_INSET_SCTP_VT 0x0000000000004000ULL
219 /* bit 16 ~ bit 31 */
220 #define I40E_INSET_IPV4_TOS 0x0000000000010000ULL
221 #define I40E_INSET_IPV4_PROTO 0x0000000000020000ULL
222 #define I40E_INSET_IPV4_TTL 0x0000000000040000ULL
223 #define I40E_INSET_IPV6_TC 0x0000000000080000ULL
224 #define I40E_INSET_IPV6_FLOW 0x0000000000100000ULL
225 #define I40E_INSET_IPV6_NEXT_HDR 0x0000000000200000ULL
226 #define I40E_INSET_IPV6_HOP_LIMIT 0x0000000000400000ULL
227 #define I40E_INSET_TCP_FLAGS 0x0000000000800000ULL
229 /* bit 32 ~ bit 47, tunnel fields */
230 #define I40E_INSET_TUNNEL_IPV4_DST 0x0000000100000000ULL
231 #define I40E_INSET_TUNNEL_IPV6_DST 0x0000000200000000ULL
232 #define I40E_INSET_TUNNEL_DMAC 0x0000000400000000ULL
233 #define I40E_INSET_TUNNEL_SRC_PORT 0x0000000800000000ULL
234 #define I40E_INSET_TUNNEL_DST_PORT 0x0000001000000000ULL
235 #define I40E_INSET_TUNNEL_ID 0x0000002000000000ULL
237 /* bit 48 ~ bit 55 */
238 #define I40E_INSET_LAST_ETHER_TYPE 0x0001000000000000ULL
240 /* bit 56 ~ bit 63, Flex Payload */
241 #define I40E_INSET_FLEX_PAYLOAD_W1 0x0100000000000000ULL
242 #define I40E_INSET_FLEX_PAYLOAD_W2 0x0200000000000000ULL
243 #define I40E_INSET_FLEX_PAYLOAD_W3 0x0400000000000000ULL
244 #define I40E_INSET_FLEX_PAYLOAD_W4 0x0800000000000000ULL
245 #define I40E_INSET_FLEX_PAYLOAD_W5 0x1000000000000000ULL
246 #define I40E_INSET_FLEX_PAYLOAD_W6 0x2000000000000000ULL
247 #define I40E_INSET_FLEX_PAYLOAD_W7 0x4000000000000000ULL
248 #define I40E_INSET_FLEX_PAYLOAD_W8 0x8000000000000000ULL
249 #define I40E_INSET_FLEX_PAYLOAD \
250 (I40E_INSET_FLEX_PAYLOAD_W1 | I40E_INSET_FLEX_PAYLOAD_W2 | \
251 I40E_INSET_FLEX_PAYLOAD_W3 | I40E_INSET_FLEX_PAYLOAD_W4 | \
252 I40E_INSET_FLEX_PAYLOAD_W5 | I40E_INSET_FLEX_PAYLOAD_W6 | \
253 I40E_INSET_FLEX_PAYLOAD_W7 | I40E_INSET_FLEX_PAYLOAD_W8)
256 * The overhead from MTU to max frame size.
257 * Considering QinQ packet, the VLAN tag needs to be counted twice.
259 #define I40E_ETH_OVERHEAD \
260 (ETHER_HDR_LEN + ETHER_CRC_LEN + I40E_VLAN_TAG_SIZE * 2)
265 * MAC filter structure
267 struct i40e_mac_filter_info {
268 enum rte_mac_filter_type filter_type;
269 struct ether_addr mac_addr;
272 TAILQ_HEAD(i40e_mac_filter_list, i40e_mac_filter);
274 /* MAC filter list structure */
275 struct i40e_mac_filter {
276 TAILQ_ENTRY(i40e_mac_filter) next;
277 struct i40e_mac_filter_info mac_info;
280 TAILQ_HEAD(i40e_vsi_list_head, i40e_vsi_list);
284 /* VSI list structure */
285 struct i40e_vsi_list {
286 TAILQ_ENTRY(i40e_vsi_list) list;
287 struct i40e_vsi *vsi;
290 struct i40e_rx_queue;
291 struct i40e_tx_queue;
293 /* Bandwidth limit information */
294 struct i40e_bw_info {
295 uint16_t bw_limit; /* BW Limit (0 = disabled) */
296 uint8_t bw_max; /* Max BW limit if enabled */
298 /* Relative credits within same TC with respect to other VSIs or Comps */
299 uint8_t bw_ets_share_credits[I40E_MAX_TRAFFIC_CLASS];
300 /* Bandwidth limit per TC */
301 uint16_t bw_ets_credits[I40E_MAX_TRAFFIC_CLASS];
302 /* Max bandwidth limit per TC */
303 uint8_t bw_ets_max[I40E_MAX_TRAFFIC_CLASS];
306 /* Structure that defines a VEB */
308 struct i40e_vsi_list_head head;
309 struct i40e_vsi *associate_vsi; /* Associate VSI who owns the VEB */
310 struct i40e_pf *associate_pf; /* Associate PF who owns the VEB */
311 uint16_t seid; /* The seid of VEB itself */
312 uint16_t uplink_seid; /* The uplink seid of this VEB */
314 struct i40e_eth_stats stats;
315 uint8_t enabled_tc; /* The traffic class enabled */
316 uint8_t strict_prio_tc; /* bit map of TCs set to strict priority mode */
317 struct i40e_bw_info bw_info; /* VEB bandwidth information */
320 /* i40e MACVLAN filter structure */
321 struct i40e_macvlan_filter {
322 struct ether_addr macaddr;
323 enum rte_mac_filter_type filter_type;
328 * Structure that defines a VSI, associated with a adapter.
331 struct i40e_adapter *adapter; /* Backreference to associated adapter */
332 struct i40e_aqc_vsi_properties_data info; /* VSI properties */
334 struct i40e_eth_stats eth_stats_offset;
335 struct i40e_eth_stats eth_stats;
337 * When drivers loaded, only a default main VSI exists. In case new VSI
338 * needs to add, HW needs to know the layout that VSIs are organized.
339 * Besides that, VSI isan element and can't switch packets, which needs
340 * to add new component VEB to perform switching. So, a new VSI needs
341 * to specify the the uplink VSI (Parent VSI) before created. The
342 * uplink VSI will check whether it had a VEB to switch packets. If no,
343 * it will try to create one. Then, uplink VSI will move the new VSI
344 * into its' sib_vsi_list to manage all the downlink VSI.
345 * sib_vsi_list: the VSI list that shared the same uplink VSI.
346 * parent_vsi : the uplink VSI. It's NULL for main VSI.
347 * veb : the VEB associates with the VSI.
349 struct i40e_vsi_list sib_vsi_list; /* sibling vsi list */
350 struct i40e_vsi *parent_vsi;
351 struct i40e_veb *veb; /* Associated veb, could be null */
352 struct i40e_veb *floating_veb; /* Associated floating veb */
354 enum i40e_vsi_type type; /* VSI types */
355 uint16_t vlan_num; /* Total VLAN number */
356 uint16_t mac_num; /* Total mac number */
357 uint32_t vfta[I40E_VFTA_SIZE]; /* VLAN bitmap */
358 struct i40e_mac_filter_list mac_list; /* macvlan filter list */
359 /* specific VSI-defined parameters, SRIOV stored the vf_id */
361 uint16_t seid; /* The seid of VSI itself */
362 uint16_t uplink_seid; /* The uplink seid of this VSI */
363 uint16_t nb_qps; /* Number of queue pairs VSI can occupy */
364 uint16_t nb_used_qps; /* Number of queue pairs VSI uses */
365 uint16_t max_macaddrs; /* Maximum number of MAC addresses */
366 uint16_t base_queue; /* The first queue index of this VSI */
368 * The offset to visit VSI related register, assigned by HW when
372 uint16_t msix_intr; /* The MSIX interrupt binds to VSI */
373 uint16_t nb_msix; /* The max number of msix vector */
374 uint8_t enabled_tc; /* The traffic class enabled */
375 uint8_t vlan_anti_spoof_on; /* The VLAN anti-spoofing enabled */
376 uint8_t vlan_filter_on; /* The VLAN filter enabled */
377 struct i40e_bw_info bw_info; /* VSI bandwidth information */
381 LIST_ENTRY(pool_entry) next;
386 LIST_HEAD(res_list, pool_entry);
388 struct i40e_res_pool_info {
389 uint32_t base; /* Resource start index */
390 uint32_t num_alloc; /* Allocated resource number */
391 uint32_t num_free; /* Total available resource number */
392 struct res_list alloc_list; /* Allocated resource list */
393 struct res_list free_list; /* Available resource list */
397 I40E_VF_INACTIVE = 0,
404 * Structure to store private data for PF host.
408 struct i40e_vsi *vsi;
409 enum I40E_VF_STATE state; /* The number of queue pairs available */
410 uint16_t vf_idx; /* VF index in pf->vfs */
411 uint16_t lan_nb_qps; /* Actual queues allocated */
412 uint16_t reset_cnt; /* Total vf reset times */
413 struct ether_addr mac_addr; /* Default MAC address */
417 * Structure to store private data for flow control.
419 struct i40e_fc_conf {
420 uint16_t pause_time; /* Flow control pause timer */
421 /* FC high water 0-7 for pfc and 8 for lfc unit:kilobytes */
422 uint32_t high_water[I40E_MAX_TRAFFIC_CLASS + 1];
423 /* FC low water 0-7 for pfc and 8 for lfc unit:kilobytes */
424 uint32_t low_water[I40E_MAX_TRAFFIC_CLASS + 1];
428 * Structure to store private data for VMDQ instance
430 struct i40e_vmdq_info {
432 struct i40e_vsi *vsi;
435 #define I40E_FDIR_MAX_FLEXLEN 16 /**< Max length of flexbytes. */
436 #define I40E_MAX_FLX_SOURCE_OFF 480
437 #define NONUSE_FLX_PIT_DEST_OFF 63
438 #define NONUSE_FLX_PIT_FSIZE 1
439 #define I40E_FLX_OFFSET_IN_FIELD_VECTOR 50
440 #define MK_FLX_PIT(src_offset, fsize, dst_offset) ( \
441 (((src_offset) << I40E_PRTQF_FLX_PIT_SOURCE_OFF_SHIFT) & \
442 I40E_PRTQF_FLX_PIT_SOURCE_OFF_MASK) | \
443 (((fsize) << I40E_PRTQF_FLX_PIT_FSIZE_SHIFT) & \
444 I40E_PRTQF_FLX_PIT_FSIZE_MASK) | \
445 ((((dst_offset) == NONUSE_FLX_PIT_DEST_OFF ? \
446 NONUSE_FLX_PIT_DEST_OFF : \
447 ((dst_offset) + I40E_FLX_OFFSET_IN_FIELD_VECTOR)) << \
448 I40E_PRTQF_FLX_PIT_DEST_OFF_SHIFT) & \
449 I40E_PRTQF_FLX_PIT_DEST_OFF_MASK))
450 #define I40E_WORD(hi, lo) (uint16_t)((((hi) << 8) & 0xFF00) | ((lo) & 0xFF))
451 #define I40E_FLEX_WORD_MASK(off) (0x80 >> (off))
452 #define I40E_FDIR_IPv6_TC_OFFSET 20
455 * Structure to store flex pit for flow diretor.
457 struct i40e_fdir_flex_pit {
458 uint8_t src_offset; /* offset in words from the beginning of payload */
459 uint8_t size; /* size in words */
460 uint8_t dst_offset; /* offset in words of flexible payload */
463 struct i40e_fdir_flex_mask {
464 uint8_t word_mask; /**< Bit i enables word i of flexible payload */
469 } bitmask[I40E_FDIR_BITMASK_NUM_WORD];
472 #define I40E_FILTER_PCTYPE_MAX 64
473 #define I40E_MAX_FDIR_FILTER_NUM (1024 * 8)
475 struct i40e_fdir_filter {
476 TAILQ_ENTRY(i40e_fdir_filter) rules;
477 struct rte_eth_fdir_filter fdir;
480 TAILQ_HEAD(i40e_fdir_filter_list, i40e_fdir_filter);
482 * A structure used to define fields of a FDIR related info.
484 struct i40e_fdir_info {
485 struct i40e_vsi *fdir_vsi; /* pointer to fdir VSI structure */
486 uint16_t match_counter_index; /* Statistic counter index used for fdir*/
487 struct i40e_tx_queue *txq;
488 struct i40e_rx_queue *rxq;
489 void *prg_pkt; /* memory for fdir program packet */
490 uint64_t dma_addr; /* physic address of packet memory*/
491 /* input set bits for each pctype */
492 uint64_t input_set[I40E_FILTER_PCTYPE_MAX];
494 * the rule how bytes stream is extracted as flexible payload
495 * for each payload layer, the setting can up to three elements
497 struct i40e_fdir_flex_pit flex_set[I40E_MAX_FLXPLD_LAYER * I40E_MAX_FLXPLD_FIED];
498 struct i40e_fdir_flex_mask flex_mask[I40E_FILTER_PCTYPE_MAX];
500 struct i40e_fdir_filter_list fdir_list;
501 struct i40e_fdir_filter **hash_map;
502 struct rte_hash *hash_table;
504 /* Mark if flex pit and mask is set */
505 bool flex_pit_flag[I40E_MAX_FLXPLD_LAYER];
506 bool flex_mask_flag[I40E_FILTER_PCTYPE_MAX];
508 bool inset_flag[I40E_FILTER_PCTYPE_MAX]; /* Mark if input set is set */
511 /* Ethertype filter number HW supports */
512 #define I40E_MAX_ETHERTYPE_FILTER_NUM 768
514 /* Ethertype filter struct */
515 struct i40e_ethertype_filter_input {
516 struct ether_addr mac_addr; /* Mac address to match */
517 uint16_t ether_type; /* Ether type to match */
520 struct i40e_ethertype_filter {
521 TAILQ_ENTRY(i40e_ethertype_filter) rules;
522 struct i40e_ethertype_filter_input input;
523 uint16_t flags; /* Flags from RTE_ETHTYPE_FLAGS_* */
524 uint16_t queue; /* Queue assigned to when match */
527 TAILQ_HEAD(i40e_ethertype_filter_list, i40e_ethertype_filter);
529 struct i40e_ethertype_rule {
530 struct i40e_ethertype_filter_list ethertype_list;
531 struct i40e_ethertype_filter **hash_map;
532 struct rte_hash *hash_table;
535 /* Tunnel filter number HW supports */
536 #define I40E_MAX_TUNNEL_FILTER_NUM 400
538 #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_TEID_WORD0 44
539 #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_TEID_WORD1 45
540 #define I40E_AQC_ADD_CLOUD_TNL_TYPE_MPLSoUDP 8
541 #define I40E_AQC_ADD_CLOUD_TNL_TYPE_MPLSoGRE 9
542 #define I40E_AQC_ADD_CLOUD_FILTER_CUSTOM_QINQ 0x10
543 #define I40E_AQC_ADD_CLOUD_FILTER_TEID_MPLSoUDP 0x11
544 #define I40E_AQC_ADD_CLOUD_FILTER_TEID_MPLSoGRE 0x12
545 #define I40E_AQC_ADD_L1_FILTER_TEID_MPLS 0x11
547 enum i40e_tunnel_iptype {
548 I40E_TUNNEL_IPTYPE_IPV4,
549 I40E_TUNNEL_IPTYPE_IPV6,
552 /* Tunnel filter struct */
553 struct i40e_tunnel_filter_input {
554 uint8_t outer_mac[6]; /* Outer mac address to match */
555 uint8_t inner_mac[6]; /* Inner mac address to match */
556 uint16_t inner_vlan; /* Inner vlan address to match */
557 enum i40e_tunnel_iptype ip_type;
558 uint16_t flags; /* Filter type flag */
559 uint32_t tenant_id; /* Tenant id to match */
560 uint16_t general_fields[32]; /* Big buffer */
563 struct i40e_tunnel_filter {
564 TAILQ_ENTRY(i40e_tunnel_filter) rules;
565 struct i40e_tunnel_filter_input input;
566 uint8_t is_to_vf; /* 0 - to PF, 1 - to VF */
567 uint16_t vf_id; /* VF id, avaiblable when is_to_vf is 1. */
568 uint16_t queue; /* Queue assigned to when match */
571 TAILQ_HEAD(i40e_tunnel_filter_list, i40e_tunnel_filter);
573 struct i40e_tunnel_rule {
574 struct i40e_tunnel_filter_list tunnel_list;
575 struct i40e_tunnel_filter **hash_map;
576 struct rte_hash *hash_table;
582 enum i40e_tunnel_type {
583 I40E_TUNNEL_TYPE_NONE = 0,
584 I40E_TUNNEL_TYPE_VXLAN,
585 I40E_TUNNEL_TYPE_GENEVE,
586 I40E_TUNNEL_TYPE_TEREDO,
587 I40E_TUNNEL_TYPE_NVGRE,
588 I40E_TUNNEL_TYPE_IP_IN_GRE,
589 I40E_L2_TUNNEL_TYPE_E_TAG,
590 I40E_TUNNEL_TYPE_MPLSoUDP,
591 I40E_TUNNEL_TYPE_MPLSoGRE,
592 I40E_TUNNEL_TYPE_QINQ,
593 I40E_TUNNEL_TYPE_MAX,
597 * Tunneling Packet filter configuration.
599 struct i40e_tunnel_filter_conf {
600 struct ether_addr outer_mac; /**< Outer MAC address to match. */
601 struct ether_addr inner_mac; /**< Inner MAC address to match. */
602 uint16_t inner_vlan; /**< Inner VLAN to match. */
603 uint32_t outer_vlan; /**< Outer VLAN to match */
604 enum i40e_tunnel_iptype ip_type; /**< IP address type. */
606 * Outer destination IP address to match if ETH_TUNNEL_FILTER_OIP
607 * is set in filter_type, or inner destination IP address to match
608 * if ETH_TUNNEL_FILTER_IIP is set in filter_type.
611 uint32_t ipv4_addr; /**< IPv4 address in big endian. */
612 uint32_t ipv6_addr[4]; /**< IPv6 address in big endian. */
614 /** Flags from ETH_TUNNEL_FILTER_XX - see above. */
615 uint16_t filter_type;
616 enum i40e_tunnel_type tunnel_type; /**< Tunnel Type. */
617 uint32_t tenant_id; /**< Tenant ID to match. VNI, GRE key... */
618 uint16_t queue_id; /**< Queue assigned to if match. */
619 uint8_t is_to_vf; /**< 0 - to PF, 1 - to VF */
620 uint16_t vf_id; /**< VF id, avaiblable when is_to_vf is 1. */
623 #define I40E_MIRROR_MAX_ENTRIES_PER_RULE 64
624 #define I40E_MAX_MIRROR_RULES 64
626 * Mirror rule structure
628 struct i40e_mirror_rule {
629 TAILQ_ENTRY(i40e_mirror_rule) rules;
631 uint16_t index; /* the sw index of mirror rule */
632 uint16_t id; /* the rule id assigned by firmware */
633 uint16_t dst_vsi_seid; /* destination vsi for this mirror rule. */
634 uint16_t num_entries;
635 /* the info stores depend on the rule type.
636 If type is I40E_MIRROR_TYPE_VLAN, vlan ids are stored here.
637 If type is I40E_MIRROR_TYPE_VPORT_*, vsi's seid are stored.
639 uint16_t entries[I40E_MIRROR_MAX_ENTRIES_PER_RULE];
642 TAILQ_HEAD(i40e_mirror_rule_list, i40e_mirror_rule);
645 * Struct to store flow created.
648 TAILQ_ENTRY(rte_flow) node;
649 enum rte_filter_type filter_type;
653 TAILQ_HEAD(i40e_flow_list, rte_flow);
656 * Structure to store private data specific for PF instance.
659 struct i40e_adapter *adapter; /* The adapter this PF associate to */
660 struct i40e_vsi *main_vsi; /* pointer to main VSI structure */
661 uint16_t mac_seid; /* The seid of the MAC of this PF */
662 uint16_t main_vsi_seid; /* The seid of the main VSI */
663 uint16_t max_num_vsi;
664 struct i40e_res_pool_info qp_pool; /*Queue pair pool */
665 struct i40e_res_pool_info msix_pool; /* MSIX interrupt pool */
667 struct i40e_hw_port_stats stats_offset;
668 struct i40e_hw_port_stats stats;
669 /* internal packet statistics, it should be excluded from the total */
670 struct i40e_eth_stats internal_stats_offset;
671 struct i40e_eth_stats internal_stats;
674 struct rte_eth_dev_data *dev_data; /* Pointer to the device data */
675 struct ether_addr dev_addr; /* PF device mac address */
676 uint64_t flags; /* PF feature flags */
677 /* All kinds of queue pair setting for different VSIs */
678 struct i40e_pf_vf *vfs;
680 /* Each of below queue pairs should be power of 2 since it's the
681 precondition after TC configuration applied */
682 uint16_t lan_nb_qp_max;
683 uint16_t lan_nb_qps; /* The number of queue pairs of LAN */
684 uint16_t lan_qp_offset;
685 uint16_t vmdq_nb_qp_max;
686 uint16_t vmdq_nb_qps; /* The number of queue pairs of VMDq */
687 uint16_t vmdq_qp_offset;
688 uint16_t vf_nb_qp_max;
689 uint16_t vf_nb_qps; /* The number of queue pairs of VF */
690 uint16_t vf_qp_offset;
691 uint16_t fdir_nb_qps; /* The number of queue pairs of Flow Director */
692 uint16_t fdir_qp_offset;
694 uint16_t hash_lut_size; /* The size of hash lookup table */
695 /* input set bits for each pctype */
696 uint64_t hash_input_set[I40E_FILTER_PCTYPE_MAX];
697 /* store VXLAN UDP ports */
698 uint16_t vxlan_ports[I40E_MAX_PF_UDP_OFFLOAD_PORTS];
699 uint16_t vxlan_bitmap; /* Vxlan bit mask */
701 /* VMDQ related info */
702 uint16_t max_nb_vmdq_vsi; /* Max number of VMDQ VSIs supported */
703 uint16_t nb_cfg_vmdq_vsi; /* number of VMDQ VSIs configured */
704 struct i40e_vmdq_info *vmdq;
706 struct i40e_fdir_info fdir; /* flow director info */
707 struct i40e_ethertype_rule ethertype; /* Ethertype filter rule */
708 struct i40e_tunnel_rule tunnel; /* Tunnel filter rule */
709 struct i40e_fc_conf fc_conf; /* Flow control conf */
710 struct i40e_mirror_rule_list mirror_list;
711 uint16_t nb_mirror_rule; /* The number of mirror rules */
712 bool floating_veb; /* The flag to use the floating VEB */
713 /* The floating enable flag for the specific VF */
714 bool floating_veb_list[I40E_MAX_VF];
715 struct i40e_flow_list flow_list;
716 bool mpls_replace_flag; /* 1 - MPLS filter replace is done */
717 bool qinq_replace_flag; /* QINQ filter replace is done */
721 PFMSG_LINK_CHANGE = 0x1,
722 PFMSG_RESET_IMPENDING = 0x2,
723 PFMSG_DRIVER_CLOSE = 0x4,
726 struct i40e_vsi_vlan_pvid_info {
727 uint16_t on; /* Enable or disable pvid */
729 uint16_t pvid; /* Valid in case 'on' is set to set pvid */
731 /* Valid in case 'on' is cleared. 'tagged' will reject tagged packets,
732 * while 'untagged' will reject untagged packets.
740 struct i40e_vf_rx_queues {
741 uint64_t rx_dma_addr;
742 uint32_t rx_ring_len;
746 struct i40e_vf_tx_queues {
747 uint64_t tx_dma_addr;
748 uint32_t tx_ring_len;
752 * Structure to store private data specific for VF instance.
755 struct i40e_adapter *adapter; /* The adapter this VF associate to */
756 struct rte_eth_dev_data *dev_data; /* Pointer to the device data */
757 uint16_t num_queue_pairs;
758 uint16_t max_pkt_len; /* Maximum packet length */
759 bool promisc_unicast_enabled;
760 bool promisc_multicast_enabled;
762 uint32_t version_major; /* Major version number */
763 uint32_t version_minor; /* Minor version number */
764 uint16_t promisc_flags; /* Promiscuous setting */
765 uint32_t vlan[I40E_VFTA_SIZE]; /* VLAN bit map */
770 enum virtchnl_link_speed link_speed;
772 volatile uint32_t pend_cmd; /* pending command not finished yet */
773 int32_t cmd_retval; /* return value of the cmd response from PF */
774 u16 pend_msg; /* flags indicates events from pf not handled yet */
775 uint8_t *aq_resp; /* buffer to store the adminq response from PF */
778 struct virtchnl_vf_resource *vf_res; /* All VSIs */
779 struct virtchnl_vsi_resource *vsi_res; /* LAN VSI */
784 #define I40E_MAX_PKT_TYPE 256
787 * Structure to store private data for each PF/VF instance.
789 struct i40e_adapter {
790 /* Common for both PF and VF */
792 struct rte_eth_dev *eth_dev;
794 /* Specific for PF or VF */
801 bool rx_bulk_alloc_allowed;
803 bool tx_simple_allowed;
807 struct rte_timecounter systime_tc;
808 struct rte_timecounter rx_tstamp_tc;
809 struct rte_timecounter tx_tstamp_tc;
811 /* ptype mapping table */
812 uint32_t ptype_tbl[I40E_MAX_PKT_TYPE] __rte_cache_min_aligned;
815 extern const struct rte_flow_ops i40e_flow_ops;
817 union i40e_filter_t {
818 struct rte_eth_ethertype_filter ethertype_filter;
819 struct rte_eth_fdir_filter fdir_filter;
820 struct rte_eth_tunnel_filter_conf tunnel_filter;
821 struct i40e_tunnel_filter_conf consistent_tunnel_filter;
824 typedef int (*parse_filter_t)(struct rte_eth_dev *dev,
825 const struct rte_flow_attr *attr,
826 const struct rte_flow_item pattern[],
827 const struct rte_flow_action actions[],
828 struct rte_flow_error *error,
829 union i40e_filter_t *filter);
830 struct i40e_valid_pattern {
831 enum rte_flow_item_type *items;
832 parse_filter_t parse_filter;
835 int i40e_dev_switch_queues(struct i40e_pf *pf, bool on);
836 int i40e_vsi_release(struct i40e_vsi *vsi);
837 struct i40e_vsi *i40e_vsi_setup(struct i40e_pf *pf,
838 enum i40e_vsi_type type,
839 struct i40e_vsi *uplink_vsi,
840 uint16_t user_param);
841 int i40e_switch_rx_queue(struct i40e_hw *hw, uint16_t q_idx, bool on);
842 int i40e_switch_tx_queue(struct i40e_hw *hw, uint16_t q_idx, bool on);
843 int i40e_vsi_add_vlan(struct i40e_vsi *vsi, uint16_t vlan);
844 int i40e_vsi_delete_vlan(struct i40e_vsi *vsi, uint16_t vlan);
845 int i40e_vsi_add_mac(struct i40e_vsi *vsi, struct i40e_mac_filter_info *filter);
846 int i40e_vsi_delete_mac(struct i40e_vsi *vsi, struct ether_addr *addr);
847 void i40e_update_vsi_stats(struct i40e_vsi *vsi);
848 void i40e_pf_disable_irq0(struct i40e_hw *hw);
849 void i40e_pf_enable_irq0(struct i40e_hw *hw);
850 int i40e_dev_link_update(struct rte_eth_dev *dev, int wait_to_complete);
851 void i40e_vsi_queues_bind_intr(struct i40e_vsi *vsi);
852 void i40e_vsi_queues_unbind_intr(struct i40e_vsi *vsi);
853 int i40e_vsi_vlan_pvid_set(struct i40e_vsi *vsi,
854 struct i40e_vsi_vlan_pvid_info *info);
855 int i40e_vsi_config_vlan_stripping(struct i40e_vsi *vsi, bool on);
856 int i40e_vsi_config_vlan_filter(struct i40e_vsi *vsi, bool on);
857 uint64_t i40e_config_hena(uint64_t flags, enum i40e_mac_type type);
858 uint64_t i40e_parse_hena(uint64_t flags);
859 enum i40e_status_code i40e_fdir_setup_tx_resources(struct i40e_pf *pf);
860 enum i40e_status_code i40e_fdir_setup_rx_resources(struct i40e_pf *pf);
861 int i40e_fdir_setup(struct i40e_pf *pf);
862 const struct rte_memzone *i40e_memzone_reserve(const char *name,
865 int i40e_fdir_configure(struct rte_eth_dev *dev);
866 void i40e_fdir_teardown(struct i40e_pf *pf);
867 enum i40e_filter_pctype i40e_flowtype_to_pctype(uint16_t flow_type);
868 uint16_t i40e_pctype_to_flowtype(enum i40e_filter_pctype pctype);
869 int i40e_fdir_ctrl_func(struct rte_eth_dev *dev,
870 enum rte_filter_op filter_op,
872 int i40e_select_filter_input_set(struct i40e_hw *hw,
873 struct rte_eth_input_set_conf *conf,
874 enum rte_filter_type filter);
875 void i40e_fdir_filter_restore(struct i40e_pf *pf);
876 int i40e_hash_filter_inset_select(struct i40e_hw *hw,
877 struct rte_eth_input_set_conf *conf);
878 int i40e_fdir_filter_inset_select(struct i40e_pf *pf,
879 struct rte_eth_input_set_conf *conf);
880 int i40e_pf_host_send_msg_to_vf(struct i40e_pf_vf *vf, uint32_t opcode,
881 uint32_t retval, uint8_t *msg,
883 void i40e_rxq_info_get(struct rte_eth_dev *dev, uint16_t queue_id,
884 struct rte_eth_rxq_info *qinfo);
885 void i40e_txq_info_get(struct rte_eth_dev *dev, uint16_t queue_id,
886 struct rte_eth_txq_info *qinfo);
887 struct i40e_ethertype_filter *
888 i40e_sw_ethertype_filter_lookup(struct i40e_ethertype_rule *ethertype_rule,
889 const struct i40e_ethertype_filter_input *input);
890 int i40e_sw_ethertype_filter_del(struct i40e_pf *pf,
891 struct i40e_ethertype_filter_input *input);
892 int i40e_sw_fdir_filter_del(struct i40e_pf *pf,
893 struct rte_eth_fdir_input *input);
894 struct i40e_tunnel_filter *
895 i40e_sw_tunnel_filter_lookup(struct i40e_tunnel_rule *tunnel_rule,
896 const struct i40e_tunnel_filter_input *input);
897 int i40e_sw_tunnel_filter_del(struct i40e_pf *pf,
898 struct i40e_tunnel_filter_input *input);
899 uint64_t i40e_get_default_input_set(uint16_t pctype);
900 int i40e_ethertype_filter_set(struct i40e_pf *pf,
901 struct rte_eth_ethertype_filter *filter,
903 int i40e_add_del_fdir_filter(struct rte_eth_dev *dev,
904 const struct rte_eth_fdir_filter *filter,
906 int i40e_dev_tunnel_filter_set(struct i40e_pf *pf,
907 struct rte_eth_tunnel_filter_conf *tunnel_filter,
909 int i40e_dev_consistent_tunnel_filter_set(struct i40e_pf *pf,
910 struct i40e_tunnel_filter_conf *tunnel_filter,
912 int i40e_fdir_flush(struct rte_eth_dev *dev);
913 int i40e_find_all_vlan_for_mac(struct i40e_vsi *vsi,
914 struct i40e_macvlan_filter *mv_f,
915 int num, struct ether_addr *addr);
916 int i40e_remove_macvlan_filters(struct i40e_vsi *vsi,
917 struct i40e_macvlan_filter *filter,
919 void i40e_set_vlan_filter(struct i40e_vsi *vsi, uint16_t vlan_id, bool on);
920 int i40e_add_macvlan_filters(struct i40e_vsi *vsi,
921 struct i40e_macvlan_filter *filter,
923 bool is_i40e_supported(struct rte_eth_dev *dev);
925 int i40e_validate_input_set(enum i40e_filter_pctype pctype,
926 enum rte_filter_type filter, uint64_t inset);
927 int i40e_generate_inset_mask_reg(uint64_t inset, uint32_t *mask,
929 uint64_t i40e_translate_input_set_reg(enum i40e_mac_type type, uint64_t input);
930 void i40e_check_write_reg(struct i40e_hw *hw, uint32_t addr, uint32_t val);
932 int i40e_tm_ops_get(struct rte_eth_dev *dev, void *ops);
934 #define I40E_DEV_TO_PCI(eth_dev) \
935 RTE_DEV_TO_PCI((eth_dev)->device)
937 /* I40E_DEV_PRIVATE_TO */
938 #define I40E_DEV_PRIVATE_TO_PF(adapter) \
939 (&((struct i40e_adapter *)adapter)->pf)
940 #define I40E_DEV_PRIVATE_TO_HW(adapter) \
941 (&((struct i40e_adapter *)adapter)->hw)
942 #define I40E_DEV_PRIVATE_TO_ADAPTER(adapter) \
943 ((struct i40e_adapter *)adapter)
945 /* I40EVF_DEV_PRIVATE_TO */
946 #define I40EVF_DEV_PRIVATE_TO_VF(adapter) \
947 (&((struct i40e_adapter *)adapter)->vf)
949 static inline struct i40e_vsi *
950 i40e_get_vsi_from_adapter(struct i40e_adapter *adapter)
957 hw = I40E_DEV_PRIVATE_TO_HW(adapter);
958 if (hw->mac.type == I40E_MAC_VF || hw->mac.type == I40E_MAC_X722_VF) {
959 struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(adapter);
962 struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(adapter);
966 #define I40E_DEV_PRIVATE_TO_MAIN_VSI(adapter) \
967 i40e_get_vsi_from_adapter((struct i40e_adapter *)adapter)
970 #define I40E_VSI_TO_HW(vsi) \
971 (&(((struct i40e_vsi *)vsi)->adapter->hw))
972 #define I40E_VSI_TO_PF(vsi) \
973 (&(((struct i40e_vsi *)vsi)->adapter->pf))
974 #define I40E_VSI_TO_VF(vsi) \
975 (&(((struct i40e_vsi *)vsi)->adapter->vf))
976 #define I40E_VSI_TO_DEV_DATA(vsi) \
977 (((struct i40e_vsi *)vsi)->adapter->pf.dev_data)
978 #define I40E_VSI_TO_ETH_DEV(vsi) \
979 (((struct i40e_vsi *)vsi)->adapter->eth_dev)
982 #define I40E_PF_TO_HW(pf) \
983 (&(((struct i40e_pf *)pf)->adapter->hw))
984 #define I40E_PF_TO_ADAPTER(pf) \
985 ((struct i40e_adapter *)pf->adapter)
988 #define I40E_VF_TO_HW(vf) \
989 (&(((struct i40e_vf *)vf)->adapter->hw))
992 i40e_init_adminq_parameter(struct i40e_hw *hw)
994 hw->aq.num_arq_entries = I40E_AQ_LEN;
995 hw->aq.num_asq_entries = I40E_AQ_LEN;
996 hw->aq.arq_buf_size = I40E_AQ_BUF_SZ;
997 hw->aq.asq_buf_size = I40E_AQ_BUF_SZ;
1001 i40e_align_floor(int n)
1005 return 1 << (sizeof(n) * CHAR_BIT - 1 - __builtin_clz(n));
1008 static inline uint16_t
1009 i40e_calc_itr_interval(int16_t interval)
1011 if (interval < 0 || interval > I40E_QUEUE_ITR_INTERVAL_MAX)
1012 interval = I40E_QUEUE_ITR_INTERVAL_DEFAULT;
1014 /* Convert to hardware count, as writing each 1 represents 2 us */
1015 return interval / 2;
1018 #define I40E_VALID_FLOW(flow_type) \
1019 ((flow_type) == RTE_ETH_FLOW_FRAG_IPV4 || \
1020 (flow_type) == RTE_ETH_FLOW_NONFRAG_IPV4_TCP || \
1021 (flow_type) == RTE_ETH_FLOW_NONFRAG_IPV4_UDP || \
1022 (flow_type) == RTE_ETH_FLOW_NONFRAG_IPV4_SCTP || \
1023 (flow_type) == RTE_ETH_FLOW_NONFRAG_IPV4_OTHER || \
1024 (flow_type) == RTE_ETH_FLOW_FRAG_IPV6 || \
1025 (flow_type) == RTE_ETH_FLOW_NONFRAG_IPV6_TCP || \
1026 (flow_type) == RTE_ETH_FLOW_NONFRAG_IPV6_UDP || \
1027 (flow_type) == RTE_ETH_FLOW_NONFRAG_IPV6_SCTP || \
1028 (flow_type) == RTE_ETH_FLOW_NONFRAG_IPV6_OTHER || \
1029 (flow_type) == RTE_ETH_FLOW_L2_PAYLOAD)
1031 #define I40E_VALID_PCTYPE_X722(pctype) \
1032 ((pctype) == I40E_FILTER_PCTYPE_FRAG_IPV4 || \
1033 (pctype) == I40E_FILTER_PCTYPE_NONF_IPV4_TCP || \
1034 (pctype) == I40E_FILTER_PCTYPE_NONF_IPV4_TCP_SYN_NO_ACK || \
1035 (pctype) == I40E_FILTER_PCTYPE_NONF_IPV4_UDP || \
1036 (pctype) == I40E_FILTER_PCTYPE_NONF_UNICAST_IPV4_UDP || \
1037 (pctype) == I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV4_UDP || \
1038 (pctype) == I40E_FILTER_PCTYPE_NONF_IPV4_SCTP || \
1039 (pctype) == I40E_FILTER_PCTYPE_NONF_IPV4_OTHER || \
1040 (pctype) == I40E_FILTER_PCTYPE_FRAG_IPV6 || \
1041 (pctype) == I40E_FILTER_PCTYPE_NONF_IPV6_UDP || \
1042 (pctype) == I40E_FILTER_PCTYPE_NONF_UNICAST_IPV6_UDP || \
1043 (pctype) == I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV6_UDP || \
1044 (pctype) == I40E_FILTER_PCTYPE_NONF_IPV6_TCP || \
1045 (pctype) == I40E_FILTER_PCTYPE_NONF_IPV6_TCP_SYN_NO_ACK || \
1046 (pctype) == I40E_FILTER_PCTYPE_NONF_IPV6_SCTP || \
1047 (pctype) == I40E_FILTER_PCTYPE_NONF_IPV6_OTHER || \
1048 (pctype) == I40E_FILTER_PCTYPE_L2_PAYLOAD)
1050 #define I40E_VALID_PCTYPE(pctype) \
1051 ((pctype) == I40E_FILTER_PCTYPE_FRAG_IPV4 || \
1052 (pctype) == I40E_FILTER_PCTYPE_NONF_IPV4_TCP || \
1053 (pctype) == I40E_FILTER_PCTYPE_NONF_IPV4_UDP || \
1054 (pctype) == I40E_FILTER_PCTYPE_NONF_IPV4_SCTP || \
1055 (pctype) == I40E_FILTER_PCTYPE_NONF_IPV4_OTHER || \
1056 (pctype) == I40E_FILTER_PCTYPE_FRAG_IPV6 || \
1057 (pctype) == I40E_FILTER_PCTYPE_NONF_IPV6_UDP || \
1058 (pctype) == I40E_FILTER_PCTYPE_NONF_IPV6_TCP || \
1059 (pctype) == I40E_FILTER_PCTYPE_NONF_IPV6_SCTP || \
1060 (pctype) == I40E_FILTER_PCTYPE_NONF_IPV6_OTHER || \
1061 (pctype) == I40E_FILTER_PCTYPE_L2_PAYLOAD)
1063 #define I40E_PHY_TYPE_SUPPORT_40G(phy_type) \
1064 (((phy_type) & I40E_CAP_PHY_TYPE_40GBASE_KR4) || \
1065 ((phy_type) & I40E_CAP_PHY_TYPE_40GBASE_CR4_CU) || \
1066 ((phy_type) & I40E_CAP_PHY_TYPE_40GBASE_AOC) || \
1067 ((phy_type) & I40E_CAP_PHY_TYPE_40GBASE_CR4) || \
1068 ((phy_type) & I40E_CAP_PHY_TYPE_40GBASE_SR4) || \
1069 ((phy_type) & I40E_CAP_PHY_TYPE_40GBASE_LR4))
1071 #define I40E_PHY_TYPE_SUPPORT_25G(phy_type) \
1072 (((phy_type) & I40E_CAP_PHY_TYPE_25GBASE_KR) || \
1073 ((phy_type) & I40E_CAP_PHY_TYPE_25GBASE_CR) || \
1074 ((phy_type) & I40E_CAP_PHY_TYPE_25GBASE_SR) || \
1075 ((phy_type) & I40E_CAP_PHY_TYPE_25GBASE_LR))
1077 #endif /* _I40E_ETHDEV_H_ */