4 * Copyright(c) 2010-2015 Intel Corporation. All rights reserved.
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
11 * * Redistributions of source code must retain the above copyright
12 * notice, this list of conditions and the following disclaimer.
13 * * Redistributions in binary form must reproduce the above copyright
14 * notice, this list of conditions and the following disclaimer in
15 * the documentation and/or other materials provided with the
17 * * Neither the name of Intel Corporation nor the names of its
18 * contributors may be used to endorse or promote products derived
19 * from this software without specific prior written permission.
21 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
22 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
23 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
24 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
25 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
26 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
27 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
31 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
34 #include <sys/queue.h>
42 #include <rte_ether.h>
43 #include <rte_ethdev.h>
45 #include <rte_memzone.h>
46 #include <rte_malloc.h>
53 #include "i40e_logs.h"
54 #include "base/i40e_type.h"
55 #include "i40e_ethdev.h"
56 #include "i40e_rxtx.h"
58 #define I40E_FDIR_MZ_NAME "FDIR_MEMZONE"
60 #define IPV6_ADDR_LEN 16
63 #define I40E_FDIR_PKT_LEN 512
64 #define I40E_FDIR_IP_DEFAULT_LEN 420
65 #define I40E_FDIR_IP_DEFAULT_TTL 0x40
66 #define I40E_FDIR_IP_DEFAULT_VERSION_IHL 0x45
67 #define I40E_FDIR_TCP_DEFAULT_DATAOFF 0x50
68 #define I40E_FDIR_IPv6_DEFAULT_VTC_FLOW 0x60300000
69 #define I40E_FDIR_IPv6_DEFAULT_HOP_LIMITS 0xFF
70 #define I40E_FDIR_IPv6_PAYLOAD_LEN 380
71 #define I40E_FDIR_UDP_DEFAULT_LEN 400
73 /* Wait count and interval for fdir filter programming */
74 #define I40E_FDIR_WAIT_COUNT 10
75 #define I40E_FDIR_WAIT_INTERVAL_US 1000
77 /* Wait count and interval for fdir filter flush */
78 #define I40E_FDIR_FLUSH_RETRY 50
79 #define I40E_FDIR_FLUSH_INTERVAL_MS 5
81 #define I40E_COUNTER_PF 2
82 /* Statistic counter index for one pf */
83 #define I40E_COUNTER_INDEX_FDIR(pf_id) (0 + (pf_id) * I40E_COUNTER_PF)
84 #define I40E_MAX_FLX_SOURCE_OFF 480
85 #define I40E_FLX_OFFSET_IN_FIELD_VECTOR 50
87 #define NONUSE_FLX_PIT_DEST_OFF 63
88 #define NONUSE_FLX_PIT_FSIZE 1
89 #define MK_FLX_PIT(src_offset, fsize, dst_offset) ( \
90 (((src_offset) << I40E_PRTQF_FLX_PIT_SOURCE_OFF_SHIFT) & \
91 I40E_PRTQF_FLX_PIT_SOURCE_OFF_MASK) | \
92 (((fsize) << I40E_PRTQF_FLX_PIT_FSIZE_SHIFT) & \
93 I40E_PRTQF_FLX_PIT_FSIZE_MASK) | \
94 ((((dst_offset) + I40E_FLX_OFFSET_IN_FIELD_VECTOR) << \
95 I40E_PRTQF_FLX_PIT_DEST_OFF_SHIFT) & \
96 I40E_PRTQF_FLX_PIT_DEST_OFF_MASK))
98 #define I40E_FDIR_FLOWS ( \
99 (1 << RTE_ETH_FLOW_FRAG_IPV4) | \
100 (1 << RTE_ETH_FLOW_NONFRAG_IPV4_UDP) | \
101 (1 << RTE_ETH_FLOW_NONFRAG_IPV4_TCP) | \
102 (1 << RTE_ETH_FLOW_NONFRAG_IPV4_SCTP) | \
103 (1 << RTE_ETH_FLOW_NONFRAG_IPV4_OTHER) | \
104 (1 << RTE_ETH_FLOW_FRAG_IPV6) | \
105 (1 << RTE_ETH_FLOW_NONFRAG_IPV6_UDP) | \
106 (1 << RTE_ETH_FLOW_NONFRAG_IPV6_TCP) | \
107 (1 << RTE_ETH_FLOW_NONFRAG_IPV6_SCTP) | \
108 (1 << RTE_ETH_FLOW_NONFRAG_IPV6_OTHER) | \
109 (1 << RTE_ETH_FLOW_L2_PAYLOAD))
111 #define I40E_FLEX_WORD_MASK(off) (0x80 >> (off))
113 static int i40e_fdir_rx_queue_init(struct i40e_rx_queue *rxq);
114 static int i40e_check_fdir_flex_conf(
115 const struct rte_eth_fdir_flex_conf *conf);
116 static void i40e_set_flx_pld_cfg(struct i40e_pf *pf,
117 const struct rte_eth_flex_payload_cfg *cfg);
118 static void i40e_set_flex_mask_on_pctype(struct i40e_pf *pf,
119 enum i40e_filter_pctype pctype,
120 const struct rte_eth_fdir_flex_mask *mask_cfg);
121 static int i40e_fdir_construct_pkt(struct i40e_pf *pf,
122 const struct rte_eth_fdir_input *fdir_input,
123 unsigned char *raw_pkt);
124 static int i40e_add_del_fdir_filter(struct rte_eth_dev *dev,
125 const struct rte_eth_fdir_filter *filter,
127 static int i40e_fdir_filter_programming(struct i40e_pf *pf,
128 enum i40e_filter_pctype pctype,
129 const struct rte_eth_fdir_filter *filter,
131 static int i40e_fdir_flush(struct rte_eth_dev *dev);
132 static void i40e_fdir_info_get(struct rte_eth_dev *dev,
133 struct rte_eth_fdir_info *fdir);
134 static void i40e_fdir_stats_get(struct rte_eth_dev *dev,
135 struct rte_eth_fdir_stats *stat);
138 i40e_fdir_rx_queue_init(struct i40e_rx_queue *rxq)
140 struct i40e_hw *hw = I40E_VSI_TO_HW(rxq->vsi);
141 struct i40e_hmc_obj_rxq rx_ctx;
142 int err = I40E_SUCCESS;
144 memset(&rx_ctx, 0, sizeof(struct i40e_hmc_obj_rxq));
145 /* Init the RX queue in hardware */
146 rx_ctx.dbuff = I40E_RXBUF_SZ_1024 >> I40E_RXQ_CTX_DBUFF_SHIFT;
148 rx_ctx.base = rxq->rx_ring_phys_addr / I40E_QUEUE_BASE_ADDR_UNIT;
149 rx_ctx.qlen = rxq->nb_rx_desc;
150 #ifndef RTE_LIBRTE_I40E_16BYTE_RX_DESC
153 rx_ctx.dtype = i40e_header_split_none;
154 rx_ctx.hsplit_0 = I40E_HEADER_SPLIT_NONE;
155 rx_ctx.rxmax = ETHER_MAX_LEN;
156 rx_ctx.tphrdesc_ena = 1;
157 rx_ctx.tphwdesc_ena = 1;
158 rx_ctx.tphdata_ena = 1;
159 rx_ctx.tphhead_ena = 1;
160 rx_ctx.lrxqthresh = 2;
166 err = i40e_clear_lan_rx_queue_context(hw, rxq->reg_idx);
167 if (err != I40E_SUCCESS) {
168 PMD_DRV_LOG(ERR, "Failed to clear FDIR RX queue context.");
171 err = i40e_set_lan_rx_queue_context(hw, rxq->reg_idx, &rx_ctx);
172 if (err != I40E_SUCCESS) {
173 PMD_DRV_LOG(ERR, "Failed to set FDIR RX queue context.");
176 rxq->qrx_tail = hw->hw_addr +
177 I40E_QRX_TAIL(rxq->vsi->base_queue);
180 /* Init the RX tail regieter. */
181 I40E_PCI_REG_WRITE(rxq->qrx_tail, 0);
182 I40E_PCI_REG_WRITE(rxq->qrx_tail, rxq->nb_rx_desc - 1);
188 * i40e_fdir_setup - reserve and initialize the Flow Director resources
189 * @pf: board private structure
192 i40e_fdir_setup(struct i40e_pf *pf)
194 struct i40e_hw *hw = I40E_PF_TO_HW(pf);
195 struct i40e_vsi *vsi;
196 int err = I40E_SUCCESS;
197 char z_name[RTE_MEMZONE_NAMESIZE];
198 const struct rte_memzone *mz = NULL;
199 struct rte_eth_dev *eth_dev = pf->adapter->eth_dev;
201 if ((pf->flags & I40E_FLAG_FDIR) == 0) {
202 PMD_INIT_LOG(ERR, "HW doesn't support FDIR");
203 return I40E_NOT_SUPPORTED;
206 PMD_DRV_LOG(INFO, "FDIR HW Capabilities: num_filters_guaranteed = %u,"
207 " num_filters_best_effort = %u.",
208 hw->func_caps.fd_filters_guaranteed,
209 hw->func_caps.fd_filters_best_effort);
211 vsi = pf->fdir.fdir_vsi;
213 PMD_DRV_LOG(INFO, "FDIR initialization has been done.");
216 /* make new FDIR VSI */
217 vsi = i40e_vsi_setup(pf, I40E_VSI_FDIR, pf->main_vsi, 0);
219 PMD_DRV_LOG(ERR, "Couldn't create FDIR VSI.");
220 return I40E_ERR_NO_AVAILABLE_VSI;
222 pf->fdir.fdir_vsi = vsi;
224 /*Fdir tx queue setup*/
225 err = i40e_fdir_setup_tx_resources(pf);
227 PMD_DRV_LOG(ERR, "Failed to setup FDIR TX resources.");
231 /*Fdir rx queue setup*/
232 err = i40e_fdir_setup_rx_resources(pf);
234 PMD_DRV_LOG(ERR, "Failed to setup FDIR RX resources.");
238 err = i40e_tx_queue_init(pf->fdir.txq);
240 PMD_DRV_LOG(ERR, "Failed to do FDIR TX initialization.");
244 /* need switch on before dev start*/
245 err = i40e_switch_tx_queue(hw, vsi->base_queue, TRUE);
247 PMD_DRV_LOG(ERR, "Failed to do fdir TX switch on.");
251 /* Init the rx queue in hardware */
252 err = i40e_fdir_rx_queue_init(pf->fdir.rxq);
254 PMD_DRV_LOG(ERR, "Failed to do FDIR RX initialization.");
258 /* switch on rx queue */
259 err = i40e_switch_rx_queue(hw, vsi->base_queue, TRUE);
261 PMD_DRV_LOG(ERR, "Failed to do FDIR RX switch on.");
265 /* reserve memory for the fdir programming packet */
266 snprintf(z_name, sizeof(z_name), "%s_%s_%d",
267 eth_dev->driver->pci_drv.name,
269 eth_dev->data->port_id);
270 mz = i40e_memzone_reserve(z_name, I40E_FDIR_PKT_LEN, SOCKET_ID_ANY);
272 PMD_DRV_LOG(ERR, "Cannot init memzone for "
273 "flow director program packet.");
274 err = I40E_ERR_NO_MEMORY;
277 pf->fdir.prg_pkt = mz->addr;
278 #ifdef RTE_LIBRTE_XEN_DOM0
279 pf->fdir.dma_addr = rte_mem_phy2mch(mz->memseg_id, mz->phys_addr);
281 pf->fdir.dma_addr = (uint64_t)mz->phys_addr;
283 pf->fdir.match_counter_index = I40E_COUNTER_INDEX_FDIR(hw->pf_id);
284 PMD_DRV_LOG(INFO, "FDIR setup successfully, with programming queue %u.",
289 i40e_dev_rx_queue_release(pf->fdir.rxq);
292 i40e_dev_tx_queue_release(pf->fdir.txq);
295 i40e_vsi_release(vsi);
296 pf->fdir.fdir_vsi = NULL;
301 * i40e_fdir_teardown - release the Flow Director resources
302 * @pf: board private structure
305 i40e_fdir_teardown(struct i40e_pf *pf)
307 struct i40e_hw *hw = I40E_PF_TO_HW(pf);
308 struct i40e_vsi *vsi;
310 vsi = pf->fdir.fdir_vsi;
313 i40e_switch_tx_queue(hw, vsi->base_queue, FALSE);
314 i40e_switch_rx_queue(hw, vsi->base_queue, FALSE);
315 i40e_dev_rx_queue_release(pf->fdir.rxq);
317 i40e_dev_tx_queue_release(pf->fdir.txq);
319 i40e_vsi_release(vsi);
320 pf->fdir.fdir_vsi = NULL;
323 /* check whether the flow director table in empty */
325 i40e_fdir_empty(struct i40e_hw *hw)
327 uint32_t guarant_cnt, best_cnt;
329 guarant_cnt = (uint32_t)((I40E_READ_REG(hw, I40E_PFQF_FDSTAT) &
330 I40E_PFQF_FDSTAT_GUARANT_CNT_MASK) >>
331 I40E_PFQF_FDSTAT_GUARANT_CNT_SHIFT);
332 best_cnt = (uint32_t)((I40E_READ_REG(hw, I40E_PFQF_FDSTAT) &
333 I40E_PFQF_FDSTAT_BEST_CNT_MASK) >>
334 I40E_PFQF_FDSTAT_BEST_CNT_SHIFT);
335 if (best_cnt + guarant_cnt > 0)
342 * Initialize the configuration about bytes stream extracted as flexible payload
346 i40e_init_flx_pld(struct i40e_pf *pf)
348 struct i40e_hw *hw = I40E_PF_TO_HW(pf);
353 * Define the bytes stream extracted as flexible payload in
354 * field vector. By default, select 8 words from the beginning
355 * of payload as flexible payload.
357 for (i = I40E_FLXPLD_L2_IDX; i < I40E_MAX_FLXPLD_LAYER; i++) {
358 index = i * I40E_MAX_FLXPLD_FIED;
359 pf->fdir.flex_set[index].src_offset = 0;
360 pf->fdir.flex_set[index].size = I40E_FDIR_MAX_FLEXWORD_NUM;
361 pf->fdir.flex_set[index].dst_offset = 0;
362 I40E_WRITE_REG(hw, I40E_PRTQF_FLX_PIT(index), 0x0000C900);
364 I40E_PRTQF_FLX_PIT(index + 1), 0x0000FC29);/*non-used*/
366 I40E_PRTQF_FLX_PIT(index + 2), 0x0000FC2A);/*non-used*/
369 /* initialize the masks */
370 for (pctype = I40E_FILTER_PCTYPE_NONF_IPV4_UDP;
371 pctype <= I40E_FILTER_PCTYPE_L2_PAYLOAD; pctype++) {
372 if (!I40E_VALID_PCTYPE((enum i40e_filter_pctype)pctype))
374 pf->fdir.flex_mask[pctype].word_mask = 0;
375 I40E_WRITE_REG(hw, I40E_PRTQF_FD_FLXINSET(pctype), 0);
376 for (i = 0; i < I40E_FDIR_BITMASK_NUM_WORD; i++) {
377 pf->fdir.flex_mask[pctype].bitmask[i].offset = 0;
378 pf->fdir.flex_mask[pctype].bitmask[i].mask = 0;
379 I40E_WRITE_REG(hw, I40E_PRTQF_FD_MSK(pctype, i), 0);
384 #define I40E_WORD(hi, lo) (uint16_t)((((hi) << 8) & 0xFF00) | ((lo) & 0xFF))
386 #define I40E_VALIDATE_FLEX_PIT(flex_pit1, flex_pit2) do { \
387 if ((flex_pit2).src_offset < \
388 (flex_pit1).src_offset + (flex_pit1).size) { \
389 PMD_DRV_LOG(ERR, "src_offset should be not" \
390 " less than than previous offset" \
391 " + previous FSIZE."); \
397 * i40e_srcoff_to_flx_pit - transform the src_offset into flex_pit structure,
398 * and the flex_pit will be sorted by it's src_offset value
400 static inline uint16_t
401 i40e_srcoff_to_flx_pit(const uint16_t *src_offset,
402 struct i40e_fdir_flex_pit *flex_pit)
404 uint16_t src_tmp, size, num = 0;
405 uint16_t i, k, j = 0;
407 while (j < I40E_FDIR_MAX_FLEX_LEN) {
409 for (; j < I40E_FDIR_MAX_FLEX_LEN - 1; j++) {
410 if (src_offset[j + 1] == src_offset[j] + 1)
415 src_tmp = src_offset[j] + 1 - size;
416 /* the flex_pit need to be sort by src_offset */
417 for (i = 0; i < num; i++) {
418 if (src_tmp < flex_pit[i].src_offset)
421 /* if insert required, move backward */
422 for (k = num; k > i; k--)
423 flex_pit[k] = flex_pit[k - 1];
425 flex_pit[i].dst_offset = j + 1 - size;
426 flex_pit[i].src_offset = src_tmp;
427 flex_pit[i].size = size;
434 /* i40e_check_fdir_flex_payload -check flex payload configuration arguments */
436 i40e_check_fdir_flex_payload(const struct rte_eth_flex_payload_cfg *flex_cfg)
438 struct i40e_fdir_flex_pit flex_pit[I40E_FDIR_MAX_FLEX_LEN];
441 for (i = 0; i < I40E_FDIR_MAX_FLEX_LEN; i++) {
442 if (flex_cfg->src_offset[i] >= I40E_MAX_FLX_SOURCE_OFF) {
443 PMD_DRV_LOG(ERR, "exceeds maxmial payload limit.");
448 memset(flex_pit, 0, sizeof(flex_pit));
449 num = i40e_srcoff_to_flx_pit(flex_cfg->src_offset, flex_pit);
450 if (num > I40E_MAX_FLXPLD_FIED) {
451 PMD_DRV_LOG(ERR, "exceeds maxmial number of flex fields.");
454 for (i = 0; i < num; i++) {
455 if (flex_pit[i].size & 0x01 || flex_pit[i].dst_offset & 0x01 ||
456 flex_pit[i].src_offset & 0x01) {
457 PMD_DRV_LOG(ERR, "flexpayload should be measured"
462 I40E_VALIDATE_FLEX_PIT(flex_pit[i], flex_pit[i + 1]);
468 * i40e_check_fdir_flex_conf -check if the flex payload and mask configuration
469 * arguments are valid
472 i40e_check_fdir_flex_conf(const struct rte_eth_fdir_flex_conf *conf)
474 const struct rte_eth_flex_payload_cfg *flex_cfg;
475 const struct rte_eth_fdir_flex_mask *flex_mask;
482 PMD_DRV_LOG(INFO, "NULL pointer.");
485 /* check flexible payload setting configuration */
486 if (conf->nb_payloads > RTE_ETH_L4_PAYLOAD) {
487 PMD_DRV_LOG(ERR, "invalid number of payload setting.");
490 for (i = 0; i < conf->nb_payloads; i++) {
491 flex_cfg = &conf->flex_set[i];
492 if (flex_cfg->type > RTE_ETH_L4_PAYLOAD) {
493 PMD_DRV_LOG(ERR, "invalid payload type.");
496 ret = i40e_check_fdir_flex_payload(flex_cfg);
498 PMD_DRV_LOG(ERR, "invalid flex payload arguments.");
503 /* check flex mask setting configuration */
504 if (conf->nb_flexmasks >= RTE_ETH_FLOW_MAX) {
505 PMD_DRV_LOG(ERR, "invalid number of flex masks.");
508 for (i = 0; i < conf->nb_flexmasks; i++) {
509 flex_mask = &conf->flex_mask[i];
510 if (!I40E_VALID_FLOW(flex_mask->flow_type)) {
511 PMD_DRV_LOG(WARNING, "invalid flow type.");
515 for (j = 0; j < I40E_FDIR_MAX_FLEX_LEN; j += sizeof(uint16_t)) {
516 mask_tmp = I40E_WORD(flex_mask->mask[j],
517 flex_mask->mask[j + 1]);
518 if (mask_tmp != 0x0 && mask_tmp != UINT16_MAX) {
520 if (nb_bitmask > I40E_FDIR_BITMASK_NUM_WORD) {
521 PMD_DRV_LOG(ERR, " exceed maximal"
522 " number of bitmasks.");
532 * i40e_set_flx_pld_cfg -configure the rule how bytes stream is extracted as flexible payload
533 * @pf: board private structure
534 * @cfg: the rule how bytes stream is extracted as flexible payload
537 i40e_set_flx_pld_cfg(struct i40e_pf *pf,
538 const struct rte_eth_flex_payload_cfg *cfg)
540 struct i40e_hw *hw = I40E_PF_TO_HW(pf);
541 struct i40e_fdir_flex_pit flex_pit[I40E_MAX_FLXPLD_FIED];
543 uint16_t num, min_next_off; /* in words */
544 uint8_t field_idx = 0;
545 uint8_t layer_idx = 0;
548 if (cfg->type == RTE_ETH_L2_PAYLOAD)
549 layer_idx = I40E_FLXPLD_L2_IDX;
550 else if (cfg->type == RTE_ETH_L3_PAYLOAD)
551 layer_idx = I40E_FLXPLD_L3_IDX;
552 else if (cfg->type == RTE_ETH_L4_PAYLOAD)
553 layer_idx = I40E_FLXPLD_L4_IDX;
555 memset(flex_pit, 0, sizeof(flex_pit));
556 num = i40e_srcoff_to_flx_pit(cfg->src_offset, flex_pit);
558 for (i = 0; i < RTE_MIN(num, RTE_DIM(flex_pit)); i++) {
559 field_idx = layer_idx * I40E_MAX_FLXPLD_FIED + i;
560 /* record the info in fdir structure */
561 pf->fdir.flex_set[field_idx].src_offset =
562 flex_pit[i].src_offset / sizeof(uint16_t);
563 pf->fdir.flex_set[field_idx].size =
564 flex_pit[i].size / sizeof(uint16_t);
565 pf->fdir.flex_set[field_idx].dst_offset =
566 flex_pit[i].dst_offset / sizeof(uint16_t);
567 flx_pit = MK_FLX_PIT(pf->fdir.flex_set[field_idx].src_offset,
568 pf->fdir.flex_set[field_idx].size,
569 pf->fdir.flex_set[field_idx].dst_offset);
571 I40E_WRITE_REG(hw, I40E_PRTQF_FLX_PIT(field_idx), flx_pit);
573 min_next_off = pf->fdir.flex_set[field_idx].src_offset +
574 pf->fdir.flex_set[field_idx].size;
576 for (; i < I40E_MAX_FLXPLD_FIED; i++) {
577 /* set the non-used register obeying register's constrain */
578 flx_pit = MK_FLX_PIT(min_next_off, NONUSE_FLX_PIT_FSIZE,
579 NONUSE_FLX_PIT_DEST_OFF);
581 I40E_PRTQF_FLX_PIT(layer_idx * I40E_MAX_FLXPLD_FIED + i),
588 * i40e_set_flex_mask_on_pctype - configure the mask on flexible payload
589 * @pf: board private structure
590 * @pctype: packet classify type
591 * @flex_masks: mask for flexible payload
594 i40e_set_flex_mask_on_pctype(struct i40e_pf *pf,
595 enum i40e_filter_pctype pctype,
596 const struct rte_eth_fdir_flex_mask *mask_cfg)
598 struct i40e_hw *hw = I40E_PF_TO_HW(pf);
599 struct i40e_fdir_flex_mask *flex_mask;
600 uint32_t flxinset, fd_mask;
602 uint8_t i, nb_bitmask = 0;
604 flex_mask = &pf->fdir.flex_mask[pctype];
605 memset(flex_mask, 0, sizeof(struct i40e_fdir_flex_mask));
606 for (i = 0; i < I40E_FDIR_MAX_FLEX_LEN; i += sizeof(uint16_t)) {
607 mask_tmp = I40E_WORD(mask_cfg->mask[i], mask_cfg->mask[i + 1]);
608 if (mask_tmp != 0x0) {
609 flex_mask->word_mask |=
610 I40E_FLEX_WORD_MASK(i / sizeof(uint16_t));
611 if (mask_tmp != UINT16_MAX) {
613 flex_mask->bitmask[nb_bitmask].mask = ~mask_tmp;
614 flex_mask->bitmask[nb_bitmask].offset =
615 i / sizeof(uint16_t);
620 /* write mask to hw */
621 flxinset = (flex_mask->word_mask <<
622 I40E_PRTQF_FD_FLXINSET_INSET_SHIFT) &
623 I40E_PRTQF_FD_FLXINSET_INSET_MASK;
624 I40E_WRITE_REG(hw, I40E_PRTQF_FD_FLXINSET(pctype), flxinset);
626 for (i = 0; i < nb_bitmask; i++) {
627 fd_mask = (flex_mask->bitmask[i].mask <<
628 I40E_PRTQF_FD_MSK_MASK_SHIFT) &
629 I40E_PRTQF_FD_MSK_MASK_MASK;
630 fd_mask |= ((flex_mask->bitmask[i].offset +
631 I40E_FLX_OFFSET_IN_FIELD_VECTOR) <<
632 I40E_PRTQF_FD_MSK_OFFSET_SHIFT) &
633 I40E_PRTQF_FD_MSK_OFFSET_MASK;
634 I40E_WRITE_REG(hw, I40E_PRTQF_FD_MSK(pctype, i), fd_mask);
639 * Configure flow director related setting
642 i40e_fdir_configure(struct rte_eth_dev *dev)
644 struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
645 struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
646 struct rte_eth_fdir_flex_conf *conf;
647 enum i40e_filter_pctype pctype;
653 * configuration need to be done before
654 * flow director filters are added
655 * If filters exist, flush them.
657 if (i40e_fdir_empty(hw) < 0) {
658 ret = i40e_fdir_flush(dev);
660 PMD_DRV_LOG(ERR, "failed to flush fdir table.");
665 /* enable FDIR filter */
666 val = I40E_READ_REG(hw, I40E_PFQF_CTL_0);
667 val |= I40E_PFQF_CTL_0_FD_ENA_MASK;
668 I40E_WRITE_REG(hw, I40E_PFQF_CTL_0, val);
670 i40e_init_flx_pld(pf); /* set flex config to default value */
672 conf = &dev->data->dev_conf.fdir_conf.flex_conf;
673 ret = i40e_check_fdir_flex_conf(conf);
675 PMD_DRV_LOG(ERR, " invalid configuration arguments.");
678 /* configure flex payload */
679 for (i = 0; i < conf->nb_payloads; i++)
680 i40e_set_flx_pld_cfg(pf, &conf->flex_set[i]);
681 /* configure flex mask*/
682 for (i = 0; i < conf->nb_flexmasks; i++) {
683 pctype = i40e_flowtype_to_pctype(conf->flex_mask[i].flow_type);
684 i40e_set_flex_mask_on_pctype(pf, pctype, &conf->flex_mask[i]);
691 i40e_fdir_fill_eth_ip_head(const struct rte_eth_fdir_input *fdir_input,
692 unsigned char *raw_pkt)
694 struct ether_hdr *ether = (struct ether_hdr *)raw_pkt;
696 struct ipv6_hdr *ip6;
697 static const uint8_t next_proto[] = {
698 [RTE_ETH_FLOW_FRAG_IPV4] = IPPROTO_IP,
699 [RTE_ETH_FLOW_NONFRAG_IPV4_TCP] = IPPROTO_TCP,
700 [RTE_ETH_FLOW_NONFRAG_IPV4_UDP] = IPPROTO_UDP,
701 [RTE_ETH_FLOW_NONFRAG_IPV4_SCTP] = IPPROTO_SCTP,
702 [RTE_ETH_FLOW_NONFRAG_IPV4_OTHER] = IPPROTO_IP,
703 [RTE_ETH_FLOW_FRAG_IPV6] = IPPROTO_NONE,
704 [RTE_ETH_FLOW_NONFRAG_IPV6_TCP] = IPPROTO_TCP,
705 [RTE_ETH_FLOW_NONFRAG_IPV6_UDP] = IPPROTO_UDP,
706 [RTE_ETH_FLOW_NONFRAG_IPV6_SCTP] = IPPROTO_SCTP,
707 [RTE_ETH_FLOW_NONFRAG_IPV6_OTHER] = IPPROTO_NONE,
710 switch (fdir_input->flow_type) {
711 case RTE_ETH_FLOW_L2_PAYLOAD:
712 ether->ether_type = fdir_input->flow.l2_flow.ether_type;
714 case RTE_ETH_FLOW_NONFRAG_IPV4_TCP:
715 case RTE_ETH_FLOW_NONFRAG_IPV4_UDP:
716 case RTE_ETH_FLOW_NONFRAG_IPV4_SCTP:
717 case RTE_ETH_FLOW_NONFRAG_IPV4_OTHER:
718 case RTE_ETH_FLOW_FRAG_IPV4:
719 ip = (struct ipv4_hdr *)(raw_pkt + sizeof(struct ether_hdr));
721 ether->ether_type = rte_cpu_to_be_16(ETHER_TYPE_IPv4);
722 ip->version_ihl = I40E_FDIR_IP_DEFAULT_VERSION_IHL;
723 /* set len to by default */
724 ip->total_length = rte_cpu_to_be_16(I40E_FDIR_IP_DEFAULT_LEN);
725 ip->time_to_live = I40E_FDIR_IP_DEFAULT_TTL;
727 * The source and destination fields in the transmitted packet
728 * need to be presented in a reversed order with respect
729 * to the expected received packets.
731 ip->src_addr = fdir_input->flow.ip4_flow.dst_ip;
732 ip->dst_addr = fdir_input->flow.ip4_flow.src_ip;
733 ip->next_proto_id = next_proto[fdir_input->flow_type];
735 case RTE_ETH_FLOW_NONFRAG_IPV6_TCP:
736 case RTE_ETH_FLOW_NONFRAG_IPV6_UDP:
737 case RTE_ETH_FLOW_NONFRAG_IPV6_SCTP:
738 case RTE_ETH_FLOW_NONFRAG_IPV6_OTHER:
739 case RTE_ETH_FLOW_FRAG_IPV6:
740 ip6 = (struct ipv6_hdr *)(raw_pkt + sizeof(struct ether_hdr));
742 ether->ether_type = rte_cpu_to_be_16(ETHER_TYPE_IPv6);
744 rte_cpu_to_be_32(I40E_FDIR_IPv6_DEFAULT_VTC_FLOW);
746 rte_cpu_to_be_16(I40E_FDIR_IPv6_PAYLOAD_LEN);
747 ip6->hop_limits = I40E_FDIR_IPv6_DEFAULT_HOP_LIMITS;
750 * The source and destination fields in the transmitted packet
751 * need to be presented in a reversed order with respect
752 * to the expected received packets.
754 rte_memcpy(&(ip6->src_addr),
755 &(fdir_input->flow.ipv6_flow.dst_ip),
757 rte_memcpy(&(ip6->dst_addr),
758 &(fdir_input->flow.ipv6_flow.src_ip),
760 ip6->proto = next_proto[fdir_input->flow_type];
763 PMD_DRV_LOG(ERR, "unknown flow type %u.",
764 fdir_input->flow_type);
771 * i40e_fdir_construct_pkt - construct packet based on fields in input
772 * @pf: board private structure
773 * @fdir_input: input set of the flow director entry
774 * @raw_pkt: a packet to be constructed
777 i40e_fdir_construct_pkt(struct i40e_pf *pf,
778 const struct rte_eth_fdir_input *fdir_input,
779 unsigned char *raw_pkt)
781 unsigned char *payload, *ptr;
784 struct sctp_hdr *sctp;
785 uint8_t size, dst = 0;
786 uint8_t i, pit_idx, set_idx = I40E_FLXPLD_L4_IDX; /* use l4 by default*/
788 /* fill the ethernet and IP head */
789 i40e_fdir_fill_eth_ip_head(fdir_input, raw_pkt);
791 /* fill the L4 head */
792 switch (fdir_input->flow_type) {
793 case RTE_ETH_FLOW_NONFRAG_IPV4_UDP:
794 udp = (struct udp_hdr *)(raw_pkt + sizeof(struct ether_hdr) +
795 sizeof(struct ipv4_hdr));
796 payload = (unsigned char *)udp + sizeof(struct udp_hdr);
798 * The source and destination fields in the transmitted packet
799 * need to be presented in a reversed order with respect
800 * to the expected received packets.
802 udp->src_port = fdir_input->flow.udp4_flow.dst_port;
803 udp->dst_port = fdir_input->flow.udp4_flow.src_port;
804 udp->dgram_len = rte_cpu_to_be_16(I40E_FDIR_UDP_DEFAULT_LEN);
807 case RTE_ETH_FLOW_NONFRAG_IPV4_TCP:
808 tcp = (struct tcp_hdr *)(raw_pkt + sizeof(struct ether_hdr) +
809 sizeof(struct ipv4_hdr));
810 payload = (unsigned char *)tcp + sizeof(struct tcp_hdr);
812 * The source and destination fields in the transmitted packet
813 * need to be presented in a reversed order with respect
814 * to the expected received packets.
816 tcp->src_port = fdir_input->flow.tcp4_flow.dst_port;
817 tcp->dst_port = fdir_input->flow.tcp4_flow.src_port;
818 tcp->data_off = I40E_FDIR_TCP_DEFAULT_DATAOFF;
821 case RTE_ETH_FLOW_NONFRAG_IPV4_SCTP:
822 sctp = (struct sctp_hdr *)(raw_pkt + sizeof(struct ether_hdr) +
823 sizeof(struct ipv4_hdr));
824 payload = (unsigned char *)sctp + sizeof(struct sctp_hdr);
827 * The source and destination fields in the transmitted packet
828 * need to be presented in a reversed order with respect
829 * to the expected received packets.
831 sctp->src_port = fdir_input->flow.sctp4_flow.dst_port;
832 sctp->dst_port = fdir_input->flow.sctp4_flow.src_port;
834 sctp->tag = fdir_input->flow.sctp4_flow.verify_tag;
837 case RTE_ETH_FLOW_NONFRAG_IPV4_OTHER:
838 case RTE_ETH_FLOW_FRAG_IPV4:
839 payload = raw_pkt + sizeof(struct ether_hdr) +
840 sizeof(struct ipv4_hdr);
841 set_idx = I40E_FLXPLD_L3_IDX;
844 case RTE_ETH_FLOW_NONFRAG_IPV6_UDP:
845 udp = (struct udp_hdr *)(raw_pkt + sizeof(struct ether_hdr) +
846 sizeof(struct ipv6_hdr));
847 payload = (unsigned char *)udp + sizeof(struct udp_hdr);
849 * The source and destination fields in the transmitted packet
850 * need to be presented in a reversed order with respect
851 * to the expected received packets.
853 udp->src_port = fdir_input->flow.udp6_flow.dst_port;
854 udp->dst_port = fdir_input->flow.udp6_flow.src_port;
855 udp->dgram_len = rte_cpu_to_be_16(I40E_FDIR_IPv6_PAYLOAD_LEN);
858 case RTE_ETH_FLOW_NONFRAG_IPV6_TCP:
859 tcp = (struct tcp_hdr *)(raw_pkt + sizeof(struct ether_hdr) +
860 sizeof(struct ipv6_hdr));
861 payload = (unsigned char *)tcp + sizeof(struct tcp_hdr);
863 * The source and destination fields in the transmitted packet
864 * need to be presented in a reversed order with respect
865 * to the expected received packets.
867 tcp->data_off = I40E_FDIR_TCP_DEFAULT_DATAOFF;
868 tcp->src_port = fdir_input->flow.udp6_flow.dst_port;
869 tcp->dst_port = fdir_input->flow.udp6_flow.src_port;
872 case RTE_ETH_FLOW_NONFRAG_IPV6_SCTP:
873 sctp = (struct sctp_hdr *)(raw_pkt + sizeof(struct ether_hdr) +
874 sizeof(struct ipv6_hdr));
875 payload = (unsigned char *)sctp + sizeof(struct sctp_hdr);
878 * The source and destination fields in the transmitted packet
879 * need to be presented in a reversed order with respect
880 * to the expected received packets.
882 sctp->src_port = fdir_input->flow.sctp6_flow.dst_port;
883 sctp->dst_port = fdir_input->flow.sctp6_flow.src_port;
885 sctp->tag = fdir_input->flow.sctp6_flow.verify_tag;
888 case RTE_ETH_FLOW_NONFRAG_IPV6_OTHER:
889 case RTE_ETH_FLOW_FRAG_IPV6:
890 payload = raw_pkt + sizeof(struct ether_hdr) +
891 sizeof(struct ipv6_hdr);
892 set_idx = I40E_FLXPLD_L3_IDX;
894 case RTE_ETH_FLOW_L2_PAYLOAD:
895 payload = raw_pkt + sizeof(struct ether_hdr);
897 * ARP packet is a special case on which the payload
898 * starts after the whole ARP header
900 if (fdir_input->flow.l2_flow.ether_type ==
901 rte_cpu_to_be_16(ETHER_TYPE_ARP))
902 payload += sizeof(struct arp_hdr);
903 set_idx = I40E_FLXPLD_L2_IDX;
906 PMD_DRV_LOG(ERR, "unknown flow type %u.", fdir_input->flow_type);
910 /* fill the flexbytes to payload */
911 for (i = 0; i < I40E_MAX_FLXPLD_FIED; i++) {
912 pit_idx = set_idx * I40E_MAX_FLXPLD_FIED + i;
913 size = pf->fdir.flex_set[pit_idx].size;
916 dst = pf->fdir.flex_set[pit_idx].dst_offset * sizeof(uint16_t);
918 pf->fdir.flex_set[pit_idx].src_offset * sizeof(uint16_t);
919 (void)rte_memcpy(ptr,
920 &fdir_input->flow_ext.flexbytes[dst],
921 size * sizeof(uint16_t));
927 /* Construct the tx flags */
928 static inline uint64_t
929 i40e_build_ctob(uint32_t td_cmd,
934 return rte_cpu_to_le_64(I40E_TX_DESC_DTYPE_DATA |
935 ((uint64_t)td_cmd << I40E_TXD_QW1_CMD_SHIFT) |
936 ((uint64_t)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
937 ((uint64_t)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
938 ((uint64_t)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT));
942 * check the programming status descriptor in rx queue.
943 * done after Programming Flow Director is programmed on
947 i40e_check_fdir_programming_status(struct i40e_rx_queue *rxq)
949 volatile union i40e_rx_desc *rxdp;
956 rxdp = &rxq->rx_ring[rxq->rx_tail];
957 qword1 = rte_le_to_cpu_64(rxdp->wb.qword1.status_error_len);
958 rx_status = (qword1 & I40E_RXD_QW1_STATUS_MASK)
959 >> I40E_RXD_QW1_STATUS_SHIFT;
961 if (rx_status & (1 << I40E_RX_DESC_STATUS_DD_SHIFT)) {
962 len = qword1 >> I40E_RX_PROG_STATUS_DESC_LENGTH_SHIFT;
963 id = (qword1 & I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK) >>
964 I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT;
966 if (len == I40E_RX_PROG_STATUS_DESC_LENGTH &&
967 id == I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS) {
969 I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK) >>
970 I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT;
972 I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT)) {
973 PMD_DRV_LOG(ERR, "Failed to add FDIR filter"
974 " (FD_ID %u): programming status"
976 rxdp->wb.qword0.hi_dword.fd_id);
978 } else if (error == (0x1 <<
979 I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT)) {
980 PMD_DRV_LOG(ERR, "Failed to delete FDIR filter"
981 " (FD_ID %u): programming status"
983 rxdp->wb.qword0.hi_dword.fd_id);
986 PMD_DRV_LOG(ERR, "invalid programming status"
987 " reported, error = %u.", error);
989 PMD_DRV_LOG(ERR, "unknown programming status"
990 " reported, len = %d, id = %u.", len, id);
991 rxdp->wb.qword1.status_error_len = 0;
993 if (unlikely(rxq->rx_tail == rxq->nb_rx_desc))
1000 * i40e_add_del_fdir_filter - add or remove a flow director filter.
1001 * @pf: board private structure
1002 * @filter: fdir filter entry
1003 * @add: 0 - delete, 1 - add
1006 i40e_add_del_fdir_filter(struct rte_eth_dev *dev,
1007 const struct rte_eth_fdir_filter *filter,
1010 struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
1011 unsigned char *pkt = (unsigned char *)pf->fdir.prg_pkt;
1012 enum i40e_filter_pctype pctype;
1015 if (dev->data->dev_conf.fdir_conf.mode != RTE_FDIR_MODE_PERFECT) {
1016 PMD_DRV_LOG(ERR, "FDIR is not enabled, please"
1017 " check the mode in fdir_conf.");
1021 if (!I40E_VALID_FLOW(filter->input.flow_type)) {
1022 PMD_DRV_LOG(ERR, "invalid flow_type input.");
1025 if (filter->action.rx_queue >= pf->dev_data->nb_rx_queues) {
1026 PMD_DRV_LOG(ERR, "Invalid queue ID");
1030 memset(pkt, 0, I40E_FDIR_PKT_LEN);
1032 ret = i40e_fdir_construct_pkt(pf, &filter->input, pkt);
1034 PMD_DRV_LOG(ERR, "construct packet for fdir fails.");
1037 pctype = i40e_flowtype_to_pctype(filter->input.flow_type);
1038 ret = i40e_fdir_filter_programming(pf, pctype, filter, add);
1040 PMD_DRV_LOG(ERR, "fdir programming fails for PCTYPE(%u).",
1048 * i40e_fdir_filter_programming - Program a flow director filter rule.
1049 * Is done by Flow Director Programming Descriptor followed by packet
1050 * structure that contains the filter fields need to match.
1051 * @pf: board private structure
1053 * @filter: fdir filter entry
1054 * @add: 0 - delelet, 1 - add
1057 i40e_fdir_filter_programming(struct i40e_pf *pf,
1058 enum i40e_filter_pctype pctype,
1059 const struct rte_eth_fdir_filter *filter,
1062 struct i40e_tx_queue *txq = pf->fdir.txq;
1063 struct i40e_rx_queue *rxq = pf->fdir.rxq;
1064 const struct rte_eth_fdir_action *fdir_action = &filter->action;
1065 volatile struct i40e_tx_desc *txdp;
1066 volatile struct i40e_filter_program_desc *fdirdp;
1071 PMD_DRV_LOG(INFO, "filling filter programming descriptor.");
1072 fdirdp = (volatile struct i40e_filter_program_desc *)
1073 (&(txq->tx_ring[txq->tx_tail]));
1075 fdirdp->qindex_flex_ptype_vsi =
1076 rte_cpu_to_le_32((fdir_action->rx_queue <<
1077 I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
1078 I40E_TXD_FLTR_QW0_QINDEX_MASK);
1080 fdirdp->qindex_flex_ptype_vsi |=
1081 rte_cpu_to_le_32((fdir_action->flex_off <<
1082 I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT) &
1083 I40E_TXD_FLTR_QW0_FLEXOFF_MASK);
1085 fdirdp->qindex_flex_ptype_vsi |=
1086 rte_cpu_to_le_32((pctype <<
1087 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) &
1088 I40E_TXD_FLTR_QW0_PCTYPE_MASK);
1090 /* Use LAN VSI Id by default */
1091 fdirdp->qindex_flex_ptype_vsi |=
1092 rte_cpu_to_le_32((pf->main_vsi->vsi_id <<
1093 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT) &
1094 I40E_TXD_FLTR_QW0_DEST_VSI_MASK);
1096 fdirdp->dtype_cmd_cntindex =
1097 rte_cpu_to_le_32(I40E_TX_DESC_DTYPE_FILTER_PROG);
1100 fdirdp->dtype_cmd_cntindex |= rte_cpu_to_le_32(
1101 I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
1102 I40E_TXD_FLTR_QW1_PCMD_SHIFT);
1104 fdirdp->dtype_cmd_cntindex |= rte_cpu_to_le_32(
1105 I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
1106 I40E_TXD_FLTR_QW1_PCMD_SHIFT);
1108 if (fdir_action->behavior == RTE_ETH_FDIR_REJECT)
1109 dest = I40E_FILTER_PROGRAM_DESC_DEST_DROP_PACKET;
1111 dest = I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX;
1112 fdirdp->dtype_cmd_cntindex |= rte_cpu_to_le_32((dest <<
1113 I40E_TXD_FLTR_QW1_DEST_SHIFT) &
1114 I40E_TXD_FLTR_QW1_DEST_MASK);
1116 fdirdp->dtype_cmd_cntindex |=
1117 rte_cpu_to_le_32((fdir_action->report_status<<
1118 I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT) &
1119 I40E_TXD_FLTR_QW1_FD_STATUS_MASK);
1121 fdirdp->dtype_cmd_cntindex |=
1122 rte_cpu_to_le_32(I40E_TXD_FLTR_QW1_CNT_ENA_MASK);
1123 fdirdp->dtype_cmd_cntindex |=
1124 rte_cpu_to_le_32((pf->fdir.match_counter_index <<
1125 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
1126 I40E_TXD_FLTR_QW1_CNTINDEX_MASK);
1128 fdirdp->fd_id = rte_cpu_to_le_32(filter->soft_id);
1130 PMD_DRV_LOG(INFO, "filling transmit descriptor.");
1131 txdp = &(txq->tx_ring[txq->tx_tail + 1]);
1132 txdp->buffer_addr = rte_cpu_to_le_64(pf->fdir.dma_addr);
1133 td_cmd = I40E_TX_DESC_CMD_EOP |
1134 I40E_TX_DESC_CMD_RS |
1135 I40E_TX_DESC_CMD_DUMMY;
1137 txdp->cmd_type_offset_bsz =
1138 i40e_build_ctob(td_cmd, 0, I40E_FDIR_PKT_LEN, 0);
1140 txq->tx_tail += 2; /* set 2 descriptors above, fdirdp and txdp */
1141 if (txq->tx_tail >= txq->nb_tx_desc)
1143 /* Update the tx tail register */
1145 I40E_PCI_REG_WRITE(txq->qtx_tail, txq->tx_tail);
1147 for (i = 0; i < I40E_FDIR_WAIT_COUNT; i++) {
1148 rte_delay_us(I40E_FDIR_WAIT_INTERVAL_US);
1149 if ((txdp->cmd_type_offset_bsz &
1150 rte_cpu_to_le_64(I40E_TXD_QW1_DTYPE_MASK)) ==
1151 rte_cpu_to_le_64(I40E_TX_DESC_DTYPE_DESC_DONE))
1154 if (i >= I40E_FDIR_WAIT_COUNT) {
1155 PMD_DRV_LOG(ERR, "Failed to program FDIR filter:"
1156 " time out to get DD on tx queue.");
1159 /* totally delay 10 ms to check programming status*/
1160 rte_delay_us((I40E_FDIR_WAIT_COUNT - i) * I40E_FDIR_WAIT_INTERVAL_US);
1161 if (i40e_check_fdir_programming_status(rxq) < 0) {
1162 PMD_DRV_LOG(ERR, "Failed to program FDIR filter:"
1163 " programming status reported.");
1171 * i40e_fdir_flush - clear all filters of Flow Director table
1172 * @pf: board private structure
1175 i40e_fdir_flush(struct rte_eth_dev *dev)
1177 struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
1178 struct i40e_hw *hw = I40E_PF_TO_HW(pf);
1180 uint16_t guarant_cnt, best_cnt;
1183 I40E_WRITE_REG(hw, I40E_PFQF_CTL_1, I40E_PFQF_CTL_1_CLEARFDTABLE_MASK);
1184 I40E_WRITE_FLUSH(hw);
1186 for (i = 0; i < I40E_FDIR_FLUSH_RETRY; i++) {
1187 rte_delay_ms(I40E_FDIR_FLUSH_INTERVAL_MS);
1188 reg = I40E_READ_REG(hw, I40E_PFQF_CTL_1);
1189 if (!(reg & I40E_PFQF_CTL_1_CLEARFDTABLE_MASK))
1192 if (i >= I40E_FDIR_FLUSH_RETRY) {
1193 PMD_DRV_LOG(ERR, "FD table did not flush, may need more time.");
1196 guarant_cnt = (uint16_t)((I40E_READ_REG(hw, I40E_PFQF_FDSTAT) &
1197 I40E_PFQF_FDSTAT_GUARANT_CNT_MASK) >>
1198 I40E_PFQF_FDSTAT_GUARANT_CNT_SHIFT);
1199 best_cnt = (uint16_t)((I40E_READ_REG(hw, I40E_PFQF_FDSTAT) &
1200 I40E_PFQF_FDSTAT_BEST_CNT_MASK) >>
1201 I40E_PFQF_FDSTAT_BEST_CNT_SHIFT);
1202 if (guarant_cnt != 0 || best_cnt != 0) {
1203 PMD_DRV_LOG(ERR, "Failed to flush FD table.");
1206 PMD_DRV_LOG(INFO, "FD table Flush success.");
1211 i40e_fdir_info_get_flex_set(struct i40e_pf *pf,
1212 struct rte_eth_flex_payload_cfg *flex_set,
1215 struct i40e_fdir_flex_pit *flex_pit;
1216 struct rte_eth_flex_payload_cfg *ptr = flex_set;
1217 uint16_t src, dst, size, j, k;
1218 uint8_t i, layer_idx;
1220 for (layer_idx = I40E_FLXPLD_L2_IDX;
1221 layer_idx <= I40E_FLXPLD_L4_IDX;
1223 if (layer_idx == I40E_FLXPLD_L2_IDX)
1224 ptr->type = RTE_ETH_L2_PAYLOAD;
1225 else if (layer_idx == I40E_FLXPLD_L3_IDX)
1226 ptr->type = RTE_ETH_L3_PAYLOAD;
1227 else if (layer_idx == I40E_FLXPLD_L4_IDX)
1228 ptr->type = RTE_ETH_L4_PAYLOAD;
1230 for (i = 0; i < I40E_MAX_FLXPLD_FIED; i++) {
1231 flex_pit = &pf->fdir.flex_set[layer_idx *
1232 I40E_MAX_FLXPLD_FIED + i];
1233 if (flex_pit->size == 0)
1235 src = flex_pit->src_offset * sizeof(uint16_t);
1236 dst = flex_pit->dst_offset * sizeof(uint16_t);
1237 size = flex_pit->size * sizeof(uint16_t);
1238 for (j = src, k = dst; j < src + size; j++, k++)
1239 ptr->src_offset[k] = j;
1247 i40e_fdir_info_get_flex_mask(struct i40e_pf *pf,
1248 struct rte_eth_fdir_flex_mask *flex_mask,
1251 struct i40e_fdir_flex_mask *mask;
1252 struct rte_eth_fdir_flex_mask *ptr = flex_mask;
1255 uint16_t off_bytes, mask_tmp;
1257 for (i = I40E_FILTER_PCTYPE_NONF_IPV4_UDP;
1258 i <= I40E_FILTER_PCTYPE_L2_PAYLOAD;
1260 mask = &pf->fdir.flex_mask[i];
1261 if (!I40E_VALID_PCTYPE((enum i40e_filter_pctype)i))
1263 flow_type = i40e_pctype_to_flowtype((enum i40e_filter_pctype)i);
1264 for (j = 0; j < I40E_FDIR_MAX_FLEXWORD_NUM; j++) {
1265 if (mask->word_mask & I40E_FLEX_WORD_MASK(j)) {
1266 ptr->mask[j * sizeof(uint16_t)] = UINT8_MAX;
1267 ptr->mask[j * sizeof(uint16_t) + 1] = UINT8_MAX;
1269 ptr->mask[j * sizeof(uint16_t)] = 0x0;
1270 ptr->mask[j * sizeof(uint16_t) + 1] = 0x0;
1273 for (j = 0; j < I40E_FDIR_BITMASK_NUM_WORD; j++) {
1274 off_bytes = mask->bitmask[j].offset * sizeof(uint16_t);
1275 mask_tmp = ~mask->bitmask[j].mask;
1276 ptr->mask[off_bytes] &= I40E_HI_BYTE(mask_tmp);
1277 ptr->mask[off_bytes + 1] &= I40E_LO_BYTE(mask_tmp);
1279 ptr->flow_type = flow_type;
1286 * i40e_fdir_info_get - get information of Flow Director
1287 * @pf: ethernet device to get info from
1288 * @fdir: a pointer to a structure of type *rte_eth_fdir_info* to be filled with
1289 * the flow director information.
1292 i40e_fdir_info_get(struct rte_eth_dev *dev, struct rte_eth_fdir_info *fdir)
1294 struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
1295 struct i40e_hw *hw = I40E_PF_TO_HW(pf);
1296 uint16_t num_flex_set = 0;
1297 uint16_t num_flex_mask = 0;
1299 if (dev->data->dev_conf.fdir_conf.mode == RTE_FDIR_MODE_PERFECT)
1300 fdir->mode = RTE_FDIR_MODE_PERFECT;
1302 fdir->mode = RTE_FDIR_MODE_NONE;
1305 (uint32_t)hw->func_caps.fd_filters_guaranteed;
1307 (uint32_t)hw->func_caps.fd_filters_best_effort;
1308 fdir->max_flexpayload = I40E_FDIR_MAX_FLEX_LEN;
1309 fdir->flow_types_mask[0] = I40E_FDIR_FLOWS;
1310 fdir->flex_payload_unit = sizeof(uint16_t);
1311 fdir->flex_bitmask_unit = sizeof(uint16_t);
1312 fdir->max_flex_payload_segment_num = I40E_MAX_FLXPLD_FIED;
1313 fdir->flex_payload_limit = I40E_MAX_FLX_SOURCE_OFF;
1314 fdir->max_flex_bitmask_num = I40E_FDIR_BITMASK_NUM_WORD;
1316 i40e_fdir_info_get_flex_set(pf,
1317 fdir->flex_conf.flex_set,
1319 i40e_fdir_info_get_flex_mask(pf,
1320 fdir->flex_conf.flex_mask,
1323 fdir->flex_conf.nb_payloads = num_flex_set;
1324 fdir->flex_conf.nb_flexmasks = num_flex_mask;
1328 * i40e_fdir_stat_get - get statistics of Flow Director
1329 * @pf: ethernet device to get info from
1330 * @stat: a pointer to a structure of type *rte_eth_fdir_stats* to be filled with
1331 * the flow director statistics.
1334 i40e_fdir_stats_get(struct rte_eth_dev *dev, struct rte_eth_fdir_stats *stat)
1336 struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
1337 struct i40e_hw *hw = I40E_PF_TO_HW(pf);
1340 fdstat = I40E_READ_REG(hw, I40E_PFQF_FDSTAT);
1342 (uint32_t)((fdstat & I40E_PFQF_FDSTAT_GUARANT_CNT_MASK) >>
1343 I40E_PFQF_FDSTAT_GUARANT_CNT_SHIFT);
1345 (uint32_t)((fdstat & I40E_PFQF_FDSTAT_BEST_CNT_MASK) >>
1346 I40E_PFQF_FDSTAT_BEST_CNT_SHIFT);
1350 * i40e_fdir_ctrl_func - deal with all operations on flow director.
1351 * @pf: board private structure
1352 * @filter_op:operation will be taken.
1353 * @arg: a pointer to specific structure corresponding to the filter_op
1356 i40e_fdir_ctrl_func(struct rte_eth_dev *dev,
1357 enum rte_filter_op filter_op,
1360 struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
1363 if ((pf->flags & I40E_FLAG_FDIR) == 0)
1366 if (filter_op == RTE_ETH_FILTER_NOP)
1369 if (arg == NULL && filter_op != RTE_ETH_FILTER_FLUSH)
1372 switch (filter_op) {
1373 case RTE_ETH_FILTER_ADD:
1374 ret = i40e_add_del_fdir_filter(dev,
1375 (struct rte_eth_fdir_filter *)arg,
1378 case RTE_ETH_FILTER_DELETE:
1379 ret = i40e_add_del_fdir_filter(dev,
1380 (struct rte_eth_fdir_filter *)arg,
1383 case RTE_ETH_FILTER_FLUSH:
1384 ret = i40e_fdir_flush(dev);
1386 case RTE_ETH_FILTER_INFO:
1387 i40e_fdir_info_get(dev, (struct rte_eth_fdir_info *)arg);
1389 case RTE_ETH_FILTER_STATS:
1390 i40e_fdir_stats_get(dev, (struct rte_eth_fdir_stats *)arg);
1393 PMD_DRV_LOG(ERR, "unknown operation %u.", filter_op);