1 /* SPDX-License-Identifier: BSD-3-Clause
2 * Copyright(c) 2010-2015 Intel Corporation
8 #define RTE_PMD_I40E_RX_MAX_BURST 32
9 #define RTE_PMD_I40E_TX_MAX_BURST 32
11 #define RTE_I40E_VPMD_RX_BURST 32
12 #define RTE_I40E_VPMD_TX_BURST 32
13 #define RTE_I40E_RXQ_REARM_THRESH 32
14 #define RTE_I40E_MAX_RX_BURST RTE_I40E_RXQ_REARM_THRESH
15 #define RTE_I40E_TX_MAX_FREE_BUF_SZ 64
16 #define RTE_I40E_DESCS_PER_LOOP 4
18 #define I40E_RXBUF_SZ_1024 1024
19 #define I40E_RXBUF_SZ_2048 2048
21 /* In none-PXE mode QLEN must be whole number of 32 descriptors. */
22 #define I40E_ALIGN_RING_DESC 32
24 #define I40E_MIN_RING_DESC 64
25 #define I40E_MAX_RING_DESC 4096
27 #define I40E_FDIR_NUM_TX_DESC (I40E_FDIR_PRG_PKT_CNT << 1)
28 #define I40E_FDIR_NUM_RX_DESC (I40E_FDIR_PRG_PKT_CNT << 1)
30 #define I40E_MIN_TSO_MSS 256
31 #define I40E_MAX_TSO_MSS 9674
33 #define I40E_TX_MAX_SEG UINT8_MAX
34 #define I40E_TX_MAX_MTU_SEG 8
36 #define I40E_TX_MIN_PKT_LEN 17
38 /* Shared FDIR masks between scalar / vector drivers */
39 #define I40E_RX_DESC_EXT_STATUS_FLEXBH_MASK 0x03
40 #define I40E_RX_DESC_EXT_STATUS_FLEXBH_FD_ID 0x01
41 #define I40E_RX_DESC_EXT_STATUS_FLEXBH_FLEX 0x02
42 #define I40E_RX_DESC_EXT_STATUS_FLEXBL_MASK 0x03
43 #define I40E_RX_DESC_EXT_STATUS_FLEXBL_FLEX 0x01
46 #define container_of(ptr, type, member) ({ \
47 typeof(((type *)0)->member)(*__mptr) = (ptr); \
48 (type *)((char *)__mptr - offsetof(type, member)); })
50 #define I40E_TD_CMD (I40E_TX_DESC_CMD_ICRC |\
53 enum i40e_header_split_mode {
54 i40e_header_split_none = 0,
55 i40e_header_split_enabled = 1,
56 i40e_header_split_always = 2,
57 i40e_header_split_reserved
60 #define I40E_HEADER_SPLIT_NONE ((uint8_t)0)
61 #define I40E_HEADER_SPLIT_L2 ((uint8_t)(1 << 0))
62 #define I40E_HEADER_SPLIT_IP ((uint8_t)(1 << 1))
63 #define I40E_HEADER_SPLIT_UDP_TCP ((uint8_t)(1 << 2))
64 #define I40E_HEADER_SPLIT_SCTP ((uint8_t)(1 << 3))
65 #define I40E_HEADER_SPLIT_ALL (I40E_HEADER_SPLIT_L2 | \
66 I40E_HEADER_SPLIT_IP | \
67 I40E_HEADER_SPLIT_UDP_TCP | \
68 I40E_HEADER_SPLIT_SCTP)
70 /* HW desc structure, both 16-byte and 32-byte types are supported */
71 #ifdef RTE_LIBRTE_I40E_16BYTE_RX_DESC
72 #define i40e_rx_desc i40e_16byte_rx_desc
74 #define i40e_rx_desc i40e_32byte_rx_desc
77 struct i40e_rx_entry {
78 struct rte_mbuf *mbuf;
82 * Structure associated with each RX queue.
84 struct i40e_rx_queue {
85 struct rte_mempool *mp; /**< mbuf pool to populate RX ring */
86 volatile union i40e_rx_desc *rx_ring;/**< RX ring virtual address */
87 uint64_t rx_ring_phys_addr; /**< RX ring DMA address */
88 struct i40e_rx_entry *sw_ring; /**< address of RX soft ring */
89 uint16_t nb_rx_desc; /**< number of RX descriptors */
90 uint16_t rx_free_thresh; /**< max free RX desc to hold */
91 uint16_t rx_tail; /**< current value of tail */
92 uint16_t nb_rx_hold; /**< number of held free RX desc */
93 struct rte_mbuf *pkt_first_seg; /**< first segment of current packet */
94 struct rte_mbuf *pkt_last_seg; /**< last segment of current packet */
95 struct rte_mbuf fake_mbuf; /**< dummy mbuf */
96 #ifdef RTE_LIBRTE_I40E_RX_ALLOW_BULK_ALLOC
97 uint16_t rx_nb_avail; /**< number of staged packets ready */
98 uint16_t rx_next_avail; /**< index of next staged packets */
99 uint16_t rx_free_trigger; /**< triggers rx buffer allocation */
100 struct rte_mbuf *rx_stage[RTE_PMD_I40E_RX_MAX_BURST * 2];
103 uint16_t rxrearm_nb; /**< number of remaining to be re-armed */
104 uint16_t rxrearm_start; /**< the idx we start the re-arming from */
105 uint64_t mbuf_initializer; /**< value to init mbufs */
107 uint16_t port_id; /**< device port ID */
108 uint8_t crc_len; /**< 0 if CRC stripped, 4 otherwise */
109 uint8_t fdir_enabled; /**< 0 if FDIR disabled, 1 when enabled */
110 uint16_t queue_id; /**< RX queue index */
111 uint16_t reg_idx; /**< RX queue register index */
112 uint8_t drop_en; /**< if not 0, set register bit */
113 volatile uint8_t *qrx_tail; /**< register address of tail */
114 struct i40e_vsi *vsi; /**< the VSI this queue belongs to */
115 uint16_t rx_buf_len; /* The packet buffer size */
116 uint16_t rx_hdr_len; /* The header buffer size */
117 uint16_t max_pkt_len; /* Maximum packet length */
118 uint8_t hs_mode; /* Header Split mode */
119 bool q_set; /**< indicate if rx queue has been configured */
120 bool rx_deferred_start; /**< don't start this queue in dev start */
121 uint16_t rx_using_sse; /**<flag indicate the usage of vPMD for rx */
122 uint8_t dcb_tc; /**< Traffic class of rx queue */
123 uint64_t offloads; /**< Rx offload flags of DEV_RX_OFFLOAD_* */
126 struct i40e_tx_entry {
127 struct rte_mbuf *mbuf;
133 * Structure associated with each TX queue.
135 struct i40e_tx_queue {
136 uint16_t nb_tx_desc; /**< number of TX descriptors */
137 uint64_t tx_ring_phys_addr; /**< TX ring DMA address */
138 volatile struct i40e_tx_desc *tx_ring; /**< TX ring virtual address */
139 struct i40e_tx_entry *sw_ring; /**< virtual address of SW ring */
140 uint16_t tx_tail; /**< current value of tail register */
141 volatile uint8_t *qtx_tail; /**< register address of tail */
142 uint16_t nb_tx_used; /**< number of TX desc used since RS bit set */
143 /**< index to last TX descriptor to have been cleaned */
144 uint16_t last_desc_cleaned;
145 /**< Total number of TX descriptors ready to be allocated. */
147 /**< Start freeing TX buffers if there are less free descriptors than
149 uint16_t tx_free_thresh;
150 /** Number of TX descriptors to use before RS bit is set. */
151 uint16_t tx_rs_thresh;
152 uint8_t pthresh; /**< Prefetch threshold register. */
153 uint8_t hthresh; /**< Host threshold register. */
154 uint8_t wthresh; /**< Write-back threshold reg. */
155 uint16_t port_id; /**< Device port identifier. */
156 uint16_t queue_id; /**< TX queue index. */
158 struct i40e_vsi *vsi; /**< the VSI this queue belongs to */
161 bool q_set; /**< indicate if tx queue has been configured */
162 bool tx_deferred_start; /**< don't start this queue in dev start */
163 uint8_t dcb_tc; /**< Traffic class of tx queue */
164 uint64_t offloads; /**< Tx offload flags of DEV_RX_OFFLOAD_* */
167 /** Offload features */
168 union i40e_tx_offload {
171 uint64_t l2_len:7; /**< L2 (MAC) Header Length. */
172 uint64_t l3_len:9; /**< L3 (IP) Header Length. */
173 uint64_t l4_len:8; /**< L4 Header Length. */
174 uint64_t tso_segsz:16; /**< TCP TSO segment size */
175 uint64_t outer_l2_len:8; /**< outer L2 Header Length */
176 uint64_t outer_l3_len:16; /**< outer L3 Header Length */
180 int i40e_dev_rx_queue_start(struct rte_eth_dev *dev, uint16_t rx_queue_id);
181 int i40e_dev_rx_queue_stop(struct rte_eth_dev *dev, uint16_t rx_queue_id);
182 int i40e_dev_tx_queue_start(struct rte_eth_dev *dev, uint16_t tx_queue_id);
183 int i40e_dev_tx_queue_stop(struct rte_eth_dev *dev, uint16_t tx_queue_id);
184 const uint32_t *i40e_dev_supported_ptypes_get(struct rte_eth_dev *dev);
185 int i40e_dev_rx_queue_setup(struct rte_eth_dev *dev,
188 unsigned int socket_id,
189 const struct rte_eth_rxconf *rx_conf,
190 struct rte_mempool *mp);
191 int i40e_dev_tx_queue_setup(struct rte_eth_dev *dev,
194 unsigned int socket_id,
195 const struct rte_eth_txconf *tx_conf);
196 void i40e_dev_rx_queue_release(void *rxq);
197 void i40e_dev_tx_queue_release(void *txq);
198 uint16_t i40e_recv_pkts(void *rx_queue,
199 struct rte_mbuf **rx_pkts,
201 uint16_t i40e_recv_scattered_pkts(void *rx_queue,
202 struct rte_mbuf **rx_pkts,
204 uint16_t i40e_xmit_pkts(void *tx_queue,
205 struct rte_mbuf **tx_pkts,
207 uint16_t i40e_prep_pkts(void *tx_queue, struct rte_mbuf **tx_pkts,
209 int i40e_tx_queue_init(struct i40e_tx_queue *txq);
210 int i40e_rx_queue_init(struct i40e_rx_queue *rxq);
211 void i40e_free_tx_resources(struct i40e_tx_queue *txq);
212 void i40e_free_rx_resources(struct i40e_rx_queue *rxq);
213 void i40e_dev_clear_queues(struct rte_eth_dev *dev);
214 void i40e_dev_free_queues(struct rte_eth_dev *dev);
215 void i40e_reset_rx_queue(struct i40e_rx_queue *rxq);
216 void i40e_reset_tx_queue(struct i40e_tx_queue *txq);
217 void i40e_tx_queue_release_mbufs(struct i40e_tx_queue *txq);
218 int i40e_tx_done_cleanup(void *txq, uint32_t free_cnt);
219 int i40e_alloc_rx_queue_mbufs(struct i40e_rx_queue *rxq);
220 void i40e_rx_queue_release_mbufs(struct i40e_rx_queue *rxq);
222 uint32_t i40e_dev_rx_queue_count(struct rte_eth_dev *dev,
223 uint16_t rx_queue_id);
224 int i40e_dev_rx_descriptor_done(void *rx_queue, uint16_t offset);
225 int i40e_dev_rx_descriptor_status(void *rx_queue, uint16_t offset);
226 int i40e_dev_tx_descriptor_status(void *tx_queue, uint16_t offset);
228 uint16_t i40e_recv_pkts_vec(void *rx_queue, struct rte_mbuf **rx_pkts,
230 uint16_t i40e_recv_scattered_pkts_vec(void *rx_queue,
231 struct rte_mbuf **rx_pkts,
233 int i40e_rx_vec_dev_conf_condition_check(struct rte_eth_dev *dev);
234 int i40e_rxq_vec_setup(struct i40e_rx_queue *rxq);
235 int i40e_txq_vec_setup(struct i40e_tx_queue *txq);
236 void i40e_rx_queue_release_mbufs_vec(struct i40e_rx_queue *rxq);
237 uint16_t i40e_xmit_fixed_burst_vec(void *tx_queue, struct rte_mbuf **tx_pkts,
239 void i40e_set_rx_function(struct rte_eth_dev *dev);
240 void i40e_set_tx_function_flag(struct rte_eth_dev *dev,
241 struct i40e_tx_queue *txq);
242 void i40e_set_tx_function(struct rte_eth_dev *dev);
243 void i40e_set_default_ptype_table(struct rte_eth_dev *dev);
244 void i40e_set_default_pctype_table(struct rte_eth_dev *dev);
245 uint16_t i40e_recv_pkts_vec_avx2(void *rx_queue, struct rte_mbuf **rx_pkts,
247 uint16_t i40e_recv_scattered_pkts_vec_avx2(void *rx_queue,
248 struct rte_mbuf **rx_pkts, uint16_t nb_pkts);
249 uint16_t i40e_xmit_pkts_vec_avx2(void *tx_queue, struct rte_mbuf **tx_pkts,
251 int i40e_get_monitor_addr(void *rx_queue, struct rte_power_monitor_cond *pmc);
253 /* For each value it means, datasheet of hardware can tell more details
255 * @note: fix i40e_dev_supported_ptypes_get() if any change here.
257 static inline uint32_t
258 i40e_get_default_pkt_type(uint8_t ptype)
260 static const uint32_t type_table[UINT8_MAX + 1] __rte_cache_aligned = {
263 [1] = RTE_PTYPE_L2_ETHER,
264 [2] = RTE_PTYPE_L2_ETHER_TIMESYNC,
265 /* [3] - [5] reserved */
266 [6] = RTE_PTYPE_L2_ETHER_LLDP,
267 /* [7] - [10] reserved */
268 [11] = RTE_PTYPE_L2_ETHER_ARP,
269 /* [12] - [21] reserved */
271 /* Non tunneled IPv4 */
272 [22] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
274 [23] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
275 RTE_PTYPE_L4_NONFRAG,
276 [24] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
279 [26] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
281 [27] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
283 [28] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
287 [29] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
288 RTE_PTYPE_TUNNEL_IP |
289 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
290 RTE_PTYPE_INNER_L4_FRAG,
291 [30] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
292 RTE_PTYPE_TUNNEL_IP |
293 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
294 RTE_PTYPE_INNER_L4_NONFRAG,
295 [31] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
296 RTE_PTYPE_TUNNEL_IP |
297 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
298 RTE_PTYPE_INNER_L4_UDP,
300 [33] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
301 RTE_PTYPE_TUNNEL_IP |
302 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
303 RTE_PTYPE_INNER_L4_TCP,
304 [34] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
305 RTE_PTYPE_TUNNEL_IP |
306 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
307 RTE_PTYPE_INNER_L4_SCTP,
308 [35] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
309 RTE_PTYPE_TUNNEL_IP |
310 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
311 RTE_PTYPE_INNER_L4_ICMP,
314 [36] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
315 RTE_PTYPE_TUNNEL_IP |
316 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
317 RTE_PTYPE_INNER_L4_FRAG,
318 [37] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
319 RTE_PTYPE_TUNNEL_IP |
320 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
321 RTE_PTYPE_INNER_L4_NONFRAG,
322 [38] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
323 RTE_PTYPE_TUNNEL_IP |
324 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
325 RTE_PTYPE_INNER_L4_UDP,
327 [40] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
328 RTE_PTYPE_TUNNEL_IP |
329 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
330 RTE_PTYPE_INNER_L4_TCP,
331 [41] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
332 RTE_PTYPE_TUNNEL_IP |
333 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
334 RTE_PTYPE_INNER_L4_SCTP,
335 [42] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
336 RTE_PTYPE_TUNNEL_IP |
337 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
338 RTE_PTYPE_INNER_L4_ICMP,
340 /* IPv4 --> GRE/Teredo/VXLAN */
341 [43] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
342 RTE_PTYPE_TUNNEL_GRENAT,
344 /* IPv4 --> GRE/Teredo/VXLAN --> IPv4 */
345 [44] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
346 RTE_PTYPE_TUNNEL_GRENAT |
347 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
348 RTE_PTYPE_INNER_L4_FRAG,
349 [45] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
350 RTE_PTYPE_TUNNEL_GRENAT |
351 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
352 RTE_PTYPE_INNER_L4_NONFRAG,
353 [46] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
354 RTE_PTYPE_TUNNEL_GRENAT |
355 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
356 RTE_PTYPE_INNER_L4_UDP,
358 [48] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
359 RTE_PTYPE_TUNNEL_GRENAT |
360 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
361 RTE_PTYPE_INNER_L4_TCP,
362 [49] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
363 RTE_PTYPE_TUNNEL_GRENAT |
364 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
365 RTE_PTYPE_INNER_L4_SCTP,
366 [50] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
367 RTE_PTYPE_TUNNEL_GRENAT |
368 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
369 RTE_PTYPE_INNER_L4_ICMP,
371 /* IPv4 --> GRE/Teredo/VXLAN --> IPv6 */
372 [51] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
373 RTE_PTYPE_TUNNEL_GRENAT |
374 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
375 RTE_PTYPE_INNER_L4_FRAG,
376 [52] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
377 RTE_PTYPE_TUNNEL_GRENAT |
378 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
379 RTE_PTYPE_INNER_L4_NONFRAG,
380 [53] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
381 RTE_PTYPE_TUNNEL_GRENAT |
382 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
383 RTE_PTYPE_INNER_L4_UDP,
385 [55] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
386 RTE_PTYPE_TUNNEL_GRENAT |
387 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
388 RTE_PTYPE_INNER_L4_TCP,
389 [56] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
390 RTE_PTYPE_TUNNEL_GRENAT |
391 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
392 RTE_PTYPE_INNER_L4_SCTP,
393 [57] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
394 RTE_PTYPE_TUNNEL_GRENAT |
395 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
396 RTE_PTYPE_INNER_L4_ICMP,
398 /* IPv4 --> GRE/Teredo/VXLAN --> MAC */
399 [58] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
400 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER,
402 /* IPv4 --> GRE/Teredo/VXLAN --> MAC --> IPv4 */
403 [59] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
404 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
405 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
406 RTE_PTYPE_INNER_L4_FRAG,
407 [60] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
408 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
409 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
410 RTE_PTYPE_INNER_L4_NONFRAG,
411 [61] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
412 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
413 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
414 RTE_PTYPE_INNER_L4_UDP,
416 [63] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
417 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
418 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
419 RTE_PTYPE_INNER_L4_TCP,
420 [64] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
421 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
422 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
423 RTE_PTYPE_INNER_L4_SCTP,
424 [65] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
425 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
426 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
427 RTE_PTYPE_INNER_L4_ICMP,
429 /* IPv4 --> GRE/Teredo/VXLAN --> MAC --> IPv6 */
430 [66] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
431 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
432 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
433 RTE_PTYPE_INNER_L4_FRAG,
434 [67] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
435 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
436 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
437 RTE_PTYPE_INNER_L4_NONFRAG,
438 [68] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
439 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
440 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
441 RTE_PTYPE_INNER_L4_UDP,
443 [70] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
444 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
445 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
446 RTE_PTYPE_INNER_L4_TCP,
447 [71] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
448 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
449 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
450 RTE_PTYPE_INNER_L4_SCTP,
451 [72] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
452 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
453 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
454 RTE_PTYPE_INNER_L4_ICMP,
456 /* IPv4 --> GRE/Teredo/VXLAN --> MAC/VLAN */
457 [73] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
458 RTE_PTYPE_TUNNEL_GRENAT |
459 RTE_PTYPE_INNER_L2_ETHER_VLAN,
461 /* IPv4 --> GRE/Teredo/VXLAN --> MAC/VLAN --> IPv4 */
462 [74] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
463 RTE_PTYPE_TUNNEL_GRENAT |
464 RTE_PTYPE_INNER_L2_ETHER_VLAN |
465 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
466 RTE_PTYPE_INNER_L4_FRAG,
467 [75] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
468 RTE_PTYPE_TUNNEL_GRENAT |
469 RTE_PTYPE_INNER_L2_ETHER_VLAN |
470 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
471 RTE_PTYPE_INNER_L4_NONFRAG,
472 [76] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
473 RTE_PTYPE_TUNNEL_GRENAT |
474 RTE_PTYPE_INNER_L2_ETHER_VLAN |
475 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
476 RTE_PTYPE_INNER_L4_UDP,
478 [78] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
479 RTE_PTYPE_TUNNEL_GRENAT |
480 RTE_PTYPE_INNER_L2_ETHER_VLAN |
481 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
482 RTE_PTYPE_INNER_L4_TCP,
483 [79] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
484 RTE_PTYPE_TUNNEL_GRENAT |
485 RTE_PTYPE_INNER_L2_ETHER_VLAN |
486 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
487 RTE_PTYPE_INNER_L4_SCTP,
488 [80] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
489 RTE_PTYPE_TUNNEL_GRENAT |
490 RTE_PTYPE_INNER_L2_ETHER_VLAN |
491 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
492 RTE_PTYPE_INNER_L4_ICMP,
494 /* IPv4 --> GRE/Teredo/VXLAN --> MAC/VLAN --> IPv6 */
495 [81] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
496 RTE_PTYPE_TUNNEL_GRENAT |
497 RTE_PTYPE_INNER_L2_ETHER_VLAN |
498 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
499 RTE_PTYPE_INNER_L4_FRAG,
500 [82] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
501 RTE_PTYPE_TUNNEL_GRENAT |
502 RTE_PTYPE_INNER_L2_ETHER_VLAN |
503 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
504 RTE_PTYPE_INNER_L4_NONFRAG,
505 [83] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
506 RTE_PTYPE_TUNNEL_GRENAT |
507 RTE_PTYPE_INNER_L2_ETHER_VLAN |
508 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
509 RTE_PTYPE_INNER_L4_UDP,
511 [85] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
512 RTE_PTYPE_TUNNEL_GRENAT |
513 RTE_PTYPE_INNER_L2_ETHER_VLAN |
514 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
515 RTE_PTYPE_INNER_L4_TCP,
516 [86] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
517 RTE_PTYPE_TUNNEL_GRENAT |
518 RTE_PTYPE_INNER_L2_ETHER_VLAN |
519 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
520 RTE_PTYPE_INNER_L4_SCTP,
521 [87] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
522 RTE_PTYPE_TUNNEL_GRENAT |
523 RTE_PTYPE_INNER_L2_ETHER_VLAN |
524 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
525 RTE_PTYPE_INNER_L4_ICMP,
527 /* Non tunneled IPv6 */
528 [88] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
530 [89] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
531 RTE_PTYPE_L4_NONFRAG,
532 [90] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
535 [92] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
537 [93] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
539 [94] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
543 [95] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
544 RTE_PTYPE_TUNNEL_IP |
545 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
546 RTE_PTYPE_INNER_L4_FRAG,
547 [96] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
548 RTE_PTYPE_TUNNEL_IP |
549 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
550 RTE_PTYPE_INNER_L4_NONFRAG,
551 [97] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
552 RTE_PTYPE_TUNNEL_IP |
553 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
554 RTE_PTYPE_INNER_L4_UDP,
556 [99] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
557 RTE_PTYPE_TUNNEL_IP |
558 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
559 RTE_PTYPE_INNER_L4_TCP,
560 [100] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
561 RTE_PTYPE_TUNNEL_IP |
562 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
563 RTE_PTYPE_INNER_L4_SCTP,
564 [101] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
565 RTE_PTYPE_TUNNEL_IP |
566 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
567 RTE_PTYPE_INNER_L4_ICMP,
570 [102] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
571 RTE_PTYPE_TUNNEL_IP |
572 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
573 RTE_PTYPE_INNER_L4_FRAG,
574 [103] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
575 RTE_PTYPE_TUNNEL_IP |
576 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
577 RTE_PTYPE_INNER_L4_NONFRAG,
578 [104] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
579 RTE_PTYPE_TUNNEL_IP |
580 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
581 RTE_PTYPE_INNER_L4_UDP,
583 [106] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
584 RTE_PTYPE_TUNNEL_IP |
585 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
586 RTE_PTYPE_INNER_L4_TCP,
587 [107] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
588 RTE_PTYPE_TUNNEL_IP |
589 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
590 RTE_PTYPE_INNER_L4_SCTP,
591 [108] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
592 RTE_PTYPE_TUNNEL_IP |
593 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
594 RTE_PTYPE_INNER_L4_ICMP,
596 /* IPv6 --> GRE/Teredo/VXLAN */
597 [109] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
598 RTE_PTYPE_TUNNEL_GRENAT,
600 /* IPv6 --> GRE/Teredo/VXLAN --> IPv4 */
601 [110] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
602 RTE_PTYPE_TUNNEL_GRENAT |
603 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
604 RTE_PTYPE_INNER_L4_FRAG,
605 [111] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
606 RTE_PTYPE_TUNNEL_GRENAT |
607 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
608 RTE_PTYPE_INNER_L4_NONFRAG,
609 [112] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
610 RTE_PTYPE_TUNNEL_GRENAT |
611 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
612 RTE_PTYPE_INNER_L4_UDP,
614 [114] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
615 RTE_PTYPE_TUNNEL_GRENAT |
616 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
617 RTE_PTYPE_INNER_L4_TCP,
618 [115] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
619 RTE_PTYPE_TUNNEL_GRENAT |
620 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
621 RTE_PTYPE_INNER_L4_SCTP,
622 [116] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
623 RTE_PTYPE_TUNNEL_GRENAT |
624 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
625 RTE_PTYPE_INNER_L4_ICMP,
627 /* IPv6 --> GRE/Teredo/VXLAN --> IPv6 */
628 [117] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
629 RTE_PTYPE_TUNNEL_GRENAT |
630 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
631 RTE_PTYPE_INNER_L4_FRAG,
632 [118] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
633 RTE_PTYPE_TUNNEL_GRENAT |
634 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
635 RTE_PTYPE_INNER_L4_NONFRAG,
636 [119] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
637 RTE_PTYPE_TUNNEL_GRENAT |
638 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
639 RTE_PTYPE_INNER_L4_UDP,
641 [121] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
642 RTE_PTYPE_TUNNEL_GRENAT |
643 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
644 RTE_PTYPE_INNER_L4_TCP,
645 [122] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
646 RTE_PTYPE_TUNNEL_GRENAT |
647 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
648 RTE_PTYPE_INNER_L4_SCTP,
649 [123] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
650 RTE_PTYPE_TUNNEL_GRENAT |
651 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
652 RTE_PTYPE_INNER_L4_ICMP,
654 /* IPv6 --> GRE/Teredo/VXLAN --> MAC */
655 [124] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
656 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER,
658 /* IPv6 --> GRE/Teredo/VXLAN --> MAC --> IPv4 */
659 [125] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
660 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
661 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
662 RTE_PTYPE_INNER_L4_FRAG,
663 [126] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
664 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
665 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
666 RTE_PTYPE_INNER_L4_NONFRAG,
667 [127] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
668 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
669 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
670 RTE_PTYPE_INNER_L4_UDP,
672 [129] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
673 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
674 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
675 RTE_PTYPE_INNER_L4_TCP,
676 [130] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
677 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
678 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
679 RTE_PTYPE_INNER_L4_SCTP,
680 [131] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
681 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
682 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
683 RTE_PTYPE_INNER_L4_ICMP,
685 /* IPv6 --> GRE/Teredo/VXLAN --> MAC --> IPv6 */
686 [132] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
687 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
688 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
689 RTE_PTYPE_INNER_L4_FRAG,
690 [133] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
691 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
692 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
693 RTE_PTYPE_INNER_L4_NONFRAG,
694 [134] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
695 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
696 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
697 RTE_PTYPE_INNER_L4_UDP,
699 [136] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
700 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
701 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
702 RTE_PTYPE_INNER_L4_TCP,
703 [137] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
704 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
705 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
706 RTE_PTYPE_INNER_L4_SCTP,
707 [138] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
708 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
709 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
710 RTE_PTYPE_INNER_L4_ICMP,
712 /* IPv6 --> GRE/Teredo/VXLAN --> MAC/VLAN */
713 [139] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
714 RTE_PTYPE_TUNNEL_GRENAT |
715 RTE_PTYPE_INNER_L2_ETHER_VLAN,
717 /* IPv6 --> GRE/Teredo/VXLAN --> MAC/VLAN --> IPv4 */
718 [140] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
719 RTE_PTYPE_TUNNEL_GRENAT |
720 RTE_PTYPE_INNER_L2_ETHER_VLAN |
721 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
722 RTE_PTYPE_INNER_L4_FRAG,
723 [141] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
724 RTE_PTYPE_TUNNEL_GRENAT |
725 RTE_PTYPE_INNER_L2_ETHER_VLAN |
726 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
727 RTE_PTYPE_INNER_L4_NONFRAG,
728 [142] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
729 RTE_PTYPE_TUNNEL_GRENAT |
730 RTE_PTYPE_INNER_L2_ETHER_VLAN |
731 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
732 RTE_PTYPE_INNER_L4_UDP,
734 [144] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
735 RTE_PTYPE_TUNNEL_GRENAT |
736 RTE_PTYPE_INNER_L2_ETHER_VLAN |
737 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
738 RTE_PTYPE_INNER_L4_TCP,
739 [145] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
740 RTE_PTYPE_TUNNEL_GRENAT |
741 RTE_PTYPE_INNER_L2_ETHER_VLAN |
742 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
743 RTE_PTYPE_INNER_L4_SCTP,
744 [146] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
745 RTE_PTYPE_TUNNEL_GRENAT |
746 RTE_PTYPE_INNER_L2_ETHER_VLAN |
747 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
748 RTE_PTYPE_INNER_L4_ICMP,
750 /* IPv6 --> GRE/Teredo/VXLAN --> MAC/VLAN --> IPv6 */
751 [147] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
752 RTE_PTYPE_TUNNEL_GRENAT |
753 RTE_PTYPE_INNER_L2_ETHER_VLAN |
754 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
755 RTE_PTYPE_INNER_L4_FRAG,
756 [148] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
757 RTE_PTYPE_TUNNEL_GRENAT |
758 RTE_PTYPE_INNER_L2_ETHER_VLAN |
759 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
760 RTE_PTYPE_INNER_L4_NONFRAG,
761 [149] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
762 RTE_PTYPE_TUNNEL_GRENAT |
763 RTE_PTYPE_INNER_L2_ETHER_VLAN |
764 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
765 RTE_PTYPE_INNER_L4_UDP,
767 [151] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
768 RTE_PTYPE_TUNNEL_GRENAT |
769 RTE_PTYPE_INNER_L2_ETHER_VLAN |
770 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
771 RTE_PTYPE_INNER_L4_TCP,
772 [152] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
773 RTE_PTYPE_TUNNEL_GRENAT |
774 RTE_PTYPE_INNER_L2_ETHER_VLAN |
775 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
776 RTE_PTYPE_INNER_L4_SCTP,
777 [153] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
778 RTE_PTYPE_TUNNEL_GRENAT |
779 RTE_PTYPE_INNER_L2_ETHER_VLAN |
780 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
781 RTE_PTYPE_INNER_L4_ICMP,
783 /* L2 NSH packet type */
784 [154] = RTE_PTYPE_L2_ETHER_NSH,
785 [155] = RTE_PTYPE_L2_ETHER_NSH | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
787 [156] = RTE_PTYPE_L2_ETHER_NSH | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
788 RTE_PTYPE_L4_NONFRAG,
789 [157] = RTE_PTYPE_L2_ETHER_NSH | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
791 [158] = RTE_PTYPE_L2_ETHER_NSH | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
793 [159] = RTE_PTYPE_L2_ETHER_NSH | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
795 [160] = RTE_PTYPE_L2_ETHER_NSH | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
797 [161] = RTE_PTYPE_L2_ETHER_NSH | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
799 [162] = RTE_PTYPE_L2_ETHER_NSH | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
800 RTE_PTYPE_L4_NONFRAG,
801 [163] = RTE_PTYPE_L2_ETHER_NSH | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
803 [164] = RTE_PTYPE_L2_ETHER_NSH | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
805 [165] = RTE_PTYPE_L2_ETHER_NSH | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
807 [166] = RTE_PTYPE_L2_ETHER_NSH | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
810 /* All others reserved */
813 return type_table[ptype];
816 #endif /* _I40E_RXTX_H_ */