1 /* SPDX-License-Identifier: BSD-3-Clause
2 * Copyright(c) 2001-2021 Intel Corporation
10 #include "ice_flex_pipe.h"
11 #include "ice_switch.h"
14 #define ICE_SQ_SEND_DELAY_TIME_MS 10
15 #define ICE_SQ_SEND_MAX_EXECUTE 3
24 enum ice_status ice_init_fltr_mgmt_struct(struct ice_hw *hw);
25 void ice_cleanup_fltr_mgmt_struct(struct ice_hw *hw);
26 void ice_set_umac_shared(struct ice_hw *hw);
27 enum ice_status ice_init_hw(struct ice_hw *hw);
28 void ice_deinit_hw(struct ice_hw *hw);
29 enum ice_status ice_check_reset(struct ice_hw *hw);
30 enum ice_status ice_reset(struct ice_hw *hw, enum ice_reset_req req);
32 enum ice_status ice_create_all_ctrlq(struct ice_hw *hw);
33 enum ice_status ice_init_all_ctrlq(struct ice_hw *hw);
34 void ice_shutdown_all_ctrlq(struct ice_hw *hw);
35 void ice_destroy_all_ctrlq(struct ice_hw *hw);
37 ice_clean_rq_elem(struct ice_hw *hw, struct ice_ctl_q_info *cq,
38 struct ice_rq_event_info *e, u16 *pending);
40 ice_get_link_status(struct ice_port_info *pi, bool *link_up);
41 enum ice_status ice_update_link_info(struct ice_port_info *pi);
43 ice_acquire_res(struct ice_hw *hw, enum ice_aq_res_ids res,
44 enum ice_aq_res_access_type access, u32 timeout);
45 void ice_release_res(struct ice_hw *hw, enum ice_aq_res_ids res);
47 ice_alloc_hw_res(struct ice_hw *hw, u16 type, u16 num, bool btm, u16 *res);
49 ice_free_hw_res(struct ice_hw *hw, u16 type, u16 num, u16 *res);
51 ice_aq_alloc_free_res(struct ice_hw *hw, u16 num_entries,
52 struct ice_aqc_alloc_free_res_elem *buf, u16 buf_size,
53 enum ice_adminq_opc opc, struct ice_sq_cd *cd);
55 ice_sq_send_cmd_nolock(struct ice_hw *hw, struct ice_ctl_q_info *cq,
56 struct ice_aq_desc *desc, void *buf, u16 buf_size,
57 struct ice_sq_cd *cd);
59 ice_sq_send_cmd(struct ice_hw *hw, struct ice_ctl_q_info *cq,
60 struct ice_aq_desc *desc, void *buf, u16 buf_size,
61 struct ice_sq_cd *cd);
62 void ice_clear_pxe_mode(struct ice_hw *hw);
64 enum ice_status ice_get_caps(struct ice_hw *hw);
66 void ice_set_safe_mode_caps(struct ice_hw *hw);
69 ice_aq_get_internal_data(struct ice_hw *hw, u8 cluster_id, u16 table_id,
70 u32 start, void *buf, u16 buf_size, u16 *ret_buf_size,
71 u16 *ret_next_table, u32 *ret_next_index,
72 struct ice_sq_cd *cd);
74 /* Define a macro that will align a pointer to point to the next memory address
75 * that falls on the given power of 2 (i.e., 2, 4, 8, 16, 32, 64...). For
76 * example, given the variable pointer = 0x1006, then after the following call:
78 * pointer = ICE_ALIGN(pointer, 4)
80 * ... the value of pointer would equal 0x1008, since 0x1008 is the next
81 * address after 0x1006 which is divisible by 4.
83 #define ICE_ALIGN(ptr, align) (((ptr) + ((align) - 1)) & ~((align) - 1))
86 ice_write_rxq_ctx(struct ice_hw *hw, struct ice_rlan_ctx *rlan_ctx,
88 enum ice_status ice_clear_rxq_ctx(struct ice_hw *hw, u32 rxq_index);
90 ice_clear_tx_cmpltnq_ctx(struct ice_hw *hw, u32 tx_cmpltnq_index);
92 ice_write_tx_cmpltnq_ctx(struct ice_hw *hw,
93 struct ice_tx_cmpltnq_ctx *tx_cmpltnq_ctx,
94 u32 tx_cmpltnq_index);
96 ice_clear_tx_drbell_q_ctx(struct ice_hw *hw, u32 tx_drbell_q_index);
98 ice_write_tx_drbell_q_ctx(struct ice_hw *hw,
99 struct ice_tx_drbell_q_ctx *tx_drbell_q_ctx,
100 u32 tx_drbell_q_index);
103 ice_aq_get_rss_lut(struct ice_hw *hw, struct ice_aq_get_set_rss_lut_params *get_params);
105 ice_aq_set_rss_lut(struct ice_hw *hw, struct ice_aq_get_set_rss_lut_params *set_params);
107 ice_aq_get_rss_key(struct ice_hw *hw, u16 vsi_handle,
108 struct ice_aqc_get_set_rss_keys *keys);
110 ice_aq_set_rss_key(struct ice_hw *hw, u16 vsi_handle,
111 struct ice_aqc_get_set_rss_keys *keys);
113 ice_aq_add_lan_txq(struct ice_hw *hw, u8 count,
114 struct ice_aqc_add_tx_qgrp *qg_list, u16 buf_size,
115 struct ice_sq_cd *cd);
117 ice_aq_move_recfg_lan_txq(struct ice_hw *hw, u8 num_qs, bool is_move,
118 bool is_tc_change, bool subseq_call, bool flush_pipe,
119 u8 timeout, u32 *blocked_cgds,
120 struct ice_aqc_move_txqs_data *buf, u16 buf_size,
121 u8 *txqs_moved, struct ice_sq_cd *cd);
123 bool ice_check_sq_alive(struct ice_hw *hw, struct ice_ctl_q_info *cq);
124 enum ice_status ice_aq_q_shutdown(struct ice_hw *hw, bool unloading);
125 void ice_fill_dflt_direct_cmd_desc(struct ice_aq_desc *desc, u16 opcode);
126 extern const struct ice_ctx_ele ice_tlan_ctx_info[];
128 ice_set_ctx(struct ice_hw *hw, u8 *src_ctx, u8 *dest_ctx,
129 const struct ice_ctx_ele *ce_info);
132 ice_aq_send_cmd(struct ice_hw *hw, struct ice_aq_desc *desc,
133 void *buf, u16 buf_size, struct ice_sq_cd *cd);
134 enum ice_status ice_aq_get_fw_ver(struct ice_hw *hw, struct ice_sq_cd *cd);
137 ice_aq_send_driver_ver(struct ice_hw *hw, struct ice_driver_ver *dv,
138 struct ice_sq_cd *cd);
140 ice_aq_set_port_params(struct ice_port_info *pi, u16 bad_frame_vsi,
141 bool save_bad_pac, bool pad_short_pac, bool double_vlan,
142 struct ice_sq_cd *cd);
144 ice_aq_get_phy_caps(struct ice_port_info *pi, bool qual_mods, u8 report_mode,
145 struct ice_aqc_get_phy_caps_data *caps,
146 struct ice_sq_cd *cd);
148 ice_update_phy_type(u64 *phy_type_low, u64 *phy_type_high,
149 u16 link_speeds_bitmap);
151 ice_aq_manage_mac_write(struct ice_hw *hw, const u8 *mac_addr, u8 flags,
152 struct ice_sq_cd *cd);
154 enum ice_status ice_clear_pf_cfg(struct ice_hw *hw);
156 ice_aq_set_phy_cfg(struct ice_hw *hw, struct ice_port_info *pi,
157 struct ice_aqc_set_phy_cfg_data *cfg, struct ice_sq_cd *cd);
158 bool ice_fw_supports_link_override(struct ice_hw *hw);
160 ice_get_link_default_override(struct ice_link_default_override_tlv *ldo,
161 struct ice_port_info *pi);
162 bool ice_is_phy_caps_an_enabled(struct ice_aqc_get_phy_caps_data *caps);
164 enum ice_fc_mode ice_caps_to_fc_mode(u8 caps);
165 enum ice_fec_mode ice_caps_to_fec_mode(u8 caps, u8 fec_options);
167 ice_set_fc(struct ice_port_info *pi, u8 *aq_failures,
168 bool ena_auto_link_update);
170 ice_phy_caps_equals_cfg(struct ice_aqc_get_phy_caps_data *caps,
171 struct ice_aqc_set_phy_cfg_data *cfg);
173 ice_copy_phy_caps_to_cfg(struct ice_port_info *pi,
174 struct ice_aqc_get_phy_caps_data *caps,
175 struct ice_aqc_set_phy_cfg_data *cfg);
177 ice_cfg_phy_fec(struct ice_port_info *pi, struct ice_aqc_set_phy_cfg_data *cfg,
178 enum ice_fec_mode fec);
180 ice_aq_set_link_restart_an(struct ice_port_info *pi, bool ena_link,
181 struct ice_sq_cd *cd);
183 ice_aq_set_mac_cfg(struct ice_hw *hw, u16 max_frame_size, struct ice_sq_cd *cd);
185 ice_aq_get_link_info(struct ice_port_info *pi, bool ena_lse,
186 struct ice_link_status *link, struct ice_sq_cd *cd);
188 ice_aq_set_event_mask(struct ice_hw *hw, u8 port_num, u16 mask,
189 struct ice_sq_cd *cd);
191 ice_aq_set_mac_loopback(struct ice_hw *hw, bool ena_lpbk, struct ice_sq_cd *cd);
194 ice_aq_set_port_id_led(struct ice_port_info *pi, bool is_orig_mode,
195 struct ice_sq_cd *cd);
197 ice_aq_sff_eeprom(struct ice_hw *hw, u16 lport, u8 bus_addr,
198 u16 mem_addr, u8 page, u8 set_page, u8 *data, u8 length,
199 bool write, struct ice_sq_cd *cd);
202 ice_aq_prog_topo_dev_nvm(struct ice_hw *hw,
203 struct ice_aqc_link_topo_params *topo_params,
204 struct ice_sq_cd *cd);
206 ice_aq_read_topo_dev_nvm(struct ice_hw *hw,
207 struct ice_aqc_link_topo_params *topo_params,
208 u32 start_address, u8 *buf, u8 buf_size,
209 struct ice_sq_cd *cd);
212 ice_get_ctx(u8 *src_ctx, u8 *dest_ctx, struct ice_ctx_ele *ce_info);
214 ice_dis_vsi_txq(struct ice_port_info *pi, u16 vsi_handle, u8 tc, u8 num_queues,
215 u16 *q_handle, u16 *q_ids, u32 *q_teids,
216 enum ice_disq_rst_src rst_src, u16 vmvf_num,
217 struct ice_sq_cd *cd);
219 ice_cfg_vsi_lan(struct ice_port_info *pi, u16 vsi_handle, u16 tc_bitmap,
222 ice_ena_vsi_txq(struct ice_port_info *pi, u16 vsi_handle, u8 tc, u16 q_handle,
223 u8 num_qgrps, struct ice_aqc_add_tx_qgrp *buf, u16 buf_size,
224 struct ice_sq_cd *cd);
226 ice_replay_pre_init(struct ice_hw *hw, struct ice_switch_info *sw);
227 enum ice_status ice_replay_vsi(struct ice_hw *hw, u16 vsi_handle);
228 void ice_replay_post(struct ice_hw *hw);
230 ice_get_lan_q_ctx(struct ice_hw *hw, u16 vsi_handle, u8 tc, u16 q_handle);
231 enum ice_status ice_sbq_rw_reg_lp(struct ice_hw *hw,
232 struct ice_sbq_msg_input *in, bool lock);
233 void ice_sbq_lock(struct ice_hw *hw);
234 void ice_sbq_unlock(struct ice_hw *hw);
235 enum ice_status ice_sbq_rw_reg(struct ice_hw *hw, struct ice_sbq_msg_input *in);
237 ice_stat_update40(struct ice_hw *hw, u32 reg, bool prev_stat_loaded,
238 u64 *prev_stat, u64 *cur_stat);
240 ice_stat_update32(struct ice_hw *hw, u32 reg, bool prev_stat_loaded,
241 u64 *prev_stat, u64 *cur_stat);
243 ice_stat_update_repc(struct ice_hw *hw, u16 vsi_handle, bool prev_stat_loaded,
244 struct ice_eth_stats *cur_stats);
245 enum ice_fw_modes ice_get_fw_mode(struct ice_hw *hw);
246 void ice_print_rollback_msg(struct ice_hw *hw);
247 bool ice_is_generic_mac(struct ice_hw *hw);
248 bool ice_is_e810(struct ice_hw *hw);
249 bool ice_is_e810t(struct ice_hw *hw);
251 ice_sched_query_elem(struct ice_hw *hw, u32 node_teid,
252 struct ice_aqc_txsched_elem_data *buf);
254 ice_aq_set_driver_param(struct ice_hw *hw, enum ice_aqc_driver_params idx,
255 u32 value, struct ice_sq_cd *cd);
257 ice_aq_get_driver_param(struct ice_hw *hw, enum ice_aqc_driver_params idx,
258 u32 *value, struct ice_sq_cd *cd);
260 ice_aq_set_gpio(struct ice_hw *hw, u16 gpio_ctrl_handle, u8 pin_idx, bool value,
261 struct ice_sq_cd *cd);
263 ice_aq_get_gpio(struct ice_hw *hw, u16 gpio_ctrl_handle, u8 pin_idx,
264 bool *value, struct ice_sq_cd *cd);
265 bool ice_is_100m_speed_supported(struct ice_hw *hw);
267 ice_aq_set_lldp_mib(struct ice_hw *hw, u8 mib_type, void *buf, u16 buf_size,
268 struct ice_sq_cd *cd);
269 bool ice_fw_supports_lldp_fltr_ctrl(struct ice_hw *hw);
271 ice_lldp_fltr_add_remove(struct ice_hw *hw, u16 vsi_num, bool add);
273 ice_aq_read_i2c(struct ice_hw *hw, struct ice_aqc_link_topo_addr topo_addr,
274 u16 bus_addr, __le16 addr, u8 params, u8 *data,
275 struct ice_sq_cd *cd);
277 ice_aq_write_i2c(struct ice_hw *hw, struct ice_aqc_link_topo_addr topo_addr,
278 u16 bus_addr, __le16 addr, u8 params, u8 *data,
279 struct ice_sq_cd *cd);
280 bool ice_fw_supports_report_dflt_cfg(struct ice_hw *hw);
281 #endif /* _ICE_COMMON_H_ */