1 /* SPDX-License-Identifier: BSD-3-Clause
2 * Copyright(c) 2001-2019
10 #define ETH_HEADER_LEN 14
12 #define BIT(a) (1UL << (a))
13 #define BIT_ULL(a) (1ULL << (a))
15 #define BITS_PER_BYTE 8
21 #define ICE_BYTES_PER_WORD 2
22 #define ICE_BYTES_PER_DWORD 4
23 #define ICE_MAX_TRAFFIC_CLASS 8
26 #define MIN_T(_t, _a, _b) min((_t)(_a), (_t)(_b))
30 #define IS_ASCII(_ch) ((_ch) < 0x80)
33 #include "ice_status.h"
34 #include "ice_hw_autogen.h"
35 #include "ice_devids.h"
36 #include "ice_osdep.h"
37 #include "ice_bitops.h" /* Must come before ice_controlq.h */
38 #include "ice_controlq.h"
39 #include "ice_lan_tx_rx.h"
40 #include "ice_flex_type.h"
41 #include "ice_protocol_type.h"
43 static inline bool ice_is_tc_ena(ice_bitmap_t bitmap, u8 tc)
45 return ice_is_bit_set(&bitmap, tc);
49 #define DIV_64BIT(n, d) ((n) / (d))
50 #endif /* DIV_64BIT */
52 static inline u64 round_up_64bit(u64 a, u32 b)
54 return DIV_64BIT(((a) + (b) / 2), (b));
57 static inline u32 ice_round_to_num(u32 N, u32 R)
59 return ((((N) % (R)) < ((R) / 2)) ? (((N) / (R)) * (R)) :
60 ((((N) + (R) - 1) / (R)) * (R)));
63 /* Driver always calls main vsi_handle first */
64 #define ICE_MAIN_VSI_HANDLE 0
66 /* Switch from ms to the 1usec global time (this is the GTIME resolution) */
67 #define ICE_MS_TO_GTIME(time) ((time) * 1000)
69 /* Data type manipulation macros. */
70 #define ICE_HI_DWORD(x) ((u32)((((x) >> 16) >> 16) & 0xFFFFFFFF))
71 #define ICE_LO_DWORD(x) ((u32)((x) & 0xFFFFFFFF))
72 #define ICE_HI_WORD(x) ((u16)(((x) >> 16) & 0xFFFF))
74 /* debug masks - set these bits in hw->debug_mask to control output */
75 #define ICE_DBG_TRACE BIT_ULL(0) /* for function-trace only */
76 #define ICE_DBG_INIT BIT_ULL(1)
77 #define ICE_DBG_RELEASE BIT_ULL(2)
78 #define ICE_DBG_FW_LOG BIT_ULL(3)
79 #define ICE_DBG_LINK BIT_ULL(4)
80 #define ICE_DBG_PHY BIT_ULL(5)
81 #define ICE_DBG_QCTX BIT_ULL(6)
82 #define ICE_DBG_NVM BIT_ULL(7)
83 #define ICE_DBG_LAN BIT_ULL(8)
84 #define ICE_DBG_FLOW BIT_ULL(9)
85 #define ICE_DBG_DCB BIT_ULL(10)
86 #define ICE_DBG_DIAG BIT_ULL(11)
87 #define ICE_DBG_FD BIT_ULL(12)
88 #define ICE_DBG_SW BIT_ULL(13)
89 #define ICE_DBG_SCHED BIT_ULL(14)
91 #define ICE_DBG_PKG BIT_ULL(16)
92 #define ICE_DBG_RES BIT_ULL(17)
93 #define ICE_DBG_AQ_MSG BIT_ULL(24)
94 #define ICE_DBG_AQ_DESC BIT_ULL(25)
95 #define ICE_DBG_AQ_DESC_BUF BIT_ULL(26)
96 #define ICE_DBG_AQ_CMD BIT_ULL(27)
97 #define ICE_DBG_AQ (ICE_DBG_AQ_MSG | \
99 ICE_DBG_AQ_DESC_BUF | \
102 #define ICE_DBG_USER BIT_ULL(31)
103 #define ICE_DBG_ALL 0xFFFFFFFFFFFFFFFFULL
105 #ifndef __ALWAYS_UNUSED
106 #define __ALWAYS_UNUSED
113 enum ice_aq_res_ids {
116 ICE_CHANGE_LOCK_RES_ID,
117 ICE_GLOBAL_CFG_LOCK_RES_ID
120 /* FW update timeout definitions are in milliseconds */
121 #define ICE_NVM_TIMEOUT 180000
122 #define ICE_CHANGE_LOCK_TIMEOUT 1000
123 #define ICE_GLOBAL_CFG_LOCK_TIMEOUT 3000
125 enum ice_aq_res_access_type {
130 struct ice_driver_ver {
135 u8 driver_string[32];
147 enum ice_phy_cache_mode {
160 struct ice_phy_cache_mode_data {
162 enum ice_fec_mode curr_user_fec_req;
163 enum ice_fc_mode curr_user_fc_req;
164 u16 curr_user_speed_req;
168 enum ice_set_fc_aq_failures {
169 ICE_SET_FC_AQ_FAIL_NONE = 0,
170 ICE_SET_FC_AQ_FAIL_GET,
171 ICE_SET_FC_AQ_FAIL_SET,
172 ICE_SET_FC_AQ_FAIL_UPDATE
175 /* These are structs for managing the hardware information and the operations */
183 enum ice_media_type {
184 ICE_MEDIA_UNKNOWN = 0,
191 /* Software VSI types. */
194 ICE_VSI_CTRL = 3, /* equates to ICE_VSI_PF with 1 queue pair */
197 #endif /* ADQ_SUPPORT */
201 struct ice_link_status {
202 /* Refer to ice_aq_phy_type for bits definition */
205 u8 topo_media_conflict;
209 u8 lse_ena; /* Link Status Event notification */
215 /* Refer to #define from module_type[ICE_MODULE_TYPE_TOTAL_BYTE] of
216 * ice_aqc_get_phy_caps structure
218 u8 module_type[ICE_MODULE_TYPE_TOTAL_BYTE];
221 /* Different data queue types: These are mainly for SW consumption. */
230 /* Different reset sources for which a disable queue AQ call has to be made in
231 * order to clean the Tx scheduler as a part of the reset
233 enum ice_disq_rst_src {
238 /* PHY info such as phy_type, etc... */
239 struct ice_phy_info {
240 struct ice_link_status link_info;
241 struct ice_link_status link_info_old;
244 enum ice_media_type media_type;
246 /* Please refer to struct ice_aqc_get_link_status_data to get
247 * detail of enable bit in curr_user_speed_req
249 u16 curr_user_speed_req;
250 enum ice_fec_mode curr_user_fec_req;
251 enum ice_fc_mode curr_user_fc_req;
252 struct ice_aqc_set_phy_cfg_data curr_user_phy_cfg;
255 #define ICE_MAX_NUM_MIRROR_RULES 64
257 /* protocol enumeration for filters */
258 enum ice_fltr_ptype {
259 /* NONE - used for undef/error */
260 ICE_FLTR_PTYPE_NONF_NONE = 0,
261 ICE_FLTR_PTYPE_NONF_IPV4_UDP,
262 ICE_FLTR_PTYPE_NONF_IPV4_TCP,
263 ICE_FLTR_PTYPE_NONF_IPV4_SCTP,
264 ICE_FLTR_PTYPE_NONF_IPV4_OTHER,
265 ICE_FLTR_PTYPE_FRAG_IPV4,
266 ICE_FLTR_PTYPE_NONF_IPV6_UDP,
267 ICE_FLTR_PTYPE_NONF_IPV6_TCP,
268 ICE_FLTR_PTYPE_NONF_IPV6_SCTP,
269 ICE_FLTR_PTYPE_NONF_IPV6_OTHER,
273 /* 2 VSI = 1 ICE_VSI_PF + 1 ICE_VSI_CTRL */
274 #define ICE_MAX_FDIR_VSI_PER_FILTER 2
276 struct ice_fd_hw_prof {
277 struct ice_flow_seg_info *fdir_seg;
279 u64 entry_h[ICE_MAX_FDIR_VSI_PER_FILTER];
280 u16 vsi_h[ICE_MAX_FDIR_VSI_PER_FILTER];
283 /* Common HW capabilities for SW use */
284 struct ice_hw_common_caps {
285 /* Write CSR protection */
288 /* switching mode supported - EVB switching (including cloud) */
289 #define ICE_NVM_IMAGE_TYPE_EVB 0x0
291 /* Manageablity mode & supported protocols over MCTP */
293 #define ICE_MGMT_MODE_PASS_THRU_MODE_M 0xF
294 #define ICE_MGMT_MODE_CTL_INTERFACE_M 0xF0
295 #define ICE_MGMT_MODE_REDIR_SB_INTERFACE_M 0xF00
297 u32 mgmt_protocols_mctp;
298 #define ICE_MGMT_MODE_PROTO_RSVD BIT(0)
299 #define ICE_MGMT_MODE_PROTO_PLDM BIT(1)
300 #define ICE_MGMT_MODE_PROTO_OEM BIT(2)
301 #define ICE_MGMT_MODE_PROTO_NC_SI BIT(3)
305 /* DCB capabilities */
306 u32 active_tc_bitmap;
309 /* RSS related capabilities */
310 u32 rss_table_size; /* 512 for PFs and 64 for VFs */
311 u32 rss_table_entry_width; /* RSS Entry width in bits */
314 u32 num_rxq; /* Number/Total Rx queues */
315 u32 rxq_first_id; /* First queue ID for Rx queues */
316 u32 num_txq; /* Number/Total Tx queues */
317 u32 txq_first_id; /* First queue ID for Tx queues */
320 u32 num_msix_vectors;
321 u32 msix_vector_first_id;
323 /* Max MTU for function or device */
327 u32 num_wol_proxy_fltr;
328 u32 wol_proxy_vsi_seid;
330 /* LED/SDP pin count */
334 /* LED/SDP - Supports up to 12 LED pins and 8 SDP signals */
335 #define ICE_MAX_SUPPORTED_GPIO_LED 12
336 #define ICE_MAX_SUPPORTED_GPIO_SDP 8
337 u8 led[ICE_MAX_SUPPORTED_GPIO_LED];
338 u8 sdp[ICE_MAX_SUPPORTED_GPIO_SDP];
340 /* EVB capabilities */
341 u8 evb_802_1_qbg; /* Edge Virtual Bridging */
342 u8 evb_802_1_qbh; /* Bridge Port Extension */
348 /* WoL and APM support */
349 #define ICE_WOL_SUPPORT_M BIT(0)
350 #define ICE_ACPI_PROG_MTHD_M BIT(1)
351 #define ICE_PROXY_SUPPORT_M BIT(2)
358 /* Function specific capabilities */
359 struct ice_hw_func_caps {
360 struct ice_hw_common_caps common_cap;
362 u32 fd_fltr_guar; /* Number of filters guaranteed */
363 u32 fd_fltr_best_effort; /* Number of best effort filters */
366 /* Device wide capabilities */
367 struct ice_hw_dev_caps {
368 struct ice_hw_common_caps common_cap;
369 u32 num_vsi_allocd_to_host; /* Excluding EMP VSI */
370 u32 num_flow_director_fltr; /* Number of FD filters available */
374 /* Information about MAC such as address, etc... */
375 struct ice_mac_info {
376 u8 lan_addr[ETH_ALEN];
377 u8 perm_addr[ETH_ALEN];
378 u8 port_addr[ETH_ALEN];
379 u8 wol_addr[ETH_ALEN];
386 ice_bus_embedded, /* Is device Embedded versus card */
391 enum ice_pcie_bus_speed {
392 ice_pcie_speed_unknown = 0xff,
393 ice_pcie_speed_2_5GT = 0x14,
394 ice_pcie_speed_5_0GT = 0x15,
395 ice_pcie_speed_8_0GT = 0x16,
396 ice_pcie_speed_16_0GT = 0x17
400 enum ice_pcie_link_width {
401 ice_pcie_lnk_width_resrv = 0x00,
402 ice_pcie_lnk_x1 = 0x01,
403 ice_pcie_lnk_x2 = 0x02,
404 ice_pcie_lnk_x4 = 0x04,
405 ice_pcie_lnk_x8 = 0x08,
406 ice_pcie_lnk_x12 = 0x0C,
407 ice_pcie_lnk_x16 = 0x10,
408 ice_pcie_lnk_x32 = 0x20,
409 ice_pcie_lnk_width_unknown = 0xff,
412 /* Reset types used to determine which kind of reset was requested. These
413 * defines match what the RESET_TYPE field of the GLGEN_RSTAT register.
414 * ICE_RESET_PFR does not match any RESET_TYPE field in the GLGEN_RSTAT register
415 * because its reset source is different than the other types listed.
427 struct ice_bus_info {
428 enum ice_pcie_bus_speed speed;
429 enum ice_pcie_link_width width;
430 enum ice_bus_type type;
437 /* Flow control (FC) parameters */
439 enum ice_fc_mode current_mode; /* FC mode in effect */
440 enum ice_fc_mode req_mode; /* FC mode requested by caller */
443 /* NVM Information */
444 struct ice_nvm_info {
445 u32 eetrack; /* NVM data version */
446 u32 oem_ver; /* OEM version info */
447 u16 sr_words; /* Shadow RAM size in words */
448 u16 ver; /* NVM package version */
449 u8 blank_nvm_mode; /* is NVM empty (no FW present)*/
452 /* Max number of port to queue branches w.r.t topology */
453 #define ICE_TXSCHED_MAX_BRANCHES ICE_MAX_TRAFFIC_CLASS
455 #define ice_for_each_traffic_class(_i) \
456 for ((_i) = 0; (_i) < ICE_MAX_TRAFFIC_CLASS; (_i)++)
458 /* ICE_DFLT_AGG_ID means that all new VM(s)/VSI node connects
459 * to driver defined policy for default aggregator
461 #define ICE_INVAL_TEID 0xFFFFFFFF
462 #define ICE_DFLT_AGG_ID 0
464 struct ice_sched_node {
465 struct ice_sched_node *parent;
466 struct ice_sched_node *sibling; /* next sibling in the same layer */
467 struct ice_sched_node **children;
468 struct ice_aqc_txsched_elem_data info;
469 u32 agg_id; /* aggregator group ID */
471 u8 in_use; /* suspended or in use */
472 u8 tx_sched_layer; /* Logical Layer (1-9) */
476 #define ICE_SCHED_NODE_OWNER_LAN 0
477 #define ICE_SCHED_NODE_OWNER_AE 1
478 #define ICE_SCHED_NODE_OWNER_RDMA 2
481 /* Access Macros for Tx Sched Elements data */
482 #define ICE_TXSCHED_GET_NODE_TEID(x) LE32_TO_CPU((x)->info.node_teid)
483 #define ICE_TXSCHED_GET_PARENT_TEID(x) LE32_TO_CPU((x)->info.parent_teid)
484 #define ICE_TXSCHED_GET_CIR_RL_ID(x) \
485 LE16_TO_CPU((x)->info.cir_bw.bw_profile_idx)
486 #define ICE_TXSCHED_GET_EIR_RL_ID(x) \
487 LE16_TO_CPU((x)->info.eir_bw.bw_profile_idx)
488 #define ICE_TXSCHED_GET_SRL_ID(x) LE16_TO_CPU((x)->info.srl_id)
489 #define ICE_TXSCHED_GET_CIR_BWALLOC(x) \
490 LE16_TO_CPU((x)->info.cir_bw.bw_alloc)
491 #define ICE_TXSCHED_GET_EIR_BWALLOC(x) \
492 LE16_TO_CPU((x)->info.eir_bw.bw_alloc)
494 struct ice_sched_rl_profle {
495 u32 rate; /* In Kbps */
496 struct ice_aqc_rl_profile_elem info;
499 /* The aggregator type determines if identifier is for a VSI group,
500 * aggregator group, aggregator of queues, or queue group.
503 ICE_AGG_TYPE_UNKNOWN = 0,
505 ICE_AGG_TYPE_AGG, /* aggregator */
511 /* Rate limit types */
514 ICE_MIN_BW, /* for CIR profile */
515 ICE_MAX_BW, /* for EIR profile */
516 ICE_SHARED_BW /* for shared profile */
519 #define ICE_SCHED_MIN_BW 500 /* in Kbps */
520 #define ICE_SCHED_MAX_BW 100000000 /* in Kbps */
521 #define ICE_SCHED_DFLT_BW 0xFFFFFFFF /* unlimited */
522 #define ICE_SCHED_NO_PRIORITY 0
523 #define ICE_SCHED_NO_BW_WT 0
524 #define ICE_SCHED_DFLT_RL_PROF_ID 0
525 #define ICE_SCHED_NO_SHARED_RL_PROF_ID 0xFFFF
526 #define ICE_SCHED_DFLT_BW_WT 1
527 #define ICE_SCHED_INVAL_PROF_ID 0xFFFF
528 #define ICE_SCHED_DFLT_BURST_SIZE (15 * 1024) /* in bytes (15k) */
530 /* Access Macros for Tx Sched RL Profile data */
531 #define ICE_TXSCHED_GET_RL_PROF_ID(p) LE16_TO_CPU((p)->info.profile_id)
532 #define ICE_TXSCHED_GET_RL_MBS(p) LE16_TO_CPU((p)->info.max_burst_size)
533 #define ICE_TXSCHED_GET_RL_MULTIPLIER(p) LE16_TO_CPU((p)->info.rl_multiply)
534 #define ICE_TXSCHED_GET_RL_WAKEUP_MV(p) LE16_TO_CPU((p)->info.wake_up_calc)
535 #define ICE_TXSCHED_GET_RL_ENCODE(p) LE16_TO_CPU((p)->info.rl_encode)
538 /* The following tree example shows the naming conventions followed under
539 * ice_port_info struct for default scheduler tree topology.
543 * (TC0)/ / / / \ \ \ \(TC7) ---> num_branches (range:1- 8)
547 * / |-> num_elements (range:1 - 9)
548 * * | implies num_of_layers
552 * (a) is the last_node_teid(not of type Leaf). A leaf node is created under
553 * (a) as child node where queues get added, add Tx/Rx queue admin commands;
554 * need TEID of (a) to add queues.
557 * -> has 8 branches (one for each TC)
558 * -> First branch (TC0) has 4 elements
560 * -> (a) is the topmost layer node created by firmware on branch 0
562 * Note: Above asterisk tree covers only basic terminology and scenario.
563 * Refer to the documentation for more info.
566 /* Data structure for saving BW information */
574 ICE_BW_TYPE_CNT /* This must be last */
582 struct ice_bw_type_info {
583 ice_declare_bitmap(bw_t_bitmap, ICE_BW_TYPE_CNT);
585 struct ice_bw cir_bw;
586 struct ice_bw eir_bw;
590 /* VSI queue context structure for given TC */
594 /* bw_t_info saves queue BW information */
595 struct ice_bw_type_info bw_t_info;
598 /* VSI type list entry to locate corresponding VSI/aggregator nodes */
599 struct ice_sched_vsi_info {
600 struct ice_sched_node *vsi_node[ICE_MAX_TRAFFIC_CLASS];
601 struct ice_sched_node *ag_node[ICE_MAX_TRAFFIC_CLASS];
602 u16 max_lanq[ICE_MAX_TRAFFIC_CLASS];
603 /* bw_t_info saves VSI BW information */
604 struct ice_bw_type_info bw_t_info[ICE_MAX_TRAFFIC_CLASS];
607 /* CEE or IEEE 802.1Qaz ETS Configuration data */
608 struct ice_dcb_ets_cfg {
612 u8 prio_table[ICE_MAX_TRAFFIC_CLASS];
613 u8 tcbwtable[ICE_MAX_TRAFFIC_CLASS];
614 u8 tsatable[ICE_MAX_TRAFFIC_CLASS];
617 /* CEE or IEEE 802.1Qaz PFC Configuration data */
618 struct ice_dcb_pfc_cfg {
625 /* CEE or IEEE 802.1Qaz Application Priority data */
626 struct ice_dcb_app_priority_table {
632 #define ICE_MAX_USER_PRIORITY 8
633 #define ICE_DCBX_MAX_APPS 32
634 #define ICE_LLDPDU_SIZE 1500
635 #define ICE_TLV_STATUS_OPER 0x1
636 #define ICE_TLV_STATUS_SYNC 0x2
637 #define ICE_TLV_STATUS_ERR 0x4
638 #define ICE_APP_PROT_ID_FCOE 0x8906
639 #define ICE_APP_PROT_ID_ISCSI 0x0cbc
640 #define ICE_APP_PROT_ID_FIP 0x8914
641 #define ICE_APP_SEL_ETHTYPE 0x1
642 #define ICE_APP_SEL_TCPIP 0x2
643 #define ICE_CEE_APP_SEL_ETHTYPE 0x0
644 #define ICE_CEE_APP_SEL_TCPIP 0x1
646 struct ice_dcbx_cfg {
648 u32 tlv_status; /* CEE mode TLV status */
649 struct ice_dcb_ets_cfg etscfg;
650 struct ice_dcb_ets_cfg etsrec;
651 struct ice_dcb_pfc_cfg pfc;
652 struct ice_dcb_app_priority_table app[ICE_DCBX_MAX_APPS];
654 #define ICE_DCBX_MODE_CEE 0x1
655 #define ICE_DCBX_MODE_IEEE 0x2
657 #define ICE_DCBX_APPS_NON_WILLING 0x1
660 struct ice_port_info {
661 struct ice_sched_node *root; /* Root Node per Port */
662 struct ice_hw *hw; /* back pointer to HW instance */
663 u32 last_node_teid; /* scheduler last node info */
664 u16 sw_id; /* Initial switch ID belongs to port */
667 #define ICE_SCHED_PORT_STATE_INIT 0x0
668 #define ICE_SCHED_PORT_STATE_READY 0x1
670 #define ICE_LPORT_MASK 0xff
671 u16 dflt_tx_vsi_rule_id;
673 u16 dflt_rx_vsi_rule_id;
675 struct ice_fc_info fc;
676 struct ice_mac_info mac;
677 struct ice_phy_info phy;
678 struct ice_lock sched_lock; /* protect access to TXSched tree */
679 struct ice_sched_node *
680 sib_head[ICE_MAX_TRAFFIC_CLASS][ICE_AQC_TOPO_MAX_LEVEL_NUM];
681 /* List contain profile ID(s) and other params per layer */
682 struct LIST_HEAD_TYPE rl_prof_list[ICE_AQC_TOPO_MAX_LEVEL_NUM];
683 struct ice_dcbx_cfg local_dcbx_cfg; /* Oper/Local Cfg */
685 struct ice_dcbx_cfg remote_dcbx_cfg; /* Peer Cfg */
686 struct ice_dcbx_cfg desired_dcbx_cfg; /* CEE Desired Cfg */
687 /* LLDP/DCBX Status */
688 u8 dcbx_status:3; /* see ICE_DCBX_STATUS_DIS */
693 struct ice_switch_info {
694 struct LIST_HEAD_TYPE vsi_list_map_head;
695 struct ice_sw_recipe *recp_list;
698 /* FW logging configuration */
699 struct ice_fw_log_evnt {
700 u8 cfg : 4; /* New event enables to configure */
701 u8 cur : 4; /* Current/active event enables */
704 struct ice_fw_log_cfg {
705 u8 cq_en : 1; /* FW logging is enabled via the control queue */
706 u8 uart_en : 1; /* FW logging is enabled via UART for all PFs */
707 u8 actv_evnts; /* Cumulation of currently enabled log events */
709 #define ICE_FW_LOG_EVNT_INFO (ICE_AQC_FW_LOG_INFO_EN >> ICE_AQC_FW_LOG_EN_S)
710 #define ICE_FW_LOG_EVNT_INIT (ICE_AQC_FW_LOG_INIT_EN >> ICE_AQC_FW_LOG_EN_S)
711 #define ICE_FW_LOG_EVNT_FLOW (ICE_AQC_FW_LOG_FLOW_EN >> ICE_AQC_FW_LOG_EN_S)
712 #define ICE_FW_LOG_EVNT_ERR (ICE_AQC_FW_LOG_ERR_EN >> ICE_AQC_FW_LOG_EN_S)
713 #define ICE_FW_LOG_EVNT_ALL (ICE_FW_LOG_EVNT_INFO | ICE_FW_LOG_EVNT_INIT | \
714 ICE_FW_LOG_EVNT_FLOW | ICE_FW_LOG_EVNT_ERR)
715 struct ice_fw_log_evnt evnts[ICE_AQC_FW_LOG_ID_MAX];
718 /* Port hardware description */
722 struct ice_aqc_layer_props *layer_info;
723 struct ice_port_info *port_info;
724 /* 2D Array for each Tx Sched RL Profile type */
725 struct ice_sched_rl_profile **cir_profiles;
726 struct ice_sched_rl_profile **eir_profiles;
727 struct ice_sched_rl_profile **srl_profiles;
728 u64 debug_mask; /* BITMAP for debug mask */
729 enum ice_mac_type mac_type;
731 u16 fd_ctr_base; /* FD counter base index */
735 u16 subsystem_device_id;
736 u16 subsystem_vendor_id;
739 u8 pf_id; /* device profile info */
741 u16 max_burst_size; /* driver sets this value */
743 /* Tx Scheduler values */
744 u16 num_tx_sched_layers;
745 u16 num_tx_sched_phys_layers;
748 u8 sw_entry_point_layer;
749 u16 max_children[ICE_AQC_TOPO_MAX_LEVEL_NUM];
750 struct LIST_HEAD_TYPE agg_list; /* lists all aggregator */
751 struct ice_bw_type_info tc_node_bw_t_info[ICE_MAX_TRAFFIC_CLASS];
752 struct ice_vsi_ctx *vsi_ctx[ICE_MAX_VSI];
753 u8 evb_veb; /* true for VEB, false for VEPA */
754 u8 reset_ongoing; /* true if HW is in reset, false otherwise */
755 struct ice_bus_info bus;
756 struct ice_nvm_info nvm;
757 struct ice_hw_dev_caps dev_caps; /* device capabilities */
758 struct ice_hw_func_caps func_caps; /* function capabilities */
760 struct ice_switch_info *switch_info; /* switch filter lists */
762 /* Control Queue info */
763 struct ice_ctl_q_info adminq;
764 struct ice_ctl_q_info mailboxq;
766 u8 api_branch; /* API branch version */
767 u8 api_maj_ver; /* API major version */
768 u8 api_min_ver; /* API minor version */
769 u8 api_patch; /* API patch version */
770 u8 fw_branch; /* firmware branch version */
771 u8 fw_maj_ver; /* firmware major version */
772 u8 fw_min_ver; /* firmware minor version */
773 u8 fw_patch; /* firmware patch version */
774 u32 fw_build; /* firmware build number */
776 struct ice_fw_log_cfg fw_log;
778 /* Device max aggregate bandwidths corresponding to the GL_PWR_MODE_CTL
779 * register. Used for determining the itr/intrl granularity during
782 #define ICE_MAX_AGG_BW_200G 0x0
783 #define ICE_MAX_AGG_BW_100G 0X1
784 #define ICE_MAX_AGG_BW_50G 0x2
785 #define ICE_MAX_AGG_BW_25G 0x3
786 /* ITR granularity for different speeds */
787 #define ICE_ITR_GRAN_ABOVE_25 2
788 #define ICE_ITR_GRAN_MAX_25 4
789 /* ITR granularity in 1 us */
791 /* INTRL granularity for different speeds */
792 #define ICE_INTRL_GRAN_ABOVE_25 4
793 #define ICE_INTRL_GRAN_MAX_25 8
794 /* INTRL granularity in 1 us */
797 u8 ucast_shared; /* true if VSIs can share unicast addr */
799 /* Active package version (currently active) */
800 struct ice_pkg_ver active_pkg_ver;
801 u8 active_pkg_name[ICE_PKG_NAME_SIZE];
803 /* Driver's package ver - (from the Metadata seg) */
804 struct ice_pkg_ver pkg_ver;
805 u8 pkg_name[ICE_PKG_NAME_SIZE];
807 /* Driver's Ice package version (from the Ice seg) */
808 struct ice_pkg_ver ice_pkg_ver;
809 u8 ice_pkg_name[ICE_PKG_NAME_SIZE];
811 /* Pointer to the ice segment */
814 /* Pointer to allocated copy of pkg memory */
819 struct ice_tunnel_table tnl;
821 #define ICE_PKG_FILENAME "package_file"
822 #define ICE_PKG_FILENAME_EXT "pkg"
823 #define ICE_PKG_FILE_MAJ_VER 1
824 #define ICE_PKG_FILE_MIN_VER 0
826 /* HW block tables */
827 struct ice_blk_info blk[ICE_BLK_COUNT];
828 struct ice_lock fl_profs_locks[ICE_BLK_COUNT]; /* lock fltr profiles */
829 struct LIST_HEAD_TYPE fl_profs[ICE_BLK_COUNT];
830 /* Flow Director filter info */
831 int fdir_active_fltr;
833 struct ice_lock fdir_fltr_lock; /* protect Flow Director */
834 struct LIST_HEAD_TYPE fdir_list_head;
836 /* Book-keeping of side-band filter count per flow-type.
837 * This is used to detect and handle input set changes for
838 * respective flow-type.
840 u16 fdir_fltr_cnt[ICE_FLTR_PTYPE_MAX];
842 struct ice_fd_hw_prof **fdir_prof;
843 ice_declare_bitmap(fdir_perfect_fltr, ICE_FLTR_PTYPE_MAX);
844 struct ice_lock rss_locks; /* protect RSS configuration */
845 struct LIST_HEAD_TYPE rss_list_head;
848 /* Statistics collected by each port, VSI, VEB, and S-channel */
849 struct ice_eth_stats {
850 u64 rx_bytes; /* gorc */
851 u64 rx_unicast; /* uprc */
852 u64 rx_multicast; /* mprc */
853 u64 rx_broadcast; /* bprc */
854 u64 rx_discards; /* rdpc */
855 u64 rx_unknown_protocol; /* rupp */
856 u64 tx_bytes; /* gotc */
857 u64 tx_unicast; /* uptc */
858 u64 tx_multicast; /* mptc */
859 u64 tx_broadcast; /* bptc */
860 u64 tx_discards; /* tdpc */
861 u64 tx_errors; /* tepc */
866 /* Statistics collected per VEB per User Priority (UP) for up to 8 UPs */
867 struct ice_veb_up_stats {
868 u64 up_rx_pkts[ICE_MAX_UP];
869 u64 up_rx_bytes[ICE_MAX_UP];
870 u64 up_tx_pkts[ICE_MAX_UP];
871 u64 up_tx_bytes[ICE_MAX_UP];
874 /* Statistics collected by the MAC */
875 struct ice_hw_port_stats {
876 /* eth stats collected by the port */
877 struct ice_eth_stats eth;
878 /* additional port specific stats */
879 u64 tx_dropped_link_down; /* tdold */
880 u64 crc_errors; /* crcerrs */
881 u64 illegal_bytes; /* illerrc */
882 u64 error_bytes; /* errbc */
883 u64 mac_local_faults; /* mlfc */
884 u64 mac_remote_faults; /* mrfc */
885 u64 rx_len_errors; /* rlec */
886 u64 link_xon_rx; /* lxonrxc */
887 u64 link_xoff_rx; /* lxoffrxc */
888 u64 link_xon_tx; /* lxontxc */
889 u64 link_xoff_tx; /* lxofftxc */
890 u64 priority_xon_rx[8]; /* pxonrxc[8] */
891 u64 priority_xoff_rx[8]; /* pxoffrxc[8] */
892 u64 priority_xon_tx[8]; /* pxontxc[8] */
893 u64 priority_xoff_tx[8]; /* pxofftxc[8] */
894 u64 priority_xon_2_xoff[8]; /* pxon2offc[8] */
895 u64 rx_size_64; /* prc64 */
896 u64 rx_size_127; /* prc127 */
897 u64 rx_size_255; /* prc255 */
898 u64 rx_size_511; /* prc511 */
899 u64 rx_size_1023; /* prc1023 */
900 u64 rx_size_1522; /* prc1522 */
901 u64 rx_size_big; /* prc9522 */
902 u64 rx_undersize; /* ruc */
903 u64 rx_fragments; /* rfc */
904 u64 rx_oversize; /* roc */
905 u64 rx_jabber; /* rjc */
906 u64 tx_size_64; /* ptc64 */
907 u64 tx_size_127; /* ptc127 */
908 u64 tx_size_255; /* ptc255 */
909 u64 tx_size_511; /* ptc511 */
910 u64 tx_size_1023; /* ptc1023 */
911 u64 tx_size_1522; /* ptc1522 */
912 u64 tx_size_big; /* ptc9522 */
913 u64 mac_short_pkt_dropped; /* mspdc */
914 /* flow director stats */
919 #endif /* ADQ_SUPPORT */
922 enum ice_sw_fwd_act_type {
924 ICE_FWD_TO_VSI_LIST, /* Do not use this when adding filter */
931 /* Checksum and Shadow RAM pointers */
932 #define ICE_SR_NVM_CTRL_WORD 0x00
933 #define ICE_SR_PHY_ANALOG_PTR 0x04
934 #define ICE_SR_OPTION_ROM_PTR 0x05
935 #define ICE_SR_RO_PCIR_REGS_AUTO_LOAD_PTR 0x06
936 #define ICE_SR_AUTO_GENERATED_POINTERS_PTR 0x07
937 #define ICE_SR_PCIR_REGS_AUTO_LOAD_PTR 0x08
938 #define ICE_SR_EMP_GLOBAL_MODULE_PTR 0x09
939 #define ICE_SR_EMP_IMAGE_PTR 0x0B
940 #define ICE_SR_PE_IMAGE_PTR 0x0C
941 #define ICE_SR_CSR_PROTECTED_LIST_PTR 0x0D
942 #define ICE_SR_MNG_CFG_PTR 0x0E
943 #define ICE_SR_EMP_MODULE_PTR 0x0F
944 #define ICE_SR_PBA_BLOCK_PTR 0x16
945 #define ICE_SR_BOOT_CFG_PTR 0x17
946 #define ICE_SR_NVM_WOL_CFG 0x19
947 #define ICE_NVM_OEM_VER_OFF 0x83
948 #define ICE_SR_NVM_DEV_STARTER_VER 0x18
949 #define ICE_SR_ALTERNATE_SAN_MAC_ADDR_PTR 0x27
950 #define ICE_SR_PERMANENT_SAN_MAC_ADDR_PTR 0x28
951 #define ICE_SR_NVM_MAP_VER 0x29
952 #define ICE_SR_NVM_IMAGE_VER 0x2A
953 #define ICE_SR_NVM_STRUCTURE_VER 0x2B
954 #define ICE_SR_NVM_EETRACK_LO 0x2D
955 #define ICE_SR_NVM_EETRACK_HI 0x2E
956 #define ICE_NVM_VER_LO_SHIFT 0
957 #define ICE_NVM_VER_LO_MASK (0xff << ICE_NVM_VER_LO_SHIFT)
958 #define ICE_NVM_VER_HI_SHIFT 12
959 #define ICE_NVM_VER_HI_MASK (0xf << ICE_NVM_VER_HI_SHIFT)
960 #define ICE_OEM_EETRACK_ID 0xffffffff
961 #define ICE_OEM_VER_PATCH_SHIFT 0
962 #define ICE_OEM_VER_PATCH_MASK (0xff << ICE_OEM_VER_PATCH_SHIFT)
963 #define ICE_OEM_VER_BUILD_SHIFT 8
964 #define ICE_OEM_VER_BUILD_MASK (0xffff << ICE_OEM_VER_BUILD_SHIFT)
965 #define ICE_OEM_VER_SHIFT 24
966 #define ICE_OEM_VER_MASK (0xff << ICE_OEM_VER_SHIFT)
967 #define ICE_SR_VPD_PTR 0x2F
968 #define ICE_SR_PXE_SETUP_PTR 0x30
969 #define ICE_SR_PXE_CFG_CUST_OPTIONS_PTR 0x31
970 #define ICE_SR_NVM_ORIGINAL_EETRACK_LO 0x34
971 #define ICE_SR_NVM_ORIGINAL_EETRACK_HI 0x35
972 #define ICE_SR_VLAN_CFG_PTR 0x37
973 #define ICE_SR_POR_REGS_AUTO_LOAD_PTR 0x38
974 #define ICE_SR_EMPR_REGS_AUTO_LOAD_PTR 0x3A
975 #define ICE_SR_GLOBR_REGS_AUTO_LOAD_PTR 0x3B
976 #define ICE_SR_CORER_REGS_AUTO_LOAD_PTR 0x3C
977 #define ICE_SR_PHY_CFG_SCRIPT_PTR 0x3D
978 #define ICE_SR_PCIE_ALT_AUTO_LOAD_PTR 0x3E
979 #define ICE_SR_SW_CHECKSUM_WORD 0x3F
980 #define ICE_SR_PFA_PTR 0x40
981 #define ICE_SR_1ST_SCRATCH_PAD_PTR 0x41
982 #define ICE_SR_1ST_NVM_BANK_PTR 0x42
983 #define ICE_SR_NVM_BANK_SIZE 0x43
984 #define ICE_SR_1ND_OROM_BANK_PTR 0x44
985 #define ICE_SR_OROM_BANK_SIZE 0x45
986 #define ICE_SR_EMP_SR_SETTINGS_PTR 0x48
987 #define ICE_SR_CONFIGURATION_METADATA_PTR 0x4D
988 #define ICE_SR_IMMEDIATE_VALUES_PTR 0x4E
989 #define ICE_SR_POR_REGISTERS_AUTOLOAD_PTR 0x118
991 /* Auxiliary field, mask and shift definition for Shadow RAM and NVM Flash */
992 #define ICE_SR_VPD_SIZE_WORDS 512
993 #define ICE_SR_PCIE_ALT_SIZE_WORDS 512
994 #define ICE_SR_CTRL_WORD_1_S 0x06
995 #define ICE_SR_CTRL_WORD_1_M (0x03 << ICE_SR_CTRL_WORD_1_S)
997 /* Shadow RAM related */
998 #define ICE_SR_SECTOR_SIZE_IN_WORDS 0x800
999 #define ICE_SR_BUF_ALIGNMENT 4096
1000 #define ICE_SR_WORDS_IN_1KB 512
1001 /* Checksum should be calculated such that after adding all the words,
1002 * including the checksum word itself, the sum should be 0xBABA.
1004 #define ICE_SR_SW_CHECKSUM_BASE 0xBABA
1006 #define ICE_PBA_FLAG_DFLT 0xFAFA
1007 /* Hash redirection LUT for VSI - maximum array size */
1008 #define ICE_VSIQF_HLUT_ARRAY_SIZE ((VSIQF_HLUT_MAX_INDEX + 1) * 4)
1011 * Defines for values in the VF_PE_DB_SIZE bits in the GLPCI_LBARCTRL register.
1012 * This is needed to determine the BAR0 space for the VFs
1014 #define GLPCI_LBARCTRL_VF_PE_DB_SIZE_0KB 0x0
1015 #define GLPCI_LBARCTRL_VF_PE_DB_SIZE_8KB 0x1
1016 #define GLPCI_LBARCTRL_VF_PE_DB_SIZE_64KB 0x2
1018 #endif /* _ICE_TYPE_H_ */