1 /* SPDX-License-Identifier: BSD-3-Clause
2 * Copyright(c) 2018 Intel Corporation
5 #include <ethdev_driver.h>
9 #include "rte_pmd_ice.h"
11 #include "ice_rxtx_vec_common.h"
13 #define ICE_TX_CKSUM_OFFLOAD_MASK (RTE_MBUF_F_TX_IP_CKSUM | \
14 RTE_MBUF_F_TX_L4_MASK | \
15 RTE_MBUF_F_TX_TCP_SEG | \
16 RTE_MBUF_F_TX_OUTER_IP_CKSUM)
18 /* Offset of mbuf dynamic field for protocol extraction data */
19 int rte_net_ice_dynfield_proto_xtr_metadata_offs = -1;
21 /* Mask of mbuf dynamic flags for protocol extraction type */
22 uint64_t rte_net_ice_dynflag_proto_xtr_vlan_mask;
23 uint64_t rte_net_ice_dynflag_proto_xtr_ipv4_mask;
24 uint64_t rte_net_ice_dynflag_proto_xtr_ipv6_mask;
25 uint64_t rte_net_ice_dynflag_proto_xtr_ipv6_flow_mask;
26 uint64_t rte_net_ice_dynflag_proto_xtr_tcp_mask;
27 uint64_t rte_net_ice_dynflag_proto_xtr_ip_offset_mask;
30 ice_monitor_callback(const uint64_t value,
31 const uint64_t arg[RTE_POWER_MONITOR_OPAQUE_SZ] __rte_unused)
33 const uint64_t m = rte_cpu_to_le_16(1 << ICE_RX_FLEX_DESC_STATUS0_DD_S);
35 * we expect the DD bit to be set to 1 if this descriptor was already
38 return (value & m) == m ? -1 : 0;
42 ice_get_monitor_addr(void *rx_queue, struct rte_power_monitor_cond *pmc)
44 volatile union ice_rx_flex_desc *rxdp;
45 struct ice_rx_queue *rxq = rx_queue;
49 rxdp = &rxq->rx_ring[desc];
50 /* watch for changes in status bit */
51 pmc->addr = &rxdp->wb.status_error0;
53 /* comparison callback */
54 pmc->fn = ice_monitor_callback;
56 /* register is 16-bit */
57 pmc->size = sizeof(uint16_t);
64 ice_proto_xtr_type_to_rxdid(uint8_t xtr_type)
66 static uint8_t rxdid_map[] = {
67 [PROTO_XTR_NONE] = ICE_RXDID_COMMS_OVS,
68 [PROTO_XTR_VLAN] = ICE_RXDID_COMMS_AUX_VLAN,
69 [PROTO_XTR_IPV4] = ICE_RXDID_COMMS_AUX_IPV4,
70 [PROTO_XTR_IPV6] = ICE_RXDID_COMMS_AUX_IPV6,
71 [PROTO_XTR_IPV6_FLOW] = ICE_RXDID_COMMS_AUX_IPV6_FLOW,
72 [PROTO_XTR_TCP] = ICE_RXDID_COMMS_AUX_TCP,
73 [PROTO_XTR_IP_OFFSET] = ICE_RXDID_COMMS_AUX_IP_OFFSET,
76 return xtr_type < RTE_DIM(rxdid_map) ?
77 rxdid_map[xtr_type] : ICE_RXDID_COMMS_OVS;
81 ice_rxd_to_pkt_fields_by_comms_generic(__rte_unused struct ice_rx_queue *rxq,
83 volatile union ice_rx_flex_desc *rxdp)
85 volatile struct ice_32b_rx_flex_desc_comms *desc =
86 (volatile struct ice_32b_rx_flex_desc_comms *)rxdp;
87 uint16_t stat_err = rte_le_to_cpu_16(desc->status_error0);
89 if (likely(stat_err & (1 << ICE_RX_FLEX_DESC_STATUS0_RSS_VALID_S))) {
90 mb->ol_flags |= RTE_MBUF_F_RX_RSS_HASH;
91 mb->hash.rss = rte_le_to_cpu_32(desc->rss_hash);
94 #ifndef RTE_LIBRTE_ICE_16BYTE_RX_DESC
95 if (desc->flow_id != 0xFFFFFFFF) {
96 mb->ol_flags |= RTE_MBUF_F_RX_FDIR | RTE_MBUF_F_RX_FDIR_ID;
97 mb->hash.fdir.hi = rte_le_to_cpu_32(desc->flow_id);
103 ice_rxd_to_pkt_fields_by_comms_ovs(__rte_unused struct ice_rx_queue *rxq,
105 volatile union ice_rx_flex_desc *rxdp)
107 volatile struct ice_32b_rx_flex_desc_comms_ovs *desc =
108 (volatile struct ice_32b_rx_flex_desc_comms_ovs *)rxdp;
109 #ifndef RTE_LIBRTE_ICE_16BYTE_RX_DESC
113 if (desc->flow_id != 0xFFFFFFFF) {
114 mb->ol_flags |= RTE_MBUF_F_RX_FDIR | RTE_MBUF_F_RX_FDIR_ID;
115 mb->hash.fdir.hi = rte_le_to_cpu_32(desc->flow_id);
118 #ifndef RTE_LIBRTE_ICE_16BYTE_RX_DESC
119 stat_err = rte_le_to_cpu_16(desc->status_error0);
120 if (likely(stat_err & (1 << ICE_RX_FLEX_DESC_STATUS0_RSS_VALID_S))) {
121 mb->ol_flags |= RTE_MBUF_F_RX_RSS_HASH;
122 mb->hash.rss = rte_le_to_cpu_32(desc->rss_hash);
128 ice_rxd_to_pkt_fields_by_comms_aux_v1(struct ice_rx_queue *rxq,
130 volatile union ice_rx_flex_desc *rxdp)
132 volatile struct ice_32b_rx_flex_desc_comms *desc =
133 (volatile struct ice_32b_rx_flex_desc_comms *)rxdp;
136 stat_err = rte_le_to_cpu_16(desc->status_error0);
137 if (likely(stat_err & (1 << ICE_RX_FLEX_DESC_STATUS0_RSS_VALID_S))) {
138 mb->ol_flags |= RTE_MBUF_F_RX_RSS_HASH;
139 mb->hash.rss = rte_le_to_cpu_32(desc->rss_hash);
142 #ifndef RTE_LIBRTE_ICE_16BYTE_RX_DESC
143 if (desc->flow_id != 0xFFFFFFFF) {
144 mb->ol_flags |= RTE_MBUF_F_RX_FDIR | RTE_MBUF_F_RX_FDIR_ID;
145 mb->hash.fdir.hi = rte_le_to_cpu_32(desc->flow_id);
148 if (rxq->xtr_ol_flag) {
149 uint32_t metadata = 0;
151 stat_err = rte_le_to_cpu_16(desc->status_error1);
153 if (stat_err & (1 << ICE_RX_FLEX_DESC_STATUS1_XTRMD4_VALID_S))
154 metadata = rte_le_to_cpu_16(desc->flex_ts.flex.aux0);
156 if (stat_err & (1 << ICE_RX_FLEX_DESC_STATUS1_XTRMD5_VALID_S))
158 rte_le_to_cpu_16(desc->flex_ts.flex.aux1) << 16;
161 mb->ol_flags |= rxq->xtr_ol_flag;
163 *RTE_NET_ICE_DYNF_PROTO_XTR_METADATA(mb) = metadata;
172 ice_rxd_to_pkt_fields_by_comms_aux_v2(struct ice_rx_queue *rxq,
174 volatile union ice_rx_flex_desc *rxdp)
176 volatile struct ice_32b_rx_flex_desc_comms *desc =
177 (volatile struct ice_32b_rx_flex_desc_comms *)rxdp;
180 stat_err = rte_le_to_cpu_16(desc->status_error0);
181 if (likely(stat_err & (1 << ICE_RX_FLEX_DESC_STATUS0_RSS_VALID_S))) {
182 mb->ol_flags |= RTE_MBUF_F_RX_RSS_HASH;
183 mb->hash.rss = rte_le_to_cpu_32(desc->rss_hash);
186 #ifndef RTE_LIBRTE_ICE_16BYTE_RX_DESC
187 if (desc->flow_id != 0xFFFFFFFF) {
188 mb->ol_flags |= RTE_MBUF_F_RX_FDIR | RTE_MBUF_F_RX_FDIR_ID;
189 mb->hash.fdir.hi = rte_le_to_cpu_32(desc->flow_id);
192 if (rxq->xtr_ol_flag) {
193 uint32_t metadata = 0;
195 if (desc->flex_ts.flex.aux0 != 0xFFFF)
196 metadata = rte_le_to_cpu_16(desc->flex_ts.flex.aux0);
197 else if (desc->flex_ts.flex.aux1 != 0xFFFF)
198 metadata = rte_le_to_cpu_16(desc->flex_ts.flex.aux1);
201 mb->ol_flags |= rxq->xtr_ol_flag;
203 *RTE_NET_ICE_DYNF_PROTO_XTR_METADATA(mb) = metadata;
211 static const ice_rxd_to_pkt_fields_t rxd_to_pkt_fields_ops[] = {
212 [ICE_RXDID_COMMS_AUX_VLAN] = ice_rxd_to_pkt_fields_by_comms_aux_v1,
213 [ICE_RXDID_COMMS_AUX_IPV4] = ice_rxd_to_pkt_fields_by_comms_aux_v1,
214 [ICE_RXDID_COMMS_AUX_IPV6] = ice_rxd_to_pkt_fields_by_comms_aux_v1,
215 [ICE_RXDID_COMMS_AUX_IPV6_FLOW] = ice_rxd_to_pkt_fields_by_comms_aux_v1,
216 [ICE_RXDID_COMMS_AUX_TCP] = ice_rxd_to_pkt_fields_by_comms_aux_v1,
217 [ICE_RXDID_COMMS_AUX_IP_OFFSET] = ice_rxd_to_pkt_fields_by_comms_aux_v2,
218 [ICE_RXDID_COMMS_GENERIC] = ice_rxd_to_pkt_fields_by_comms_generic,
219 [ICE_RXDID_COMMS_OVS] = ice_rxd_to_pkt_fields_by_comms_ovs,
223 ice_select_rxd_to_pkt_fields_handler(struct ice_rx_queue *rxq, uint32_t rxdid)
228 case ICE_RXDID_COMMS_AUX_VLAN:
229 rxq->xtr_ol_flag = rte_net_ice_dynflag_proto_xtr_vlan_mask;
232 case ICE_RXDID_COMMS_AUX_IPV4:
233 rxq->xtr_ol_flag = rte_net_ice_dynflag_proto_xtr_ipv4_mask;
236 case ICE_RXDID_COMMS_AUX_IPV6:
237 rxq->xtr_ol_flag = rte_net_ice_dynflag_proto_xtr_ipv6_mask;
240 case ICE_RXDID_COMMS_AUX_IPV6_FLOW:
241 rxq->xtr_ol_flag = rte_net_ice_dynflag_proto_xtr_ipv6_flow_mask;
244 case ICE_RXDID_COMMS_AUX_TCP:
245 rxq->xtr_ol_flag = rte_net_ice_dynflag_proto_xtr_tcp_mask;
248 case ICE_RXDID_COMMS_AUX_IP_OFFSET:
249 rxq->xtr_ol_flag = rte_net_ice_dynflag_proto_xtr_ip_offset_mask;
252 case ICE_RXDID_COMMS_GENERIC:
254 case ICE_RXDID_COMMS_OVS:
258 /* update this according to the RXDID for PROTO_XTR_NONE */
259 rxq->rxdid = ICE_RXDID_COMMS_OVS;
263 if (!rte_net_ice_dynf_proto_xtr_metadata_avail())
264 rxq->xtr_ol_flag = 0;
267 static enum ice_status
268 ice_program_hw_rx_queue(struct ice_rx_queue *rxq)
270 struct ice_vsi *vsi = rxq->vsi;
271 struct ice_hw *hw = ICE_VSI_TO_HW(vsi);
272 struct ice_pf *pf = ICE_VSI_TO_PF(vsi);
273 struct rte_eth_dev_data *dev_data = rxq->vsi->adapter->pf.dev_data;
274 struct ice_rlan_ctx rx_ctx;
277 uint32_t rxdid = ICE_RXDID_COMMS_OVS;
279 struct ice_adapter *ad = rxq->vsi->adapter;
280 uint32_t frame_size = dev_data->mtu + ICE_ETH_OVERHEAD;
282 /* Set buffer size as the head split is disabled. */
283 buf_size = (uint16_t)(rte_pktmbuf_data_room_size(rxq->mp) -
284 RTE_PKTMBUF_HEADROOM);
286 rxq->rx_buf_len = RTE_ALIGN(buf_size, (1 << ICE_RLAN_CTX_DBUF_S));
288 RTE_MIN((uint32_t)ICE_SUPPORT_CHAIN_NUM * rxq->rx_buf_len,
291 if (rxq->max_pkt_len <= RTE_ETHER_MIN_LEN ||
292 rxq->max_pkt_len > ICE_FRAME_SIZE_MAX) {
293 PMD_DRV_LOG(ERR, "maximum packet length must "
294 "be larger than %u and smaller than %u",
295 (uint32_t)RTE_ETHER_MIN_LEN,
296 (uint32_t)ICE_FRAME_SIZE_MAX);
300 if (rxq->offloads & RTE_ETH_RX_OFFLOAD_TIMESTAMP) {
301 /* Register mbuf field and flag for Rx timestamp */
302 err = rte_mbuf_dyn_rx_timestamp_register(
303 &ice_timestamp_dynfield_offset,
304 &ice_timestamp_dynflag);
307 "Cannot register mbuf field/flag for timestamp");
312 memset(&rx_ctx, 0, sizeof(rx_ctx));
314 rx_ctx.base = rxq->rx_ring_dma / ICE_QUEUE_BASE_ADDR_UNIT;
315 rx_ctx.qlen = rxq->nb_rx_desc;
316 rx_ctx.dbuf = rxq->rx_buf_len >> ICE_RLAN_CTX_DBUF_S;
317 rx_ctx.hbuf = rxq->rx_hdr_len >> ICE_RLAN_CTX_HBUF_S;
318 rx_ctx.dtype = 0; /* No Header Split mode */
319 #ifndef RTE_LIBRTE_ICE_16BYTE_RX_DESC
320 rx_ctx.dsize = 1; /* 32B descriptors */
322 rx_ctx.rxmax = rxq->max_pkt_len;
323 /* TPH: Transaction Layer Packet (TLP) processing hints */
324 rx_ctx.tphrdesc_ena = 1;
325 rx_ctx.tphwdesc_ena = 1;
326 rx_ctx.tphdata_ena = 1;
327 rx_ctx.tphhead_ena = 1;
328 /* Low Receive Queue Threshold defined in 64 descriptors units.
329 * When the number of free descriptors goes below the lrxqthresh,
330 * an immediate interrupt is triggered.
332 rx_ctx.lrxqthresh = 2;
333 /*default use 32 byte descriptor, vlan tag extract to L2TAG2(1st)*/
336 rx_ctx.crcstrip = (rxq->crc_len == 0) ? 1 : 0;
338 rxdid = ice_proto_xtr_type_to_rxdid(rxq->proto_xtr);
340 PMD_DRV_LOG(DEBUG, "Port (%u) - Rx queue (%u) is set with RXDID : %u",
341 rxq->port_id, rxq->queue_id, rxdid);
343 if (!(pf->supported_rxdid & BIT(rxdid))) {
344 PMD_DRV_LOG(ERR, "currently package doesn't support RXDID (%u)",
349 ice_select_rxd_to_pkt_fields_handler(rxq, rxdid);
351 /* Enable Flexible Descriptors in the queue context which
352 * allows this driver to select a specific receive descriptor format
354 regval = (rxdid << QRXFLXP_CNTXT_RXDID_IDX_S) &
355 QRXFLXP_CNTXT_RXDID_IDX_M;
357 /* increasing context priority to pick up profile ID;
358 * default is 0x01; setting to 0x03 to ensure profile
359 * is programming if prev context is of same priority
361 regval |= (0x03 << QRXFLXP_CNTXT_RXDID_PRIO_S) &
362 QRXFLXP_CNTXT_RXDID_PRIO_M;
364 if (ad->ptp_ena || rxq->offloads & RTE_ETH_RX_OFFLOAD_TIMESTAMP)
365 regval |= QRXFLXP_CNTXT_TS_M;
367 ICE_WRITE_REG(hw, QRXFLXP_CNTXT(rxq->reg_idx), regval);
369 err = ice_clear_rxq_ctx(hw, rxq->reg_idx);
371 PMD_DRV_LOG(ERR, "Failed to clear Lan Rx queue (%u) context",
375 err = ice_write_rxq_ctx(hw, &rx_ctx, rxq->reg_idx);
377 PMD_DRV_LOG(ERR, "Failed to write Lan Rx queue (%u) context",
382 /* Check if scattered RX needs to be used. */
383 if (frame_size > buf_size)
384 dev_data->scattered_rx = 1;
386 rxq->qrx_tail = hw->hw_addr + QRX_TAIL(rxq->reg_idx);
388 /* Init the Rx tail register*/
389 ICE_PCI_REG_WRITE(rxq->qrx_tail, rxq->nb_rx_desc - 1);
394 /* Allocate mbufs for all descriptors in rx queue */
396 ice_alloc_rx_queue_mbufs(struct ice_rx_queue *rxq)
398 struct ice_rx_entry *rxe = rxq->sw_ring;
402 for (i = 0; i < rxq->nb_rx_desc; i++) {
403 volatile union ice_rx_flex_desc *rxd;
404 struct rte_mbuf *mbuf = rte_mbuf_raw_alloc(rxq->mp);
406 if (unlikely(!mbuf)) {
407 PMD_DRV_LOG(ERR, "Failed to allocate mbuf for RX");
411 rte_mbuf_refcnt_set(mbuf, 1);
413 mbuf->data_off = RTE_PKTMBUF_HEADROOM;
415 mbuf->port = rxq->port_id;
418 rte_cpu_to_le_64(rte_mbuf_data_iova_default(mbuf));
420 rxd = &rxq->rx_ring[i];
421 rxd->read.pkt_addr = dma_addr;
422 rxd->read.hdr_addr = 0;
423 #ifndef RTE_LIBRTE_ICE_16BYTE_RX_DESC
433 /* Free all mbufs for descriptors in rx queue */
435 _ice_rx_queue_release_mbufs(struct ice_rx_queue *rxq)
439 if (!rxq || !rxq->sw_ring) {
440 PMD_DRV_LOG(DEBUG, "Pointer to sw_ring is NULL");
444 for (i = 0; i < rxq->nb_rx_desc; i++) {
445 if (rxq->sw_ring[i].mbuf) {
446 rte_pktmbuf_free_seg(rxq->sw_ring[i].mbuf);
447 rxq->sw_ring[i].mbuf = NULL;
450 if (rxq->rx_nb_avail == 0)
452 for (i = 0; i < rxq->rx_nb_avail; i++)
453 rte_pktmbuf_free_seg(rxq->rx_stage[rxq->rx_next_avail + i]);
455 rxq->rx_nb_avail = 0;
458 /* turn on or off rx queue
459 * @q_idx: queue index in pf scope
460 * @on: turn on or off the queue
463 ice_switch_rx_queue(struct ice_hw *hw, uint16_t q_idx, bool on)
468 /* QRX_CTRL = QRX_ENA */
469 reg = ICE_READ_REG(hw, QRX_CTRL(q_idx));
472 if (reg & QRX_CTRL_QENA_STAT_M)
473 return 0; /* Already on, skip */
474 reg |= QRX_CTRL_QENA_REQ_M;
476 if (!(reg & QRX_CTRL_QENA_STAT_M))
477 return 0; /* Already off, skip */
478 reg &= ~QRX_CTRL_QENA_REQ_M;
481 /* Write the register */
482 ICE_WRITE_REG(hw, QRX_CTRL(q_idx), reg);
483 /* Check the result. It is said that QENA_STAT
484 * follows the QENA_REQ not more than 10 use.
485 * TODO: need to change the wait counter later
487 for (j = 0; j < ICE_CHK_Q_ENA_COUNT; j++) {
488 rte_delay_us(ICE_CHK_Q_ENA_INTERVAL_US);
489 reg = ICE_READ_REG(hw, QRX_CTRL(q_idx));
491 if ((reg & QRX_CTRL_QENA_REQ_M) &&
492 (reg & QRX_CTRL_QENA_STAT_M))
495 if (!(reg & QRX_CTRL_QENA_REQ_M) &&
496 !(reg & QRX_CTRL_QENA_STAT_M))
501 /* Check if it is timeout */
502 if (j >= ICE_CHK_Q_ENA_COUNT) {
503 PMD_DRV_LOG(ERR, "Failed to %s rx queue[%u]",
504 (on ? "enable" : "disable"), q_idx);
512 ice_check_rx_burst_bulk_alloc_preconditions(struct ice_rx_queue *rxq)
516 if (!(rxq->rx_free_thresh >= ICE_RX_MAX_BURST)) {
517 PMD_INIT_LOG(DEBUG, "Rx Burst Bulk Alloc Preconditions: "
518 "rxq->rx_free_thresh=%d, "
519 "ICE_RX_MAX_BURST=%d",
520 rxq->rx_free_thresh, ICE_RX_MAX_BURST);
522 } else if (!(rxq->rx_free_thresh < rxq->nb_rx_desc)) {
523 PMD_INIT_LOG(DEBUG, "Rx Burst Bulk Alloc Preconditions: "
524 "rxq->rx_free_thresh=%d, "
525 "rxq->nb_rx_desc=%d",
526 rxq->rx_free_thresh, rxq->nb_rx_desc);
528 } else if (rxq->nb_rx_desc % rxq->rx_free_thresh != 0) {
529 PMD_INIT_LOG(DEBUG, "Rx Burst Bulk Alloc Preconditions: "
530 "rxq->nb_rx_desc=%d, "
531 "rxq->rx_free_thresh=%d",
532 rxq->nb_rx_desc, rxq->rx_free_thresh);
539 /* reset fields in ice_rx_queue back to default */
541 ice_reset_rx_queue(struct ice_rx_queue *rxq)
547 PMD_DRV_LOG(DEBUG, "Pointer to rxq is NULL");
551 len = (uint16_t)(rxq->nb_rx_desc + ICE_RX_MAX_BURST);
553 for (i = 0; i < len * sizeof(union ice_rx_flex_desc); i++)
554 ((volatile char *)rxq->rx_ring)[i] = 0;
556 memset(&rxq->fake_mbuf, 0x0, sizeof(rxq->fake_mbuf));
557 for (i = 0; i < ICE_RX_MAX_BURST; ++i)
558 rxq->sw_ring[rxq->nb_rx_desc + i].mbuf = &rxq->fake_mbuf;
560 rxq->rx_nb_avail = 0;
561 rxq->rx_next_avail = 0;
562 rxq->rx_free_trigger = (uint16_t)(rxq->rx_free_thresh - 1);
566 rxq->pkt_first_seg = NULL;
567 rxq->pkt_last_seg = NULL;
569 rxq->rxrearm_start = 0;
574 ice_rx_queue_start(struct rte_eth_dev *dev, uint16_t rx_queue_id)
576 struct ice_rx_queue *rxq;
578 struct ice_hw *hw = ICE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
580 PMD_INIT_FUNC_TRACE();
582 if (rx_queue_id >= dev->data->nb_rx_queues) {
583 PMD_DRV_LOG(ERR, "RX queue %u is out of range %u",
584 rx_queue_id, dev->data->nb_rx_queues);
588 rxq = dev->data->rx_queues[rx_queue_id];
589 if (!rxq || !rxq->q_set) {
590 PMD_DRV_LOG(ERR, "RX queue %u not available or setup",
595 err = ice_program_hw_rx_queue(rxq);
597 PMD_DRV_LOG(ERR, "fail to program RX queue %u",
602 err = ice_alloc_rx_queue_mbufs(rxq);
604 PMD_DRV_LOG(ERR, "Failed to allocate RX queue mbuf");
608 /* Init the RX tail register. */
609 ICE_PCI_REG_WRITE(rxq->qrx_tail, rxq->nb_rx_desc - 1);
611 err = ice_switch_rx_queue(hw, rxq->reg_idx, true);
613 PMD_DRV_LOG(ERR, "Failed to switch RX queue %u on",
616 rxq->rx_rel_mbufs(rxq);
617 ice_reset_rx_queue(rxq);
621 dev->data->rx_queue_state[rx_queue_id] =
622 RTE_ETH_QUEUE_STATE_STARTED;
628 ice_rx_queue_stop(struct rte_eth_dev *dev, uint16_t rx_queue_id)
630 struct ice_rx_queue *rxq;
632 struct ice_hw *hw = ICE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
634 if (rx_queue_id < dev->data->nb_rx_queues) {
635 rxq = dev->data->rx_queues[rx_queue_id];
637 err = ice_switch_rx_queue(hw, rxq->reg_idx, false);
639 PMD_DRV_LOG(ERR, "Failed to switch RX queue %u off",
643 rxq->rx_rel_mbufs(rxq);
644 ice_reset_rx_queue(rxq);
645 dev->data->rx_queue_state[rx_queue_id] =
646 RTE_ETH_QUEUE_STATE_STOPPED;
653 ice_tx_queue_start(struct rte_eth_dev *dev, uint16_t tx_queue_id)
655 struct ice_tx_queue *txq;
659 struct ice_aqc_add_tx_qgrp *txq_elem;
660 struct ice_tlan_ctx tx_ctx;
663 PMD_INIT_FUNC_TRACE();
665 if (tx_queue_id >= dev->data->nb_tx_queues) {
666 PMD_DRV_LOG(ERR, "TX queue %u is out of range %u",
667 tx_queue_id, dev->data->nb_tx_queues);
671 txq = dev->data->tx_queues[tx_queue_id];
672 if (!txq || !txq->q_set) {
673 PMD_DRV_LOG(ERR, "TX queue %u is not available or setup",
678 buf_len = ice_struct_size(txq_elem, txqs, 1);
679 txq_elem = ice_malloc(hw, buf_len);
684 hw = ICE_VSI_TO_HW(vsi);
686 memset(&tx_ctx, 0, sizeof(tx_ctx));
687 txq_elem->num_txqs = 1;
688 txq_elem->txqs[0].txq_id = rte_cpu_to_le_16(txq->reg_idx);
690 tx_ctx.base = txq->tx_ring_dma / ICE_QUEUE_BASE_ADDR_UNIT;
691 tx_ctx.qlen = txq->nb_tx_desc;
692 tx_ctx.pf_num = hw->pf_id;
693 tx_ctx.vmvf_type = ICE_TLAN_CTX_VMVF_TYPE_PF;
694 tx_ctx.src_vsi = vsi->vsi_id;
695 tx_ctx.port_num = hw->port_info->lport;
696 tx_ctx.tso_ena = 1; /* tso enable */
697 tx_ctx.tso_qnum = txq->reg_idx; /* index for tso state structure */
698 tx_ctx.legacy_int = 1; /* Legacy or Advanced Host Interface */
701 ice_set_ctx(hw, (uint8_t *)&tx_ctx, txq_elem->txqs[0].txq_ctx,
704 txq->qtx_tail = hw->hw_addr + QTX_COMM_DBELL(txq->reg_idx);
706 /* Init the Tx tail register*/
707 ICE_PCI_REG_WRITE(txq->qtx_tail, 0);
709 /* Fix me, we assume TC always 0 here */
710 err = ice_ena_vsi_txq(hw->port_info, vsi->idx, 0, tx_queue_id, 1,
711 txq_elem, buf_len, NULL);
713 PMD_DRV_LOG(ERR, "Failed to add lan txq");
717 /* store the schedule node id */
718 txq->q_teid = txq_elem->txqs[0].q_teid;
720 dev->data->tx_queue_state[tx_queue_id] = RTE_ETH_QUEUE_STATE_STARTED;
726 static enum ice_status
727 ice_fdir_program_hw_rx_queue(struct ice_rx_queue *rxq)
729 struct ice_vsi *vsi = rxq->vsi;
730 struct ice_hw *hw = ICE_VSI_TO_HW(vsi);
731 uint32_t rxdid = ICE_RXDID_LEGACY_1;
732 struct ice_rlan_ctx rx_ctx;
737 rxq->rx_buf_len = 1024;
739 memset(&rx_ctx, 0, sizeof(rx_ctx));
741 rx_ctx.base = rxq->rx_ring_dma / ICE_QUEUE_BASE_ADDR_UNIT;
742 rx_ctx.qlen = rxq->nb_rx_desc;
743 rx_ctx.dbuf = rxq->rx_buf_len >> ICE_RLAN_CTX_DBUF_S;
744 rx_ctx.hbuf = rxq->rx_hdr_len >> ICE_RLAN_CTX_HBUF_S;
745 rx_ctx.dtype = 0; /* No Header Split mode */
746 rx_ctx.dsize = 1; /* 32B descriptors */
747 rx_ctx.rxmax = ICE_ETH_MAX_LEN;
748 /* TPH: Transaction Layer Packet (TLP) processing hints */
749 rx_ctx.tphrdesc_ena = 1;
750 rx_ctx.tphwdesc_ena = 1;
751 rx_ctx.tphdata_ena = 1;
752 rx_ctx.tphhead_ena = 1;
753 /* Low Receive Queue Threshold defined in 64 descriptors units.
754 * When the number of free descriptors goes below the lrxqthresh,
755 * an immediate interrupt is triggered.
757 rx_ctx.lrxqthresh = 2;
758 /*default use 32 byte descriptor, vlan tag extract to L2TAG2(1st)*/
761 rx_ctx.crcstrip = (rxq->crc_len == 0) ? 1 : 0;
763 /* Enable Flexible Descriptors in the queue context which
764 * allows this driver to select a specific receive descriptor format
766 regval = (rxdid << QRXFLXP_CNTXT_RXDID_IDX_S) &
767 QRXFLXP_CNTXT_RXDID_IDX_M;
769 /* increasing context priority to pick up profile ID;
770 * default is 0x01; setting to 0x03 to ensure profile
771 * is programming if prev context is of same priority
773 regval |= (0x03 << QRXFLXP_CNTXT_RXDID_PRIO_S) &
774 QRXFLXP_CNTXT_RXDID_PRIO_M;
776 ICE_WRITE_REG(hw, QRXFLXP_CNTXT(rxq->reg_idx), regval);
778 err = ice_clear_rxq_ctx(hw, rxq->reg_idx);
780 PMD_DRV_LOG(ERR, "Failed to clear Lan Rx queue (%u) context",
784 err = ice_write_rxq_ctx(hw, &rx_ctx, rxq->reg_idx);
786 PMD_DRV_LOG(ERR, "Failed to write Lan Rx queue (%u) context",
791 rxq->qrx_tail = hw->hw_addr + QRX_TAIL(rxq->reg_idx);
793 /* Init the Rx tail register*/
794 ICE_PCI_REG_WRITE(rxq->qrx_tail, rxq->nb_rx_desc - 1);
800 ice_fdir_rx_queue_start(struct rte_eth_dev *dev, uint16_t rx_queue_id)
802 struct ice_rx_queue *rxq;
804 struct ice_hw *hw = ICE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
805 struct ice_pf *pf = ICE_DEV_PRIVATE_TO_PF(dev->data->dev_private);
807 PMD_INIT_FUNC_TRACE();
810 if (!rxq || !rxq->q_set) {
811 PMD_DRV_LOG(ERR, "FDIR RX queue %u not available or setup",
816 err = ice_fdir_program_hw_rx_queue(rxq);
818 PMD_DRV_LOG(ERR, "fail to program FDIR RX queue %u",
823 /* Init the RX tail register. */
824 ICE_PCI_REG_WRITE(rxq->qrx_tail, rxq->nb_rx_desc - 1);
826 err = ice_switch_rx_queue(hw, rxq->reg_idx, true);
828 PMD_DRV_LOG(ERR, "Failed to switch FDIR RX queue %u on",
831 ice_reset_rx_queue(rxq);
839 ice_fdir_tx_queue_start(struct rte_eth_dev *dev, uint16_t tx_queue_id)
841 struct ice_pf *pf = ICE_DEV_PRIVATE_TO_PF(dev->data->dev_private);
842 struct ice_tx_queue *txq;
846 struct ice_aqc_add_tx_qgrp *txq_elem;
847 struct ice_tlan_ctx tx_ctx;
850 PMD_INIT_FUNC_TRACE();
853 if (!txq || !txq->q_set) {
854 PMD_DRV_LOG(ERR, "FDIR TX queue %u is not available or setup",
859 buf_len = ice_struct_size(txq_elem, txqs, 1);
860 txq_elem = ice_malloc(hw, buf_len);
865 hw = ICE_VSI_TO_HW(vsi);
867 memset(&tx_ctx, 0, sizeof(tx_ctx));
868 txq_elem->num_txqs = 1;
869 txq_elem->txqs[0].txq_id = rte_cpu_to_le_16(txq->reg_idx);
871 tx_ctx.base = txq->tx_ring_dma / ICE_QUEUE_BASE_ADDR_UNIT;
872 tx_ctx.qlen = txq->nb_tx_desc;
873 tx_ctx.pf_num = hw->pf_id;
874 tx_ctx.vmvf_type = ICE_TLAN_CTX_VMVF_TYPE_PF;
875 tx_ctx.src_vsi = vsi->vsi_id;
876 tx_ctx.port_num = hw->port_info->lport;
877 tx_ctx.tso_ena = 1; /* tso enable */
878 tx_ctx.tso_qnum = txq->reg_idx; /* index for tso state structure */
879 tx_ctx.legacy_int = 1; /* Legacy or Advanced Host Interface */
881 ice_set_ctx(hw, (uint8_t *)&tx_ctx, txq_elem->txqs[0].txq_ctx,
884 txq->qtx_tail = hw->hw_addr + QTX_COMM_DBELL(txq->reg_idx);
886 /* Init the Tx tail register*/
887 ICE_PCI_REG_WRITE(txq->qtx_tail, 0);
889 /* Fix me, we assume TC always 0 here */
890 err = ice_ena_vsi_txq(hw->port_info, vsi->idx, 0, tx_queue_id, 1,
891 txq_elem, buf_len, NULL);
893 PMD_DRV_LOG(ERR, "Failed to add FDIR txq");
897 /* store the schedule node id */
898 txq->q_teid = txq_elem->txqs[0].q_teid;
904 /* Free all mbufs for descriptors in tx queue */
906 _ice_tx_queue_release_mbufs(struct ice_tx_queue *txq)
910 if (!txq || !txq->sw_ring) {
911 PMD_DRV_LOG(DEBUG, "Pointer to txq or sw_ring is NULL");
915 for (i = 0; i < txq->nb_tx_desc; i++) {
916 if (txq->sw_ring[i].mbuf) {
917 rte_pktmbuf_free_seg(txq->sw_ring[i].mbuf);
918 txq->sw_ring[i].mbuf = NULL;
924 ice_reset_tx_queue(struct ice_tx_queue *txq)
926 struct ice_tx_entry *txe;
927 uint16_t i, prev, size;
930 PMD_DRV_LOG(DEBUG, "Pointer to txq is NULL");
935 size = sizeof(struct ice_tx_desc) * txq->nb_tx_desc;
936 for (i = 0; i < size; i++)
937 ((volatile char *)txq->tx_ring)[i] = 0;
939 prev = (uint16_t)(txq->nb_tx_desc - 1);
940 for (i = 0; i < txq->nb_tx_desc; i++) {
941 volatile struct ice_tx_desc *txd = &txq->tx_ring[i];
943 txd->cmd_type_offset_bsz =
944 rte_cpu_to_le_64(ICE_TX_DESC_DTYPE_DESC_DONE);
947 txe[prev].next_id = i;
951 txq->tx_next_dd = (uint16_t)(txq->tx_rs_thresh - 1);
952 txq->tx_next_rs = (uint16_t)(txq->tx_rs_thresh - 1);
957 txq->last_desc_cleaned = (uint16_t)(txq->nb_tx_desc - 1);
958 txq->nb_tx_free = (uint16_t)(txq->nb_tx_desc - 1);
962 ice_tx_queue_stop(struct rte_eth_dev *dev, uint16_t tx_queue_id)
964 struct ice_tx_queue *txq;
965 struct ice_hw *hw = ICE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
966 struct ice_pf *pf = ICE_DEV_PRIVATE_TO_PF(dev->data->dev_private);
967 struct ice_vsi *vsi = pf->main_vsi;
968 enum ice_status status;
971 uint16_t q_handle = tx_queue_id;
973 if (tx_queue_id >= dev->data->nb_tx_queues) {
974 PMD_DRV_LOG(ERR, "TX queue %u is out of range %u",
975 tx_queue_id, dev->data->nb_tx_queues);
979 txq = dev->data->tx_queues[tx_queue_id];
981 PMD_DRV_LOG(ERR, "TX queue %u is not available",
986 q_ids[0] = txq->reg_idx;
987 q_teids[0] = txq->q_teid;
989 /* Fix me, we assume TC always 0 here */
990 status = ice_dis_vsi_txq(hw->port_info, vsi->idx, 0, 1, &q_handle,
991 q_ids, q_teids, ICE_NO_RESET, 0, NULL);
992 if (status != ICE_SUCCESS) {
993 PMD_DRV_LOG(DEBUG, "Failed to disable Lan Tx queue");
997 txq->tx_rel_mbufs(txq);
998 ice_reset_tx_queue(txq);
999 dev->data->tx_queue_state[tx_queue_id] = RTE_ETH_QUEUE_STATE_STOPPED;
1005 ice_fdir_rx_queue_stop(struct rte_eth_dev *dev, uint16_t rx_queue_id)
1007 struct ice_rx_queue *rxq;
1009 struct ice_hw *hw = ICE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1010 struct ice_pf *pf = ICE_DEV_PRIVATE_TO_PF(dev->data->dev_private);
1014 err = ice_switch_rx_queue(hw, rxq->reg_idx, false);
1016 PMD_DRV_LOG(ERR, "Failed to switch FDIR RX queue %u off",
1020 rxq->rx_rel_mbufs(rxq);
1026 ice_fdir_tx_queue_stop(struct rte_eth_dev *dev, uint16_t tx_queue_id)
1028 struct ice_tx_queue *txq;
1029 struct ice_hw *hw = ICE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1030 struct ice_pf *pf = ICE_DEV_PRIVATE_TO_PF(dev->data->dev_private);
1031 struct ice_vsi *vsi = pf->main_vsi;
1032 enum ice_status status;
1034 uint32_t q_teids[1];
1035 uint16_t q_handle = tx_queue_id;
1039 PMD_DRV_LOG(ERR, "TX queue %u is not available",
1045 q_ids[0] = txq->reg_idx;
1046 q_teids[0] = txq->q_teid;
1048 /* Fix me, we assume TC always 0 here */
1049 status = ice_dis_vsi_txq(hw->port_info, vsi->idx, 0, 1, &q_handle,
1050 q_ids, q_teids, ICE_NO_RESET, 0, NULL);
1051 if (status != ICE_SUCCESS) {
1052 PMD_DRV_LOG(DEBUG, "Failed to disable Lan Tx queue");
1056 txq->tx_rel_mbufs(txq);
1062 ice_rx_queue_setup(struct rte_eth_dev *dev,
1065 unsigned int socket_id,
1066 const struct rte_eth_rxconf *rx_conf,
1067 struct rte_mempool *mp)
1069 struct ice_pf *pf = ICE_DEV_PRIVATE_TO_PF(dev->data->dev_private);
1070 struct ice_adapter *ad =
1071 ICE_DEV_PRIVATE_TO_ADAPTER(dev->data->dev_private);
1072 struct ice_vsi *vsi = pf->main_vsi;
1073 struct ice_rx_queue *rxq;
1074 const struct rte_memzone *rz;
1077 int use_def_burst_func = 1;
1080 if (nb_desc % ICE_ALIGN_RING_DESC != 0 ||
1081 nb_desc > ICE_MAX_RING_DESC ||
1082 nb_desc < ICE_MIN_RING_DESC) {
1083 PMD_INIT_LOG(ERR, "Number (%u) of receive descriptors is "
1084 "invalid", nb_desc);
1088 offloads = rx_conf->offloads | dev->data->dev_conf.rxmode.offloads;
1090 /* Free memory if needed */
1091 if (dev->data->rx_queues[queue_idx]) {
1092 ice_rx_queue_release(dev->data->rx_queues[queue_idx]);
1093 dev->data->rx_queues[queue_idx] = NULL;
1096 /* Allocate the rx queue data structure */
1097 rxq = rte_zmalloc_socket(NULL,
1098 sizeof(struct ice_rx_queue),
1099 RTE_CACHE_LINE_SIZE,
1102 PMD_INIT_LOG(ERR, "Failed to allocate memory for "
1103 "rx queue data structure");
1107 rxq->nb_rx_desc = nb_desc;
1108 rxq->rx_free_thresh = rx_conf->rx_free_thresh;
1109 rxq->queue_id = queue_idx;
1110 rxq->offloads = offloads;
1112 rxq->reg_idx = vsi->base_queue + queue_idx;
1113 rxq->port_id = dev->data->port_id;
1114 if (dev->data->dev_conf.rxmode.offloads & RTE_ETH_RX_OFFLOAD_KEEP_CRC)
1115 rxq->crc_len = RTE_ETHER_CRC_LEN;
1119 rxq->drop_en = rx_conf->rx_drop_en;
1121 rxq->rx_deferred_start = rx_conf->rx_deferred_start;
1122 rxq->proto_xtr = pf->proto_xtr != NULL ?
1123 pf->proto_xtr[queue_idx] : PROTO_XTR_NONE;
1125 /* Allocate the maximum number of RX ring hardware descriptor. */
1126 len = ICE_MAX_RING_DESC;
1129 * Allocating a little more memory because vectorized/bulk_alloc Rx
1130 * functions doesn't check boundaries each time.
1132 len += ICE_RX_MAX_BURST;
1134 /* Allocate the maximum number of RX ring hardware descriptor. */
1135 ring_size = sizeof(union ice_rx_flex_desc) * len;
1136 ring_size = RTE_ALIGN(ring_size, ICE_DMA_MEM_ALIGN);
1137 rz = rte_eth_dma_zone_reserve(dev, "rx_ring", queue_idx,
1138 ring_size, ICE_RING_BASE_ALIGN,
1141 ice_rx_queue_release(rxq);
1142 PMD_INIT_LOG(ERR, "Failed to reserve DMA memory for RX");
1147 /* Zero all the descriptors in the ring. */
1148 memset(rz->addr, 0, ring_size);
1150 rxq->rx_ring_dma = rz->iova;
1151 rxq->rx_ring = rz->addr;
1153 /* always reserve more for bulk alloc */
1154 len = (uint16_t)(nb_desc + ICE_RX_MAX_BURST);
1156 /* Allocate the software ring. */
1157 rxq->sw_ring = rte_zmalloc_socket(NULL,
1158 sizeof(struct ice_rx_entry) * len,
1159 RTE_CACHE_LINE_SIZE,
1161 if (!rxq->sw_ring) {
1162 ice_rx_queue_release(rxq);
1163 PMD_INIT_LOG(ERR, "Failed to allocate memory for SW ring");
1167 ice_reset_rx_queue(rxq);
1169 dev->data->rx_queues[queue_idx] = rxq;
1170 rxq->rx_rel_mbufs = _ice_rx_queue_release_mbufs;
1172 use_def_burst_func = ice_check_rx_burst_bulk_alloc_preconditions(rxq);
1174 if (!use_def_burst_func) {
1175 PMD_INIT_LOG(DEBUG, "Rx Burst Bulk Alloc Preconditions are "
1176 "satisfied. Rx Burst Bulk Alloc function will be "
1177 "used on port=%d, queue=%d.",
1178 rxq->port_id, rxq->queue_id);
1180 PMD_INIT_LOG(DEBUG, "Rx Burst Bulk Alloc Preconditions are "
1181 "not satisfied, Scattered Rx is requested. "
1182 "on port=%d, queue=%d.",
1183 rxq->port_id, rxq->queue_id);
1184 ad->rx_bulk_alloc_allowed = false;
1191 ice_rx_queue_release(void *rxq)
1193 struct ice_rx_queue *q = (struct ice_rx_queue *)rxq;
1196 PMD_DRV_LOG(DEBUG, "Pointer to rxq is NULL");
1201 rte_free(q->sw_ring);
1202 rte_memzone_free(q->mz);
1207 ice_tx_queue_setup(struct rte_eth_dev *dev,
1210 unsigned int socket_id,
1211 const struct rte_eth_txconf *tx_conf)
1213 struct ice_pf *pf = ICE_DEV_PRIVATE_TO_PF(dev->data->dev_private);
1214 struct ice_vsi *vsi = pf->main_vsi;
1215 struct ice_tx_queue *txq;
1216 const struct rte_memzone *tz;
1218 uint16_t tx_rs_thresh, tx_free_thresh;
1221 offloads = tx_conf->offloads | dev->data->dev_conf.txmode.offloads;
1223 if (nb_desc % ICE_ALIGN_RING_DESC != 0 ||
1224 nb_desc > ICE_MAX_RING_DESC ||
1225 nb_desc < ICE_MIN_RING_DESC) {
1226 PMD_INIT_LOG(ERR, "Number (%u) of transmit descriptors is "
1227 "invalid", nb_desc);
1232 * The following two parameters control the setting of the RS bit on
1233 * transmit descriptors. TX descriptors will have their RS bit set
1234 * after txq->tx_rs_thresh descriptors have been used. The TX
1235 * descriptor ring will be cleaned after txq->tx_free_thresh
1236 * descriptors are used or if the number of descriptors required to
1237 * transmit a packet is greater than the number of free TX descriptors.
1239 * The following constraints must be satisfied:
1240 * - tx_rs_thresh must be greater than 0.
1241 * - tx_rs_thresh must be less than the size of the ring minus 2.
1242 * - tx_rs_thresh must be less than or equal to tx_free_thresh.
1243 * - tx_rs_thresh must be a divisor of the ring size.
1244 * - tx_free_thresh must be greater than 0.
1245 * - tx_free_thresh must be less than the size of the ring minus 3.
1246 * - tx_free_thresh + tx_rs_thresh must not exceed nb_desc.
1248 * One descriptor in the TX ring is used as a sentinel to avoid a H/W
1249 * race condition, hence the maximum threshold constraints. When set
1250 * to zero use default values.
1252 tx_free_thresh = (uint16_t)(tx_conf->tx_free_thresh ?
1253 tx_conf->tx_free_thresh :
1254 ICE_DEFAULT_TX_FREE_THRESH);
1255 /* force tx_rs_thresh to adapt an aggressive tx_free_thresh */
1257 (ICE_DEFAULT_TX_RSBIT_THRESH + tx_free_thresh > nb_desc) ?
1258 nb_desc - tx_free_thresh : ICE_DEFAULT_TX_RSBIT_THRESH;
1259 if (tx_conf->tx_rs_thresh)
1260 tx_rs_thresh = tx_conf->tx_rs_thresh;
1261 if (tx_rs_thresh + tx_free_thresh > nb_desc) {
1262 PMD_INIT_LOG(ERR, "tx_rs_thresh + tx_free_thresh must not "
1263 "exceed nb_desc. (tx_rs_thresh=%u "
1264 "tx_free_thresh=%u nb_desc=%u port = %d queue=%d)",
1265 (unsigned int)tx_rs_thresh,
1266 (unsigned int)tx_free_thresh,
1267 (unsigned int)nb_desc,
1268 (int)dev->data->port_id,
1272 if (tx_rs_thresh >= (nb_desc - 2)) {
1273 PMD_INIT_LOG(ERR, "tx_rs_thresh must be less than the "
1274 "number of TX descriptors minus 2. "
1275 "(tx_rs_thresh=%u port=%d queue=%d)",
1276 (unsigned int)tx_rs_thresh,
1277 (int)dev->data->port_id,
1281 if (tx_free_thresh >= (nb_desc - 3)) {
1282 PMD_INIT_LOG(ERR, "tx_rs_thresh must be less than the "
1283 "tx_free_thresh must be less than the "
1284 "number of TX descriptors minus 3. "
1285 "(tx_free_thresh=%u port=%d queue=%d)",
1286 (unsigned int)tx_free_thresh,
1287 (int)dev->data->port_id,
1291 if (tx_rs_thresh > tx_free_thresh) {
1292 PMD_INIT_LOG(ERR, "tx_rs_thresh must be less than or "
1293 "equal to tx_free_thresh. (tx_free_thresh=%u"
1294 " tx_rs_thresh=%u port=%d queue=%d)",
1295 (unsigned int)tx_free_thresh,
1296 (unsigned int)tx_rs_thresh,
1297 (int)dev->data->port_id,
1301 if ((nb_desc % tx_rs_thresh) != 0) {
1302 PMD_INIT_LOG(ERR, "tx_rs_thresh must be a divisor of the "
1303 "number of TX descriptors. (tx_rs_thresh=%u"
1304 " port=%d queue=%d)",
1305 (unsigned int)tx_rs_thresh,
1306 (int)dev->data->port_id,
1310 if (tx_rs_thresh > 1 && tx_conf->tx_thresh.wthresh != 0) {
1311 PMD_INIT_LOG(ERR, "TX WTHRESH must be set to 0 if "
1312 "tx_rs_thresh is greater than 1. "
1313 "(tx_rs_thresh=%u port=%d queue=%d)",
1314 (unsigned int)tx_rs_thresh,
1315 (int)dev->data->port_id,
1320 /* Free memory if needed. */
1321 if (dev->data->tx_queues[queue_idx]) {
1322 ice_tx_queue_release(dev->data->tx_queues[queue_idx]);
1323 dev->data->tx_queues[queue_idx] = NULL;
1326 /* Allocate the TX queue data structure. */
1327 txq = rte_zmalloc_socket(NULL,
1328 sizeof(struct ice_tx_queue),
1329 RTE_CACHE_LINE_SIZE,
1332 PMD_INIT_LOG(ERR, "Failed to allocate memory for "
1333 "tx queue structure");
1337 /* Allocate TX hardware ring descriptors. */
1338 ring_size = sizeof(struct ice_tx_desc) * ICE_MAX_RING_DESC;
1339 ring_size = RTE_ALIGN(ring_size, ICE_DMA_MEM_ALIGN);
1340 tz = rte_eth_dma_zone_reserve(dev, "tx_ring", queue_idx,
1341 ring_size, ICE_RING_BASE_ALIGN,
1344 ice_tx_queue_release(txq);
1345 PMD_INIT_LOG(ERR, "Failed to reserve DMA memory for TX");
1350 txq->nb_tx_desc = nb_desc;
1351 txq->tx_rs_thresh = tx_rs_thresh;
1352 txq->tx_free_thresh = tx_free_thresh;
1353 txq->pthresh = tx_conf->tx_thresh.pthresh;
1354 txq->hthresh = tx_conf->tx_thresh.hthresh;
1355 txq->wthresh = tx_conf->tx_thresh.wthresh;
1356 txq->queue_id = queue_idx;
1358 txq->reg_idx = vsi->base_queue + queue_idx;
1359 txq->port_id = dev->data->port_id;
1360 txq->offloads = offloads;
1362 txq->tx_deferred_start = tx_conf->tx_deferred_start;
1364 txq->tx_ring_dma = tz->iova;
1365 txq->tx_ring = tz->addr;
1367 /* Allocate software ring */
1369 rte_zmalloc_socket(NULL,
1370 sizeof(struct ice_tx_entry) * nb_desc,
1371 RTE_CACHE_LINE_SIZE,
1373 if (!txq->sw_ring) {
1374 ice_tx_queue_release(txq);
1375 PMD_INIT_LOG(ERR, "Failed to allocate memory for SW TX ring");
1379 ice_reset_tx_queue(txq);
1381 dev->data->tx_queues[queue_idx] = txq;
1382 txq->tx_rel_mbufs = _ice_tx_queue_release_mbufs;
1383 ice_set_tx_function_flag(dev, txq);
1389 ice_dev_rx_queue_release(struct rte_eth_dev *dev, uint16_t qid)
1391 ice_rx_queue_release(dev->data->rx_queues[qid]);
1395 ice_dev_tx_queue_release(struct rte_eth_dev *dev, uint16_t qid)
1397 ice_tx_queue_release(dev->data->tx_queues[qid]);
1401 ice_tx_queue_release(void *txq)
1403 struct ice_tx_queue *q = (struct ice_tx_queue *)txq;
1406 PMD_DRV_LOG(DEBUG, "Pointer to TX queue is NULL");
1411 rte_free(q->sw_ring);
1412 rte_memzone_free(q->mz);
1417 ice_rxq_info_get(struct rte_eth_dev *dev, uint16_t queue_id,
1418 struct rte_eth_rxq_info *qinfo)
1420 struct ice_rx_queue *rxq;
1422 rxq = dev->data->rx_queues[queue_id];
1424 qinfo->mp = rxq->mp;
1425 qinfo->scattered_rx = dev->data->scattered_rx;
1426 qinfo->nb_desc = rxq->nb_rx_desc;
1428 qinfo->conf.rx_free_thresh = rxq->rx_free_thresh;
1429 qinfo->conf.rx_drop_en = rxq->drop_en;
1430 qinfo->conf.rx_deferred_start = rxq->rx_deferred_start;
1434 ice_txq_info_get(struct rte_eth_dev *dev, uint16_t queue_id,
1435 struct rte_eth_txq_info *qinfo)
1437 struct ice_tx_queue *txq;
1439 txq = dev->data->tx_queues[queue_id];
1441 qinfo->nb_desc = txq->nb_tx_desc;
1443 qinfo->conf.tx_thresh.pthresh = txq->pthresh;
1444 qinfo->conf.tx_thresh.hthresh = txq->hthresh;
1445 qinfo->conf.tx_thresh.wthresh = txq->wthresh;
1447 qinfo->conf.tx_free_thresh = txq->tx_free_thresh;
1448 qinfo->conf.tx_rs_thresh = txq->tx_rs_thresh;
1449 qinfo->conf.offloads = txq->offloads;
1450 qinfo->conf.tx_deferred_start = txq->tx_deferred_start;
1454 ice_rx_queue_count(void *rx_queue)
1456 #define ICE_RXQ_SCAN_INTERVAL 4
1457 volatile union ice_rx_flex_desc *rxdp;
1458 struct ice_rx_queue *rxq;
1462 rxdp = &rxq->rx_ring[rxq->rx_tail];
1463 while ((desc < rxq->nb_rx_desc) &&
1464 rte_le_to_cpu_16(rxdp->wb.status_error0) &
1465 (1 << ICE_RX_FLEX_DESC_STATUS0_DD_S)) {
1467 * Check the DD bit of a rx descriptor of each 4 in a group,
1468 * to avoid checking too frequently and downgrading performance
1471 desc += ICE_RXQ_SCAN_INTERVAL;
1472 rxdp += ICE_RXQ_SCAN_INTERVAL;
1473 if (rxq->rx_tail + desc >= rxq->nb_rx_desc)
1474 rxdp = &(rxq->rx_ring[rxq->rx_tail +
1475 desc - rxq->nb_rx_desc]);
1481 #define ICE_RX_FLEX_ERR0_BITS \
1482 ((1 << ICE_RX_FLEX_DESC_STATUS0_HBO_S) | \
1483 (1 << ICE_RX_FLEX_DESC_STATUS0_XSUM_IPE_S) | \
1484 (1 << ICE_RX_FLEX_DESC_STATUS0_XSUM_L4E_S) | \
1485 (1 << ICE_RX_FLEX_DESC_STATUS0_XSUM_EIPE_S) | \
1486 (1 << ICE_RX_FLEX_DESC_STATUS0_XSUM_EUDPE_S) | \
1487 (1 << ICE_RX_FLEX_DESC_STATUS0_RXE_S))
1489 /* Rx L3/L4 checksum */
1490 static inline uint64_t
1491 ice_rxd_error_to_pkt_flags(uint16_t stat_err0)
1495 /* check if HW has decoded the packet and checksum */
1496 if (unlikely(!(stat_err0 & (1 << ICE_RX_FLEX_DESC_STATUS0_L3L4P_S))))
1499 if (likely(!(stat_err0 & ICE_RX_FLEX_ERR0_BITS))) {
1500 flags |= (RTE_MBUF_F_RX_IP_CKSUM_GOOD | RTE_MBUF_F_RX_L4_CKSUM_GOOD);
1504 if (unlikely(stat_err0 & (1 << ICE_RX_FLEX_DESC_STATUS0_XSUM_IPE_S)))
1505 flags |= RTE_MBUF_F_RX_IP_CKSUM_BAD;
1507 flags |= RTE_MBUF_F_RX_IP_CKSUM_GOOD;
1509 if (unlikely(stat_err0 & (1 << ICE_RX_FLEX_DESC_STATUS0_XSUM_L4E_S)))
1510 flags |= RTE_MBUF_F_RX_L4_CKSUM_BAD;
1512 flags |= RTE_MBUF_F_RX_L4_CKSUM_GOOD;
1514 if (unlikely(stat_err0 & (1 << ICE_RX_FLEX_DESC_STATUS0_XSUM_EIPE_S)))
1515 flags |= RTE_MBUF_F_RX_OUTER_IP_CKSUM_BAD;
1517 if (unlikely(stat_err0 & (1 << ICE_RX_FLEX_DESC_STATUS0_XSUM_EUDPE_S)))
1518 flags |= RTE_MBUF_F_RX_OUTER_L4_CKSUM_BAD;
1520 flags |= RTE_MBUF_F_RX_OUTER_L4_CKSUM_GOOD;
1526 ice_rxd_to_vlan_tci(struct rte_mbuf *mb, volatile union ice_rx_flex_desc *rxdp)
1528 if (rte_le_to_cpu_16(rxdp->wb.status_error0) &
1529 (1 << ICE_RX_FLEX_DESC_STATUS0_L2TAG1P_S)) {
1530 mb->ol_flags |= RTE_MBUF_F_RX_VLAN | RTE_MBUF_F_RX_VLAN_STRIPPED;
1532 rte_le_to_cpu_16(rxdp->wb.l2tag1);
1533 PMD_RX_LOG(DEBUG, "Descriptor l2tag1: %u",
1534 rte_le_to_cpu_16(rxdp->wb.l2tag1));
1539 #ifndef RTE_LIBRTE_ICE_16BYTE_RX_DESC
1540 if (rte_le_to_cpu_16(rxdp->wb.status_error1) &
1541 (1 << ICE_RX_FLEX_DESC_STATUS1_L2TAG2P_S)) {
1542 mb->ol_flags |= RTE_MBUF_F_RX_QINQ_STRIPPED | RTE_MBUF_F_RX_QINQ |
1543 RTE_MBUF_F_RX_VLAN_STRIPPED | RTE_MBUF_F_RX_VLAN;
1544 mb->vlan_tci_outer = mb->vlan_tci;
1545 mb->vlan_tci = rte_le_to_cpu_16(rxdp->wb.l2tag2_2nd);
1546 PMD_RX_LOG(DEBUG, "Descriptor l2tag2_1: %u, l2tag2_2: %u",
1547 rte_le_to_cpu_16(rxdp->wb.l2tag2_1st),
1548 rte_le_to_cpu_16(rxdp->wb.l2tag2_2nd));
1550 mb->vlan_tci_outer = 0;
1553 PMD_RX_LOG(DEBUG, "Mbuf vlan_tci: %u, vlan_tci_outer: %u",
1554 mb->vlan_tci, mb->vlan_tci_outer);
1557 #define ICE_LOOK_AHEAD 8
1558 #if (ICE_LOOK_AHEAD != 8)
1559 #error "PMD ICE: ICE_LOOK_AHEAD must be 8\n"
1562 #define ICE_PTP_TS_VALID 0x1
1565 ice_rx_scan_hw_ring(struct ice_rx_queue *rxq)
1567 volatile union ice_rx_flex_desc *rxdp;
1568 struct ice_rx_entry *rxep;
1569 struct rte_mbuf *mb;
1572 int32_t s[ICE_LOOK_AHEAD], nb_dd;
1573 int32_t i, j, nb_rx = 0;
1574 uint64_t pkt_flags = 0;
1575 uint32_t *ptype_tbl = rxq->vsi->adapter->ptype_tbl;
1576 #ifndef RTE_LIBRTE_ICE_16BYTE_RX_DESC
1577 bool is_tsinit = false;
1579 struct ice_vsi *vsi = rxq->vsi;
1580 struct ice_hw *hw = ICE_VSI_TO_HW(vsi);
1581 struct ice_adapter *ad = rxq->vsi->adapter;
1583 rxdp = &rxq->rx_ring[rxq->rx_tail];
1584 rxep = &rxq->sw_ring[rxq->rx_tail];
1586 stat_err0 = rte_le_to_cpu_16(rxdp->wb.status_error0);
1588 /* Make sure there is at least 1 packet to receive */
1589 if (!(stat_err0 & (1 << ICE_RX_FLEX_DESC_STATUS0_DD_S)))
1592 #ifndef RTE_LIBRTE_ICE_16BYTE_RX_DESC
1593 if (rxq->offloads & RTE_ETH_RX_OFFLOAD_TIMESTAMP) {
1594 uint64_t sw_cur_time = rte_get_timer_cycles() / (rte_get_timer_hz() / 1000);
1596 if (unlikely(sw_cur_time - ad->hw_time_update > 4))
1602 * Scan LOOK_AHEAD descriptors at a time to determine which
1603 * descriptors reference packets that are ready to be received.
1605 for (i = 0; i < ICE_RX_MAX_BURST; i += ICE_LOOK_AHEAD,
1606 rxdp += ICE_LOOK_AHEAD, rxep += ICE_LOOK_AHEAD) {
1607 /* Read desc statuses backwards to avoid race condition */
1608 for (j = ICE_LOOK_AHEAD - 1; j >= 0; j--)
1609 s[j] = rte_le_to_cpu_16(rxdp[j].wb.status_error0);
1613 /* Compute how many status bits were set */
1614 for (j = 0, nb_dd = 0; j < ICE_LOOK_AHEAD; j++)
1615 nb_dd += s[j] & (1 << ICE_RX_FLEX_DESC_STATUS0_DD_S);
1619 /* Translate descriptor info to mbuf parameters */
1620 for (j = 0; j < nb_dd; j++) {
1622 pkt_len = (rte_le_to_cpu_16(rxdp[j].wb.pkt_len) &
1623 ICE_RX_FLX_DESC_PKT_LEN_M) - rxq->crc_len;
1624 mb->data_len = pkt_len;
1625 mb->pkt_len = pkt_len;
1627 stat_err0 = rte_le_to_cpu_16(rxdp[j].wb.status_error0);
1628 pkt_flags = ice_rxd_error_to_pkt_flags(stat_err0);
1629 mb->packet_type = ptype_tbl[ICE_RX_FLEX_DESC_PTYPE_M &
1630 rte_le_to_cpu_16(rxdp[j].wb.ptype_flex_flags0)];
1631 ice_rxd_to_vlan_tci(mb, &rxdp[j]);
1632 rxd_to_pkt_fields_ops[rxq->rxdid](rxq, mb, &rxdp[j]);
1633 #ifndef RTE_LIBRTE_ICE_16BYTE_RX_DESC
1634 if (ice_timestamp_dynflag > 0) {
1636 rte_le_to_cpu_32(rxdp[j].wb.flex_ts.ts_high);
1637 if (unlikely(is_tsinit)) {
1638 ts_ns = ice_tstamp_convert_32b_64b(hw, ad, 1,
1640 ad->hw_time_low = (uint32_t)ts_ns;
1641 ad->hw_time_high = (uint32_t)(ts_ns >> 32);
1644 if (rxq->time_high < ad->hw_time_low)
1645 ad->hw_time_high += 1;
1646 ts_ns = (uint64_t)ad->hw_time_high << 32 | rxq->time_high;
1647 ad->hw_time_low = rxq->time_high;
1649 ad->hw_time_update = rte_get_timer_cycles() /
1650 (rte_get_timer_hz() / 1000);
1651 *RTE_MBUF_DYNFIELD(mb,
1652 ice_timestamp_dynfield_offset,
1653 rte_mbuf_timestamp_t *) = ts_ns;
1654 pkt_flags |= ice_timestamp_dynflag;
1657 if (ad->ptp_ena && ((mb->packet_type &
1658 RTE_PTYPE_L2_MASK) == RTE_PTYPE_L2_ETHER_TIMESYNC)) {
1660 rte_le_to_cpu_32(rxdp[j].wb.flex_ts.ts_high);
1661 mb->timesync = rxq->queue_id;
1662 pkt_flags |= RTE_MBUF_F_RX_IEEE1588_PTP;
1663 if (rxdp[j].wb.time_stamp_low &
1666 RTE_MBUF_F_RX_IEEE1588_TMST;
1669 mb->ol_flags |= pkt_flags;
1672 for (j = 0; j < ICE_LOOK_AHEAD; j++)
1673 rxq->rx_stage[i + j] = rxep[j].mbuf;
1675 if (nb_dd != ICE_LOOK_AHEAD)
1679 /* Clear software ring entries */
1680 for (i = 0; i < nb_rx; i++)
1681 rxq->sw_ring[rxq->rx_tail + i].mbuf = NULL;
1683 PMD_RX_LOG(DEBUG, "ice_rx_scan_hw_ring: "
1684 "port_id=%u, queue_id=%u, nb_rx=%d",
1685 rxq->port_id, rxq->queue_id, nb_rx);
1690 static inline uint16_t
1691 ice_rx_fill_from_stage(struct ice_rx_queue *rxq,
1692 struct rte_mbuf **rx_pkts,
1696 struct rte_mbuf **stage = &rxq->rx_stage[rxq->rx_next_avail];
1698 nb_pkts = (uint16_t)RTE_MIN(nb_pkts, rxq->rx_nb_avail);
1700 for (i = 0; i < nb_pkts; i++)
1701 rx_pkts[i] = stage[i];
1703 rxq->rx_nb_avail = (uint16_t)(rxq->rx_nb_avail - nb_pkts);
1704 rxq->rx_next_avail = (uint16_t)(rxq->rx_next_avail + nb_pkts);
1710 ice_rx_alloc_bufs(struct ice_rx_queue *rxq)
1712 volatile union ice_rx_flex_desc *rxdp;
1713 struct ice_rx_entry *rxep;
1714 struct rte_mbuf *mb;
1715 uint16_t alloc_idx, i;
1719 /* Allocate buffers in bulk */
1720 alloc_idx = (uint16_t)(rxq->rx_free_trigger -
1721 (rxq->rx_free_thresh - 1));
1722 rxep = &rxq->sw_ring[alloc_idx];
1723 diag = rte_mempool_get_bulk(rxq->mp, (void *)rxep,
1724 rxq->rx_free_thresh);
1725 if (unlikely(diag != 0)) {
1726 PMD_RX_LOG(ERR, "Failed to get mbufs in bulk");
1730 rxdp = &rxq->rx_ring[alloc_idx];
1731 for (i = 0; i < rxq->rx_free_thresh; i++) {
1732 if (likely(i < (rxq->rx_free_thresh - 1)))
1733 /* Prefetch next mbuf */
1734 rte_prefetch0(rxep[i + 1].mbuf);
1737 rte_mbuf_refcnt_set(mb, 1);
1739 mb->data_off = RTE_PKTMBUF_HEADROOM;
1741 mb->port = rxq->port_id;
1742 dma_addr = rte_cpu_to_le_64(rte_mbuf_data_iova_default(mb));
1743 rxdp[i].read.hdr_addr = 0;
1744 rxdp[i].read.pkt_addr = dma_addr;
1747 /* Update Rx tail register */
1748 ICE_PCI_REG_WRITE(rxq->qrx_tail, rxq->rx_free_trigger);
1750 rxq->rx_free_trigger =
1751 (uint16_t)(rxq->rx_free_trigger + rxq->rx_free_thresh);
1752 if (rxq->rx_free_trigger >= rxq->nb_rx_desc)
1753 rxq->rx_free_trigger = (uint16_t)(rxq->rx_free_thresh - 1);
1758 static inline uint16_t
1759 rx_recv_pkts(void *rx_queue, struct rte_mbuf **rx_pkts, uint16_t nb_pkts)
1761 struct ice_rx_queue *rxq = (struct ice_rx_queue *)rx_queue;
1767 if (rxq->rx_nb_avail)
1768 return ice_rx_fill_from_stage(rxq, rx_pkts, nb_pkts);
1770 nb_rx = (uint16_t)ice_rx_scan_hw_ring(rxq);
1771 rxq->rx_next_avail = 0;
1772 rxq->rx_nb_avail = nb_rx;
1773 rxq->rx_tail = (uint16_t)(rxq->rx_tail + nb_rx);
1775 if (rxq->rx_tail > rxq->rx_free_trigger) {
1776 if (ice_rx_alloc_bufs(rxq) != 0) {
1779 rxq->vsi->adapter->pf.dev_data->rx_mbuf_alloc_failed +=
1780 rxq->rx_free_thresh;
1781 PMD_RX_LOG(DEBUG, "Rx mbuf alloc failed for "
1782 "port_id=%u, queue_id=%u",
1783 rxq->port_id, rxq->queue_id);
1784 rxq->rx_nb_avail = 0;
1785 rxq->rx_tail = (uint16_t)(rxq->rx_tail - nb_rx);
1786 for (i = 0, j = rxq->rx_tail; i < nb_rx; i++, j++)
1787 rxq->sw_ring[j].mbuf = rxq->rx_stage[i];
1793 if (rxq->rx_tail >= rxq->nb_rx_desc)
1796 if (rxq->rx_nb_avail)
1797 return ice_rx_fill_from_stage(rxq, rx_pkts, nb_pkts);
1803 ice_recv_pkts_bulk_alloc(void *rx_queue,
1804 struct rte_mbuf **rx_pkts,
1811 if (unlikely(nb_pkts == 0))
1814 if (likely(nb_pkts <= ICE_RX_MAX_BURST))
1815 return rx_recv_pkts(rx_queue, rx_pkts, nb_pkts);
1818 n = RTE_MIN(nb_pkts, ICE_RX_MAX_BURST);
1819 count = rx_recv_pkts(rx_queue, &rx_pkts[nb_rx], n);
1820 nb_rx = (uint16_t)(nb_rx + count);
1821 nb_pkts = (uint16_t)(nb_pkts - count);
1830 ice_recv_scattered_pkts(void *rx_queue,
1831 struct rte_mbuf **rx_pkts,
1834 struct ice_rx_queue *rxq = rx_queue;
1835 volatile union ice_rx_flex_desc *rx_ring = rxq->rx_ring;
1836 volatile union ice_rx_flex_desc *rxdp;
1837 union ice_rx_flex_desc rxd;
1838 struct ice_rx_entry *sw_ring = rxq->sw_ring;
1839 struct ice_rx_entry *rxe;
1840 struct rte_mbuf *first_seg = rxq->pkt_first_seg;
1841 struct rte_mbuf *last_seg = rxq->pkt_last_seg;
1842 struct rte_mbuf *nmb; /* new allocated mbuf */
1843 struct rte_mbuf *rxm; /* pointer to store old mbuf in SW ring */
1844 uint16_t rx_id = rxq->rx_tail;
1846 uint16_t nb_hold = 0;
1847 uint16_t rx_packet_len;
1848 uint16_t rx_stat_err0;
1851 uint32_t *ptype_tbl = rxq->vsi->adapter->ptype_tbl;
1852 #ifndef RTE_LIBRTE_ICE_16BYTE_RX_DESC
1853 bool is_tsinit = false;
1855 struct ice_vsi *vsi = rxq->vsi;
1856 struct ice_hw *hw = ICE_VSI_TO_HW(vsi);
1857 struct ice_adapter *ad = rxq->vsi->adapter;
1859 if (rxq->offloads & RTE_ETH_RX_OFFLOAD_TIMESTAMP) {
1860 uint64_t sw_cur_time = rte_get_timer_cycles() / (rte_get_timer_hz() / 1000);
1862 if (unlikely(sw_cur_time - ad->hw_time_update > 4))
1867 while (nb_rx < nb_pkts) {
1868 rxdp = &rx_ring[rx_id];
1869 rx_stat_err0 = rte_le_to_cpu_16(rxdp->wb.status_error0);
1871 /* Check the DD bit first */
1872 if (!(rx_stat_err0 & (1 << ICE_RX_FLEX_DESC_STATUS0_DD_S)))
1876 nmb = rte_mbuf_raw_alloc(rxq->mp);
1877 if (unlikely(!nmb)) {
1878 rxq->vsi->adapter->pf.dev_data->rx_mbuf_alloc_failed++;
1881 rxd = *rxdp; /* copy descriptor in ring to temp variable*/
1884 rxe = &sw_ring[rx_id]; /* get corresponding mbuf in SW ring */
1886 if (unlikely(rx_id == rxq->nb_rx_desc))
1889 /* Prefetch next mbuf */
1890 rte_prefetch0(sw_ring[rx_id].mbuf);
1893 * When next RX descriptor is on a cache line boundary,
1894 * prefetch the next 4 RX descriptors and next 8 pointers
1897 if ((rx_id & 0x3) == 0) {
1898 rte_prefetch0(&rx_ring[rx_id]);
1899 rte_prefetch0(&sw_ring[rx_id]);
1905 rte_cpu_to_le_64(rte_mbuf_data_iova_default(nmb));
1907 /* Set data buffer address and data length of the mbuf */
1908 rxdp->read.hdr_addr = 0;
1909 rxdp->read.pkt_addr = dma_addr;
1910 rx_packet_len = rte_le_to_cpu_16(rxd.wb.pkt_len) &
1911 ICE_RX_FLX_DESC_PKT_LEN_M;
1912 rxm->data_len = rx_packet_len;
1913 rxm->data_off = RTE_PKTMBUF_HEADROOM;
1916 * If this is the first buffer of the received packet, set the
1917 * pointer to the first mbuf of the packet and initialize its
1918 * context. Otherwise, update the total length and the number
1919 * of segments of the current scattered packet, and update the
1920 * pointer to the last mbuf of the current packet.
1924 first_seg->nb_segs = 1;
1925 first_seg->pkt_len = rx_packet_len;
1927 first_seg->pkt_len =
1928 (uint16_t)(first_seg->pkt_len +
1930 first_seg->nb_segs++;
1931 last_seg->next = rxm;
1935 * If this is not the last buffer of the received packet,
1936 * update the pointer to the last mbuf of the current scattered
1937 * packet and continue to parse the RX ring.
1939 if (!(rx_stat_err0 & (1 << ICE_RX_FLEX_DESC_STATUS0_EOF_S))) {
1945 * This is the last buffer of the received packet. If the CRC
1946 * is not stripped by the hardware:
1947 * - Subtract the CRC length from the total packet length.
1948 * - If the last buffer only contains the whole CRC or a part
1949 * of it, free the mbuf associated to the last buffer. If part
1950 * of the CRC is also contained in the previous mbuf, subtract
1951 * the length of that CRC part from the data length of the
1955 if (unlikely(rxq->crc_len > 0)) {
1956 first_seg->pkt_len -= RTE_ETHER_CRC_LEN;
1957 if (rx_packet_len <= RTE_ETHER_CRC_LEN) {
1958 rte_pktmbuf_free_seg(rxm);
1959 first_seg->nb_segs--;
1960 last_seg->data_len =
1961 (uint16_t)(last_seg->data_len -
1962 (RTE_ETHER_CRC_LEN - rx_packet_len));
1963 last_seg->next = NULL;
1965 rxm->data_len = (uint16_t)(rx_packet_len -
1969 first_seg->port = rxq->port_id;
1970 first_seg->ol_flags = 0;
1971 first_seg->packet_type = ptype_tbl[ICE_RX_FLEX_DESC_PTYPE_M &
1972 rte_le_to_cpu_16(rxd.wb.ptype_flex_flags0)];
1973 ice_rxd_to_vlan_tci(first_seg, &rxd);
1974 rxd_to_pkt_fields_ops[rxq->rxdid](rxq, first_seg, &rxd);
1975 pkt_flags = ice_rxd_error_to_pkt_flags(rx_stat_err0);
1976 #ifndef RTE_LIBRTE_ICE_16BYTE_RX_DESC
1977 if (ice_timestamp_dynflag > 0) {
1979 rte_le_to_cpu_32(rxd.wb.flex_ts.ts_high);
1980 if (unlikely(is_tsinit)) {
1981 ts_ns = ice_tstamp_convert_32b_64b(hw, ad, 1, rxq->time_high);
1982 ad->hw_time_low = (uint32_t)ts_ns;
1983 ad->hw_time_high = (uint32_t)(ts_ns >> 32);
1986 if (rxq->time_high < ad->hw_time_low)
1987 ad->hw_time_high += 1;
1988 ts_ns = (uint64_t)ad->hw_time_high << 32 | rxq->time_high;
1989 ad->hw_time_low = rxq->time_high;
1991 ad->hw_time_update = rte_get_timer_cycles() /
1992 (rte_get_timer_hz() / 1000);
1993 *RTE_MBUF_DYNFIELD(rxm,
1994 (ice_timestamp_dynfield_offset),
1995 rte_mbuf_timestamp_t *) = ts_ns;
1996 pkt_flags |= ice_timestamp_dynflag;
1999 if (ad->ptp_ena && ((first_seg->packet_type & RTE_PTYPE_L2_MASK)
2000 == RTE_PTYPE_L2_ETHER_TIMESYNC)) {
2002 rte_le_to_cpu_32(rxd.wb.flex_ts.ts_high);
2003 first_seg->timesync = rxq->queue_id;
2004 pkt_flags |= RTE_MBUF_F_RX_IEEE1588_PTP;
2007 first_seg->ol_flags |= pkt_flags;
2008 /* Prefetch data of first segment, if configured to do so. */
2009 rte_prefetch0(RTE_PTR_ADD(first_seg->buf_addr,
2010 first_seg->data_off));
2011 rx_pkts[nb_rx++] = first_seg;
2015 /* Record index of the next RX descriptor to probe. */
2016 rxq->rx_tail = rx_id;
2017 rxq->pkt_first_seg = first_seg;
2018 rxq->pkt_last_seg = last_seg;
2021 * If the number of free RX descriptors is greater than the RX free
2022 * threshold of the queue, advance the Receive Descriptor Tail (RDT)
2023 * register. Update the RDT with the value of the last processed RX
2024 * descriptor minus 1, to guarantee that the RDT register is never
2025 * equal to the RDH register, which creates a "full" ring situation
2026 * from the hardware point of view.
2028 nb_hold = (uint16_t)(nb_hold + rxq->nb_rx_hold);
2029 if (nb_hold > rxq->rx_free_thresh) {
2030 rx_id = (uint16_t)(rx_id == 0 ?
2031 (rxq->nb_rx_desc - 1) : (rx_id - 1));
2032 /* write TAIL register */
2033 ICE_PCI_REG_WC_WRITE(rxq->qrx_tail, rx_id);
2036 rxq->nb_rx_hold = nb_hold;
2038 /* return received packet in the burst */
2043 ice_dev_supported_ptypes_get(struct rte_eth_dev *dev)
2045 struct ice_adapter *ad =
2046 ICE_DEV_PRIVATE_TO_ADAPTER(dev->data->dev_private);
2047 const uint32_t *ptypes;
2049 static const uint32_t ptypes_os[] = {
2050 /* refers to ice_get_default_pkt_type() */
2052 RTE_PTYPE_L2_ETHER_TIMESYNC,
2053 RTE_PTYPE_L2_ETHER_LLDP,
2054 RTE_PTYPE_L2_ETHER_ARP,
2055 RTE_PTYPE_L3_IPV4_EXT_UNKNOWN,
2056 RTE_PTYPE_L3_IPV6_EXT_UNKNOWN,
2059 RTE_PTYPE_L4_NONFRAG,
2063 RTE_PTYPE_TUNNEL_GRENAT,
2064 RTE_PTYPE_TUNNEL_IP,
2065 RTE_PTYPE_INNER_L2_ETHER,
2066 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN,
2067 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN,
2068 RTE_PTYPE_INNER_L4_FRAG,
2069 RTE_PTYPE_INNER_L4_ICMP,
2070 RTE_PTYPE_INNER_L4_NONFRAG,
2071 RTE_PTYPE_INNER_L4_SCTP,
2072 RTE_PTYPE_INNER_L4_TCP,
2073 RTE_PTYPE_INNER_L4_UDP,
2077 static const uint32_t ptypes_comms[] = {
2078 /* refers to ice_get_default_pkt_type() */
2080 RTE_PTYPE_L2_ETHER_TIMESYNC,
2081 RTE_PTYPE_L2_ETHER_LLDP,
2082 RTE_PTYPE_L2_ETHER_ARP,
2083 RTE_PTYPE_L3_IPV4_EXT_UNKNOWN,
2084 RTE_PTYPE_L3_IPV6_EXT_UNKNOWN,
2087 RTE_PTYPE_L4_NONFRAG,
2091 RTE_PTYPE_TUNNEL_GRENAT,
2092 RTE_PTYPE_TUNNEL_IP,
2093 RTE_PTYPE_INNER_L2_ETHER,
2094 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN,
2095 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN,
2096 RTE_PTYPE_INNER_L4_FRAG,
2097 RTE_PTYPE_INNER_L4_ICMP,
2098 RTE_PTYPE_INNER_L4_NONFRAG,
2099 RTE_PTYPE_INNER_L4_SCTP,
2100 RTE_PTYPE_INNER_L4_TCP,
2101 RTE_PTYPE_INNER_L4_UDP,
2102 RTE_PTYPE_TUNNEL_GTPC,
2103 RTE_PTYPE_TUNNEL_GTPU,
2104 RTE_PTYPE_L2_ETHER_PPPOE,
2108 if (ad->active_pkg_type == ICE_PKG_TYPE_COMMS)
2109 ptypes = ptypes_comms;
2113 if (dev->rx_pkt_burst == ice_recv_pkts ||
2114 dev->rx_pkt_burst == ice_recv_pkts_bulk_alloc ||
2115 dev->rx_pkt_burst == ice_recv_scattered_pkts)
2119 if (dev->rx_pkt_burst == ice_recv_pkts_vec ||
2120 dev->rx_pkt_burst == ice_recv_scattered_pkts_vec ||
2121 #ifdef CC_AVX512_SUPPORT
2122 dev->rx_pkt_burst == ice_recv_pkts_vec_avx512 ||
2123 dev->rx_pkt_burst == ice_recv_pkts_vec_avx512_offload ||
2124 dev->rx_pkt_burst == ice_recv_scattered_pkts_vec_avx512 ||
2125 dev->rx_pkt_burst == ice_recv_scattered_pkts_vec_avx512_offload ||
2127 dev->rx_pkt_burst == ice_recv_pkts_vec_avx2 ||
2128 dev->rx_pkt_burst == ice_recv_pkts_vec_avx2_offload ||
2129 dev->rx_pkt_burst == ice_recv_scattered_pkts_vec_avx2 ||
2130 dev->rx_pkt_burst == ice_recv_scattered_pkts_vec_avx2_offload)
2138 ice_rx_descriptor_status(void *rx_queue, uint16_t offset)
2140 volatile union ice_rx_flex_desc *rxdp;
2141 struct ice_rx_queue *rxq = rx_queue;
2144 if (unlikely(offset >= rxq->nb_rx_desc))
2147 if (offset >= rxq->nb_rx_desc - rxq->nb_rx_hold)
2148 return RTE_ETH_RX_DESC_UNAVAIL;
2150 desc = rxq->rx_tail + offset;
2151 if (desc >= rxq->nb_rx_desc)
2152 desc -= rxq->nb_rx_desc;
2154 rxdp = &rxq->rx_ring[desc];
2155 if (rte_le_to_cpu_16(rxdp->wb.status_error0) &
2156 (1 << ICE_RX_FLEX_DESC_STATUS0_DD_S))
2157 return RTE_ETH_RX_DESC_DONE;
2159 return RTE_ETH_RX_DESC_AVAIL;
2163 ice_tx_descriptor_status(void *tx_queue, uint16_t offset)
2165 struct ice_tx_queue *txq = tx_queue;
2166 volatile uint64_t *status;
2167 uint64_t mask, expect;
2170 if (unlikely(offset >= txq->nb_tx_desc))
2173 desc = txq->tx_tail + offset;
2174 /* go to next desc that has the RS bit */
2175 desc = ((desc + txq->tx_rs_thresh - 1) / txq->tx_rs_thresh) *
2177 if (desc >= txq->nb_tx_desc) {
2178 desc -= txq->nb_tx_desc;
2179 if (desc >= txq->nb_tx_desc)
2180 desc -= txq->nb_tx_desc;
2183 status = &txq->tx_ring[desc].cmd_type_offset_bsz;
2184 mask = rte_cpu_to_le_64(ICE_TXD_QW1_DTYPE_M);
2185 expect = rte_cpu_to_le_64(ICE_TX_DESC_DTYPE_DESC_DONE <<
2186 ICE_TXD_QW1_DTYPE_S);
2187 if ((*status & mask) == expect)
2188 return RTE_ETH_TX_DESC_DONE;
2190 return RTE_ETH_TX_DESC_FULL;
2194 ice_free_queues(struct rte_eth_dev *dev)
2198 PMD_INIT_FUNC_TRACE();
2200 for (i = 0; i < dev->data->nb_rx_queues; i++) {
2201 if (!dev->data->rx_queues[i])
2203 ice_rx_queue_release(dev->data->rx_queues[i]);
2204 dev->data->rx_queues[i] = NULL;
2206 dev->data->nb_rx_queues = 0;
2208 for (i = 0; i < dev->data->nb_tx_queues; i++) {
2209 if (!dev->data->tx_queues[i])
2211 ice_tx_queue_release(dev->data->tx_queues[i]);
2212 dev->data->tx_queues[i] = NULL;
2214 dev->data->nb_tx_queues = 0;
2217 #define ICE_FDIR_NUM_TX_DESC ICE_MIN_RING_DESC
2218 #define ICE_FDIR_NUM_RX_DESC ICE_MIN_RING_DESC
2221 ice_fdir_setup_tx_resources(struct ice_pf *pf)
2223 struct ice_tx_queue *txq;
2224 const struct rte_memzone *tz = NULL;
2226 struct rte_eth_dev *dev;
2229 PMD_DRV_LOG(ERR, "PF is not available");
2233 dev = &rte_eth_devices[pf->adapter->pf.dev_data->port_id];
2235 /* Allocate the TX queue data structure. */
2236 txq = rte_zmalloc_socket("ice fdir tx queue",
2237 sizeof(struct ice_tx_queue),
2238 RTE_CACHE_LINE_SIZE,
2241 PMD_DRV_LOG(ERR, "Failed to allocate memory for "
2242 "tx queue structure.");
2246 /* Allocate TX hardware ring descriptors. */
2247 ring_size = sizeof(struct ice_tx_desc) * ICE_FDIR_NUM_TX_DESC;
2248 ring_size = RTE_ALIGN(ring_size, ICE_DMA_MEM_ALIGN);
2250 tz = rte_eth_dma_zone_reserve(dev, "fdir_tx_ring",
2251 ICE_FDIR_QUEUE_ID, ring_size,
2252 ICE_RING_BASE_ALIGN, SOCKET_ID_ANY);
2254 ice_tx_queue_release(txq);
2255 PMD_DRV_LOG(ERR, "Failed to reserve DMA memory for TX.");
2260 txq->nb_tx_desc = ICE_FDIR_NUM_TX_DESC;
2261 txq->queue_id = ICE_FDIR_QUEUE_ID;
2262 txq->reg_idx = pf->fdir.fdir_vsi->base_queue;
2263 txq->vsi = pf->fdir.fdir_vsi;
2265 txq->tx_ring_dma = tz->iova;
2266 txq->tx_ring = (struct ice_tx_desc *)tz->addr;
2268 * don't need to allocate software ring and reset for the fdir
2269 * program queue just set the queue has been configured.
2274 txq->tx_rel_mbufs = _ice_tx_queue_release_mbufs;
2280 ice_fdir_setup_rx_resources(struct ice_pf *pf)
2282 struct ice_rx_queue *rxq;
2283 const struct rte_memzone *rz = NULL;
2285 struct rte_eth_dev *dev;
2288 PMD_DRV_LOG(ERR, "PF is not available");
2292 dev = &rte_eth_devices[pf->adapter->pf.dev_data->port_id];
2294 /* Allocate the RX queue data structure. */
2295 rxq = rte_zmalloc_socket("ice fdir rx queue",
2296 sizeof(struct ice_rx_queue),
2297 RTE_CACHE_LINE_SIZE,
2300 PMD_DRV_LOG(ERR, "Failed to allocate memory for "
2301 "rx queue structure.");
2305 /* Allocate RX hardware ring descriptors. */
2306 ring_size = sizeof(union ice_32byte_rx_desc) * ICE_FDIR_NUM_RX_DESC;
2307 ring_size = RTE_ALIGN(ring_size, ICE_DMA_MEM_ALIGN);
2309 rz = rte_eth_dma_zone_reserve(dev, "fdir_rx_ring",
2310 ICE_FDIR_QUEUE_ID, ring_size,
2311 ICE_RING_BASE_ALIGN, SOCKET_ID_ANY);
2313 ice_rx_queue_release(rxq);
2314 PMD_DRV_LOG(ERR, "Failed to reserve DMA memory for RX.");
2319 rxq->nb_rx_desc = ICE_FDIR_NUM_RX_DESC;
2320 rxq->queue_id = ICE_FDIR_QUEUE_ID;
2321 rxq->reg_idx = pf->fdir.fdir_vsi->base_queue;
2322 rxq->vsi = pf->fdir.fdir_vsi;
2324 rxq->rx_ring_dma = rz->iova;
2325 memset(rz->addr, 0, ICE_FDIR_NUM_RX_DESC *
2326 sizeof(union ice_32byte_rx_desc));
2327 rxq->rx_ring = (union ice_rx_flex_desc *)rz->addr;
2330 * Don't need to allocate software ring and reset for the fdir
2331 * rx queue, just set the queue has been configured.
2336 rxq->rx_rel_mbufs = _ice_rx_queue_release_mbufs;
2342 ice_recv_pkts(void *rx_queue,
2343 struct rte_mbuf **rx_pkts,
2346 struct ice_rx_queue *rxq = rx_queue;
2347 volatile union ice_rx_flex_desc *rx_ring = rxq->rx_ring;
2348 volatile union ice_rx_flex_desc *rxdp;
2349 union ice_rx_flex_desc rxd;
2350 struct ice_rx_entry *sw_ring = rxq->sw_ring;
2351 struct ice_rx_entry *rxe;
2352 struct rte_mbuf *nmb; /* new allocated mbuf */
2353 struct rte_mbuf *rxm; /* pointer to store old mbuf in SW ring */
2354 uint16_t rx_id = rxq->rx_tail;
2356 uint16_t nb_hold = 0;
2357 uint16_t rx_packet_len;
2358 uint16_t rx_stat_err0;
2361 uint32_t *ptype_tbl = rxq->vsi->adapter->ptype_tbl;
2362 #ifndef RTE_LIBRTE_ICE_16BYTE_RX_DESC
2363 bool is_tsinit = false;
2365 struct ice_vsi *vsi = rxq->vsi;
2366 struct ice_hw *hw = ICE_VSI_TO_HW(vsi);
2367 struct ice_adapter *ad = rxq->vsi->adapter;
2369 if (rxq->offloads & RTE_ETH_RX_OFFLOAD_TIMESTAMP) {
2370 uint64_t sw_cur_time = rte_get_timer_cycles() / (rte_get_timer_hz() / 1000);
2372 if (unlikely(sw_cur_time - ad->hw_time_update > 4))
2377 while (nb_rx < nb_pkts) {
2378 rxdp = &rx_ring[rx_id];
2379 rx_stat_err0 = rte_le_to_cpu_16(rxdp->wb.status_error0);
2381 /* Check the DD bit first */
2382 if (!(rx_stat_err0 & (1 << ICE_RX_FLEX_DESC_STATUS0_DD_S)))
2386 nmb = rte_mbuf_raw_alloc(rxq->mp);
2387 if (unlikely(!nmb)) {
2388 rxq->vsi->adapter->pf.dev_data->rx_mbuf_alloc_failed++;
2391 rxd = *rxdp; /* copy descriptor in ring to temp variable*/
2394 rxe = &sw_ring[rx_id]; /* get corresponding mbuf in SW ring */
2396 if (unlikely(rx_id == rxq->nb_rx_desc))
2401 rte_cpu_to_le_64(rte_mbuf_data_iova_default(nmb));
2404 * fill the read format of descriptor with physic address in
2405 * new allocated mbuf: nmb
2407 rxdp->read.hdr_addr = 0;
2408 rxdp->read.pkt_addr = dma_addr;
2410 /* calculate rx_packet_len of the received pkt */
2411 rx_packet_len = (rte_le_to_cpu_16(rxd.wb.pkt_len) &
2412 ICE_RX_FLX_DESC_PKT_LEN_M) - rxq->crc_len;
2414 /* fill old mbuf with received descriptor: rxd */
2415 rxm->data_off = RTE_PKTMBUF_HEADROOM;
2416 rte_prefetch0(RTE_PTR_ADD(rxm->buf_addr, RTE_PKTMBUF_HEADROOM));
2419 rxm->pkt_len = rx_packet_len;
2420 rxm->data_len = rx_packet_len;
2421 rxm->port = rxq->port_id;
2422 rxm->packet_type = ptype_tbl[ICE_RX_FLEX_DESC_PTYPE_M &
2423 rte_le_to_cpu_16(rxd.wb.ptype_flex_flags0)];
2424 ice_rxd_to_vlan_tci(rxm, &rxd);
2425 rxd_to_pkt_fields_ops[rxq->rxdid](rxq, rxm, &rxd);
2426 pkt_flags = ice_rxd_error_to_pkt_flags(rx_stat_err0);
2427 #ifndef RTE_LIBRTE_ICE_16BYTE_RX_DESC
2428 if (ice_timestamp_dynflag > 0) {
2430 rte_le_to_cpu_32(rxd.wb.flex_ts.ts_high);
2431 if (unlikely(is_tsinit)) {
2432 ts_ns = ice_tstamp_convert_32b_64b(hw, ad, 1, rxq->time_high);
2433 ad->hw_time_low = (uint32_t)ts_ns;
2434 ad->hw_time_high = (uint32_t)(ts_ns >> 32);
2437 if (rxq->time_high < ad->hw_time_low)
2438 ad->hw_time_high += 1;
2439 ts_ns = (uint64_t)ad->hw_time_high << 32 | rxq->time_high;
2440 ad->hw_time_low = rxq->time_high;
2442 ad->hw_time_update = rte_get_timer_cycles() /
2443 (rte_get_timer_hz() / 1000);
2444 *RTE_MBUF_DYNFIELD(rxm,
2445 (ice_timestamp_dynfield_offset),
2446 rte_mbuf_timestamp_t *) = ts_ns;
2447 pkt_flags |= ice_timestamp_dynflag;
2450 if (ad->ptp_ena && ((rxm->packet_type & RTE_PTYPE_L2_MASK) ==
2451 RTE_PTYPE_L2_ETHER_TIMESYNC)) {
2453 rte_le_to_cpu_32(rxd.wb.flex_ts.ts_high);
2454 rxm->timesync = rxq->queue_id;
2455 pkt_flags |= RTE_MBUF_F_RX_IEEE1588_PTP;
2458 rxm->ol_flags |= pkt_flags;
2459 /* copy old mbuf to rx_pkts */
2460 rx_pkts[nb_rx++] = rxm;
2463 rxq->rx_tail = rx_id;
2465 * If the number of free RX descriptors is greater than the RX free
2466 * threshold of the queue, advance the receive tail register of queue.
2467 * Update that register with the value of the last processed RX
2468 * descriptor minus 1.
2470 nb_hold = (uint16_t)(nb_hold + rxq->nb_rx_hold);
2471 if (nb_hold > rxq->rx_free_thresh) {
2472 rx_id = (uint16_t)(rx_id == 0 ?
2473 (rxq->nb_rx_desc - 1) : (rx_id - 1));
2474 /* write TAIL register */
2475 ICE_PCI_REG_WC_WRITE(rxq->qrx_tail, rx_id);
2478 rxq->nb_rx_hold = nb_hold;
2480 /* return received packet in the burst */
2485 ice_parse_tunneling_params(uint64_t ol_flags,
2486 union ice_tx_offload tx_offload,
2487 uint32_t *cd_tunneling)
2489 /* EIPT: External (outer) IP header type */
2490 if (ol_flags & RTE_MBUF_F_TX_OUTER_IP_CKSUM)
2491 *cd_tunneling |= ICE_TX_CTX_EIPT_IPV4;
2492 else if (ol_flags & RTE_MBUF_F_TX_OUTER_IPV4)
2493 *cd_tunneling |= ICE_TX_CTX_EIPT_IPV4_NO_CSUM;
2494 else if (ol_flags & RTE_MBUF_F_TX_OUTER_IPV6)
2495 *cd_tunneling |= ICE_TX_CTX_EIPT_IPV6;
2497 /* EIPLEN: External (outer) IP header length, in DWords */
2498 *cd_tunneling |= (tx_offload.outer_l3_len >> 2) <<
2499 ICE_TXD_CTX_QW0_EIPLEN_S;
2501 /* L4TUNT: L4 Tunneling Type */
2502 switch (ol_flags & RTE_MBUF_F_TX_TUNNEL_MASK) {
2503 case RTE_MBUF_F_TX_TUNNEL_IPIP:
2504 /* for non UDP / GRE tunneling, set to 00b */
2506 case RTE_MBUF_F_TX_TUNNEL_VXLAN:
2507 case RTE_MBUF_F_TX_TUNNEL_GTP:
2508 case RTE_MBUF_F_TX_TUNNEL_GENEVE:
2509 *cd_tunneling |= ICE_TXD_CTX_UDP_TUNNELING;
2511 case RTE_MBUF_F_TX_TUNNEL_GRE:
2512 *cd_tunneling |= ICE_TXD_CTX_GRE_TUNNELING;
2515 PMD_TX_LOG(ERR, "Tunnel type not supported");
2519 /* L4TUNLEN: L4 Tunneling Length, in Words
2521 * We depend on app to set rte_mbuf.l2_len correctly.
2522 * For IP in GRE it should be set to the length of the GRE
2524 * For MAC in GRE or MAC in UDP it should be set to the length
2525 * of the GRE or UDP headers plus the inner MAC up to including
2526 * its last Ethertype.
2527 * If MPLS labels exists, it should include them as well.
2529 *cd_tunneling |= (tx_offload.l2_len >> 1) <<
2530 ICE_TXD_CTX_QW0_NATLEN_S;
2533 * Calculate the tunneling UDP checksum.
2534 * Shall be set only if L4TUNT = 01b and EIPT is not zero
2536 if (!(*cd_tunneling & ICE_TX_CTX_EIPT_NONE) &&
2537 (*cd_tunneling & ICE_TXD_CTX_UDP_TUNNELING))
2538 *cd_tunneling |= ICE_TXD_CTX_QW0_L4T_CS_M;
2542 ice_txd_enable_checksum(uint64_t ol_flags,
2544 uint32_t *td_offset,
2545 union ice_tx_offload tx_offload)
2548 if (ol_flags & RTE_MBUF_F_TX_TUNNEL_MASK)
2549 *td_offset |= (tx_offload.outer_l2_len >> 1)
2550 << ICE_TX_DESC_LEN_MACLEN_S;
2552 *td_offset |= (tx_offload.l2_len >> 1)
2553 << ICE_TX_DESC_LEN_MACLEN_S;
2555 /* Enable L3 checksum offloads */
2556 if (ol_flags & RTE_MBUF_F_TX_IP_CKSUM) {
2557 *td_cmd |= ICE_TX_DESC_CMD_IIPT_IPV4_CSUM;
2558 *td_offset |= (tx_offload.l3_len >> 2) <<
2559 ICE_TX_DESC_LEN_IPLEN_S;
2560 } else if (ol_flags & RTE_MBUF_F_TX_IPV4) {
2561 *td_cmd |= ICE_TX_DESC_CMD_IIPT_IPV4;
2562 *td_offset |= (tx_offload.l3_len >> 2) <<
2563 ICE_TX_DESC_LEN_IPLEN_S;
2564 } else if (ol_flags & RTE_MBUF_F_TX_IPV6) {
2565 *td_cmd |= ICE_TX_DESC_CMD_IIPT_IPV6;
2566 *td_offset |= (tx_offload.l3_len >> 2) <<
2567 ICE_TX_DESC_LEN_IPLEN_S;
2570 if (ol_flags & RTE_MBUF_F_TX_TCP_SEG) {
2571 *td_cmd |= ICE_TX_DESC_CMD_L4T_EOFT_TCP;
2572 *td_offset |= (tx_offload.l4_len >> 2) <<
2573 ICE_TX_DESC_LEN_L4_LEN_S;
2577 /* Enable L4 checksum offloads */
2578 switch (ol_flags & RTE_MBUF_F_TX_L4_MASK) {
2579 case RTE_MBUF_F_TX_TCP_CKSUM:
2580 *td_cmd |= ICE_TX_DESC_CMD_L4T_EOFT_TCP;
2581 *td_offset |= (sizeof(struct rte_tcp_hdr) >> 2) <<
2582 ICE_TX_DESC_LEN_L4_LEN_S;
2584 case RTE_MBUF_F_TX_SCTP_CKSUM:
2585 *td_cmd |= ICE_TX_DESC_CMD_L4T_EOFT_SCTP;
2586 *td_offset |= (sizeof(struct rte_sctp_hdr) >> 2) <<
2587 ICE_TX_DESC_LEN_L4_LEN_S;
2589 case RTE_MBUF_F_TX_UDP_CKSUM:
2590 *td_cmd |= ICE_TX_DESC_CMD_L4T_EOFT_UDP;
2591 *td_offset |= (sizeof(struct rte_udp_hdr) >> 2) <<
2592 ICE_TX_DESC_LEN_L4_LEN_S;
2600 ice_xmit_cleanup(struct ice_tx_queue *txq)
2602 struct ice_tx_entry *sw_ring = txq->sw_ring;
2603 volatile struct ice_tx_desc *txd = txq->tx_ring;
2604 uint16_t last_desc_cleaned = txq->last_desc_cleaned;
2605 uint16_t nb_tx_desc = txq->nb_tx_desc;
2606 uint16_t desc_to_clean_to;
2607 uint16_t nb_tx_to_clean;
2609 /* Determine the last descriptor needing to be cleaned */
2610 desc_to_clean_to = (uint16_t)(last_desc_cleaned + txq->tx_rs_thresh);
2611 if (desc_to_clean_to >= nb_tx_desc)
2612 desc_to_clean_to = (uint16_t)(desc_to_clean_to - nb_tx_desc);
2614 /* Check to make sure the last descriptor to clean is done */
2615 desc_to_clean_to = sw_ring[desc_to_clean_to].last_id;
2616 if (!(txd[desc_to_clean_to].cmd_type_offset_bsz &
2617 rte_cpu_to_le_64(ICE_TX_DESC_DTYPE_DESC_DONE))) {
2618 PMD_TX_LOG(DEBUG, "TX descriptor %4u is not done "
2619 "(port=%d queue=%d) value=0x%"PRIx64"\n",
2621 txq->port_id, txq->queue_id,
2622 txd[desc_to_clean_to].cmd_type_offset_bsz);
2623 /* Failed to clean any descriptors */
2627 /* Figure out how many descriptors will be cleaned */
2628 if (last_desc_cleaned > desc_to_clean_to)
2629 nb_tx_to_clean = (uint16_t)((nb_tx_desc - last_desc_cleaned) +
2632 nb_tx_to_clean = (uint16_t)(desc_to_clean_to -
2635 /* The last descriptor to clean is done, so that means all the
2636 * descriptors from the last descriptor that was cleaned
2637 * up to the last descriptor with the RS bit set
2638 * are done. Only reset the threshold descriptor.
2640 txd[desc_to_clean_to].cmd_type_offset_bsz = 0;
2642 /* Update the txq to reflect the last descriptor that was cleaned */
2643 txq->last_desc_cleaned = desc_to_clean_to;
2644 txq->nb_tx_free = (uint16_t)(txq->nb_tx_free + nb_tx_to_clean);
2649 /* Construct the tx flags */
2650 static inline uint64_t
2651 ice_build_ctob(uint32_t td_cmd,
2656 return rte_cpu_to_le_64(ICE_TX_DESC_DTYPE_DATA |
2657 ((uint64_t)td_cmd << ICE_TXD_QW1_CMD_S) |
2658 ((uint64_t)td_offset << ICE_TXD_QW1_OFFSET_S) |
2659 ((uint64_t)size << ICE_TXD_QW1_TX_BUF_SZ_S) |
2660 ((uint64_t)td_tag << ICE_TXD_QW1_L2TAG1_S));
2663 /* Check if the context descriptor is needed for TX offloading */
2664 static inline uint16_t
2665 ice_calc_context_desc(uint64_t flags)
2667 static uint64_t mask = RTE_MBUF_F_TX_TCP_SEG |
2668 RTE_MBUF_F_TX_QINQ |
2669 RTE_MBUF_F_TX_OUTER_IP_CKSUM |
2670 RTE_MBUF_F_TX_TUNNEL_MASK |
2671 RTE_MBUF_F_TX_IEEE1588_TMST;
2673 return (flags & mask) ? 1 : 0;
2676 /* set ice TSO context descriptor */
2677 static inline uint64_t
2678 ice_set_tso_ctx(struct rte_mbuf *mbuf, union ice_tx_offload tx_offload)
2680 uint64_t ctx_desc = 0;
2681 uint32_t cd_cmd, hdr_len, cd_tso_len;
2683 if (!tx_offload.l4_len) {
2684 PMD_TX_LOG(DEBUG, "L4 length set to 0");
2688 hdr_len = tx_offload.l2_len + tx_offload.l3_len + tx_offload.l4_len;
2689 hdr_len += (mbuf->ol_flags & RTE_MBUF_F_TX_TUNNEL_MASK) ?
2690 tx_offload.outer_l2_len + tx_offload.outer_l3_len : 0;
2692 cd_cmd = ICE_TX_CTX_DESC_TSO;
2693 cd_tso_len = mbuf->pkt_len - hdr_len;
2694 ctx_desc |= ((uint64_t)cd_cmd << ICE_TXD_CTX_QW1_CMD_S) |
2695 ((uint64_t)cd_tso_len << ICE_TXD_CTX_QW1_TSO_LEN_S) |
2696 ((uint64_t)mbuf->tso_segsz << ICE_TXD_CTX_QW1_MSS_S);
2701 /* HW requires that TX buffer size ranges from 1B up to (16K-1)B. */
2702 #define ICE_MAX_DATA_PER_TXD \
2703 (ICE_TXD_QW1_TX_BUF_SZ_M >> ICE_TXD_QW1_TX_BUF_SZ_S)
2704 /* Calculate the number of TX descriptors needed for each pkt */
2705 static inline uint16_t
2706 ice_calc_pkt_desc(struct rte_mbuf *tx_pkt)
2708 struct rte_mbuf *txd = tx_pkt;
2711 while (txd != NULL) {
2712 count += DIV_ROUND_UP(txd->data_len, ICE_MAX_DATA_PER_TXD);
2720 ice_xmit_pkts(void *tx_queue, struct rte_mbuf **tx_pkts, uint16_t nb_pkts)
2722 struct ice_tx_queue *txq;
2723 volatile struct ice_tx_desc *tx_ring;
2724 volatile struct ice_tx_desc *txd;
2725 struct ice_tx_entry *sw_ring;
2726 struct ice_tx_entry *txe, *txn;
2727 struct rte_mbuf *tx_pkt;
2728 struct rte_mbuf *m_seg;
2729 uint32_t cd_tunneling_params;
2734 uint32_t td_cmd = 0;
2735 uint32_t td_offset = 0;
2736 uint32_t td_tag = 0;
2739 uint64_t buf_dma_addr;
2741 union ice_tx_offload tx_offload = {0};
2744 sw_ring = txq->sw_ring;
2745 tx_ring = txq->tx_ring;
2746 tx_id = txq->tx_tail;
2747 txe = &sw_ring[tx_id];
2749 /* Check if the descriptor ring needs to be cleaned. */
2750 if (txq->nb_tx_free < txq->tx_free_thresh)
2751 (void)ice_xmit_cleanup(txq);
2753 for (nb_tx = 0; nb_tx < nb_pkts; nb_tx++) {
2754 tx_pkt = *tx_pkts++;
2759 ol_flags = tx_pkt->ol_flags;
2760 tx_offload.l2_len = tx_pkt->l2_len;
2761 tx_offload.l3_len = tx_pkt->l3_len;
2762 tx_offload.outer_l2_len = tx_pkt->outer_l2_len;
2763 tx_offload.outer_l3_len = tx_pkt->outer_l3_len;
2764 tx_offload.l4_len = tx_pkt->l4_len;
2765 tx_offload.tso_segsz = tx_pkt->tso_segsz;
2766 /* Calculate the number of context descriptors needed. */
2767 nb_ctx = ice_calc_context_desc(ol_flags);
2769 /* The number of descriptors that must be allocated for
2770 * a packet equals to the number of the segments of that
2771 * packet plus the number of context descriptor if needed.
2772 * Recalculate the needed tx descs when TSO enabled in case
2773 * the mbuf data size exceeds max data size that hw allows
2776 if (ol_flags & RTE_MBUF_F_TX_TCP_SEG)
2777 nb_used = (uint16_t)(ice_calc_pkt_desc(tx_pkt) +
2780 nb_used = (uint16_t)(tx_pkt->nb_segs + nb_ctx);
2781 tx_last = (uint16_t)(tx_id + nb_used - 1);
2784 if (tx_last >= txq->nb_tx_desc)
2785 tx_last = (uint16_t)(tx_last - txq->nb_tx_desc);
2787 if (nb_used > txq->nb_tx_free) {
2788 if (ice_xmit_cleanup(txq) != 0) {
2793 if (unlikely(nb_used > txq->tx_rs_thresh)) {
2794 while (nb_used > txq->nb_tx_free) {
2795 if (ice_xmit_cleanup(txq) != 0) {
2804 /* Descriptor based VLAN insertion */
2805 if (ol_flags & (RTE_MBUF_F_TX_VLAN | RTE_MBUF_F_TX_QINQ)) {
2806 td_cmd |= ICE_TX_DESC_CMD_IL2TAG1;
2807 td_tag = tx_pkt->vlan_tci;
2810 /* Fill in tunneling parameters if necessary */
2811 cd_tunneling_params = 0;
2812 if (ol_flags & RTE_MBUF_F_TX_TUNNEL_MASK)
2813 ice_parse_tunneling_params(ol_flags, tx_offload,
2814 &cd_tunneling_params);
2816 /* Enable checksum offloading */
2817 if (ol_flags & ICE_TX_CKSUM_OFFLOAD_MASK)
2818 ice_txd_enable_checksum(ol_flags, &td_cmd,
2819 &td_offset, tx_offload);
2822 /* Setup TX context descriptor if required */
2823 volatile struct ice_tx_ctx_desc *ctx_txd =
2824 (volatile struct ice_tx_ctx_desc *)
2826 uint16_t cd_l2tag2 = 0;
2827 uint64_t cd_type_cmd_tso_mss = ICE_TX_DESC_DTYPE_CTX;
2829 txn = &sw_ring[txe->next_id];
2830 RTE_MBUF_PREFETCH_TO_FREE(txn->mbuf);
2832 rte_pktmbuf_free_seg(txe->mbuf);
2836 if (ol_flags & RTE_MBUF_F_TX_TCP_SEG)
2837 cd_type_cmd_tso_mss |=
2838 ice_set_tso_ctx(tx_pkt, tx_offload);
2839 else if (ol_flags & RTE_MBUF_F_TX_IEEE1588_TMST)
2840 cd_type_cmd_tso_mss |=
2841 ((uint64_t)ICE_TX_CTX_DESC_TSYN <<
2842 ICE_TXD_CTX_QW1_CMD_S);
2844 ctx_txd->tunneling_params =
2845 rte_cpu_to_le_32(cd_tunneling_params);
2847 /* TX context descriptor based double VLAN insert */
2848 if (ol_flags & RTE_MBUF_F_TX_QINQ) {
2849 cd_l2tag2 = tx_pkt->vlan_tci_outer;
2850 cd_type_cmd_tso_mss |=
2851 ((uint64_t)ICE_TX_CTX_DESC_IL2TAG2 <<
2852 ICE_TXD_CTX_QW1_CMD_S);
2854 ctx_txd->l2tag2 = rte_cpu_to_le_16(cd_l2tag2);
2856 rte_cpu_to_le_64(cd_type_cmd_tso_mss);
2858 txe->last_id = tx_last;
2859 tx_id = txe->next_id;
2865 txd = &tx_ring[tx_id];
2866 txn = &sw_ring[txe->next_id];
2869 rte_pktmbuf_free_seg(txe->mbuf);
2872 /* Setup TX Descriptor */
2873 slen = m_seg->data_len;
2874 buf_dma_addr = rte_mbuf_data_iova(m_seg);
2876 while ((ol_flags & RTE_MBUF_F_TX_TCP_SEG) &&
2877 unlikely(slen > ICE_MAX_DATA_PER_TXD)) {
2878 txd->buf_addr = rte_cpu_to_le_64(buf_dma_addr);
2879 txd->cmd_type_offset_bsz =
2880 rte_cpu_to_le_64(ICE_TX_DESC_DTYPE_DATA |
2881 ((uint64_t)td_cmd << ICE_TXD_QW1_CMD_S) |
2882 ((uint64_t)td_offset << ICE_TXD_QW1_OFFSET_S) |
2883 ((uint64_t)ICE_MAX_DATA_PER_TXD <<
2884 ICE_TXD_QW1_TX_BUF_SZ_S) |
2885 ((uint64_t)td_tag << ICE_TXD_QW1_L2TAG1_S));
2887 buf_dma_addr += ICE_MAX_DATA_PER_TXD;
2888 slen -= ICE_MAX_DATA_PER_TXD;
2890 txe->last_id = tx_last;
2891 tx_id = txe->next_id;
2893 txd = &tx_ring[tx_id];
2894 txn = &sw_ring[txe->next_id];
2897 txd->buf_addr = rte_cpu_to_le_64(buf_dma_addr);
2898 txd->cmd_type_offset_bsz =
2899 rte_cpu_to_le_64(ICE_TX_DESC_DTYPE_DATA |
2900 ((uint64_t)td_cmd << ICE_TXD_QW1_CMD_S) |
2901 ((uint64_t)td_offset << ICE_TXD_QW1_OFFSET_S) |
2902 ((uint64_t)slen << ICE_TXD_QW1_TX_BUF_SZ_S) |
2903 ((uint64_t)td_tag << ICE_TXD_QW1_L2TAG1_S));
2905 txe->last_id = tx_last;
2906 tx_id = txe->next_id;
2908 m_seg = m_seg->next;
2911 /* fill the last descriptor with End of Packet (EOP) bit */
2912 td_cmd |= ICE_TX_DESC_CMD_EOP;
2913 txq->nb_tx_used = (uint16_t)(txq->nb_tx_used + nb_used);
2914 txq->nb_tx_free = (uint16_t)(txq->nb_tx_free - nb_used);
2916 /* set RS bit on the last descriptor of one packet */
2917 if (txq->nb_tx_used >= txq->tx_rs_thresh) {
2919 "Setting RS bit on TXD id="
2920 "%4u (port=%d queue=%d)",
2921 tx_last, txq->port_id, txq->queue_id);
2923 td_cmd |= ICE_TX_DESC_CMD_RS;
2925 /* Update txq RS bit counters */
2926 txq->nb_tx_used = 0;
2928 txd->cmd_type_offset_bsz |=
2929 rte_cpu_to_le_64(((uint64_t)td_cmd) <<
2933 /* update Tail register */
2934 ICE_PCI_REG_WRITE(txq->qtx_tail, tx_id);
2935 txq->tx_tail = tx_id;
2940 static __rte_always_inline int
2941 ice_tx_free_bufs(struct ice_tx_queue *txq)
2943 struct ice_tx_entry *txep;
2946 if ((txq->tx_ring[txq->tx_next_dd].cmd_type_offset_bsz &
2947 rte_cpu_to_le_64(ICE_TXD_QW1_DTYPE_M)) !=
2948 rte_cpu_to_le_64(ICE_TX_DESC_DTYPE_DESC_DONE))
2951 txep = &txq->sw_ring[txq->tx_next_dd - (txq->tx_rs_thresh - 1)];
2953 for (i = 0; i < txq->tx_rs_thresh; i++)
2954 rte_prefetch0((txep + i)->mbuf);
2956 if (txq->offloads & RTE_ETH_TX_OFFLOAD_MBUF_FAST_FREE) {
2957 for (i = 0; i < txq->tx_rs_thresh; ++i, ++txep) {
2958 rte_mempool_put(txep->mbuf->pool, txep->mbuf);
2962 for (i = 0; i < txq->tx_rs_thresh; ++i, ++txep) {
2963 rte_pktmbuf_free_seg(txep->mbuf);
2968 txq->nb_tx_free = (uint16_t)(txq->nb_tx_free + txq->tx_rs_thresh);
2969 txq->tx_next_dd = (uint16_t)(txq->tx_next_dd + txq->tx_rs_thresh);
2970 if (txq->tx_next_dd >= txq->nb_tx_desc)
2971 txq->tx_next_dd = (uint16_t)(txq->tx_rs_thresh - 1);
2973 return txq->tx_rs_thresh;
2977 ice_tx_done_cleanup_full(struct ice_tx_queue *txq,
2980 struct ice_tx_entry *swr_ring = txq->sw_ring;
2981 uint16_t i, tx_last, tx_id;
2982 uint16_t nb_tx_free_last;
2983 uint16_t nb_tx_to_clean;
2986 /* Start free mbuf from the next of tx_tail */
2987 tx_last = txq->tx_tail;
2988 tx_id = swr_ring[tx_last].next_id;
2990 if (txq->nb_tx_free == 0 && ice_xmit_cleanup(txq))
2993 nb_tx_to_clean = txq->nb_tx_free;
2994 nb_tx_free_last = txq->nb_tx_free;
2996 free_cnt = txq->nb_tx_desc;
2998 /* Loop through swr_ring to count the amount of
2999 * freeable mubfs and packets.
3001 for (pkt_cnt = 0; pkt_cnt < free_cnt; ) {
3002 for (i = 0; i < nb_tx_to_clean &&
3003 pkt_cnt < free_cnt &&
3004 tx_id != tx_last; i++) {
3005 if (swr_ring[tx_id].mbuf != NULL) {
3006 rte_pktmbuf_free_seg(swr_ring[tx_id].mbuf);
3007 swr_ring[tx_id].mbuf = NULL;
3010 * last segment in the packet,
3011 * increment packet count
3013 pkt_cnt += (swr_ring[tx_id].last_id == tx_id);
3016 tx_id = swr_ring[tx_id].next_id;
3019 if (txq->tx_rs_thresh > txq->nb_tx_desc -
3020 txq->nb_tx_free || tx_id == tx_last)
3023 if (pkt_cnt < free_cnt) {
3024 if (ice_xmit_cleanup(txq))
3027 nb_tx_to_clean = txq->nb_tx_free - nb_tx_free_last;
3028 nb_tx_free_last = txq->nb_tx_free;
3032 return (int)pkt_cnt;
3037 ice_tx_done_cleanup_vec(struct ice_tx_queue *txq __rte_unused,
3038 uint32_t free_cnt __rte_unused)
3045 ice_tx_done_cleanup_simple(struct ice_tx_queue *txq,
3050 if (free_cnt == 0 || free_cnt > txq->nb_tx_desc)
3051 free_cnt = txq->nb_tx_desc;
3053 cnt = free_cnt - free_cnt % txq->tx_rs_thresh;
3055 for (i = 0; i < cnt; i += n) {
3056 if (txq->nb_tx_desc - txq->nb_tx_free < txq->tx_rs_thresh)
3059 n = ice_tx_free_bufs(txq);
3069 ice_tx_done_cleanup(void *txq, uint32_t free_cnt)
3071 struct ice_tx_queue *q = (struct ice_tx_queue *)txq;
3072 struct rte_eth_dev *dev = &rte_eth_devices[q->port_id];
3073 struct ice_adapter *ad =
3074 ICE_DEV_PRIVATE_TO_ADAPTER(dev->data->dev_private);
3077 if (ad->tx_vec_allowed)
3078 return ice_tx_done_cleanup_vec(q, free_cnt);
3080 if (ad->tx_simple_allowed)
3081 return ice_tx_done_cleanup_simple(q, free_cnt);
3083 return ice_tx_done_cleanup_full(q, free_cnt);
3086 /* Populate 4 descriptors with data from 4 mbufs */
3088 tx4(volatile struct ice_tx_desc *txdp, struct rte_mbuf **pkts)
3093 for (i = 0; i < 4; i++, txdp++, pkts++) {
3094 dma_addr = rte_mbuf_data_iova(*pkts);
3095 txdp->buf_addr = rte_cpu_to_le_64(dma_addr);
3096 txdp->cmd_type_offset_bsz =
3097 ice_build_ctob((uint32_t)ICE_TD_CMD, 0,
3098 (*pkts)->data_len, 0);
3102 /* Populate 1 descriptor with data from 1 mbuf */
3104 tx1(volatile struct ice_tx_desc *txdp, struct rte_mbuf **pkts)
3108 dma_addr = rte_mbuf_data_iova(*pkts);
3109 txdp->buf_addr = rte_cpu_to_le_64(dma_addr);
3110 txdp->cmd_type_offset_bsz =
3111 ice_build_ctob((uint32_t)ICE_TD_CMD, 0,
3112 (*pkts)->data_len, 0);
3116 ice_tx_fill_hw_ring(struct ice_tx_queue *txq, struct rte_mbuf **pkts,
3119 volatile struct ice_tx_desc *txdp = &txq->tx_ring[txq->tx_tail];
3120 struct ice_tx_entry *txep = &txq->sw_ring[txq->tx_tail];
3121 const int N_PER_LOOP = 4;
3122 const int N_PER_LOOP_MASK = N_PER_LOOP - 1;
3123 int mainpart, leftover;
3127 * Process most of the packets in chunks of N pkts. Any
3128 * leftover packets will get processed one at a time.
3130 mainpart = nb_pkts & ((uint32_t)~N_PER_LOOP_MASK);
3131 leftover = nb_pkts & ((uint32_t)N_PER_LOOP_MASK);
3132 for (i = 0; i < mainpart; i += N_PER_LOOP) {
3133 /* Copy N mbuf pointers to the S/W ring */
3134 for (j = 0; j < N_PER_LOOP; ++j)
3135 (txep + i + j)->mbuf = *(pkts + i + j);
3136 tx4(txdp + i, pkts + i);
3139 if (unlikely(leftover > 0)) {
3140 for (i = 0; i < leftover; ++i) {
3141 (txep + mainpart + i)->mbuf = *(pkts + mainpart + i);
3142 tx1(txdp + mainpart + i, pkts + mainpart + i);
3147 static inline uint16_t
3148 tx_xmit_pkts(struct ice_tx_queue *txq,
3149 struct rte_mbuf **tx_pkts,
3152 volatile struct ice_tx_desc *txr = txq->tx_ring;
3156 * Begin scanning the H/W ring for done descriptors when the number
3157 * of available descriptors drops below tx_free_thresh. For each done
3158 * descriptor, free the associated buffer.
3160 if (txq->nb_tx_free < txq->tx_free_thresh)
3161 ice_tx_free_bufs(txq);
3163 /* Use available descriptor only */
3164 nb_pkts = (uint16_t)RTE_MIN(txq->nb_tx_free, nb_pkts);
3165 if (unlikely(!nb_pkts))
3168 txq->nb_tx_free = (uint16_t)(txq->nb_tx_free - nb_pkts);
3169 if ((txq->tx_tail + nb_pkts) > txq->nb_tx_desc) {
3170 n = (uint16_t)(txq->nb_tx_desc - txq->tx_tail);
3171 ice_tx_fill_hw_ring(txq, tx_pkts, n);
3172 txr[txq->tx_next_rs].cmd_type_offset_bsz |=
3173 rte_cpu_to_le_64(((uint64_t)ICE_TX_DESC_CMD_RS) <<
3175 txq->tx_next_rs = (uint16_t)(txq->tx_rs_thresh - 1);
3179 /* Fill hardware descriptor ring with mbuf data */
3180 ice_tx_fill_hw_ring(txq, tx_pkts + n, (uint16_t)(nb_pkts - n));
3181 txq->tx_tail = (uint16_t)(txq->tx_tail + (nb_pkts - n));
3183 /* Determine if RS bit needs to be set */
3184 if (txq->tx_tail > txq->tx_next_rs) {
3185 txr[txq->tx_next_rs].cmd_type_offset_bsz |=
3186 rte_cpu_to_le_64(((uint64_t)ICE_TX_DESC_CMD_RS) <<
3189 (uint16_t)(txq->tx_next_rs + txq->tx_rs_thresh);
3190 if (txq->tx_next_rs >= txq->nb_tx_desc)
3191 txq->tx_next_rs = (uint16_t)(txq->tx_rs_thresh - 1);
3194 if (txq->tx_tail >= txq->nb_tx_desc)
3197 /* Update the tx tail register */
3198 ICE_PCI_REG_WC_WRITE(txq->qtx_tail, txq->tx_tail);
3204 ice_xmit_pkts_simple(void *tx_queue,
3205 struct rte_mbuf **tx_pkts,
3210 if (likely(nb_pkts <= ICE_TX_MAX_BURST))
3211 return tx_xmit_pkts((struct ice_tx_queue *)tx_queue,
3215 uint16_t ret, num = (uint16_t)RTE_MIN(nb_pkts,
3218 ret = tx_xmit_pkts((struct ice_tx_queue *)tx_queue,
3219 &tx_pkts[nb_tx], num);
3220 nb_tx = (uint16_t)(nb_tx + ret);
3221 nb_pkts = (uint16_t)(nb_pkts - ret);
3230 ice_set_rx_function(struct rte_eth_dev *dev)
3232 PMD_INIT_FUNC_TRACE();
3233 struct ice_adapter *ad =
3234 ICE_DEV_PRIVATE_TO_ADAPTER(dev->data->dev_private);
3236 struct ice_rx_queue *rxq;
3238 int rx_check_ret = -1;
3240 if (rte_eal_process_type() == RTE_PROC_PRIMARY) {
3241 ad->rx_use_avx512 = false;
3242 ad->rx_use_avx2 = false;
3243 rx_check_ret = ice_rx_vec_dev_check(dev);
3246 ad->rx_vec_offload_support =
3247 (rx_check_ret == ICE_VECTOR_OFFLOAD_PATH);
3248 if (rx_check_ret >= 0 && ad->rx_bulk_alloc_allowed &&
3249 rte_vect_get_max_simd_bitwidth() >= RTE_VECT_SIMD_128) {
3250 ad->rx_vec_allowed = true;
3251 for (i = 0; i < dev->data->nb_rx_queues; i++) {
3252 rxq = dev->data->rx_queues[i];
3253 if (rxq && ice_rxq_vec_setup(rxq)) {
3254 ad->rx_vec_allowed = false;
3259 if (rte_vect_get_max_simd_bitwidth() >= RTE_VECT_SIMD_512 &&
3260 rte_cpu_get_flag_enabled(RTE_CPUFLAG_AVX512F) == 1 &&
3261 rte_cpu_get_flag_enabled(RTE_CPUFLAG_AVX512BW) == 1)
3262 #ifdef CC_AVX512_SUPPORT
3263 ad->rx_use_avx512 = true;
3266 "AVX512 is not supported in build env");
3268 if (!ad->rx_use_avx512 &&
3269 (rte_cpu_get_flag_enabled(RTE_CPUFLAG_AVX2) == 1 ||
3270 rte_cpu_get_flag_enabled(RTE_CPUFLAG_AVX512F) == 1) &&
3271 rte_vect_get_max_simd_bitwidth() >= RTE_VECT_SIMD_256)
3272 ad->rx_use_avx2 = true;
3275 ad->rx_vec_allowed = false;
3279 if (ad->rx_vec_allowed) {
3280 if (dev->data->scattered_rx) {
3281 if (ad->rx_use_avx512) {
3282 #ifdef CC_AVX512_SUPPORT
3283 if (ad->rx_vec_offload_support) {
3285 "Using AVX512 OFFLOAD Vector Scattered Rx (port %d).",
3286 dev->data->port_id);
3288 ice_recv_scattered_pkts_vec_avx512_offload;
3291 "Using AVX512 Vector Scattered Rx (port %d).",
3292 dev->data->port_id);
3294 ice_recv_scattered_pkts_vec_avx512;
3297 } else if (ad->rx_use_avx2) {
3298 if (ad->rx_vec_offload_support) {
3300 "Using AVX2 OFFLOAD Vector Scattered Rx (port %d).",
3301 dev->data->port_id);
3303 ice_recv_scattered_pkts_vec_avx2_offload;
3306 "Using AVX2 Vector Scattered Rx (port %d).",
3307 dev->data->port_id);
3309 ice_recv_scattered_pkts_vec_avx2;
3313 "Using Vector Scattered Rx (port %d).",
3314 dev->data->port_id);
3315 dev->rx_pkt_burst = ice_recv_scattered_pkts_vec;
3318 if (ad->rx_use_avx512) {
3319 #ifdef CC_AVX512_SUPPORT
3320 if (ad->rx_vec_offload_support) {
3322 "Using AVX512 OFFLOAD Vector Rx (port %d).",
3323 dev->data->port_id);
3325 ice_recv_pkts_vec_avx512_offload;
3328 "Using AVX512 Vector Rx (port %d).",
3329 dev->data->port_id);
3331 ice_recv_pkts_vec_avx512;
3334 } else if (ad->rx_use_avx2) {
3335 if (ad->rx_vec_offload_support) {
3337 "Using AVX2 OFFLOAD Vector Rx (port %d).",
3338 dev->data->port_id);
3340 ice_recv_pkts_vec_avx2_offload;
3343 "Using AVX2 Vector Rx (port %d).",
3344 dev->data->port_id);
3346 ice_recv_pkts_vec_avx2;
3350 "Using Vector Rx (port %d).",
3351 dev->data->port_id);
3352 dev->rx_pkt_burst = ice_recv_pkts_vec;
3360 if (dev->data->scattered_rx) {
3361 /* Set the non-LRO scattered function */
3363 "Using a Scattered function on port %d.",
3364 dev->data->port_id);
3365 dev->rx_pkt_burst = ice_recv_scattered_pkts;
3366 } else if (ad->rx_bulk_alloc_allowed) {
3368 "Rx Burst Bulk Alloc Preconditions are "
3369 "satisfied. Rx Burst Bulk Alloc function "
3370 "will be used on port %d.",
3371 dev->data->port_id);
3372 dev->rx_pkt_burst = ice_recv_pkts_bulk_alloc;
3375 "Rx Burst Bulk Alloc Preconditions are not "
3376 "satisfied, Normal Rx will be used on port %d.",
3377 dev->data->port_id);
3378 dev->rx_pkt_burst = ice_recv_pkts;
3382 static const struct {
3383 eth_rx_burst_t pkt_burst;
3385 } ice_rx_burst_infos[] = {
3386 { ice_recv_scattered_pkts, "Scalar Scattered" },
3387 { ice_recv_pkts_bulk_alloc, "Scalar Bulk Alloc" },
3388 { ice_recv_pkts, "Scalar" },
3390 #ifdef CC_AVX512_SUPPORT
3391 { ice_recv_scattered_pkts_vec_avx512, "Vector AVX512 Scattered" },
3392 { ice_recv_scattered_pkts_vec_avx512_offload, "Offload Vector AVX512 Scattered" },
3393 { ice_recv_pkts_vec_avx512, "Vector AVX512" },
3394 { ice_recv_pkts_vec_avx512_offload, "Offload Vector AVX512" },
3396 { ice_recv_scattered_pkts_vec_avx2, "Vector AVX2 Scattered" },
3397 { ice_recv_scattered_pkts_vec_avx2_offload, "Offload Vector AVX2 Scattered" },
3398 { ice_recv_pkts_vec_avx2, "Vector AVX2" },
3399 { ice_recv_pkts_vec_avx2_offload, "Offload Vector AVX2" },
3400 { ice_recv_scattered_pkts_vec, "Vector SSE Scattered" },
3401 { ice_recv_pkts_vec, "Vector SSE" },
3406 ice_rx_burst_mode_get(struct rte_eth_dev *dev, __rte_unused uint16_t queue_id,
3407 struct rte_eth_burst_mode *mode)
3409 eth_rx_burst_t pkt_burst = dev->rx_pkt_burst;
3413 for (i = 0; i < RTE_DIM(ice_rx_burst_infos); ++i) {
3414 if (pkt_burst == ice_rx_burst_infos[i].pkt_burst) {
3415 snprintf(mode->info, sizeof(mode->info), "%s",
3416 ice_rx_burst_infos[i].info);
3426 ice_set_tx_function_flag(struct rte_eth_dev *dev, struct ice_tx_queue *txq)
3428 struct ice_adapter *ad =
3429 ICE_DEV_PRIVATE_TO_ADAPTER(dev->data->dev_private);
3431 /* Use a simple Tx queue if possible (only fast free is allowed) */
3432 ad->tx_simple_allowed =
3434 (txq->offloads & RTE_ETH_TX_OFFLOAD_MBUF_FAST_FREE) &&
3435 txq->tx_rs_thresh >= ICE_TX_MAX_BURST);
3437 if (ad->tx_simple_allowed)
3438 PMD_INIT_LOG(DEBUG, "Simple Tx can be enabled on Tx queue %u.",
3442 "Simple Tx can NOT be enabled on Tx queue %u.",
3446 /*********************************************************************
3450 **********************************************************************/
3451 /* The default values of TSO MSS */
3452 #define ICE_MIN_TSO_MSS 64
3453 #define ICE_MAX_TSO_MSS 9728
3454 #define ICE_MAX_TSO_FRAME_SIZE 262144
3456 ice_prep_pkts(__rte_unused void *tx_queue, struct rte_mbuf **tx_pkts,
3463 for (i = 0; i < nb_pkts; i++) {
3465 ol_flags = m->ol_flags;
3467 if (ol_flags & RTE_MBUF_F_TX_TCP_SEG &&
3468 (m->tso_segsz < ICE_MIN_TSO_MSS ||
3469 m->tso_segsz > ICE_MAX_TSO_MSS ||
3470 m->pkt_len > ICE_MAX_TSO_FRAME_SIZE)) {
3472 * MSS outside the range are considered malicious
3478 #ifdef RTE_ETHDEV_DEBUG_TX
3479 ret = rte_validate_tx_offload(m);
3485 ret = rte_net_intel_cksum_prepare(m);
3495 ice_set_tx_function(struct rte_eth_dev *dev)
3497 struct ice_adapter *ad =
3498 ICE_DEV_PRIVATE_TO_ADAPTER(dev->data->dev_private);
3500 struct ice_tx_queue *txq;
3502 int tx_check_ret = -1;
3504 if (rte_eal_process_type() == RTE_PROC_PRIMARY) {
3505 ad->tx_use_avx2 = false;
3506 ad->tx_use_avx512 = false;
3507 tx_check_ret = ice_tx_vec_dev_check(dev);
3508 if (tx_check_ret >= 0 &&
3509 rte_vect_get_max_simd_bitwidth() >= RTE_VECT_SIMD_128) {
3510 ad->tx_vec_allowed = true;
3512 if (rte_vect_get_max_simd_bitwidth() >= RTE_VECT_SIMD_512 &&
3513 rte_cpu_get_flag_enabled(RTE_CPUFLAG_AVX512F) == 1 &&
3514 rte_cpu_get_flag_enabled(RTE_CPUFLAG_AVX512BW) == 1)
3515 #ifdef CC_AVX512_SUPPORT
3516 ad->tx_use_avx512 = true;
3519 "AVX512 is not supported in build env");
3521 if (!ad->tx_use_avx512 &&
3522 (rte_cpu_get_flag_enabled(RTE_CPUFLAG_AVX2) == 1 ||
3523 rte_cpu_get_flag_enabled(RTE_CPUFLAG_AVX512F) == 1) &&
3524 rte_vect_get_max_simd_bitwidth() >= RTE_VECT_SIMD_256)
3525 ad->tx_use_avx2 = true;
3527 if (!ad->tx_use_avx2 && !ad->tx_use_avx512 &&
3528 tx_check_ret == ICE_VECTOR_OFFLOAD_PATH)
3529 ad->tx_vec_allowed = false;
3531 if (ad->tx_vec_allowed) {
3532 for (i = 0; i < dev->data->nb_tx_queues; i++) {
3533 txq = dev->data->tx_queues[i];
3534 if (txq && ice_txq_vec_setup(txq)) {
3535 ad->tx_vec_allowed = false;
3541 ad->tx_vec_allowed = false;
3545 if (ad->tx_vec_allowed) {
3546 dev->tx_pkt_prepare = NULL;
3547 if (ad->tx_use_avx512) {
3548 #ifdef CC_AVX512_SUPPORT
3549 if (tx_check_ret == ICE_VECTOR_OFFLOAD_PATH) {
3551 "Using AVX512 OFFLOAD Vector Tx (port %d).",
3552 dev->data->port_id);
3554 ice_xmit_pkts_vec_avx512_offload;
3555 dev->tx_pkt_prepare = ice_prep_pkts;
3558 "Using AVX512 Vector Tx (port %d).",
3559 dev->data->port_id);
3560 dev->tx_pkt_burst = ice_xmit_pkts_vec_avx512;
3564 if (tx_check_ret == ICE_VECTOR_OFFLOAD_PATH) {
3566 "Using AVX2 OFFLOAD Vector Tx (port %d).",
3567 dev->data->port_id);
3569 ice_xmit_pkts_vec_avx2_offload;
3570 dev->tx_pkt_prepare = ice_prep_pkts;
3572 PMD_DRV_LOG(DEBUG, "Using %sVector Tx (port %d).",
3573 ad->tx_use_avx2 ? "avx2 " : "",
3574 dev->data->port_id);
3575 dev->tx_pkt_burst = ad->tx_use_avx2 ?
3576 ice_xmit_pkts_vec_avx2 :
3585 if (ad->tx_simple_allowed) {
3586 PMD_INIT_LOG(DEBUG, "Simple tx finally be used.");
3587 dev->tx_pkt_burst = ice_xmit_pkts_simple;
3588 dev->tx_pkt_prepare = NULL;
3590 PMD_INIT_LOG(DEBUG, "Normal tx finally be used.");
3591 dev->tx_pkt_burst = ice_xmit_pkts;
3592 dev->tx_pkt_prepare = ice_prep_pkts;
3596 static const struct {
3597 eth_tx_burst_t pkt_burst;
3599 } ice_tx_burst_infos[] = {
3600 { ice_xmit_pkts_simple, "Scalar Simple" },
3601 { ice_xmit_pkts, "Scalar" },
3603 #ifdef CC_AVX512_SUPPORT
3604 { ice_xmit_pkts_vec_avx512, "Vector AVX512" },
3605 { ice_xmit_pkts_vec_avx512_offload, "Offload Vector AVX512" },
3607 { ice_xmit_pkts_vec_avx2, "Vector AVX2" },
3608 { ice_xmit_pkts_vec_avx2_offload, "Offload Vector AVX2" },
3609 { ice_xmit_pkts_vec, "Vector SSE" },
3614 ice_tx_burst_mode_get(struct rte_eth_dev *dev, __rte_unused uint16_t queue_id,
3615 struct rte_eth_burst_mode *mode)
3617 eth_tx_burst_t pkt_burst = dev->tx_pkt_burst;
3621 for (i = 0; i < RTE_DIM(ice_tx_burst_infos); ++i) {
3622 if (pkt_burst == ice_tx_burst_infos[i].pkt_burst) {
3623 snprintf(mode->info, sizeof(mode->info), "%s",
3624 ice_tx_burst_infos[i].info);
3633 /* For each value it means, datasheet of hardware can tell more details
3635 * @note: fix ice_dev_supported_ptypes_get() if any change here.
3637 static inline uint32_t
3638 ice_get_default_pkt_type(uint16_t ptype)
3640 static const uint32_t type_table[ICE_MAX_PKT_TYPE]
3641 __rte_cache_aligned = {
3644 [1] = RTE_PTYPE_L2_ETHER,
3645 [2] = RTE_PTYPE_L2_ETHER_TIMESYNC,
3646 /* [3] - [5] reserved */
3647 [6] = RTE_PTYPE_L2_ETHER_LLDP,
3648 /* [7] - [10] reserved */
3649 [11] = RTE_PTYPE_L2_ETHER_ARP,
3650 /* [12] - [21] reserved */
3652 /* Non tunneled IPv4 */
3653 [22] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3655 [23] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3656 RTE_PTYPE_L4_NONFRAG,
3657 [24] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3660 [26] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3662 [27] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3664 [28] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3668 [29] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3669 RTE_PTYPE_TUNNEL_IP |
3670 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
3671 RTE_PTYPE_INNER_L4_FRAG,
3672 [30] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3673 RTE_PTYPE_TUNNEL_IP |
3674 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
3675 RTE_PTYPE_INNER_L4_NONFRAG,
3676 [31] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3677 RTE_PTYPE_TUNNEL_IP |
3678 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
3679 RTE_PTYPE_INNER_L4_UDP,
3681 [33] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3682 RTE_PTYPE_TUNNEL_IP |
3683 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
3684 RTE_PTYPE_INNER_L4_TCP,
3685 [34] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3686 RTE_PTYPE_TUNNEL_IP |
3687 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
3688 RTE_PTYPE_INNER_L4_SCTP,
3689 [35] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3690 RTE_PTYPE_TUNNEL_IP |
3691 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
3692 RTE_PTYPE_INNER_L4_ICMP,
3695 [36] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3696 RTE_PTYPE_TUNNEL_IP |
3697 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
3698 RTE_PTYPE_INNER_L4_FRAG,
3699 [37] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3700 RTE_PTYPE_TUNNEL_IP |
3701 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
3702 RTE_PTYPE_INNER_L4_NONFRAG,
3703 [38] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3704 RTE_PTYPE_TUNNEL_IP |
3705 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
3706 RTE_PTYPE_INNER_L4_UDP,
3708 [40] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3709 RTE_PTYPE_TUNNEL_IP |
3710 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
3711 RTE_PTYPE_INNER_L4_TCP,
3712 [41] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3713 RTE_PTYPE_TUNNEL_IP |
3714 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
3715 RTE_PTYPE_INNER_L4_SCTP,
3716 [42] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3717 RTE_PTYPE_TUNNEL_IP |
3718 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
3719 RTE_PTYPE_INNER_L4_ICMP,
3721 /* IPv4 --> GRE/Teredo/VXLAN */
3722 [43] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3723 RTE_PTYPE_TUNNEL_GRENAT,
3725 /* IPv4 --> GRE/Teredo/VXLAN --> IPv4 */
3726 [44] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3727 RTE_PTYPE_TUNNEL_GRENAT |
3728 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
3729 RTE_PTYPE_INNER_L4_FRAG,
3730 [45] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3731 RTE_PTYPE_TUNNEL_GRENAT |
3732 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
3733 RTE_PTYPE_INNER_L4_NONFRAG,
3734 [46] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3735 RTE_PTYPE_TUNNEL_GRENAT |
3736 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
3737 RTE_PTYPE_INNER_L4_UDP,
3739 [48] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3740 RTE_PTYPE_TUNNEL_GRENAT |
3741 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
3742 RTE_PTYPE_INNER_L4_TCP,
3743 [49] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3744 RTE_PTYPE_TUNNEL_GRENAT |
3745 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
3746 RTE_PTYPE_INNER_L4_SCTP,
3747 [50] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3748 RTE_PTYPE_TUNNEL_GRENAT |
3749 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
3750 RTE_PTYPE_INNER_L4_ICMP,
3752 /* IPv4 --> GRE/Teredo/VXLAN --> IPv6 */
3753 [51] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3754 RTE_PTYPE_TUNNEL_GRENAT |
3755 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
3756 RTE_PTYPE_INNER_L4_FRAG,
3757 [52] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3758 RTE_PTYPE_TUNNEL_GRENAT |
3759 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
3760 RTE_PTYPE_INNER_L4_NONFRAG,
3761 [53] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3762 RTE_PTYPE_TUNNEL_GRENAT |
3763 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
3764 RTE_PTYPE_INNER_L4_UDP,
3766 [55] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3767 RTE_PTYPE_TUNNEL_GRENAT |
3768 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
3769 RTE_PTYPE_INNER_L4_TCP,
3770 [56] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3771 RTE_PTYPE_TUNNEL_GRENAT |
3772 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
3773 RTE_PTYPE_INNER_L4_SCTP,
3774 [57] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3775 RTE_PTYPE_TUNNEL_GRENAT |
3776 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
3777 RTE_PTYPE_INNER_L4_ICMP,
3779 /* IPv4 --> GRE/Teredo/VXLAN --> MAC */
3780 [58] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3781 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER,
3783 /* IPv4 --> GRE/Teredo/VXLAN --> MAC --> IPv4 */
3784 [59] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3785 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
3786 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
3787 RTE_PTYPE_INNER_L4_FRAG,
3788 [60] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3789 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
3790 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
3791 RTE_PTYPE_INNER_L4_NONFRAG,
3792 [61] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3793 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
3794 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
3795 RTE_PTYPE_INNER_L4_UDP,
3797 [63] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3798 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
3799 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
3800 RTE_PTYPE_INNER_L4_TCP,
3801 [64] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3802 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
3803 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
3804 RTE_PTYPE_INNER_L4_SCTP,
3805 [65] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3806 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
3807 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
3808 RTE_PTYPE_INNER_L4_ICMP,
3810 /* IPv4 --> GRE/Teredo/VXLAN --> MAC --> IPv6 */
3811 [66] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3812 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
3813 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
3814 RTE_PTYPE_INNER_L4_FRAG,
3815 [67] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3816 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
3817 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
3818 RTE_PTYPE_INNER_L4_NONFRAG,
3819 [68] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3820 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
3821 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
3822 RTE_PTYPE_INNER_L4_UDP,
3824 [70] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3825 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
3826 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
3827 RTE_PTYPE_INNER_L4_TCP,
3828 [71] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3829 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
3830 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
3831 RTE_PTYPE_INNER_L4_SCTP,
3832 [72] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
3833 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
3834 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
3835 RTE_PTYPE_INNER_L4_ICMP,
3836 /* [73] - [87] reserved */
3838 /* Non tunneled IPv6 */
3839 [88] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
3841 [89] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
3842 RTE_PTYPE_L4_NONFRAG,
3843 [90] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
3846 [92] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
3848 [93] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
3850 [94] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
3854 [95] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
3855 RTE_PTYPE_TUNNEL_IP |
3856 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
3857 RTE_PTYPE_INNER_L4_FRAG,
3858 [96] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
3859 RTE_PTYPE_TUNNEL_IP |
3860 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
3861 RTE_PTYPE_INNER_L4_NONFRAG,
3862 [97] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
3863 RTE_PTYPE_TUNNEL_IP |
3864 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
3865 RTE_PTYPE_INNER_L4_UDP,
3867 [99] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
3868 RTE_PTYPE_TUNNEL_IP |
3869 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
3870 RTE_PTYPE_INNER_L4_TCP,
3871 [100] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
3872 RTE_PTYPE_TUNNEL_IP |
3873 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
3874 RTE_PTYPE_INNER_L4_SCTP,
3875 [101] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
3876 RTE_PTYPE_TUNNEL_IP |
3877 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
3878 RTE_PTYPE_INNER_L4_ICMP,
3881 [102] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
3882 RTE_PTYPE_TUNNEL_IP |
3883 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
3884 RTE_PTYPE_INNER_L4_FRAG,
3885 [103] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
3886 RTE_PTYPE_TUNNEL_IP |
3887 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
3888 RTE_PTYPE_INNER_L4_NONFRAG,
3889 [104] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
3890 RTE_PTYPE_TUNNEL_IP |
3891 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
3892 RTE_PTYPE_INNER_L4_UDP,
3893 /* [105] reserved */
3894 [106] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
3895 RTE_PTYPE_TUNNEL_IP |
3896 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
3897 RTE_PTYPE_INNER_L4_TCP,
3898 [107] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
3899 RTE_PTYPE_TUNNEL_IP |
3900 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
3901 RTE_PTYPE_INNER_L4_SCTP,
3902 [108] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
3903 RTE_PTYPE_TUNNEL_IP |
3904 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
3905 RTE_PTYPE_INNER_L4_ICMP,
3907 /* IPv6 --> GRE/Teredo/VXLAN */
3908 [109] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
3909 RTE_PTYPE_TUNNEL_GRENAT,
3911 /* IPv6 --> GRE/Teredo/VXLAN --> IPv4 */
3912 [110] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
3913 RTE_PTYPE_TUNNEL_GRENAT |
3914 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
3915 RTE_PTYPE_INNER_L4_FRAG,
3916 [111] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
3917 RTE_PTYPE_TUNNEL_GRENAT |
3918 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
3919 RTE_PTYPE_INNER_L4_NONFRAG,
3920 [112] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
3921 RTE_PTYPE_TUNNEL_GRENAT |
3922 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
3923 RTE_PTYPE_INNER_L4_UDP,
3924 /* [113] reserved */
3925 [114] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
3926 RTE_PTYPE_TUNNEL_GRENAT |
3927 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
3928 RTE_PTYPE_INNER_L4_TCP,
3929 [115] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
3930 RTE_PTYPE_TUNNEL_GRENAT |
3931 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
3932 RTE_PTYPE_INNER_L4_SCTP,
3933 [116] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
3934 RTE_PTYPE_TUNNEL_GRENAT |
3935 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
3936 RTE_PTYPE_INNER_L4_ICMP,
3938 /* IPv6 --> GRE/Teredo/VXLAN --> IPv6 */
3939 [117] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
3940 RTE_PTYPE_TUNNEL_GRENAT |
3941 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
3942 RTE_PTYPE_INNER_L4_FRAG,
3943 [118] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
3944 RTE_PTYPE_TUNNEL_GRENAT |
3945 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
3946 RTE_PTYPE_INNER_L4_NONFRAG,
3947 [119] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
3948 RTE_PTYPE_TUNNEL_GRENAT |
3949 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
3950 RTE_PTYPE_INNER_L4_UDP,
3951 /* [120] reserved */
3952 [121] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
3953 RTE_PTYPE_TUNNEL_GRENAT |
3954 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
3955 RTE_PTYPE_INNER_L4_TCP,
3956 [122] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
3957 RTE_PTYPE_TUNNEL_GRENAT |
3958 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
3959 RTE_PTYPE_INNER_L4_SCTP,
3960 [123] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
3961 RTE_PTYPE_TUNNEL_GRENAT |
3962 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
3963 RTE_PTYPE_INNER_L4_ICMP,
3965 /* IPv6 --> GRE/Teredo/VXLAN --> MAC */
3966 [124] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
3967 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER,
3969 /* IPv6 --> GRE/Teredo/VXLAN --> MAC --> IPv4 */
3970 [125] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
3971 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
3972 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
3973 RTE_PTYPE_INNER_L4_FRAG,
3974 [126] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
3975 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
3976 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
3977 RTE_PTYPE_INNER_L4_NONFRAG,
3978 [127] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
3979 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
3980 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
3981 RTE_PTYPE_INNER_L4_UDP,
3982 /* [128] reserved */
3983 [129] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
3984 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
3985 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
3986 RTE_PTYPE_INNER_L4_TCP,
3987 [130] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
3988 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
3989 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
3990 RTE_PTYPE_INNER_L4_SCTP,
3991 [131] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
3992 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
3993 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
3994 RTE_PTYPE_INNER_L4_ICMP,
3996 /* IPv6 --> GRE/Teredo/VXLAN --> MAC --> IPv6 */
3997 [132] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
3998 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
3999 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
4000 RTE_PTYPE_INNER_L4_FRAG,
4001 [133] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
4002 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
4003 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
4004 RTE_PTYPE_INNER_L4_NONFRAG,
4005 [134] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
4006 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
4007 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
4008 RTE_PTYPE_INNER_L4_UDP,
4009 /* [135] reserved */
4010 [136] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
4011 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
4012 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
4013 RTE_PTYPE_INNER_L4_TCP,
4014 [137] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
4015 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
4016 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
4017 RTE_PTYPE_INNER_L4_SCTP,
4018 [138] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
4019 RTE_PTYPE_TUNNEL_GRENAT | RTE_PTYPE_INNER_L2_ETHER |
4020 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
4021 RTE_PTYPE_INNER_L4_ICMP,
4022 /* [139] - [299] reserved */
4025 [300] = RTE_PTYPE_L2_ETHER_PPPOE,
4026 [301] = RTE_PTYPE_L2_ETHER_PPPOE,
4028 /* PPPoE --> IPv4 */
4029 [302] = RTE_PTYPE_L2_ETHER_PPPOE |
4030 RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
4032 [303] = RTE_PTYPE_L2_ETHER_PPPOE |
4033 RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
4034 RTE_PTYPE_L4_NONFRAG,
4035 [304] = RTE_PTYPE_L2_ETHER_PPPOE |
4036 RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
4038 [305] = RTE_PTYPE_L2_ETHER_PPPOE |
4039 RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
4041 [306] = RTE_PTYPE_L2_ETHER_PPPOE |
4042 RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
4044 [307] = RTE_PTYPE_L2_ETHER_PPPOE |
4045 RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
4048 /* PPPoE --> IPv6 */
4049 [308] = RTE_PTYPE_L2_ETHER_PPPOE |
4050 RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
4052 [309] = RTE_PTYPE_L2_ETHER_PPPOE |
4053 RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
4054 RTE_PTYPE_L4_NONFRAG,
4055 [310] = RTE_PTYPE_L2_ETHER_PPPOE |
4056 RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
4058 [311] = RTE_PTYPE_L2_ETHER_PPPOE |
4059 RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
4061 [312] = RTE_PTYPE_L2_ETHER_PPPOE |
4062 RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
4064 [313] = RTE_PTYPE_L2_ETHER_PPPOE |
4065 RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
4067 /* [314] - [324] reserved */
4069 /* IPv4/IPv6 --> GTPC/GTPU */
4070 [325] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
4071 RTE_PTYPE_TUNNEL_GTPC,
4072 [326] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
4073 RTE_PTYPE_TUNNEL_GTPC,
4074 [327] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
4075 RTE_PTYPE_TUNNEL_GTPC,
4076 [328] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
4077 RTE_PTYPE_TUNNEL_GTPC,
4078 [329] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
4079 RTE_PTYPE_TUNNEL_GTPU,
4080 [330] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
4081 RTE_PTYPE_TUNNEL_GTPU,
4083 /* IPv4 --> GTPU --> IPv4 */
4084 [331] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
4085 RTE_PTYPE_TUNNEL_GTPU |
4086 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
4087 RTE_PTYPE_INNER_L4_FRAG,
4088 [332] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
4089 RTE_PTYPE_TUNNEL_GTPU |
4090 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
4091 RTE_PTYPE_INNER_L4_NONFRAG,
4092 [333] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
4093 RTE_PTYPE_TUNNEL_GTPU |
4094 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
4095 RTE_PTYPE_INNER_L4_UDP,
4096 [334] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
4097 RTE_PTYPE_TUNNEL_GTPU |
4098 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
4099 RTE_PTYPE_INNER_L4_TCP,
4100 [335] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
4101 RTE_PTYPE_TUNNEL_GTPU |
4102 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
4103 RTE_PTYPE_INNER_L4_ICMP,
4105 /* IPv6 --> GTPU --> IPv4 */
4106 [336] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
4107 RTE_PTYPE_TUNNEL_GTPU |
4108 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
4109 RTE_PTYPE_INNER_L4_FRAG,
4110 [337] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
4111 RTE_PTYPE_TUNNEL_GTPU |
4112 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
4113 RTE_PTYPE_INNER_L4_NONFRAG,
4114 [338] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
4115 RTE_PTYPE_TUNNEL_GTPU |
4116 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
4117 RTE_PTYPE_INNER_L4_UDP,
4118 [339] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
4119 RTE_PTYPE_TUNNEL_GTPU |
4120 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
4121 RTE_PTYPE_INNER_L4_TCP,
4122 [340] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
4123 RTE_PTYPE_TUNNEL_GTPU |
4124 RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN |
4125 RTE_PTYPE_INNER_L4_ICMP,
4127 /* IPv4 --> GTPU --> IPv6 */
4128 [341] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
4129 RTE_PTYPE_TUNNEL_GTPU |
4130 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
4131 RTE_PTYPE_INNER_L4_FRAG,
4132 [342] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
4133 RTE_PTYPE_TUNNEL_GTPU |
4134 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
4135 RTE_PTYPE_INNER_L4_NONFRAG,
4136 [343] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
4137 RTE_PTYPE_TUNNEL_GTPU |
4138 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
4139 RTE_PTYPE_INNER_L4_UDP,
4140 [344] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
4141 RTE_PTYPE_TUNNEL_GTPU |
4142 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
4143 RTE_PTYPE_INNER_L4_TCP,
4144 [345] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
4145 RTE_PTYPE_TUNNEL_GTPU |
4146 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
4147 RTE_PTYPE_INNER_L4_ICMP,
4149 /* IPv6 --> GTPU --> IPv6 */
4150 [346] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
4151 RTE_PTYPE_TUNNEL_GTPU |
4152 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
4153 RTE_PTYPE_INNER_L4_FRAG,
4154 [347] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
4155 RTE_PTYPE_TUNNEL_GTPU |
4156 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
4157 RTE_PTYPE_INNER_L4_NONFRAG,
4158 [348] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
4159 RTE_PTYPE_TUNNEL_GTPU |
4160 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
4161 RTE_PTYPE_INNER_L4_UDP,
4162 [349] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
4163 RTE_PTYPE_TUNNEL_GTPU |
4164 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
4165 RTE_PTYPE_INNER_L4_TCP,
4166 [350] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
4167 RTE_PTYPE_TUNNEL_GTPU |
4168 RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN |
4169 RTE_PTYPE_INNER_L4_ICMP,
4171 /* IPv4 --> UDP ECPRI */
4172 [372] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
4174 [373] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
4176 [374] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
4178 [375] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
4180 [376] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
4182 [377] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
4184 [378] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
4186 [379] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
4188 [380] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
4190 [381] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4_EXT_UNKNOWN |
4193 /* IPV6 --> UDP ECPRI */
4194 [382] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
4196 [383] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
4198 [384] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
4200 [385] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
4202 [386] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
4204 [387] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
4206 [388] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
4208 [389] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
4210 [390] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
4212 [391] = RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6_EXT_UNKNOWN |
4214 /* All others reserved */
4217 return type_table[ptype];
4221 ice_set_default_ptype_table(struct rte_eth_dev *dev)
4223 struct ice_adapter *ad =
4224 ICE_DEV_PRIVATE_TO_ADAPTER(dev->data->dev_private);
4227 for (i = 0; i < ICE_MAX_PKT_TYPE; i++)
4228 ad->ptype_tbl[i] = ice_get_default_pkt_type(i);
4231 #define ICE_RX_PROG_STATUS_DESC_WB_QW1_PROGID_S 1
4232 #define ICE_RX_PROG_STATUS_DESC_WB_QW1_PROGID_M \
4233 (0x3UL << ICE_RX_PROG_STATUS_DESC_WB_QW1_PROGID_S)
4234 #define ICE_RX_PROG_STATUS_DESC_WB_QW1_PROG_ADD 0
4235 #define ICE_RX_PROG_STATUS_DESC_WB_QW1_PROG_DEL 0x1
4237 #define ICE_RX_PROG_STATUS_DESC_WB_QW1_FAIL_S 4
4238 #define ICE_RX_PROG_STATUS_DESC_WB_QW1_FAIL_M \
4239 (1 << ICE_RX_PROG_STATUS_DESC_WB_QW1_FAIL_S)
4240 #define ICE_RX_PROG_STATUS_DESC_WB_QW1_FAIL_PROF_S 5
4241 #define ICE_RX_PROG_STATUS_DESC_WB_QW1_FAIL_PROF_M \
4242 (1 << ICE_RX_PROG_STATUS_DESC_WB_QW1_FAIL_PROF_S)
4245 * check the programming status descriptor in rx queue.
4246 * done after Programming Flow Director is programmed on
4250 ice_check_fdir_programming_status(struct ice_rx_queue *rxq)
4252 volatile union ice_32byte_rx_desc *rxdp;
4259 rxdp = (volatile union ice_32byte_rx_desc *)
4260 (&rxq->rx_ring[rxq->rx_tail]);
4261 qword1 = rte_le_to_cpu_64(rxdp->wb.qword1.status_error_len);
4262 rx_status = (qword1 & ICE_RXD_QW1_STATUS_M)
4263 >> ICE_RXD_QW1_STATUS_S;
4265 if (rx_status & (1 << ICE_RX_DESC_STATUS_DD_S)) {
4267 error = (qword1 & ICE_RX_PROG_STATUS_DESC_WB_QW1_FAIL_M) >>
4268 ICE_RX_PROG_STATUS_DESC_WB_QW1_FAIL_S;
4269 id = (qword1 & ICE_RX_PROG_STATUS_DESC_WB_QW1_PROGID_M) >>
4270 ICE_RX_PROG_STATUS_DESC_WB_QW1_PROGID_S;
4272 if (id == ICE_RX_PROG_STATUS_DESC_WB_QW1_PROG_ADD)
4273 PMD_DRV_LOG(ERR, "Failed to add FDIR rule.");
4274 else if (id == ICE_RX_PROG_STATUS_DESC_WB_QW1_PROG_DEL)
4275 PMD_DRV_LOG(ERR, "Failed to remove FDIR rule.");
4279 error = (qword1 & ICE_RX_PROG_STATUS_DESC_WB_QW1_FAIL_PROF_M) >>
4280 ICE_RX_PROG_STATUS_DESC_WB_QW1_FAIL_PROF_S;
4282 PMD_DRV_LOG(ERR, "Failed to create FDIR profile.");
4286 rxdp->wb.qword1.status_error_len = 0;
4288 if (unlikely(rxq->rx_tail == rxq->nb_rx_desc))
4290 if (rxq->rx_tail == 0)
4291 ICE_PCI_REG_WRITE(rxq->qrx_tail, rxq->nb_rx_desc - 1);
4293 ICE_PCI_REG_WRITE(rxq->qrx_tail, rxq->rx_tail - 1);
4299 #define ICE_FDIR_MAX_WAIT_US 10000
4302 ice_fdir_programming(struct ice_pf *pf, struct ice_fltr_desc *fdir_desc)
4304 struct ice_tx_queue *txq = pf->fdir.txq;
4305 struct ice_rx_queue *rxq = pf->fdir.rxq;
4306 volatile struct ice_fltr_desc *fdirdp;
4307 volatile struct ice_tx_desc *txdp;
4311 fdirdp = (volatile struct ice_fltr_desc *)
4312 (&txq->tx_ring[txq->tx_tail]);
4313 fdirdp->qidx_compq_space_stat = fdir_desc->qidx_compq_space_stat;
4314 fdirdp->dtype_cmd_vsi_fdid = fdir_desc->dtype_cmd_vsi_fdid;
4316 txdp = &txq->tx_ring[txq->tx_tail + 1];
4317 txdp->buf_addr = rte_cpu_to_le_64(pf->fdir.dma_addr);
4318 td_cmd = ICE_TX_DESC_CMD_EOP |
4319 ICE_TX_DESC_CMD_RS |
4320 ICE_TX_DESC_CMD_DUMMY;
4322 txdp->cmd_type_offset_bsz =
4323 ice_build_ctob(td_cmd, 0, ICE_FDIR_PKT_LEN, 0);
4326 if (txq->tx_tail >= txq->nb_tx_desc)
4328 /* Update the tx tail register */
4329 ICE_PCI_REG_WRITE(txq->qtx_tail, txq->tx_tail);
4330 for (i = 0; i < ICE_FDIR_MAX_WAIT_US; i++) {
4331 if ((txdp->cmd_type_offset_bsz &
4332 rte_cpu_to_le_64(ICE_TXD_QW1_DTYPE_M)) ==
4333 rte_cpu_to_le_64(ICE_TX_DESC_DTYPE_DESC_DONE))
4337 if (i >= ICE_FDIR_MAX_WAIT_US) {
4339 "Failed to program FDIR filter: time out to get DD on tx queue.");
4343 for (; i < ICE_FDIR_MAX_WAIT_US; i++) {
4346 ret = ice_check_fdir_programming_status(rxq);
4354 "Failed to program FDIR filter: programming status reported.");