net/ixgbe/base: remove X550em SFP iXFI setup
[dpdk.git] / drivers / net / ixgbe / base / ixgbe_x550.c
1 /*******************************************************************************
2
3 Copyright (c) 2001-2015, Intel Corporation
4 All rights reserved.
5
6 Redistribution and use in source and binary forms, with or without
7 modification, are permitted provided that the following conditions are met:
8
9  1. Redistributions of source code must retain the above copyright notice,
10     this list of conditions and the following disclaimer.
11
12  2. Redistributions in binary form must reproduce the above copyright
13     notice, this list of conditions and the following disclaimer in the
14     documentation and/or other materials provided with the distribution.
15
16  3. Neither the name of the Intel Corporation nor the names of its
17     contributors may be used to endorse or promote products derived from
18     this software without specific prior written permission.
19
20 THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
21 AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22 IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23 ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
24 LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 POSSIBILITY OF SUCH DAMAGE.
31
32 ***************************************************************************/
33
34 #include "ixgbe_x550.h"
35 #include "ixgbe_x540.h"
36 #include "ixgbe_type.h"
37 #include "ixgbe_api.h"
38 #include "ixgbe_common.h"
39 #include "ixgbe_phy.h"
40
41 STATIC s32 ixgbe_setup_ixfi_x550em(struct ixgbe_hw *hw, ixgbe_link_speed *speed);
42 STATIC s32 ixgbe_acquire_swfw_sync_X550a(struct ixgbe_hw *, u32 mask);
43 STATIC void ixgbe_release_swfw_sync_X550a(struct ixgbe_hw *, u32 mask);
44 STATIC s32 ixgbe_read_mng_if_sel_x550em(struct ixgbe_hw *hw);
45
46 /**
47  *  ixgbe_init_ops_X550 - Inits func ptrs and MAC type
48  *  @hw: pointer to hardware structure
49  *
50  *  Initialize the function pointers and assign the MAC type for X550.
51  *  Does not touch the hardware.
52  **/
53 s32 ixgbe_init_ops_X550(struct ixgbe_hw *hw)
54 {
55         struct ixgbe_mac_info *mac = &hw->mac;
56         struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
57         s32 ret_val;
58
59         DEBUGFUNC("ixgbe_init_ops_X550");
60
61         ret_val = ixgbe_init_ops_X540(hw);
62         mac->ops.dmac_config = ixgbe_dmac_config_X550;
63         mac->ops.dmac_config_tcs = ixgbe_dmac_config_tcs_X550;
64         mac->ops.dmac_update_tcs = ixgbe_dmac_update_tcs_X550;
65         mac->ops.setup_eee = NULL;
66         mac->ops.set_source_address_pruning =
67                         ixgbe_set_source_address_pruning_X550;
68         mac->ops.set_ethertype_anti_spoofing =
69                         ixgbe_set_ethertype_anti_spoofing_X550;
70
71         mac->ops.get_rtrup2tc = ixgbe_dcb_get_rtrup2tc_generic;
72         eeprom->ops.init_params = ixgbe_init_eeprom_params_X550;
73         eeprom->ops.calc_checksum = ixgbe_calc_eeprom_checksum_X550;
74         eeprom->ops.read = ixgbe_read_ee_hostif_X550;
75         eeprom->ops.read_buffer = ixgbe_read_ee_hostif_buffer_X550;
76         eeprom->ops.write = ixgbe_write_ee_hostif_X550;
77         eeprom->ops.write_buffer = ixgbe_write_ee_hostif_buffer_X550;
78         eeprom->ops.update_checksum = ixgbe_update_eeprom_checksum_X550;
79         eeprom->ops.validate_checksum = ixgbe_validate_eeprom_checksum_X550;
80
81         mac->ops.disable_mdd = ixgbe_disable_mdd_X550;
82         mac->ops.enable_mdd = ixgbe_enable_mdd_X550;
83         mac->ops.mdd_event = ixgbe_mdd_event_X550;
84         mac->ops.restore_mdd_vf = ixgbe_restore_mdd_vf_X550;
85         mac->ops.disable_rx = ixgbe_disable_rx_x550;
86         /* Manageability interface */
87         mac->ops.set_fw_drv_ver = ixgbe_set_fw_drv_ver_x550;
88         switch (hw->device_id) {
89         case IXGBE_DEV_ID_X550EM_X_10G_T:
90         case IXGBE_DEV_ID_X550EM_A_10G_T:
91                 hw->mac.ops.led_on = ixgbe_led_on_t_X550em;
92                 hw->mac.ops.led_off = ixgbe_led_off_t_X550em;
93                 break;
94         default:
95                 break;
96         }
97         return ret_val;
98 }
99
100 /**
101  * ixgbe_read_cs4227 - Read CS4227 register
102  * @hw: pointer to hardware structure
103  * @reg: register number to write
104  * @value: pointer to receive value read
105  *
106  * Returns status code
107  **/
108 STATIC s32 ixgbe_read_cs4227(struct ixgbe_hw *hw, u16 reg, u16 *value)
109 {
110         return hw->link.ops.read_link_unlocked(hw, hw->link.addr, reg, value);
111 }
112
113 /**
114  * ixgbe_write_cs4227 - Write CS4227 register
115  * @hw: pointer to hardware structure
116  * @reg: register number to write
117  * @value: value to write to register
118  *
119  * Returns status code
120  **/
121 STATIC s32 ixgbe_write_cs4227(struct ixgbe_hw *hw, u16 reg, u16 value)
122 {
123         return hw->link.ops.write_link_unlocked(hw, hw->link.addr, reg, value);
124 }
125
126 /**
127  * ixgbe_read_pe - Read register from port expander
128  * @hw: pointer to hardware structure
129  * @reg: register number to read
130  * @value: pointer to receive read value
131  *
132  * Returns status code
133  **/
134 STATIC s32 ixgbe_read_pe(struct ixgbe_hw *hw, u8 reg, u8 *value)
135 {
136         s32 status;
137
138         status = ixgbe_read_i2c_byte_unlocked(hw, reg, IXGBE_PE, value);
139         if (status != IXGBE_SUCCESS)
140                 ERROR_REPORT2(IXGBE_ERROR_CAUTION,
141                               "port expander access failed with %d\n", status);
142         return status;
143 }
144
145 /**
146  * ixgbe_write_pe - Write register to port expander
147  * @hw: pointer to hardware structure
148  * @reg: register number to write
149  * @value: value to write
150  *
151  * Returns status code
152  **/
153 STATIC s32 ixgbe_write_pe(struct ixgbe_hw *hw, u8 reg, u8 value)
154 {
155         s32 status;
156
157         status = ixgbe_write_i2c_byte_unlocked(hw, reg, IXGBE_PE, value);
158         if (status != IXGBE_SUCCESS)
159                 ERROR_REPORT2(IXGBE_ERROR_CAUTION,
160                               "port expander access failed with %d\n", status);
161         return status;
162 }
163
164 /**
165  * ixgbe_reset_cs4227 - Reset CS4227 using port expander
166  * @hw: pointer to hardware structure
167  *
168  * This function assumes that the caller has acquired the proper semaphore.
169  * Returns error code
170  **/
171 STATIC s32 ixgbe_reset_cs4227(struct ixgbe_hw *hw)
172 {
173         s32 status;
174         u32 retry;
175         u16 value;
176         u8 reg;
177
178         /* Trigger hard reset. */
179         status = ixgbe_read_pe(hw, IXGBE_PE_OUTPUT, &reg);
180         if (status != IXGBE_SUCCESS)
181                 return status;
182         reg |= IXGBE_PE_BIT1;
183         status = ixgbe_write_pe(hw, IXGBE_PE_OUTPUT, reg);
184         if (status != IXGBE_SUCCESS)
185                 return status;
186
187         status = ixgbe_read_pe(hw, IXGBE_PE_CONFIG, &reg);
188         if (status != IXGBE_SUCCESS)
189                 return status;
190         reg &= ~IXGBE_PE_BIT1;
191         status = ixgbe_write_pe(hw, IXGBE_PE_CONFIG, reg);
192         if (status != IXGBE_SUCCESS)
193                 return status;
194
195         status = ixgbe_read_pe(hw, IXGBE_PE_OUTPUT, &reg);
196         if (status != IXGBE_SUCCESS)
197                 return status;
198         reg &= ~IXGBE_PE_BIT1;
199         status = ixgbe_write_pe(hw, IXGBE_PE_OUTPUT, reg);
200         if (status != IXGBE_SUCCESS)
201                 return status;
202
203         usec_delay(IXGBE_CS4227_RESET_HOLD);
204
205         status = ixgbe_read_pe(hw, IXGBE_PE_OUTPUT, &reg);
206         if (status != IXGBE_SUCCESS)
207                 return status;
208         reg |= IXGBE_PE_BIT1;
209         status = ixgbe_write_pe(hw, IXGBE_PE_OUTPUT, reg);
210         if (status != IXGBE_SUCCESS)
211                 return status;
212
213         /* Wait for the reset to complete. */
214         msec_delay(IXGBE_CS4227_RESET_DELAY);
215         for (retry = 0; retry < IXGBE_CS4227_RETRIES; retry++) {
216                 status = ixgbe_read_cs4227(hw, IXGBE_CS4227_EFUSE_STATUS,
217                                            &value);
218                 if (status == IXGBE_SUCCESS &&
219                     value == IXGBE_CS4227_EEPROM_LOAD_OK)
220                         break;
221                 msec_delay(IXGBE_CS4227_CHECK_DELAY);
222         }
223         if (retry == IXGBE_CS4227_RETRIES) {
224                 ERROR_REPORT1(IXGBE_ERROR_INVALID_STATE,
225                         "CS4227 reset did not complete.");
226                 return IXGBE_ERR_PHY;
227         }
228
229         status = ixgbe_read_cs4227(hw, IXGBE_CS4227_EEPROM_STATUS, &value);
230         if (status != IXGBE_SUCCESS ||
231             !(value & IXGBE_CS4227_EEPROM_LOAD_OK)) {
232                 ERROR_REPORT1(IXGBE_ERROR_INVALID_STATE,
233                         "CS4227 EEPROM did not load successfully.");
234                 return IXGBE_ERR_PHY;
235         }
236
237         return IXGBE_SUCCESS;
238 }
239
240 /**
241  * ixgbe_check_cs4227 - Check CS4227 and reset as needed
242  * @hw: pointer to hardware structure
243  **/
244 STATIC void ixgbe_check_cs4227(struct ixgbe_hw *hw)
245 {
246         s32 status = IXGBE_SUCCESS;
247         u32 swfw_mask = hw->phy.phy_semaphore_mask;
248         u16 value = 0;
249         u8 retry;
250
251         for (retry = 0; retry < IXGBE_CS4227_RETRIES; retry++) {
252                 status = hw->mac.ops.acquire_swfw_sync(hw, swfw_mask);
253                 if (status != IXGBE_SUCCESS) {
254                         ERROR_REPORT2(IXGBE_ERROR_CAUTION,
255                                 "semaphore failed with %d", status);
256                         msec_delay(IXGBE_CS4227_CHECK_DELAY);
257                         continue;
258                 }
259
260                 /* Get status of reset flow. */
261                 status = ixgbe_read_cs4227(hw, IXGBE_CS4227_SCRATCH, &value);
262
263                 if (status == IXGBE_SUCCESS &&
264                     value == IXGBE_CS4227_RESET_COMPLETE)
265                         goto out;
266
267                 if (status != IXGBE_SUCCESS ||
268                     value != IXGBE_CS4227_RESET_PENDING)
269                         break;
270
271                 /* Reset is pending. Wait and check again. */
272                 hw->mac.ops.release_swfw_sync(hw, swfw_mask);
273                 msec_delay(IXGBE_CS4227_CHECK_DELAY);
274         }
275
276         /* If still pending, assume other instance failed. */
277         if (retry == IXGBE_CS4227_RETRIES) {
278                 status = hw->mac.ops.acquire_swfw_sync(hw, swfw_mask);
279                 if (status != IXGBE_SUCCESS) {
280                         ERROR_REPORT2(IXGBE_ERROR_CAUTION,
281                                       "semaphore failed with %d", status);
282                         return;
283                 }
284         }
285
286         /* Reset the CS4227. */
287         status = ixgbe_reset_cs4227(hw);
288         if (status != IXGBE_SUCCESS) {
289                 ERROR_REPORT2(IXGBE_ERROR_INVALID_STATE,
290                         "CS4227 reset failed: %d", status);
291                 goto out;
292         }
293
294         /* Reset takes so long, temporarily release semaphore in case the
295          * other driver instance is waiting for the reset indication.
296          */
297         ixgbe_write_cs4227(hw, IXGBE_CS4227_SCRATCH,
298                            IXGBE_CS4227_RESET_PENDING);
299         hw->mac.ops.release_swfw_sync(hw, swfw_mask);
300         msec_delay(10);
301         status = hw->mac.ops.acquire_swfw_sync(hw, swfw_mask);
302         if (status != IXGBE_SUCCESS) {
303                 ERROR_REPORT2(IXGBE_ERROR_CAUTION,
304                         "semaphore failed with %d", status);
305                 return;
306         }
307
308         /* Record completion for next time. */
309         status = ixgbe_write_cs4227(hw, IXGBE_CS4227_SCRATCH,
310                 IXGBE_CS4227_RESET_COMPLETE);
311
312 out:
313         hw->mac.ops.release_swfw_sync(hw, swfw_mask);
314         msec_delay(hw->eeprom.semaphore_delay);
315 }
316
317 /**
318  * ixgbe_setup_mux_ctl - Setup ESDP register for I2C mux control
319  * @hw: pointer to hardware structure
320  **/
321 STATIC void ixgbe_setup_mux_ctl(struct ixgbe_hw *hw)
322 {
323         u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
324
325         if (hw->bus.lan_id) {
326                 esdp &= ~(IXGBE_ESDP_SDP1_NATIVE | IXGBE_ESDP_SDP1);
327                 esdp |= IXGBE_ESDP_SDP1_DIR;
328         }
329         esdp &= ~(IXGBE_ESDP_SDP0_NATIVE | IXGBE_ESDP_SDP0_DIR);
330         IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
331         IXGBE_WRITE_FLUSH(hw);
332 }
333
334 /**
335  * ixgbe_read_phy_reg_mdi_22 - Read from a clause 22 PHY register without lock
336  * @hw: pointer to hardware structure
337  * @reg_addr: 32 bit address of PHY register to read
338  * @dev_type: always unused
339  * @phy_data: Pointer to read data from PHY register
340  */
341 STATIC s32 ixgbe_read_phy_reg_mdi_22(struct ixgbe_hw *hw, u32 reg_addr,
342                                      u32 dev_type, u16 *phy_data)
343 {
344         u32 i, data, command;
345         UNREFERENCED_1PARAMETER(dev_type);
346
347         /* Setup and write the read command */
348         command = (reg_addr << IXGBE_MSCA_DEV_TYPE_SHIFT) |
349                   (hw->phy.addr << IXGBE_MSCA_PHY_ADDR_SHIFT) |
350                   IXGBE_MSCA_OLD_PROTOCOL | IXGBE_MSCA_READ_AUTOINC |
351                   IXGBE_MSCA_MDI_COMMAND;
352
353         IXGBE_WRITE_REG(hw, IXGBE_MSCA, command);
354
355         /* Check every 10 usec to see if the access completed.
356          * The MDI Command bit will clear when the operation is
357          * complete
358          */
359         for (i = 0; i < IXGBE_MDIO_COMMAND_TIMEOUT; i++) {
360                 usec_delay(10);
361
362                 command = IXGBE_READ_REG(hw, IXGBE_MSCA);
363                 if (!(command & IXGBE_MSCA_MDI_COMMAND))
364                         break;
365         }
366
367         if (command & IXGBE_MSCA_MDI_COMMAND) {
368                 ERROR_REPORT1(IXGBE_ERROR_POLLING,
369                               "PHY read command did not complete.\n");
370                 return IXGBE_ERR_PHY;
371         }
372
373         /* Read operation is complete.  Get the data from MSRWD */
374         data = IXGBE_READ_REG(hw, IXGBE_MSRWD);
375         data >>= IXGBE_MSRWD_READ_DATA_SHIFT;
376         *phy_data = (u16)data;
377
378         return IXGBE_SUCCESS;
379 }
380
381 /**
382  * ixgbe_write_phy_reg_mdi_22 - Write to a clause 22 PHY register without lock
383  * @hw: pointer to hardware structure
384  * @reg_addr: 32 bit PHY register to write
385  * @dev_type: always unused
386  * @phy_data: Data to write to the PHY register
387  */
388 STATIC s32 ixgbe_write_phy_reg_mdi_22(struct ixgbe_hw *hw, u32 reg_addr,
389                                       u32 dev_type, u16 phy_data)
390 {
391         u32 i, command;
392         UNREFERENCED_1PARAMETER(dev_type);
393
394         /* Put the data in the MDI single read and write data register*/
395         IXGBE_WRITE_REG(hw, IXGBE_MSRWD, (u32)phy_data);
396
397         /* Setup and write the write command */
398         command = (reg_addr << IXGBE_MSCA_DEV_TYPE_SHIFT) |
399                   (hw->phy.addr << IXGBE_MSCA_PHY_ADDR_SHIFT) |
400                   IXGBE_MSCA_OLD_PROTOCOL | IXGBE_MSCA_WRITE |
401                   IXGBE_MSCA_MDI_COMMAND;
402
403         IXGBE_WRITE_REG(hw, IXGBE_MSCA, command);
404
405         /* Check every 10 usec to see if the access completed.
406          * The MDI Command bit will clear when the operation is
407          * complete
408          */
409         for (i = 0; i < IXGBE_MDIO_COMMAND_TIMEOUT; i++) {
410                 usec_delay(10);
411
412                 command = IXGBE_READ_REG(hw, IXGBE_MSCA);
413                 if (!(command & IXGBE_MSCA_MDI_COMMAND))
414                         break;
415         }
416
417         if (command & IXGBE_MSCA_MDI_COMMAND) {
418                 ERROR_REPORT1(IXGBE_ERROR_POLLING,
419                               "PHY write cmd didn't complete\n");
420                 return IXGBE_ERR_PHY;
421         }
422
423         return IXGBE_SUCCESS;
424 }
425
426 /**
427  * ixgbe_identify_phy_x550em - Get PHY type based on device id
428  * @hw: pointer to hardware structure
429  *
430  * Returns error code
431  */
432 STATIC s32 ixgbe_identify_phy_x550em(struct ixgbe_hw *hw)
433 {
434         hw->mac.ops.set_lan_id(hw);
435
436         ixgbe_read_mng_if_sel_x550em(hw);
437
438         switch (hw->device_id) {
439         case IXGBE_DEV_ID_X550EM_A_SFP:
440                 return ixgbe_identify_module_generic(hw);
441         case IXGBE_DEV_ID_X550EM_X_SFP:
442                 /* set up for CS4227 usage */
443                 ixgbe_setup_mux_ctl(hw);
444                 ixgbe_check_cs4227(hw);
445                 /* Fallthrough */
446
447         case IXGBE_DEV_ID_X550EM_A_SFP_N:
448                 return ixgbe_identify_module_generic(hw);
449                 break;
450         case IXGBE_DEV_ID_X550EM_X_KX4:
451                 hw->phy.type = ixgbe_phy_x550em_kx4;
452                 break;
453         case IXGBE_DEV_ID_X550EM_X_XFI:
454                 hw->phy.type = ixgbe_phy_x550em_xfi;
455                 break;
456         case IXGBE_DEV_ID_X550EM_X_KR:
457         case IXGBE_DEV_ID_X550EM_A_KR:
458         case IXGBE_DEV_ID_X550EM_A_KR_L:
459                 hw->phy.type = ixgbe_phy_x550em_kr;
460                 break;
461         case IXGBE_DEV_ID_X550EM_A_10G_T:
462         case IXGBE_DEV_ID_X550EM_X_1G_T:
463         case IXGBE_DEV_ID_X550EM_X_10G_T:
464                 return ixgbe_identify_phy_generic(hw);
465         case IXGBE_DEV_ID_X550EM_A_1G_T:
466         case IXGBE_DEV_ID_X550EM_A_1G_T_L:
467                 hw->phy.type = ixgbe_phy_fw;
468                 hw->phy.ops.read_reg = NULL;
469                 hw->phy.ops.write_reg = NULL;
470                 if (hw->bus.lan_id)
471                         hw->phy.phy_semaphore_mask |= IXGBE_GSSR_PHY1_SM;
472                 else
473                         hw->phy.phy_semaphore_mask |= IXGBE_GSSR_PHY0_SM;
474                 break;
475         default:
476                 break;
477         }
478         return IXGBE_SUCCESS;
479 }
480
481 /**
482  * ixgbe_fw_phy_activity - Perform an activity on a PHY
483  * @hw: pointer to hardware structure
484  * @activity: activity to perform
485  * @data: Pointer to 4 32-bit words of data
486  */
487 s32 ixgbe_fw_phy_activity(struct ixgbe_hw *hw, u16 activity,
488                           u32 (*data)[FW_PHY_ACT_DATA_COUNT])
489 {
490         union {
491                 struct ixgbe_hic_phy_activity_req cmd;
492                 struct ixgbe_hic_phy_activity_resp rsp;
493         } hic;
494         u16 retries = FW_PHY_ACT_RETRIES;
495         s32 rc;
496         u16 i;
497
498         do {
499                 memset(&hic, 0, sizeof(hic));
500                 hic.cmd.hdr.cmd = FW_PHY_ACT_REQ_CMD;
501                 hic.cmd.hdr.buf_len = FW_PHY_ACT_REQ_LEN;
502                 hic.cmd.hdr.checksum = FW_DEFAULT_CHECKSUM;
503                 hic.cmd.port_number = hw->bus.lan_id;
504                 hic.cmd.activity_id = IXGBE_CPU_TO_LE16(activity);
505                 for (i = 0; i < FW_PHY_ACT_DATA_COUNT; ++i)
506                         hic.cmd.data[i] = IXGBE_CPU_TO_BE32((*data)[i]);
507
508                 rc = ixgbe_host_interface_command(hw, (u32 *)&hic.cmd,
509                                                   sizeof(hic.cmd),
510                                                   IXGBE_HI_COMMAND_TIMEOUT,
511                                                   true);
512                 if (rc != IXGBE_SUCCESS)
513                         return rc;
514                 if (hic.rsp.hdr.cmd_or_resp.ret_status ==
515                     FW_CEM_RESP_STATUS_SUCCESS) {
516                         for (i = 0; i < FW_PHY_ACT_DATA_COUNT; ++i)
517                                 (*data)[i] = IXGBE_BE32_TO_CPU(hic.rsp.data[i]);
518                         return IXGBE_SUCCESS;
519                 }
520                 usec_delay(20);
521                 --retries;
522         } while (retries > 0);
523
524         return IXGBE_ERR_HOST_INTERFACE_COMMAND;
525 }
526
527 static const struct {
528         u16 fw_speed;
529         ixgbe_link_speed phy_speed;
530 } ixgbe_fw_map[] = {
531         { FW_PHY_ACT_LINK_SPEED_10, IXGBE_LINK_SPEED_10_FULL },
532         { FW_PHY_ACT_LINK_SPEED_100, IXGBE_LINK_SPEED_100_FULL },
533         { FW_PHY_ACT_LINK_SPEED_1G, IXGBE_LINK_SPEED_1GB_FULL },
534         { FW_PHY_ACT_LINK_SPEED_2_5G, IXGBE_LINK_SPEED_2_5GB_FULL },
535         { FW_PHY_ACT_LINK_SPEED_5G, IXGBE_LINK_SPEED_5GB_FULL },
536         { FW_PHY_ACT_LINK_SPEED_10G, IXGBE_LINK_SPEED_10GB_FULL },
537 };
538
539 /**
540  * ixgbe_get_phy_id_fw - Get the phy ID via firmware command
541  * @hw: pointer to hardware structure
542  *
543  * Returns error code
544  */
545 static s32 ixgbe_get_phy_id_fw(struct ixgbe_hw *hw)
546 {
547         u32 info[FW_PHY_ACT_DATA_COUNT] = { 0 };
548         u16 phy_speeds;
549         u16 phy_id_lo;
550         s32 rc;
551         u16 i;
552
553         rc = ixgbe_fw_phy_activity(hw, FW_PHY_ACT_GET_PHY_INFO, &info);
554         if (rc)
555                 return rc;
556
557         hw->phy.speeds_supported = 0;
558         phy_speeds = info[0] & FW_PHY_INFO_SPEED_MASK;
559         for (i = 0; i < sizeof(ixgbe_fw_map) / sizeof(ixgbe_fw_map[0]); ++i) {
560                 if (phy_speeds & ixgbe_fw_map[i].fw_speed)
561                         hw->phy.speeds_supported |= ixgbe_fw_map[i].phy_speed;
562         }
563         if (!hw->phy.autoneg_advertised)
564                 hw->phy.autoneg_advertised = hw->phy.speeds_supported;
565
566         hw->phy.id = info[0] & FW_PHY_INFO_ID_HI_MASK;
567         phy_id_lo = info[1] & FW_PHY_INFO_ID_LO_MASK;
568         hw->phy.id |= phy_id_lo & IXGBE_PHY_REVISION_MASK;
569         hw->phy.revision = phy_id_lo & ~IXGBE_PHY_REVISION_MASK;
570         if (!hw->phy.id || hw->phy.id == IXGBE_PHY_REVISION_MASK)
571                 return IXGBE_ERR_PHY_ADDR_INVALID;
572         return IXGBE_SUCCESS;
573 }
574
575 /**
576  * ixgbe_identify_phy_fw - Get PHY type based on firmware command
577  * @hw: pointer to hardware structure
578  *
579  * Returns error code
580  */
581 static s32 ixgbe_identify_phy_fw(struct ixgbe_hw *hw)
582 {
583         if (hw->bus.lan_id)
584                 hw->phy.phy_semaphore_mask = IXGBE_GSSR_PHY1_SM;
585         else
586                 hw->phy.phy_semaphore_mask = IXGBE_GSSR_PHY0_SM;
587
588         hw->phy.type = ixgbe_phy_fw;
589         hw->phy.ops.read_reg = NULL;
590         hw->phy.ops.write_reg = NULL;
591         return ixgbe_get_phy_id_fw(hw);
592 }
593
594 /**
595  * ixgbe_shutdown_fw_phy - Shutdown a firmware-controlled PHY
596  * @hw: pointer to hardware structure
597  *
598  * Returns error code
599  */
600 s32 ixgbe_shutdown_fw_phy(struct ixgbe_hw *hw)
601 {
602         u32 setup[FW_PHY_ACT_DATA_COUNT] = { 0 };
603
604         setup[0] = FW_PHY_ACT_FORCE_LINK_DOWN_OFF;
605         return ixgbe_fw_phy_activity(hw, FW_PHY_ACT_FORCE_LINK_DOWN, &setup);
606 }
607
608 STATIC s32 ixgbe_read_phy_reg_x550em(struct ixgbe_hw *hw, u32 reg_addr,
609                                      u32 device_type, u16 *phy_data)
610 {
611         UNREFERENCED_4PARAMETER(*hw, reg_addr, device_type, *phy_data);
612         return IXGBE_NOT_IMPLEMENTED;
613 }
614
615 STATIC s32 ixgbe_write_phy_reg_x550em(struct ixgbe_hw *hw, u32 reg_addr,
616                                       u32 device_type, u16 phy_data)
617 {
618         UNREFERENCED_4PARAMETER(*hw, reg_addr, device_type, phy_data);
619         return IXGBE_NOT_IMPLEMENTED;
620 }
621
622 /**
623  * ixgbe_read_i2c_combined_generic - Perform I2C read combined operation
624  * @hw: pointer to the hardware structure
625  * @addr: I2C bus address to read from
626  * @reg: I2C device register to read from
627  * @val: pointer to location to receive read value
628  *
629  * Returns an error code on error.
630  **/
631 STATIC s32 ixgbe_read_i2c_combined_generic(struct ixgbe_hw *hw, u8 addr,
632                                            u16 reg, u16 *val)
633 {
634         return ixgbe_read_i2c_combined_generic_int(hw, addr, reg, val, true);
635 }
636
637 /**
638  * ixgbe_read_i2c_combined_generic_unlocked - Do I2C read combined operation
639  * @hw: pointer to the hardware structure
640  * @addr: I2C bus address to read from
641  * @reg: I2C device register to read from
642  * @val: pointer to location to receive read value
643  *
644  * Returns an error code on error.
645  **/
646 STATIC s32
647 ixgbe_read_i2c_combined_generic_unlocked(struct ixgbe_hw *hw, u8 addr,
648                                          u16 reg, u16 *val)
649 {
650         return ixgbe_read_i2c_combined_generic_int(hw, addr, reg, val, false);
651 }
652
653 /**
654  * ixgbe_write_i2c_combined_generic - Perform I2C write combined operation
655  * @hw: pointer to the hardware structure
656  * @addr: I2C bus address to write to
657  * @reg: I2C device register to write to
658  * @val: value to write
659  *
660  * Returns an error code on error.
661  **/
662 STATIC s32 ixgbe_write_i2c_combined_generic(struct ixgbe_hw *hw,
663                                             u8 addr, u16 reg, u16 val)
664 {
665         return ixgbe_write_i2c_combined_generic_int(hw, addr, reg, val, true);
666 }
667
668 /**
669  * ixgbe_write_i2c_combined_generic_unlocked - Do I2C write combined operation
670  * @hw: pointer to the hardware structure
671  * @addr: I2C bus address to write to
672  * @reg: I2C device register to write to
673  * @val: value to write
674  *
675  * Returns an error code on error.
676  **/
677 STATIC s32
678 ixgbe_write_i2c_combined_generic_unlocked(struct ixgbe_hw *hw,
679                                           u8 addr, u16 reg, u16 val)
680 {
681         return ixgbe_write_i2c_combined_generic_int(hw, addr, reg, val, false);
682 }
683
684 /**
685 *  ixgbe_init_ops_X550EM - Inits func ptrs and MAC type
686 *  @hw: pointer to hardware structure
687 *
688 *  Initialize the function pointers and for MAC type X550EM.
689 *  Does not touch the hardware.
690 **/
691 s32 ixgbe_init_ops_X550EM(struct ixgbe_hw *hw)
692 {
693         struct ixgbe_mac_info *mac = &hw->mac;
694         struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
695         struct ixgbe_phy_info *phy = &hw->phy;
696         s32 ret_val;
697
698         DEBUGFUNC("ixgbe_init_ops_X550EM");
699
700         /* Similar to X550 so start there. */
701         ret_val = ixgbe_init_ops_X550(hw);
702
703         /* Since this function eventually calls
704          * ixgbe_init_ops_540 by design, we are setting
705          * the pointers to NULL explicitly here to overwrite
706          * the values being set in the x540 function.
707          */
708         /* Thermal sensor not supported in x550EM */
709         mac->ops.get_thermal_sensor_data = NULL;
710         mac->ops.init_thermal_sensor_thresh = NULL;
711         mac->thermal_sensor_enabled = false;
712
713         /* FCOE not supported in x550EM */
714         mac->ops.get_san_mac_addr = NULL;
715         mac->ops.set_san_mac_addr = NULL;
716         mac->ops.get_wwn_prefix = NULL;
717         mac->ops.get_fcoe_boot_status = NULL;
718
719         /* IPsec not supported in x550EM */
720         mac->ops.disable_sec_rx_path = NULL;
721         mac->ops.enable_sec_rx_path = NULL;
722
723         /* AUTOC register is not present in x550EM. */
724         mac->ops.prot_autoc_read = NULL;
725         mac->ops.prot_autoc_write = NULL;
726
727         /* X550EM bus type is internal*/
728         hw->bus.type = ixgbe_bus_type_internal;
729         mac->ops.get_bus_info = ixgbe_get_bus_info_X550em;
730
731
732         mac->ops.get_media_type = ixgbe_get_media_type_X550em;
733         mac->ops.setup_sfp = ixgbe_setup_sfp_modules_X550em;
734         mac->ops.get_link_capabilities = ixgbe_get_link_capabilities_X550em;
735         mac->ops.reset_hw = ixgbe_reset_hw_X550em;
736         mac->ops.get_supported_physical_layer =
737                                     ixgbe_get_supported_physical_layer_X550em;
738
739         if (mac->ops.get_media_type(hw) == ixgbe_media_type_copper)
740                 mac->ops.setup_fc = ixgbe_setup_fc_generic;
741         else
742                 mac->ops.setup_fc = ixgbe_setup_fc_X550em;
743
744         /* PHY */
745         phy->ops.init = ixgbe_init_phy_ops_X550em;
746         switch (hw->device_id) {
747         case IXGBE_DEV_ID_X550EM_A_1G_T:
748         case IXGBE_DEV_ID_X550EM_A_1G_T_L:
749                 mac->ops.setup_fc = NULL;
750                 phy->ops.identify = ixgbe_identify_phy_fw;
751                 phy->ops.set_phy_power = NULL;
752                 phy->ops.get_firmware_version = NULL;
753                 break;
754         default:
755                 phy->ops.identify = ixgbe_identify_phy_x550em;
756         }
757
758         if (mac->ops.get_media_type(hw) != ixgbe_media_type_copper)
759                 phy->ops.set_phy_power = NULL;
760
761
762         /* EEPROM */
763         eeprom->ops.init_params = ixgbe_init_eeprom_params_X540;
764         eeprom->ops.read = ixgbe_read_ee_hostif_X550;
765         eeprom->ops.read_buffer = ixgbe_read_ee_hostif_buffer_X550;
766         eeprom->ops.write = ixgbe_write_ee_hostif_X550;
767         eeprom->ops.write_buffer = ixgbe_write_ee_hostif_buffer_X550;
768         eeprom->ops.update_checksum = ixgbe_update_eeprom_checksum_X550;
769         eeprom->ops.validate_checksum = ixgbe_validate_eeprom_checksum_X550;
770         eeprom->ops.calc_checksum = ixgbe_calc_eeprom_checksum_X550;
771
772         return ret_val;
773 }
774
775 /**
776  * ixgbe_setup_fw_link - Setup firmware-controlled PHYs
777  * @hw: pointer to hardware structure
778  */
779 static s32 ixgbe_setup_fw_link(struct ixgbe_hw *hw)
780 {
781         u32 setup[FW_PHY_ACT_DATA_COUNT] = { 0 };
782         s32 rc;
783         u16 i;
784
785         if (hw->phy.reset_disable || ixgbe_check_reset_blocked(hw))
786                 return 0;
787
788         if (hw->fc.strict_ieee && hw->fc.requested_mode == ixgbe_fc_rx_pause) {
789                 ERROR_REPORT1(IXGBE_ERROR_UNSUPPORTED,
790                               "ixgbe_fc_rx_pause not valid in strict IEEE mode\n");
791                 return IXGBE_ERR_INVALID_LINK_SETTINGS;
792         }
793
794         switch (hw->fc.requested_mode) {
795         case ixgbe_fc_full:
796                 setup[0] |= FW_PHY_ACT_SETUP_LINK_PAUSE_RXTX <<
797                             FW_PHY_ACT_SETUP_LINK_PAUSE_SHIFT;
798                 break;
799         case ixgbe_fc_rx_pause:
800                 setup[0] |= FW_PHY_ACT_SETUP_LINK_PAUSE_RX <<
801                             FW_PHY_ACT_SETUP_LINK_PAUSE_SHIFT;
802                 break;
803         case ixgbe_fc_tx_pause:
804                 setup[0] |= FW_PHY_ACT_SETUP_LINK_PAUSE_TX <<
805                             FW_PHY_ACT_SETUP_LINK_PAUSE_SHIFT;
806                 break;
807         default:
808                 break;
809         }
810
811         for (i = 0; i < sizeof(ixgbe_fw_map) / sizeof(ixgbe_fw_map[0]); ++i) {
812                 if (hw->phy.autoneg_advertised & ixgbe_fw_map[i].phy_speed)
813                         setup[0] |= ixgbe_fw_map[i].fw_speed;
814         }
815         setup[0] |= FW_PHY_ACT_SETUP_LINK_HP | FW_PHY_ACT_SETUP_LINK_AN;
816
817         if (hw->phy.eee_speeds_advertised)
818                 setup[0] |= FW_PHY_ACT_SETUP_LINK_EEE;
819
820         rc = ixgbe_fw_phy_activity(hw, FW_PHY_ACT_SETUP_LINK, &setup);
821         if (rc)
822                 return rc;
823         if (setup[0] == FW_PHY_ACT_SETUP_LINK_RSP_DOWN)
824                 return IXGBE_ERR_OVERTEMP;
825         return IXGBE_SUCCESS;
826 }
827
828 /**
829  * ixgbe_fc_autoneg_fw _ Set up flow control for FW-controlled PHYs
830  * @hw: pointer to hardware structure
831  *
832  *  Called at init time to set up flow control.
833  */
834 static s32 ixgbe_fc_autoneg_fw(struct ixgbe_hw *hw)
835 {
836         if (hw->fc.requested_mode == ixgbe_fc_default)
837                 hw->fc.requested_mode = ixgbe_fc_full;
838
839         return ixgbe_setup_fw_link(hw);
840 }
841
842 /**
843  * ixgbe_setup_eee_fw - Enable/disable EEE support
844  * @hw: pointer to the HW structure
845  * @enable_eee: boolean flag to enable EEE
846  *
847  * Enable/disable EEE based on enable_eee flag.
848  * This function controls EEE for firmware-based PHY implementations.
849  */
850 static s32 ixgbe_setup_eee_fw(struct ixgbe_hw *hw, bool enable_eee)
851 {
852         if (!!hw->phy.eee_speeds_advertised == enable_eee)
853                 return IXGBE_SUCCESS;
854         if (enable_eee)
855                 hw->phy.eee_speeds_advertised = hw->phy.eee_speeds_supported;
856         else
857                 hw->phy.eee_speeds_advertised = 0;
858         return hw->phy.ops.setup_link(hw);
859 }
860
861 /**
862 *  ixgbe_init_ops_X550EM_a - Inits func ptrs and MAC type
863 *  @hw: pointer to hardware structure
864 *
865 *  Initialize the function pointers and for MAC type X550EM_a.
866 *  Does not touch the hardware.
867 **/
868 s32 ixgbe_init_ops_X550EM_a(struct ixgbe_hw *hw)
869 {
870         struct ixgbe_mac_info *mac = &hw->mac;
871         s32 ret_val;
872
873         DEBUGFUNC("ixgbe_init_ops_X550EM_a");
874
875         /* Start with generic X550EM init */
876         ret_val = ixgbe_init_ops_X550EM(hw);
877
878         if (hw->device_id == IXGBE_DEV_ID_X550EM_A_SGMII ||
879             hw->device_id == IXGBE_DEV_ID_X550EM_A_SGMII_L) {
880                 mac->ops.read_iosf_sb_reg = ixgbe_read_iosf_sb_reg_x550;
881                 mac->ops.write_iosf_sb_reg = ixgbe_write_iosf_sb_reg_x550;
882         } else {
883                 mac->ops.read_iosf_sb_reg = ixgbe_read_iosf_sb_reg_x550a;
884                 mac->ops.write_iosf_sb_reg = ixgbe_write_iosf_sb_reg_x550a;
885         }
886         mac->ops.acquire_swfw_sync = ixgbe_acquire_swfw_sync_X550a;
887         mac->ops.release_swfw_sync = ixgbe_release_swfw_sync_X550a;
888
889         switch (mac->ops.get_media_type(hw)) {
890         case ixgbe_media_type_fiber:
891                 mac->ops.setup_fc = NULL;
892                 mac->ops.fc_autoneg = ixgbe_fc_autoneg_fiber_x550em_a;
893                 break;
894         case ixgbe_media_type_backplane:
895                 mac->ops.fc_autoneg = ixgbe_fc_autoneg_backplane_x550em_a;
896                 mac->ops.setup_fc = ixgbe_setup_fc_backplane_x550em_a;
897                 break;
898         default:
899                 break;
900         }
901
902         switch (hw->device_id) {
903         case IXGBE_DEV_ID_X550EM_A_1G_T:
904         case IXGBE_DEV_ID_X550EM_A_1G_T_L:
905                 mac->ops.fc_autoneg = ixgbe_fc_autoneg_sgmii_x550em_a;
906                 mac->ops.setup_fc = ixgbe_fc_autoneg_fw;
907                 mac->ops.setup_eee = ixgbe_setup_eee_fw;
908                 hw->phy.eee_speeds_supported = IXGBE_LINK_SPEED_100_FULL |
909                                                IXGBE_LINK_SPEED_1GB_FULL;
910                 hw->phy.eee_speeds_advertised = hw->phy.eee_speeds_supported;
911                 break;
912         default:
913                 break;
914         }
915
916         return ret_val;
917 }
918
919 /**
920 *  ixgbe_init_ops_X550EM_x - Inits func ptrs and MAC type
921 *  @hw: pointer to hardware structure
922 *
923 *  Initialize the function pointers and for MAC type X550EM_x.
924 *  Does not touch the hardware.
925 **/
926 s32 ixgbe_init_ops_X550EM_x(struct ixgbe_hw *hw)
927 {
928         struct ixgbe_mac_info *mac = &hw->mac;
929         struct ixgbe_link_info *link = &hw->link;
930         s32 ret_val;
931
932         DEBUGFUNC("ixgbe_init_ops_X550EM_x");
933
934         /* Start with generic X550EM init */
935         ret_val = ixgbe_init_ops_X550EM(hw);
936
937         mac->ops.read_iosf_sb_reg = ixgbe_read_iosf_sb_reg_x550;
938         mac->ops.write_iosf_sb_reg = ixgbe_write_iosf_sb_reg_x550;
939         mac->ops.acquire_swfw_sync = ixgbe_acquire_swfw_sync_X550em;
940         mac->ops.release_swfw_sync = ixgbe_release_swfw_sync_X550em;
941         link->ops.read_link = ixgbe_read_i2c_combined_generic;
942         link->ops.read_link_unlocked = ixgbe_read_i2c_combined_generic_unlocked;
943         link->ops.write_link = ixgbe_write_i2c_combined_generic;
944         link->ops.write_link_unlocked =
945                                       ixgbe_write_i2c_combined_generic_unlocked;
946         link->addr = IXGBE_CS4227;
947
948
949         return ret_val;
950 }
951
952 /**
953  *  ixgbe_dmac_config_X550
954  *  @hw: pointer to hardware structure
955  *
956  *  Configure DMA coalescing. If enabling dmac, dmac is activated.
957  *  When disabling dmac, dmac enable dmac bit is cleared.
958  **/
959 s32 ixgbe_dmac_config_X550(struct ixgbe_hw *hw)
960 {
961         u32 reg, high_pri_tc;
962
963         DEBUGFUNC("ixgbe_dmac_config_X550");
964
965         /* Disable DMA coalescing before configuring */
966         reg = IXGBE_READ_REG(hw, IXGBE_DMACR);
967         reg &= ~IXGBE_DMACR_DMAC_EN;
968         IXGBE_WRITE_REG(hw, IXGBE_DMACR, reg);
969
970         /* Disable DMA Coalescing if the watchdog timer is 0 */
971         if (!hw->mac.dmac_config.watchdog_timer)
972                 goto out;
973
974         ixgbe_dmac_config_tcs_X550(hw);
975
976         /* Configure DMA Coalescing Control Register */
977         reg = IXGBE_READ_REG(hw, IXGBE_DMACR);
978
979         /* Set the watchdog timer in units of 40.96 usec */
980         reg &= ~IXGBE_DMACR_DMACWT_MASK;
981         reg |= (hw->mac.dmac_config.watchdog_timer * 100) / 4096;
982
983         reg &= ~IXGBE_DMACR_HIGH_PRI_TC_MASK;
984         /* If fcoe is enabled, set high priority traffic class */
985         if (hw->mac.dmac_config.fcoe_en) {
986                 high_pri_tc = 1 << hw->mac.dmac_config.fcoe_tc;
987                 reg |= ((high_pri_tc << IXGBE_DMACR_HIGH_PRI_TC_SHIFT) &
988                         IXGBE_DMACR_HIGH_PRI_TC_MASK);
989         }
990         reg |= IXGBE_DMACR_EN_MNG_IND;
991
992         /* Enable DMA coalescing after configuration */
993         reg |= IXGBE_DMACR_DMAC_EN;
994         IXGBE_WRITE_REG(hw, IXGBE_DMACR, reg);
995
996 out:
997         return IXGBE_SUCCESS;
998 }
999
1000 /**
1001  *  ixgbe_dmac_config_tcs_X550
1002  *  @hw: pointer to hardware structure
1003  *
1004  *  Configure DMA coalescing threshold per TC. The dmac enable bit must
1005  *  be cleared before configuring.
1006  **/
1007 s32 ixgbe_dmac_config_tcs_X550(struct ixgbe_hw *hw)
1008 {
1009         u32 tc, reg, pb_headroom, rx_pb_size, maxframe_size_kb;
1010
1011         DEBUGFUNC("ixgbe_dmac_config_tcs_X550");
1012
1013         /* Configure DMA coalescing enabled */
1014         switch (hw->mac.dmac_config.link_speed) {
1015         case IXGBE_LINK_SPEED_10_FULL:
1016         case IXGBE_LINK_SPEED_100_FULL:
1017                 pb_headroom = IXGBE_DMACRXT_100M;
1018                 break;
1019         case IXGBE_LINK_SPEED_1GB_FULL:
1020                 pb_headroom = IXGBE_DMACRXT_1G;
1021                 break;
1022         default:
1023                 pb_headroom = IXGBE_DMACRXT_10G;
1024                 break;
1025         }
1026
1027         maxframe_size_kb = ((IXGBE_READ_REG(hw, IXGBE_MAXFRS) >>
1028                              IXGBE_MHADD_MFS_SHIFT) / 1024);
1029
1030         /* Set the per Rx packet buffer receive threshold */
1031         for (tc = 0; tc < IXGBE_DCB_MAX_TRAFFIC_CLASS; tc++) {
1032                 reg = IXGBE_READ_REG(hw, IXGBE_DMCTH(tc));
1033                 reg &= ~IXGBE_DMCTH_DMACRXT_MASK;
1034
1035                 if (tc < hw->mac.dmac_config.num_tcs) {
1036                         /* Get Rx PB size */
1037                         rx_pb_size = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(tc));
1038                         rx_pb_size = (rx_pb_size & IXGBE_RXPBSIZE_MASK) >>
1039                                 IXGBE_RXPBSIZE_SHIFT;
1040
1041                         /* Calculate receive buffer threshold in kilobytes */
1042                         if (rx_pb_size > pb_headroom)
1043                                 rx_pb_size = rx_pb_size - pb_headroom;
1044                         else
1045                                 rx_pb_size = 0;
1046
1047                         /* Minimum of MFS shall be set for DMCTH */
1048                         reg |= (rx_pb_size > maxframe_size_kb) ?
1049                                 rx_pb_size : maxframe_size_kb;
1050                 }
1051                 IXGBE_WRITE_REG(hw, IXGBE_DMCTH(tc), reg);
1052         }
1053         return IXGBE_SUCCESS;
1054 }
1055
1056 /**
1057  *  ixgbe_dmac_update_tcs_X550
1058  *  @hw: pointer to hardware structure
1059  *
1060  *  Disables dmac, updates per TC settings, and then enables dmac.
1061  **/
1062 s32 ixgbe_dmac_update_tcs_X550(struct ixgbe_hw *hw)
1063 {
1064         u32 reg;
1065
1066         DEBUGFUNC("ixgbe_dmac_update_tcs_X550");
1067
1068         /* Disable DMA coalescing before configuring */
1069         reg = IXGBE_READ_REG(hw, IXGBE_DMACR);
1070         reg &= ~IXGBE_DMACR_DMAC_EN;
1071         IXGBE_WRITE_REG(hw, IXGBE_DMACR, reg);
1072
1073         ixgbe_dmac_config_tcs_X550(hw);
1074
1075         /* Enable DMA coalescing after configuration */
1076         reg = IXGBE_READ_REG(hw, IXGBE_DMACR);
1077         reg |= IXGBE_DMACR_DMAC_EN;
1078         IXGBE_WRITE_REG(hw, IXGBE_DMACR, reg);
1079
1080         return IXGBE_SUCCESS;
1081 }
1082
1083 /**
1084  *  ixgbe_init_eeprom_params_X550 - Initialize EEPROM params
1085  *  @hw: pointer to hardware structure
1086  *
1087  *  Initializes the EEPROM parameters ixgbe_eeprom_info within the
1088  *  ixgbe_hw struct in order to set up EEPROM access.
1089  **/
1090 s32 ixgbe_init_eeprom_params_X550(struct ixgbe_hw *hw)
1091 {
1092         struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
1093         u32 eec;
1094         u16 eeprom_size;
1095
1096         DEBUGFUNC("ixgbe_init_eeprom_params_X550");
1097
1098         if (eeprom->type == ixgbe_eeprom_uninitialized) {
1099                 eeprom->semaphore_delay = 10;
1100                 eeprom->type = ixgbe_flash;
1101
1102                 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
1103                 eeprom_size = (u16)((eec & IXGBE_EEC_SIZE) >>
1104                                     IXGBE_EEC_SIZE_SHIFT);
1105                 eeprom->word_size = 1 << (eeprom_size +
1106                                           IXGBE_EEPROM_WORD_SIZE_SHIFT);
1107
1108                 DEBUGOUT2("Eeprom params: type = %d, size = %d\n",
1109                           eeprom->type, eeprom->word_size);
1110         }
1111
1112         return IXGBE_SUCCESS;
1113 }
1114
1115 /**
1116  * ixgbe_set_source_address_pruning_X550 - Enable/Disbale source address pruning
1117  * @hw: pointer to hardware structure
1118  * @enable: enable or disable source address pruning
1119  * @pool: Rx pool to set source address pruning for
1120  **/
1121 void ixgbe_set_source_address_pruning_X550(struct ixgbe_hw *hw, bool enable,
1122                                            unsigned int pool)
1123 {
1124         u64 pfflp;
1125
1126         /* max rx pool is 63 */
1127         if (pool > 63)
1128                 return;
1129
1130         pfflp = (u64)IXGBE_READ_REG(hw, IXGBE_PFFLPL);
1131         pfflp |= (u64)IXGBE_READ_REG(hw, IXGBE_PFFLPH) << 32;
1132
1133         if (enable)
1134                 pfflp |= (1ULL << pool);
1135         else
1136                 pfflp &= ~(1ULL << pool);
1137
1138         IXGBE_WRITE_REG(hw, IXGBE_PFFLPL, (u32)pfflp);
1139         IXGBE_WRITE_REG(hw, IXGBE_PFFLPH, (u32)(pfflp >> 32));
1140 }
1141
1142 /**
1143  *  ixgbe_set_ethertype_anti_spoofing_X550 - Enable/Disable Ethertype anti-spoofing
1144  *  @hw: pointer to hardware structure
1145  *  @enable: enable or disable switch for Ethertype anti-spoofing
1146  *  @vf: Virtual Function pool - VF Pool to set for Ethertype anti-spoofing
1147  *
1148  **/
1149 void ixgbe_set_ethertype_anti_spoofing_X550(struct ixgbe_hw *hw,
1150                 bool enable, int vf)
1151 {
1152         int vf_target_reg = vf >> 3;
1153         int vf_target_shift = vf % 8 + IXGBE_SPOOF_ETHERTYPEAS_SHIFT;
1154         u32 pfvfspoof;
1155
1156         DEBUGFUNC("ixgbe_set_ethertype_anti_spoofing_X550");
1157
1158         pfvfspoof = IXGBE_READ_REG(hw, IXGBE_PFVFSPOOF(vf_target_reg));
1159         if (enable)
1160                 pfvfspoof |= (1 << vf_target_shift);
1161         else
1162                 pfvfspoof &= ~(1 << vf_target_shift);
1163
1164         IXGBE_WRITE_REG(hw, IXGBE_PFVFSPOOF(vf_target_reg), pfvfspoof);
1165 }
1166
1167 /**
1168  * ixgbe_iosf_wait - Wait for IOSF command completion
1169  * @hw: pointer to hardware structure
1170  * @ctrl: pointer to location to receive final IOSF control value
1171  *
1172  * Returns failing status on timeout
1173  *
1174  * Note: ctrl can be NULL if the IOSF control register value is not needed
1175  **/
1176 STATIC s32 ixgbe_iosf_wait(struct ixgbe_hw *hw, u32 *ctrl)
1177 {
1178         u32 i, command = 0;
1179
1180         /* Check every 10 usec to see if the address cycle completed.
1181          * The SB IOSF BUSY bit will clear when the operation is
1182          * complete
1183          */
1184         for (i = 0; i < IXGBE_MDIO_COMMAND_TIMEOUT; i++) {
1185                 command = IXGBE_READ_REG(hw, IXGBE_SB_IOSF_INDIRECT_CTRL);
1186                 if ((command & IXGBE_SB_IOSF_CTRL_BUSY) == 0)
1187                         break;
1188                 usec_delay(10);
1189         }
1190         if (ctrl)
1191                 *ctrl = command;
1192         if (i == IXGBE_MDIO_COMMAND_TIMEOUT) {
1193                 ERROR_REPORT1(IXGBE_ERROR_POLLING, "Wait timed out\n");
1194                 return IXGBE_ERR_PHY;
1195         }
1196
1197         return IXGBE_SUCCESS;
1198 }
1199
1200 /**
1201  *  ixgbe_write_iosf_sb_reg_x550 - Writes a value to specified register
1202  *  of the IOSF device
1203  *  @hw: pointer to hardware structure
1204  *  @reg_addr: 32 bit PHY register to write
1205  *  @device_type: 3 bit device type
1206  *  @data: Data to write to the register
1207  **/
1208 s32 ixgbe_write_iosf_sb_reg_x550(struct ixgbe_hw *hw, u32 reg_addr,
1209                             u32 device_type, u32 data)
1210 {
1211         u32 gssr = IXGBE_GSSR_PHY1_SM | IXGBE_GSSR_PHY0_SM;
1212         u32 command, error;
1213         s32 ret;
1214
1215         ret = ixgbe_acquire_swfw_semaphore(hw, gssr);
1216         if (ret != IXGBE_SUCCESS)
1217                 return ret;
1218
1219         ret = ixgbe_iosf_wait(hw, NULL);
1220         if (ret != IXGBE_SUCCESS)
1221                 goto out;
1222
1223         command = ((reg_addr << IXGBE_SB_IOSF_CTRL_ADDR_SHIFT) |
1224                    (device_type << IXGBE_SB_IOSF_CTRL_TARGET_SELECT_SHIFT));
1225
1226         /* Write IOSF control register */
1227         IXGBE_WRITE_REG(hw, IXGBE_SB_IOSF_INDIRECT_CTRL, command);
1228
1229         /* Write IOSF data register */
1230         IXGBE_WRITE_REG(hw, IXGBE_SB_IOSF_INDIRECT_DATA, data);
1231
1232         ret = ixgbe_iosf_wait(hw, &command);
1233
1234         if ((command & IXGBE_SB_IOSF_CTRL_RESP_STAT_MASK) != 0) {
1235                 error = (command & IXGBE_SB_IOSF_CTRL_CMPL_ERR_MASK) >>
1236                          IXGBE_SB_IOSF_CTRL_CMPL_ERR_SHIFT;
1237                 ERROR_REPORT2(IXGBE_ERROR_POLLING,
1238                               "Failed to write, error %x\n", error);
1239                 ret = IXGBE_ERR_PHY;
1240         }
1241
1242 out:
1243         ixgbe_release_swfw_semaphore(hw, gssr);
1244         return ret;
1245 }
1246
1247 /**
1248  *  ixgbe_read_iosf_sb_reg_x550 - Reads specified register of the IOSF device
1249  *  @hw: pointer to hardware structure
1250  *  @reg_addr: 32 bit PHY register to write
1251  *  @device_type: 3 bit device type
1252  *  @data: Pointer to read data from the register
1253  **/
1254 s32 ixgbe_read_iosf_sb_reg_x550(struct ixgbe_hw *hw, u32 reg_addr,
1255                            u32 device_type, u32 *data)
1256 {
1257         u32 gssr = IXGBE_GSSR_PHY1_SM | IXGBE_GSSR_PHY0_SM;
1258         u32 command, error;
1259         s32 ret;
1260
1261         ret = ixgbe_acquire_swfw_semaphore(hw, gssr);
1262         if (ret != IXGBE_SUCCESS)
1263                 return ret;
1264
1265         ret = ixgbe_iosf_wait(hw, NULL);
1266         if (ret != IXGBE_SUCCESS)
1267                 goto out;
1268
1269         command = ((reg_addr << IXGBE_SB_IOSF_CTRL_ADDR_SHIFT) |
1270                    (device_type << IXGBE_SB_IOSF_CTRL_TARGET_SELECT_SHIFT));
1271
1272         /* Write IOSF control register */
1273         IXGBE_WRITE_REG(hw, IXGBE_SB_IOSF_INDIRECT_CTRL, command);
1274
1275         ret = ixgbe_iosf_wait(hw, &command);
1276
1277         if ((command & IXGBE_SB_IOSF_CTRL_RESP_STAT_MASK) != 0) {
1278                 error = (command & IXGBE_SB_IOSF_CTRL_CMPL_ERR_MASK) >>
1279                          IXGBE_SB_IOSF_CTRL_CMPL_ERR_SHIFT;
1280                 ERROR_REPORT2(IXGBE_ERROR_POLLING,
1281                                 "Failed to read, error %x\n", error);
1282                 ret = IXGBE_ERR_PHY;
1283         }
1284
1285         if (ret == IXGBE_SUCCESS)
1286                 *data = IXGBE_READ_REG(hw, IXGBE_SB_IOSF_INDIRECT_DATA);
1287
1288 out:
1289         ixgbe_release_swfw_semaphore(hw, gssr);
1290         return ret;
1291 }
1292
1293 /**
1294  * ixgbe_get_phy_token - Get the token for shared phy access
1295  * @hw: Pointer to hardware structure
1296  */
1297
1298 s32 ixgbe_get_phy_token(struct ixgbe_hw *hw)
1299 {
1300         struct ixgbe_hic_phy_token_req token_cmd;
1301         s32 status;
1302
1303         token_cmd.hdr.cmd = FW_PHY_TOKEN_REQ_CMD;
1304         token_cmd.hdr.buf_len = FW_PHY_TOKEN_REQ_LEN;
1305         token_cmd.hdr.cmd_or_resp.cmd_resv = 0;
1306         token_cmd.hdr.checksum = FW_DEFAULT_CHECKSUM;
1307         token_cmd.port_number = hw->bus.lan_id;
1308         token_cmd.command_type = FW_PHY_TOKEN_REQ;
1309         token_cmd.pad = 0;
1310         status = ixgbe_host_interface_command(hw, (u32 *)&token_cmd,
1311                                               sizeof(token_cmd),
1312                                               IXGBE_HI_COMMAND_TIMEOUT,
1313                                               true);
1314         if (status) {
1315                 DEBUGOUT1("Issuing host interface command failed with Status = %d\n",
1316                           status);
1317                 return status;
1318         }
1319         if (token_cmd.hdr.cmd_or_resp.ret_status == FW_PHY_TOKEN_OK)
1320                 return IXGBE_SUCCESS;
1321         if (token_cmd.hdr.cmd_or_resp.ret_status != FW_PHY_TOKEN_RETRY) {
1322                 DEBUGOUT1("Host interface command returned 0x%08x , returning IXGBE_ERR_FW_RESP_INVALID\n",
1323                           token_cmd.hdr.cmd_or_resp.ret_status);
1324                 return IXGBE_ERR_FW_RESP_INVALID;
1325         }
1326
1327         DEBUGOUT("Returning  IXGBE_ERR_TOKEN_RETRY\n");
1328         return IXGBE_ERR_TOKEN_RETRY;
1329 }
1330
1331 /**
1332  * ixgbe_put_phy_token - Put the token for shared phy access
1333  * @hw: Pointer to hardware structure
1334  */
1335
1336 s32 ixgbe_put_phy_token(struct ixgbe_hw *hw)
1337 {
1338         struct ixgbe_hic_phy_token_req token_cmd;
1339         s32 status;
1340
1341         token_cmd.hdr.cmd = FW_PHY_TOKEN_REQ_CMD;
1342         token_cmd.hdr.buf_len = FW_PHY_TOKEN_REQ_LEN;
1343         token_cmd.hdr.cmd_or_resp.cmd_resv = 0;
1344         token_cmd.hdr.checksum = FW_DEFAULT_CHECKSUM;
1345         token_cmd.port_number = hw->bus.lan_id;
1346         token_cmd.command_type = FW_PHY_TOKEN_REL;
1347         token_cmd.pad = 0;
1348         status = ixgbe_host_interface_command(hw, (u32 *)&token_cmd,
1349                                               sizeof(token_cmd),
1350                                               IXGBE_HI_COMMAND_TIMEOUT,
1351                                               true);
1352         if (status)
1353                 return status;
1354         if (token_cmd.hdr.cmd_or_resp.ret_status == FW_PHY_TOKEN_OK)
1355                 return IXGBE_SUCCESS;
1356
1357         DEBUGOUT("Put PHY Token host interface command failed");
1358         return IXGBE_ERR_FW_RESP_INVALID;
1359 }
1360
1361 /**
1362  *  ixgbe_write_iosf_sb_reg_x550a - Writes a value to specified register
1363  *  of the IOSF device
1364  *  @hw: pointer to hardware structure
1365  *  @reg_addr: 32 bit PHY register to write
1366  *  @device_type: 3 bit device type
1367  *  @data: Data to write to the register
1368  **/
1369 s32 ixgbe_write_iosf_sb_reg_x550a(struct ixgbe_hw *hw, u32 reg_addr,
1370                                   u32 device_type, u32 data)
1371 {
1372         struct ixgbe_hic_internal_phy_req write_cmd;
1373         s32 status;
1374         UNREFERENCED_1PARAMETER(device_type);
1375
1376         memset(&write_cmd, 0, sizeof(write_cmd));
1377         write_cmd.hdr.cmd = FW_INT_PHY_REQ_CMD;
1378         write_cmd.hdr.buf_len = FW_INT_PHY_REQ_LEN;
1379         write_cmd.hdr.checksum = FW_DEFAULT_CHECKSUM;
1380         write_cmd.port_number = hw->bus.lan_id;
1381         write_cmd.command_type = FW_INT_PHY_REQ_WRITE;
1382         write_cmd.address = IXGBE_CPU_TO_BE16(reg_addr);
1383         write_cmd.write_data = IXGBE_CPU_TO_BE32(data);
1384
1385         status = ixgbe_host_interface_command(hw, (u32 *)&write_cmd,
1386                                               sizeof(write_cmd),
1387                                               IXGBE_HI_COMMAND_TIMEOUT, false);
1388
1389         return status;
1390 }
1391
1392 /**
1393  *  ixgbe_read_iosf_sb_reg_x550a - Reads specified register of the IOSF device
1394  *  @hw: pointer to hardware structure
1395  *  @reg_addr: 32 bit PHY register to write
1396  *  @device_type: 3 bit device type
1397  *  @data: Pointer to read data from the register
1398  **/
1399 s32 ixgbe_read_iosf_sb_reg_x550a(struct ixgbe_hw *hw, u32 reg_addr,
1400                                  u32 device_type, u32 *data)
1401 {
1402         union {
1403                 struct ixgbe_hic_internal_phy_req cmd;
1404                 struct ixgbe_hic_internal_phy_resp rsp;
1405         } hic;
1406         s32 status;
1407         UNREFERENCED_1PARAMETER(device_type);
1408
1409         memset(&hic, 0, sizeof(hic));
1410         hic.cmd.hdr.cmd = FW_INT_PHY_REQ_CMD;
1411         hic.cmd.hdr.buf_len = FW_INT_PHY_REQ_LEN;
1412         hic.cmd.hdr.checksum = FW_DEFAULT_CHECKSUM;
1413         hic.cmd.port_number = hw->bus.lan_id;
1414         hic.cmd.command_type = FW_INT_PHY_REQ_READ;
1415         hic.cmd.address = IXGBE_CPU_TO_BE16(reg_addr);
1416
1417         status = ixgbe_host_interface_command(hw, (u32 *)&hic.cmd,
1418                                               sizeof(hic.cmd),
1419                                               IXGBE_HI_COMMAND_TIMEOUT, true);
1420
1421         /* Extract the register value from the response. */
1422         *data = IXGBE_BE32_TO_CPU(hic.rsp.read_data);
1423
1424         return status;
1425 }
1426
1427 /**
1428  *  ixgbe_disable_mdd_X550
1429  *  @hw: pointer to hardware structure
1430  *
1431  *  Disable malicious driver detection
1432  **/
1433 void ixgbe_disable_mdd_X550(struct ixgbe_hw *hw)
1434 {
1435         u32 reg;
1436
1437         DEBUGFUNC("ixgbe_disable_mdd_X550");
1438
1439         /* Disable MDD for TX DMA and interrupt */
1440         reg = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
1441         reg &= ~(IXGBE_DMATXCTL_MDP_EN | IXGBE_DMATXCTL_MBINTEN);
1442         IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, reg);
1443
1444         /* Disable MDD for RX and interrupt */
1445         reg = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
1446         reg &= ~(IXGBE_RDRXCTL_MDP_EN | IXGBE_RDRXCTL_MBINTEN);
1447         IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, reg);
1448 }
1449
1450 /**
1451  *  ixgbe_enable_mdd_X550
1452  *  @hw: pointer to hardware structure
1453  *
1454  *  Enable malicious driver detection
1455  **/
1456 void ixgbe_enable_mdd_X550(struct ixgbe_hw *hw)
1457 {
1458         u32 reg;
1459
1460         DEBUGFUNC("ixgbe_enable_mdd_X550");
1461
1462         /* Enable MDD for TX DMA and interrupt */
1463         reg = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
1464         reg |= (IXGBE_DMATXCTL_MDP_EN | IXGBE_DMATXCTL_MBINTEN);
1465         IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, reg);
1466
1467         /* Enable MDD for RX and interrupt */
1468         reg = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
1469         reg |= (IXGBE_RDRXCTL_MDP_EN | IXGBE_RDRXCTL_MBINTEN);
1470         IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, reg);
1471 }
1472
1473 /**
1474  *  ixgbe_restore_mdd_vf_X550
1475  *  @hw: pointer to hardware structure
1476  *  @vf: vf index
1477  *
1478  *  Restore VF that was disabled during malicious driver detection event
1479  **/
1480 void ixgbe_restore_mdd_vf_X550(struct ixgbe_hw *hw, u32 vf)
1481 {
1482         u32 idx, reg, num_qs, start_q, bitmask;
1483
1484         DEBUGFUNC("ixgbe_restore_mdd_vf_X550");
1485
1486         /* Map VF to queues */
1487         reg = IXGBE_READ_REG(hw, IXGBE_MRQC);
1488         switch (reg & IXGBE_MRQC_MRQE_MASK) {
1489         case IXGBE_MRQC_VMDQRT8TCEN:
1490                 num_qs = 8;  /* 16 VFs / pools */
1491                 bitmask = 0x000000FF;
1492                 break;
1493         case IXGBE_MRQC_VMDQRSS32EN:
1494         case IXGBE_MRQC_VMDQRT4TCEN:
1495                 num_qs = 4;  /* 32 VFs / pools */
1496                 bitmask = 0x0000000F;
1497                 break;
1498         default:            /* 64 VFs / pools */
1499                 num_qs = 2;
1500                 bitmask = 0x00000003;
1501                 break;
1502         }
1503         start_q = vf * num_qs;
1504
1505         /* Release vf's queues by clearing WQBR_TX and WQBR_RX (RW1C) */
1506         idx = start_q / 32;
1507         reg = 0;
1508         reg |= (bitmask << (start_q % 32));
1509         IXGBE_WRITE_REG(hw, IXGBE_WQBR_TX(idx), reg);
1510         IXGBE_WRITE_REG(hw, IXGBE_WQBR_RX(idx), reg);
1511 }
1512
1513 /**
1514  *  ixgbe_mdd_event_X550
1515  *  @hw: pointer to hardware structure
1516  *  @vf_bitmap: vf bitmap of malicious vfs
1517  *
1518  *  Handle malicious driver detection event.
1519  **/
1520 void ixgbe_mdd_event_X550(struct ixgbe_hw *hw, u32 *vf_bitmap)
1521 {
1522         u32 wqbr;
1523         u32 i, j, reg, q, shift, vf, idx;
1524
1525         DEBUGFUNC("ixgbe_mdd_event_X550");
1526
1527         /* figure out pool size for mapping to vf's */
1528         reg = IXGBE_READ_REG(hw, IXGBE_MRQC);
1529         switch (reg & IXGBE_MRQC_MRQE_MASK) {
1530         case IXGBE_MRQC_VMDQRT8TCEN:
1531                 shift = 3;  /* 16 VFs / pools */
1532                 break;
1533         case IXGBE_MRQC_VMDQRSS32EN:
1534         case IXGBE_MRQC_VMDQRT4TCEN:
1535                 shift = 2;  /* 32 VFs / pools */
1536                 break;
1537         default:
1538                 shift = 1;  /* 64 VFs / pools */
1539                 break;
1540         }
1541
1542         /* Read WQBR_TX and WQBR_RX and check for malicious queues */
1543         for (i = 0; i < 4; i++) {
1544                 wqbr = IXGBE_READ_REG(hw, IXGBE_WQBR_TX(i));
1545                 wqbr |= IXGBE_READ_REG(hw, IXGBE_WQBR_RX(i));
1546
1547                 if (!wqbr)
1548                         continue;
1549
1550                 /* Get malicious queue */
1551                 for (j = 0; j < 32 && wqbr; j++) {
1552
1553                         if (!(wqbr & (1 << j)))
1554                                 continue;
1555
1556                         /* Get queue from bitmask */
1557                         q = j + (i * 32);
1558
1559                         /* Map queue to vf */
1560                         vf = (q >> shift);
1561
1562                         /* Set vf bit in vf_bitmap */
1563                         idx = vf / 32;
1564                         vf_bitmap[idx] |= (1 << (vf % 32));
1565                         wqbr &= ~(1 << j);
1566                 }
1567         }
1568 }
1569
1570 /**
1571  *  ixgbe_get_media_type_X550em - Get media type
1572  *  @hw: pointer to hardware structure
1573  *
1574  *  Returns the media type (fiber, copper, backplane)
1575  */
1576 enum ixgbe_media_type ixgbe_get_media_type_X550em(struct ixgbe_hw *hw)
1577 {
1578         enum ixgbe_media_type media_type;
1579
1580         DEBUGFUNC("ixgbe_get_media_type_X550em");
1581
1582         /* Detect if there is a copper PHY attached. */
1583         switch (hw->device_id) {
1584         case IXGBE_DEV_ID_X550EM_X_KR:
1585         case IXGBE_DEV_ID_X550EM_X_KX4:
1586         case IXGBE_DEV_ID_X550EM_X_XFI:
1587         case IXGBE_DEV_ID_X550EM_A_KR:
1588         case IXGBE_DEV_ID_X550EM_A_KR_L:
1589                 media_type = ixgbe_media_type_backplane;
1590                 break;
1591         case IXGBE_DEV_ID_X550EM_X_SFP:
1592         case IXGBE_DEV_ID_X550EM_A_SFP:
1593         case IXGBE_DEV_ID_X550EM_A_SFP_N:
1594         case IXGBE_DEV_ID_X550EM_A_QSFP:
1595         case IXGBE_DEV_ID_X550EM_A_QSFP_N:
1596                 media_type = ixgbe_media_type_fiber;
1597                 break;
1598         case IXGBE_DEV_ID_X550EM_X_1G_T:
1599         case IXGBE_DEV_ID_X550EM_X_10G_T:
1600         case IXGBE_DEV_ID_X550EM_A_10G_T:
1601                 media_type = ixgbe_media_type_copper;
1602                 break;
1603         case IXGBE_DEV_ID_X550EM_A_SGMII:
1604         case IXGBE_DEV_ID_X550EM_A_SGMII_L:
1605                 media_type = ixgbe_media_type_backplane;
1606                 hw->phy.type = ixgbe_phy_sgmii;
1607                 break;
1608         case IXGBE_DEV_ID_X550EM_A_1G_T:
1609         case IXGBE_DEV_ID_X550EM_A_1G_T_L:
1610                 media_type = ixgbe_media_type_copper;
1611                 break;
1612         default:
1613                 media_type = ixgbe_media_type_unknown;
1614                 break;
1615         }
1616         return media_type;
1617 }
1618
1619 /**
1620  *  ixgbe_supported_sfp_modules_X550em - Check if SFP module type is supported
1621  *  @hw: pointer to hardware structure
1622  *  @linear: true if SFP module is linear
1623  */
1624 STATIC s32 ixgbe_supported_sfp_modules_X550em(struct ixgbe_hw *hw, bool *linear)
1625 {
1626         DEBUGFUNC("ixgbe_supported_sfp_modules_X550em");
1627
1628         switch (hw->phy.sfp_type) {
1629         case ixgbe_sfp_type_not_present:
1630                 return IXGBE_ERR_SFP_NOT_PRESENT;
1631         case ixgbe_sfp_type_da_cu_core0:
1632         case ixgbe_sfp_type_da_cu_core1:
1633                 *linear = true;
1634                 break;
1635         case ixgbe_sfp_type_srlr_core0:
1636         case ixgbe_sfp_type_srlr_core1:
1637         case ixgbe_sfp_type_da_act_lmt_core0:
1638         case ixgbe_sfp_type_da_act_lmt_core1:
1639         case ixgbe_sfp_type_1g_sx_core0:
1640         case ixgbe_sfp_type_1g_sx_core1:
1641         case ixgbe_sfp_type_1g_lx_core0:
1642         case ixgbe_sfp_type_1g_lx_core1:
1643                 *linear = false;
1644                 break;
1645         case ixgbe_sfp_type_unknown:
1646         case ixgbe_sfp_type_1g_cu_core0:
1647         case ixgbe_sfp_type_1g_cu_core1:
1648         default:
1649                 return IXGBE_ERR_SFP_NOT_SUPPORTED;
1650         }
1651
1652         return IXGBE_SUCCESS;
1653 }
1654
1655 /**
1656  *  ixgbe_identify_sfp_module_X550em - Identifies SFP modules
1657  *  @hw: pointer to hardware structure
1658  *
1659  *  Searches for and identifies the SFP module and assigns appropriate PHY type.
1660  **/
1661 s32 ixgbe_identify_sfp_module_X550em(struct ixgbe_hw *hw)
1662 {
1663         s32 status;
1664         bool linear;
1665
1666         DEBUGFUNC("ixgbe_identify_sfp_module_X550em");
1667
1668         status = ixgbe_identify_module_generic(hw);
1669
1670         if (status != IXGBE_SUCCESS)
1671                 return status;
1672
1673         /* Check if SFP module is supported */
1674         status = ixgbe_supported_sfp_modules_X550em(hw, &linear);
1675
1676         return status;
1677 }
1678
1679 /**
1680  *  ixgbe_setup_sfp_modules_X550em - Setup MAC link ops
1681  *  @hw: pointer to hardware structure
1682  */
1683 s32 ixgbe_setup_sfp_modules_X550em(struct ixgbe_hw *hw)
1684 {
1685         s32 status;
1686         bool linear;
1687
1688         DEBUGFUNC("ixgbe_setup_sfp_modules_X550em");
1689
1690         /* Check if SFP module is supported */
1691         status = ixgbe_supported_sfp_modules_X550em(hw, &linear);
1692
1693         if (status != IXGBE_SUCCESS)
1694                 return status;
1695
1696         ixgbe_init_mac_link_ops_X550em(hw);
1697         hw->phy.ops.reset = NULL;
1698
1699         return IXGBE_SUCCESS;
1700 }
1701
1702 /**
1703 *  ixgbe_restart_an_internal_phy_x550em - restart autonegotiation for the
1704 *  internal PHY
1705 *  @hw: pointer to hardware structure
1706 **/
1707 STATIC s32 ixgbe_restart_an_internal_phy_x550em(struct ixgbe_hw *hw)
1708 {
1709         s32 status;
1710         u32 link_ctrl;
1711
1712         /* Restart auto-negotiation. */
1713         status = hw->mac.ops.read_iosf_sb_reg(hw,
1714                                        IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
1715                                        IXGBE_SB_IOSF_TARGET_KR_PHY, &link_ctrl);
1716
1717         if (status) {
1718                 DEBUGOUT("Auto-negotiation did not complete\n");
1719                 return status;
1720         }
1721
1722         link_ctrl |= IXGBE_KRM_LINK_CTRL_1_TETH_AN_RESTART;
1723         status = hw->mac.ops.write_iosf_sb_reg(hw,
1724                                         IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
1725                                         IXGBE_SB_IOSF_TARGET_KR_PHY, link_ctrl);
1726
1727         if (hw->mac.type == ixgbe_mac_X550EM_a) {
1728                 u32 flx_mask_st20;
1729
1730                 /* Indicate to FW that AN restart has been asserted */
1731                 status = hw->mac.ops.read_iosf_sb_reg(hw,
1732                                 IXGBE_KRM_PMD_FLX_MASK_ST20(hw->bus.lan_id),
1733                                 IXGBE_SB_IOSF_TARGET_KR_PHY, &flx_mask_st20);
1734
1735                 if (status) {
1736                         DEBUGOUT("Auto-negotiation did not complete\n");
1737                         return status;
1738                 }
1739
1740                 flx_mask_st20 |= IXGBE_KRM_PMD_FLX_MASK_ST20_FW_AN_RESTART;
1741                 status = hw->mac.ops.write_iosf_sb_reg(hw,
1742                                 IXGBE_KRM_PMD_FLX_MASK_ST20(hw->bus.lan_id),
1743                                 IXGBE_SB_IOSF_TARGET_KR_PHY, flx_mask_st20);
1744         }
1745
1746         return status;
1747 }
1748
1749 /**
1750  * ixgbe_setup_sgmii - Set up link for sgmii
1751  * @hw: pointer to hardware structure
1752  */
1753 STATIC s32 ixgbe_setup_sgmii(struct ixgbe_hw *hw, ixgbe_link_speed speed,
1754                              bool autoneg_wait)
1755 {
1756         struct ixgbe_mac_info *mac = &hw->mac;
1757         u32 lval, sval, flx_val;
1758         s32 rc;
1759
1760         rc = mac->ops.read_iosf_sb_reg(hw,
1761                                        IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
1762                                        IXGBE_SB_IOSF_TARGET_KR_PHY, &lval);
1763         if (rc)
1764                 return rc;
1765
1766         lval &= ~IXGBE_KRM_LINK_CTRL_1_TETH_AN_ENABLE;
1767         lval &= ~IXGBE_KRM_LINK_CTRL_1_TETH_FORCE_SPEED_MASK;
1768         lval |= IXGBE_KRM_LINK_CTRL_1_TETH_AN_SGMII_EN;
1769         lval |= IXGBE_KRM_LINK_CTRL_1_TETH_AN_CLAUSE_37_EN;
1770         lval |= IXGBE_KRM_LINK_CTRL_1_TETH_FORCE_SPEED_1G;
1771         rc = mac->ops.write_iosf_sb_reg(hw,
1772                                         IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
1773                                         IXGBE_SB_IOSF_TARGET_KR_PHY, lval);
1774         if (rc)
1775                 return rc;
1776
1777         rc = mac->ops.read_iosf_sb_reg(hw,
1778                                        IXGBE_KRM_SGMII_CTRL(hw->bus.lan_id),
1779                                        IXGBE_SB_IOSF_TARGET_KR_PHY, &sval);
1780         if (rc)
1781                 return rc;
1782
1783         sval |= IXGBE_KRM_SGMII_CTRL_MAC_TAR_FORCE_10_D;
1784         sval |= IXGBE_KRM_SGMII_CTRL_MAC_TAR_FORCE_100_D;
1785         rc = mac->ops.write_iosf_sb_reg(hw,
1786                                         IXGBE_KRM_SGMII_CTRL(hw->bus.lan_id),
1787                                         IXGBE_SB_IOSF_TARGET_KR_PHY, sval);
1788         if (rc)
1789                 return rc;
1790
1791         rc = mac->ops.read_iosf_sb_reg(hw,
1792                                     IXGBE_KRM_PMD_FLX_MASK_ST20(hw->bus.lan_id),
1793                                     IXGBE_SB_IOSF_TARGET_KR_PHY, &flx_val);
1794         if (rc)
1795                 return rc;
1796
1797         flx_val &= ~IXGBE_KRM_PMD_FLX_MASK_ST20_SPEED_MASK;
1798         flx_val |= IXGBE_KRM_PMD_FLX_MASK_ST20_SPEED_1G;
1799         flx_val &= ~IXGBE_KRM_PMD_FLX_MASK_ST20_AN_EN;
1800         flx_val |= IXGBE_KRM_PMD_FLX_MASK_ST20_SGMII_EN;
1801         flx_val |= IXGBE_KRM_PMD_FLX_MASK_ST20_AN37_EN;
1802
1803         rc = mac->ops.write_iosf_sb_reg(hw,
1804                                     IXGBE_KRM_PMD_FLX_MASK_ST20(hw->bus.lan_id),
1805                                     IXGBE_SB_IOSF_TARGET_KR_PHY, flx_val);
1806         if (rc)
1807                 return rc;
1808
1809         rc = ixgbe_restart_an_internal_phy_x550em(hw);
1810         if (rc)
1811                 return rc;
1812
1813         return hw->phy.ops.setup_link_speed(hw, speed, autoneg_wait);
1814 }
1815
1816 /**
1817  * ixgbe_setup_sgmii_fw - Set up link for sgmii with firmware-controlled PHYs
1818  * @hw: pointer to hardware structure
1819  */
1820 STATIC s32 ixgbe_setup_sgmii_fw(struct ixgbe_hw *hw, ixgbe_link_speed speed,
1821                                 bool autoneg_wait)
1822 {
1823         struct ixgbe_mac_info *mac = &hw->mac;
1824         u32 lval, sval, flx_val;
1825         s32 rc;
1826
1827         rc = mac->ops.read_iosf_sb_reg(hw,
1828                                        IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
1829                                        IXGBE_SB_IOSF_TARGET_KR_PHY, &lval);
1830         if (rc)
1831                 return rc;
1832
1833         lval &= ~IXGBE_KRM_LINK_CTRL_1_TETH_AN_ENABLE;
1834         lval &= ~IXGBE_KRM_LINK_CTRL_1_TETH_FORCE_SPEED_MASK;
1835         lval |= IXGBE_KRM_LINK_CTRL_1_TETH_AN_SGMII_EN;
1836         lval |= IXGBE_KRM_LINK_CTRL_1_TETH_AN_CLAUSE_37_EN;
1837         lval &= ~IXGBE_KRM_LINK_CTRL_1_TETH_FORCE_SPEED_1G;
1838         rc = mac->ops.write_iosf_sb_reg(hw,
1839                                         IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
1840                                         IXGBE_SB_IOSF_TARGET_KR_PHY, lval);
1841         if (rc)
1842                 return rc;
1843
1844         rc = mac->ops.read_iosf_sb_reg(hw,
1845                                        IXGBE_KRM_SGMII_CTRL(hw->bus.lan_id),
1846                                        IXGBE_SB_IOSF_TARGET_KR_PHY, &sval);
1847         if (rc)
1848                 return rc;
1849
1850         sval &= ~IXGBE_KRM_SGMII_CTRL_MAC_TAR_FORCE_10_D;
1851         sval &= ~IXGBE_KRM_SGMII_CTRL_MAC_TAR_FORCE_100_D;
1852         rc = mac->ops.write_iosf_sb_reg(hw,
1853                                         IXGBE_KRM_SGMII_CTRL(hw->bus.lan_id),
1854                                         IXGBE_SB_IOSF_TARGET_KR_PHY, sval);
1855         if (rc)
1856                 return rc;
1857
1858         rc = mac->ops.write_iosf_sb_reg(hw,
1859                                         IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
1860                                         IXGBE_SB_IOSF_TARGET_KR_PHY, lval);
1861         if (rc)
1862                 return rc;
1863
1864         rc = mac->ops.read_iosf_sb_reg(hw,
1865                                     IXGBE_KRM_PMD_FLX_MASK_ST20(hw->bus.lan_id),
1866                                     IXGBE_SB_IOSF_TARGET_KR_PHY, &flx_val);
1867         if (rc)
1868                 return rc;
1869
1870         flx_val &= ~IXGBE_KRM_PMD_FLX_MASK_ST20_SPEED_MASK;
1871         flx_val |= IXGBE_KRM_PMD_FLX_MASK_ST20_SPEED_AN;
1872         flx_val &= ~IXGBE_KRM_PMD_FLX_MASK_ST20_AN_EN;
1873         flx_val |= IXGBE_KRM_PMD_FLX_MASK_ST20_SGMII_EN;
1874         flx_val |= IXGBE_KRM_PMD_FLX_MASK_ST20_AN37_EN;
1875
1876         rc = mac->ops.write_iosf_sb_reg(hw,
1877                                     IXGBE_KRM_PMD_FLX_MASK_ST20(hw->bus.lan_id),
1878                                     IXGBE_SB_IOSF_TARGET_KR_PHY, flx_val);
1879         if (rc)
1880                 return rc;
1881
1882         rc = ixgbe_restart_an_internal_phy_x550em(hw);
1883
1884         return hw->phy.ops.setup_link_speed(hw, speed, autoneg_wait);
1885 }
1886
1887 /**
1888  *  ixgbe_init_mac_link_ops_X550em - init mac link function pointers
1889  *  @hw: pointer to hardware structure
1890  */
1891 void ixgbe_init_mac_link_ops_X550em(struct ixgbe_hw *hw)
1892 {
1893         struct ixgbe_mac_info *mac = &hw->mac;
1894
1895         DEBUGFUNC("ixgbe_init_mac_link_ops_X550em");
1896
1897         switch (hw->mac.ops.get_media_type(hw)) {
1898         case ixgbe_media_type_fiber:
1899                 /* CS4227 does not support autoneg, so disable the laser control
1900                  * functions for SFP+ fiber
1901                  */
1902                 mac->ops.disable_tx_laser = NULL;
1903                 mac->ops.enable_tx_laser = NULL;
1904                 mac->ops.flap_tx_laser = NULL;
1905                 mac->ops.setup_link = ixgbe_setup_mac_link_multispeed_fiber;
1906                 mac->ops.set_rate_select_speed =
1907                                         ixgbe_set_soft_rate_select_speed;
1908
1909                 if ((hw->device_id == IXGBE_DEV_ID_X550EM_A_SFP_N) ||
1910                     (hw->device_id == IXGBE_DEV_ID_X550EM_A_SFP))
1911                         mac->ops.setup_mac_link =
1912                                                 ixgbe_setup_mac_link_sfp_x550a;
1913                 else
1914                         mac->ops.setup_mac_link =
1915                                                 ixgbe_setup_mac_link_sfp_x550em;
1916                 break;
1917         case ixgbe_media_type_copper:
1918                 if (hw->mac.type == ixgbe_mac_X550EM_a) {
1919                         if (hw->device_id == IXGBE_DEV_ID_X550EM_A_1G_T ||
1920                             hw->device_id == IXGBE_DEV_ID_X550EM_A_1G_T_L) {
1921                                 mac->ops.setup_link = ixgbe_setup_sgmii_fw;
1922                                 mac->ops.check_link =
1923                                                    ixgbe_check_mac_link_generic;
1924                         } else {
1925                                 mac->ops.setup_link =
1926                                                   ixgbe_setup_mac_link_t_X550em;
1927                         }
1928                 } else {
1929                         mac->ops.setup_link = ixgbe_setup_mac_link_t_X550em;
1930                         mac->ops.check_link = ixgbe_check_link_t_X550em;
1931                 }
1932                 break;
1933         case ixgbe_media_type_backplane:
1934                 if (hw->device_id == IXGBE_DEV_ID_X550EM_A_SGMII ||
1935                     hw->device_id == IXGBE_DEV_ID_X550EM_A_SGMII_L)
1936                         mac->ops.setup_link = ixgbe_setup_sgmii;
1937                 break;
1938         default:
1939                 break;
1940         }
1941 }
1942
1943 /**
1944  *  ixgbe_get_link_capabilities_x550em - Determines link capabilities
1945  *  @hw: pointer to hardware structure
1946  *  @speed: pointer to link speed
1947  *  @autoneg: true when autoneg or autotry is enabled
1948  */
1949 s32 ixgbe_get_link_capabilities_X550em(struct ixgbe_hw *hw,
1950                                        ixgbe_link_speed *speed,
1951                                        bool *autoneg)
1952 {
1953         DEBUGFUNC("ixgbe_get_link_capabilities_X550em");
1954
1955
1956         if (hw->phy.type == ixgbe_phy_fw) {
1957                 *autoneg = true;
1958                 *speed = hw->phy.speeds_supported;
1959                 return 0;
1960         }
1961
1962         /* SFP */
1963         if (hw->phy.media_type == ixgbe_media_type_fiber) {
1964
1965                 /* CS4227 SFP must not enable auto-negotiation */
1966                 *autoneg = false;
1967
1968                 /* Check if 1G SFP module. */
1969                 if (hw->phy.sfp_type == ixgbe_sfp_type_1g_sx_core0 ||
1970                     hw->phy.sfp_type == ixgbe_sfp_type_1g_sx_core1
1971                     || hw->phy.sfp_type == ixgbe_sfp_type_1g_lx_core0 ||
1972                     hw->phy.sfp_type == ixgbe_sfp_type_1g_lx_core1) {
1973                         *speed = IXGBE_LINK_SPEED_1GB_FULL;
1974                         return IXGBE_SUCCESS;
1975                 }
1976
1977                 /* Link capabilities are based on SFP */
1978                 if (hw->phy.multispeed_fiber)
1979                         *speed = IXGBE_LINK_SPEED_10GB_FULL |
1980                                  IXGBE_LINK_SPEED_1GB_FULL;
1981                 else
1982                         *speed = IXGBE_LINK_SPEED_10GB_FULL;
1983         } else {
1984                 switch (hw->phy.type) {
1985                 case ixgbe_phy_ext_1g_t:
1986                 case ixgbe_phy_sgmii:
1987                         *speed = IXGBE_LINK_SPEED_1GB_FULL;
1988                         break;
1989                 case ixgbe_phy_x550em_kr:
1990                         if (hw->mac.type == ixgbe_mac_X550EM_a) {
1991                                 /* check different backplane modes */
1992                                 if (hw->phy.nw_mng_if_sel &
1993                                            IXGBE_NW_MNG_IF_SEL_PHY_SPEED_2_5G) {
1994                                         *speed = IXGBE_LINK_SPEED_2_5GB_FULL;
1995                                         break;
1996                                 } else if (hw->device_id ==
1997                                                    IXGBE_DEV_ID_X550EM_A_KR_L) {
1998                                         *speed = IXGBE_LINK_SPEED_1GB_FULL;
1999                                         break;
2000                                 }
2001                         }
2002                         /* fall through */
2003                 default:
2004                         *speed = IXGBE_LINK_SPEED_10GB_FULL |
2005                                  IXGBE_LINK_SPEED_1GB_FULL;
2006                         break;
2007                 }
2008                 *autoneg = true;
2009         }
2010
2011         return IXGBE_SUCCESS;
2012 }
2013
2014 /**
2015  * ixgbe_get_lasi_ext_t_x550em - Determime external Base T PHY interrupt cause
2016  * @hw: pointer to hardware structure
2017  * @lsc: pointer to boolean flag which indicates whether external Base T
2018  *       PHY interrupt is lsc
2019  *
2020  * Determime if external Base T PHY interrupt cause is high temperature
2021  * failure alarm or link status change.
2022  *
2023  * Return IXGBE_ERR_OVERTEMP if interrupt is high temperature
2024  * failure alarm, else return PHY access status.
2025  */
2026 STATIC s32 ixgbe_get_lasi_ext_t_x550em(struct ixgbe_hw *hw, bool *lsc)
2027 {
2028         u32 status;
2029         u16 reg;
2030
2031         *lsc = false;
2032
2033         /* Vendor alarm triggered */
2034         status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_GLOBAL_CHIP_STD_INT_FLAG,
2035                                       IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE,
2036                                       &reg);
2037
2038         if (status != IXGBE_SUCCESS ||
2039             !(reg & IXGBE_MDIO_GLOBAL_VEN_ALM_INT_EN))
2040                 return status;
2041
2042         /* Vendor Auto-Neg alarm triggered or Global alarm 1 triggered */
2043         status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_GLOBAL_INT_CHIP_VEN_FLAG,
2044                                       IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE,
2045                                       &reg);
2046
2047         if (status != IXGBE_SUCCESS ||
2048             !(reg & (IXGBE_MDIO_GLOBAL_AN_VEN_ALM_INT_EN |
2049             IXGBE_MDIO_GLOBAL_ALARM_1_INT)))
2050                 return status;
2051
2052         /* Global alarm triggered */
2053         status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_GLOBAL_ALARM_1,
2054                                       IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE,
2055                                       &reg);
2056
2057         if (status != IXGBE_SUCCESS)
2058                 return status;
2059
2060         /* If high temperature failure, then return over temp error and exit */
2061         if (reg & IXGBE_MDIO_GLOBAL_ALM_1_HI_TMP_FAIL) {
2062                 /* power down the PHY in case the PHY FW didn't already */
2063                 ixgbe_set_copper_phy_power(hw, false);
2064                 return IXGBE_ERR_OVERTEMP;
2065         } else if (reg & IXGBE_MDIO_GLOBAL_ALM_1_DEV_FAULT) {
2066                 /*  device fault alarm triggered */
2067                 status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_GLOBAL_FAULT_MSG,
2068                                           IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE,
2069                                           &reg);
2070
2071                 if (status != IXGBE_SUCCESS)
2072                         return status;
2073
2074                 /* if device fault was due to high temp alarm handle and exit */
2075                 if (reg == IXGBE_MDIO_GLOBAL_FAULT_MSG_HI_TMP) {
2076                         /* power down the PHY in case the PHY FW didn't */
2077                         ixgbe_set_copper_phy_power(hw, false);
2078                         return IXGBE_ERR_OVERTEMP;
2079                 }
2080         }
2081
2082         /* Vendor alarm 2 triggered */
2083         status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_GLOBAL_CHIP_STD_INT_FLAG,
2084                                       IXGBE_MDIO_AUTO_NEG_DEV_TYPE, &reg);
2085
2086         if (status != IXGBE_SUCCESS ||
2087             !(reg & IXGBE_MDIO_GLOBAL_STD_ALM2_INT))
2088                 return status;
2089
2090         /* link connect/disconnect event occurred */
2091         status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_AUTO_NEG_VENDOR_TX_ALARM2,
2092                                       IXGBE_MDIO_AUTO_NEG_DEV_TYPE, &reg);
2093
2094         if (status != IXGBE_SUCCESS)
2095                 return status;
2096
2097         /* Indicate LSC */
2098         if (reg & IXGBE_MDIO_AUTO_NEG_VEN_LSC)
2099                 *lsc = true;
2100
2101         return IXGBE_SUCCESS;
2102 }
2103
2104 /**
2105  * ixgbe_enable_lasi_ext_t_x550em - Enable external Base T PHY interrupts
2106  * @hw: pointer to hardware structure
2107  *
2108  * Enable link status change and temperature failure alarm for the external
2109  * Base T PHY
2110  *
2111  * Returns PHY access status
2112  */
2113 STATIC s32 ixgbe_enable_lasi_ext_t_x550em(struct ixgbe_hw *hw)
2114 {
2115         u32 status;
2116         u16 reg;
2117         bool lsc;
2118
2119         /* Clear interrupt flags */
2120         status = ixgbe_get_lasi_ext_t_x550em(hw, &lsc);
2121
2122         /* Enable link status change alarm */
2123
2124         /* Enable the LASI interrupts on X552 devices to receive notifications
2125          * of the link configurations of the external PHY and correspondingly
2126          * support the configuration of the internal iXFI link, since iXFI does
2127          * not support auto-negotiation. This is not required for X553 devices
2128          * having KR support, which performs auto-negotiations and which is used
2129          * as the internal link to the external PHY. Hence adding a check here
2130          * to avoid enabling LASI interrupts for X553 devices.
2131          */
2132         if (hw->mac.type != ixgbe_mac_X550EM_a) {
2133                 status = hw->phy.ops.read_reg(hw,
2134                                         IXGBE_MDIO_PMA_TX_VEN_LASI_INT_MASK,
2135                                         IXGBE_MDIO_AUTO_NEG_DEV_TYPE, &reg);
2136
2137                 if (status != IXGBE_SUCCESS)
2138                         return status;
2139
2140                 reg |= IXGBE_MDIO_PMA_TX_VEN_LASI_INT_EN;
2141
2142                 status = hw->phy.ops.write_reg(hw,
2143                                         IXGBE_MDIO_PMA_TX_VEN_LASI_INT_MASK,
2144                                         IXGBE_MDIO_AUTO_NEG_DEV_TYPE, reg);
2145
2146                 if (status != IXGBE_SUCCESS)
2147                         return status;
2148         }
2149
2150         /* Enable high temperature failure and global fault alarms */
2151         status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_GLOBAL_INT_MASK,
2152                                       IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE,
2153                                       &reg);
2154
2155         if (status != IXGBE_SUCCESS)
2156                 return status;
2157
2158         reg |= (IXGBE_MDIO_GLOBAL_INT_HI_TEMP_EN |
2159                 IXGBE_MDIO_GLOBAL_INT_DEV_FAULT_EN);
2160
2161         status = hw->phy.ops.write_reg(hw, IXGBE_MDIO_GLOBAL_INT_MASK,
2162                                        IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE,
2163                                        reg);
2164
2165         if (status != IXGBE_SUCCESS)
2166                 return status;
2167
2168         /* Enable vendor Auto-Neg alarm and Global Interrupt Mask 1 alarm */
2169         status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_GLOBAL_INT_CHIP_VEN_MASK,
2170                                       IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE,
2171                                       &reg);
2172
2173         if (status != IXGBE_SUCCESS)
2174                 return status;
2175
2176         reg |= (IXGBE_MDIO_GLOBAL_AN_VEN_ALM_INT_EN |
2177                 IXGBE_MDIO_GLOBAL_ALARM_1_INT);
2178
2179         status = hw->phy.ops.write_reg(hw, IXGBE_MDIO_GLOBAL_INT_CHIP_VEN_MASK,
2180                                        IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE,
2181                                        reg);
2182
2183         if (status != IXGBE_SUCCESS)
2184                 return status;
2185
2186         /* Enable chip-wide vendor alarm */
2187         status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_GLOBAL_INT_CHIP_STD_MASK,
2188                                       IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE,
2189                                       &reg);
2190
2191         if (status != IXGBE_SUCCESS)
2192                 return status;
2193
2194         reg |= IXGBE_MDIO_GLOBAL_VEN_ALM_INT_EN;
2195
2196         status = hw->phy.ops.write_reg(hw, IXGBE_MDIO_GLOBAL_INT_CHIP_STD_MASK,
2197                                        IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE,
2198                                        reg);
2199
2200         return status;
2201 }
2202
2203 /**
2204  *  ixgbe_setup_kr_speed_x550em - Configure the KR PHY for link speed.
2205  *  @hw: pointer to hardware structure
2206  *  @speed: link speed
2207  *
2208  *  Configures the integrated KR PHY.
2209  **/
2210 STATIC s32 ixgbe_setup_kr_speed_x550em(struct ixgbe_hw *hw,
2211                                        ixgbe_link_speed speed)
2212 {
2213         s32 status;
2214         u32 reg_val;
2215
2216         status = hw->mac.ops.read_iosf_sb_reg(hw,
2217                                         IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
2218                                         IXGBE_SB_IOSF_TARGET_KR_PHY, &reg_val);
2219         if (status)
2220                 return status;
2221
2222         reg_val |= IXGBE_KRM_LINK_CTRL_1_TETH_AN_ENABLE;
2223         reg_val &= ~(IXGBE_KRM_LINK_CTRL_1_TETH_AN_CAP_KR |
2224                      IXGBE_KRM_LINK_CTRL_1_TETH_AN_CAP_KX);
2225
2226         /* Advertise 10G support. */
2227         if (speed & IXGBE_LINK_SPEED_10GB_FULL)
2228                 reg_val |= IXGBE_KRM_LINK_CTRL_1_TETH_AN_CAP_KR;
2229
2230         /* Advertise 1G support. */
2231         if (speed & IXGBE_LINK_SPEED_1GB_FULL)
2232                 reg_val |= IXGBE_KRM_LINK_CTRL_1_TETH_AN_CAP_KX;
2233
2234         status = hw->mac.ops.write_iosf_sb_reg(hw,
2235                                         IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
2236                                         IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
2237
2238         if (hw->mac.type == ixgbe_mac_X550EM_a) {
2239                 /* Set lane mode  to KR auto negotiation */
2240                 status = hw->mac.ops.read_iosf_sb_reg(hw,
2241                                     IXGBE_KRM_PMD_FLX_MASK_ST20(hw->bus.lan_id),
2242                                     IXGBE_SB_IOSF_TARGET_KR_PHY, &reg_val);
2243
2244                 if (status)
2245                         return status;
2246
2247                 reg_val &= ~IXGBE_KRM_PMD_FLX_MASK_ST20_SPEED_MASK;
2248                 reg_val |= IXGBE_KRM_PMD_FLX_MASK_ST20_SPEED_AN;
2249                 reg_val |= IXGBE_KRM_PMD_FLX_MASK_ST20_AN_EN;
2250                 reg_val &= ~IXGBE_KRM_PMD_FLX_MASK_ST20_AN37_EN;
2251                 reg_val &= ~IXGBE_KRM_PMD_FLX_MASK_ST20_SGMII_EN;
2252
2253                 status = hw->mac.ops.write_iosf_sb_reg(hw,
2254                                     IXGBE_KRM_PMD_FLX_MASK_ST20(hw->bus.lan_id),
2255                                     IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
2256         }
2257
2258         return ixgbe_restart_an_internal_phy_x550em(hw);
2259 }
2260
2261 /**
2262  * ixgbe_reset_phy_fw - Reset firmware-controlled PHYs
2263  * @hw: pointer to hardware structure
2264  */
2265 static s32 ixgbe_reset_phy_fw(struct ixgbe_hw *hw)
2266 {
2267         u32 store[FW_PHY_ACT_DATA_COUNT] = { 0 };
2268         s32 rc;
2269
2270         if (hw->phy.reset_disable || ixgbe_check_reset_blocked(hw))
2271                 return IXGBE_SUCCESS;
2272
2273         rc = ixgbe_fw_phy_activity(hw, FW_PHY_ACT_PHY_SW_RESET, &store);
2274         if (rc)
2275                 return rc;
2276         memset(store, 0, sizeof(store));
2277
2278         rc = ixgbe_fw_phy_activity(hw, FW_PHY_ACT_INIT_PHY, &store);
2279         if (rc)
2280                 return rc;
2281
2282         return ixgbe_setup_fw_link(hw);
2283 }
2284
2285 /**
2286  * ixgbe_check_overtemp_fw - Check firmware-controlled PHYs for overtemp
2287  * @hw: pointer to hardware structure
2288  */
2289 static s32 ixgbe_check_overtemp_fw(struct ixgbe_hw *hw)
2290 {
2291         u32 store[FW_PHY_ACT_DATA_COUNT] = { 0 };
2292         s32 rc;
2293
2294         rc = ixgbe_fw_phy_activity(hw, FW_PHY_ACT_GET_LINK_INFO, &store);
2295         if (rc)
2296                 return rc;
2297
2298         if (store[0] & FW_PHY_ACT_GET_LINK_INFO_TEMP) {
2299                 ixgbe_shutdown_fw_phy(hw);
2300                 return IXGBE_ERR_OVERTEMP;
2301         }
2302         return IXGBE_SUCCESS;
2303 }
2304
2305 /**
2306  *  ixgbe_read_mng_if_sel_x550em - Read NW_MNG_IF_SEL register
2307  *  @hw: pointer to hardware structure
2308  *
2309  *  Read NW_MNG_IF_SEL register and save field values, and check for valid field
2310  *  values.
2311  **/
2312 STATIC s32 ixgbe_read_mng_if_sel_x550em(struct ixgbe_hw *hw)
2313 {
2314         /* Save NW management interface connected on board. This is used
2315          * to determine internal PHY mode.
2316          */
2317         hw->phy.nw_mng_if_sel = IXGBE_READ_REG(hw, IXGBE_NW_MNG_IF_SEL);
2318
2319         /* If X552 (X550EM_a) and MDIO is connected to external PHY, then set
2320          * PHY address. This register field was has only been used for X552.
2321          */
2322         if (hw->mac.type == ixgbe_mac_X550EM_a &&
2323             hw->phy.nw_mng_if_sel & IXGBE_NW_MNG_IF_SEL_MDIO_ACT) {
2324                 hw->phy.addr = (hw->phy.nw_mng_if_sel &
2325                                 IXGBE_NW_MNG_IF_SEL_MDIO_PHY_ADD) >>
2326                                IXGBE_NW_MNG_IF_SEL_MDIO_PHY_ADD_SHIFT;
2327         }
2328
2329         return IXGBE_SUCCESS;
2330 }
2331
2332 /**
2333  *  ixgbe_init_phy_ops_X550em - PHY/SFP specific init
2334  *  @hw: pointer to hardware structure
2335  *
2336  *  Initialize any function pointers that were not able to be
2337  *  set during init_shared_code because the PHY/SFP type was
2338  *  not known.  Perform the SFP init if necessary.
2339  */
2340 s32 ixgbe_init_phy_ops_X550em(struct ixgbe_hw *hw)
2341 {
2342         struct ixgbe_phy_info *phy = &hw->phy;
2343         s32 ret_val;
2344
2345         DEBUGFUNC("ixgbe_init_phy_ops_X550em");
2346
2347         hw->mac.ops.set_lan_id(hw);
2348         ixgbe_read_mng_if_sel_x550em(hw);
2349
2350         if (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) {
2351                 phy->phy_semaphore_mask = IXGBE_GSSR_SHARED_I2C_SM;
2352                 ixgbe_setup_mux_ctl(hw);
2353                 phy->ops.identify_sfp = ixgbe_identify_sfp_module_X550em;
2354         }
2355
2356         switch (hw->device_id) {
2357         case IXGBE_DEV_ID_X550EM_A_1G_T:
2358         case IXGBE_DEV_ID_X550EM_A_1G_T_L:
2359                 phy->ops.read_reg_mdi = ixgbe_read_phy_reg_mdi_22;
2360                 phy->ops.write_reg_mdi = ixgbe_write_phy_reg_mdi_22;
2361                 hw->phy.ops.read_reg = ixgbe_read_phy_reg_x550a;
2362                 hw->phy.ops.write_reg = ixgbe_write_phy_reg_x550a;
2363                 phy->ops.check_overtemp = ixgbe_check_overtemp_fw;
2364                 if (hw->bus.lan_id)
2365                         hw->phy.phy_semaphore_mask |= IXGBE_GSSR_PHY1_SM;
2366                 else
2367                         hw->phy.phy_semaphore_mask |= IXGBE_GSSR_PHY0_SM;
2368
2369                 break;
2370         case IXGBE_DEV_ID_X550EM_A_10G_T:
2371         case IXGBE_DEV_ID_X550EM_A_SFP:
2372                 hw->phy.ops.read_reg = ixgbe_read_phy_reg_x550a;
2373                 hw->phy.ops.write_reg = ixgbe_write_phy_reg_x550a;
2374                 if (hw->bus.lan_id)
2375                         hw->phy.phy_semaphore_mask |= IXGBE_GSSR_PHY1_SM;
2376                 else
2377                         hw->phy.phy_semaphore_mask |= IXGBE_GSSR_PHY0_SM;
2378                 break;
2379         case IXGBE_DEV_ID_X550EM_X_SFP:
2380                 /* set up for CS4227 usage */
2381                 hw->phy.phy_semaphore_mask = IXGBE_GSSR_SHARED_I2C_SM;
2382                 break;
2383         case IXGBE_DEV_ID_X550EM_X_1G_T:
2384                 phy->ops.read_reg_mdi = ixgbe_read_phy_reg_mdi_22;
2385                 phy->ops.write_reg_mdi = ixgbe_write_phy_reg_mdi_22;
2386                 break;
2387         default:
2388                 break;
2389         }
2390
2391         /* Identify the PHY or SFP module */
2392         ret_val = phy->ops.identify(hw);
2393         if (ret_val == IXGBE_ERR_SFP_NOT_SUPPORTED ||
2394             ret_val == IXGBE_ERR_PHY_ADDR_INVALID)
2395                 return ret_val;
2396
2397         /* Setup function pointers based on detected hardware */
2398         ixgbe_init_mac_link_ops_X550em(hw);
2399         if (phy->sfp_type != ixgbe_sfp_type_unknown)
2400                 phy->ops.reset = NULL;
2401
2402         /* Set functions pointers based on phy type */
2403         switch (hw->phy.type) {
2404         case ixgbe_phy_x550em_kx4:
2405                 phy->ops.setup_link = NULL;
2406                 phy->ops.read_reg = ixgbe_read_phy_reg_x550em;
2407                 phy->ops.write_reg = ixgbe_write_phy_reg_x550em;
2408                 break;
2409         case ixgbe_phy_x550em_kr:
2410                 phy->ops.setup_link = ixgbe_setup_kr_x550em;
2411                 phy->ops.read_reg = ixgbe_read_phy_reg_x550em;
2412                 phy->ops.write_reg = ixgbe_write_phy_reg_x550em;
2413                 break;
2414         case ixgbe_phy_ext_1g_t:
2415                 /* link is managed by FW */
2416                 phy->ops.setup_link = NULL;
2417                 break;
2418         case ixgbe_phy_x550em_xfi:
2419                 /* link is managed by HW */
2420                 phy->ops.setup_link = NULL;
2421                 phy->ops.read_reg = ixgbe_read_phy_reg_x550em;
2422                 phy->ops.write_reg = ixgbe_write_phy_reg_x550em;
2423                 break;
2424         case ixgbe_phy_x550em_ext_t:
2425                 /* If internal link mode is XFI, then setup iXFI internal link,
2426                  * else setup KR now.
2427                  */
2428                 phy->ops.setup_internal_link =
2429                                               ixgbe_setup_internal_phy_t_x550em;
2430
2431                 /* setup SW LPLU only for first revision of X550EM_x */
2432                 if ((hw->mac.type == ixgbe_mac_X550EM_x) &&
2433                     !(IXGBE_FUSES0_REV_MASK &
2434                       IXGBE_READ_REG(hw, IXGBE_FUSES0_GROUP(0))))
2435                         phy->ops.enter_lplu = ixgbe_enter_lplu_t_x550em;
2436
2437                 phy->ops.handle_lasi = ixgbe_handle_lasi_ext_t_x550em;
2438                 phy->ops.reset = ixgbe_reset_phy_t_X550em;
2439                 break;
2440         case ixgbe_phy_sgmii:
2441                 phy->ops.setup_link = NULL;
2442                 break;
2443         case ixgbe_phy_fw:
2444                 phy->ops.setup_link = ixgbe_setup_fw_link;
2445                 phy->ops.reset = ixgbe_reset_phy_fw;
2446                 break;
2447         default:
2448                 break;
2449         }
2450         return ret_val;
2451 }
2452
2453 /**
2454  * ixgbe_set_mdio_speed - Set MDIO clock speed
2455  *  @hw: pointer to hardware structure
2456  */
2457 STATIC void ixgbe_set_mdio_speed(struct ixgbe_hw *hw)
2458 {
2459         u32 hlreg0;
2460
2461         switch (hw->device_id) {
2462         case IXGBE_DEV_ID_X550EM_X_10G_T:
2463         case IXGBE_DEV_ID_X550EM_A_SGMII:
2464         case IXGBE_DEV_ID_X550EM_A_SGMII_L:
2465         case IXGBE_DEV_ID_X550EM_A_10G_T:
2466         case IXGBE_DEV_ID_X550EM_A_SFP:
2467         case IXGBE_DEV_ID_X550EM_A_QSFP:
2468                 /* Config MDIO clock speed before the first MDIO PHY access */
2469                 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
2470                 hlreg0 &= ~IXGBE_HLREG0_MDCSPD;
2471                 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
2472                 break;
2473         case IXGBE_DEV_ID_X550EM_A_1G_T:
2474         case IXGBE_DEV_ID_X550EM_A_1G_T_L:
2475                 /* Select fast MDIO clock speed for these devices */
2476                 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
2477                 hlreg0 |= IXGBE_HLREG0_MDCSPD;
2478                 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
2479                 break;
2480         default:
2481                 break;
2482         }
2483 }
2484
2485 /**
2486  *  ixgbe_reset_hw_X550em - Perform hardware reset
2487  *  @hw: pointer to hardware structure
2488  *
2489  *  Resets the hardware by resetting the transmit and receive units, masks
2490  *  and clears all interrupts, perform a PHY reset, and perform a link (MAC)
2491  *  reset.
2492  */
2493 s32 ixgbe_reset_hw_X550em(struct ixgbe_hw *hw)
2494 {
2495         ixgbe_link_speed link_speed;
2496         s32 status;
2497         u32 ctrl = 0;
2498         u32 i;
2499         bool link_up = false;
2500
2501         DEBUGFUNC("ixgbe_reset_hw_X550em");
2502
2503         /* Call adapter stop to disable Tx/Rx and clear interrupts */
2504         status = hw->mac.ops.stop_adapter(hw);
2505         if (status != IXGBE_SUCCESS) {
2506                 DEBUGOUT1("Failed to stop adapter, STATUS = %d\n", status);
2507                 return status;
2508         }
2509         /* flush pending Tx transactions */
2510         ixgbe_clear_tx_pending(hw);
2511
2512         ixgbe_set_mdio_speed(hw);
2513
2514         /* PHY ops must be identified and initialized prior to reset */
2515         status = hw->phy.ops.init(hw);
2516
2517         if (status)
2518                 DEBUGOUT1("Failed to initialize PHY ops, STATUS = %d\n",
2519                           status);
2520
2521         if (status == IXGBE_ERR_SFP_NOT_SUPPORTED) {
2522                 DEBUGOUT("Returning from reset HW due to PHY init failure\n");
2523                 return status;
2524         }
2525
2526         /* start the external PHY */
2527         if (hw->phy.type == ixgbe_phy_x550em_ext_t) {
2528                 status = ixgbe_init_ext_t_x550em(hw);
2529                 if (status) {
2530                         DEBUGOUT1("Failed to start the external PHY, STATUS = %d\n",
2531                                   status);
2532                         return status;
2533                 }
2534         }
2535
2536         /* Setup SFP module if there is one present. */
2537         if (hw->phy.sfp_setup_needed) {
2538                 status = hw->mac.ops.setup_sfp(hw);
2539                 hw->phy.sfp_setup_needed = false;
2540         }
2541
2542         if (status == IXGBE_ERR_SFP_NOT_SUPPORTED)
2543                 return status;
2544
2545         /* Reset PHY */
2546         if (!hw->phy.reset_disable && hw->phy.ops.reset) {
2547                 if (hw->phy.ops.reset(hw) == IXGBE_ERR_OVERTEMP)
2548                         return IXGBE_ERR_OVERTEMP;
2549         }
2550
2551 mac_reset_top:
2552         /* Issue global reset to the MAC.  Needs to be SW reset if link is up.
2553          * If link reset is used when link is up, it might reset the PHY when
2554          * mng is using it.  If link is down or the flag to force full link
2555          * reset is set, then perform link reset.
2556          */
2557         ctrl = IXGBE_CTRL_LNK_RST;
2558         if (!hw->force_full_reset) {
2559                 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
2560                 if (link_up)
2561                         ctrl = IXGBE_CTRL_RST;
2562         }
2563
2564         ctrl |= IXGBE_READ_REG(hw, IXGBE_CTRL);
2565         IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
2566         IXGBE_WRITE_FLUSH(hw);
2567
2568         /* Poll for reset bit to self-clear meaning reset is complete */
2569         for (i = 0; i < 10; i++) {
2570                 usec_delay(1);
2571                 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
2572                 if (!(ctrl & IXGBE_CTRL_RST_MASK))
2573                         break;
2574         }
2575
2576         if (ctrl & IXGBE_CTRL_RST_MASK) {
2577                 status = IXGBE_ERR_RESET_FAILED;
2578                 DEBUGOUT("Reset polling failed to complete.\n");
2579         }
2580
2581         msec_delay(50);
2582
2583         /* Double resets are required for recovery from certain error
2584          * conditions.  Between resets, it is necessary to stall to
2585          * allow time for any pending HW events to complete.
2586          */
2587         if (hw->mac.flags & IXGBE_FLAGS_DOUBLE_RESET_REQUIRED) {
2588                 hw->mac.flags &= ~IXGBE_FLAGS_DOUBLE_RESET_REQUIRED;
2589                 goto mac_reset_top;
2590         }
2591
2592         /* Store the permanent mac address */
2593         hw->mac.ops.get_mac_addr(hw, hw->mac.perm_addr);
2594
2595         /* Store MAC address from RAR0, clear receive address registers, and
2596          * clear the multicast table.  Also reset num_rar_entries to 128,
2597          * since we modify this value when programming the SAN MAC address.
2598          */
2599         hw->mac.num_rar_entries = 128;
2600         hw->mac.ops.init_rx_addrs(hw);
2601
2602         ixgbe_set_mdio_speed(hw);
2603
2604         if (hw->device_id == IXGBE_DEV_ID_X550EM_X_SFP)
2605                 ixgbe_setup_mux_ctl(hw);
2606
2607         if (status != IXGBE_SUCCESS)
2608                 DEBUGOUT1("Reset HW failed, STATUS = %d\n", status);
2609
2610         return status;
2611 }
2612
2613 /**
2614  * ixgbe_init_ext_t_x550em - Start (unstall) the external Base T PHY.
2615  * @hw: pointer to hardware structure
2616  */
2617 s32 ixgbe_init_ext_t_x550em(struct ixgbe_hw *hw)
2618 {
2619         u32 status;
2620         u16 reg;
2621
2622         status = hw->phy.ops.read_reg(hw,
2623                                       IXGBE_MDIO_TX_VENDOR_ALARMS_3,
2624                                       IXGBE_MDIO_PMA_PMD_DEV_TYPE,
2625                                       &reg);
2626
2627         if (status != IXGBE_SUCCESS)
2628                 return status;
2629
2630         /* If PHY FW reset completed bit is set then this is the first
2631          * SW instance after a power on so the PHY FW must be un-stalled.
2632          */
2633         if (reg & IXGBE_MDIO_TX_VENDOR_ALARMS_3_RST_MASK) {
2634                 status = hw->phy.ops.read_reg(hw,
2635                                         IXGBE_MDIO_GLOBAL_RES_PR_10,
2636                                         IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE,
2637                                         &reg);
2638
2639                 if (status != IXGBE_SUCCESS)
2640                         return status;
2641
2642                 reg &= ~IXGBE_MDIO_POWER_UP_STALL;
2643
2644                 status = hw->phy.ops.write_reg(hw,
2645                                         IXGBE_MDIO_GLOBAL_RES_PR_10,
2646                                         IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE,
2647                                         reg);
2648
2649                 if (status != IXGBE_SUCCESS)
2650                         return status;
2651         }
2652
2653         return status;
2654 }
2655
2656 /**
2657  *  ixgbe_setup_kr_x550em - Configure the KR PHY.
2658  *  @hw: pointer to hardware structure
2659  **/
2660 s32 ixgbe_setup_kr_x550em(struct ixgbe_hw *hw)
2661 {
2662         /* leave link alone for 2.5G */
2663         if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_2_5GB_FULL)
2664                 return IXGBE_SUCCESS;
2665
2666         return ixgbe_setup_kr_speed_x550em(hw, hw->phy.autoneg_advertised);
2667 }
2668
2669 /**
2670  *  ixgbe_setup_mac_link_sfp_x550em - Setup internal/external the PHY for SFP
2671  *  @hw: pointer to hardware structure
2672  *
2673  *  Configure the external PHY and the integrated KR PHY for SFP support.
2674  **/
2675 s32 ixgbe_setup_mac_link_sfp_x550em(struct ixgbe_hw *hw,
2676                                     ixgbe_link_speed speed,
2677                                     bool autoneg_wait_to_complete)
2678 {
2679         s32 ret_val;
2680         u16 reg_slice, reg_val;
2681         bool setup_linear = false;
2682         UNREFERENCED_1PARAMETER(autoneg_wait_to_complete);
2683
2684         /* Check if SFP module is supported and linear */
2685         ret_val = ixgbe_supported_sfp_modules_X550em(hw, &setup_linear);
2686
2687         /* If no SFP module present, then return success. Return success since
2688          * there is no reason to configure CS4227 and SFP not present error is
2689          * not excepted in the setup MAC link flow.
2690          */
2691         if (ret_val == IXGBE_ERR_SFP_NOT_PRESENT)
2692                 return IXGBE_SUCCESS;
2693
2694         if (ret_val != IXGBE_SUCCESS)
2695                 return ret_val;
2696
2697         /* Configure internal PHY for KR/KX. */
2698         ixgbe_setup_kr_speed_x550em(hw, speed);
2699
2700         /* Configure CS4227 LINE side to proper mode. */
2701         reg_slice = IXGBE_CS4227_LINE_SPARE24_LSB +
2702                     (hw->bus.lan_id << 12);
2703         if (setup_linear)
2704                 reg_val = (IXGBE_CS4227_EDC_MODE_CX1 << 1) | 0x1;
2705         else
2706                 reg_val = (IXGBE_CS4227_EDC_MODE_SR << 1) | 0x1;
2707         ret_val = hw->link.ops.write_link(hw, hw->link.addr, reg_slice,
2708                                           reg_val);
2709         return ret_val;
2710 }
2711
2712 /**
2713  *  ixgbe_setup_sfi_x550a - Configure the internal PHY for native SFI mode
2714  *  @hw: pointer to hardware structure
2715  *  @speed: the link speed to force
2716  *
2717  *  Configures the integrated PHY for native SFI mode. Used to connect the
2718  *  internal PHY directly to an SFP cage, without autonegotiation.
2719  **/
2720 STATIC s32 ixgbe_setup_sfi_x550a(struct ixgbe_hw *hw, ixgbe_link_speed *speed)
2721 {
2722         struct ixgbe_mac_info *mac = &hw->mac;
2723         s32 status;
2724         u32 reg_val;
2725
2726         /* Disable all AN and force speed to 10G Serial. */
2727         status = mac->ops.read_iosf_sb_reg(hw,
2728                                 IXGBE_KRM_PMD_FLX_MASK_ST20(hw->bus.lan_id),
2729                                 IXGBE_SB_IOSF_TARGET_KR_PHY, &reg_val);
2730         if (status != IXGBE_SUCCESS)
2731                 return status;
2732
2733         reg_val &= ~IXGBE_KRM_PMD_FLX_MASK_ST20_AN_EN;
2734         reg_val &= ~IXGBE_KRM_PMD_FLX_MASK_ST20_AN37_EN;
2735         reg_val &= ~IXGBE_KRM_PMD_FLX_MASK_ST20_SGMII_EN;
2736         reg_val &= ~IXGBE_KRM_PMD_FLX_MASK_ST20_SPEED_MASK;
2737
2738         /* Select forced link speed for internal PHY. */
2739         switch (*speed) {
2740         case IXGBE_LINK_SPEED_10GB_FULL:
2741                 reg_val |= IXGBE_KRM_PMD_FLX_MASK_ST20_SPEED_10G;
2742                 break;
2743         case IXGBE_LINK_SPEED_1GB_FULL:
2744                 reg_val |= IXGBE_KRM_PMD_FLX_MASK_ST20_SPEED_1G;
2745                 break;
2746         default:
2747                 /* Other link speeds are not supported by internal PHY. */
2748                 return IXGBE_ERR_LINK_SETUP;
2749         }
2750
2751         status = mac->ops.write_iosf_sb_reg(hw,
2752                                 IXGBE_KRM_PMD_FLX_MASK_ST20(hw->bus.lan_id),
2753                                 IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
2754
2755         /* Toggle port SW reset by AN reset. */
2756         status = ixgbe_restart_an_internal_phy_x550em(hw);
2757
2758         return status;
2759 }
2760
2761 /**
2762  *  ixgbe_setup_mac_link_sfp_x550a - Setup internal PHY for SFP
2763  *  @hw: pointer to hardware structure
2764  *
2765  *  Configure the the integrated PHY for SFP support.
2766  **/
2767 s32 ixgbe_setup_mac_link_sfp_x550a(struct ixgbe_hw *hw,
2768                                     ixgbe_link_speed speed,
2769                                     bool autoneg_wait_to_complete)
2770 {
2771         s32 ret_val;
2772         u16 reg_phy_ext;
2773         bool setup_linear = false;
2774         u32 reg_slice, reg_phy_int, slice_offset;
2775
2776         UNREFERENCED_1PARAMETER(autoneg_wait_to_complete);
2777
2778         /* Check if SFP module is supported and linear */
2779         ret_val = ixgbe_supported_sfp_modules_X550em(hw, &setup_linear);
2780
2781         /* If no SFP module present, then return success. Return success since
2782          * SFP not present error is not excepted in the setup MAC link flow.
2783          */
2784         if (ret_val == IXGBE_ERR_SFP_NOT_PRESENT)
2785                 return IXGBE_SUCCESS;
2786
2787         if (ret_val != IXGBE_SUCCESS)
2788                 return ret_val;
2789
2790         if (hw->device_id == IXGBE_DEV_ID_X550EM_A_SFP_N) {
2791                 /* Configure internal PHY for native SFI based on module type */
2792                 ret_val = hw->mac.ops.read_iosf_sb_reg(hw,
2793                                    IXGBE_KRM_PMD_FLX_MASK_ST20(hw->bus.lan_id),
2794                                    IXGBE_SB_IOSF_TARGET_KR_PHY, &reg_phy_int);
2795
2796                 if (ret_val != IXGBE_SUCCESS)
2797                         return ret_val;
2798
2799                 reg_phy_int &= IXGBE_KRM_PMD_FLX_MASK_ST20_SFI_10G_DA;
2800                 if (!setup_linear)
2801                         reg_phy_int |= IXGBE_KRM_PMD_FLX_MASK_ST20_SFI_10G_SR;
2802
2803                 ret_val = hw->mac.ops.write_iosf_sb_reg(hw,
2804                                    IXGBE_KRM_PMD_FLX_MASK_ST20(hw->bus.lan_id),
2805                                    IXGBE_SB_IOSF_TARGET_KR_PHY, reg_phy_int);
2806
2807                 if (ret_val != IXGBE_SUCCESS)
2808                         return ret_val;
2809
2810                 /* Setup SFI internal link. */
2811                 ret_val = ixgbe_setup_sfi_x550a(hw, &speed);
2812         } else {
2813                 /* Configure internal PHY for KR/KX. */
2814                 ixgbe_setup_kr_speed_x550em(hw, speed);
2815
2816                 if (hw->phy.addr == 0x0 || hw->phy.addr == 0xFFFF) {
2817                         /* Find Address */
2818                         DEBUGOUT("Invalid NW_MNG_IF_SEL.MDIO_PHY_ADD value\n");
2819                         return IXGBE_ERR_PHY_ADDR_INVALID;
2820                 }
2821
2822                 /* Get external PHY SKU id */
2823                 ret_val = hw->phy.ops.read_reg(hw, IXGBE_CS4227_EFUSE_PDF_SKU,
2824                                         IXGBE_MDIO_ZERO_DEV_TYPE, &reg_phy_ext);
2825
2826                 if (ret_val != IXGBE_SUCCESS)
2827                         return ret_val;
2828
2829                 /* When configuring quad port CS4223, the MAC instance is part
2830                  * of the slice offset.
2831                  */
2832                 if (reg_phy_ext == IXGBE_CS4223_SKU_ID)
2833                         slice_offset = (hw->bus.lan_id +
2834                                         (hw->bus.instance_id << 1)) << 12;
2835                 else
2836                         slice_offset = hw->bus.lan_id << 12;
2837
2838                 /* Configure CS4227/CS4223 LINE side to proper mode. */
2839                 reg_slice = IXGBE_CS4227_LINE_SPARE24_LSB + slice_offset;
2840
2841                 ret_val = hw->phy.ops.read_reg(hw, reg_slice,
2842                                         IXGBE_MDIO_ZERO_DEV_TYPE, &reg_phy_ext);
2843
2844                 if (ret_val != IXGBE_SUCCESS)
2845                         return ret_val;
2846
2847                 reg_phy_ext &= ~((IXGBE_CS4227_EDC_MODE_CX1 << 1) |
2848                                  (IXGBE_CS4227_EDC_MODE_SR << 1));
2849
2850                 if (setup_linear)
2851                         reg_phy_ext = (IXGBE_CS4227_EDC_MODE_CX1 << 1) | 0x1;
2852                 else
2853                         reg_phy_ext = (IXGBE_CS4227_EDC_MODE_SR << 1) | 0x1;
2854                 ret_val = hw->phy.ops.write_reg(hw, reg_slice,
2855                                          IXGBE_MDIO_ZERO_DEV_TYPE, reg_phy_ext);
2856
2857                 /* Flush previous write with a read */
2858                 ret_val = hw->phy.ops.read_reg(hw, reg_slice,
2859                                         IXGBE_MDIO_ZERO_DEV_TYPE, &reg_phy_ext);
2860         }
2861         return ret_val;
2862 }
2863
2864 /**
2865  *  ixgbe_setup_ixfi_x550em_x - MAC specific iXFI configuration
2866  *  @hw: pointer to hardware structure
2867  *
2868  *  iXfI configuration needed for ixgbe_mac_X550EM_x devices.
2869  **/
2870 STATIC s32 ixgbe_setup_ixfi_x550em_x(struct ixgbe_hw *hw)
2871 {
2872         struct ixgbe_mac_info *mac = &hw->mac;
2873         s32 status;
2874         u32 reg_val;
2875
2876         /* Disable training protocol FSM. */
2877         status = mac->ops.read_iosf_sb_reg(hw,
2878                                 IXGBE_KRM_RX_TRN_LINKUP_CTRL(hw->bus.lan_id),
2879                                 IXGBE_SB_IOSF_TARGET_KR_PHY, &reg_val);
2880         if (status != IXGBE_SUCCESS)
2881                 return status;
2882         reg_val |= IXGBE_KRM_RX_TRN_LINKUP_CTRL_CONV_WO_PROTOCOL;
2883         status = mac->ops.write_iosf_sb_reg(hw,
2884                                 IXGBE_KRM_RX_TRN_LINKUP_CTRL(hw->bus.lan_id),
2885                                 IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
2886         if (status != IXGBE_SUCCESS)
2887                 return status;
2888
2889         /* Disable Flex from training TXFFE. */
2890         status = mac->ops.read_iosf_sb_reg(hw,
2891                                 IXGBE_KRM_DSP_TXFFE_STATE_4(hw->bus.lan_id),
2892                                 IXGBE_SB_IOSF_TARGET_KR_PHY, &reg_val);
2893         if (status != IXGBE_SUCCESS)
2894                 return status;
2895         reg_val &= ~IXGBE_KRM_DSP_TXFFE_STATE_C0_EN;
2896         reg_val &= ~IXGBE_KRM_DSP_TXFFE_STATE_CP1_CN1_EN;
2897         reg_val &= ~IXGBE_KRM_DSP_TXFFE_STATE_CO_ADAPT_EN;
2898         status = mac->ops.write_iosf_sb_reg(hw,
2899                                 IXGBE_KRM_DSP_TXFFE_STATE_4(hw->bus.lan_id),
2900                                 IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
2901         if (status != IXGBE_SUCCESS)
2902                 return status;
2903         status = mac->ops.read_iosf_sb_reg(hw,
2904                                 IXGBE_KRM_DSP_TXFFE_STATE_5(hw->bus.lan_id),
2905                                 IXGBE_SB_IOSF_TARGET_KR_PHY, &reg_val);
2906         if (status != IXGBE_SUCCESS)
2907                 return status;
2908         reg_val &= ~IXGBE_KRM_DSP_TXFFE_STATE_C0_EN;
2909         reg_val &= ~IXGBE_KRM_DSP_TXFFE_STATE_CP1_CN1_EN;
2910         reg_val &= ~IXGBE_KRM_DSP_TXFFE_STATE_CO_ADAPT_EN;
2911         status = mac->ops.write_iosf_sb_reg(hw,
2912                                 IXGBE_KRM_DSP_TXFFE_STATE_5(hw->bus.lan_id),
2913                                 IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
2914         if (status != IXGBE_SUCCESS)
2915                 return status;
2916
2917         /* Enable override for coefficients. */
2918         status = mac->ops.read_iosf_sb_reg(hw,
2919                                 IXGBE_KRM_TX_COEFF_CTRL_1(hw->bus.lan_id),
2920                                 IXGBE_SB_IOSF_TARGET_KR_PHY, &reg_val);
2921         if (status != IXGBE_SUCCESS)
2922                 return status;
2923         reg_val |= IXGBE_KRM_TX_COEFF_CTRL_1_OVRRD_EN;
2924         reg_val |= IXGBE_KRM_TX_COEFF_CTRL_1_CZERO_EN;
2925         reg_val |= IXGBE_KRM_TX_COEFF_CTRL_1_CPLUS1_OVRRD_EN;
2926         reg_val |= IXGBE_KRM_TX_COEFF_CTRL_1_CMINUS1_OVRRD_EN;
2927         status = mac->ops.write_iosf_sb_reg(hw,
2928                                 IXGBE_KRM_TX_COEFF_CTRL_1(hw->bus.lan_id),
2929                                 IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
2930         return status;
2931 }
2932
2933 /**
2934  *  ixgbe_setup_ixfi_x550em - Configure the KR PHY for iXFI mode.
2935  *  @hw: pointer to hardware structure
2936  *  @speed: the link speed to force
2937  *
2938  *  Configures the integrated KR PHY to use iXFI mode. Used to connect an
2939  *  internal and external PHY at a specific speed, without autonegotiation.
2940  **/
2941 STATIC s32 ixgbe_setup_ixfi_x550em(struct ixgbe_hw *hw, ixgbe_link_speed *speed)
2942 {
2943         struct ixgbe_mac_info *mac = &hw->mac;
2944         s32 status;
2945         u32 reg_val;
2946
2947         /* iXFI is only supported with X552 */
2948         if (mac->type != ixgbe_mac_X550EM_x)
2949                 return IXGBE_ERR_LINK_SETUP;
2950
2951         /* Disable AN and force speed to 10G Serial. */
2952         status = mac->ops.read_iosf_sb_reg(hw,
2953                                         IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
2954                                         IXGBE_SB_IOSF_TARGET_KR_PHY, &reg_val);
2955         if (status != IXGBE_SUCCESS)
2956                 return status;
2957
2958         reg_val &= ~IXGBE_KRM_LINK_CTRL_1_TETH_AN_ENABLE;
2959         reg_val &= ~IXGBE_KRM_LINK_CTRL_1_TETH_FORCE_SPEED_MASK;
2960
2961         /* Select forced link speed for internal PHY. */
2962         switch (*speed) {
2963         case IXGBE_LINK_SPEED_10GB_FULL:
2964                 reg_val |= IXGBE_KRM_LINK_CTRL_1_TETH_FORCE_SPEED_10G;
2965                 break;
2966         case IXGBE_LINK_SPEED_1GB_FULL:
2967                 reg_val |= IXGBE_KRM_LINK_CTRL_1_TETH_FORCE_SPEED_1G;
2968                 break;
2969         default:
2970                 /* Other link speeds are not supported by internal KR PHY. */
2971                 return IXGBE_ERR_LINK_SETUP;
2972         }
2973
2974         status = mac->ops.write_iosf_sb_reg(hw,
2975                                         IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
2976                                         IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
2977         if (status != IXGBE_SUCCESS)
2978                 return status;
2979
2980         /* Additional configuration needed for x550em_x */
2981         if (hw->mac.type == ixgbe_mac_X550EM_x) {
2982                 status = ixgbe_setup_ixfi_x550em_x(hw);
2983                 if (status != IXGBE_SUCCESS)
2984                         return status;
2985         }
2986
2987         /* Toggle port SW reset by AN reset. */
2988         status = ixgbe_restart_an_internal_phy_x550em(hw);
2989
2990         return status;
2991 }
2992
2993 /**
2994  * ixgbe_ext_phy_t_x550em_get_link - Get ext phy link status
2995  * @hw: address of hardware structure
2996  * @link_up: address of boolean to indicate link status
2997  *
2998  * Returns error code if unable to get link status.
2999  */
3000 STATIC s32 ixgbe_ext_phy_t_x550em_get_link(struct ixgbe_hw *hw, bool *link_up)
3001 {
3002         u32 ret;
3003         u16 autoneg_status;
3004
3005         *link_up = false;
3006
3007         /* read this twice back to back to indicate current status */
3008         ret = hw->phy.ops.read_reg(hw, IXGBE_MDIO_AUTO_NEG_STATUS,
3009                                    IXGBE_MDIO_AUTO_NEG_DEV_TYPE,
3010                                    &autoneg_status);
3011         if (ret != IXGBE_SUCCESS)
3012                 return ret;
3013
3014         ret = hw->phy.ops.read_reg(hw, IXGBE_MDIO_AUTO_NEG_STATUS,
3015                                    IXGBE_MDIO_AUTO_NEG_DEV_TYPE,
3016                                    &autoneg_status);
3017         if (ret != IXGBE_SUCCESS)
3018                 return ret;
3019
3020         *link_up = !!(autoneg_status & IXGBE_MDIO_AUTO_NEG_LINK_STATUS);
3021
3022         return IXGBE_SUCCESS;
3023 }
3024
3025 /**
3026  * ixgbe_setup_internal_phy_t_x550em - Configure KR PHY to X557 link
3027  * @hw: point to hardware structure
3028  *
3029  * Configures the link between the integrated KR PHY and the external X557 PHY
3030  * The driver will call this function when it gets a link status change
3031  * interrupt from the X557 PHY. This function configures the link speed
3032  * between the PHYs to match the link speed of the BASE-T link.
3033  *
3034  * A return of a non-zero value indicates an error, and the base driver should
3035  * not report link up.
3036  */
3037 s32 ixgbe_setup_internal_phy_t_x550em(struct ixgbe_hw *hw)
3038 {
3039         ixgbe_link_speed force_speed;
3040         bool link_up;
3041         u32 status;
3042         u16 speed;
3043
3044         if (hw->mac.ops.get_media_type(hw) != ixgbe_media_type_copper)
3045                 return IXGBE_ERR_CONFIG;
3046
3047         if (hw->mac.type == ixgbe_mac_X550EM_x &&
3048             !(hw->phy.nw_mng_if_sel & IXGBE_NW_MNG_IF_SEL_INT_PHY_MODE)) {
3049                 /* If link is down, there is no setup necessary so return  */
3050                 status = ixgbe_ext_phy_t_x550em_get_link(hw, &link_up);
3051                 if (status != IXGBE_SUCCESS)
3052                         return status;
3053
3054                 if (!link_up)
3055                         return IXGBE_SUCCESS;
3056
3057                 status = hw->phy.ops.read_reg(hw,
3058                                               IXGBE_MDIO_AUTO_NEG_VENDOR_STAT,
3059                                               IXGBE_MDIO_AUTO_NEG_DEV_TYPE,
3060                                               &speed);
3061                 if (status != IXGBE_SUCCESS)
3062                         return status;
3063
3064                 /* If link is still down - no setup is required so return */
3065                 status = ixgbe_ext_phy_t_x550em_get_link(hw, &link_up);
3066                 if (status != IXGBE_SUCCESS)
3067                         return status;
3068                 if (!link_up)
3069                         return IXGBE_SUCCESS;
3070
3071                 /* clear everything but the speed and duplex bits */
3072                 speed &= IXGBE_MDIO_AUTO_NEG_VENDOR_STATUS_MASK;
3073
3074                 switch (speed) {
3075                 case IXGBE_MDIO_AUTO_NEG_VENDOR_STATUS_10GB_FULL:
3076                         force_speed = IXGBE_LINK_SPEED_10GB_FULL;
3077                         break;
3078                 case IXGBE_MDIO_AUTO_NEG_VENDOR_STATUS_1GB_FULL:
3079                         force_speed = IXGBE_LINK_SPEED_1GB_FULL;
3080                         break;
3081                 default:
3082                         /* Internal PHY does not support anything else */
3083                         return IXGBE_ERR_INVALID_LINK_SETTINGS;
3084                 }
3085
3086                 return ixgbe_setup_ixfi_x550em(hw, &force_speed);
3087         } else {
3088                 speed = IXGBE_LINK_SPEED_10GB_FULL |
3089                         IXGBE_LINK_SPEED_1GB_FULL;
3090                 return ixgbe_setup_kr_speed_x550em(hw, speed);
3091         }
3092 }
3093
3094 /**
3095  *  ixgbe_setup_phy_loopback_x550em - Configure the KR PHY for loopback.
3096  *  @hw: pointer to hardware structure
3097  *
3098  *  Configures the integrated KR PHY to use internal loopback mode.
3099  **/
3100 s32 ixgbe_setup_phy_loopback_x550em(struct ixgbe_hw *hw)
3101 {
3102         s32 status;
3103         u32 reg_val;
3104
3105         /* Disable AN and force speed to 10G Serial. */
3106         status = hw->mac.ops.read_iosf_sb_reg(hw,
3107                                         IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
3108                                         IXGBE_SB_IOSF_TARGET_KR_PHY, &reg_val);
3109         if (status != IXGBE_SUCCESS)
3110                 return status;
3111         reg_val &= ~IXGBE_KRM_LINK_CTRL_1_TETH_AN_ENABLE;
3112         reg_val &= ~IXGBE_KRM_LINK_CTRL_1_TETH_FORCE_SPEED_MASK;
3113         reg_val |= IXGBE_KRM_LINK_CTRL_1_TETH_FORCE_SPEED_10G;
3114         status = hw->mac.ops.write_iosf_sb_reg(hw,
3115                                         IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
3116                                         IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
3117         if (status != IXGBE_SUCCESS)
3118                 return status;
3119
3120         /* Set near-end loopback clocks. */
3121         status = hw->mac.ops.read_iosf_sb_reg(hw,
3122                                 IXGBE_KRM_PORT_CAR_GEN_CTRL(hw->bus.lan_id),
3123                                 IXGBE_SB_IOSF_TARGET_KR_PHY, &reg_val);
3124         if (status != IXGBE_SUCCESS)
3125                 return status;
3126         reg_val |= IXGBE_KRM_PORT_CAR_GEN_CTRL_NELB_32B;
3127         reg_val |= IXGBE_KRM_PORT_CAR_GEN_CTRL_NELB_KRPCS;
3128         status = hw->mac.ops.write_iosf_sb_reg(hw,
3129                                 IXGBE_KRM_PORT_CAR_GEN_CTRL(hw->bus.lan_id),
3130                                 IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
3131         if (status != IXGBE_SUCCESS)
3132                 return status;
3133
3134         /* Set loopback enable. */
3135         status = hw->mac.ops.read_iosf_sb_reg(hw,
3136                                 IXGBE_KRM_PMD_DFX_BURNIN(hw->bus.lan_id),
3137                                 IXGBE_SB_IOSF_TARGET_KR_PHY, &reg_val);
3138         if (status != IXGBE_SUCCESS)
3139                 return status;
3140         reg_val |= IXGBE_KRM_PMD_DFX_BURNIN_TX_RX_KR_LB_MASK;
3141         status = hw->mac.ops.write_iosf_sb_reg(hw,
3142                                 IXGBE_KRM_PMD_DFX_BURNIN(hw->bus.lan_id),
3143                                 IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
3144         if (status != IXGBE_SUCCESS)
3145                 return status;
3146
3147         /* Training bypass. */
3148         status = hw->mac.ops.read_iosf_sb_reg(hw,
3149                                 IXGBE_KRM_RX_TRN_LINKUP_CTRL(hw->bus.lan_id),
3150                                 IXGBE_SB_IOSF_TARGET_KR_PHY, &reg_val);
3151         if (status != IXGBE_SUCCESS)
3152                 return status;
3153         reg_val |= IXGBE_KRM_RX_TRN_LINKUP_CTRL_PROTOCOL_BYPASS;
3154         status = hw->mac.ops.write_iosf_sb_reg(hw,
3155                                 IXGBE_KRM_RX_TRN_LINKUP_CTRL(hw->bus.lan_id),
3156                                 IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
3157
3158         return status;
3159 }
3160
3161 /**
3162  *  ixgbe_read_ee_hostif_X550 - Read EEPROM word using a host interface command
3163  *  assuming that the semaphore is already obtained.
3164  *  @hw: pointer to hardware structure
3165  *  @offset: offset of  word in the EEPROM to read
3166  *  @data: word read from the EEPROM
3167  *
3168  *  Reads a 16 bit word from the EEPROM using the hostif.
3169  **/
3170 s32 ixgbe_read_ee_hostif_X550(struct ixgbe_hw *hw, u16 offset, u16 *data)
3171 {
3172         const u32 mask = IXGBE_GSSR_SW_MNG_SM | IXGBE_GSSR_EEP_SM;
3173         struct ixgbe_hic_read_shadow_ram buffer;
3174         s32 status;
3175
3176         DEBUGFUNC("ixgbe_read_ee_hostif_X550");
3177         buffer.hdr.req.cmd = FW_READ_SHADOW_RAM_CMD;
3178         buffer.hdr.req.buf_lenh = 0;
3179         buffer.hdr.req.buf_lenl = FW_READ_SHADOW_RAM_LEN;
3180         buffer.hdr.req.checksum = FW_DEFAULT_CHECKSUM;
3181
3182         /* convert offset from words to bytes */
3183         buffer.address = IXGBE_CPU_TO_BE32(offset * 2);
3184         /* one word */
3185         buffer.length = IXGBE_CPU_TO_BE16(sizeof(u16));
3186
3187         status = hw->mac.ops.acquire_swfw_sync(hw, mask);
3188         if (status)
3189                 return status;
3190
3191         status = ixgbe_hic_unlocked(hw, (u32 *)&buffer, sizeof(buffer),
3192                                     IXGBE_HI_COMMAND_TIMEOUT);
3193         if (!status) {
3194                 *data = (u16)IXGBE_READ_REG_ARRAY(hw, IXGBE_FLEX_MNG,
3195                                                   FW_NVM_DATA_OFFSET);
3196         }
3197
3198         hw->mac.ops.release_swfw_sync(hw, mask);
3199         return status;
3200 }
3201
3202 /**
3203  *  ixgbe_read_ee_hostif_buffer_X550- Read EEPROM word(s) using hostif
3204  *  @hw: pointer to hardware structure
3205  *  @offset: offset of  word in the EEPROM to read
3206  *  @words: number of words
3207  *  @data: word(s) read from the EEPROM
3208  *
3209  *  Reads a 16 bit word(s) from the EEPROM using the hostif.
3210  **/
3211 s32 ixgbe_read_ee_hostif_buffer_X550(struct ixgbe_hw *hw,
3212                                      u16 offset, u16 words, u16 *data)
3213 {
3214         const u32 mask = IXGBE_GSSR_SW_MNG_SM | IXGBE_GSSR_EEP_SM;
3215         struct ixgbe_hic_read_shadow_ram buffer;
3216         u32 current_word = 0;
3217         u16 words_to_read;
3218         s32 status;
3219         u32 i;
3220
3221         DEBUGFUNC("ixgbe_read_ee_hostif_buffer_X550");
3222
3223         /* Take semaphore for the entire operation. */
3224         status = hw->mac.ops.acquire_swfw_sync(hw, mask);
3225         if (status) {
3226                 DEBUGOUT("EEPROM read buffer - semaphore failed\n");
3227                 return status;
3228         }
3229
3230         while (words) {
3231                 if (words > FW_MAX_READ_BUFFER_SIZE / 2)
3232                         words_to_read = FW_MAX_READ_BUFFER_SIZE / 2;
3233                 else
3234                         words_to_read = words;
3235
3236                 buffer.hdr.req.cmd = FW_READ_SHADOW_RAM_CMD;
3237                 buffer.hdr.req.buf_lenh = 0;
3238                 buffer.hdr.req.buf_lenl = FW_READ_SHADOW_RAM_LEN;
3239                 buffer.hdr.req.checksum = FW_DEFAULT_CHECKSUM;
3240
3241                 /* convert offset from words to bytes */
3242                 buffer.address = IXGBE_CPU_TO_BE32((offset + current_word) * 2);
3243                 buffer.length = IXGBE_CPU_TO_BE16(words_to_read * 2);
3244
3245                 status = ixgbe_hic_unlocked(hw, (u32 *)&buffer, sizeof(buffer),
3246                                             IXGBE_HI_COMMAND_TIMEOUT);
3247
3248                 if (status) {
3249                         DEBUGOUT("Host interface command failed\n");
3250                         goto out;
3251                 }
3252
3253                 for (i = 0; i < words_to_read; i++) {
3254                         u32 reg = IXGBE_FLEX_MNG + (FW_NVM_DATA_OFFSET << 2) +
3255                                   2 * i;
3256                         u32 value = IXGBE_READ_REG(hw, reg);
3257
3258                         data[current_word] = (u16)(value & 0xffff);
3259                         current_word++;
3260                         i++;
3261                         if (i < words_to_read) {
3262                                 value >>= 16;
3263                                 data[current_word] = (u16)(value & 0xffff);
3264                                 current_word++;
3265                         }
3266                 }
3267                 words -= words_to_read;
3268         }
3269
3270 out:
3271         hw->mac.ops.release_swfw_sync(hw, mask);
3272         return status;
3273 }
3274
3275 /**
3276  *  ixgbe_write_ee_hostif_X550 - Write EEPROM word using hostif
3277  *  @hw: pointer to hardware structure
3278  *  @offset: offset of  word in the EEPROM to write
3279  *  @data: word write to the EEPROM
3280  *
3281  *  Write a 16 bit word to the EEPROM using the hostif.
3282  **/
3283 s32 ixgbe_write_ee_hostif_data_X550(struct ixgbe_hw *hw, u16 offset,
3284                                     u16 data)
3285 {
3286         s32 status;
3287         struct ixgbe_hic_write_shadow_ram buffer;
3288
3289         DEBUGFUNC("ixgbe_write_ee_hostif_data_X550");
3290
3291         buffer.hdr.req.cmd = FW_WRITE_SHADOW_RAM_CMD;
3292         buffer.hdr.req.buf_lenh = 0;
3293         buffer.hdr.req.buf_lenl = FW_WRITE_SHADOW_RAM_LEN;
3294         buffer.hdr.req.checksum = FW_DEFAULT_CHECKSUM;
3295
3296          /* one word */
3297         buffer.length = IXGBE_CPU_TO_BE16(sizeof(u16));
3298         buffer.data = data;
3299         buffer.address = IXGBE_CPU_TO_BE32(offset * 2);
3300
3301         status = ixgbe_host_interface_command(hw, (u32 *)&buffer,
3302                                               sizeof(buffer),
3303                                               IXGBE_HI_COMMAND_TIMEOUT, false);
3304
3305         return status;
3306 }
3307
3308 /**
3309  *  ixgbe_write_ee_hostif_X550 - Write EEPROM word using hostif
3310  *  @hw: pointer to hardware structure
3311  *  @offset: offset of  word in the EEPROM to write
3312  *  @data: word write to the EEPROM
3313  *
3314  *  Write a 16 bit word to the EEPROM using the hostif.
3315  **/
3316 s32 ixgbe_write_ee_hostif_X550(struct ixgbe_hw *hw, u16 offset,
3317                                u16 data)
3318 {
3319         s32 status = IXGBE_SUCCESS;
3320
3321         DEBUGFUNC("ixgbe_write_ee_hostif_X550");
3322
3323         if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM) ==
3324             IXGBE_SUCCESS) {
3325                 status = ixgbe_write_ee_hostif_data_X550(hw, offset, data);
3326                 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
3327         } else {
3328                 DEBUGOUT("write ee hostif failed to get semaphore");
3329                 status = IXGBE_ERR_SWFW_SYNC;
3330         }
3331
3332         return status;
3333 }
3334
3335 /**
3336  *  ixgbe_write_ee_hostif_buffer_X550 - Write EEPROM word(s) using hostif
3337  *  @hw: pointer to hardware structure
3338  *  @offset: offset of  word in the EEPROM to write
3339  *  @words: number of words
3340  *  @data: word(s) write to the EEPROM
3341  *
3342  *  Write a 16 bit word(s) to the EEPROM using the hostif.
3343  **/
3344 s32 ixgbe_write_ee_hostif_buffer_X550(struct ixgbe_hw *hw,
3345                                       u16 offset, u16 words, u16 *data)
3346 {
3347         s32 status = IXGBE_SUCCESS;
3348         u32 i = 0;
3349
3350         DEBUGFUNC("ixgbe_write_ee_hostif_buffer_X550");
3351
3352         /* Take semaphore for the entire operation. */
3353         status = hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
3354         if (status != IXGBE_SUCCESS) {
3355                 DEBUGOUT("EEPROM write buffer - semaphore failed\n");
3356                 goto out;
3357         }
3358
3359         for (i = 0; i < words; i++) {
3360                 status = ixgbe_write_ee_hostif_data_X550(hw, offset + i,
3361                                                          data[i]);
3362
3363                 if (status != IXGBE_SUCCESS) {
3364                         DEBUGOUT("Eeprom buffered write failed\n");
3365                         break;
3366                 }
3367         }
3368
3369         hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
3370 out:
3371
3372         return status;
3373 }
3374
3375 /**
3376  * ixgbe_checksum_ptr_x550 - Checksum one pointer region
3377  * @hw: pointer to hardware structure
3378  * @ptr: pointer offset in eeprom
3379  * @size: size of section pointed by ptr, if 0 first word will be used as size
3380  * @csum: address of checksum to update
3381  *
3382  * Returns error status for any failure
3383  */
3384 STATIC s32 ixgbe_checksum_ptr_x550(struct ixgbe_hw *hw, u16 ptr,
3385                                    u16 size, u16 *csum, u16 *buffer,
3386                                    u32 buffer_size)
3387 {
3388         u16 buf[256];
3389         s32 status;
3390         u16 length, bufsz, i, start;
3391         u16 *local_buffer;
3392
3393         bufsz = sizeof(buf) / sizeof(buf[0]);
3394
3395         /* Read a chunk at the pointer location */
3396         if (!buffer) {
3397                 status = ixgbe_read_ee_hostif_buffer_X550(hw, ptr, bufsz, buf);
3398                 if (status) {
3399                         DEBUGOUT("Failed to read EEPROM image\n");
3400                         return status;
3401                 }
3402                 local_buffer = buf;
3403         } else {
3404                 if (buffer_size < ptr)
3405                         return  IXGBE_ERR_PARAM;
3406                 local_buffer = &buffer[ptr];
3407         }
3408
3409         if (size) {
3410                 start = 0;
3411                 length = size;
3412         } else {
3413                 start = 1;
3414                 length = local_buffer[0];
3415
3416                 /* Skip pointer section if length is invalid. */
3417                 if (length == 0xFFFF || length == 0 ||
3418                     (ptr + length) >= hw->eeprom.word_size)
3419                         return IXGBE_SUCCESS;
3420         }
3421
3422         if (buffer && ((u32)start + (u32)length > buffer_size))
3423                 return IXGBE_ERR_PARAM;
3424
3425         for (i = start; length; i++, length--) {
3426                 if (i == bufsz && !buffer) {
3427                         ptr += bufsz;
3428                         i = 0;
3429                         if (length < bufsz)
3430                                 bufsz = length;
3431
3432                         /* Read a chunk at the pointer location */
3433                         status = ixgbe_read_ee_hostif_buffer_X550(hw, ptr,
3434                                                                   bufsz, buf);
3435                         if (status) {
3436                                 DEBUGOUT("Failed to read EEPROM image\n");
3437                                 return status;
3438                         }
3439                 }
3440                 *csum += local_buffer[i];
3441         }
3442         return IXGBE_SUCCESS;
3443 }
3444
3445 /**
3446  *  ixgbe_calc_checksum_X550 - Calculates and returns the checksum
3447  *  @hw: pointer to hardware structure
3448  *  @buffer: pointer to buffer containing calculated checksum
3449  *  @buffer_size: size of buffer
3450  *
3451  *  Returns a negative error code on error, or the 16-bit checksum
3452  **/
3453 s32 ixgbe_calc_checksum_X550(struct ixgbe_hw *hw, u16 *buffer, u32 buffer_size)
3454 {
3455         u16 eeprom_ptrs[IXGBE_EEPROM_LAST_WORD + 1];
3456         u16 *local_buffer;
3457         s32 status;
3458         u16 checksum = 0;
3459         u16 pointer, i, size;
3460
3461         DEBUGFUNC("ixgbe_calc_eeprom_checksum_X550");
3462
3463         hw->eeprom.ops.init_params(hw);
3464
3465         if (!buffer) {
3466                 /* Read pointer area */
3467                 status = ixgbe_read_ee_hostif_buffer_X550(hw, 0,
3468                                                      IXGBE_EEPROM_LAST_WORD + 1,
3469                                                      eeprom_ptrs);
3470                 if (status) {
3471                         DEBUGOUT("Failed to read EEPROM image\n");
3472                         return status;
3473                 }
3474                 local_buffer = eeprom_ptrs;
3475         } else {
3476                 if (buffer_size < IXGBE_EEPROM_LAST_WORD)
3477                         return IXGBE_ERR_PARAM;
3478                 local_buffer = buffer;
3479         }
3480
3481         /*
3482          * For X550 hardware include 0x0-0x41 in the checksum, skip the
3483          * checksum word itself
3484          */
3485         for (i = 0; i <= IXGBE_EEPROM_LAST_WORD; i++)
3486                 if (i != IXGBE_EEPROM_CHECKSUM)
3487                         checksum += local_buffer[i];
3488
3489         /*
3490          * Include all data from pointers 0x3, 0x6-0xE.  This excludes the
3491          * FW, PHY module, and PCIe Expansion/Option ROM pointers.
3492          */
3493         for (i = IXGBE_PCIE_ANALOG_PTR_X550; i < IXGBE_FW_PTR; i++) {
3494                 if (i == IXGBE_PHY_PTR || i == IXGBE_OPTION_ROM_PTR)
3495                         continue;
3496
3497                 pointer = local_buffer[i];
3498
3499                 /* Skip pointer section if the pointer is invalid. */
3500                 if (pointer == 0xFFFF || pointer == 0 ||
3501                     pointer >= hw->eeprom.word_size)
3502                         continue;
3503
3504                 switch (i) {
3505                 case IXGBE_PCIE_GENERAL_PTR:
3506                         size = IXGBE_IXGBE_PCIE_GENERAL_SIZE;
3507                         break;
3508                 case IXGBE_PCIE_CONFIG0_PTR:
3509                 case IXGBE_PCIE_CONFIG1_PTR:
3510                         size = IXGBE_PCIE_CONFIG_SIZE;
3511                         break;
3512                 default:
3513                         size = 0;
3514                         break;
3515                 }
3516
3517                 status = ixgbe_checksum_ptr_x550(hw, pointer, size, &checksum,
3518                                                 buffer, buffer_size);
3519                 if (status)
3520                         return status;
3521         }
3522
3523         checksum = (u16)IXGBE_EEPROM_SUM - checksum;
3524
3525         return (s32)checksum;
3526 }
3527
3528 /**
3529  *  ixgbe_calc_eeprom_checksum_X550 - Calculates and returns the checksum
3530  *  @hw: pointer to hardware structure
3531  *
3532  *  Returns a negative error code on error, or the 16-bit checksum
3533  **/
3534 s32 ixgbe_calc_eeprom_checksum_X550(struct ixgbe_hw *hw)
3535 {
3536         return ixgbe_calc_checksum_X550(hw, NULL, 0);
3537 }
3538
3539 /**
3540  *  ixgbe_validate_eeprom_checksum_X550 - Validate EEPROM checksum
3541  *  @hw: pointer to hardware structure
3542  *  @checksum_val: calculated checksum
3543  *
3544  *  Performs checksum calculation and validates the EEPROM checksum.  If the
3545  *  caller does not need checksum_val, the value can be NULL.
3546  **/
3547 s32 ixgbe_validate_eeprom_checksum_X550(struct ixgbe_hw *hw, u16 *checksum_val)
3548 {
3549         s32 status;
3550         u16 checksum;
3551         u16 read_checksum = 0;
3552
3553         DEBUGFUNC("ixgbe_validate_eeprom_checksum_X550");
3554
3555         /* Read the first word from the EEPROM. If this times out or fails, do
3556          * not continue or we could be in for a very long wait while every
3557          * EEPROM read fails
3558          */
3559         status = hw->eeprom.ops.read(hw, 0, &checksum);
3560         if (status) {
3561                 DEBUGOUT("EEPROM read failed\n");
3562                 return status;
3563         }
3564
3565         status = hw->eeprom.ops.calc_checksum(hw);
3566         if (status < 0)
3567                 return status;
3568
3569         checksum = (u16)(status & 0xffff);
3570
3571         status = ixgbe_read_ee_hostif_X550(hw, IXGBE_EEPROM_CHECKSUM,
3572                                            &read_checksum);
3573         if (status)
3574                 return status;
3575
3576         /* Verify read checksum from EEPROM is the same as
3577          * calculated checksum
3578          */
3579         if (read_checksum != checksum) {
3580                 status = IXGBE_ERR_EEPROM_CHECKSUM;
3581                 ERROR_REPORT1(IXGBE_ERROR_INVALID_STATE,
3582                              "Invalid EEPROM checksum");
3583         }
3584
3585         /* If the user cares, return the calculated checksum */
3586         if (checksum_val)
3587                 *checksum_val = checksum;
3588
3589         return status;
3590 }
3591
3592 /**
3593  * ixgbe_update_eeprom_checksum_X550 - Updates the EEPROM checksum and flash
3594  * @hw: pointer to hardware structure
3595  *
3596  * After writing EEPROM to shadow RAM using EEWR register, software calculates
3597  * checksum and updates the EEPROM and instructs the hardware to update
3598  * the flash.
3599  **/
3600 s32 ixgbe_update_eeprom_checksum_X550(struct ixgbe_hw *hw)
3601 {
3602         s32 status;
3603         u16 checksum = 0;
3604
3605         DEBUGFUNC("ixgbe_update_eeprom_checksum_X550");
3606
3607         /* Read the first word from the EEPROM. If this times out or fails, do
3608          * not continue or we could be in for a very long wait while every
3609          * EEPROM read fails
3610          */
3611         status = ixgbe_read_ee_hostif_X550(hw, 0, &checksum);
3612         if (status) {
3613                 DEBUGOUT("EEPROM read failed\n");
3614                 return status;
3615         }
3616
3617         status = ixgbe_calc_eeprom_checksum_X550(hw);
3618         if (status < 0)
3619                 return status;
3620
3621         checksum = (u16)(status & 0xffff);
3622
3623         status = ixgbe_write_ee_hostif_X550(hw, IXGBE_EEPROM_CHECKSUM,
3624                                             checksum);
3625         if (status)
3626                 return status;
3627
3628         status = ixgbe_update_flash_X550(hw);
3629
3630         return status;
3631 }
3632
3633 /**
3634  *  ixgbe_update_flash_X550 - Instruct HW to copy EEPROM to Flash device
3635  *  @hw: pointer to hardware structure
3636  *
3637  *  Issue a shadow RAM dump to FW to copy EEPROM from shadow RAM to the flash.
3638  **/
3639 s32 ixgbe_update_flash_X550(struct ixgbe_hw *hw)
3640 {
3641         s32 status = IXGBE_SUCCESS;
3642         union ixgbe_hic_hdr2 buffer;
3643
3644         DEBUGFUNC("ixgbe_update_flash_X550");
3645
3646         buffer.req.cmd = FW_SHADOW_RAM_DUMP_CMD;
3647         buffer.req.buf_lenh = 0;
3648         buffer.req.buf_lenl = FW_SHADOW_RAM_DUMP_LEN;
3649         buffer.req.checksum = FW_DEFAULT_CHECKSUM;
3650
3651         status = ixgbe_host_interface_command(hw, (u32 *)&buffer,
3652                                               sizeof(buffer),
3653                                               IXGBE_HI_COMMAND_TIMEOUT, false);
3654
3655         return status;
3656 }
3657
3658 /**
3659  *  ixgbe_get_supported_physical_layer_X550em - Returns physical layer type
3660  *  @hw: pointer to hardware structure
3661  *
3662  *  Determines physical layer capabilities of the current configuration.
3663  **/
3664 u32 ixgbe_get_supported_physical_layer_X550em(struct ixgbe_hw *hw)
3665 {
3666         u32 physical_layer = IXGBE_PHYSICAL_LAYER_UNKNOWN;
3667         u16 ext_ability = 0;
3668
3669         DEBUGFUNC("ixgbe_get_supported_physical_layer_X550em");
3670
3671         hw->phy.ops.identify(hw);
3672
3673         switch (hw->phy.type) {
3674         case ixgbe_phy_x550em_kr:
3675         case ixgbe_phy_x550em_xfi:
3676                 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_KR |
3677                                  IXGBE_PHYSICAL_LAYER_1000BASE_KX;
3678                 break;
3679         case ixgbe_phy_x550em_kx4:
3680                 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_KX4 |
3681                                  IXGBE_PHYSICAL_LAYER_1000BASE_KX;
3682                 break;
3683         case ixgbe_phy_x550em_ext_t:
3684                 hw->phy.ops.read_reg(hw, IXGBE_MDIO_PHY_EXT_ABILITY,
3685                                      IXGBE_MDIO_PMA_PMD_DEV_TYPE,
3686                                      &ext_ability);
3687                 if (ext_ability & IXGBE_MDIO_PHY_10GBASET_ABILITY)
3688                         physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_T;
3689                 if (ext_ability & IXGBE_MDIO_PHY_1000BASET_ABILITY)
3690                         physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_T;
3691                 break;
3692         case ixgbe_phy_fw:
3693                 if (hw->phy.speeds_supported & IXGBE_LINK_SPEED_1GB_FULL)
3694                         physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_T;
3695                 if (hw->phy.speeds_supported & IXGBE_LINK_SPEED_100_FULL)
3696                         physical_layer |= IXGBE_PHYSICAL_LAYER_100BASE_TX;
3697                 if (hw->phy.speeds_supported & IXGBE_LINK_SPEED_10_FULL)
3698                         physical_layer |= IXGBE_PHYSICAL_LAYER_10BASE_T;
3699                 break;
3700         case ixgbe_phy_sgmii:
3701                 physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_KX;
3702                 break;
3703         case ixgbe_phy_ext_1g_t:
3704                 physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_T;
3705                 break;
3706         default:
3707                 break;
3708         }
3709
3710         if (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber)
3711                 physical_layer = ixgbe_get_supported_phy_sfp_layer_generic(hw);
3712
3713         return physical_layer;
3714 }
3715
3716 /**
3717  * ixgbe_get_bus_info_x550em - Set PCI bus info
3718  * @hw: pointer to hardware structure
3719  *
3720  * Sets bus link width and speed to unknown because X550em is
3721  * not a PCI device.
3722  **/
3723 s32 ixgbe_get_bus_info_X550em(struct ixgbe_hw *hw)
3724 {
3725
3726         DEBUGFUNC("ixgbe_get_bus_info_x550em");
3727
3728         hw->bus.width = ixgbe_bus_width_unknown;
3729         hw->bus.speed = ixgbe_bus_speed_unknown;
3730
3731         hw->mac.ops.set_lan_id(hw);
3732
3733         return IXGBE_SUCCESS;
3734 }
3735
3736 /**
3737  * ixgbe_disable_rx_x550 - Disable RX unit
3738  *
3739  * Enables the Rx DMA unit for x550
3740  **/
3741 void ixgbe_disable_rx_x550(struct ixgbe_hw *hw)
3742 {
3743         u32 rxctrl, pfdtxgswc;
3744         s32 status;
3745         struct ixgbe_hic_disable_rxen fw_cmd;
3746
3747         DEBUGFUNC("ixgbe_enable_rx_dma_x550");
3748
3749         rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3750         if (rxctrl & IXGBE_RXCTRL_RXEN) {
3751                 pfdtxgswc = IXGBE_READ_REG(hw, IXGBE_PFDTXGSWC);
3752                 if (pfdtxgswc & IXGBE_PFDTXGSWC_VT_LBEN) {
3753                         pfdtxgswc &= ~IXGBE_PFDTXGSWC_VT_LBEN;
3754                         IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, pfdtxgswc);
3755                         hw->mac.set_lben = true;
3756                 } else {
3757                         hw->mac.set_lben = false;
3758                 }
3759
3760                 fw_cmd.hdr.cmd = FW_DISABLE_RXEN_CMD;
3761                 fw_cmd.hdr.buf_len = FW_DISABLE_RXEN_LEN;
3762                 fw_cmd.hdr.checksum = FW_DEFAULT_CHECKSUM;
3763                 fw_cmd.port_number = (u8)hw->bus.lan_id;
3764
3765                 status = ixgbe_host_interface_command(hw, (u32 *)&fw_cmd,
3766                                         sizeof(struct ixgbe_hic_disable_rxen),
3767                                         IXGBE_HI_COMMAND_TIMEOUT, true);
3768
3769                 /* If we fail - disable RX using register write */
3770                 if (status) {
3771                         rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3772                         if (rxctrl & IXGBE_RXCTRL_RXEN) {
3773                                 rxctrl &= ~IXGBE_RXCTRL_RXEN;
3774                                 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl);
3775                         }
3776                 }
3777         }
3778 }
3779
3780 /**
3781  * ixgbe_enter_lplu_x550em - Transition to low power states
3782  *  @hw: pointer to hardware structure
3783  *
3784  * Configures Low Power Link Up on transition to low power states
3785  * (from D0 to non-D0). Link is required to enter LPLU so avoid resetting the
3786  * X557 PHY immediately prior to entering LPLU.
3787  **/
3788 s32 ixgbe_enter_lplu_t_x550em(struct ixgbe_hw *hw)
3789 {
3790         u16 an_10g_cntl_reg, autoneg_reg, speed;
3791         s32 status;
3792         ixgbe_link_speed lcd_speed;
3793         u32 save_autoneg;
3794         bool link_up;
3795
3796         /* SW LPLU not required on later HW revisions. */
3797         if ((hw->mac.type == ixgbe_mac_X550EM_x) &&
3798             (IXGBE_FUSES0_REV_MASK &
3799              IXGBE_READ_REG(hw, IXGBE_FUSES0_GROUP(0))))
3800                 return IXGBE_SUCCESS;
3801
3802         /* If blocked by MNG FW, then don't restart AN */
3803         if (ixgbe_check_reset_blocked(hw))
3804                 return IXGBE_SUCCESS;
3805
3806         status = ixgbe_ext_phy_t_x550em_get_link(hw, &link_up);
3807         if (status != IXGBE_SUCCESS)
3808                 return status;
3809
3810         status = ixgbe_read_eeprom(hw, NVM_INIT_CTRL_3, &hw->eeprom.ctrl_word_3);
3811
3812         if (status != IXGBE_SUCCESS)
3813                 return status;
3814
3815         /* If link is down, LPLU disabled in NVM, WoL disabled, or manageability
3816          * disabled, then force link down by entering low power mode.
3817          */
3818         if (!link_up || !(hw->eeprom.ctrl_word_3 & NVM_INIT_CTRL_3_LPLU) ||
3819             !(hw->wol_enabled || ixgbe_mng_present(hw)))
3820                 return ixgbe_set_copper_phy_power(hw, FALSE);
3821
3822         /* Determine LCD */
3823         status = ixgbe_get_lcd_t_x550em(hw, &lcd_speed);
3824
3825         if (status != IXGBE_SUCCESS)
3826                 return status;
3827
3828         /* If no valid LCD link speed, then force link down and exit. */
3829         if (lcd_speed == IXGBE_LINK_SPEED_UNKNOWN)
3830                 return ixgbe_set_copper_phy_power(hw, FALSE);
3831
3832         status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_AUTO_NEG_VENDOR_STAT,
3833                                       IXGBE_MDIO_AUTO_NEG_DEV_TYPE,
3834                                       &speed);
3835
3836         if (status != IXGBE_SUCCESS)
3837                 return status;
3838
3839         /* If no link now, speed is invalid so take link down */
3840         status = ixgbe_ext_phy_t_x550em_get_link(hw, &link_up);
3841         if (status != IXGBE_SUCCESS)
3842                 return ixgbe_set_copper_phy_power(hw, false);
3843
3844         /* clear everything but the speed bits */
3845         speed &= IXGBE_MDIO_AUTO_NEG_VEN_STAT_SPEED_MASK;
3846
3847         /* If current speed is already LCD, then exit. */
3848         if (((speed == IXGBE_MDIO_AUTO_NEG_VENDOR_STATUS_1GB) &&
3849              (lcd_speed == IXGBE_LINK_SPEED_1GB_FULL)) ||
3850             ((speed == IXGBE_MDIO_AUTO_NEG_VENDOR_STATUS_10GB) &&
3851              (lcd_speed == IXGBE_LINK_SPEED_10GB_FULL)))
3852                 return status;
3853
3854         /* Clear AN completed indication */
3855         status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_AUTO_NEG_VENDOR_TX_ALARM,
3856                                       IXGBE_MDIO_AUTO_NEG_DEV_TYPE,
3857                                       &autoneg_reg);
3858
3859         if (status != IXGBE_SUCCESS)
3860                 return status;
3861
3862         status = hw->phy.ops.read_reg(hw, IXGBE_MII_10GBASE_T_AUTONEG_CTRL_REG,
3863                              IXGBE_MDIO_AUTO_NEG_DEV_TYPE,
3864                              &an_10g_cntl_reg);
3865
3866         if (status != IXGBE_SUCCESS)
3867                 return status;
3868
3869         status = hw->phy.ops.read_reg(hw,
3870                              IXGBE_MII_AUTONEG_VENDOR_PROVISION_1_REG,
3871                              IXGBE_MDIO_AUTO_NEG_DEV_TYPE,
3872                              &autoneg_reg);
3873
3874         if (status != IXGBE_SUCCESS)
3875                 return status;
3876
3877         save_autoneg = hw->phy.autoneg_advertised;
3878
3879         /* Setup link at least common link speed */
3880         status = hw->mac.ops.setup_link(hw, lcd_speed, false);
3881
3882         /* restore autoneg from before setting lplu speed */
3883         hw->phy.autoneg_advertised = save_autoneg;
3884
3885         return status;
3886 }
3887
3888 /**
3889  * ixgbe_get_lcd_x550em - Determine lowest common denominator
3890  *  @hw: pointer to hardware structure
3891  *  @lcd_speed: pointer to lowest common link speed
3892  *
3893  * Determine lowest common link speed with link partner.
3894  **/
3895 s32 ixgbe_get_lcd_t_x550em(struct ixgbe_hw *hw, ixgbe_link_speed *lcd_speed)
3896 {
3897         u16 an_lp_status;
3898         s32 status;
3899         u16 word = hw->eeprom.ctrl_word_3;
3900
3901         *lcd_speed = IXGBE_LINK_SPEED_UNKNOWN;
3902
3903         status = hw->phy.ops.read_reg(hw, IXGBE_AUTO_NEG_LP_STATUS,
3904                                       IXGBE_MDIO_AUTO_NEG_DEV_TYPE,
3905                                       &an_lp_status);
3906
3907         if (status != IXGBE_SUCCESS)
3908                 return status;
3909
3910         /* If link partner advertised 1G, return 1G */
3911         if (an_lp_status & IXGBE_AUTO_NEG_LP_1000BASE_CAP) {
3912                 *lcd_speed = IXGBE_LINK_SPEED_1GB_FULL;
3913                 return status;
3914         }
3915
3916         /* If 10G disabled for LPLU via NVM D10GMP, then return no valid LCD */
3917         if ((hw->bus.lan_id && (word & NVM_INIT_CTRL_3_D10GMP_PORT1)) ||
3918             (word & NVM_INIT_CTRL_3_D10GMP_PORT0))
3919                 return status;
3920
3921         /* Link partner not capable of lower speeds, return 10G */
3922         *lcd_speed = IXGBE_LINK_SPEED_10GB_FULL;
3923         return status;
3924 }
3925
3926 /**
3927  *  ixgbe_setup_fc_X550em - Set up flow control
3928  *  @hw: pointer to hardware structure
3929  *
3930  *  Called at init time to set up flow control.
3931  **/
3932 s32 ixgbe_setup_fc_X550em(struct ixgbe_hw *hw)
3933 {
3934         s32 ret_val = IXGBE_SUCCESS;
3935         u32 pause, asm_dir, reg_val;
3936
3937         DEBUGFUNC("ixgbe_setup_fc_X550em");
3938
3939         /* Validate the requested mode */
3940         if (hw->fc.strict_ieee && hw->fc.requested_mode == ixgbe_fc_rx_pause) {
3941                 ERROR_REPORT1(IXGBE_ERROR_UNSUPPORTED,
3942                         "ixgbe_fc_rx_pause not valid in strict IEEE mode\n");
3943                 ret_val = IXGBE_ERR_INVALID_LINK_SETTINGS;
3944                 goto out;
3945         }
3946
3947         /* 10gig parts do not have a word in the EEPROM to determine the
3948          * default flow control setting, so we explicitly set it to full.
3949          */
3950         if (hw->fc.requested_mode == ixgbe_fc_default)
3951                 hw->fc.requested_mode = ixgbe_fc_full;
3952
3953         /* Determine PAUSE and ASM_DIR bits. */
3954         switch (hw->fc.requested_mode) {
3955         case ixgbe_fc_none:
3956                 pause = 0;
3957                 asm_dir = 0;
3958                 break;
3959         case ixgbe_fc_tx_pause:
3960                 pause = 0;
3961                 asm_dir = 1;
3962                 break;
3963         case ixgbe_fc_rx_pause:
3964                 /* Rx Flow control is enabled and Tx Flow control is
3965                  * disabled by software override. Since there really
3966                  * isn't a way to advertise that we are capable of RX
3967                  * Pause ONLY, we will advertise that we support both
3968                  * symmetric and asymmetric Rx PAUSE, as such we fall
3969                  * through to the fc_full statement.  Later, we will
3970                  * disable the adapter's ability to send PAUSE frames.
3971                  */
3972         case ixgbe_fc_full:
3973                 pause = 1;
3974                 asm_dir = 1;
3975                 break;
3976         default:
3977                 ERROR_REPORT1(IXGBE_ERROR_ARGUMENT,
3978                         "Flow control param set incorrectly\n");
3979                 ret_val = IXGBE_ERR_CONFIG;
3980                 goto out;
3981         }
3982
3983         switch (hw->device_id) {
3984         case IXGBE_DEV_ID_X550EM_X_KR:
3985         case IXGBE_DEV_ID_X550EM_A_KR:
3986         case IXGBE_DEV_ID_X550EM_A_KR_L:
3987                 ret_val = hw->mac.ops.read_iosf_sb_reg(hw,
3988                                         IXGBE_KRM_AN_CNTL_1(hw->bus.lan_id),
3989                                         IXGBE_SB_IOSF_TARGET_KR_PHY, &reg_val);
3990                 if (ret_val != IXGBE_SUCCESS)
3991                         goto out;
3992                 reg_val &= ~(IXGBE_KRM_AN_CNTL_1_SYM_PAUSE |
3993                         IXGBE_KRM_AN_CNTL_1_ASM_PAUSE);
3994                 if (pause)
3995                         reg_val |= IXGBE_KRM_AN_CNTL_1_SYM_PAUSE;
3996                 if (asm_dir)
3997                         reg_val |= IXGBE_KRM_AN_CNTL_1_ASM_PAUSE;
3998                 ret_val = hw->mac.ops.write_iosf_sb_reg(hw,
3999                                         IXGBE_KRM_AN_CNTL_1(hw->bus.lan_id),
4000                                         IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
4001
4002                 /* This device does not fully support AN. */
4003                 hw->fc.disable_fc_autoneg = true;
4004                 break;
4005         default:
4006                 break;
4007         }
4008
4009 out:
4010         return ret_val;
4011 }
4012
4013 /**
4014  *  ixgbe_fc_autoneg_backplane_x550em_a - Enable flow control IEEE clause 37
4015  *  @hw: pointer to hardware structure
4016  *
4017  *  Enable flow control according to IEEE clause 37.
4018  **/
4019 void ixgbe_fc_autoneg_backplane_x550em_a(struct ixgbe_hw *hw)
4020 {
4021         u32 link_s1, lp_an_page_low, an_cntl_1;
4022         s32 status = IXGBE_ERR_FC_NOT_NEGOTIATED;
4023         ixgbe_link_speed speed;
4024         bool link_up;
4025
4026         /* AN should have completed when the cable was plugged in.
4027          * Look for reasons to bail out.  Bail out if:
4028          * - FC autoneg is disabled, or if
4029          * - link is not up.
4030          */
4031         if (hw->fc.disable_fc_autoneg) {
4032                 ERROR_REPORT1(IXGBE_ERROR_UNSUPPORTED,
4033                              "Flow control autoneg is disabled");
4034                 goto out;
4035         }
4036
4037         hw->mac.ops.check_link(hw, &speed, &link_up, false);
4038         if (!link_up) {
4039                 ERROR_REPORT1(IXGBE_ERROR_SOFTWARE, "The link is down");
4040                 goto out;
4041         }
4042
4043         /* Check at auto-negotiation has completed */
4044         status = hw->mac.ops.read_iosf_sb_reg(hw,
4045                                         IXGBE_KRM_LINK_S1(hw->bus.lan_id),
4046                                         IXGBE_SB_IOSF_TARGET_KR_PHY, &link_s1);
4047
4048         if (status != IXGBE_SUCCESS ||
4049             (link_s1 & IXGBE_KRM_LINK_S1_MAC_AN_COMPLETE) == 0) {
4050                 DEBUGOUT("Auto-Negotiation did not complete\n");
4051                 status = IXGBE_ERR_FC_NOT_NEGOTIATED;
4052                 goto out;
4053         }
4054
4055         /* Read the 10g AN autoc and LP ability registers and resolve
4056          * local flow control settings accordingly
4057          */
4058         status = hw->mac.ops.read_iosf_sb_reg(hw,
4059                                 IXGBE_KRM_AN_CNTL_1(hw->bus.lan_id),
4060                                 IXGBE_SB_IOSF_TARGET_KR_PHY, &an_cntl_1);
4061
4062         if (status != IXGBE_SUCCESS) {
4063                 DEBUGOUT("Auto-Negotiation did not complete\n");
4064                 goto out;
4065         }
4066
4067         status = hw->mac.ops.read_iosf_sb_reg(hw,
4068                                 IXGBE_KRM_LP_BASE_PAGE_HIGH(hw->bus.lan_id),
4069                                 IXGBE_SB_IOSF_TARGET_KR_PHY, &lp_an_page_low);
4070
4071         if (status != IXGBE_SUCCESS) {
4072                 DEBUGOUT("Auto-Negotiation did not complete\n");
4073                 goto out;
4074         }
4075
4076         status = ixgbe_negotiate_fc(hw, an_cntl_1, lp_an_page_low,
4077                                     IXGBE_KRM_AN_CNTL_1_SYM_PAUSE,
4078                                     IXGBE_KRM_AN_CNTL_1_ASM_PAUSE,
4079                                     IXGBE_KRM_LP_BASE_PAGE_HIGH_SYM_PAUSE,
4080                                     IXGBE_KRM_LP_BASE_PAGE_HIGH_ASM_PAUSE);
4081
4082 out:
4083         if (status == IXGBE_SUCCESS) {
4084                 hw->fc.fc_was_autonegged = true;
4085         } else {
4086                 hw->fc.fc_was_autonegged = false;
4087                 hw->fc.current_mode = hw->fc.requested_mode;
4088         }
4089 }
4090
4091 /**
4092  *  ixgbe_fc_autoneg_fiber_x550em_a - passthrough FC settings
4093  *  @hw: pointer to hardware structure
4094  *
4095  **/
4096 void ixgbe_fc_autoneg_fiber_x550em_a(struct ixgbe_hw *hw)
4097 {
4098         hw->fc.fc_was_autonegged = false;
4099         hw->fc.current_mode = hw->fc.requested_mode;
4100 }
4101
4102 /**
4103  *  ixgbe_fc_autoneg_sgmii_x550em_a - Enable flow control IEEE clause 37
4104  *  @hw: pointer to hardware structure
4105  *
4106  *  Enable flow control according to IEEE clause 37.
4107  **/
4108 void ixgbe_fc_autoneg_sgmii_x550em_a(struct ixgbe_hw *hw)
4109 {
4110         s32 status = IXGBE_ERR_FC_NOT_NEGOTIATED;
4111         u32 info[FW_PHY_ACT_DATA_COUNT] = { 0 };
4112         ixgbe_link_speed speed;
4113         bool link_up;
4114
4115         /* AN should have completed when the cable was plugged in.
4116          * Look for reasons to bail out.  Bail out if:
4117          * - FC autoneg is disabled, or if
4118          * - link is not up.
4119          */
4120         if (hw->fc.disable_fc_autoneg) {
4121                 ERROR_REPORT1(IXGBE_ERROR_UNSUPPORTED,
4122                              "Flow control autoneg is disabled");
4123                 goto out;
4124         }
4125
4126         hw->mac.ops.check_link(hw, &speed, &link_up, false);
4127         if (!link_up) {
4128                 ERROR_REPORT1(IXGBE_ERROR_SOFTWARE, "The link is down");
4129                 goto out;
4130         }
4131
4132         /* Check if auto-negotiation has completed */
4133         status = ixgbe_fw_phy_activity(hw, FW_PHY_ACT_GET_LINK_INFO, &info);
4134         if (status != IXGBE_SUCCESS ||
4135             !(info[0] & FW_PHY_ACT_GET_LINK_INFO_AN_COMPLETE)) {
4136                 DEBUGOUT("Auto-Negotiation did not complete\n");
4137                 status = IXGBE_ERR_FC_NOT_NEGOTIATED;
4138                 goto out;
4139         }
4140
4141         /* Negotiate the flow control */
4142         status = ixgbe_negotiate_fc(hw, info[0], info[0],
4143                                     FW_PHY_ACT_GET_LINK_INFO_FC_RX,
4144                                     FW_PHY_ACT_GET_LINK_INFO_FC_TX,
4145                                     FW_PHY_ACT_GET_LINK_INFO_LP_FC_RX,
4146                                     FW_PHY_ACT_GET_LINK_INFO_LP_FC_TX);
4147
4148 out:
4149         if (status == IXGBE_SUCCESS) {
4150                 hw->fc.fc_was_autonegged = true;
4151         } else {
4152                 hw->fc.fc_was_autonegged = false;
4153                 hw->fc.current_mode = hw->fc.requested_mode;
4154         }
4155 }
4156
4157 /**
4158  *  ixgbe_setup_fc_backplane_x550em_a - Set up flow control
4159  *  @hw: pointer to hardware structure
4160  *
4161  *  Called at init time to set up flow control.
4162  **/
4163 s32 ixgbe_setup_fc_backplane_x550em_a(struct ixgbe_hw *hw)
4164 {
4165         s32 status = IXGBE_SUCCESS;
4166         u32 an_cntl = 0;
4167
4168         DEBUGFUNC("ixgbe_setup_fc_backplane_x550em_a");
4169
4170         /* Validate the requested mode */
4171         if (hw->fc.strict_ieee && hw->fc.requested_mode == ixgbe_fc_rx_pause) {
4172                 ERROR_REPORT1(IXGBE_ERROR_UNSUPPORTED,
4173                               "ixgbe_fc_rx_pause not valid in strict IEEE mode\n");
4174                 return IXGBE_ERR_INVALID_LINK_SETTINGS;
4175         }
4176
4177         if (hw->fc.requested_mode == ixgbe_fc_default)
4178                 hw->fc.requested_mode = ixgbe_fc_full;
4179
4180         /* Set up the 1G and 10G flow control advertisement registers so the
4181          * HW will be able to do FC autoneg once the cable is plugged in.  If
4182          * we link at 10G, the 1G advertisement is harmless and vice versa.
4183          */
4184         status = hw->mac.ops.read_iosf_sb_reg(hw,
4185                                         IXGBE_KRM_AN_CNTL_1(hw->bus.lan_id),
4186                                         IXGBE_SB_IOSF_TARGET_KR_PHY, &an_cntl);
4187
4188         if (status != IXGBE_SUCCESS) {
4189                 DEBUGOUT("Auto-Negotiation did not complete\n");
4190                 return status;
4191         }
4192
4193         /* The possible values of fc.requested_mode are:
4194          * 0: Flow control is completely disabled
4195          * 1: Rx flow control is enabled (we can receive pause frames,
4196          *    but not send pause frames).
4197          * 2: Tx flow control is enabled (we can send pause frames but
4198          *    we do not support receiving pause frames).
4199          * 3: Both Rx and Tx flow control (symmetric) are enabled.
4200          * other: Invalid.
4201          */
4202         switch (hw->fc.requested_mode) {
4203         case ixgbe_fc_none:
4204                 /* Flow control completely disabled by software override. */
4205                 an_cntl &= ~(IXGBE_KRM_AN_CNTL_1_SYM_PAUSE |
4206                              IXGBE_KRM_AN_CNTL_1_ASM_PAUSE);
4207                 break;
4208         case ixgbe_fc_tx_pause:
4209                 /* Tx Flow control is enabled, and Rx Flow control is
4210                  * disabled by software override.
4211                  */
4212                 an_cntl |= IXGBE_KRM_AN_CNTL_1_ASM_PAUSE;
4213                 an_cntl &= ~IXGBE_KRM_AN_CNTL_1_SYM_PAUSE;
4214                 break;
4215         case ixgbe_fc_rx_pause:
4216                 /* Rx Flow control is enabled and Tx Flow control is
4217                  * disabled by software override. Since there really
4218                  * isn't a way to advertise that we are capable of RX
4219                  * Pause ONLY, we will advertise that we support both
4220                  * symmetric and asymmetric Rx PAUSE, as such we fall
4221                  * through to the fc_full statement.  Later, we will
4222                  * disable the adapter's ability to send PAUSE frames.
4223                  */
4224         case ixgbe_fc_full:
4225                 /* Flow control (both Rx and Tx) is enabled by SW override. */
4226                 an_cntl |= IXGBE_KRM_AN_CNTL_1_SYM_PAUSE |
4227                            IXGBE_KRM_AN_CNTL_1_ASM_PAUSE;
4228                 break;
4229         default:
4230                 ERROR_REPORT1(IXGBE_ERROR_ARGUMENT,
4231                               "Flow control param set incorrectly\n");
4232                 return IXGBE_ERR_CONFIG;
4233         }
4234
4235         status = hw->mac.ops.write_iosf_sb_reg(hw,
4236                                         IXGBE_KRM_AN_CNTL_1(hw->bus.lan_id),
4237                                         IXGBE_SB_IOSF_TARGET_KR_PHY, an_cntl);
4238
4239         /* Restart auto-negotiation. */
4240         status = ixgbe_restart_an_internal_phy_x550em(hw);
4241
4242         return status;
4243 }
4244
4245 /**
4246  * ixgbe_set_mux - Set mux for port 1 access with CS4227
4247  * @hw: pointer to hardware structure
4248  * @state: set mux if 1, clear if 0
4249  */
4250 STATIC void ixgbe_set_mux(struct ixgbe_hw *hw, u8 state)
4251 {
4252         u32 esdp;
4253
4254         if (!hw->bus.lan_id)
4255                 return;
4256         esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
4257         if (state)
4258                 esdp |= IXGBE_ESDP_SDP1;
4259         else
4260                 esdp &= ~IXGBE_ESDP_SDP1;
4261         IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
4262         IXGBE_WRITE_FLUSH(hw);
4263 }
4264
4265 /**
4266  *  ixgbe_acquire_swfw_sync_X550em - Acquire SWFW semaphore
4267  *  @hw: pointer to hardware structure
4268  *  @mask: Mask to specify which semaphore to acquire
4269  *
4270  *  Acquires the SWFW semaphore and sets the I2C MUX
4271  **/
4272 s32 ixgbe_acquire_swfw_sync_X550em(struct ixgbe_hw *hw, u32 mask)
4273 {
4274         s32 status;
4275
4276         DEBUGFUNC("ixgbe_acquire_swfw_sync_X550em");
4277
4278         status = ixgbe_acquire_swfw_sync_X540(hw, mask);
4279         if (status)
4280                 return status;
4281
4282         if (mask & IXGBE_GSSR_I2C_MASK)
4283                 ixgbe_set_mux(hw, 1);
4284
4285         return IXGBE_SUCCESS;
4286 }
4287
4288 /**
4289  *  ixgbe_release_swfw_sync_X550em - Release SWFW semaphore
4290  *  @hw: pointer to hardware structure
4291  *  @mask: Mask to specify which semaphore to release
4292  *
4293  *  Releases the SWFW semaphore and sets the I2C MUX
4294  **/
4295 void ixgbe_release_swfw_sync_X550em(struct ixgbe_hw *hw, u32 mask)
4296 {
4297         DEBUGFUNC("ixgbe_release_swfw_sync_X550em");
4298
4299         if (mask & IXGBE_GSSR_I2C_MASK)
4300                 ixgbe_set_mux(hw, 0);
4301
4302         ixgbe_release_swfw_sync_X540(hw, mask);
4303 }
4304
4305 /**
4306  *  ixgbe_acquire_swfw_sync_X550a - Acquire SWFW semaphore
4307  *  @hw: pointer to hardware structure
4308  *  @mask: Mask to specify which semaphore to acquire
4309  *
4310  *  Acquires the SWFW semaphore and get the shared phy token as needed
4311  */
4312 STATIC s32 ixgbe_acquire_swfw_sync_X550a(struct ixgbe_hw *hw, u32 mask)
4313 {
4314         u32 hmask = mask & ~IXGBE_GSSR_TOKEN_SM;
4315         int retries = FW_PHY_TOKEN_RETRIES;
4316         s32 status = IXGBE_SUCCESS;
4317
4318         DEBUGFUNC("ixgbe_acquire_swfw_sync_X550a");
4319
4320         while (--retries) {
4321                 status = IXGBE_SUCCESS;
4322                 if (hmask)
4323                         status = ixgbe_acquire_swfw_sync_X540(hw, hmask);
4324                 if (status) {
4325                         DEBUGOUT1("Could not acquire SWFW semaphore, Status = %d\n",
4326                                   status);
4327                         return status;
4328                 }
4329                 if (!(mask & IXGBE_GSSR_TOKEN_SM))
4330                         return IXGBE_SUCCESS;
4331
4332                 status = ixgbe_get_phy_token(hw);
4333                 if (status == IXGBE_ERR_TOKEN_RETRY)
4334                         DEBUGOUT1("Could not acquire PHY token, Status = %d\n",
4335                                   status);
4336
4337                 if (status == IXGBE_SUCCESS)
4338                         return IXGBE_SUCCESS;
4339
4340                 if (hmask)
4341                         ixgbe_release_swfw_sync_X540(hw, hmask);
4342
4343                 if (status != IXGBE_ERR_TOKEN_RETRY) {
4344                         DEBUGOUT1("Unable to retry acquiring the PHY token, Status = %d\n",
4345                                   status);
4346                         return status;
4347                 }
4348         }
4349
4350         DEBUGOUT1("Semaphore acquisition retries failed!: PHY ID = 0x%08X\n",
4351                   hw->phy.id);
4352         return status;
4353 }
4354
4355 /**
4356  *  ixgbe_release_swfw_sync_X550a - Release SWFW semaphore
4357  *  @hw: pointer to hardware structure
4358  *  @mask: Mask to specify which semaphore to release
4359  *
4360  *  Releases the SWFW semaphore and puts the shared phy token as needed
4361  */
4362 STATIC void ixgbe_release_swfw_sync_X550a(struct ixgbe_hw *hw, u32 mask)
4363 {
4364         u32 hmask = mask & ~IXGBE_GSSR_TOKEN_SM;
4365
4366         DEBUGFUNC("ixgbe_release_swfw_sync_X550a");
4367
4368         if (mask & IXGBE_GSSR_TOKEN_SM)
4369                 ixgbe_put_phy_token(hw);
4370
4371         if (hmask)
4372                 ixgbe_release_swfw_sync_X540(hw, hmask);
4373 }
4374
4375 /**
4376  *  ixgbe_read_phy_reg_x550a  - Reads specified PHY register
4377  *  @hw: pointer to hardware structure
4378  *  @reg_addr: 32 bit address of PHY register to read
4379  *  @phy_data: Pointer to read data from PHY register
4380  *
4381  *  Reads a value from a specified PHY register using the SWFW lock and PHY
4382  *  Token. The PHY Token is needed since the MDIO is shared between to MAC
4383  *  instances.
4384  **/
4385 s32 ixgbe_read_phy_reg_x550a(struct ixgbe_hw *hw, u32 reg_addr,
4386                                u32 device_type, u16 *phy_data)
4387 {
4388         s32 status;
4389         u32 mask = hw->phy.phy_semaphore_mask | IXGBE_GSSR_TOKEN_SM;
4390
4391         DEBUGFUNC("ixgbe_read_phy_reg_x550a");
4392
4393         if (hw->mac.ops.acquire_swfw_sync(hw, mask))
4394                 return IXGBE_ERR_SWFW_SYNC;
4395
4396         status = hw->phy.ops.read_reg_mdi(hw, reg_addr, device_type, phy_data);
4397
4398         hw->mac.ops.release_swfw_sync(hw, mask);
4399
4400         return status;
4401 }
4402
4403 /**
4404  *  ixgbe_write_phy_reg_x550a - Writes specified PHY register
4405  *  @hw: pointer to hardware structure
4406  *  @reg_addr: 32 bit PHY register to write
4407  *  @device_type: 5 bit device type
4408  *  @phy_data: Data to write to the PHY register
4409  *
4410  *  Writes a value to specified PHY register using the SWFW lock and PHY Token.
4411  *  The PHY Token is needed since the MDIO is shared between to MAC instances.
4412  **/
4413 s32 ixgbe_write_phy_reg_x550a(struct ixgbe_hw *hw, u32 reg_addr,
4414                                 u32 device_type, u16 phy_data)
4415 {
4416         s32 status;
4417         u32 mask = hw->phy.phy_semaphore_mask | IXGBE_GSSR_TOKEN_SM;
4418
4419         DEBUGFUNC("ixgbe_write_phy_reg_x550a");
4420
4421         if (hw->mac.ops.acquire_swfw_sync(hw, mask) == IXGBE_SUCCESS) {
4422                 status = hw->phy.ops.write_reg_mdi(hw, reg_addr, device_type,
4423                                                  phy_data);
4424                 hw->mac.ops.release_swfw_sync(hw, mask);
4425         } else {
4426                 status = IXGBE_ERR_SWFW_SYNC;
4427         }
4428
4429         return status;
4430 }
4431
4432 /**
4433  * ixgbe_handle_lasi_ext_t_x550em - Handle external Base T PHY interrupt
4434  * @hw: pointer to hardware structure
4435  *
4436  * Handle external Base T PHY interrupt. If high temperature
4437  * failure alarm then return error, else if link status change
4438  * then setup internal/external PHY link
4439  *
4440  * Return IXGBE_ERR_OVERTEMP if interrupt is high temperature
4441  * failure alarm, else return PHY access status.
4442  */
4443 s32 ixgbe_handle_lasi_ext_t_x550em(struct ixgbe_hw *hw)
4444 {
4445         bool lsc;
4446         u32 status;
4447
4448         status = ixgbe_get_lasi_ext_t_x550em(hw, &lsc);
4449
4450         if (status != IXGBE_SUCCESS)
4451                 return status;
4452
4453         if (lsc)
4454                 return ixgbe_setup_internal_phy(hw);
4455
4456         return IXGBE_SUCCESS;
4457 }
4458
4459 /**
4460  * ixgbe_setup_mac_link_t_X550em - Sets the auto advertised link speed
4461  * @hw: pointer to hardware structure
4462  * @speed: new link speed
4463  * @autoneg_wait_to_complete: true when waiting for completion is needed
4464  *
4465  * Setup internal/external PHY link speed based on link speed, then set
4466  * external PHY auto advertised link speed.
4467  *
4468  * Returns error status for any failure
4469  **/
4470 s32 ixgbe_setup_mac_link_t_X550em(struct ixgbe_hw *hw,
4471                                   ixgbe_link_speed speed,
4472                                   bool autoneg_wait_to_complete)
4473 {
4474         s32 status;
4475         ixgbe_link_speed force_speed;
4476
4477         DEBUGFUNC("ixgbe_setup_mac_link_t_X550em");
4478
4479         /* Setup internal/external PHY link speed to iXFI (10G), unless
4480          * only 1G is auto advertised then setup KX link.
4481          */
4482         if (speed & IXGBE_LINK_SPEED_10GB_FULL)
4483                 force_speed = IXGBE_LINK_SPEED_10GB_FULL;
4484         else
4485                 force_speed = IXGBE_LINK_SPEED_1GB_FULL;
4486
4487         /* If X552 and internal link mode is XFI, then setup XFI internal link.
4488          */
4489         if (hw->mac.type == ixgbe_mac_X550EM_x &&
4490             !(hw->phy.nw_mng_if_sel & IXGBE_NW_MNG_IF_SEL_INT_PHY_MODE)) {
4491                 status = ixgbe_setup_ixfi_x550em(hw, &force_speed);
4492
4493                 if (status != IXGBE_SUCCESS)
4494                         return status;
4495         }
4496
4497         return hw->phy.ops.setup_link_speed(hw, speed, autoneg_wait_to_complete);
4498 }
4499
4500 /**
4501  * ixgbe_check_link_t_X550em - Determine link and speed status
4502  * @hw: pointer to hardware structure
4503  * @speed: pointer to link speed
4504  * @link_up: true when link is up
4505  * @link_up_wait_to_complete: bool used to wait for link up or not
4506  *
4507  * Check that both the MAC and X557 external PHY have link.
4508  **/
4509 s32 ixgbe_check_link_t_X550em(struct ixgbe_hw *hw, ixgbe_link_speed *speed,
4510                               bool *link_up, bool link_up_wait_to_complete)
4511 {
4512         u32 status;
4513         u16 i, autoneg_status = 0;
4514
4515         if (hw->mac.ops.get_media_type(hw) != ixgbe_media_type_copper)
4516                 return IXGBE_ERR_CONFIG;
4517
4518         status = ixgbe_check_mac_link_generic(hw, speed, link_up,
4519                                               link_up_wait_to_complete);
4520
4521         /* If check link fails or MAC link is not up, then return */
4522         if (status != IXGBE_SUCCESS || !(*link_up))
4523                 return status;
4524
4525         /* MAC link is up, so check external PHY link.
4526          * X557 PHY. Link status is latching low, and can only be used to detect
4527          * link drop, and not the current status of the link without performing
4528          * back-to-back reads.
4529          */
4530         for (i = 0; i < 2; i++) {
4531                 status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_AUTO_NEG_STATUS,
4532                                               IXGBE_MDIO_AUTO_NEG_DEV_TYPE,
4533                                               &autoneg_status);
4534
4535                 if (status != IXGBE_SUCCESS)
4536                         return status;
4537         }
4538
4539         /* If external PHY link is not up, then indicate link not up */
4540         if (!(autoneg_status & IXGBE_MDIO_AUTO_NEG_LINK_STATUS))
4541                 *link_up = false;
4542
4543         return IXGBE_SUCCESS;
4544 }
4545
4546 /**
4547  *  ixgbe_reset_phy_t_X550em - Performs X557 PHY reset and enables LASI
4548  *  @hw: pointer to hardware structure
4549  **/
4550 s32 ixgbe_reset_phy_t_X550em(struct ixgbe_hw *hw)
4551 {
4552         s32 status;
4553
4554         status = ixgbe_reset_phy_generic(hw);
4555
4556         if (status != IXGBE_SUCCESS)
4557                 return status;
4558
4559         /* Configure Link Status Alarm and Temperature Threshold interrupts */
4560         return ixgbe_enable_lasi_ext_t_x550em(hw);
4561 }
4562
4563 /**
4564  *  ixgbe_led_on_t_X550em - Turns on the software controllable LEDs.
4565  *  @hw: pointer to hardware structure
4566  *  @led_idx: led number to turn on
4567  **/
4568 s32 ixgbe_led_on_t_X550em(struct ixgbe_hw *hw, u32 led_idx)
4569 {
4570         u16 phy_data;
4571
4572         DEBUGFUNC("ixgbe_led_on_t_X550em");
4573
4574         if (led_idx >= IXGBE_X557_MAX_LED_INDEX)
4575                 return IXGBE_ERR_PARAM;
4576
4577         /* To turn on the LED, set mode to ON. */
4578         ixgbe_read_phy_reg(hw, IXGBE_X557_LED_PROVISIONING + led_idx,
4579                            IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE, &phy_data);
4580         phy_data |= IXGBE_X557_LED_MANUAL_SET_MASK;
4581         ixgbe_write_phy_reg(hw, IXGBE_X557_LED_PROVISIONING + led_idx,
4582                             IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE, phy_data);
4583
4584         return IXGBE_SUCCESS;
4585 }
4586
4587 /**
4588  *  ixgbe_led_off_t_X550em - Turns off the software controllable LEDs.
4589  *  @hw: pointer to hardware structure
4590  *  @led_idx: led number to turn off
4591  **/
4592 s32 ixgbe_led_off_t_X550em(struct ixgbe_hw *hw, u32 led_idx)
4593 {
4594         u16 phy_data;
4595
4596         DEBUGFUNC("ixgbe_led_off_t_X550em");
4597
4598         if (led_idx >= IXGBE_X557_MAX_LED_INDEX)
4599                 return IXGBE_ERR_PARAM;
4600
4601         /* To turn on the LED, set mode to ON. */
4602         ixgbe_read_phy_reg(hw, IXGBE_X557_LED_PROVISIONING + led_idx,
4603                            IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE, &phy_data);
4604         phy_data &= ~IXGBE_X557_LED_MANUAL_SET_MASK;
4605         ixgbe_write_phy_reg(hw, IXGBE_X557_LED_PROVISIONING + led_idx,
4606                             IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE, phy_data);
4607
4608         return IXGBE_SUCCESS;
4609 }
4610
4611 /**
4612  *  ixgbe_set_fw_drv_ver_x550 - Sends driver version to firmware
4613  *  @hw: pointer to the HW structure
4614  *  @maj: driver version major number
4615  *  @min: driver version minor number
4616  *  @build: driver version build number
4617  *  @sub: driver version sub build number
4618  *  @len: length of driver_ver string
4619  *  @driver_ver: driver string
4620  *
4621  *  Sends driver version number to firmware through the manageability
4622  *  block.  On success return IXGBE_SUCCESS
4623  *  else returns IXGBE_ERR_SWFW_SYNC when encountering an error acquiring
4624  *  semaphore or IXGBE_ERR_HOST_INTERFACE_COMMAND when command fails.
4625  **/
4626 s32 ixgbe_set_fw_drv_ver_x550(struct ixgbe_hw *hw, u8 maj, u8 min,
4627                               u8 build, u8 sub, u16 len, const char *driver_ver)
4628 {
4629         struct ixgbe_hic_drv_info2 fw_cmd;
4630         s32 ret_val = IXGBE_SUCCESS;
4631         int i;
4632
4633         DEBUGFUNC("ixgbe_set_fw_drv_ver_x550");
4634
4635         if ((len == 0) || (driver_ver == NULL) ||
4636            (len > sizeof(fw_cmd.driver_string)))
4637                 return IXGBE_ERR_INVALID_ARGUMENT;
4638
4639         fw_cmd.hdr.cmd = FW_CEM_CMD_DRIVER_INFO;
4640         fw_cmd.hdr.buf_len = FW_CEM_CMD_DRIVER_INFO_LEN + len;
4641         fw_cmd.hdr.cmd_or_resp.cmd_resv = FW_CEM_CMD_RESERVED;
4642         fw_cmd.port_num = (u8)hw->bus.func;
4643         fw_cmd.ver_maj = maj;
4644         fw_cmd.ver_min = min;
4645         fw_cmd.ver_build = build;
4646         fw_cmd.ver_sub = sub;
4647         fw_cmd.hdr.checksum = 0;
4648         memcpy(fw_cmd.driver_string, driver_ver, len);
4649         fw_cmd.hdr.checksum = ixgbe_calculate_checksum((u8 *)&fw_cmd,
4650                                 (FW_CEM_HDR_LEN + fw_cmd.hdr.buf_len));
4651
4652         for (i = 0; i <= FW_CEM_MAX_RETRIES; i++) {
4653                 ret_val = ixgbe_host_interface_command(hw, (u32 *)&fw_cmd,
4654                                                        sizeof(fw_cmd),
4655                                                        IXGBE_HI_COMMAND_TIMEOUT,
4656                                                        true);
4657                 if (ret_val != IXGBE_SUCCESS)
4658                         continue;
4659
4660                 if (fw_cmd.hdr.cmd_or_resp.ret_status ==
4661                     FW_CEM_RESP_STATUS_SUCCESS)
4662                         ret_val = IXGBE_SUCCESS;
4663                 else
4664                         ret_val = IXGBE_ERR_HOST_INTERFACE_COMMAND;
4665
4666                 break;
4667         }
4668
4669         return ret_val;
4670 }