net/bnxt: fix FW version query
[dpdk.git] / drivers / net / ixgbe / ixgbe_ethdev.c
1 /* SPDX-License-Identifier: BSD-3-Clause
2  * Copyright(c) 2010-2017 Intel Corporation
3  */
4
5 #include <sys/queue.h>
6 #include <stdio.h>
7 #include <errno.h>
8 #include <stdint.h>
9 #include <string.h>
10 #include <unistd.h>
11 #include <stdarg.h>
12 #include <inttypes.h>
13 #include <netinet/in.h>
14 #include <rte_string_fns.h>
15 #include <rte_byteorder.h>
16 #include <rte_common.h>
17 #include <rte_cycles.h>
18
19 #include <rte_interrupts.h>
20 #include <rte_log.h>
21 #include <rte_debug.h>
22 #include <rte_pci.h>
23 #include <rte_bus_pci.h>
24 #include <rte_branch_prediction.h>
25 #include <rte_memory.h>
26 #include <rte_kvargs.h>
27 #include <rte_eal.h>
28 #include <rte_alarm.h>
29 #include <rte_ether.h>
30 #include <rte_ethdev_driver.h>
31 #include <rte_ethdev_pci.h>
32 #include <rte_malloc.h>
33 #include <rte_random.h>
34 #include <rte_dev.h>
35 #include <rte_hash_crc.h>
36 #ifdef RTE_LIBRTE_SECURITY
37 #include <rte_security_driver.h>
38 #endif
39
40 #include "ixgbe_logs.h"
41 #include "base/ixgbe_api.h"
42 #include "base/ixgbe_vf.h"
43 #include "base/ixgbe_common.h"
44 #include "ixgbe_ethdev.h"
45 #include "ixgbe_bypass.h"
46 #include "ixgbe_rxtx.h"
47 #include "base/ixgbe_type.h"
48 #include "base/ixgbe_phy.h"
49 #include "ixgbe_regs.h"
50
51 /*
52  * High threshold controlling when to start sending XOFF frames. Must be at
53  * least 8 bytes less than receive packet buffer size. This value is in units
54  * of 1024 bytes.
55  */
56 #define IXGBE_FC_HI    0x80
57
58 /*
59  * Low threshold controlling when to start sending XON frames. This value is
60  * in units of 1024 bytes.
61  */
62 #define IXGBE_FC_LO    0x40
63
64 /* Timer value included in XOFF frames. */
65 #define IXGBE_FC_PAUSE 0x680
66
67 /*Default value of Max Rx Queue*/
68 #define IXGBE_MAX_RX_QUEUE_NUM 128
69
70 #define IXGBE_LINK_DOWN_CHECK_TIMEOUT 4000 /* ms */
71 #define IXGBE_LINK_UP_CHECK_TIMEOUT   1000 /* ms */
72 #define IXGBE_VMDQ_NUM_UC_MAC         4096 /* Maximum nb. of UC MAC addr. */
73
74 #define IXGBE_MMW_SIZE_DEFAULT        0x4
75 #define IXGBE_MMW_SIZE_JUMBO_FRAME    0x14
76 #define IXGBE_MAX_RING_DESC           4096 /* replicate define from rxtx */
77
78 /*
79  *  Default values for RX/TX configuration
80  */
81 #define IXGBE_DEFAULT_RX_FREE_THRESH  32
82 #define IXGBE_DEFAULT_RX_PTHRESH      8
83 #define IXGBE_DEFAULT_RX_HTHRESH      8
84 #define IXGBE_DEFAULT_RX_WTHRESH      0
85
86 #define IXGBE_DEFAULT_TX_FREE_THRESH  32
87 #define IXGBE_DEFAULT_TX_PTHRESH      32
88 #define IXGBE_DEFAULT_TX_HTHRESH      0
89 #define IXGBE_DEFAULT_TX_WTHRESH      0
90 #define IXGBE_DEFAULT_TX_RSBIT_THRESH 32
91
92 /* Bit shift and mask */
93 #define IXGBE_4_BIT_WIDTH  (CHAR_BIT / 2)
94 #define IXGBE_4_BIT_MASK   RTE_LEN2MASK(IXGBE_4_BIT_WIDTH, uint8_t)
95 #define IXGBE_8_BIT_WIDTH  CHAR_BIT
96 #define IXGBE_8_BIT_MASK   UINT8_MAX
97
98 #define IXGBEVF_PMD_NAME "rte_ixgbevf_pmd" /* PMD name */
99
100 #define IXGBE_QUEUE_STAT_COUNTERS (sizeof(hw_stats->qprc) / sizeof(hw_stats->qprc[0]))
101
102 /* Additional timesync values. */
103 #define NSEC_PER_SEC             1000000000L
104 #define IXGBE_INCVAL_10GB        0x66666666
105 #define IXGBE_INCVAL_1GB         0x40000000
106 #define IXGBE_INCVAL_100         0x50000000
107 #define IXGBE_INCVAL_SHIFT_10GB  28
108 #define IXGBE_INCVAL_SHIFT_1GB   24
109 #define IXGBE_INCVAL_SHIFT_100   21
110 #define IXGBE_INCVAL_SHIFT_82599 7
111 #define IXGBE_INCPER_SHIFT_82599 24
112
113 #define IXGBE_CYCLECOUNTER_MASK   0xffffffffffffffffULL
114
115 #define IXGBE_VT_CTL_POOLING_MODE_MASK         0x00030000
116 #define IXGBE_VT_CTL_POOLING_MODE_ETAG         0x00010000
117 #define IXGBE_ETAG_ETYPE                       0x00005084
118 #define IXGBE_ETAG_ETYPE_MASK                  0x0000ffff
119 #define IXGBE_ETAG_ETYPE_VALID                 0x80000000
120 #define IXGBE_RAH_ADTYPE                       0x40000000
121 #define IXGBE_RAL_ETAG_FILTER_MASK             0x00003fff
122 #define IXGBE_VMVIR_TAGA_MASK                  0x18000000
123 #define IXGBE_VMVIR_TAGA_ETAG_INSERT           0x08000000
124 #define IXGBE_VMTIR(_i) (0x00017000 + ((_i) * 4)) /* 64 of these (0-63) */
125 #define IXGBE_QDE_STRIP_TAG                    0x00000004
126 #define IXGBE_VTEICR_MASK                      0x07
127
128 #define IXGBE_EXVET_VET_EXT_SHIFT              16
129 #define IXGBE_DMATXCTL_VT_MASK                 0xFFFF0000
130
131 #define IXGBEVF_DEVARG_PFLINK_FULLCHK           "pflink_fullchk"
132
133 static const char * const ixgbevf_valid_arguments[] = {
134         IXGBEVF_DEVARG_PFLINK_FULLCHK,
135         NULL
136 };
137
138 static int eth_ixgbe_dev_init(struct rte_eth_dev *eth_dev, void *init_params);
139 static int eth_ixgbe_dev_uninit(struct rte_eth_dev *eth_dev);
140 static int ixgbe_fdir_filter_init(struct rte_eth_dev *eth_dev);
141 static int ixgbe_fdir_filter_uninit(struct rte_eth_dev *eth_dev);
142 static int ixgbe_l2_tn_filter_init(struct rte_eth_dev *eth_dev);
143 static int ixgbe_l2_tn_filter_uninit(struct rte_eth_dev *eth_dev);
144 static int ixgbe_ntuple_filter_uninit(struct rte_eth_dev *eth_dev);
145 static int  ixgbe_dev_configure(struct rte_eth_dev *dev);
146 static int  ixgbe_dev_start(struct rte_eth_dev *dev);
147 static void ixgbe_dev_stop(struct rte_eth_dev *dev);
148 static int  ixgbe_dev_set_link_up(struct rte_eth_dev *dev);
149 static int  ixgbe_dev_set_link_down(struct rte_eth_dev *dev);
150 static void ixgbe_dev_close(struct rte_eth_dev *dev);
151 static int  ixgbe_dev_reset(struct rte_eth_dev *dev);
152 static int ixgbe_dev_promiscuous_enable(struct rte_eth_dev *dev);
153 static int ixgbe_dev_promiscuous_disable(struct rte_eth_dev *dev);
154 static int ixgbe_dev_allmulticast_enable(struct rte_eth_dev *dev);
155 static int ixgbe_dev_allmulticast_disable(struct rte_eth_dev *dev);
156 static int ixgbe_dev_link_update(struct rte_eth_dev *dev,
157                                 int wait_to_complete);
158 static int ixgbe_dev_stats_get(struct rte_eth_dev *dev,
159                                 struct rte_eth_stats *stats);
160 static int ixgbe_dev_xstats_get(struct rte_eth_dev *dev,
161                                 struct rte_eth_xstat *xstats, unsigned n);
162 static int ixgbevf_dev_xstats_get(struct rte_eth_dev *dev,
163                                   struct rte_eth_xstat *xstats, unsigned n);
164 static int
165 ixgbe_dev_xstats_get_by_id(struct rte_eth_dev *dev, const uint64_t *ids,
166                 uint64_t *values, unsigned int n);
167 static int ixgbe_dev_stats_reset(struct rte_eth_dev *dev);
168 static int ixgbe_dev_xstats_reset(struct rte_eth_dev *dev);
169 static int ixgbe_dev_xstats_get_names(struct rte_eth_dev *dev,
170         struct rte_eth_xstat_name *xstats_names,
171         unsigned int size);
172 static int ixgbevf_dev_xstats_get_names(struct rte_eth_dev *dev,
173         struct rte_eth_xstat_name *xstats_names, unsigned limit);
174 static int ixgbe_dev_xstats_get_names_by_id(
175         struct rte_eth_dev *dev,
176         struct rte_eth_xstat_name *xstats_names,
177         const uint64_t *ids,
178         unsigned int limit);
179 static int ixgbe_dev_queue_stats_mapping_set(struct rte_eth_dev *eth_dev,
180                                              uint16_t queue_id,
181                                              uint8_t stat_idx,
182                                              uint8_t is_rx);
183 static int ixgbe_fw_version_get(struct rte_eth_dev *dev, char *fw_version,
184                                  size_t fw_size);
185 static int ixgbe_dev_info_get(struct rte_eth_dev *dev,
186                               struct rte_eth_dev_info *dev_info);
187 static const uint32_t *ixgbe_dev_supported_ptypes_get(struct rte_eth_dev *dev);
188 static int ixgbevf_dev_info_get(struct rte_eth_dev *dev,
189                                 struct rte_eth_dev_info *dev_info);
190 static int ixgbe_dev_mtu_set(struct rte_eth_dev *dev, uint16_t mtu);
191
192 static int ixgbe_vlan_filter_set(struct rte_eth_dev *dev,
193                 uint16_t vlan_id, int on);
194 static int ixgbe_vlan_tpid_set(struct rte_eth_dev *dev,
195                                enum rte_vlan_type vlan_type,
196                                uint16_t tpid_id);
197 static void ixgbe_vlan_hw_strip_bitmap_set(struct rte_eth_dev *dev,
198                 uint16_t queue, bool on);
199 static void ixgbe_vlan_strip_queue_set(struct rte_eth_dev *dev, uint16_t queue,
200                 int on);
201 static void ixgbe_config_vlan_strip_on_all_queues(struct rte_eth_dev *dev,
202                                                   int mask);
203 static int ixgbe_vlan_offload_config(struct rte_eth_dev *dev, int mask);
204 static int ixgbe_vlan_offload_set(struct rte_eth_dev *dev, int mask);
205 static void ixgbe_vlan_hw_strip_enable(struct rte_eth_dev *dev, uint16_t queue);
206 static void ixgbe_vlan_hw_strip_disable(struct rte_eth_dev *dev, uint16_t queue);
207 static void ixgbe_vlan_hw_extend_enable(struct rte_eth_dev *dev);
208 static void ixgbe_vlan_hw_extend_disable(struct rte_eth_dev *dev);
209
210 static int ixgbe_dev_led_on(struct rte_eth_dev *dev);
211 static int ixgbe_dev_led_off(struct rte_eth_dev *dev);
212 static int ixgbe_flow_ctrl_get(struct rte_eth_dev *dev,
213                                struct rte_eth_fc_conf *fc_conf);
214 static int ixgbe_flow_ctrl_set(struct rte_eth_dev *dev,
215                                struct rte_eth_fc_conf *fc_conf);
216 static int ixgbe_priority_flow_ctrl_set(struct rte_eth_dev *dev,
217                 struct rte_eth_pfc_conf *pfc_conf);
218 static int ixgbe_dev_rss_reta_update(struct rte_eth_dev *dev,
219                         struct rte_eth_rss_reta_entry64 *reta_conf,
220                         uint16_t reta_size);
221 static int ixgbe_dev_rss_reta_query(struct rte_eth_dev *dev,
222                         struct rte_eth_rss_reta_entry64 *reta_conf,
223                         uint16_t reta_size);
224 static void ixgbe_dev_link_status_print(struct rte_eth_dev *dev);
225 static int ixgbe_dev_lsc_interrupt_setup(struct rte_eth_dev *dev, uint8_t on);
226 static int ixgbe_dev_macsec_interrupt_setup(struct rte_eth_dev *dev);
227 static int ixgbe_dev_rxq_interrupt_setup(struct rte_eth_dev *dev);
228 static int ixgbe_dev_interrupt_get_status(struct rte_eth_dev *dev);
229 static int ixgbe_dev_interrupt_action(struct rte_eth_dev *dev);
230 static void ixgbe_dev_interrupt_handler(void *param);
231 static void ixgbe_dev_interrupt_delayed_handler(void *param);
232 static void *ixgbe_dev_setup_link_thread_handler(void *param);
233 static int ixgbe_dev_wait_setup_link_complete(struct rte_eth_dev *dev,
234                                               uint32_t timeout_ms);
235
236 static int ixgbe_add_rar(struct rte_eth_dev *dev,
237                         struct rte_ether_addr *mac_addr,
238                         uint32_t index, uint32_t pool);
239 static void ixgbe_remove_rar(struct rte_eth_dev *dev, uint32_t index);
240 static int ixgbe_set_default_mac_addr(struct rte_eth_dev *dev,
241                                            struct rte_ether_addr *mac_addr);
242 static void ixgbe_dcb_init(struct ixgbe_hw *hw, struct ixgbe_dcb_config *dcb_config);
243 static bool is_device_supported(struct rte_eth_dev *dev,
244                                 struct rte_pci_driver *drv);
245
246 /* For Virtual Function support */
247 static int eth_ixgbevf_dev_init(struct rte_eth_dev *eth_dev);
248 static int eth_ixgbevf_dev_uninit(struct rte_eth_dev *eth_dev);
249 static int  ixgbevf_dev_configure(struct rte_eth_dev *dev);
250 static int  ixgbevf_dev_start(struct rte_eth_dev *dev);
251 static int ixgbevf_dev_link_update(struct rte_eth_dev *dev,
252                                    int wait_to_complete);
253 static void ixgbevf_dev_stop(struct rte_eth_dev *dev);
254 static void ixgbevf_dev_close(struct rte_eth_dev *dev);
255 static int  ixgbevf_dev_reset(struct rte_eth_dev *dev);
256 static void ixgbevf_intr_disable(struct rte_eth_dev *dev);
257 static void ixgbevf_intr_enable(struct rte_eth_dev *dev);
258 static int ixgbevf_dev_stats_get(struct rte_eth_dev *dev,
259                 struct rte_eth_stats *stats);
260 static int ixgbevf_dev_stats_reset(struct rte_eth_dev *dev);
261 static int ixgbevf_vlan_filter_set(struct rte_eth_dev *dev,
262                 uint16_t vlan_id, int on);
263 static void ixgbevf_vlan_strip_queue_set(struct rte_eth_dev *dev,
264                 uint16_t queue, int on);
265 static int ixgbevf_vlan_offload_config(struct rte_eth_dev *dev, int mask);
266 static int ixgbevf_vlan_offload_set(struct rte_eth_dev *dev, int mask);
267 static void ixgbevf_set_vfta_all(struct rte_eth_dev *dev, bool on);
268 static int ixgbevf_dev_rx_queue_intr_enable(struct rte_eth_dev *dev,
269                                             uint16_t queue_id);
270 static int ixgbevf_dev_rx_queue_intr_disable(struct rte_eth_dev *dev,
271                                              uint16_t queue_id);
272 static void ixgbevf_set_ivar_map(struct ixgbe_hw *hw, int8_t direction,
273                                  uint8_t queue, uint8_t msix_vector);
274 static void ixgbevf_configure_msix(struct rte_eth_dev *dev);
275 static int ixgbevf_dev_promiscuous_enable(struct rte_eth_dev *dev);
276 static int ixgbevf_dev_promiscuous_disable(struct rte_eth_dev *dev);
277 static int ixgbevf_dev_allmulticast_enable(struct rte_eth_dev *dev);
278 static int ixgbevf_dev_allmulticast_disable(struct rte_eth_dev *dev);
279
280 /* For Eth VMDQ APIs support */
281 static int ixgbe_uc_hash_table_set(struct rte_eth_dev *dev, struct
282                 rte_ether_addr * mac_addr, uint8_t on);
283 static int ixgbe_uc_all_hash_table_set(struct rte_eth_dev *dev, uint8_t on);
284 static int ixgbe_mirror_rule_set(struct rte_eth_dev *dev,
285                 struct rte_eth_mirror_conf *mirror_conf,
286                 uint8_t rule_id, uint8_t on);
287 static int ixgbe_mirror_rule_reset(struct rte_eth_dev *dev,
288                 uint8_t rule_id);
289 static int ixgbe_dev_rx_queue_intr_enable(struct rte_eth_dev *dev,
290                                           uint16_t queue_id);
291 static int ixgbe_dev_rx_queue_intr_disable(struct rte_eth_dev *dev,
292                                            uint16_t queue_id);
293 static void ixgbe_set_ivar_map(struct ixgbe_hw *hw, int8_t direction,
294                                uint8_t queue, uint8_t msix_vector);
295 static void ixgbe_configure_msix(struct rte_eth_dev *dev);
296
297 static int ixgbevf_add_mac_addr(struct rte_eth_dev *dev,
298                                 struct rte_ether_addr *mac_addr,
299                                 uint32_t index, uint32_t pool);
300 static void ixgbevf_remove_mac_addr(struct rte_eth_dev *dev, uint32_t index);
301 static int ixgbevf_set_default_mac_addr(struct rte_eth_dev *dev,
302                                              struct rte_ether_addr *mac_addr);
303 static int ixgbe_syn_filter_get(struct rte_eth_dev *dev,
304                         struct rte_eth_syn_filter *filter);
305 static int ixgbe_syn_filter_handle(struct rte_eth_dev *dev,
306                         enum rte_filter_op filter_op,
307                         void *arg);
308 static int ixgbe_add_5tuple_filter(struct rte_eth_dev *dev,
309                         struct ixgbe_5tuple_filter *filter);
310 static void ixgbe_remove_5tuple_filter(struct rte_eth_dev *dev,
311                         struct ixgbe_5tuple_filter *filter);
312 static int ixgbe_ntuple_filter_handle(struct rte_eth_dev *dev,
313                                 enum rte_filter_op filter_op,
314                                 void *arg);
315 static int ixgbe_get_ntuple_filter(struct rte_eth_dev *dev,
316                         struct rte_eth_ntuple_filter *filter);
317 static int ixgbe_ethertype_filter_handle(struct rte_eth_dev *dev,
318                                 enum rte_filter_op filter_op,
319                                 void *arg);
320 static int ixgbe_get_ethertype_filter(struct rte_eth_dev *dev,
321                         struct rte_eth_ethertype_filter *filter);
322 static int ixgbe_dev_filter_ctrl(struct rte_eth_dev *dev,
323                      enum rte_filter_type filter_type,
324                      enum rte_filter_op filter_op,
325                      void *arg);
326 static int ixgbevf_dev_set_mtu(struct rte_eth_dev *dev, uint16_t mtu);
327
328 static int ixgbe_dev_set_mc_addr_list(struct rte_eth_dev *dev,
329                                       struct rte_ether_addr *mc_addr_set,
330                                       uint32_t nb_mc_addr);
331 static int ixgbe_dev_get_dcb_info(struct rte_eth_dev *dev,
332                                    struct rte_eth_dcb_info *dcb_info);
333
334 static int ixgbe_get_reg_length(struct rte_eth_dev *dev);
335 static int ixgbe_get_regs(struct rte_eth_dev *dev,
336                             struct rte_dev_reg_info *regs);
337 static int ixgbe_get_eeprom_length(struct rte_eth_dev *dev);
338 static int ixgbe_get_eeprom(struct rte_eth_dev *dev,
339                                 struct rte_dev_eeprom_info *eeprom);
340 static int ixgbe_set_eeprom(struct rte_eth_dev *dev,
341                                 struct rte_dev_eeprom_info *eeprom);
342
343 static int ixgbe_get_module_info(struct rte_eth_dev *dev,
344                                  struct rte_eth_dev_module_info *modinfo);
345 static int ixgbe_get_module_eeprom(struct rte_eth_dev *dev,
346                                    struct rte_dev_eeprom_info *info);
347
348 static int ixgbevf_get_reg_length(struct rte_eth_dev *dev);
349 static int ixgbevf_get_regs(struct rte_eth_dev *dev,
350                                 struct rte_dev_reg_info *regs);
351
352 static int ixgbe_timesync_enable(struct rte_eth_dev *dev);
353 static int ixgbe_timesync_disable(struct rte_eth_dev *dev);
354 static int ixgbe_timesync_read_rx_timestamp(struct rte_eth_dev *dev,
355                                             struct timespec *timestamp,
356                                             uint32_t flags);
357 static int ixgbe_timesync_read_tx_timestamp(struct rte_eth_dev *dev,
358                                             struct timespec *timestamp);
359 static int ixgbe_timesync_adjust_time(struct rte_eth_dev *dev, int64_t delta);
360 static int ixgbe_timesync_read_time(struct rte_eth_dev *dev,
361                                    struct timespec *timestamp);
362 static int ixgbe_timesync_write_time(struct rte_eth_dev *dev,
363                                    const struct timespec *timestamp);
364 static void ixgbevf_dev_interrupt_handler(void *param);
365
366 static int ixgbe_dev_l2_tunnel_eth_type_conf
367         (struct rte_eth_dev *dev, struct rte_eth_l2_tunnel_conf *l2_tunnel);
368 static int ixgbe_dev_l2_tunnel_offload_set
369         (struct rte_eth_dev *dev,
370          struct rte_eth_l2_tunnel_conf *l2_tunnel,
371          uint32_t mask,
372          uint8_t en);
373 static int ixgbe_dev_l2_tunnel_filter_handle(struct rte_eth_dev *dev,
374                                              enum rte_filter_op filter_op,
375                                              void *arg);
376
377 static int ixgbe_dev_udp_tunnel_port_add(struct rte_eth_dev *dev,
378                                          struct rte_eth_udp_tunnel *udp_tunnel);
379 static int ixgbe_dev_udp_tunnel_port_del(struct rte_eth_dev *dev,
380                                          struct rte_eth_udp_tunnel *udp_tunnel);
381 static int ixgbe_filter_restore(struct rte_eth_dev *dev);
382 static void ixgbe_l2_tunnel_conf(struct rte_eth_dev *dev);
383 static int ixgbe_wait_for_link_up(struct ixgbe_hw *hw);
384
385 /*
386  * Define VF Stats MACRO for Non "cleared on read" register
387  */
388 #define UPDATE_VF_STAT(reg, last, cur)                          \
389 {                                                               \
390         uint32_t latest = IXGBE_READ_REG(hw, reg);              \
391         cur += (latest - last) & UINT_MAX;                      \
392         last = latest;                                          \
393 }
394
395 #define UPDATE_VF_STAT_36BIT(lsb, msb, last, cur)                \
396 {                                                                \
397         u64 new_lsb = IXGBE_READ_REG(hw, lsb);                   \
398         u64 new_msb = IXGBE_READ_REG(hw, msb);                   \
399         u64 latest = ((new_msb << 32) | new_lsb);                \
400         cur += (0x1000000000LL + latest - last) & 0xFFFFFFFFFLL; \
401         last = latest;                                           \
402 }
403
404 #define IXGBE_SET_HWSTRIP(h, q) do {\
405                 uint32_t idx = (q) / (sizeof((h)->bitmap[0]) * NBBY); \
406                 uint32_t bit = (q) % (sizeof((h)->bitmap[0]) * NBBY); \
407                 (h)->bitmap[idx] |= 1 << bit;\
408         } while (0)
409
410 #define IXGBE_CLEAR_HWSTRIP(h, q) do {\
411                 uint32_t idx = (q) / (sizeof((h)->bitmap[0]) * NBBY); \
412                 uint32_t bit = (q) % (sizeof((h)->bitmap[0]) * NBBY); \
413                 (h)->bitmap[idx] &= ~(1 << bit);\
414         } while (0)
415
416 #define IXGBE_GET_HWSTRIP(h, q, r) do {\
417                 uint32_t idx = (q) / (sizeof((h)->bitmap[0]) * NBBY); \
418                 uint32_t bit = (q) % (sizeof((h)->bitmap[0]) * NBBY); \
419                 (r) = (h)->bitmap[idx] >> bit & 1;\
420         } while (0)
421
422 int ixgbe_logtype_init;
423 int ixgbe_logtype_driver;
424
425 #ifdef RTE_LIBRTE_IXGBE_DEBUG_RX
426 int ixgbe_logtype_rx;
427 #endif
428 #ifdef RTE_LIBRTE_IXGBE_DEBUG_TX
429 int ixgbe_logtype_tx;
430 #endif
431 #ifdef RTE_LIBRTE_IXGBE_DEBUG_TX_FREE
432 int ixgbe_logtype_tx_free;
433 #endif
434
435 /*
436  * The set of PCI devices this driver supports
437  */
438 static const struct rte_pci_id pci_id_ixgbe_map[] = {
439         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598) },
440         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598_BX) },
441         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598AF_DUAL_PORT) },
442         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598AF_SINGLE_PORT) },
443         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598AT) },
444         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598AT2) },
445         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598EB_SFP_LOM) },
446         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598EB_CX4) },
447         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598_CX4_DUAL_PORT) },
448         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598_DA_DUAL_PORT) },
449         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM) },
450         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598EB_XF_LR) },
451         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_KX4) },
452         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_KX4_MEZZ) },
453         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_KR) },
454         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_COMBO_BACKPLANE) },
455         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_CX4) },
456         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_SFP) },
457         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_BACKPLANE_FCOE) },
458         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_SFP_FCOE) },
459         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_SFP_EM) },
460         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_SFP_SF2) },
461         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_SFP_SF_QP) },
462         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_QSFP_SF_QP) },
463         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599EN_SFP) },
464         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_XAUI_LOM) },
465         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_T3_LOM) },
466         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X540T) },
467         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X540T1) },
468         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_X_SFP) },
469         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_X_10G_T) },
470         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_X_1G_T) },
471         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550T) },
472         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550T1) },
473         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_A_KR) },
474         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_A_KR_L) },
475         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_A_SFP_N) },
476         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_A_SGMII) },
477         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_A_SGMII_L) },
478         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_A_10G_T) },
479         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_A_QSFP) },
480         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_A_QSFP_N) },
481         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_A_SFP) },
482         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_A_1G_T) },
483         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_A_1G_T_L) },
484         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_X_KX4) },
485         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_X_KR) },
486         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_X_XFI) },
487 #ifdef RTE_LIBRTE_IXGBE_BYPASS
488         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_BYPASS) },
489 #endif
490         { .vendor_id = 0, /* sentinel */ },
491 };
492
493 /*
494  * The set of PCI devices this driver supports (for 82599 VF)
495  */
496 static const struct rte_pci_id pci_id_ixgbevf_map[] = {
497         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_VF) },
498         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_VF_HV) },
499         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X540_VF) },
500         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X540_VF_HV) },
501         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550_VF_HV) },
502         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550_VF) },
503         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_A_VF) },
504         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_A_VF_HV) },
505         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_X_VF) },
506         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_X_VF_HV) },
507         { .vendor_id = 0, /* sentinel */ },
508 };
509
510 static const struct rte_eth_desc_lim rx_desc_lim = {
511         .nb_max = IXGBE_MAX_RING_DESC,
512         .nb_min = IXGBE_MIN_RING_DESC,
513         .nb_align = IXGBE_RXD_ALIGN,
514 };
515
516 static const struct rte_eth_desc_lim tx_desc_lim = {
517         .nb_max = IXGBE_MAX_RING_DESC,
518         .nb_min = IXGBE_MIN_RING_DESC,
519         .nb_align = IXGBE_TXD_ALIGN,
520         .nb_seg_max = IXGBE_TX_MAX_SEG,
521         .nb_mtu_seg_max = IXGBE_TX_MAX_SEG,
522 };
523
524 static const struct eth_dev_ops ixgbe_eth_dev_ops = {
525         .dev_configure        = ixgbe_dev_configure,
526         .dev_start            = ixgbe_dev_start,
527         .dev_stop             = ixgbe_dev_stop,
528         .dev_set_link_up    = ixgbe_dev_set_link_up,
529         .dev_set_link_down  = ixgbe_dev_set_link_down,
530         .dev_close            = ixgbe_dev_close,
531         .dev_reset            = ixgbe_dev_reset,
532         .promiscuous_enable   = ixgbe_dev_promiscuous_enable,
533         .promiscuous_disable  = ixgbe_dev_promiscuous_disable,
534         .allmulticast_enable  = ixgbe_dev_allmulticast_enable,
535         .allmulticast_disable = ixgbe_dev_allmulticast_disable,
536         .link_update          = ixgbe_dev_link_update,
537         .stats_get            = ixgbe_dev_stats_get,
538         .xstats_get           = ixgbe_dev_xstats_get,
539         .xstats_get_by_id     = ixgbe_dev_xstats_get_by_id,
540         .stats_reset          = ixgbe_dev_stats_reset,
541         .xstats_reset         = ixgbe_dev_xstats_reset,
542         .xstats_get_names     = ixgbe_dev_xstats_get_names,
543         .xstats_get_names_by_id = ixgbe_dev_xstats_get_names_by_id,
544         .queue_stats_mapping_set = ixgbe_dev_queue_stats_mapping_set,
545         .fw_version_get       = ixgbe_fw_version_get,
546         .dev_infos_get        = ixgbe_dev_info_get,
547         .dev_supported_ptypes_get = ixgbe_dev_supported_ptypes_get,
548         .mtu_set              = ixgbe_dev_mtu_set,
549         .vlan_filter_set      = ixgbe_vlan_filter_set,
550         .vlan_tpid_set        = ixgbe_vlan_tpid_set,
551         .vlan_offload_set     = ixgbe_vlan_offload_set,
552         .vlan_strip_queue_set = ixgbe_vlan_strip_queue_set,
553         .rx_queue_start       = ixgbe_dev_rx_queue_start,
554         .rx_queue_stop        = ixgbe_dev_rx_queue_stop,
555         .tx_queue_start       = ixgbe_dev_tx_queue_start,
556         .tx_queue_stop        = ixgbe_dev_tx_queue_stop,
557         .rx_queue_setup       = ixgbe_dev_rx_queue_setup,
558         .rx_queue_intr_enable = ixgbe_dev_rx_queue_intr_enable,
559         .rx_queue_intr_disable = ixgbe_dev_rx_queue_intr_disable,
560         .rx_queue_release     = ixgbe_dev_rx_queue_release,
561         .rx_queue_count       = ixgbe_dev_rx_queue_count,
562         .rx_descriptor_done   = ixgbe_dev_rx_descriptor_done,
563         .rx_descriptor_status = ixgbe_dev_rx_descriptor_status,
564         .tx_descriptor_status = ixgbe_dev_tx_descriptor_status,
565         .tx_queue_setup       = ixgbe_dev_tx_queue_setup,
566         .tx_queue_release     = ixgbe_dev_tx_queue_release,
567         .dev_led_on           = ixgbe_dev_led_on,
568         .dev_led_off          = ixgbe_dev_led_off,
569         .flow_ctrl_get        = ixgbe_flow_ctrl_get,
570         .flow_ctrl_set        = ixgbe_flow_ctrl_set,
571         .priority_flow_ctrl_set = ixgbe_priority_flow_ctrl_set,
572         .mac_addr_add         = ixgbe_add_rar,
573         .mac_addr_remove      = ixgbe_remove_rar,
574         .mac_addr_set         = ixgbe_set_default_mac_addr,
575         .uc_hash_table_set    = ixgbe_uc_hash_table_set,
576         .uc_all_hash_table_set  = ixgbe_uc_all_hash_table_set,
577         .mirror_rule_set      = ixgbe_mirror_rule_set,
578         .mirror_rule_reset    = ixgbe_mirror_rule_reset,
579         .set_queue_rate_limit = ixgbe_set_queue_rate_limit,
580         .reta_update          = ixgbe_dev_rss_reta_update,
581         .reta_query           = ixgbe_dev_rss_reta_query,
582         .rss_hash_update      = ixgbe_dev_rss_hash_update,
583         .rss_hash_conf_get    = ixgbe_dev_rss_hash_conf_get,
584         .filter_ctrl          = ixgbe_dev_filter_ctrl,
585         .set_mc_addr_list     = ixgbe_dev_set_mc_addr_list,
586         .rxq_info_get         = ixgbe_rxq_info_get,
587         .txq_info_get         = ixgbe_txq_info_get,
588         .timesync_enable      = ixgbe_timesync_enable,
589         .timesync_disable     = ixgbe_timesync_disable,
590         .timesync_read_rx_timestamp = ixgbe_timesync_read_rx_timestamp,
591         .timesync_read_tx_timestamp = ixgbe_timesync_read_tx_timestamp,
592         .get_reg              = ixgbe_get_regs,
593         .get_eeprom_length    = ixgbe_get_eeprom_length,
594         .get_eeprom           = ixgbe_get_eeprom,
595         .set_eeprom           = ixgbe_set_eeprom,
596         .get_module_info      = ixgbe_get_module_info,
597         .get_module_eeprom    = ixgbe_get_module_eeprom,
598         .get_dcb_info         = ixgbe_dev_get_dcb_info,
599         .timesync_adjust_time = ixgbe_timesync_adjust_time,
600         .timesync_read_time   = ixgbe_timesync_read_time,
601         .timesync_write_time  = ixgbe_timesync_write_time,
602         .l2_tunnel_eth_type_conf = ixgbe_dev_l2_tunnel_eth_type_conf,
603         .l2_tunnel_offload_set   = ixgbe_dev_l2_tunnel_offload_set,
604         .udp_tunnel_port_add  = ixgbe_dev_udp_tunnel_port_add,
605         .udp_tunnel_port_del  = ixgbe_dev_udp_tunnel_port_del,
606         .tm_ops_get           = ixgbe_tm_ops_get,
607         .tx_done_cleanup      = ixgbe_dev_tx_done_cleanup,
608 };
609
610 /*
611  * dev_ops for virtual function, bare necessities for basic vf
612  * operation have been implemented
613  */
614 static const struct eth_dev_ops ixgbevf_eth_dev_ops = {
615         .dev_configure        = ixgbevf_dev_configure,
616         .dev_start            = ixgbevf_dev_start,
617         .dev_stop             = ixgbevf_dev_stop,
618         .link_update          = ixgbevf_dev_link_update,
619         .stats_get            = ixgbevf_dev_stats_get,
620         .xstats_get           = ixgbevf_dev_xstats_get,
621         .stats_reset          = ixgbevf_dev_stats_reset,
622         .xstats_reset         = ixgbevf_dev_stats_reset,
623         .xstats_get_names     = ixgbevf_dev_xstats_get_names,
624         .dev_close            = ixgbevf_dev_close,
625         .dev_reset            = ixgbevf_dev_reset,
626         .promiscuous_enable   = ixgbevf_dev_promiscuous_enable,
627         .promiscuous_disable  = ixgbevf_dev_promiscuous_disable,
628         .allmulticast_enable  = ixgbevf_dev_allmulticast_enable,
629         .allmulticast_disable = ixgbevf_dev_allmulticast_disable,
630         .dev_infos_get        = ixgbevf_dev_info_get,
631         .dev_supported_ptypes_get = ixgbe_dev_supported_ptypes_get,
632         .mtu_set              = ixgbevf_dev_set_mtu,
633         .vlan_filter_set      = ixgbevf_vlan_filter_set,
634         .vlan_strip_queue_set = ixgbevf_vlan_strip_queue_set,
635         .vlan_offload_set     = ixgbevf_vlan_offload_set,
636         .rx_queue_setup       = ixgbe_dev_rx_queue_setup,
637         .rx_queue_release     = ixgbe_dev_rx_queue_release,
638         .rx_descriptor_done   = ixgbe_dev_rx_descriptor_done,
639         .rx_descriptor_status = ixgbe_dev_rx_descriptor_status,
640         .tx_descriptor_status = ixgbe_dev_tx_descriptor_status,
641         .tx_queue_setup       = ixgbe_dev_tx_queue_setup,
642         .tx_queue_release     = ixgbe_dev_tx_queue_release,
643         .rx_queue_intr_enable = ixgbevf_dev_rx_queue_intr_enable,
644         .rx_queue_intr_disable = ixgbevf_dev_rx_queue_intr_disable,
645         .mac_addr_add         = ixgbevf_add_mac_addr,
646         .mac_addr_remove      = ixgbevf_remove_mac_addr,
647         .set_mc_addr_list     = ixgbe_dev_set_mc_addr_list,
648         .rxq_info_get         = ixgbe_rxq_info_get,
649         .txq_info_get         = ixgbe_txq_info_get,
650         .mac_addr_set         = ixgbevf_set_default_mac_addr,
651         .get_reg              = ixgbevf_get_regs,
652         .reta_update          = ixgbe_dev_rss_reta_update,
653         .reta_query           = ixgbe_dev_rss_reta_query,
654         .rss_hash_update      = ixgbe_dev_rss_hash_update,
655         .rss_hash_conf_get    = ixgbe_dev_rss_hash_conf_get,
656         .tx_done_cleanup      = ixgbe_dev_tx_done_cleanup,
657 };
658
659 /* store statistics names and its offset in stats structure */
660 struct rte_ixgbe_xstats_name_off {
661         char name[RTE_ETH_XSTATS_NAME_SIZE];
662         unsigned offset;
663 };
664
665 static const struct rte_ixgbe_xstats_name_off rte_ixgbe_stats_strings[] = {
666         {"rx_crc_errors", offsetof(struct ixgbe_hw_stats, crcerrs)},
667         {"rx_illegal_byte_errors", offsetof(struct ixgbe_hw_stats, illerrc)},
668         {"rx_error_bytes", offsetof(struct ixgbe_hw_stats, errbc)},
669         {"mac_local_errors", offsetof(struct ixgbe_hw_stats, mlfc)},
670         {"mac_remote_errors", offsetof(struct ixgbe_hw_stats, mrfc)},
671         {"rx_length_errors", offsetof(struct ixgbe_hw_stats, rlec)},
672         {"tx_xon_packets", offsetof(struct ixgbe_hw_stats, lxontxc)},
673         {"rx_xon_packets", offsetof(struct ixgbe_hw_stats, lxonrxc)},
674         {"tx_xoff_packets", offsetof(struct ixgbe_hw_stats, lxofftxc)},
675         {"rx_xoff_packets", offsetof(struct ixgbe_hw_stats, lxoffrxc)},
676         {"rx_size_64_packets", offsetof(struct ixgbe_hw_stats, prc64)},
677         {"rx_size_65_to_127_packets", offsetof(struct ixgbe_hw_stats, prc127)},
678         {"rx_size_128_to_255_packets", offsetof(struct ixgbe_hw_stats, prc255)},
679         {"rx_size_256_to_511_packets", offsetof(struct ixgbe_hw_stats, prc511)},
680         {"rx_size_512_to_1023_packets", offsetof(struct ixgbe_hw_stats,
681                 prc1023)},
682         {"rx_size_1024_to_max_packets", offsetof(struct ixgbe_hw_stats,
683                 prc1522)},
684         {"rx_broadcast_packets", offsetof(struct ixgbe_hw_stats, bprc)},
685         {"rx_multicast_packets", offsetof(struct ixgbe_hw_stats, mprc)},
686         {"rx_fragment_errors", offsetof(struct ixgbe_hw_stats, rfc)},
687         {"rx_undersize_errors", offsetof(struct ixgbe_hw_stats, ruc)},
688         {"rx_oversize_errors", offsetof(struct ixgbe_hw_stats, roc)},
689         {"rx_jabber_errors", offsetof(struct ixgbe_hw_stats, rjc)},
690         {"rx_management_packets", offsetof(struct ixgbe_hw_stats, mngprc)},
691         {"rx_management_dropped", offsetof(struct ixgbe_hw_stats, mngpdc)},
692         {"tx_management_packets", offsetof(struct ixgbe_hw_stats, mngptc)},
693         {"rx_total_packets", offsetof(struct ixgbe_hw_stats, tpr)},
694         {"rx_total_bytes", offsetof(struct ixgbe_hw_stats, tor)},
695         {"tx_total_packets", offsetof(struct ixgbe_hw_stats, tpt)},
696         {"tx_size_64_packets", offsetof(struct ixgbe_hw_stats, ptc64)},
697         {"tx_size_65_to_127_packets", offsetof(struct ixgbe_hw_stats, ptc127)},
698         {"tx_size_128_to_255_packets", offsetof(struct ixgbe_hw_stats, ptc255)},
699         {"tx_size_256_to_511_packets", offsetof(struct ixgbe_hw_stats, ptc511)},
700         {"tx_size_512_to_1023_packets", offsetof(struct ixgbe_hw_stats,
701                 ptc1023)},
702         {"tx_size_1024_to_max_packets", offsetof(struct ixgbe_hw_stats,
703                 ptc1522)},
704         {"tx_multicast_packets", offsetof(struct ixgbe_hw_stats, mptc)},
705         {"tx_broadcast_packets", offsetof(struct ixgbe_hw_stats, bptc)},
706         {"rx_mac_short_packet_dropped", offsetof(struct ixgbe_hw_stats, mspdc)},
707         {"rx_l3_l4_xsum_error", offsetof(struct ixgbe_hw_stats, xec)},
708
709         {"flow_director_added_filters", offsetof(struct ixgbe_hw_stats,
710                 fdirustat_add)},
711         {"flow_director_removed_filters", offsetof(struct ixgbe_hw_stats,
712                 fdirustat_remove)},
713         {"flow_director_filter_add_errors", offsetof(struct ixgbe_hw_stats,
714                 fdirfstat_fadd)},
715         {"flow_director_filter_remove_errors", offsetof(struct ixgbe_hw_stats,
716                 fdirfstat_fremove)},
717         {"flow_director_matched_filters", offsetof(struct ixgbe_hw_stats,
718                 fdirmatch)},
719         {"flow_director_missed_filters", offsetof(struct ixgbe_hw_stats,
720                 fdirmiss)},
721
722         {"rx_fcoe_crc_errors", offsetof(struct ixgbe_hw_stats, fccrc)},
723         {"rx_fcoe_dropped", offsetof(struct ixgbe_hw_stats, fcoerpdc)},
724         {"rx_fcoe_mbuf_allocation_errors", offsetof(struct ixgbe_hw_stats,
725                 fclast)},
726         {"rx_fcoe_packets", offsetof(struct ixgbe_hw_stats, fcoeprc)},
727         {"tx_fcoe_packets", offsetof(struct ixgbe_hw_stats, fcoeptc)},
728         {"rx_fcoe_bytes", offsetof(struct ixgbe_hw_stats, fcoedwrc)},
729         {"tx_fcoe_bytes", offsetof(struct ixgbe_hw_stats, fcoedwtc)},
730         {"rx_fcoe_no_direct_data_placement", offsetof(struct ixgbe_hw_stats,
731                 fcoe_noddp)},
732         {"rx_fcoe_no_direct_data_placement_ext_buff",
733                 offsetof(struct ixgbe_hw_stats, fcoe_noddp_ext_buff)},
734
735         {"tx_flow_control_xon_packets", offsetof(struct ixgbe_hw_stats,
736                 lxontxc)},
737         {"rx_flow_control_xon_packets", offsetof(struct ixgbe_hw_stats,
738                 lxonrxc)},
739         {"tx_flow_control_xoff_packets", offsetof(struct ixgbe_hw_stats,
740                 lxofftxc)},
741         {"rx_flow_control_xoff_packets", offsetof(struct ixgbe_hw_stats,
742                 lxoffrxc)},
743         {"rx_total_missed_packets", offsetof(struct ixgbe_hw_stats, mpctotal)},
744 };
745
746 #define IXGBE_NB_HW_STATS (sizeof(rte_ixgbe_stats_strings) / \
747                            sizeof(rte_ixgbe_stats_strings[0]))
748
749 /* MACsec statistics */
750 static const struct rte_ixgbe_xstats_name_off rte_ixgbe_macsec_strings[] = {
751         {"out_pkts_untagged", offsetof(struct ixgbe_macsec_stats,
752                 out_pkts_untagged)},
753         {"out_pkts_encrypted", offsetof(struct ixgbe_macsec_stats,
754                 out_pkts_encrypted)},
755         {"out_pkts_protected", offsetof(struct ixgbe_macsec_stats,
756                 out_pkts_protected)},
757         {"out_octets_encrypted", offsetof(struct ixgbe_macsec_stats,
758                 out_octets_encrypted)},
759         {"out_octets_protected", offsetof(struct ixgbe_macsec_stats,
760                 out_octets_protected)},
761         {"in_pkts_untagged", offsetof(struct ixgbe_macsec_stats,
762                 in_pkts_untagged)},
763         {"in_pkts_badtag", offsetof(struct ixgbe_macsec_stats,
764                 in_pkts_badtag)},
765         {"in_pkts_nosci", offsetof(struct ixgbe_macsec_stats,
766                 in_pkts_nosci)},
767         {"in_pkts_unknownsci", offsetof(struct ixgbe_macsec_stats,
768                 in_pkts_unknownsci)},
769         {"in_octets_decrypted", offsetof(struct ixgbe_macsec_stats,
770                 in_octets_decrypted)},
771         {"in_octets_validated", offsetof(struct ixgbe_macsec_stats,
772                 in_octets_validated)},
773         {"in_pkts_unchecked", offsetof(struct ixgbe_macsec_stats,
774                 in_pkts_unchecked)},
775         {"in_pkts_delayed", offsetof(struct ixgbe_macsec_stats,
776                 in_pkts_delayed)},
777         {"in_pkts_late", offsetof(struct ixgbe_macsec_stats,
778                 in_pkts_late)},
779         {"in_pkts_ok", offsetof(struct ixgbe_macsec_stats,
780                 in_pkts_ok)},
781         {"in_pkts_invalid", offsetof(struct ixgbe_macsec_stats,
782                 in_pkts_invalid)},
783         {"in_pkts_notvalid", offsetof(struct ixgbe_macsec_stats,
784                 in_pkts_notvalid)},
785         {"in_pkts_unusedsa", offsetof(struct ixgbe_macsec_stats,
786                 in_pkts_unusedsa)},
787         {"in_pkts_notusingsa", offsetof(struct ixgbe_macsec_stats,
788                 in_pkts_notusingsa)},
789 };
790
791 #define IXGBE_NB_MACSEC_STATS (sizeof(rte_ixgbe_macsec_strings) / \
792                            sizeof(rte_ixgbe_macsec_strings[0]))
793
794 /* Per-queue statistics */
795 static const struct rte_ixgbe_xstats_name_off rte_ixgbe_rxq_strings[] = {
796         {"mbuf_allocation_errors", offsetof(struct ixgbe_hw_stats, rnbc)},
797         {"dropped", offsetof(struct ixgbe_hw_stats, mpc)},
798         {"xon_packets", offsetof(struct ixgbe_hw_stats, pxonrxc)},
799         {"xoff_packets", offsetof(struct ixgbe_hw_stats, pxoffrxc)},
800 };
801
802 #define IXGBE_NB_RXQ_PRIO_STATS (sizeof(rte_ixgbe_rxq_strings) / \
803                            sizeof(rte_ixgbe_rxq_strings[0]))
804 #define IXGBE_NB_RXQ_PRIO_VALUES 8
805
806 static const struct rte_ixgbe_xstats_name_off rte_ixgbe_txq_strings[] = {
807         {"xon_packets", offsetof(struct ixgbe_hw_stats, pxontxc)},
808         {"xoff_packets", offsetof(struct ixgbe_hw_stats, pxofftxc)},
809         {"xon_to_xoff_packets", offsetof(struct ixgbe_hw_stats,
810                 pxon2offc)},
811 };
812
813 #define IXGBE_NB_TXQ_PRIO_STATS (sizeof(rte_ixgbe_txq_strings) / \
814                            sizeof(rte_ixgbe_txq_strings[0]))
815 #define IXGBE_NB_TXQ_PRIO_VALUES 8
816
817 static const struct rte_ixgbe_xstats_name_off rte_ixgbevf_stats_strings[] = {
818         {"rx_multicast_packets", offsetof(struct ixgbevf_hw_stats, vfmprc)},
819 };
820
821 #define IXGBEVF_NB_XSTATS (sizeof(rte_ixgbevf_stats_strings) /  \
822                 sizeof(rte_ixgbevf_stats_strings[0]))
823
824 /*
825  * This function is the same as ixgbe_is_sfp() in base/ixgbe.h.
826  */
827 static inline int
828 ixgbe_is_sfp(struct ixgbe_hw *hw)
829 {
830         switch (hw->phy.type) {
831         case ixgbe_phy_sfp_avago:
832         case ixgbe_phy_sfp_ftl:
833         case ixgbe_phy_sfp_intel:
834         case ixgbe_phy_sfp_unknown:
835         case ixgbe_phy_sfp_passive_tyco:
836         case ixgbe_phy_sfp_passive_unknown:
837                 return 1;
838         default:
839                 return 0;
840         }
841 }
842
843 static inline int32_t
844 ixgbe_pf_reset_hw(struct ixgbe_hw *hw)
845 {
846         uint32_t ctrl_ext;
847         int32_t status;
848
849         status = ixgbe_reset_hw(hw);
850
851         ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
852         /* Set PF Reset Done bit so PF/VF Mail Ops can work */
853         ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
854         IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
855         IXGBE_WRITE_FLUSH(hw);
856
857         if (status == IXGBE_ERR_SFP_NOT_PRESENT)
858                 status = IXGBE_SUCCESS;
859         return status;
860 }
861
862 static inline void
863 ixgbe_enable_intr(struct rte_eth_dev *dev)
864 {
865         struct ixgbe_interrupt *intr =
866                 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
867         struct ixgbe_hw *hw =
868                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
869
870         IXGBE_WRITE_REG(hw, IXGBE_EIMS, intr->mask);
871         IXGBE_WRITE_FLUSH(hw);
872 }
873
874 /*
875  * This function is based on ixgbe_disable_intr() in base/ixgbe.h.
876  */
877 static void
878 ixgbe_disable_intr(struct ixgbe_hw *hw)
879 {
880         PMD_INIT_FUNC_TRACE();
881
882         if (hw->mac.type == ixgbe_mac_82598EB) {
883                 IXGBE_WRITE_REG(hw, IXGBE_EIMC, ~0);
884         } else {
885                 IXGBE_WRITE_REG(hw, IXGBE_EIMC, 0xFFFF0000);
886                 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), ~0);
887                 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), ~0);
888         }
889         IXGBE_WRITE_FLUSH(hw);
890 }
891
892 /*
893  * This function resets queue statistics mapping registers.
894  * From Niantic datasheet, Initialization of Statistics section:
895  * "...if software requires the queue counters, the RQSMR and TQSM registers
896  * must be re-programmed following a device reset.
897  */
898 static void
899 ixgbe_reset_qstat_mappings(struct ixgbe_hw *hw)
900 {
901         uint32_t i;
902
903         for (i = 0; i != IXGBE_NB_STAT_MAPPING_REGS; i++) {
904                 IXGBE_WRITE_REG(hw, IXGBE_RQSMR(i), 0);
905                 IXGBE_WRITE_REG(hw, IXGBE_TQSM(i), 0);
906         }
907 }
908
909
910 static int
911 ixgbe_dev_queue_stats_mapping_set(struct rte_eth_dev *eth_dev,
912                                   uint16_t queue_id,
913                                   uint8_t stat_idx,
914                                   uint8_t is_rx)
915 {
916 #define QSM_REG_NB_BITS_PER_QMAP_FIELD 8
917 #define NB_QMAP_FIELDS_PER_QSM_REG 4
918 #define QMAP_FIELD_RESERVED_BITS_MASK 0x0f
919
920         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(eth_dev->data->dev_private);
921         struct ixgbe_stat_mapping_registers *stat_mappings =
922                 IXGBE_DEV_PRIVATE_TO_STAT_MAPPINGS(eth_dev->data->dev_private);
923         uint32_t qsmr_mask = 0;
924         uint32_t clearing_mask = QMAP_FIELD_RESERVED_BITS_MASK;
925         uint32_t q_map;
926         uint8_t n, offset;
927
928         if ((hw->mac.type != ixgbe_mac_82599EB) &&
929                 (hw->mac.type != ixgbe_mac_X540) &&
930                 (hw->mac.type != ixgbe_mac_X550) &&
931                 (hw->mac.type != ixgbe_mac_X550EM_x) &&
932                 (hw->mac.type != ixgbe_mac_X550EM_a))
933                 return -ENOSYS;
934
935         PMD_INIT_LOG(DEBUG, "Setting port %d, %s queue_id %d to stat index %d",
936                      (int)(eth_dev->data->port_id), is_rx ? "RX" : "TX",
937                      queue_id, stat_idx);
938
939         n = (uint8_t)(queue_id / NB_QMAP_FIELDS_PER_QSM_REG);
940         if (n >= IXGBE_NB_STAT_MAPPING_REGS) {
941                 PMD_INIT_LOG(ERR, "Nb of stat mapping registers exceeded");
942                 return -EIO;
943         }
944         offset = (uint8_t)(queue_id % NB_QMAP_FIELDS_PER_QSM_REG);
945
946         /* Now clear any previous stat_idx set */
947         clearing_mask <<= (QSM_REG_NB_BITS_PER_QMAP_FIELD * offset);
948         if (!is_rx)
949                 stat_mappings->tqsm[n] &= ~clearing_mask;
950         else
951                 stat_mappings->rqsmr[n] &= ~clearing_mask;
952
953         q_map = (uint32_t)stat_idx;
954         q_map &= QMAP_FIELD_RESERVED_BITS_MASK;
955         qsmr_mask = q_map << (QSM_REG_NB_BITS_PER_QMAP_FIELD * offset);
956         if (!is_rx)
957                 stat_mappings->tqsm[n] |= qsmr_mask;
958         else
959                 stat_mappings->rqsmr[n] |= qsmr_mask;
960
961         PMD_INIT_LOG(DEBUG, "Set port %d, %s queue_id %d to stat index %d",
962                      (int)(eth_dev->data->port_id), is_rx ? "RX" : "TX",
963                      queue_id, stat_idx);
964         PMD_INIT_LOG(DEBUG, "%s[%d] = 0x%08x", is_rx ? "RQSMR" : "TQSM", n,
965                      is_rx ? stat_mappings->rqsmr[n] : stat_mappings->tqsm[n]);
966
967         /* Now write the mapping in the appropriate register */
968         if (is_rx) {
969                 PMD_INIT_LOG(DEBUG, "Write 0x%x to RX IXGBE stat mapping reg:%d",
970                              stat_mappings->rqsmr[n], n);
971                 IXGBE_WRITE_REG(hw, IXGBE_RQSMR(n), stat_mappings->rqsmr[n]);
972         } else {
973                 PMD_INIT_LOG(DEBUG, "Write 0x%x to TX IXGBE stat mapping reg:%d",
974                              stat_mappings->tqsm[n], n);
975                 IXGBE_WRITE_REG(hw, IXGBE_TQSM(n), stat_mappings->tqsm[n]);
976         }
977         return 0;
978 }
979
980 static void
981 ixgbe_restore_statistics_mapping(struct rte_eth_dev *dev)
982 {
983         struct ixgbe_stat_mapping_registers *stat_mappings =
984                 IXGBE_DEV_PRIVATE_TO_STAT_MAPPINGS(dev->data->dev_private);
985         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
986         int i;
987
988         /* write whatever was in stat mapping table to the NIC */
989         for (i = 0; i < IXGBE_NB_STAT_MAPPING_REGS; i++) {
990                 /* rx */
991                 IXGBE_WRITE_REG(hw, IXGBE_RQSMR(i), stat_mappings->rqsmr[i]);
992
993                 /* tx */
994                 IXGBE_WRITE_REG(hw, IXGBE_TQSM(i), stat_mappings->tqsm[i]);
995         }
996 }
997
998 static void
999 ixgbe_dcb_init(struct ixgbe_hw *hw, struct ixgbe_dcb_config *dcb_config)
1000 {
1001         uint8_t i;
1002         struct ixgbe_dcb_tc_config *tc;
1003         uint8_t dcb_max_tc = IXGBE_DCB_MAX_TRAFFIC_CLASS;
1004
1005         dcb_config->num_tcs.pg_tcs = dcb_max_tc;
1006         dcb_config->num_tcs.pfc_tcs = dcb_max_tc;
1007         for (i = 0; i < dcb_max_tc; i++) {
1008                 tc = &dcb_config->tc_config[i];
1009                 tc->path[IXGBE_DCB_TX_CONFIG].bwg_id = i;
1010                 tc->path[IXGBE_DCB_TX_CONFIG].bwg_percent =
1011                                  (uint8_t)(100/dcb_max_tc + (i & 1));
1012                 tc->path[IXGBE_DCB_RX_CONFIG].bwg_id = i;
1013                 tc->path[IXGBE_DCB_RX_CONFIG].bwg_percent =
1014                                  (uint8_t)(100/dcb_max_tc + (i & 1));
1015                 tc->pfc = ixgbe_dcb_pfc_disabled;
1016         }
1017
1018         /* Initialize default user to priority mapping, UPx->TC0 */
1019         tc = &dcb_config->tc_config[0];
1020         tc->path[IXGBE_DCB_TX_CONFIG].up_to_tc_bitmap = 0xFF;
1021         tc->path[IXGBE_DCB_RX_CONFIG].up_to_tc_bitmap = 0xFF;
1022         for (i = 0; i < IXGBE_DCB_MAX_BW_GROUP; i++) {
1023                 dcb_config->bw_percentage[IXGBE_DCB_TX_CONFIG][i] = 100;
1024                 dcb_config->bw_percentage[IXGBE_DCB_RX_CONFIG][i] = 100;
1025         }
1026         dcb_config->rx_pba_cfg = ixgbe_dcb_pba_equal;
1027         dcb_config->pfc_mode_enable = false;
1028         dcb_config->vt_mode = true;
1029         dcb_config->round_robin_enable = false;
1030         /* support all DCB capabilities in 82599 */
1031         dcb_config->support.capabilities = 0xFF;
1032
1033         /*we only support 4 Tcs for X540, X550 */
1034         if (hw->mac.type == ixgbe_mac_X540 ||
1035                 hw->mac.type == ixgbe_mac_X550 ||
1036                 hw->mac.type == ixgbe_mac_X550EM_x ||
1037                 hw->mac.type == ixgbe_mac_X550EM_a) {
1038                 dcb_config->num_tcs.pg_tcs = 4;
1039                 dcb_config->num_tcs.pfc_tcs = 4;
1040         }
1041 }
1042
1043 /*
1044  * Ensure that all locks are released before first NVM or PHY access
1045  */
1046 static void
1047 ixgbe_swfw_lock_reset(struct ixgbe_hw *hw)
1048 {
1049         uint16_t mask;
1050
1051         /*
1052          * Phy lock should not fail in this early stage. If this is the case,
1053          * it is due to an improper exit of the application.
1054          * So force the release of the faulty lock. Release of common lock
1055          * is done automatically by swfw_sync function.
1056          */
1057         mask = IXGBE_GSSR_PHY0_SM << hw->bus.func;
1058         if (ixgbe_acquire_swfw_semaphore(hw, mask) < 0) {
1059                 PMD_DRV_LOG(DEBUG, "SWFW phy%d lock released", hw->bus.func);
1060         }
1061         ixgbe_release_swfw_semaphore(hw, mask);
1062
1063         /*
1064          * These ones are more tricky since they are common to all ports; but
1065          * swfw_sync retries last long enough (1s) to be almost sure that if
1066          * lock can not be taken it is due to an improper lock of the
1067          * semaphore.
1068          */
1069         mask = IXGBE_GSSR_EEP_SM | IXGBE_GSSR_MAC_CSR_SM | IXGBE_GSSR_SW_MNG_SM;
1070         if (ixgbe_acquire_swfw_semaphore(hw, mask) < 0) {
1071                 PMD_DRV_LOG(DEBUG, "SWFW common locks released");
1072         }
1073         ixgbe_release_swfw_semaphore(hw, mask);
1074 }
1075
1076 /*
1077  * This function is based on code in ixgbe_attach() in base/ixgbe.c.
1078  * It returns 0 on success.
1079  */
1080 static int
1081 eth_ixgbe_dev_init(struct rte_eth_dev *eth_dev, void *init_params __rte_unused)
1082 {
1083         struct ixgbe_adapter *ad = eth_dev->data->dev_private;
1084         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev);
1085         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
1086         struct ixgbe_hw *hw =
1087                 IXGBE_DEV_PRIVATE_TO_HW(eth_dev->data->dev_private);
1088         struct ixgbe_vfta *shadow_vfta =
1089                 IXGBE_DEV_PRIVATE_TO_VFTA(eth_dev->data->dev_private);
1090         struct ixgbe_hwstrip *hwstrip =
1091                 IXGBE_DEV_PRIVATE_TO_HWSTRIP_BITMAP(eth_dev->data->dev_private);
1092         struct ixgbe_dcb_config *dcb_config =
1093                 IXGBE_DEV_PRIVATE_TO_DCB_CFG(eth_dev->data->dev_private);
1094         struct ixgbe_filter_info *filter_info =
1095                 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(eth_dev->data->dev_private);
1096         struct ixgbe_bw_conf *bw_conf =
1097                 IXGBE_DEV_PRIVATE_TO_BW_CONF(eth_dev->data->dev_private);
1098         uint32_t ctrl_ext;
1099         uint16_t csum;
1100         int diag, i;
1101
1102         PMD_INIT_FUNC_TRACE();
1103
1104         ixgbe_dev_macsec_setting_reset(eth_dev);
1105
1106         eth_dev->dev_ops = &ixgbe_eth_dev_ops;
1107         eth_dev->rx_pkt_burst = &ixgbe_recv_pkts;
1108         eth_dev->tx_pkt_burst = &ixgbe_xmit_pkts;
1109         eth_dev->tx_pkt_prepare = &ixgbe_prep_pkts;
1110
1111         /*
1112          * For secondary processes, we don't initialise any further as primary
1113          * has already done this work. Only check we don't need a different
1114          * RX and TX function.
1115          */
1116         if (rte_eal_process_type() != RTE_PROC_PRIMARY) {
1117                 struct ixgbe_tx_queue *txq;
1118                 /* TX queue function in primary, set by last queue initialized
1119                  * Tx queue may not initialized by primary process
1120                  */
1121                 if (eth_dev->data->tx_queues) {
1122                         txq = eth_dev->data->tx_queues[eth_dev->data->nb_tx_queues-1];
1123                         ixgbe_set_tx_function(eth_dev, txq);
1124                 } else {
1125                         /* Use default TX function if we get here */
1126                         PMD_INIT_LOG(NOTICE, "No TX queues configured yet. "
1127                                      "Using default TX function.");
1128                 }
1129
1130                 ixgbe_set_rx_function(eth_dev);
1131
1132                 return 0;
1133         }
1134
1135         rte_atomic32_clear(&ad->link_thread_running);
1136         rte_eth_copy_pci_info(eth_dev, pci_dev);
1137
1138         /* Vendor and Device ID need to be set before init of shared code */
1139         hw->device_id = pci_dev->id.device_id;
1140         hw->vendor_id = pci_dev->id.vendor_id;
1141         hw->hw_addr = (void *)pci_dev->mem_resource[0].addr;
1142         hw->allow_unsupported_sfp = 1;
1143
1144         /* Initialize the shared code (base driver) */
1145 #ifdef RTE_LIBRTE_IXGBE_BYPASS
1146         diag = ixgbe_bypass_init_shared_code(hw);
1147 #else
1148         diag = ixgbe_init_shared_code(hw);
1149 #endif /* RTE_LIBRTE_IXGBE_BYPASS */
1150
1151         if (diag != IXGBE_SUCCESS) {
1152                 PMD_INIT_LOG(ERR, "Shared code init failed: %d", diag);
1153                 return -EIO;
1154         }
1155
1156         if (hw->mac.ops.fw_recovery_mode && hw->mac.ops.fw_recovery_mode(hw)) {
1157                 PMD_INIT_LOG(ERR, "\nERROR: "
1158                         "Firmware recovery mode detected. Limiting functionality.\n"
1159                         "Refer to the Intel(R) Ethernet Adapters and Devices "
1160                         "User Guide for details on firmware recovery mode.");
1161                 return -EIO;
1162         }
1163
1164         /* pick up the PCI bus settings for reporting later */
1165         ixgbe_get_bus_info(hw);
1166
1167         /* Unlock any pending hardware semaphore */
1168         ixgbe_swfw_lock_reset(hw);
1169
1170 #ifdef RTE_LIBRTE_SECURITY
1171         /* Initialize security_ctx only for primary process*/
1172         if (ixgbe_ipsec_ctx_create(eth_dev))
1173                 return -ENOMEM;
1174 #endif
1175
1176         /* Initialize DCB configuration*/
1177         memset(dcb_config, 0, sizeof(struct ixgbe_dcb_config));
1178         ixgbe_dcb_init(hw, dcb_config);
1179         /* Get Hardware Flow Control setting */
1180         hw->fc.requested_mode = ixgbe_fc_none;
1181         hw->fc.current_mode = ixgbe_fc_none;
1182         hw->fc.pause_time = IXGBE_FC_PAUSE;
1183         for (i = 0; i < IXGBE_DCB_MAX_TRAFFIC_CLASS; i++) {
1184                 hw->fc.low_water[i] = IXGBE_FC_LO;
1185                 hw->fc.high_water[i] = IXGBE_FC_HI;
1186         }
1187         hw->fc.send_xon = 1;
1188
1189         /* Make sure we have a good EEPROM before we read from it */
1190         diag = ixgbe_validate_eeprom_checksum(hw, &csum);
1191         if (diag != IXGBE_SUCCESS) {
1192                 PMD_INIT_LOG(ERR, "The EEPROM checksum is not valid: %d", diag);
1193                 return -EIO;
1194         }
1195
1196 #ifdef RTE_LIBRTE_IXGBE_BYPASS
1197         diag = ixgbe_bypass_init_hw(hw);
1198 #else
1199         diag = ixgbe_init_hw(hw);
1200 #endif /* RTE_LIBRTE_IXGBE_BYPASS */
1201
1202         /*
1203          * Devices with copper phys will fail to initialise if ixgbe_init_hw()
1204          * is called too soon after the kernel driver unbinding/binding occurs.
1205          * The failure occurs in ixgbe_identify_phy_generic() for all devices,
1206          * but for non-copper devies, ixgbe_identify_sfp_module_generic() is
1207          * also called. See ixgbe_identify_phy_82599(). The reason for the
1208          * failure is not known, and only occuts when virtualisation features
1209          * are disabled in the bios. A delay of 100ms  was found to be enough by
1210          * trial-and-error, and is doubled to be safe.
1211          */
1212         if (diag && (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_copper)) {
1213                 rte_delay_ms(200);
1214                 diag = ixgbe_init_hw(hw);
1215         }
1216
1217         if (diag == IXGBE_ERR_SFP_NOT_PRESENT)
1218                 diag = IXGBE_SUCCESS;
1219
1220         if (diag == IXGBE_ERR_EEPROM_VERSION) {
1221                 PMD_INIT_LOG(ERR, "This device is a pre-production adapter/"
1222                              "LOM.  Please be aware there may be issues associated "
1223                              "with your hardware.");
1224                 PMD_INIT_LOG(ERR, "If you are experiencing problems "
1225                              "please contact your Intel or hardware representative "
1226                              "who provided you with this hardware.");
1227         } else if (diag == IXGBE_ERR_SFP_NOT_SUPPORTED)
1228                 PMD_INIT_LOG(ERR, "Unsupported SFP+ Module");
1229         if (diag) {
1230                 PMD_INIT_LOG(ERR, "Hardware Initialization Failure: %d", diag);
1231                 return -EIO;
1232         }
1233
1234         /* Reset the hw statistics */
1235         ixgbe_dev_stats_reset(eth_dev);
1236
1237         /* disable interrupt */
1238         ixgbe_disable_intr(hw);
1239
1240         /* reset mappings for queue statistics hw counters*/
1241         ixgbe_reset_qstat_mappings(hw);
1242
1243         /* Allocate memory for storing MAC addresses */
1244         eth_dev->data->mac_addrs = rte_zmalloc("ixgbe", RTE_ETHER_ADDR_LEN *
1245                                                hw->mac.num_rar_entries, 0);
1246         if (eth_dev->data->mac_addrs == NULL) {
1247                 PMD_INIT_LOG(ERR,
1248                              "Failed to allocate %u bytes needed to store "
1249                              "MAC addresses",
1250                              RTE_ETHER_ADDR_LEN * hw->mac.num_rar_entries);
1251                 return -ENOMEM;
1252         }
1253         /* Copy the permanent MAC address */
1254         rte_ether_addr_copy((struct rte_ether_addr *)hw->mac.perm_addr,
1255                         &eth_dev->data->mac_addrs[0]);
1256
1257         /* Allocate memory for storing hash filter MAC addresses */
1258         eth_dev->data->hash_mac_addrs = rte_zmalloc(
1259                 "ixgbe", RTE_ETHER_ADDR_LEN * IXGBE_VMDQ_NUM_UC_MAC, 0);
1260         if (eth_dev->data->hash_mac_addrs == NULL) {
1261                 PMD_INIT_LOG(ERR,
1262                              "Failed to allocate %d bytes needed to store MAC addresses",
1263                              RTE_ETHER_ADDR_LEN * IXGBE_VMDQ_NUM_UC_MAC);
1264                 return -ENOMEM;
1265         }
1266
1267         /* Pass the information to the rte_eth_dev_close() that it should also
1268          * release the private port resources.
1269          */
1270         eth_dev->data->dev_flags |= RTE_ETH_DEV_CLOSE_REMOVE;
1271
1272         /* initialize the vfta */
1273         memset(shadow_vfta, 0, sizeof(*shadow_vfta));
1274
1275         /* initialize the hw strip bitmap*/
1276         memset(hwstrip, 0, sizeof(*hwstrip));
1277
1278         /* initialize PF if max_vfs not zero */
1279         ixgbe_pf_host_init(eth_dev);
1280
1281         ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
1282         /* let hardware know driver is loaded */
1283         ctrl_ext |= IXGBE_CTRL_EXT_DRV_LOAD;
1284         /* Set PF Reset Done bit so PF/VF Mail Ops can work */
1285         ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
1286         IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
1287         IXGBE_WRITE_FLUSH(hw);
1288
1289         if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
1290                 PMD_INIT_LOG(DEBUG, "MAC: %d, PHY: %d, SFP+: %d",
1291                              (int) hw->mac.type, (int) hw->phy.type,
1292                              (int) hw->phy.sfp_type);
1293         else
1294                 PMD_INIT_LOG(DEBUG, "MAC: %d, PHY: %d",
1295                              (int) hw->mac.type, (int) hw->phy.type);
1296
1297         PMD_INIT_LOG(DEBUG, "port %d vendorID=0x%x deviceID=0x%x",
1298                      eth_dev->data->port_id, pci_dev->id.vendor_id,
1299                      pci_dev->id.device_id);
1300
1301         rte_intr_callback_register(intr_handle,
1302                                    ixgbe_dev_interrupt_handler, eth_dev);
1303
1304         /* enable uio/vfio intr/eventfd mapping */
1305         rte_intr_enable(intr_handle);
1306
1307         /* enable support intr */
1308         ixgbe_enable_intr(eth_dev);
1309
1310         /* initialize filter info */
1311         memset(filter_info, 0,
1312                sizeof(struct ixgbe_filter_info));
1313
1314         /* initialize 5tuple filter list */
1315         TAILQ_INIT(&filter_info->fivetuple_list);
1316
1317         /* initialize flow director filter list & hash */
1318         ixgbe_fdir_filter_init(eth_dev);
1319
1320         /* initialize l2 tunnel filter list & hash */
1321         ixgbe_l2_tn_filter_init(eth_dev);
1322
1323         /* initialize flow filter lists */
1324         ixgbe_filterlist_init();
1325
1326         /* initialize bandwidth configuration info */
1327         memset(bw_conf, 0, sizeof(struct ixgbe_bw_conf));
1328
1329         /* initialize Traffic Manager configuration */
1330         ixgbe_tm_conf_init(eth_dev);
1331
1332         return 0;
1333 }
1334
1335 static int
1336 eth_ixgbe_dev_uninit(struct rte_eth_dev *eth_dev)
1337 {
1338         PMD_INIT_FUNC_TRACE();
1339
1340         if (rte_eal_process_type() != RTE_PROC_PRIMARY)
1341                 return 0;
1342
1343         ixgbe_dev_close(eth_dev);
1344
1345         return 0;
1346 }
1347
1348 static int ixgbe_ntuple_filter_uninit(struct rte_eth_dev *eth_dev)
1349 {
1350         struct ixgbe_filter_info *filter_info =
1351                 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(eth_dev->data->dev_private);
1352         struct ixgbe_5tuple_filter *p_5tuple;
1353
1354         while ((p_5tuple = TAILQ_FIRST(&filter_info->fivetuple_list))) {
1355                 TAILQ_REMOVE(&filter_info->fivetuple_list,
1356                              p_5tuple,
1357                              entries);
1358                 rte_free(p_5tuple);
1359         }
1360         memset(filter_info->fivetuple_mask, 0,
1361                sizeof(uint32_t) * IXGBE_5TUPLE_ARRAY_SIZE);
1362
1363         return 0;
1364 }
1365
1366 static int ixgbe_fdir_filter_uninit(struct rte_eth_dev *eth_dev)
1367 {
1368         struct ixgbe_hw_fdir_info *fdir_info =
1369                 IXGBE_DEV_PRIVATE_TO_FDIR_INFO(eth_dev->data->dev_private);
1370         struct ixgbe_fdir_filter *fdir_filter;
1371
1372                 if (fdir_info->hash_map)
1373                 rte_free(fdir_info->hash_map);
1374         if (fdir_info->hash_handle)
1375                 rte_hash_free(fdir_info->hash_handle);
1376
1377         while ((fdir_filter = TAILQ_FIRST(&fdir_info->fdir_list))) {
1378                 TAILQ_REMOVE(&fdir_info->fdir_list,
1379                              fdir_filter,
1380                              entries);
1381                 rte_free(fdir_filter);
1382         }
1383
1384         return 0;
1385 }
1386
1387 static int ixgbe_l2_tn_filter_uninit(struct rte_eth_dev *eth_dev)
1388 {
1389         struct ixgbe_l2_tn_info *l2_tn_info =
1390                 IXGBE_DEV_PRIVATE_TO_L2_TN_INFO(eth_dev->data->dev_private);
1391         struct ixgbe_l2_tn_filter *l2_tn_filter;
1392
1393         if (l2_tn_info->hash_map)
1394                 rte_free(l2_tn_info->hash_map);
1395         if (l2_tn_info->hash_handle)
1396                 rte_hash_free(l2_tn_info->hash_handle);
1397
1398         while ((l2_tn_filter = TAILQ_FIRST(&l2_tn_info->l2_tn_list))) {
1399                 TAILQ_REMOVE(&l2_tn_info->l2_tn_list,
1400                              l2_tn_filter,
1401                              entries);
1402                 rte_free(l2_tn_filter);
1403         }
1404
1405         return 0;
1406 }
1407
1408 static int ixgbe_fdir_filter_init(struct rte_eth_dev *eth_dev)
1409 {
1410         struct ixgbe_hw_fdir_info *fdir_info =
1411                 IXGBE_DEV_PRIVATE_TO_FDIR_INFO(eth_dev->data->dev_private);
1412         char fdir_hash_name[RTE_HASH_NAMESIZE];
1413         struct rte_hash_parameters fdir_hash_params = {
1414                 .name = fdir_hash_name,
1415                 .entries = IXGBE_MAX_FDIR_FILTER_NUM,
1416                 .key_len = sizeof(union ixgbe_atr_input),
1417                 .hash_func = rte_hash_crc,
1418                 .hash_func_init_val = 0,
1419                 .socket_id = rte_socket_id(),
1420         };
1421
1422         TAILQ_INIT(&fdir_info->fdir_list);
1423         snprintf(fdir_hash_name, RTE_HASH_NAMESIZE,
1424                  "fdir_%s", eth_dev->device->name);
1425         fdir_info->hash_handle = rte_hash_create(&fdir_hash_params);
1426         if (!fdir_info->hash_handle) {
1427                 PMD_INIT_LOG(ERR, "Failed to create fdir hash table!");
1428                 return -EINVAL;
1429         }
1430         fdir_info->hash_map = rte_zmalloc("ixgbe",
1431                                           sizeof(struct ixgbe_fdir_filter *) *
1432                                           IXGBE_MAX_FDIR_FILTER_NUM,
1433                                           0);
1434         if (!fdir_info->hash_map) {
1435                 PMD_INIT_LOG(ERR,
1436                              "Failed to allocate memory for fdir hash map!");
1437                 return -ENOMEM;
1438         }
1439         fdir_info->mask_added = FALSE;
1440
1441         return 0;
1442 }
1443
1444 static int ixgbe_l2_tn_filter_init(struct rte_eth_dev *eth_dev)
1445 {
1446         struct ixgbe_l2_tn_info *l2_tn_info =
1447                 IXGBE_DEV_PRIVATE_TO_L2_TN_INFO(eth_dev->data->dev_private);
1448         char l2_tn_hash_name[RTE_HASH_NAMESIZE];
1449         struct rte_hash_parameters l2_tn_hash_params = {
1450                 .name = l2_tn_hash_name,
1451                 .entries = IXGBE_MAX_L2_TN_FILTER_NUM,
1452                 .key_len = sizeof(struct ixgbe_l2_tn_key),
1453                 .hash_func = rte_hash_crc,
1454                 .hash_func_init_val = 0,
1455                 .socket_id = rte_socket_id(),
1456         };
1457
1458         TAILQ_INIT(&l2_tn_info->l2_tn_list);
1459         snprintf(l2_tn_hash_name, RTE_HASH_NAMESIZE,
1460                  "l2_tn_%s", eth_dev->device->name);
1461         l2_tn_info->hash_handle = rte_hash_create(&l2_tn_hash_params);
1462         if (!l2_tn_info->hash_handle) {
1463                 PMD_INIT_LOG(ERR, "Failed to create L2 TN hash table!");
1464                 return -EINVAL;
1465         }
1466         l2_tn_info->hash_map = rte_zmalloc("ixgbe",
1467                                    sizeof(struct ixgbe_l2_tn_filter *) *
1468                                    IXGBE_MAX_L2_TN_FILTER_NUM,
1469                                    0);
1470         if (!l2_tn_info->hash_map) {
1471                 PMD_INIT_LOG(ERR,
1472                         "Failed to allocate memory for L2 TN hash map!");
1473                 return -ENOMEM;
1474         }
1475         l2_tn_info->e_tag_en = FALSE;
1476         l2_tn_info->e_tag_fwd_en = FALSE;
1477         l2_tn_info->e_tag_ether_type = RTE_ETHER_TYPE_ETAG;
1478
1479         return 0;
1480 }
1481 /*
1482  * Negotiate mailbox API version with the PF.
1483  * After reset API version is always set to the basic one (ixgbe_mbox_api_10).
1484  * Then we try to negotiate starting with the most recent one.
1485  * If all negotiation attempts fail, then we will proceed with
1486  * the default one (ixgbe_mbox_api_10).
1487  */
1488 static void
1489 ixgbevf_negotiate_api(struct ixgbe_hw *hw)
1490 {
1491         int32_t i;
1492
1493         /* start with highest supported, proceed down */
1494         static const enum ixgbe_pfvf_api_rev sup_ver[] = {
1495                 ixgbe_mbox_api_13,
1496                 ixgbe_mbox_api_12,
1497                 ixgbe_mbox_api_11,
1498                 ixgbe_mbox_api_10,
1499         };
1500
1501         for (i = 0;
1502                         i != RTE_DIM(sup_ver) &&
1503                         ixgbevf_negotiate_api_version(hw, sup_ver[i]) != 0;
1504                         i++)
1505                 ;
1506 }
1507
1508 static void
1509 generate_random_mac_addr(struct rte_ether_addr *mac_addr)
1510 {
1511         uint64_t random;
1512
1513         /* Set Organizationally Unique Identifier (OUI) prefix. */
1514         mac_addr->addr_bytes[0] = 0x00;
1515         mac_addr->addr_bytes[1] = 0x09;
1516         mac_addr->addr_bytes[2] = 0xC0;
1517         /* Force indication of locally assigned MAC address. */
1518         mac_addr->addr_bytes[0] |= RTE_ETHER_LOCAL_ADMIN_ADDR;
1519         /* Generate the last 3 bytes of the MAC address with a random number. */
1520         random = rte_rand();
1521         memcpy(&mac_addr->addr_bytes[3], &random, 3);
1522 }
1523
1524 static int
1525 devarg_handle_int(__rte_unused const char *key, const char *value,
1526                   void *extra_args)
1527 {
1528         uint16_t *n = extra_args;
1529
1530         if (value == NULL || extra_args == NULL)
1531                 return -EINVAL;
1532
1533         *n = (uint16_t)strtoul(value, NULL, 0);
1534         if (*n == USHRT_MAX && errno == ERANGE)
1535                 return -1;
1536
1537         return 0;
1538 }
1539
1540 static void
1541 ixgbevf_parse_devargs(struct ixgbe_adapter *adapter,
1542                       struct rte_devargs *devargs)
1543 {
1544         struct rte_kvargs *kvlist;
1545         uint16_t pflink_fullchk;
1546
1547         if (devargs == NULL)
1548                 return;
1549
1550         kvlist = rte_kvargs_parse(devargs->args, ixgbevf_valid_arguments);
1551         if (kvlist == NULL)
1552                 return;
1553
1554         if (rte_kvargs_count(kvlist, IXGBEVF_DEVARG_PFLINK_FULLCHK) == 1 &&
1555             rte_kvargs_process(kvlist, IXGBEVF_DEVARG_PFLINK_FULLCHK,
1556                                devarg_handle_int, &pflink_fullchk) == 0 &&
1557             pflink_fullchk == 1)
1558                 adapter->pflink_fullchk = 1;
1559
1560         rte_kvargs_free(kvlist);
1561 }
1562
1563 /*
1564  * Virtual Function device init
1565  */
1566 static int
1567 eth_ixgbevf_dev_init(struct rte_eth_dev *eth_dev)
1568 {
1569         int diag;
1570         uint32_t tc, tcs;
1571         struct ixgbe_adapter *ad = eth_dev->data->dev_private;
1572         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev);
1573         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
1574         struct ixgbe_hw *hw =
1575                 IXGBE_DEV_PRIVATE_TO_HW(eth_dev->data->dev_private);
1576         struct ixgbe_vfta *shadow_vfta =
1577                 IXGBE_DEV_PRIVATE_TO_VFTA(eth_dev->data->dev_private);
1578         struct ixgbe_hwstrip *hwstrip =
1579                 IXGBE_DEV_PRIVATE_TO_HWSTRIP_BITMAP(eth_dev->data->dev_private);
1580         struct rte_ether_addr *perm_addr =
1581                 (struct rte_ether_addr *)hw->mac.perm_addr;
1582
1583         PMD_INIT_FUNC_TRACE();
1584
1585         eth_dev->dev_ops = &ixgbevf_eth_dev_ops;
1586         eth_dev->rx_pkt_burst = &ixgbe_recv_pkts;
1587         eth_dev->tx_pkt_burst = &ixgbe_xmit_pkts;
1588
1589         /* for secondary processes, we don't initialise any further as primary
1590          * has already done this work. Only check we don't need a different
1591          * RX function
1592          */
1593         if (rte_eal_process_type() != RTE_PROC_PRIMARY) {
1594                 struct ixgbe_tx_queue *txq;
1595                 /* TX queue function in primary, set by last queue initialized
1596                  * Tx queue may not initialized by primary process
1597                  */
1598                 if (eth_dev->data->tx_queues) {
1599                         txq = eth_dev->data->tx_queues[eth_dev->data->nb_tx_queues - 1];
1600                         ixgbe_set_tx_function(eth_dev, txq);
1601                 } else {
1602                         /* Use default TX function if we get here */
1603                         PMD_INIT_LOG(NOTICE,
1604                                      "No TX queues configured yet. Using default TX function.");
1605                 }
1606
1607                 ixgbe_set_rx_function(eth_dev);
1608
1609                 return 0;
1610         }
1611
1612         rte_atomic32_clear(&ad->link_thread_running);
1613         ixgbevf_parse_devargs(eth_dev->data->dev_private,
1614                               pci_dev->device.devargs);
1615
1616         rte_eth_copy_pci_info(eth_dev, pci_dev);
1617
1618         hw->device_id = pci_dev->id.device_id;
1619         hw->vendor_id = pci_dev->id.vendor_id;
1620         hw->hw_addr = (void *)pci_dev->mem_resource[0].addr;
1621
1622         /* initialize the vfta */
1623         memset(shadow_vfta, 0, sizeof(*shadow_vfta));
1624
1625         /* initialize the hw strip bitmap*/
1626         memset(hwstrip, 0, sizeof(*hwstrip));
1627
1628         /* Initialize the shared code (base driver) */
1629         diag = ixgbe_init_shared_code(hw);
1630         if (diag != IXGBE_SUCCESS) {
1631                 PMD_INIT_LOG(ERR, "Shared code init failed for ixgbevf: %d", diag);
1632                 return -EIO;
1633         }
1634
1635         /* init_mailbox_params */
1636         hw->mbx.ops.init_params(hw);
1637
1638         /* Reset the hw statistics */
1639         ixgbevf_dev_stats_reset(eth_dev);
1640
1641         /* Disable the interrupts for VF */
1642         ixgbevf_intr_disable(eth_dev);
1643
1644         hw->mac.num_rar_entries = 128; /* The MAX of the underlying PF */
1645         diag = hw->mac.ops.reset_hw(hw);
1646
1647         /*
1648          * The VF reset operation returns the IXGBE_ERR_INVALID_MAC_ADDR when
1649          * the underlying PF driver has not assigned a MAC address to the VF.
1650          * In this case, assign a random MAC address.
1651          */
1652         if ((diag != IXGBE_SUCCESS) && (diag != IXGBE_ERR_INVALID_MAC_ADDR)) {
1653                 PMD_INIT_LOG(ERR, "VF Initialization Failure: %d", diag);
1654                 /*
1655                  * This error code will be propagated to the app by
1656                  * rte_eth_dev_reset, so use a public error code rather than
1657                  * the internal-only IXGBE_ERR_RESET_FAILED
1658                  */
1659                 return -EAGAIN;
1660         }
1661
1662         /* negotiate mailbox API version to use with the PF. */
1663         ixgbevf_negotiate_api(hw);
1664
1665         /* Get Rx/Tx queue count via mailbox, which is ready after reset_hw */
1666         ixgbevf_get_queues(hw, &tcs, &tc);
1667
1668         /* Allocate memory for storing MAC addresses */
1669         eth_dev->data->mac_addrs = rte_zmalloc("ixgbevf", RTE_ETHER_ADDR_LEN *
1670                                                hw->mac.num_rar_entries, 0);
1671         if (eth_dev->data->mac_addrs == NULL) {
1672                 PMD_INIT_LOG(ERR,
1673                              "Failed to allocate %u bytes needed to store "
1674                              "MAC addresses",
1675                              RTE_ETHER_ADDR_LEN * hw->mac.num_rar_entries);
1676                 return -ENOMEM;
1677         }
1678
1679         /* Pass the information to the rte_eth_dev_close() that it should also
1680          * release the private port resources.
1681          */
1682         eth_dev->data->dev_flags |= RTE_ETH_DEV_CLOSE_REMOVE;
1683
1684         /* Generate a random MAC address, if none was assigned by PF. */
1685         if (rte_is_zero_ether_addr(perm_addr)) {
1686                 generate_random_mac_addr(perm_addr);
1687                 diag = ixgbe_set_rar_vf(hw, 1, perm_addr->addr_bytes, 0, 1);
1688                 if (diag) {
1689                         rte_free(eth_dev->data->mac_addrs);
1690                         eth_dev->data->mac_addrs = NULL;
1691                         return diag;
1692                 }
1693                 PMD_INIT_LOG(INFO, "\tVF MAC address not assigned by Host PF");
1694                 PMD_INIT_LOG(INFO, "\tAssign randomly generated MAC address "
1695                              "%02x:%02x:%02x:%02x:%02x:%02x",
1696                              perm_addr->addr_bytes[0],
1697                              perm_addr->addr_bytes[1],
1698                              perm_addr->addr_bytes[2],
1699                              perm_addr->addr_bytes[3],
1700                              perm_addr->addr_bytes[4],
1701                              perm_addr->addr_bytes[5]);
1702         }
1703
1704         /* Copy the permanent MAC address */
1705         rte_ether_addr_copy(perm_addr, &eth_dev->data->mac_addrs[0]);
1706
1707         /* reset the hardware with the new settings */
1708         diag = hw->mac.ops.start_hw(hw);
1709         switch (diag) {
1710         case  0:
1711                 break;
1712
1713         default:
1714                 PMD_INIT_LOG(ERR, "VF Initialization Failure: %d", diag);
1715                 return -EIO;
1716         }
1717
1718         rte_intr_callback_register(intr_handle,
1719                                    ixgbevf_dev_interrupt_handler, eth_dev);
1720         rte_intr_enable(intr_handle);
1721         ixgbevf_intr_enable(eth_dev);
1722
1723         PMD_INIT_LOG(DEBUG, "port %d vendorID=0x%x deviceID=0x%x mac.type=%s",
1724                      eth_dev->data->port_id, pci_dev->id.vendor_id,
1725                      pci_dev->id.device_id, "ixgbe_mac_82599_vf");
1726
1727         return 0;
1728 }
1729
1730 /* Virtual Function device uninit */
1731
1732 static int
1733 eth_ixgbevf_dev_uninit(struct rte_eth_dev *eth_dev)
1734 {
1735         PMD_INIT_FUNC_TRACE();
1736
1737         if (rte_eal_process_type() != RTE_PROC_PRIMARY)
1738                 return 0;
1739
1740         ixgbevf_dev_close(eth_dev);
1741
1742         return 0;
1743 }
1744
1745 static int
1746 eth_ixgbe_pci_probe(struct rte_pci_driver *pci_drv __rte_unused,
1747                 struct rte_pci_device *pci_dev)
1748 {
1749         char name[RTE_ETH_NAME_MAX_LEN];
1750         struct rte_eth_dev *pf_ethdev;
1751         struct rte_eth_devargs eth_da;
1752         int i, retval;
1753
1754         if (pci_dev->device.devargs) {
1755                 retval = rte_eth_devargs_parse(pci_dev->device.devargs->args,
1756                                 &eth_da);
1757                 if (retval)
1758                         return retval;
1759         } else
1760                 memset(&eth_da, 0, sizeof(eth_da));
1761
1762         retval = rte_eth_dev_create(&pci_dev->device, pci_dev->device.name,
1763                 sizeof(struct ixgbe_adapter),
1764                 eth_dev_pci_specific_init, pci_dev,
1765                 eth_ixgbe_dev_init, NULL);
1766
1767         if (retval || eth_da.nb_representor_ports < 1)
1768                 return retval;
1769
1770         pf_ethdev = rte_eth_dev_allocated(pci_dev->device.name);
1771         if (pf_ethdev == NULL)
1772                 return -ENODEV;
1773
1774         /* probe VF representor ports */
1775         for (i = 0; i < eth_da.nb_representor_ports; i++) {
1776                 struct ixgbe_vf_info *vfinfo;
1777                 struct ixgbe_vf_representor representor;
1778
1779                 vfinfo = *IXGBE_DEV_PRIVATE_TO_P_VFDATA(
1780                         pf_ethdev->data->dev_private);
1781                 if (vfinfo == NULL) {
1782                         PMD_DRV_LOG(ERR,
1783                                 "no virtual functions supported by PF");
1784                         break;
1785                 }
1786
1787                 representor.vf_id = eth_da.representor_ports[i];
1788                 representor.switch_domain_id = vfinfo->switch_domain_id;
1789                 representor.pf_ethdev = pf_ethdev;
1790
1791                 /* representor port net_bdf_port */
1792                 snprintf(name, sizeof(name), "net_%s_representor_%d",
1793                         pci_dev->device.name,
1794                         eth_da.representor_ports[i]);
1795
1796                 retval = rte_eth_dev_create(&pci_dev->device, name,
1797                         sizeof(struct ixgbe_vf_representor), NULL, NULL,
1798                         ixgbe_vf_representor_init, &representor);
1799
1800                 if (retval)
1801                         PMD_DRV_LOG(ERR, "failed to create ixgbe vf "
1802                                 "representor %s.", name);
1803         }
1804
1805         return 0;
1806 }
1807
1808 static int eth_ixgbe_pci_remove(struct rte_pci_device *pci_dev)
1809 {
1810         struct rte_eth_dev *ethdev;
1811
1812         ethdev = rte_eth_dev_allocated(pci_dev->device.name);
1813         if (!ethdev)
1814                 return 0;
1815
1816         if (ethdev->data->dev_flags & RTE_ETH_DEV_REPRESENTOR)
1817                 return rte_eth_dev_pci_generic_remove(pci_dev,
1818                                         ixgbe_vf_representor_uninit);
1819         else
1820                 return rte_eth_dev_pci_generic_remove(pci_dev,
1821                                                 eth_ixgbe_dev_uninit);
1822 }
1823
1824 static struct rte_pci_driver rte_ixgbe_pmd = {
1825         .id_table = pci_id_ixgbe_map,
1826         .drv_flags = RTE_PCI_DRV_NEED_MAPPING | RTE_PCI_DRV_INTR_LSC,
1827         .probe = eth_ixgbe_pci_probe,
1828         .remove = eth_ixgbe_pci_remove,
1829 };
1830
1831 static int eth_ixgbevf_pci_probe(struct rte_pci_driver *pci_drv __rte_unused,
1832         struct rte_pci_device *pci_dev)
1833 {
1834         return rte_eth_dev_pci_generic_probe(pci_dev,
1835                 sizeof(struct ixgbe_adapter), eth_ixgbevf_dev_init);
1836 }
1837
1838 static int eth_ixgbevf_pci_remove(struct rte_pci_device *pci_dev)
1839 {
1840         return rte_eth_dev_pci_generic_remove(pci_dev, eth_ixgbevf_dev_uninit);
1841 }
1842
1843 /*
1844  * virtual function driver struct
1845  */
1846 static struct rte_pci_driver rte_ixgbevf_pmd = {
1847         .id_table = pci_id_ixgbevf_map,
1848         .drv_flags = RTE_PCI_DRV_NEED_MAPPING,
1849         .probe = eth_ixgbevf_pci_probe,
1850         .remove = eth_ixgbevf_pci_remove,
1851 };
1852
1853 static int
1854 ixgbe_vlan_filter_set(struct rte_eth_dev *dev, uint16_t vlan_id, int on)
1855 {
1856         struct ixgbe_hw *hw =
1857                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1858         struct ixgbe_vfta *shadow_vfta =
1859                 IXGBE_DEV_PRIVATE_TO_VFTA(dev->data->dev_private);
1860         uint32_t vfta;
1861         uint32_t vid_idx;
1862         uint32_t vid_bit;
1863
1864         vid_idx = (uint32_t) ((vlan_id >> 5) & 0x7F);
1865         vid_bit = (uint32_t) (1 << (vlan_id & 0x1F));
1866         vfta = IXGBE_READ_REG(hw, IXGBE_VFTA(vid_idx));
1867         if (on)
1868                 vfta |= vid_bit;
1869         else
1870                 vfta &= ~vid_bit;
1871         IXGBE_WRITE_REG(hw, IXGBE_VFTA(vid_idx), vfta);
1872
1873         /* update local VFTA copy */
1874         shadow_vfta->vfta[vid_idx] = vfta;
1875
1876         return 0;
1877 }
1878
1879 static void
1880 ixgbe_vlan_strip_queue_set(struct rte_eth_dev *dev, uint16_t queue, int on)
1881 {
1882         if (on)
1883                 ixgbe_vlan_hw_strip_enable(dev, queue);
1884         else
1885                 ixgbe_vlan_hw_strip_disable(dev, queue);
1886 }
1887
1888 static int
1889 ixgbe_vlan_tpid_set(struct rte_eth_dev *dev,
1890                     enum rte_vlan_type vlan_type,
1891                     uint16_t tpid)
1892 {
1893         struct ixgbe_hw *hw =
1894                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1895         int ret = 0;
1896         uint32_t reg;
1897         uint32_t qinq;
1898
1899         qinq = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
1900         qinq &= IXGBE_DMATXCTL_GDV;
1901
1902         switch (vlan_type) {
1903         case ETH_VLAN_TYPE_INNER:
1904                 if (qinq) {
1905                         reg = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
1906                         reg = (reg & (~IXGBE_VLNCTRL_VET)) | (uint32_t)tpid;
1907                         IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, reg);
1908                         reg = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
1909                         reg = (reg & (~IXGBE_DMATXCTL_VT_MASK))
1910                                 | ((uint32_t)tpid << IXGBE_DMATXCTL_VT_SHIFT);
1911                         IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, reg);
1912                 } else {
1913                         ret = -ENOTSUP;
1914                         PMD_DRV_LOG(ERR, "Inner type is not supported"
1915                                     " by single VLAN");
1916                 }
1917                 break;
1918         case ETH_VLAN_TYPE_OUTER:
1919                 if (qinq) {
1920                         /* Only the high 16-bits is valid */
1921                         IXGBE_WRITE_REG(hw, IXGBE_EXVET, (uint32_t)tpid <<
1922                                         IXGBE_EXVET_VET_EXT_SHIFT);
1923                 } else {
1924                         reg = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
1925                         reg = (reg & (~IXGBE_VLNCTRL_VET)) | (uint32_t)tpid;
1926                         IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, reg);
1927                         reg = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
1928                         reg = (reg & (~IXGBE_DMATXCTL_VT_MASK))
1929                                 | ((uint32_t)tpid << IXGBE_DMATXCTL_VT_SHIFT);
1930                         IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, reg);
1931                 }
1932
1933                 break;
1934         default:
1935                 ret = -EINVAL;
1936                 PMD_DRV_LOG(ERR, "Unsupported VLAN type %d", vlan_type);
1937                 break;
1938         }
1939
1940         return ret;
1941 }
1942
1943 void
1944 ixgbe_vlan_hw_filter_disable(struct rte_eth_dev *dev)
1945 {
1946         struct ixgbe_hw *hw =
1947                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1948         uint32_t vlnctrl;
1949
1950         PMD_INIT_FUNC_TRACE();
1951
1952         /* Filter Table Disable */
1953         vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
1954         vlnctrl &= ~IXGBE_VLNCTRL_VFE;
1955
1956         IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
1957 }
1958
1959 void
1960 ixgbe_vlan_hw_filter_enable(struct rte_eth_dev *dev)
1961 {
1962         struct ixgbe_hw *hw =
1963                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1964         struct ixgbe_vfta *shadow_vfta =
1965                 IXGBE_DEV_PRIVATE_TO_VFTA(dev->data->dev_private);
1966         uint32_t vlnctrl;
1967         uint16_t i;
1968
1969         PMD_INIT_FUNC_TRACE();
1970
1971         /* Filter Table Enable */
1972         vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
1973         vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
1974         vlnctrl |= IXGBE_VLNCTRL_VFE;
1975
1976         IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
1977
1978         /* write whatever is in local vfta copy */
1979         for (i = 0; i < IXGBE_VFTA_SIZE; i++)
1980                 IXGBE_WRITE_REG(hw, IXGBE_VFTA(i), shadow_vfta->vfta[i]);
1981 }
1982
1983 static void
1984 ixgbe_vlan_hw_strip_bitmap_set(struct rte_eth_dev *dev, uint16_t queue, bool on)
1985 {
1986         struct ixgbe_hwstrip *hwstrip =
1987                 IXGBE_DEV_PRIVATE_TO_HWSTRIP_BITMAP(dev->data->dev_private);
1988         struct ixgbe_rx_queue *rxq;
1989
1990         if (queue >= IXGBE_MAX_RX_QUEUE_NUM)
1991                 return;
1992
1993         if (on)
1994                 IXGBE_SET_HWSTRIP(hwstrip, queue);
1995         else
1996                 IXGBE_CLEAR_HWSTRIP(hwstrip, queue);
1997
1998         if (queue >= dev->data->nb_rx_queues)
1999                 return;
2000
2001         rxq = dev->data->rx_queues[queue];
2002
2003         if (on) {
2004                 rxq->vlan_flags = PKT_RX_VLAN | PKT_RX_VLAN_STRIPPED;
2005                 rxq->offloads |= DEV_RX_OFFLOAD_VLAN_STRIP;
2006         } else {
2007                 rxq->vlan_flags = PKT_RX_VLAN;
2008                 rxq->offloads &= ~DEV_RX_OFFLOAD_VLAN_STRIP;
2009         }
2010 }
2011
2012 static void
2013 ixgbe_vlan_hw_strip_disable(struct rte_eth_dev *dev, uint16_t queue)
2014 {
2015         struct ixgbe_hw *hw =
2016                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2017         uint32_t ctrl;
2018
2019         PMD_INIT_FUNC_TRACE();
2020
2021         if (hw->mac.type == ixgbe_mac_82598EB) {
2022                 /* No queue level support */
2023                 PMD_INIT_LOG(NOTICE, "82598EB not support queue level hw strip");
2024                 return;
2025         }
2026
2027         /* Other 10G NIC, the VLAN strip can be setup per queue in RXDCTL */
2028         ctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(queue));
2029         ctrl &= ~IXGBE_RXDCTL_VME;
2030         IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(queue), ctrl);
2031
2032         /* record those setting for HW strip per queue */
2033         ixgbe_vlan_hw_strip_bitmap_set(dev, queue, 0);
2034 }
2035
2036 static void
2037 ixgbe_vlan_hw_strip_enable(struct rte_eth_dev *dev, uint16_t queue)
2038 {
2039         struct ixgbe_hw *hw =
2040                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2041         uint32_t ctrl;
2042
2043         PMD_INIT_FUNC_TRACE();
2044
2045         if (hw->mac.type == ixgbe_mac_82598EB) {
2046                 /* No queue level supported */
2047                 PMD_INIT_LOG(NOTICE, "82598EB not support queue level hw strip");
2048                 return;
2049         }
2050
2051         /* Other 10G NIC, the VLAN strip can be setup per queue in RXDCTL */
2052         ctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(queue));
2053         ctrl |= IXGBE_RXDCTL_VME;
2054         IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(queue), ctrl);
2055
2056         /* record those setting for HW strip per queue */
2057         ixgbe_vlan_hw_strip_bitmap_set(dev, queue, 1);
2058 }
2059
2060 static void
2061 ixgbe_vlan_hw_extend_disable(struct rte_eth_dev *dev)
2062 {
2063         struct ixgbe_hw *hw =
2064                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2065         uint32_t ctrl;
2066
2067         PMD_INIT_FUNC_TRACE();
2068
2069         /* DMATXCTRL: Geric Double VLAN Disable */
2070         ctrl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
2071         ctrl &= ~IXGBE_DMATXCTL_GDV;
2072         IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, ctrl);
2073
2074         /* CTRL_EXT: Global Double VLAN Disable */
2075         ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
2076         ctrl &= ~IXGBE_EXTENDED_VLAN;
2077         IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl);
2078
2079 }
2080
2081 static void
2082 ixgbe_vlan_hw_extend_enable(struct rte_eth_dev *dev)
2083 {
2084         struct ixgbe_hw *hw =
2085                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2086         uint32_t ctrl;
2087
2088         PMD_INIT_FUNC_TRACE();
2089
2090         /* DMATXCTRL: Geric Double VLAN Enable */
2091         ctrl  = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
2092         ctrl |= IXGBE_DMATXCTL_GDV;
2093         IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, ctrl);
2094
2095         /* CTRL_EXT: Global Double VLAN Enable */
2096         ctrl  = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
2097         ctrl |= IXGBE_EXTENDED_VLAN;
2098         IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl);
2099
2100         /* Clear pooling mode of PFVTCTL. It's required by X550. */
2101         if (hw->mac.type == ixgbe_mac_X550 ||
2102             hw->mac.type == ixgbe_mac_X550EM_x ||
2103             hw->mac.type == ixgbe_mac_X550EM_a) {
2104                 ctrl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
2105                 ctrl &= ~IXGBE_VT_CTL_POOLING_MODE_MASK;
2106                 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, ctrl);
2107         }
2108
2109         /*
2110          * VET EXT field in the EXVET register = 0x8100 by default
2111          * So no need to change. Same to VT field of DMATXCTL register
2112          */
2113 }
2114
2115 void
2116 ixgbe_vlan_hw_strip_config(struct rte_eth_dev *dev)
2117 {
2118         struct ixgbe_hw *hw =
2119                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2120         struct rte_eth_rxmode *rxmode = &dev->data->dev_conf.rxmode;
2121         uint32_t ctrl;
2122         uint16_t i;
2123         struct ixgbe_rx_queue *rxq;
2124         bool on;
2125
2126         PMD_INIT_FUNC_TRACE();
2127
2128         if (hw->mac.type == ixgbe_mac_82598EB) {
2129                 if (rxmode->offloads & DEV_RX_OFFLOAD_VLAN_STRIP) {
2130                         ctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
2131                         ctrl |= IXGBE_VLNCTRL_VME;
2132                         IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, ctrl);
2133                 } else {
2134                         ctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
2135                         ctrl &= ~IXGBE_VLNCTRL_VME;
2136                         IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, ctrl);
2137                 }
2138         } else {
2139                 /*
2140                  * Other 10G NIC, the VLAN strip can be setup
2141                  * per queue in RXDCTL
2142                  */
2143                 for (i = 0; i < dev->data->nb_rx_queues; i++) {
2144                         rxq = dev->data->rx_queues[i];
2145                         ctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(rxq->reg_idx));
2146                         if (rxq->offloads & DEV_RX_OFFLOAD_VLAN_STRIP) {
2147                                 ctrl |= IXGBE_RXDCTL_VME;
2148                                 on = TRUE;
2149                         } else {
2150                                 ctrl &= ~IXGBE_RXDCTL_VME;
2151                                 on = FALSE;
2152                         }
2153                         IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(rxq->reg_idx), ctrl);
2154
2155                         /* record those setting for HW strip per queue */
2156                         ixgbe_vlan_hw_strip_bitmap_set(dev, i, on);
2157                 }
2158         }
2159 }
2160
2161 static void
2162 ixgbe_config_vlan_strip_on_all_queues(struct rte_eth_dev *dev, int mask)
2163 {
2164         uint16_t i;
2165         struct rte_eth_rxmode *rxmode;
2166         struct ixgbe_rx_queue *rxq;
2167
2168         if (mask & ETH_VLAN_STRIP_MASK) {
2169                 rxmode = &dev->data->dev_conf.rxmode;
2170                 if (rxmode->offloads & DEV_RX_OFFLOAD_VLAN_STRIP)
2171                         for (i = 0; i < dev->data->nb_rx_queues; i++) {
2172                                 rxq = dev->data->rx_queues[i];
2173                                 rxq->offloads |= DEV_RX_OFFLOAD_VLAN_STRIP;
2174                         }
2175                 else
2176                         for (i = 0; i < dev->data->nb_rx_queues; i++) {
2177                                 rxq = dev->data->rx_queues[i];
2178                                 rxq->offloads &= ~DEV_RX_OFFLOAD_VLAN_STRIP;
2179                         }
2180         }
2181 }
2182
2183 static int
2184 ixgbe_vlan_offload_config(struct rte_eth_dev *dev, int mask)
2185 {
2186         struct rte_eth_rxmode *rxmode;
2187         rxmode = &dev->data->dev_conf.rxmode;
2188
2189         if (mask & ETH_VLAN_STRIP_MASK) {
2190                 ixgbe_vlan_hw_strip_config(dev);
2191         }
2192
2193         if (mask & ETH_VLAN_FILTER_MASK) {
2194                 if (rxmode->offloads & DEV_RX_OFFLOAD_VLAN_FILTER)
2195                         ixgbe_vlan_hw_filter_enable(dev);
2196                 else
2197                         ixgbe_vlan_hw_filter_disable(dev);
2198         }
2199
2200         if (mask & ETH_VLAN_EXTEND_MASK) {
2201                 if (rxmode->offloads & DEV_RX_OFFLOAD_VLAN_EXTEND)
2202                         ixgbe_vlan_hw_extend_enable(dev);
2203                 else
2204                         ixgbe_vlan_hw_extend_disable(dev);
2205         }
2206
2207         return 0;
2208 }
2209
2210 static int
2211 ixgbe_vlan_offload_set(struct rte_eth_dev *dev, int mask)
2212 {
2213         ixgbe_config_vlan_strip_on_all_queues(dev, mask);
2214
2215         ixgbe_vlan_offload_config(dev, mask);
2216
2217         return 0;
2218 }
2219
2220 static void
2221 ixgbe_vmdq_vlan_hw_filter_enable(struct rte_eth_dev *dev)
2222 {
2223         struct ixgbe_hw *hw =
2224                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2225         /* VLNCTRL: enable vlan filtering and allow all vlan tags through */
2226         uint32_t vlanctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
2227
2228         vlanctrl |= IXGBE_VLNCTRL_VFE; /* enable vlan filters */
2229         IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlanctrl);
2230 }
2231
2232 static int
2233 ixgbe_check_vf_rss_rxq_num(struct rte_eth_dev *dev, uint16_t nb_rx_q)
2234 {
2235         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
2236
2237         switch (nb_rx_q) {
2238         case 1:
2239         case 2:
2240                 RTE_ETH_DEV_SRIOV(dev).active = ETH_64_POOLS;
2241                 break;
2242         case 4:
2243                 RTE_ETH_DEV_SRIOV(dev).active = ETH_32_POOLS;
2244                 break;
2245         default:
2246                 return -EINVAL;
2247         }
2248
2249         RTE_ETH_DEV_SRIOV(dev).nb_q_per_pool =
2250                 IXGBE_MAX_RX_QUEUE_NUM / RTE_ETH_DEV_SRIOV(dev).active;
2251         RTE_ETH_DEV_SRIOV(dev).def_pool_q_idx =
2252                 pci_dev->max_vfs * RTE_ETH_DEV_SRIOV(dev).nb_q_per_pool;
2253         return 0;
2254 }
2255
2256 static int
2257 ixgbe_check_mq_mode(struct rte_eth_dev *dev)
2258 {
2259         struct rte_eth_conf *dev_conf = &dev->data->dev_conf;
2260         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2261         uint16_t nb_rx_q = dev->data->nb_rx_queues;
2262         uint16_t nb_tx_q = dev->data->nb_tx_queues;
2263
2264         if (RTE_ETH_DEV_SRIOV(dev).active != 0) {
2265                 /* check multi-queue mode */
2266                 switch (dev_conf->rxmode.mq_mode) {
2267                 case ETH_MQ_RX_VMDQ_DCB:
2268                         PMD_INIT_LOG(INFO, "ETH_MQ_RX_VMDQ_DCB mode supported in SRIOV");
2269                         break;
2270                 case ETH_MQ_RX_VMDQ_DCB_RSS:
2271                         /* DCB/RSS VMDQ in SRIOV mode, not implement yet */
2272                         PMD_INIT_LOG(ERR, "SRIOV active,"
2273                                         " unsupported mq_mode rx %d.",
2274                                         dev_conf->rxmode.mq_mode);
2275                         return -EINVAL;
2276                 case ETH_MQ_RX_RSS:
2277                 case ETH_MQ_RX_VMDQ_RSS:
2278                         dev->data->dev_conf.rxmode.mq_mode = ETH_MQ_RX_VMDQ_RSS;
2279                         if (nb_rx_q <= RTE_ETH_DEV_SRIOV(dev).nb_q_per_pool)
2280                                 if (ixgbe_check_vf_rss_rxq_num(dev, nb_rx_q)) {
2281                                         PMD_INIT_LOG(ERR, "SRIOV is active,"
2282                                                 " invalid queue number"
2283                                                 " for VMDQ RSS, allowed"
2284                                                 " value are 1, 2 or 4.");
2285                                         return -EINVAL;
2286                                 }
2287                         break;
2288                 case ETH_MQ_RX_VMDQ_ONLY:
2289                 case ETH_MQ_RX_NONE:
2290                         /* if nothing mq mode configure, use default scheme */
2291                         dev->data->dev_conf.rxmode.mq_mode = ETH_MQ_RX_VMDQ_ONLY;
2292                         break;
2293                 default: /* ETH_MQ_RX_DCB, ETH_MQ_RX_DCB_RSS or ETH_MQ_TX_DCB*/
2294                         /* SRIOV only works in VMDq enable mode */
2295                         PMD_INIT_LOG(ERR, "SRIOV is active,"
2296                                         " wrong mq_mode rx %d.",
2297                                         dev_conf->rxmode.mq_mode);
2298                         return -EINVAL;
2299                 }
2300
2301                 switch (dev_conf->txmode.mq_mode) {
2302                 case ETH_MQ_TX_VMDQ_DCB:
2303                         PMD_INIT_LOG(INFO, "ETH_MQ_TX_VMDQ_DCB mode supported in SRIOV");
2304                         dev->data->dev_conf.txmode.mq_mode = ETH_MQ_TX_VMDQ_DCB;
2305                         break;
2306                 default: /* ETH_MQ_TX_VMDQ_ONLY or ETH_MQ_TX_NONE */
2307                         dev->data->dev_conf.txmode.mq_mode = ETH_MQ_TX_VMDQ_ONLY;
2308                         break;
2309                 }
2310
2311                 /* check valid queue number */
2312                 if ((nb_rx_q > RTE_ETH_DEV_SRIOV(dev).nb_q_per_pool) ||
2313                     (nb_tx_q > RTE_ETH_DEV_SRIOV(dev).nb_q_per_pool)) {
2314                         PMD_INIT_LOG(ERR, "SRIOV is active,"
2315                                         " nb_rx_q=%d nb_tx_q=%d queue number"
2316                                         " must be less than or equal to %d.",
2317                                         nb_rx_q, nb_tx_q,
2318                                         RTE_ETH_DEV_SRIOV(dev).nb_q_per_pool);
2319                         return -EINVAL;
2320                 }
2321         } else {
2322                 if (dev_conf->rxmode.mq_mode == ETH_MQ_RX_VMDQ_DCB_RSS) {
2323                         PMD_INIT_LOG(ERR, "VMDQ+DCB+RSS mq_mode is"
2324                                           " not supported.");
2325                         return -EINVAL;
2326                 }
2327                 /* check configuration for vmdb+dcb mode */
2328                 if (dev_conf->rxmode.mq_mode == ETH_MQ_RX_VMDQ_DCB) {
2329                         const struct rte_eth_vmdq_dcb_conf *conf;
2330
2331                         if (nb_rx_q != IXGBE_VMDQ_DCB_NB_QUEUES) {
2332                                 PMD_INIT_LOG(ERR, "VMDQ+DCB, nb_rx_q != %d.",
2333                                                 IXGBE_VMDQ_DCB_NB_QUEUES);
2334                                 return -EINVAL;
2335                         }
2336                         conf = &dev_conf->rx_adv_conf.vmdq_dcb_conf;
2337                         if (!(conf->nb_queue_pools == ETH_16_POOLS ||
2338                                conf->nb_queue_pools == ETH_32_POOLS)) {
2339                                 PMD_INIT_LOG(ERR, "VMDQ+DCB selected,"
2340                                                 " nb_queue_pools must be %d or %d.",
2341                                                 ETH_16_POOLS, ETH_32_POOLS);
2342                                 return -EINVAL;
2343                         }
2344                 }
2345                 if (dev_conf->txmode.mq_mode == ETH_MQ_TX_VMDQ_DCB) {
2346                         const struct rte_eth_vmdq_dcb_tx_conf *conf;
2347
2348                         if (nb_tx_q != IXGBE_VMDQ_DCB_NB_QUEUES) {
2349                                 PMD_INIT_LOG(ERR, "VMDQ+DCB, nb_tx_q != %d",
2350                                                  IXGBE_VMDQ_DCB_NB_QUEUES);
2351                                 return -EINVAL;
2352                         }
2353                         conf = &dev_conf->tx_adv_conf.vmdq_dcb_tx_conf;
2354                         if (!(conf->nb_queue_pools == ETH_16_POOLS ||
2355                                conf->nb_queue_pools == ETH_32_POOLS)) {
2356                                 PMD_INIT_LOG(ERR, "VMDQ+DCB selected,"
2357                                                 " nb_queue_pools != %d and"
2358                                                 " nb_queue_pools != %d.",
2359                                                 ETH_16_POOLS, ETH_32_POOLS);
2360                                 return -EINVAL;
2361                         }
2362                 }
2363
2364                 /* For DCB mode check our configuration before we go further */
2365                 if (dev_conf->rxmode.mq_mode == ETH_MQ_RX_DCB) {
2366                         const struct rte_eth_dcb_rx_conf *conf;
2367
2368                         conf = &dev_conf->rx_adv_conf.dcb_rx_conf;
2369                         if (!(conf->nb_tcs == ETH_4_TCS ||
2370                                conf->nb_tcs == ETH_8_TCS)) {
2371                                 PMD_INIT_LOG(ERR, "DCB selected, nb_tcs != %d"
2372                                                 " and nb_tcs != %d.",
2373                                                 ETH_4_TCS, ETH_8_TCS);
2374                                 return -EINVAL;
2375                         }
2376                 }
2377
2378                 if (dev_conf->txmode.mq_mode == ETH_MQ_TX_DCB) {
2379                         const struct rte_eth_dcb_tx_conf *conf;
2380
2381                         conf = &dev_conf->tx_adv_conf.dcb_tx_conf;
2382                         if (!(conf->nb_tcs == ETH_4_TCS ||
2383                                conf->nb_tcs == ETH_8_TCS)) {
2384                                 PMD_INIT_LOG(ERR, "DCB selected, nb_tcs != %d"
2385                                                 " and nb_tcs != %d.",
2386                                                 ETH_4_TCS, ETH_8_TCS);
2387                                 return -EINVAL;
2388                         }
2389                 }
2390
2391                 /*
2392                  * When DCB/VT is off, maximum number of queues changes,
2393                  * except for 82598EB, which remains constant.
2394                  */
2395                 if (dev_conf->txmode.mq_mode == ETH_MQ_TX_NONE &&
2396                                 hw->mac.type != ixgbe_mac_82598EB) {
2397                         if (nb_tx_q > IXGBE_NONE_MODE_TX_NB_QUEUES) {
2398                                 PMD_INIT_LOG(ERR,
2399                                              "Neither VT nor DCB are enabled, "
2400                                              "nb_tx_q > %d.",
2401                                              IXGBE_NONE_MODE_TX_NB_QUEUES);
2402                                 return -EINVAL;
2403                         }
2404                 }
2405         }
2406         return 0;
2407 }
2408
2409 static int
2410 ixgbe_dev_configure(struct rte_eth_dev *dev)
2411 {
2412         struct ixgbe_interrupt *intr =
2413                 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
2414         struct ixgbe_adapter *adapter = dev->data->dev_private;
2415         int ret;
2416
2417         PMD_INIT_FUNC_TRACE();
2418
2419         if (dev->data->dev_conf.rxmode.mq_mode & ETH_MQ_RX_RSS_FLAG)
2420                 dev->data->dev_conf.rxmode.offloads |= DEV_RX_OFFLOAD_RSS_HASH;
2421
2422         /* multipe queue mode checking */
2423         ret  = ixgbe_check_mq_mode(dev);
2424         if (ret != 0) {
2425                 PMD_DRV_LOG(ERR, "ixgbe_check_mq_mode fails with %d.",
2426                             ret);
2427                 return ret;
2428         }
2429
2430         /* set flag to update link status after init */
2431         intr->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
2432
2433         /*
2434          * Initialize to TRUE. If any of Rx queues doesn't meet the bulk
2435          * allocation or vector Rx preconditions we will reset it.
2436          */
2437         adapter->rx_bulk_alloc_allowed = true;
2438         adapter->rx_vec_allowed = true;
2439
2440         return 0;
2441 }
2442
2443 static void
2444 ixgbe_dev_phy_intr_setup(struct rte_eth_dev *dev)
2445 {
2446         struct ixgbe_hw *hw =
2447                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2448         struct ixgbe_interrupt *intr =
2449                 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
2450         uint32_t gpie;
2451
2452         /* only set up it on X550EM_X */
2453         if (hw->mac.type == ixgbe_mac_X550EM_x) {
2454                 gpie = IXGBE_READ_REG(hw, IXGBE_GPIE);
2455                 gpie |= IXGBE_SDP0_GPIEN_X550EM_x;
2456                 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
2457                 if (hw->phy.type == ixgbe_phy_x550em_ext_t)
2458                         intr->mask |= IXGBE_EICR_GPI_SDP0_X550EM_x;
2459         }
2460 }
2461
2462 int
2463 ixgbe_set_vf_rate_limit(struct rte_eth_dev *dev, uint16_t vf,
2464                         uint16_t tx_rate, uint64_t q_msk)
2465 {
2466         struct ixgbe_hw *hw;
2467         struct ixgbe_vf_info *vfinfo;
2468         struct rte_eth_link link;
2469         uint8_t  nb_q_per_pool;
2470         uint32_t queue_stride;
2471         uint32_t queue_idx, idx = 0, vf_idx;
2472         uint32_t queue_end;
2473         uint16_t total_rate = 0;
2474         struct rte_pci_device *pci_dev;
2475         int ret;
2476
2477         pci_dev = RTE_ETH_DEV_TO_PCI(dev);
2478         ret = rte_eth_link_get_nowait(dev->data->port_id, &link);
2479         if (ret < 0)
2480                 return ret;
2481
2482         if (vf >= pci_dev->max_vfs)
2483                 return -EINVAL;
2484
2485         if (tx_rate > link.link_speed)
2486                 return -EINVAL;
2487
2488         if (q_msk == 0)
2489                 return 0;
2490
2491         hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2492         vfinfo = *(IXGBE_DEV_PRIVATE_TO_P_VFDATA(dev->data->dev_private));
2493         nb_q_per_pool = RTE_ETH_DEV_SRIOV(dev).nb_q_per_pool;
2494         queue_stride = IXGBE_MAX_RX_QUEUE_NUM / RTE_ETH_DEV_SRIOV(dev).active;
2495         queue_idx = vf * queue_stride;
2496         queue_end = queue_idx + nb_q_per_pool - 1;
2497         if (queue_end >= hw->mac.max_tx_queues)
2498                 return -EINVAL;
2499
2500         if (vfinfo) {
2501                 for (vf_idx = 0; vf_idx < pci_dev->max_vfs; vf_idx++) {
2502                         if (vf_idx == vf)
2503                                 continue;
2504                         for (idx = 0; idx < RTE_DIM(vfinfo[vf_idx].tx_rate);
2505                                 idx++)
2506                                 total_rate += vfinfo[vf_idx].tx_rate[idx];
2507                 }
2508         } else {
2509                 return -EINVAL;
2510         }
2511
2512         /* Store tx_rate for this vf. */
2513         for (idx = 0; idx < nb_q_per_pool; idx++) {
2514                 if (((uint64_t)0x1 << idx) & q_msk) {
2515                         if (vfinfo[vf].tx_rate[idx] != tx_rate)
2516                                 vfinfo[vf].tx_rate[idx] = tx_rate;
2517                         total_rate += tx_rate;
2518                 }
2519         }
2520
2521         if (total_rate > dev->data->dev_link.link_speed) {
2522                 /* Reset stored TX rate of the VF if it causes exceed
2523                  * link speed.
2524                  */
2525                 memset(vfinfo[vf].tx_rate, 0, sizeof(vfinfo[vf].tx_rate));
2526                 return -EINVAL;
2527         }
2528
2529         /* Set RTTBCNRC of each queue/pool for vf X  */
2530         for (; queue_idx <= queue_end; queue_idx++) {
2531                 if (0x1 & q_msk)
2532                         ixgbe_set_queue_rate_limit(dev, queue_idx, tx_rate);
2533                 q_msk = q_msk >> 1;
2534         }
2535
2536         return 0;
2537 }
2538
2539 static int
2540 ixgbe_flow_ctrl_enable(struct rte_eth_dev *dev, struct ixgbe_hw *hw)
2541 {
2542         struct ixgbe_adapter *adapter = dev->data->dev_private;
2543         int err;
2544         uint32_t mflcn;
2545
2546         err = ixgbe_fc_enable(hw);
2547
2548         /* Not negotiated is not an error case */
2549         if (err == IXGBE_SUCCESS || err == IXGBE_ERR_FC_NOT_NEGOTIATED) {
2550                 /*
2551                  *check if we want to forward MAC frames - driver doesn't
2552                  *have native capability to do that,
2553                  *so we'll write the registers ourselves
2554                  */
2555
2556                 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
2557
2558                 /* set or clear MFLCN.PMCF bit depending on configuration */
2559                 if (adapter->mac_ctrl_frame_fwd != 0)
2560                         mflcn |= IXGBE_MFLCN_PMCF;
2561                 else
2562                         mflcn &= ~IXGBE_MFLCN_PMCF;
2563
2564                 IXGBE_WRITE_REG(hw, IXGBE_MFLCN, mflcn);
2565                 IXGBE_WRITE_FLUSH(hw);
2566
2567                 return 0;
2568         }
2569         return err;
2570 }
2571
2572 /*
2573  * Configure device link speed and setup link.
2574  * It returns 0 on success.
2575  */
2576 static int
2577 ixgbe_dev_start(struct rte_eth_dev *dev)
2578 {
2579         struct ixgbe_hw *hw =
2580                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2581         struct ixgbe_vf_info *vfinfo =
2582                 *IXGBE_DEV_PRIVATE_TO_P_VFDATA(dev->data->dev_private);
2583         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
2584         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
2585         uint32_t intr_vector = 0;
2586         int err;
2587         bool link_up = false, negotiate = 0;
2588         uint32_t speed = 0;
2589         uint32_t allowed_speeds = 0;
2590         int mask = 0;
2591         int status;
2592         uint16_t vf, idx;
2593         uint32_t *link_speeds;
2594         struct ixgbe_tm_conf *tm_conf =
2595                 IXGBE_DEV_PRIVATE_TO_TM_CONF(dev->data->dev_private);
2596         struct ixgbe_macsec_setting *macsec_setting =
2597                 IXGBE_DEV_PRIVATE_TO_MACSEC_SETTING(dev->data->dev_private);
2598
2599         PMD_INIT_FUNC_TRACE();
2600
2601         /* Stop the link setup handler before resetting the HW. */
2602         ixgbe_dev_wait_setup_link_complete(dev, 0);
2603
2604         /* disable uio/vfio intr/eventfd mapping */
2605         rte_intr_disable(intr_handle);
2606
2607         /* stop adapter */
2608         hw->adapter_stopped = 0;
2609         ixgbe_stop_adapter(hw);
2610
2611         /* reinitialize adapter
2612          * this calls reset and start
2613          */
2614         status = ixgbe_pf_reset_hw(hw);
2615         if (status != 0)
2616                 return -1;
2617         hw->mac.ops.start_hw(hw);
2618         hw->mac.get_link_status = true;
2619
2620         /* configure PF module if SRIOV enabled */
2621         ixgbe_pf_host_configure(dev);
2622
2623         ixgbe_dev_phy_intr_setup(dev);
2624
2625         /* check and configure queue intr-vector mapping */
2626         if ((rte_intr_cap_multiple(intr_handle) ||
2627              !RTE_ETH_DEV_SRIOV(dev).active) &&
2628             dev->data->dev_conf.intr_conf.rxq != 0) {
2629                 intr_vector = dev->data->nb_rx_queues;
2630                 if (intr_vector > IXGBE_MAX_INTR_QUEUE_NUM) {
2631                         PMD_INIT_LOG(ERR, "At most %d intr queues supported",
2632                                         IXGBE_MAX_INTR_QUEUE_NUM);
2633                         return -ENOTSUP;
2634                 }
2635                 if (rte_intr_efd_enable(intr_handle, intr_vector))
2636                         return -1;
2637         }
2638
2639         if (rte_intr_dp_is_en(intr_handle) && !intr_handle->intr_vec) {
2640                 intr_handle->intr_vec =
2641                         rte_zmalloc("intr_vec",
2642                                     dev->data->nb_rx_queues * sizeof(int), 0);
2643                 if (intr_handle->intr_vec == NULL) {
2644                         PMD_INIT_LOG(ERR, "Failed to allocate %d rx_queues"
2645                                      " intr_vec", dev->data->nb_rx_queues);
2646                         return -ENOMEM;
2647                 }
2648         }
2649
2650         /* confiugre msix for sleep until rx interrupt */
2651         ixgbe_configure_msix(dev);
2652
2653         /* initialize transmission unit */
2654         ixgbe_dev_tx_init(dev);
2655
2656         /* This can fail when allocating mbufs for descriptor rings */
2657         err = ixgbe_dev_rx_init(dev);
2658         if (err) {
2659                 PMD_INIT_LOG(ERR, "Unable to initialize RX hardware");
2660                 goto error;
2661         }
2662
2663         mask = ETH_VLAN_STRIP_MASK | ETH_VLAN_FILTER_MASK |
2664                 ETH_VLAN_EXTEND_MASK;
2665         err = ixgbe_vlan_offload_config(dev, mask);
2666         if (err) {
2667                 PMD_INIT_LOG(ERR, "Unable to set VLAN offload");
2668                 goto error;
2669         }
2670
2671         if (dev->data->dev_conf.rxmode.mq_mode == ETH_MQ_RX_VMDQ_ONLY) {
2672                 /* Enable vlan filtering for VMDq */
2673                 ixgbe_vmdq_vlan_hw_filter_enable(dev);
2674         }
2675
2676         /* Configure DCB hw */
2677         ixgbe_configure_dcb(dev);
2678
2679         if (dev->data->dev_conf.fdir_conf.mode != RTE_FDIR_MODE_NONE) {
2680                 err = ixgbe_fdir_configure(dev);
2681                 if (err)
2682                         goto error;
2683         }
2684
2685         /* Restore vf rate limit */
2686         if (vfinfo != NULL) {
2687                 for (vf = 0; vf < pci_dev->max_vfs; vf++)
2688                         for (idx = 0; idx < IXGBE_MAX_QUEUE_NUM_PER_VF; idx++)
2689                                 if (vfinfo[vf].tx_rate[idx] != 0)
2690                                         ixgbe_set_vf_rate_limit(
2691                                                 dev, vf,
2692                                                 vfinfo[vf].tx_rate[idx],
2693                                                 1 << idx);
2694         }
2695
2696         ixgbe_restore_statistics_mapping(dev);
2697
2698         err = ixgbe_flow_ctrl_enable(dev, hw);
2699         if (err < 0) {
2700                 PMD_INIT_LOG(ERR, "enable flow ctrl err");
2701                 goto error;
2702         }
2703
2704         err = ixgbe_dev_rxtx_start(dev);
2705         if (err < 0) {
2706                 PMD_INIT_LOG(ERR, "Unable to start rxtx queues");
2707                 goto error;
2708         }
2709
2710         /* Skip link setup if loopback mode is enabled. */
2711         if (dev->data->dev_conf.lpbk_mode != 0) {
2712                 err = ixgbe_check_supported_loopback_mode(dev);
2713                 if (err < 0) {
2714                         PMD_INIT_LOG(ERR, "Unsupported loopback mode");
2715                         goto error;
2716                 } else {
2717                         goto skip_link_setup;
2718                 }
2719         }
2720
2721         if (ixgbe_is_sfp(hw) && hw->phy.multispeed_fiber) {
2722                 err = hw->mac.ops.setup_sfp(hw);
2723                 if (err)
2724                         goto error;
2725         }
2726
2727         if (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_copper) {
2728                 /* Turn on the copper */
2729                 ixgbe_set_phy_power(hw, true);
2730         } else {
2731                 /* Turn on the laser */
2732                 ixgbe_enable_tx_laser(hw);
2733         }
2734
2735         err = ixgbe_check_link(hw, &speed, &link_up, 0);
2736         if (err)
2737                 goto error;
2738         dev->data->dev_link.link_status = link_up;
2739
2740         err = ixgbe_get_link_capabilities(hw, &speed, &negotiate);
2741         if (err)
2742                 goto error;
2743
2744         switch (hw->mac.type) {
2745         case ixgbe_mac_X550:
2746         case ixgbe_mac_X550EM_x:
2747         case ixgbe_mac_X550EM_a:
2748                 allowed_speeds = ETH_LINK_SPEED_100M | ETH_LINK_SPEED_1G |
2749                         ETH_LINK_SPEED_2_5G |  ETH_LINK_SPEED_5G |
2750                         ETH_LINK_SPEED_10G;
2751                 if (hw->device_id == IXGBE_DEV_ID_X550EM_A_1G_T ||
2752                                 hw->device_id == IXGBE_DEV_ID_X550EM_A_1G_T_L)
2753                         allowed_speeds = ETH_LINK_SPEED_10M |
2754                                 ETH_LINK_SPEED_100M | ETH_LINK_SPEED_1G;
2755                 break;
2756         default:
2757                 allowed_speeds = ETH_LINK_SPEED_100M | ETH_LINK_SPEED_1G |
2758                         ETH_LINK_SPEED_10G;
2759         }
2760
2761         link_speeds = &dev->data->dev_conf.link_speeds;
2762
2763         /* Ignore autoneg flag bit and check the validity of 
2764          * link_speed 
2765          */
2766         if (((*link_speeds) >> 1) & ~(allowed_speeds >> 1)) {
2767                 PMD_INIT_LOG(ERR, "Invalid link setting");
2768                 goto error;
2769         }
2770
2771         speed = 0x0;
2772         if (*link_speeds == ETH_LINK_SPEED_AUTONEG) {
2773                 switch (hw->mac.type) {
2774                 case ixgbe_mac_82598EB:
2775                         speed = IXGBE_LINK_SPEED_82598_AUTONEG;
2776                         break;
2777                 case ixgbe_mac_82599EB:
2778                 case ixgbe_mac_X540:
2779                         speed = IXGBE_LINK_SPEED_82599_AUTONEG;
2780                         break;
2781                 case ixgbe_mac_X550:
2782                 case ixgbe_mac_X550EM_x:
2783                 case ixgbe_mac_X550EM_a:
2784                         speed = IXGBE_LINK_SPEED_X550_AUTONEG;
2785                         break;
2786                 default:
2787                         speed = IXGBE_LINK_SPEED_82599_AUTONEG;
2788                 }
2789         } else {
2790                 if (*link_speeds & ETH_LINK_SPEED_10G)
2791                         speed |= IXGBE_LINK_SPEED_10GB_FULL;
2792                 if (*link_speeds & ETH_LINK_SPEED_5G)
2793                         speed |= IXGBE_LINK_SPEED_5GB_FULL;
2794                 if (*link_speeds & ETH_LINK_SPEED_2_5G)
2795                         speed |= IXGBE_LINK_SPEED_2_5GB_FULL;
2796                 if (*link_speeds & ETH_LINK_SPEED_1G)
2797                         speed |= IXGBE_LINK_SPEED_1GB_FULL;
2798                 if (*link_speeds & ETH_LINK_SPEED_100M)
2799                         speed |= IXGBE_LINK_SPEED_100_FULL;
2800                 if (*link_speeds & ETH_LINK_SPEED_10M)
2801                         speed |= IXGBE_LINK_SPEED_10_FULL;
2802         }
2803
2804         err = ixgbe_setup_link(hw, speed, link_up);
2805         if (err)
2806                 goto error;
2807
2808 skip_link_setup:
2809
2810         if (rte_intr_allow_others(intr_handle)) {
2811                 /* check if lsc interrupt is enabled */
2812                 if (dev->data->dev_conf.intr_conf.lsc != 0)
2813                         ixgbe_dev_lsc_interrupt_setup(dev, TRUE);
2814                 else
2815                         ixgbe_dev_lsc_interrupt_setup(dev, FALSE);
2816                 ixgbe_dev_macsec_interrupt_setup(dev);
2817         } else {
2818                 rte_intr_callback_unregister(intr_handle,
2819                                              ixgbe_dev_interrupt_handler, dev);
2820                 if (dev->data->dev_conf.intr_conf.lsc != 0)
2821                         PMD_INIT_LOG(INFO, "lsc won't enable because of"
2822                                      " no intr multiplex");
2823         }
2824
2825         /* check if rxq interrupt is enabled */
2826         if (dev->data->dev_conf.intr_conf.rxq != 0 &&
2827             rte_intr_dp_is_en(intr_handle))
2828                 ixgbe_dev_rxq_interrupt_setup(dev);
2829
2830         /* enable uio/vfio intr/eventfd mapping */
2831         rte_intr_enable(intr_handle);
2832
2833         /* resume enabled intr since hw reset */
2834         ixgbe_enable_intr(dev);
2835         ixgbe_l2_tunnel_conf(dev);
2836         ixgbe_filter_restore(dev);
2837
2838         if (tm_conf->root && !tm_conf->committed)
2839                 PMD_DRV_LOG(WARNING,
2840                             "please call hierarchy_commit() "
2841                             "before starting the port");
2842
2843         /* wait for the controller to acquire link */
2844         err = ixgbe_wait_for_link_up(hw);
2845         if (err)
2846                 goto error;
2847
2848         /*
2849          * Update link status right before return, because it may
2850          * start link configuration process in a separate thread.
2851          */
2852         ixgbe_dev_link_update(dev, 0);
2853
2854         /* setup the macsec setting register */
2855         if (macsec_setting->offload_en)
2856                 ixgbe_dev_macsec_register_enable(dev, macsec_setting);
2857
2858         return 0;
2859
2860 error:
2861         PMD_INIT_LOG(ERR, "failure in ixgbe_dev_start(): %d", err);
2862         ixgbe_dev_clear_queues(dev);
2863         return -EIO;
2864 }
2865
2866 /*
2867  * Stop device: disable rx and tx functions to allow for reconfiguring.
2868  */
2869 static void
2870 ixgbe_dev_stop(struct rte_eth_dev *dev)
2871 {
2872         struct rte_eth_link link;
2873         struct ixgbe_adapter *adapter = dev->data->dev_private;
2874         struct ixgbe_hw *hw =
2875                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2876         struct ixgbe_vf_info *vfinfo =
2877                 *IXGBE_DEV_PRIVATE_TO_P_VFDATA(dev->data->dev_private);
2878         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
2879         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
2880         int vf;
2881         struct ixgbe_tm_conf *tm_conf =
2882                 IXGBE_DEV_PRIVATE_TO_TM_CONF(dev->data->dev_private);
2883
2884         if (hw->adapter_stopped)
2885                 return;
2886
2887         PMD_INIT_FUNC_TRACE();
2888
2889         ixgbe_dev_wait_setup_link_complete(dev, 0);
2890
2891         /* disable interrupts */
2892         ixgbe_disable_intr(hw);
2893
2894         /* reset the NIC */
2895         ixgbe_pf_reset_hw(hw);
2896         hw->adapter_stopped = 0;
2897
2898         /* stop adapter */
2899         ixgbe_stop_adapter(hw);
2900
2901         for (vf = 0; vfinfo != NULL && vf < pci_dev->max_vfs; vf++)
2902                 vfinfo[vf].clear_to_send = false;
2903
2904         if (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_copper) {
2905                 /* Turn off the copper */
2906                 ixgbe_set_phy_power(hw, false);
2907         } else {
2908                 /* Turn off the laser */
2909                 ixgbe_disable_tx_laser(hw);
2910         }
2911
2912         ixgbe_dev_clear_queues(dev);
2913
2914         /* Clear stored conf */
2915         dev->data->scattered_rx = 0;
2916         dev->data->lro = 0;
2917
2918         /* Clear recorded link status */
2919         memset(&link, 0, sizeof(link));
2920         rte_eth_linkstatus_set(dev, &link);
2921
2922         if (!rte_intr_allow_others(intr_handle))
2923                 /* resume to the default handler */
2924                 rte_intr_callback_register(intr_handle,
2925                                            ixgbe_dev_interrupt_handler,
2926                                            (void *)dev);
2927
2928         /* Clean datapath event and queue/vec mapping */
2929         rte_intr_efd_disable(intr_handle);
2930         if (intr_handle->intr_vec != NULL) {
2931                 rte_free(intr_handle->intr_vec);
2932                 intr_handle->intr_vec = NULL;
2933         }
2934
2935         /* reset hierarchy commit */
2936         tm_conf->committed = false;
2937
2938         adapter->rss_reta_updated = 0;
2939
2940         adapter->mac_ctrl_frame_fwd = 0;
2941
2942         hw->adapter_stopped = true;
2943 }
2944
2945 /*
2946  * Set device link up: enable tx.
2947  */
2948 static int
2949 ixgbe_dev_set_link_up(struct rte_eth_dev *dev)
2950 {
2951         struct ixgbe_hw *hw =
2952                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2953         if (hw->mac.type == ixgbe_mac_82599EB) {
2954 #ifdef RTE_LIBRTE_IXGBE_BYPASS
2955                 if (hw->device_id == IXGBE_DEV_ID_82599_BYPASS) {
2956                         /* Not suported in bypass mode */
2957                         PMD_INIT_LOG(ERR, "Set link up is not supported "
2958                                      "by device id 0x%x", hw->device_id);
2959                         return -ENOTSUP;
2960                 }
2961 #endif
2962         }
2963
2964         if (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_copper) {
2965                 /* Turn on the copper */
2966                 ixgbe_set_phy_power(hw, true);
2967         } else {
2968                 /* Turn on the laser */
2969                 ixgbe_enable_tx_laser(hw);
2970                 ixgbe_dev_link_update(dev, 0);
2971         }
2972
2973         return 0;
2974 }
2975
2976 /*
2977  * Set device link down: disable tx.
2978  */
2979 static int
2980 ixgbe_dev_set_link_down(struct rte_eth_dev *dev)
2981 {
2982         struct ixgbe_hw *hw =
2983                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2984         if (hw->mac.type == ixgbe_mac_82599EB) {
2985 #ifdef RTE_LIBRTE_IXGBE_BYPASS
2986                 if (hw->device_id == IXGBE_DEV_ID_82599_BYPASS) {
2987                         /* Not suported in bypass mode */
2988                         PMD_INIT_LOG(ERR, "Set link down is not supported "
2989                                      "by device id 0x%x", hw->device_id);
2990                         return -ENOTSUP;
2991                 }
2992 #endif
2993         }
2994
2995         if (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_copper) {
2996                 /* Turn off the copper */
2997                 ixgbe_set_phy_power(hw, false);
2998         } else {
2999                 /* Turn off the laser */
3000                 ixgbe_disable_tx_laser(hw);
3001                 ixgbe_dev_link_update(dev, 0);
3002         }
3003
3004         return 0;
3005 }
3006
3007 /*
3008  * Reset and stop device.
3009  */
3010 static void
3011 ixgbe_dev_close(struct rte_eth_dev *dev)
3012 {
3013         struct ixgbe_hw *hw =
3014                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
3015         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
3016         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
3017         int retries = 0;
3018         int ret;
3019
3020         PMD_INIT_FUNC_TRACE();
3021
3022         ixgbe_pf_reset_hw(hw);
3023
3024         ixgbe_dev_stop(dev);
3025
3026         ixgbe_dev_free_queues(dev);
3027
3028         ixgbe_disable_pcie_master(hw);
3029
3030         /* reprogram the RAR[0] in case user changed it. */
3031         ixgbe_set_rar(hw, 0, hw->mac.addr, 0, IXGBE_RAH_AV);
3032
3033         dev->dev_ops = NULL;
3034         dev->rx_pkt_burst = NULL;
3035         dev->tx_pkt_burst = NULL;
3036
3037         /* Unlock any pending hardware semaphore */
3038         ixgbe_swfw_lock_reset(hw);
3039
3040         /* disable uio intr before callback unregister */
3041         rte_intr_disable(intr_handle);
3042
3043         do {
3044                 ret = rte_intr_callback_unregister(intr_handle,
3045                                 ixgbe_dev_interrupt_handler, dev);
3046                 if (ret >= 0 || ret == -ENOENT) {
3047                         break;
3048                 } else if (ret != -EAGAIN) {
3049                         PMD_INIT_LOG(ERR,
3050                                 "intr callback unregister failed: %d",
3051                                 ret);
3052                 }
3053                 rte_delay_ms(100);
3054         } while (retries++ < (10 + IXGBE_LINK_UP_TIME));
3055
3056         /* cancel the delay handler before remove dev */
3057         rte_eal_alarm_cancel(ixgbe_dev_interrupt_delayed_handler, dev);
3058
3059         /* uninitialize PF if max_vfs not zero */
3060         ixgbe_pf_host_uninit(dev);
3061
3062         /* remove all the fdir filters & hash */
3063         ixgbe_fdir_filter_uninit(dev);
3064
3065         /* remove all the L2 tunnel filters & hash */
3066         ixgbe_l2_tn_filter_uninit(dev);
3067
3068         /* Remove all ntuple filters of the device */
3069         ixgbe_ntuple_filter_uninit(dev);
3070
3071         /* clear all the filters list */
3072         ixgbe_filterlist_flush();
3073
3074         /* Remove all Traffic Manager configuration */
3075         ixgbe_tm_conf_uninit(dev);
3076
3077 #ifdef RTE_LIBRTE_SECURITY
3078         rte_free(dev->security_ctx);
3079 #endif
3080
3081 }
3082
3083 /*
3084  * Reset PF device.
3085  */
3086 static int
3087 ixgbe_dev_reset(struct rte_eth_dev *dev)
3088 {
3089         int ret;
3090
3091         /* When a DPDK PMD PF begin to reset PF port, it should notify all
3092          * its VF to make them align with it. The detailed notification
3093          * mechanism is PMD specific. As to ixgbe PF, it is rather complex.
3094          * To avoid unexpected behavior in VF, currently reset of PF with
3095          * SR-IOV activation is not supported. It might be supported later.
3096          */
3097         if (dev->data->sriov.active)
3098                 return -ENOTSUP;
3099
3100         ret = eth_ixgbe_dev_uninit(dev);
3101         if (ret)
3102                 return ret;
3103
3104         ret = eth_ixgbe_dev_init(dev, NULL);
3105
3106         return ret;
3107 }
3108
3109 static void
3110 ixgbe_read_stats_registers(struct ixgbe_hw *hw,
3111                            struct ixgbe_hw_stats *hw_stats,
3112                            struct ixgbe_macsec_stats *macsec_stats,
3113                            uint64_t *total_missed_rx, uint64_t *total_qbrc,
3114                            uint64_t *total_qprc, uint64_t *total_qprdc)
3115 {
3116         uint32_t bprc, lxon, lxoff, total;
3117         uint32_t delta_gprc = 0;
3118         unsigned i;
3119         /* Workaround for RX byte count not including CRC bytes when CRC
3120          * strip is enabled. CRC bytes are removed from counters when crc_strip
3121          * is disabled.
3122          */
3123         int crc_strip = (IXGBE_READ_REG(hw, IXGBE_HLREG0) &
3124                         IXGBE_HLREG0_RXCRCSTRP);
3125
3126         hw_stats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
3127         hw_stats->illerrc += IXGBE_READ_REG(hw, IXGBE_ILLERRC);
3128         hw_stats->errbc += IXGBE_READ_REG(hw, IXGBE_ERRBC);
3129         hw_stats->mspdc += IXGBE_READ_REG(hw, IXGBE_MSPDC);
3130
3131         for (i = 0; i < 8; i++) {
3132                 uint32_t mp = IXGBE_READ_REG(hw, IXGBE_MPC(i));
3133
3134                 /* global total per queue */
3135                 hw_stats->mpc[i] += mp;
3136                 /* Running comprehensive total for stats display */
3137                 *total_missed_rx += hw_stats->mpc[i];
3138                 if (hw->mac.type == ixgbe_mac_82598EB) {
3139                         hw_stats->rnbc[i] +=
3140                             IXGBE_READ_REG(hw, IXGBE_RNBC(i));
3141                         hw_stats->pxonrxc[i] +=
3142                                 IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
3143                         hw_stats->pxoffrxc[i] +=
3144                                 IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
3145                 } else {
3146                         hw_stats->pxonrxc[i] +=
3147                                 IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
3148                         hw_stats->pxoffrxc[i] +=
3149                                 IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
3150                         hw_stats->pxon2offc[i] +=
3151                                 IXGBE_READ_REG(hw, IXGBE_PXON2OFFCNT(i));
3152                 }
3153                 hw_stats->pxontxc[i] +=
3154                     IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
3155                 hw_stats->pxofftxc[i] +=
3156                     IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
3157         }
3158         for (i = 0; i < IXGBE_QUEUE_STAT_COUNTERS; i++) {
3159                 uint32_t delta_qprc = IXGBE_READ_REG(hw, IXGBE_QPRC(i));
3160                 uint32_t delta_qptc = IXGBE_READ_REG(hw, IXGBE_QPTC(i));
3161                 uint32_t delta_qprdc = IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
3162
3163                 delta_gprc += delta_qprc;
3164
3165                 hw_stats->qprc[i] += delta_qprc;
3166                 hw_stats->qptc[i] += delta_qptc;
3167
3168                 hw_stats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
3169                 hw_stats->qbrc[i] +=
3170                     ((uint64_t)IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)) << 32);
3171                 if (crc_strip == 0)
3172                         hw_stats->qbrc[i] -= delta_qprc * RTE_ETHER_CRC_LEN;
3173
3174                 hw_stats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
3175                 hw_stats->qbtc[i] +=
3176                     ((uint64_t)IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)) << 32);
3177
3178                 hw_stats->qprdc[i] += delta_qprdc;
3179                 *total_qprdc += hw_stats->qprdc[i];
3180
3181                 *total_qprc += hw_stats->qprc[i];
3182                 *total_qbrc += hw_stats->qbrc[i];
3183         }
3184         hw_stats->mlfc += IXGBE_READ_REG(hw, IXGBE_MLFC);
3185         hw_stats->mrfc += IXGBE_READ_REG(hw, IXGBE_MRFC);
3186         hw_stats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
3187
3188         /*
3189          * An errata states that gprc actually counts good + missed packets:
3190          * Workaround to set gprc to summated queue packet receives
3191          */
3192         hw_stats->gprc = *total_qprc;
3193
3194         if (hw->mac.type != ixgbe_mac_82598EB) {
3195                 hw_stats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
3196                 hw_stats->gorc += ((u64)IXGBE_READ_REG(hw, IXGBE_GORCH) << 32);
3197                 hw_stats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
3198                 hw_stats->gotc += ((u64)IXGBE_READ_REG(hw, IXGBE_GOTCH) << 32);
3199                 hw_stats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
3200                 hw_stats->tor += ((u64)IXGBE_READ_REG(hw, IXGBE_TORH) << 32);
3201                 hw_stats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
3202                 hw_stats->lxoffrxc += IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
3203         } else {
3204                 hw_stats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
3205                 hw_stats->lxoffrxc += IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
3206                 /* 82598 only has a counter in the high register */
3207                 hw_stats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
3208                 hw_stats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
3209                 hw_stats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
3210         }
3211         uint64_t old_tpr = hw_stats->tpr;
3212
3213         hw_stats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
3214         hw_stats->tpt += IXGBE_READ_REG(hw, IXGBE_TPT);
3215
3216         if (crc_strip == 0)
3217                 hw_stats->gorc -= delta_gprc * RTE_ETHER_CRC_LEN;
3218
3219         uint64_t delta_gptc = IXGBE_READ_REG(hw, IXGBE_GPTC);
3220         hw_stats->gptc += delta_gptc;
3221         hw_stats->gotc -= delta_gptc * RTE_ETHER_CRC_LEN;
3222         hw_stats->tor -= (hw_stats->tpr - old_tpr) * RTE_ETHER_CRC_LEN;
3223
3224         /*
3225          * Workaround: mprc hardware is incorrectly counting
3226          * broadcasts, so for now we subtract those.
3227          */
3228         bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
3229         hw_stats->bprc += bprc;
3230         hw_stats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
3231         if (hw->mac.type == ixgbe_mac_82598EB)
3232                 hw_stats->mprc -= bprc;
3233
3234         hw_stats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
3235         hw_stats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
3236         hw_stats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
3237         hw_stats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
3238         hw_stats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
3239         hw_stats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
3240
3241         lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
3242         hw_stats->lxontxc += lxon;
3243         lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
3244         hw_stats->lxofftxc += lxoff;
3245         total = lxon + lxoff;
3246
3247         hw_stats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
3248         hw_stats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
3249         hw_stats->gptc -= total;
3250         hw_stats->mptc -= total;
3251         hw_stats->ptc64 -= total;
3252         hw_stats->gotc -= total * RTE_ETHER_MIN_LEN;
3253
3254         hw_stats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
3255         hw_stats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
3256         hw_stats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
3257         hw_stats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
3258         hw_stats->mngprc += IXGBE_READ_REG(hw, IXGBE_MNGPRC);
3259         hw_stats->mngpdc += IXGBE_READ_REG(hw, IXGBE_MNGPDC);
3260         hw_stats->mngptc += IXGBE_READ_REG(hw, IXGBE_MNGPTC);
3261         hw_stats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
3262         hw_stats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
3263         hw_stats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
3264         hw_stats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
3265         hw_stats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
3266         hw_stats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
3267         hw_stats->xec += IXGBE_READ_REG(hw, IXGBE_XEC);
3268         hw_stats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
3269         hw_stats->fclast += IXGBE_READ_REG(hw, IXGBE_FCLAST);
3270         /* Only read FCOE on 82599 */
3271         if (hw->mac.type != ixgbe_mac_82598EB) {
3272                 hw_stats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
3273                 hw_stats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
3274                 hw_stats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
3275                 hw_stats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
3276                 hw_stats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
3277         }
3278
3279         /* Flow Director Stats registers */
3280         if (hw->mac.type != ixgbe_mac_82598EB) {
3281                 hw_stats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
3282                 hw_stats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
3283                 hw_stats->fdirustat_add += IXGBE_READ_REG(hw,
3284                                         IXGBE_FDIRUSTAT) & 0xFFFF;
3285                 hw_stats->fdirustat_remove += (IXGBE_READ_REG(hw,
3286                                         IXGBE_FDIRUSTAT) >> 16) & 0xFFFF;
3287                 hw_stats->fdirfstat_fadd += IXGBE_READ_REG(hw,
3288                                         IXGBE_FDIRFSTAT) & 0xFFFF;
3289                 hw_stats->fdirfstat_fremove += (IXGBE_READ_REG(hw,
3290                                         IXGBE_FDIRFSTAT) >> 16) & 0xFFFF;
3291         }
3292         /* MACsec Stats registers */
3293         macsec_stats->out_pkts_untagged += IXGBE_READ_REG(hw, IXGBE_LSECTXUT);
3294         macsec_stats->out_pkts_encrypted +=
3295                 IXGBE_READ_REG(hw, IXGBE_LSECTXPKTE);
3296         macsec_stats->out_pkts_protected +=
3297                 IXGBE_READ_REG(hw, IXGBE_LSECTXPKTP);
3298         macsec_stats->out_octets_encrypted +=
3299                 IXGBE_READ_REG(hw, IXGBE_LSECTXOCTE);
3300         macsec_stats->out_octets_protected +=
3301                 IXGBE_READ_REG(hw, IXGBE_LSECTXOCTP);
3302         macsec_stats->in_pkts_untagged += IXGBE_READ_REG(hw, IXGBE_LSECRXUT);
3303         macsec_stats->in_pkts_badtag += IXGBE_READ_REG(hw, IXGBE_LSECRXBAD);
3304         macsec_stats->in_pkts_nosci += IXGBE_READ_REG(hw, IXGBE_LSECRXNOSCI);
3305         macsec_stats->in_pkts_unknownsci +=
3306                 IXGBE_READ_REG(hw, IXGBE_LSECRXUNSCI);
3307         macsec_stats->in_octets_decrypted +=
3308                 IXGBE_READ_REG(hw, IXGBE_LSECRXOCTD);
3309         macsec_stats->in_octets_validated +=
3310                 IXGBE_READ_REG(hw, IXGBE_LSECRXOCTV);
3311         macsec_stats->in_pkts_unchecked += IXGBE_READ_REG(hw, IXGBE_LSECRXUNCH);
3312         macsec_stats->in_pkts_delayed += IXGBE_READ_REG(hw, IXGBE_LSECRXDELAY);
3313         macsec_stats->in_pkts_late += IXGBE_READ_REG(hw, IXGBE_LSECRXLATE);
3314         for (i = 0; i < 2; i++) {
3315                 macsec_stats->in_pkts_ok +=
3316                         IXGBE_READ_REG(hw, IXGBE_LSECRXOK(i));
3317                 macsec_stats->in_pkts_invalid +=
3318                         IXGBE_READ_REG(hw, IXGBE_LSECRXINV(i));
3319                 macsec_stats->in_pkts_notvalid +=
3320                         IXGBE_READ_REG(hw, IXGBE_LSECRXNV(i));
3321         }
3322         macsec_stats->in_pkts_unusedsa += IXGBE_READ_REG(hw, IXGBE_LSECRXUNSA);
3323         macsec_stats->in_pkts_notusingsa +=
3324                 IXGBE_READ_REG(hw, IXGBE_LSECRXNUSA);
3325 }
3326
3327 /*
3328  * This function is based on ixgbe_update_stats_counters() in ixgbe/ixgbe.c
3329  */
3330 static int
3331 ixgbe_dev_stats_get(struct rte_eth_dev *dev, struct rte_eth_stats *stats)
3332 {
3333         struct ixgbe_hw *hw =
3334                         IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
3335         struct ixgbe_hw_stats *hw_stats =
3336                         IXGBE_DEV_PRIVATE_TO_STATS(dev->data->dev_private);
3337         struct ixgbe_macsec_stats *macsec_stats =
3338                         IXGBE_DEV_PRIVATE_TO_MACSEC_STATS(
3339                                 dev->data->dev_private);
3340         uint64_t total_missed_rx, total_qbrc, total_qprc, total_qprdc;
3341         unsigned i;
3342
3343         total_missed_rx = 0;
3344         total_qbrc = 0;
3345         total_qprc = 0;
3346         total_qprdc = 0;
3347
3348         ixgbe_read_stats_registers(hw, hw_stats, macsec_stats, &total_missed_rx,
3349                         &total_qbrc, &total_qprc, &total_qprdc);
3350
3351         if (stats == NULL)
3352                 return -EINVAL;
3353
3354         /* Fill out the rte_eth_stats statistics structure */
3355         stats->ipackets = total_qprc;
3356         stats->ibytes = total_qbrc;
3357         stats->opackets = hw_stats->gptc;
3358         stats->obytes = hw_stats->gotc;
3359
3360         for (i = 0; i < IXGBE_QUEUE_STAT_COUNTERS; i++) {
3361                 stats->q_ipackets[i] = hw_stats->qprc[i];
3362                 stats->q_opackets[i] = hw_stats->qptc[i];
3363                 stats->q_ibytes[i] = hw_stats->qbrc[i];
3364                 stats->q_obytes[i] = hw_stats->qbtc[i];
3365                 stats->q_errors[i] = hw_stats->qprdc[i];
3366         }
3367
3368         /* Rx Errors */
3369         stats->imissed  = total_missed_rx;
3370         stats->ierrors  = hw_stats->crcerrs +
3371                           hw_stats->mspdc +
3372                           hw_stats->rlec +
3373                           hw_stats->ruc +
3374                           hw_stats->roc +
3375                           hw_stats->illerrc +
3376                           hw_stats->errbc +
3377                           hw_stats->rfc +
3378                           hw_stats->fccrc +
3379                           hw_stats->fclast;
3380
3381         /* Tx Errors */
3382         stats->oerrors  = 0;
3383         return 0;
3384 }
3385
3386 static int
3387 ixgbe_dev_stats_reset(struct rte_eth_dev *dev)
3388 {
3389         struct ixgbe_hw_stats *stats =
3390                         IXGBE_DEV_PRIVATE_TO_STATS(dev->data->dev_private);
3391
3392         /* HW registers are cleared on read */
3393         ixgbe_dev_stats_get(dev, NULL);
3394
3395         /* Reset software totals */
3396         memset(stats, 0, sizeof(*stats));
3397
3398         return 0;
3399 }
3400
3401 /* This function calculates the number of xstats based on the current config */
3402 static unsigned
3403 ixgbe_xstats_calc_num(void) {
3404         return IXGBE_NB_HW_STATS + IXGBE_NB_MACSEC_STATS +
3405                 (IXGBE_NB_RXQ_PRIO_STATS * IXGBE_NB_RXQ_PRIO_VALUES) +
3406                 (IXGBE_NB_TXQ_PRIO_STATS * IXGBE_NB_TXQ_PRIO_VALUES);
3407 }
3408
3409 static int ixgbe_dev_xstats_get_names(__rte_unused struct rte_eth_dev *dev,
3410         struct rte_eth_xstat_name *xstats_names, __rte_unused unsigned int size)
3411 {
3412         const unsigned cnt_stats = ixgbe_xstats_calc_num();
3413         unsigned stat, i, count;
3414
3415         if (xstats_names != NULL) {
3416                 count = 0;
3417
3418                 /* Note: limit >= cnt_stats checked upstream
3419                  * in rte_eth_xstats_names()
3420                  */
3421
3422                 /* Extended stats from ixgbe_hw_stats */
3423                 for (i = 0; i < IXGBE_NB_HW_STATS; i++) {
3424                         strlcpy(xstats_names[count].name,
3425                                 rte_ixgbe_stats_strings[i].name,
3426                                 sizeof(xstats_names[count].name));
3427                         count++;
3428                 }
3429
3430                 /* MACsec Stats */
3431                 for (i = 0; i < IXGBE_NB_MACSEC_STATS; i++) {
3432                         strlcpy(xstats_names[count].name,
3433                                 rte_ixgbe_macsec_strings[i].name,
3434                                 sizeof(xstats_names[count].name));
3435                         count++;
3436                 }
3437
3438                 /* RX Priority Stats */
3439                 for (stat = 0; stat < IXGBE_NB_RXQ_PRIO_STATS; stat++) {
3440                         for (i = 0; i < IXGBE_NB_RXQ_PRIO_VALUES; i++) {
3441                                 snprintf(xstats_names[count].name,
3442                                         sizeof(xstats_names[count].name),
3443                                         "rx_priority%u_%s", i,
3444                                         rte_ixgbe_rxq_strings[stat].name);
3445                                 count++;
3446                         }
3447                 }
3448
3449                 /* TX Priority Stats */
3450                 for (stat = 0; stat < IXGBE_NB_TXQ_PRIO_STATS; stat++) {
3451                         for (i = 0; i < IXGBE_NB_TXQ_PRIO_VALUES; i++) {
3452                                 snprintf(xstats_names[count].name,
3453                                         sizeof(xstats_names[count].name),
3454                                         "tx_priority%u_%s", i,
3455                                         rte_ixgbe_txq_strings[stat].name);
3456                                 count++;
3457                         }
3458                 }
3459         }
3460         return cnt_stats;
3461 }
3462
3463 static int ixgbe_dev_xstats_get_names_by_id(
3464         struct rte_eth_dev *dev,
3465         struct rte_eth_xstat_name *xstats_names,
3466         const uint64_t *ids,
3467         unsigned int limit)
3468 {
3469         if (!ids) {
3470                 const unsigned int cnt_stats = ixgbe_xstats_calc_num();
3471                 unsigned int stat, i, count;
3472
3473                 if (xstats_names != NULL) {
3474                         count = 0;
3475
3476                         /* Note: limit >= cnt_stats checked upstream
3477                          * in rte_eth_xstats_names()
3478                          */
3479
3480                         /* Extended stats from ixgbe_hw_stats */
3481                         for (i = 0; i < IXGBE_NB_HW_STATS; i++) {
3482                                 strlcpy(xstats_names[count].name,
3483                                         rte_ixgbe_stats_strings[i].name,
3484                                         sizeof(xstats_names[count].name));
3485                                 count++;
3486                         }
3487
3488                         /* MACsec Stats */
3489                         for (i = 0; i < IXGBE_NB_MACSEC_STATS; i++) {
3490                                 strlcpy(xstats_names[count].name,
3491                                         rte_ixgbe_macsec_strings[i].name,
3492                                         sizeof(xstats_names[count].name));
3493                                 count++;
3494                         }
3495
3496                         /* RX Priority Stats */
3497                         for (stat = 0; stat < IXGBE_NB_RXQ_PRIO_STATS; stat++) {
3498                                 for (i = 0; i < IXGBE_NB_RXQ_PRIO_VALUES; i++) {
3499                                         snprintf(xstats_names[count].name,
3500                                             sizeof(xstats_names[count].name),
3501                                             "rx_priority%u_%s", i,
3502                                             rte_ixgbe_rxq_strings[stat].name);
3503                                         count++;
3504                                 }
3505                         }
3506
3507                         /* TX Priority Stats */
3508                         for (stat = 0; stat < IXGBE_NB_TXQ_PRIO_STATS; stat++) {
3509                                 for (i = 0; i < IXGBE_NB_TXQ_PRIO_VALUES; i++) {
3510                                         snprintf(xstats_names[count].name,
3511                                             sizeof(xstats_names[count].name),
3512                                             "tx_priority%u_%s", i,
3513                                             rte_ixgbe_txq_strings[stat].name);
3514                                         count++;
3515                                 }
3516                         }
3517                 }
3518                 return cnt_stats;
3519         }
3520
3521         uint16_t i;
3522         uint16_t size = ixgbe_xstats_calc_num();
3523         struct rte_eth_xstat_name xstats_names_copy[size];
3524
3525         ixgbe_dev_xstats_get_names_by_id(dev, xstats_names_copy, NULL,
3526                         size);
3527
3528         for (i = 0; i < limit; i++) {
3529                 if (ids[i] >= size) {
3530                         PMD_INIT_LOG(ERR, "id value isn't valid");
3531                         return -1;
3532                 }
3533                 strcpy(xstats_names[i].name,
3534                                 xstats_names_copy[ids[i]].name);
3535         }
3536         return limit;
3537 }
3538
3539 static int ixgbevf_dev_xstats_get_names(__rte_unused struct rte_eth_dev *dev,
3540         struct rte_eth_xstat_name *xstats_names, unsigned limit)
3541 {
3542         unsigned i;
3543
3544         if (limit < IXGBEVF_NB_XSTATS && xstats_names != NULL)
3545                 return -ENOMEM;
3546
3547         if (xstats_names != NULL)
3548                 for (i = 0; i < IXGBEVF_NB_XSTATS; i++)
3549                         strlcpy(xstats_names[i].name,
3550                                 rte_ixgbevf_stats_strings[i].name,
3551                                 sizeof(xstats_names[i].name));
3552         return IXGBEVF_NB_XSTATS;
3553 }
3554
3555 static int
3556 ixgbe_dev_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *xstats,
3557                                          unsigned n)
3558 {
3559         struct ixgbe_hw *hw =
3560                         IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
3561         struct ixgbe_hw_stats *hw_stats =
3562                         IXGBE_DEV_PRIVATE_TO_STATS(dev->data->dev_private);
3563         struct ixgbe_macsec_stats *macsec_stats =
3564                         IXGBE_DEV_PRIVATE_TO_MACSEC_STATS(
3565                                 dev->data->dev_private);
3566         uint64_t total_missed_rx, total_qbrc, total_qprc, total_qprdc;
3567         unsigned i, stat, count = 0;
3568
3569         count = ixgbe_xstats_calc_num();
3570
3571         if (n < count)
3572                 return count;
3573
3574         total_missed_rx = 0;
3575         total_qbrc = 0;
3576         total_qprc = 0;
3577         total_qprdc = 0;
3578
3579         ixgbe_read_stats_registers(hw, hw_stats, macsec_stats, &total_missed_rx,
3580                         &total_qbrc, &total_qprc, &total_qprdc);
3581
3582         /* If this is a reset xstats is NULL, and we have cleared the
3583          * registers by reading them.
3584          */
3585         if (!xstats)
3586                 return 0;
3587
3588         /* Extended stats from ixgbe_hw_stats */
3589         count = 0;
3590         for (i = 0; i < IXGBE_NB_HW_STATS; i++) {
3591                 xstats[count].value = *(uint64_t *)(((char *)hw_stats) +
3592                                 rte_ixgbe_stats_strings[i].offset);
3593                 xstats[count].id = count;
3594                 count++;
3595         }
3596
3597         /* MACsec Stats */
3598         for (i = 0; i < IXGBE_NB_MACSEC_STATS; i++) {
3599                 xstats[count].value = *(uint64_t *)(((char *)macsec_stats) +
3600                                 rte_ixgbe_macsec_strings[i].offset);
3601                 xstats[count].id = count;
3602                 count++;
3603         }
3604
3605         /* RX Priority Stats */
3606         for (stat = 0; stat < IXGBE_NB_RXQ_PRIO_STATS; stat++) {
3607                 for (i = 0; i < IXGBE_NB_RXQ_PRIO_VALUES; i++) {
3608                         xstats[count].value = *(uint64_t *)(((char *)hw_stats) +
3609                                         rte_ixgbe_rxq_strings[stat].offset +
3610                                         (sizeof(uint64_t) * i));
3611                         xstats[count].id = count;
3612                         count++;
3613                 }
3614         }
3615
3616         /* TX Priority Stats */
3617         for (stat = 0; stat < IXGBE_NB_TXQ_PRIO_STATS; stat++) {
3618                 for (i = 0; i < IXGBE_NB_TXQ_PRIO_VALUES; i++) {
3619                         xstats[count].value = *(uint64_t *)(((char *)hw_stats) +
3620                                         rte_ixgbe_txq_strings[stat].offset +
3621                                         (sizeof(uint64_t) * i));
3622                         xstats[count].id = count;
3623                         count++;
3624                 }
3625         }
3626         return count;
3627 }
3628
3629 static int
3630 ixgbe_dev_xstats_get_by_id(struct rte_eth_dev *dev, const uint64_t *ids,
3631                 uint64_t *values, unsigned int n)
3632 {
3633         if (!ids) {
3634                 struct ixgbe_hw *hw =
3635                                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
3636                 struct ixgbe_hw_stats *hw_stats =
3637                                 IXGBE_DEV_PRIVATE_TO_STATS(
3638                                                 dev->data->dev_private);
3639                 struct ixgbe_macsec_stats *macsec_stats =
3640                                 IXGBE_DEV_PRIVATE_TO_MACSEC_STATS(
3641                                         dev->data->dev_private);
3642                 uint64_t total_missed_rx, total_qbrc, total_qprc, total_qprdc;
3643                 unsigned int i, stat, count = 0;
3644
3645                 count = ixgbe_xstats_calc_num();
3646
3647                 if (!ids && n < count)
3648                         return count;
3649
3650                 total_missed_rx = 0;
3651                 total_qbrc = 0;
3652                 total_qprc = 0;
3653                 total_qprdc = 0;
3654
3655                 ixgbe_read_stats_registers(hw, hw_stats, macsec_stats,
3656                                 &total_missed_rx, &total_qbrc, &total_qprc,
3657                                 &total_qprdc);
3658
3659                 /* If this is a reset xstats is NULL, and we have cleared the
3660                  * registers by reading them.
3661                  */
3662                 if (!ids && !values)
3663                         return 0;
3664
3665                 /* Extended stats from ixgbe_hw_stats */
3666                 count = 0;
3667                 for (i = 0; i < IXGBE_NB_HW_STATS; i++) {
3668                         values[count] = *(uint64_t *)(((char *)hw_stats) +
3669                                         rte_ixgbe_stats_strings[i].offset);
3670                         count++;
3671                 }
3672
3673                 /* MACsec Stats */
3674                 for (i = 0; i < IXGBE_NB_MACSEC_STATS; i++) {
3675                         values[count] = *(uint64_t *)(((char *)macsec_stats) +
3676                                         rte_ixgbe_macsec_strings[i].offset);
3677                         count++;
3678                 }
3679
3680                 /* RX Priority Stats */
3681                 for (stat = 0; stat < IXGBE_NB_RXQ_PRIO_STATS; stat++) {
3682                         for (i = 0; i < IXGBE_NB_RXQ_PRIO_VALUES; i++) {
3683                                 values[count] =
3684                                         *(uint64_t *)(((char *)hw_stats) +
3685                                         rte_ixgbe_rxq_strings[stat].offset +
3686                                         (sizeof(uint64_t) * i));
3687                                 count++;
3688                         }
3689                 }
3690
3691                 /* TX Priority Stats */
3692                 for (stat = 0; stat < IXGBE_NB_TXQ_PRIO_STATS; stat++) {
3693                         for (i = 0; i < IXGBE_NB_TXQ_PRIO_VALUES; i++) {
3694                                 values[count] =
3695                                         *(uint64_t *)(((char *)hw_stats) +
3696                                         rte_ixgbe_txq_strings[stat].offset +
3697                                         (sizeof(uint64_t) * i));
3698                                 count++;
3699                         }
3700                 }
3701                 return count;
3702         }
3703
3704         uint16_t i;
3705         uint16_t size = ixgbe_xstats_calc_num();
3706         uint64_t values_copy[size];
3707
3708         ixgbe_dev_xstats_get_by_id(dev, NULL, values_copy, size);
3709
3710         for (i = 0; i < n; i++) {
3711                 if (ids[i] >= size) {
3712                         PMD_INIT_LOG(ERR, "id value isn't valid");
3713                         return -1;
3714                 }
3715                 values[i] = values_copy[ids[i]];
3716         }
3717         return n;
3718 }
3719
3720 static int
3721 ixgbe_dev_xstats_reset(struct rte_eth_dev *dev)
3722 {
3723         struct ixgbe_hw_stats *stats =
3724                         IXGBE_DEV_PRIVATE_TO_STATS(dev->data->dev_private);
3725         struct ixgbe_macsec_stats *macsec_stats =
3726                         IXGBE_DEV_PRIVATE_TO_MACSEC_STATS(
3727                                 dev->data->dev_private);
3728
3729         unsigned count = ixgbe_xstats_calc_num();
3730
3731         /* HW registers are cleared on read */
3732         ixgbe_dev_xstats_get(dev, NULL, count);
3733
3734         /* Reset software totals */
3735         memset(stats, 0, sizeof(*stats));
3736         memset(macsec_stats, 0, sizeof(*macsec_stats));
3737
3738         return 0;
3739 }
3740
3741 static void
3742 ixgbevf_update_stats(struct rte_eth_dev *dev)
3743 {
3744         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
3745         struct ixgbevf_hw_stats *hw_stats = (struct ixgbevf_hw_stats *)
3746                           IXGBE_DEV_PRIVATE_TO_STATS(dev->data->dev_private);
3747
3748         /* Good Rx packet, include VF loopback */
3749         UPDATE_VF_STAT(IXGBE_VFGPRC,
3750             hw_stats->last_vfgprc, hw_stats->vfgprc);
3751
3752         /* Good Rx octets, include VF loopback */
3753         UPDATE_VF_STAT_36BIT(IXGBE_VFGORC_LSB, IXGBE_VFGORC_MSB,
3754             hw_stats->last_vfgorc, hw_stats->vfgorc);
3755
3756         /* Good Tx packet, include VF loopback */
3757         UPDATE_VF_STAT(IXGBE_VFGPTC,
3758             hw_stats->last_vfgptc, hw_stats->vfgptc);
3759
3760         /* Good Tx octets, include VF loopback */
3761         UPDATE_VF_STAT_36BIT(IXGBE_VFGOTC_LSB, IXGBE_VFGOTC_MSB,
3762             hw_stats->last_vfgotc, hw_stats->vfgotc);
3763
3764         /* Rx Multicst Packet */
3765         UPDATE_VF_STAT(IXGBE_VFMPRC,
3766             hw_stats->last_vfmprc, hw_stats->vfmprc);
3767 }
3768
3769 static int
3770 ixgbevf_dev_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *xstats,
3771                        unsigned n)
3772 {
3773         struct ixgbevf_hw_stats *hw_stats = (struct ixgbevf_hw_stats *)
3774                         IXGBE_DEV_PRIVATE_TO_STATS(dev->data->dev_private);
3775         unsigned i;
3776
3777         if (n < IXGBEVF_NB_XSTATS)
3778                 return IXGBEVF_NB_XSTATS;
3779
3780         ixgbevf_update_stats(dev);
3781
3782         if (!xstats)
3783                 return 0;
3784
3785         /* Extended stats */
3786         for (i = 0; i < IXGBEVF_NB_XSTATS; i++) {
3787                 xstats[i].id = i;
3788                 xstats[i].value = *(uint64_t *)(((char *)hw_stats) +
3789                         rte_ixgbevf_stats_strings[i].offset);
3790         }
3791
3792         return IXGBEVF_NB_XSTATS;
3793 }
3794
3795 static int
3796 ixgbevf_dev_stats_get(struct rte_eth_dev *dev, struct rte_eth_stats *stats)
3797 {
3798         struct ixgbevf_hw_stats *hw_stats = (struct ixgbevf_hw_stats *)
3799                           IXGBE_DEV_PRIVATE_TO_STATS(dev->data->dev_private);
3800
3801         ixgbevf_update_stats(dev);
3802
3803         if (stats == NULL)
3804                 return -EINVAL;
3805
3806         stats->ipackets = hw_stats->vfgprc;
3807         stats->ibytes = hw_stats->vfgorc;
3808         stats->opackets = hw_stats->vfgptc;
3809         stats->obytes = hw_stats->vfgotc;
3810         return 0;
3811 }
3812
3813 static int
3814 ixgbevf_dev_stats_reset(struct rte_eth_dev *dev)
3815 {
3816         struct ixgbevf_hw_stats *hw_stats = (struct ixgbevf_hw_stats *)
3817                         IXGBE_DEV_PRIVATE_TO_STATS(dev->data->dev_private);
3818
3819         /* Sync HW register to the last stats */
3820         ixgbevf_dev_stats_get(dev, NULL);
3821
3822         /* reset HW current stats*/
3823         hw_stats->vfgprc = 0;
3824         hw_stats->vfgorc = 0;
3825         hw_stats->vfgptc = 0;
3826         hw_stats->vfgotc = 0;
3827
3828         return 0;
3829 }
3830
3831 static int
3832 ixgbe_fw_version_get(struct rte_eth_dev *dev, char *fw_version, size_t fw_size)
3833 {
3834         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
3835         u16 eeprom_verh, eeprom_verl;
3836         u32 etrack_id;
3837         int ret;
3838
3839         ixgbe_read_eeprom(hw, 0x2e, &eeprom_verh);
3840         ixgbe_read_eeprom(hw, 0x2d, &eeprom_verl);
3841
3842         etrack_id = (eeprom_verh << 16) | eeprom_verl;
3843         ret = snprintf(fw_version, fw_size, "0x%08x", etrack_id);
3844
3845         ret += 1; /* add the size of '\0' */
3846         if (fw_size < (u32)ret)
3847                 return ret;
3848         else
3849                 return 0;
3850 }
3851
3852 static int
3853 ixgbe_dev_info_get(struct rte_eth_dev *dev, struct rte_eth_dev_info *dev_info)
3854 {
3855         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
3856         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
3857         struct rte_eth_conf *dev_conf = &dev->data->dev_conf;
3858
3859         dev_info->max_rx_queues = (uint16_t)hw->mac.max_rx_queues;
3860         dev_info->max_tx_queues = (uint16_t)hw->mac.max_tx_queues;
3861         if (RTE_ETH_DEV_SRIOV(dev).active == 0) {
3862                 /*
3863                  * When DCB/VT is off, maximum number of queues changes,
3864                  * except for 82598EB, which remains constant.
3865                  */
3866                 if (dev_conf->txmode.mq_mode == ETH_MQ_TX_NONE &&
3867                                 hw->mac.type != ixgbe_mac_82598EB)
3868                         dev_info->max_tx_queues = IXGBE_NONE_MODE_TX_NB_QUEUES;
3869         }
3870         dev_info->min_rx_bufsize = 1024; /* cf BSIZEPACKET in SRRCTL register */
3871         dev_info->max_rx_pktlen = 15872; /* includes CRC, cf MAXFRS register */
3872         dev_info->max_mac_addrs = hw->mac.num_rar_entries;
3873         dev_info->max_hash_mac_addrs = IXGBE_VMDQ_NUM_UC_MAC;
3874         dev_info->max_vfs = pci_dev->max_vfs;
3875         if (hw->mac.type == ixgbe_mac_82598EB)
3876                 dev_info->max_vmdq_pools = ETH_16_POOLS;
3877         else
3878                 dev_info->max_vmdq_pools = ETH_64_POOLS;
3879         dev_info->max_mtu =  dev_info->max_rx_pktlen - IXGBE_ETH_OVERHEAD;
3880         dev_info->min_mtu = RTE_ETHER_MIN_MTU;
3881         dev_info->vmdq_queue_num = dev_info->max_rx_queues;
3882         dev_info->rx_queue_offload_capa = ixgbe_get_rx_queue_offloads(dev);
3883         dev_info->rx_offload_capa = (ixgbe_get_rx_port_offloads(dev) |
3884                                      dev_info->rx_queue_offload_capa);
3885         dev_info->tx_queue_offload_capa = ixgbe_get_tx_queue_offloads(dev);
3886         dev_info->tx_offload_capa = ixgbe_get_tx_port_offloads(dev);
3887
3888         dev_info->default_rxconf = (struct rte_eth_rxconf) {
3889                 .rx_thresh = {
3890                         .pthresh = IXGBE_DEFAULT_RX_PTHRESH,
3891                         .hthresh = IXGBE_DEFAULT_RX_HTHRESH,
3892                         .wthresh = IXGBE_DEFAULT_RX_WTHRESH,
3893                 },
3894                 .rx_free_thresh = IXGBE_DEFAULT_RX_FREE_THRESH,
3895                 .rx_drop_en = 0,
3896                 .offloads = 0,
3897         };
3898
3899         dev_info->default_txconf = (struct rte_eth_txconf) {
3900                 .tx_thresh = {
3901                         .pthresh = IXGBE_DEFAULT_TX_PTHRESH,
3902                         .hthresh = IXGBE_DEFAULT_TX_HTHRESH,
3903                         .wthresh = IXGBE_DEFAULT_TX_WTHRESH,
3904                 },
3905                 .tx_free_thresh = IXGBE_DEFAULT_TX_FREE_THRESH,
3906                 .tx_rs_thresh = IXGBE_DEFAULT_TX_RSBIT_THRESH,
3907                 .offloads = 0,
3908         };
3909
3910         dev_info->rx_desc_lim = rx_desc_lim;
3911         dev_info->tx_desc_lim = tx_desc_lim;
3912
3913         dev_info->hash_key_size = IXGBE_HKEY_MAX_INDEX * sizeof(uint32_t);
3914         dev_info->reta_size = ixgbe_reta_size_get(hw->mac.type);
3915         dev_info->flow_type_rss_offloads = IXGBE_RSS_OFFLOAD_ALL;
3916
3917         dev_info->speed_capa = ETH_LINK_SPEED_1G | ETH_LINK_SPEED_10G;
3918         if (hw->device_id == IXGBE_DEV_ID_X550EM_A_1G_T ||
3919                         hw->device_id == IXGBE_DEV_ID_X550EM_A_1G_T_L)
3920                 dev_info->speed_capa = ETH_LINK_SPEED_10M |
3921                         ETH_LINK_SPEED_100M | ETH_LINK_SPEED_1G;
3922
3923         if (hw->mac.type == ixgbe_mac_X540 ||
3924             hw->mac.type == ixgbe_mac_X540_vf ||
3925             hw->mac.type == ixgbe_mac_X550 ||
3926             hw->mac.type == ixgbe_mac_X550_vf) {
3927                 dev_info->speed_capa |= ETH_LINK_SPEED_100M;
3928         }
3929         if (hw->mac.type == ixgbe_mac_X550) {
3930                 dev_info->speed_capa |= ETH_LINK_SPEED_2_5G;
3931                 dev_info->speed_capa |= ETH_LINK_SPEED_5G;
3932         }
3933
3934         /* Driver-preferred Rx/Tx parameters */
3935         dev_info->default_rxportconf.burst_size = 32;
3936         dev_info->default_txportconf.burst_size = 32;
3937         dev_info->default_rxportconf.nb_queues = 1;
3938         dev_info->default_txportconf.nb_queues = 1;
3939         dev_info->default_rxportconf.ring_size = 256;
3940         dev_info->default_txportconf.ring_size = 256;
3941
3942         return 0;
3943 }
3944
3945 static const uint32_t *
3946 ixgbe_dev_supported_ptypes_get(struct rte_eth_dev *dev)
3947 {
3948         static const uint32_t ptypes[] = {
3949                 /* For non-vec functions,
3950                  * refers to ixgbe_rxd_pkt_info_to_pkt_type();
3951                  * for vec functions,
3952                  * refers to _recv_raw_pkts_vec().
3953                  */
3954                 RTE_PTYPE_L2_ETHER,
3955                 RTE_PTYPE_L3_IPV4,
3956                 RTE_PTYPE_L3_IPV4_EXT,
3957                 RTE_PTYPE_L3_IPV6,
3958                 RTE_PTYPE_L3_IPV6_EXT,
3959                 RTE_PTYPE_L4_SCTP,
3960                 RTE_PTYPE_L4_TCP,
3961                 RTE_PTYPE_L4_UDP,
3962                 RTE_PTYPE_TUNNEL_IP,
3963                 RTE_PTYPE_INNER_L3_IPV6,
3964                 RTE_PTYPE_INNER_L3_IPV6_EXT,
3965                 RTE_PTYPE_INNER_L4_TCP,
3966                 RTE_PTYPE_INNER_L4_UDP,
3967                 RTE_PTYPE_UNKNOWN
3968         };
3969
3970         if (dev->rx_pkt_burst == ixgbe_recv_pkts ||
3971             dev->rx_pkt_burst == ixgbe_recv_pkts_lro_single_alloc ||
3972             dev->rx_pkt_burst == ixgbe_recv_pkts_lro_bulk_alloc ||
3973             dev->rx_pkt_burst == ixgbe_recv_pkts_bulk_alloc)
3974                 return ptypes;
3975
3976 #if defined(RTE_ARCH_X86) || defined(RTE_MACHINE_CPUFLAG_NEON)
3977         if (dev->rx_pkt_burst == ixgbe_recv_pkts_vec ||
3978             dev->rx_pkt_burst == ixgbe_recv_scattered_pkts_vec)
3979                 return ptypes;
3980 #endif
3981         return NULL;
3982 }
3983
3984 static int
3985 ixgbevf_dev_info_get(struct rte_eth_dev *dev,
3986                      struct rte_eth_dev_info *dev_info)
3987 {
3988         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
3989         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
3990
3991         dev_info->max_rx_queues = (uint16_t)hw->mac.max_rx_queues;
3992         dev_info->max_tx_queues = (uint16_t)hw->mac.max_tx_queues;
3993         dev_info->min_rx_bufsize = 1024; /* cf BSIZEPACKET in SRRCTL reg */
3994         dev_info->max_rx_pktlen = 9728; /* includes CRC, cf MAXFRS reg */
3995         dev_info->max_mtu = dev_info->max_rx_pktlen - IXGBE_ETH_OVERHEAD;
3996         dev_info->max_mac_addrs = hw->mac.num_rar_entries;
3997         dev_info->max_hash_mac_addrs = IXGBE_VMDQ_NUM_UC_MAC;
3998         dev_info->max_vfs = pci_dev->max_vfs;
3999         if (hw->mac.type == ixgbe_mac_82598EB)
4000                 dev_info->max_vmdq_pools = ETH_16_POOLS;
4001         else
4002                 dev_info->max_vmdq_pools = ETH_64_POOLS;
4003         dev_info->rx_queue_offload_capa = ixgbe_get_rx_queue_offloads(dev);
4004         dev_info->rx_offload_capa = (ixgbe_get_rx_port_offloads(dev) |
4005                                      dev_info->rx_queue_offload_capa);
4006         dev_info->tx_queue_offload_capa = ixgbe_get_tx_queue_offloads(dev);
4007         dev_info->tx_offload_capa = ixgbe_get_tx_port_offloads(dev);
4008         dev_info->hash_key_size = IXGBE_HKEY_MAX_INDEX * sizeof(uint32_t);
4009         dev_info->reta_size = ixgbe_reta_size_get(hw->mac.type);
4010         dev_info->flow_type_rss_offloads = IXGBE_RSS_OFFLOAD_ALL;
4011
4012         dev_info->default_rxconf = (struct rte_eth_rxconf) {
4013                 .rx_thresh = {
4014                         .pthresh = IXGBE_DEFAULT_RX_PTHRESH,
4015                         .hthresh = IXGBE_DEFAULT_RX_HTHRESH,
4016                         .wthresh = IXGBE_DEFAULT_RX_WTHRESH,
4017                 },
4018                 .rx_free_thresh = IXGBE_DEFAULT_RX_FREE_THRESH,
4019                 .rx_drop_en = 0,
4020                 .offloads = 0,
4021         };
4022
4023         dev_info->default_txconf = (struct rte_eth_txconf) {
4024                 .tx_thresh = {
4025                         .pthresh = IXGBE_DEFAULT_TX_PTHRESH,
4026                         .hthresh = IXGBE_DEFAULT_TX_HTHRESH,
4027                         .wthresh = IXGBE_DEFAULT_TX_WTHRESH,
4028                 },
4029                 .tx_free_thresh = IXGBE_DEFAULT_TX_FREE_THRESH,
4030                 .tx_rs_thresh = IXGBE_DEFAULT_TX_RSBIT_THRESH,
4031                 .offloads = 0,
4032         };
4033
4034         dev_info->rx_desc_lim = rx_desc_lim;
4035         dev_info->tx_desc_lim = tx_desc_lim;
4036
4037         return 0;
4038 }
4039
4040 static int
4041 ixgbevf_check_link(struct ixgbe_hw *hw, ixgbe_link_speed *speed,
4042                    bool *link_up, int wait_to_complete)
4043 {
4044         struct ixgbe_adapter *adapter = container_of(hw,
4045                                                      struct ixgbe_adapter, hw);
4046         struct ixgbe_mbx_info *mbx = &hw->mbx;
4047         struct ixgbe_mac_info *mac = &hw->mac;
4048         uint32_t links_reg, in_msg;
4049         int ret_val = 0;
4050
4051         /* If we were hit with a reset drop the link */
4052         if (!mbx->ops.check_for_rst(hw, 0) || !mbx->timeout)
4053                 mac->get_link_status = true;
4054
4055         if (!mac->get_link_status)
4056                 goto out;
4057
4058         /* if link status is down no point in checking to see if pf is up */
4059         links_reg = IXGBE_READ_REG(hw, IXGBE_VFLINKS);
4060         if (!(links_reg & IXGBE_LINKS_UP))
4061                 goto out;
4062
4063         /* for SFP+ modules and DA cables on 82599 it can take up to 500usecs
4064          * before the link status is correct
4065          */
4066         if (mac->type == ixgbe_mac_82599_vf && wait_to_complete) {
4067                 int i;
4068
4069                 for (i = 0; i < 5; i++) {
4070                         rte_delay_us(100);
4071                         links_reg = IXGBE_READ_REG(hw, IXGBE_VFLINKS);
4072
4073                         if (!(links_reg & IXGBE_LINKS_UP))
4074                                 goto out;
4075                 }
4076         }
4077
4078         switch (links_reg & IXGBE_LINKS_SPEED_82599) {
4079         case IXGBE_LINKS_SPEED_10G_82599:
4080                 *speed = IXGBE_LINK_SPEED_10GB_FULL;
4081                 if (hw->mac.type >= ixgbe_mac_X550) {
4082                         if (links_reg & IXGBE_LINKS_SPEED_NON_STD)
4083                                 *speed = IXGBE_LINK_SPEED_2_5GB_FULL;
4084                 }
4085                 break;
4086         case IXGBE_LINKS_SPEED_1G_82599:
4087                 *speed = IXGBE_LINK_SPEED_1GB_FULL;
4088                 break;
4089         case IXGBE_LINKS_SPEED_100_82599:
4090                 *speed = IXGBE_LINK_SPEED_100_FULL;
4091                 if (hw->mac.type == ixgbe_mac_X550) {
4092                         if (links_reg & IXGBE_LINKS_SPEED_NON_STD)
4093                                 *speed = IXGBE_LINK_SPEED_5GB_FULL;
4094                 }
4095                 break;
4096         case IXGBE_LINKS_SPEED_10_X550EM_A:
4097                 *speed = IXGBE_LINK_SPEED_UNKNOWN;
4098                 /* Since Reserved in older MAC's */
4099                 if (hw->mac.type >= ixgbe_mac_X550)
4100                         *speed = IXGBE_LINK_SPEED_10_FULL;
4101                 break;
4102         default:
4103                 *speed = IXGBE_LINK_SPEED_UNKNOWN;
4104         }
4105
4106         if (wait_to_complete == 0 && adapter->pflink_fullchk == 0) {
4107                 if (*speed == IXGBE_LINK_SPEED_UNKNOWN)
4108                         mac->get_link_status = true;
4109                 else
4110                         mac->get_link_status = false;
4111
4112                 goto out;
4113         }
4114
4115         /* if the read failed it could just be a mailbox collision, best wait
4116          * until we are called again and don't report an error
4117          */
4118         if (mbx->ops.read(hw, &in_msg, 1, 0))
4119                 goto out;
4120
4121         if (!(in_msg & IXGBE_VT_MSGTYPE_CTS)) {
4122                 /* msg is not CTS and is NACK we must have lost CTS status */
4123                 if (in_msg & IXGBE_VT_MSGTYPE_NACK)
4124                         mac->get_link_status = false;
4125                 goto out;
4126         }
4127
4128         /* the pf is talking, if we timed out in the past we reinit */
4129         if (!mbx->timeout) {
4130                 ret_val = -1;
4131                 goto out;
4132         }
4133
4134         /* if we passed all the tests above then the link is up and we no
4135          * longer need to check for link
4136          */
4137         mac->get_link_status = false;
4138
4139 out:
4140         *link_up = !mac->get_link_status;
4141         return ret_val;
4142 }
4143
4144 /*
4145  * If @timeout_ms was 0, it means that it will not return until link complete.
4146  * It returns 1 on complete, return 0 on timeout.
4147  */
4148 static int
4149 ixgbe_dev_wait_setup_link_complete(struct rte_eth_dev *dev, uint32_t timeout_ms)
4150 {
4151 #define WARNING_TIMEOUT    9000 /* 9s  in total */
4152         struct ixgbe_adapter *ad = dev->data->dev_private;
4153         uint32_t timeout = timeout_ms ? timeout_ms : WARNING_TIMEOUT;
4154
4155         while (rte_atomic32_read(&ad->link_thread_running)) {
4156                 msec_delay(1);
4157                 timeout--;
4158
4159                 if (timeout_ms) {
4160                         if (!timeout)
4161                                 return 0;
4162                 } else if (!timeout) {
4163                         /* It will not return until link complete */
4164                         timeout = WARNING_TIMEOUT;
4165                         PMD_DRV_LOG(ERR, "IXGBE link thread not complete too long time!");
4166                 }
4167         }
4168
4169         return 1;
4170 }
4171
4172 static void *
4173 ixgbe_dev_setup_link_thread_handler(void *param)
4174 {
4175         struct rte_eth_dev *dev = (struct rte_eth_dev *)param;
4176         struct ixgbe_adapter *ad = dev->data->dev_private;
4177         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4178         struct ixgbe_interrupt *intr =
4179                 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
4180         u32 speed;
4181         bool autoneg = false;
4182
4183         pthread_detach(pthread_self());
4184         speed = hw->phy.autoneg_advertised;
4185         if (!speed)
4186                 ixgbe_get_link_capabilities(hw, &speed, &autoneg);
4187
4188         ixgbe_setup_link(hw, speed, true);
4189
4190         intr->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
4191         rte_atomic32_clear(&ad->link_thread_running);
4192         return NULL;
4193 }
4194
4195 /*
4196  * In freebsd environment, nic_uio drivers do not support interrupts,
4197  * rte_intr_callback_register() will fail to register interrupts.
4198  * We can not make link status to change from down to up by interrupt
4199  * callback. So we need to wait for the controller to acquire link
4200  * when ports start.
4201  * It returns 0 on link up.
4202  */
4203 static int
4204 ixgbe_wait_for_link_up(struct ixgbe_hw *hw)
4205 {
4206 #ifdef RTE_EXEC_ENV_FREEBSD
4207         int err, i;
4208         bool link_up = false;
4209         uint32_t speed = 0;
4210         const int nb_iter = 25;
4211
4212         for (i = 0; i < nb_iter; i++) {
4213                 err = ixgbe_check_link(hw, &speed, &link_up, 0);
4214                 if (err)
4215                         return err;
4216                 if (link_up)
4217                         return 0;
4218                 msec_delay(200);
4219         }
4220
4221         return 0;
4222 #else
4223         RTE_SET_USED(hw);
4224         return 0;
4225 #endif
4226 }
4227
4228 /* return 0 means link status changed, -1 means not changed */
4229 int
4230 ixgbe_dev_link_update_share(struct rte_eth_dev *dev,
4231                             int wait_to_complete, int vf)
4232 {
4233         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4234         struct ixgbe_adapter *ad = dev->data->dev_private;
4235         struct rte_eth_link link;
4236         ixgbe_link_speed link_speed = IXGBE_LINK_SPEED_UNKNOWN;
4237         struct ixgbe_interrupt *intr =
4238                 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
4239         bool link_up;
4240         int diag;
4241         int wait = 1;
4242         u32 esdp_reg;
4243
4244         memset(&link, 0, sizeof(link));
4245         link.link_status = ETH_LINK_DOWN;
4246         link.link_speed = ETH_SPEED_NUM_NONE;
4247         link.link_duplex = ETH_LINK_HALF_DUPLEX;
4248         link.link_autoneg = !(dev->data->dev_conf.link_speeds &
4249                         ETH_LINK_SPEED_FIXED);
4250
4251         hw->mac.get_link_status = true;
4252
4253         if (intr->flags & IXGBE_FLAG_NEED_LINK_CONFIG)
4254                 return rte_eth_linkstatus_set(dev, &link);
4255
4256         /* check if it needs to wait to complete, if lsc interrupt is enabled */
4257         if (wait_to_complete == 0 || dev->data->dev_conf.intr_conf.lsc != 0)
4258                 wait = 0;
4259
4260 /* BSD has no interrupt mechanism, so force NIC status synchronization. */
4261 #ifdef RTE_EXEC_ENV_FREEBSD
4262         wait = 1;
4263 #endif
4264
4265         if (vf)
4266                 diag = ixgbevf_check_link(hw, &link_speed, &link_up, wait);
4267         else
4268                 diag = ixgbe_check_link(hw, &link_speed, &link_up, wait);
4269
4270         if (diag != 0) {
4271                 link.link_speed = ETH_SPEED_NUM_100M;
4272                 link.link_duplex = ETH_LINK_FULL_DUPLEX;
4273                 return rte_eth_linkstatus_set(dev, &link);
4274         }
4275
4276         if (ixgbe_get_media_type(hw) == ixgbe_media_type_fiber) {
4277                 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
4278                 if ((esdp_reg & IXGBE_ESDP_SDP3))
4279                         link_up = 0;
4280         }
4281
4282         if (link_up == 0) {
4283                 if (ixgbe_get_media_type(hw) == ixgbe_media_type_fiber) {
4284                         intr->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
4285                         ixgbe_dev_wait_setup_link_complete(dev, 0);
4286                         if (rte_atomic32_test_and_set(&ad->link_thread_running)) {
4287                                 if (rte_ctrl_thread_create(&ad->link_thread_tid,
4288                                         "ixgbe-link-handler",
4289                                         NULL,
4290                                         ixgbe_dev_setup_link_thread_handler,
4291                                         dev) < 0) {
4292                                         PMD_DRV_LOG(ERR,
4293                                                 "Create link thread failed!");
4294                                         rte_atomic32_clear(&ad->link_thread_running);
4295                                 }
4296                         } else {
4297                                 PMD_DRV_LOG(ERR,
4298                                         "Other link thread is running now!");
4299                         }
4300                 }
4301                 return rte_eth_linkstatus_set(dev, &link);
4302         }
4303
4304         link.link_status = ETH_LINK_UP;
4305         link.link_duplex = ETH_LINK_FULL_DUPLEX;
4306
4307         switch (link_speed) {
4308         default:
4309         case IXGBE_LINK_SPEED_UNKNOWN:
4310                 if (hw->device_id == IXGBE_DEV_ID_X550EM_A_1G_T ||
4311                         hw->device_id == IXGBE_DEV_ID_X550EM_A_1G_T_L)
4312                         link.link_speed = ETH_SPEED_NUM_10M;
4313                 else
4314                         link.link_speed = ETH_SPEED_NUM_100M;
4315                 break;
4316
4317         case IXGBE_LINK_SPEED_100_FULL:
4318                 link.link_speed = ETH_SPEED_NUM_100M;
4319                 break;
4320
4321         case IXGBE_LINK_SPEED_1GB_FULL:
4322                 link.link_speed = ETH_SPEED_NUM_1G;
4323                 break;
4324
4325         case IXGBE_LINK_SPEED_2_5GB_FULL:
4326                 link.link_speed = ETH_SPEED_NUM_2_5G;
4327                 break;
4328
4329         case IXGBE_LINK_SPEED_5GB_FULL:
4330                 link.link_speed = ETH_SPEED_NUM_5G;
4331                 break;
4332
4333         case IXGBE_LINK_SPEED_10GB_FULL:
4334                 link.link_speed = ETH_SPEED_NUM_10G;
4335                 break;
4336         }
4337
4338         return rte_eth_linkstatus_set(dev, &link);
4339 }
4340
4341 static int
4342 ixgbe_dev_link_update(struct rte_eth_dev *dev, int wait_to_complete)
4343 {
4344         return ixgbe_dev_link_update_share(dev, wait_to_complete, 0);
4345 }
4346
4347 static int
4348 ixgbevf_dev_link_update(struct rte_eth_dev *dev, int wait_to_complete)
4349 {
4350         return ixgbe_dev_link_update_share(dev, wait_to_complete, 1);
4351 }
4352
4353 static int
4354 ixgbe_dev_promiscuous_enable(struct rte_eth_dev *dev)
4355 {
4356         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4357         uint32_t fctrl;
4358
4359         fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
4360         fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
4361         IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
4362
4363         return 0;
4364 }
4365
4366 static int
4367 ixgbe_dev_promiscuous_disable(struct rte_eth_dev *dev)
4368 {
4369         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4370         uint32_t fctrl;
4371
4372         fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
4373         fctrl &= (~IXGBE_FCTRL_UPE);
4374         if (dev->data->all_multicast == 1)
4375                 fctrl |= IXGBE_FCTRL_MPE;
4376         else
4377                 fctrl &= (~IXGBE_FCTRL_MPE);
4378         IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
4379
4380         return 0;
4381 }
4382
4383 static int
4384 ixgbe_dev_allmulticast_enable(struct rte_eth_dev *dev)
4385 {
4386         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4387         uint32_t fctrl;
4388
4389         fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
4390         fctrl |= IXGBE_FCTRL_MPE;
4391         IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
4392
4393         return 0;
4394 }
4395
4396 static int
4397 ixgbe_dev_allmulticast_disable(struct rte_eth_dev *dev)
4398 {
4399         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4400         uint32_t fctrl;
4401
4402         if (dev->data->promiscuous == 1)
4403                 return 0; /* must remain in all_multicast mode */
4404
4405         fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
4406         fctrl &= (~IXGBE_FCTRL_MPE);
4407         IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
4408
4409         return 0;
4410 }
4411
4412 /**
4413  * It clears the interrupt causes and enables the interrupt.
4414  * It will be called once only during nic initialized.
4415  *
4416  * @param dev
4417  *  Pointer to struct rte_eth_dev.
4418  * @param on
4419  *  Enable or Disable.
4420  *
4421  * @return
4422  *  - On success, zero.
4423  *  - On failure, a negative value.
4424  */
4425 static int
4426 ixgbe_dev_lsc_interrupt_setup(struct rte_eth_dev *dev, uint8_t on)
4427 {
4428         struct ixgbe_interrupt *intr =
4429                 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
4430
4431         ixgbe_dev_link_status_print(dev);
4432         if (on)
4433                 intr->mask |= IXGBE_EICR_LSC;
4434         else
4435                 intr->mask &= ~IXGBE_EICR_LSC;
4436
4437         return 0;
4438 }
4439
4440 /**
4441  * It clears the interrupt causes and enables the interrupt.
4442  * It will be called once only during nic initialized.
4443  *
4444  * @param dev
4445  *  Pointer to struct rte_eth_dev.
4446  *
4447  * @return
4448  *  - On success, zero.
4449  *  - On failure, a negative value.
4450  */
4451 static int
4452 ixgbe_dev_rxq_interrupt_setup(struct rte_eth_dev *dev)
4453 {
4454         struct ixgbe_interrupt *intr =
4455                 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
4456
4457         intr->mask |= IXGBE_EICR_RTX_QUEUE;
4458
4459         return 0;
4460 }
4461
4462 /**
4463  * It clears the interrupt causes and enables the interrupt.
4464  * It will be called once only during nic initialized.
4465  *
4466  * @param dev
4467  *  Pointer to struct rte_eth_dev.
4468  *
4469  * @return
4470  *  - On success, zero.
4471  *  - On failure, a negative value.
4472  */
4473 static int
4474 ixgbe_dev_macsec_interrupt_setup(struct rte_eth_dev *dev)
4475 {
4476         struct ixgbe_interrupt *intr =
4477                 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
4478
4479         intr->mask |= IXGBE_EICR_LINKSEC;
4480
4481         return 0;
4482 }
4483
4484 /*
4485  * It reads ICR and sets flag (IXGBE_EICR_LSC) for the link_update.
4486  *
4487  * @param dev
4488  *  Pointer to struct rte_eth_dev.
4489  *
4490  * @return
4491  *  - On success, zero.
4492  *  - On failure, a negative value.
4493  */
4494 static int
4495 ixgbe_dev_interrupt_get_status(struct rte_eth_dev *dev)
4496 {
4497         uint32_t eicr;
4498         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4499         struct ixgbe_interrupt *intr =
4500                 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
4501
4502         /* clear all cause mask */
4503         ixgbe_disable_intr(hw);
4504
4505         /* read-on-clear nic registers here */
4506         eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
4507         PMD_DRV_LOG(DEBUG, "eicr %x", eicr);
4508
4509         intr->flags = 0;
4510
4511         /* set flag for async link update */
4512         if (eicr & IXGBE_EICR_LSC)
4513                 intr->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
4514
4515         if (eicr & IXGBE_EICR_MAILBOX)
4516                 intr->flags |= IXGBE_FLAG_MAILBOX;
4517
4518         if (eicr & IXGBE_EICR_LINKSEC)
4519                 intr->flags |= IXGBE_FLAG_MACSEC;
4520
4521         if (hw->mac.type ==  ixgbe_mac_X550EM_x &&
4522             hw->phy.type == ixgbe_phy_x550em_ext_t &&
4523             (eicr & IXGBE_EICR_GPI_SDP0_X550EM_x))
4524                 intr->flags |= IXGBE_FLAG_PHY_INTERRUPT;
4525
4526         return 0;
4527 }
4528
4529 /**
4530  * It gets and then prints the link status.
4531  *
4532  * @param dev
4533  *  Pointer to struct rte_eth_dev.
4534  *
4535  * @return
4536  *  - On success, zero.
4537  *  - On failure, a negative value.
4538  */
4539 static void
4540 ixgbe_dev_link_status_print(struct rte_eth_dev *dev)
4541 {
4542         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
4543         struct rte_eth_link link;
4544
4545         rte_eth_linkstatus_get(dev, &link);
4546
4547         if (link.link_status) {
4548                 PMD_INIT_LOG(INFO, "Port %d: Link Up - speed %u Mbps - %s",
4549                                         (int)(dev->data->port_id),
4550                                         (unsigned)link.link_speed,
4551                         link.link_duplex == ETH_LINK_FULL_DUPLEX ?
4552                                         "full-duplex" : "half-duplex");
4553         } else {
4554                 PMD_INIT_LOG(INFO, " Port %d: Link Down",
4555                                 (int)(dev->data->port_id));
4556         }
4557         PMD_INIT_LOG(DEBUG, "PCI Address: " PCI_PRI_FMT,
4558                                 pci_dev->addr.domain,
4559                                 pci_dev->addr.bus,
4560                                 pci_dev->addr.devid,
4561                                 pci_dev->addr.function);
4562 }
4563
4564 /*
4565  * It executes link_update after knowing an interrupt occurred.
4566  *
4567  * @param dev
4568  *  Pointer to struct rte_eth_dev.
4569  *
4570  * @return
4571  *  - On success, zero.
4572  *  - On failure, a negative value.
4573  */
4574 static int
4575 ixgbe_dev_interrupt_action(struct rte_eth_dev *dev)
4576 {
4577         struct ixgbe_interrupt *intr =
4578                 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
4579         int64_t timeout;
4580         struct ixgbe_hw *hw =
4581                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4582
4583         PMD_DRV_LOG(DEBUG, "intr action type %d", intr->flags);
4584
4585         if (intr->flags & IXGBE_FLAG_MAILBOX) {
4586                 ixgbe_pf_mbx_process(dev);
4587                 intr->flags &= ~IXGBE_FLAG_MAILBOX;
4588         }
4589
4590         if (intr->flags & IXGBE_FLAG_PHY_INTERRUPT) {
4591                 ixgbe_handle_lasi(hw);
4592                 intr->flags &= ~IXGBE_FLAG_PHY_INTERRUPT;
4593         }
4594
4595         if (intr->flags & IXGBE_FLAG_NEED_LINK_UPDATE) {
4596                 struct rte_eth_link link;
4597
4598                 /* get the link status before link update, for predicting later */
4599                 rte_eth_linkstatus_get(dev, &link);
4600
4601                 ixgbe_dev_link_update(dev, 0);
4602
4603                 /* likely to up */
4604                 if (!link.link_status)
4605                         /* handle it 1 sec later, wait it being stable */
4606                         timeout = IXGBE_LINK_UP_CHECK_TIMEOUT;
4607                 /* likely to down */
4608                 else
4609                         /* handle it 4 sec later, wait it being stable */
4610                         timeout = IXGBE_LINK_DOWN_CHECK_TIMEOUT;
4611
4612                 ixgbe_dev_link_status_print(dev);
4613                 if (rte_eal_alarm_set(timeout * 1000,
4614                                       ixgbe_dev_interrupt_delayed_handler, (void *)dev) < 0)
4615                         PMD_DRV_LOG(ERR, "Error setting alarm");
4616                 else {
4617                         /* remember original mask */
4618                         intr->mask_original = intr->mask;
4619                         /* only disable lsc interrupt */
4620                         intr->mask &= ~IXGBE_EIMS_LSC;
4621                 }
4622         }
4623
4624         PMD_DRV_LOG(DEBUG, "enable intr immediately");
4625         ixgbe_enable_intr(dev);
4626
4627         return 0;
4628 }
4629
4630 /**
4631  * Interrupt handler which shall be registered for alarm callback for delayed
4632  * handling specific interrupt to wait for the stable nic state. As the
4633  * NIC interrupt state is not stable for ixgbe after link is just down,
4634  * it needs to wait 4 seconds to get the stable status.
4635  *
4636  * @param handle
4637  *  Pointer to interrupt handle.
4638  * @param param
4639  *  The address of parameter (struct rte_eth_dev *) regsitered before.
4640  *
4641  * @return
4642  *  void
4643  */
4644 static void
4645 ixgbe_dev_interrupt_delayed_handler(void *param)
4646 {
4647         struct rte_eth_dev *dev = (struct rte_eth_dev *)param;
4648         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
4649         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
4650         struct ixgbe_interrupt *intr =
4651                 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
4652         struct ixgbe_hw *hw =
4653                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4654         uint32_t eicr;
4655
4656         ixgbe_disable_intr(hw);
4657
4658         eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
4659         if (eicr & IXGBE_EICR_MAILBOX)
4660                 ixgbe_pf_mbx_process(dev);
4661
4662         if (intr->flags & IXGBE_FLAG_PHY_INTERRUPT) {
4663                 ixgbe_handle_lasi(hw);
4664                 intr->flags &= ~IXGBE_FLAG_PHY_INTERRUPT;
4665         }
4666
4667         if (intr->flags & IXGBE_FLAG_NEED_LINK_UPDATE) {
4668                 ixgbe_dev_link_update(dev, 0);
4669                 intr->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
4670                 ixgbe_dev_link_status_print(dev);
4671                 _rte_eth_dev_callback_process(dev, RTE_ETH_EVENT_INTR_LSC,
4672                                               NULL);
4673         }
4674
4675         if (intr->flags & IXGBE_FLAG_MACSEC) {
4676                 _rte_eth_dev_callback_process(dev, RTE_ETH_EVENT_MACSEC,
4677                                               NULL);
4678                 intr->flags &= ~IXGBE_FLAG_MACSEC;
4679         }
4680
4681         /* restore original mask */
4682         intr->mask = intr->mask_original;
4683         intr->mask_original = 0;
4684
4685         PMD_DRV_LOG(DEBUG, "enable intr in delayed handler S[%08x]", eicr);
4686         ixgbe_enable_intr(dev);
4687         rte_intr_ack(intr_handle);
4688 }
4689
4690 /**
4691  * Interrupt handler triggered by NIC  for handling
4692  * specific interrupt.
4693  *
4694  * @param handle
4695  *  Pointer to interrupt handle.
4696  * @param param
4697  *  The address of parameter (struct rte_eth_dev *) regsitered before.
4698  *
4699  * @return
4700  *  void
4701  */
4702 static void
4703 ixgbe_dev_interrupt_handler(void *param)
4704 {
4705         struct rte_eth_dev *dev = (struct rte_eth_dev *)param;
4706
4707         ixgbe_dev_interrupt_get_status(dev);
4708         ixgbe_dev_interrupt_action(dev);
4709 }
4710
4711 static int
4712 ixgbe_dev_led_on(struct rte_eth_dev *dev)
4713 {
4714         struct ixgbe_hw *hw;
4715
4716         hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4717         return ixgbe_led_on(hw, 0) == IXGBE_SUCCESS ? 0 : -ENOTSUP;
4718 }
4719
4720 static int
4721 ixgbe_dev_led_off(struct rte_eth_dev *dev)
4722 {
4723         struct ixgbe_hw *hw;
4724
4725         hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4726         return ixgbe_led_off(hw, 0) == IXGBE_SUCCESS ? 0 : -ENOTSUP;
4727 }
4728
4729 static int
4730 ixgbe_flow_ctrl_get(struct rte_eth_dev *dev, struct rte_eth_fc_conf *fc_conf)
4731 {
4732         struct ixgbe_hw *hw;
4733         uint32_t mflcn_reg;
4734         uint32_t fccfg_reg;
4735         int rx_pause;
4736         int tx_pause;
4737
4738         hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4739
4740         fc_conf->pause_time = hw->fc.pause_time;
4741         fc_conf->high_water = hw->fc.high_water[0];
4742         fc_conf->low_water = hw->fc.low_water[0];
4743         fc_conf->send_xon = hw->fc.send_xon;
4744         fc_conf->autoneg = !hw->fc.disable_fc_autoneg;
4745
4746         /*
4747          * Return rx_pause status according to actual setting of
4748          * MFLCN register.
4749          */
4750         mflcn_reg = IXGBE_READ_REG(hw, IXGBE_MFLCN);
4751         if (mflcn_reg & (IXGBE_MFLCN_RPFCE | IXGBE_MFLCN_RFCE))
4752                 rx_pause = 1;
4753         else
4754                 rx_pause = 0;
4755
4756         /*
4757          * Return tx_pause status according to actual setting of
4758          * FCCFG register.
4759          */
4760         fccfg_reg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
4761         if (fccfg_reg & (IXGBE_FCCFG_TFCE_802_3X | IXGBE_FCCFG_TFCE_PRIORITY))
4762                 tx_pause = 1;
4763         else
4764                 tx_pause = 0;
4765
4766         if (rx_pause && tx_pause)
4767                 fc_conf->mode = RTE_FC_FULL;
4768         else if (rx_pause)
4769                 fc_conf->mode = RTE_FC_RX_PAUSE;
4770         else if (tx_pause)
4771                 fc_conf->mode = RTE_FC_TX_PAUSE;
4772         else
4773                 fc_conf->mode = RTE_FC_NONE;
4774
4775         return 0;
4776 }
4777
4778 static int
4779 ixgbe_flow_ctrl_set(struct rte_eth_dev *dev, struct rte_eth_fc_conf *fc_conf)
4780 {
4781         struct ixgbe_hw *hw;
4782         struct ixgbe_adapter *adapter = dev->data->dev_private;
4783         int err;
4784         uint32_t rx_buf_size;
4785         uint32_t max_high_water;
4786         enum ixgbe_fc_mode rte_fcmode_2_ixgbe_fcmode[] = {
4787                 ixgbe_fc_none,
4788                 ixgbe_fc_rx_pause,
4789                 ixgbe_fc_tx_pause,
4790                 ixgbe_fc_full
4791         };
4792
4793         PMD_INIT_FUNC_TRACE();
4794
4795         hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4796         rx_buf_size = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(0));
4797         PMD_INIT_LOG(DEBUG, "Rx packet buffer size = 0x%x", rx_buf_size);
4798
4799         /*
4800          * At least reserve one Ethernet frame for watermark
4801          * high_water/low_water in kilo bytes for ixgbe
4802          */
4803         max_high_water = (rx_buf_size -
4804                         RTE_ETHER_MAX_LEN) >> IXGBE_RXPBSIZE_SHIFT;
4805         if ((fc_conf->high_water > max_high_water) ||
4806                 (fc_conf->high_water < fc_conf->low_water)) {
4807                 PMD_INIT_LOG(ERR, "Invalid high/low water setup value in KB");
4808                 PMD_INIT_LOG(ERR, "High_water must <= 0x%x", max_high_water);
4809                 return -EINVAL;
4810         }
4811
4812         hw->fc.requested_mode = rte_fcmode_2_ixgbe_fcmode[fc_conf->mode];
4813         hw->fc.pause_time     = fc_conf->pause_time;
4814         hw->fc.high_water[0]  = fc_conf->high_water;
4815         hw->fc.low_water[0]   = fc_conf->low_water;
4816         hw->fc.send_xon       = fc_conf->send_xon;
4817         hw->fc.disable_fc_autoneg = !fc_conf->autoneg;
4818         adapter->mac_ctrl_frame_fwd = fc_conf->mac_ctrl_frame_fwd;
4819
4820         err = ixgbe_flow_ctrl_enable(dev, hw);
4821         if (err < 0) {
4822                 PMD_INIT_LOG(ERR, "ixgbe_flow_ctrl_enable = 0x%x", err);
4823                 return -EIO;
4824         }
4825         return err;
4826 }
4827
4828 /**
4829  *  ixgbe_pfc_enable_generic - Enable flow control
4830  *  @hw: pointer to hardware structure
4831  *  @tc_num: traffic class number
4832  *  Enable flow control according to the current settings.
4833  */
4834 static int
4835 ixgbe_dcb_pfc_enable_generic(struct ixgbe_hw *hw, uint8_t tc_num)
4836 {
4837         int ret_val = 0;
4838         uint32_t mflcn_reg, fccfg_reg;
4839         uint32_t reg;
4840         uint32_t fcrtl, fcrth;
4841         uint8_t i;
4842         uint8_t nb_rx_en;
4843
4844         /* Validate the water mark configuration */
4845         if (!hw->fc.pause_time) {
4846                 ret_val = IXGBE_ERR_INVALID_LINK_SETTINGS;
4847                 goto out;
4848         }
4849
4850         /* Low water mark of zero causes XOFF floods */
4851         if (hw->fc.current_mode & ixgbe_fc_tx_pause) {
4852                  /* High/Low water can not be 0 */
4853                 if ((!hw->fc.high_water[tc_num]) || (!hw->fc.low_water[tc_num])) {
4854                         PMD_INIT_LOG(ERR, "Invalid water mark configuration");
4855                         ret_val = IXGBE_ERR_INVALID_LINK_SETTINGS;
4856                         goto out;
4857                 }
4858
4859                 if (hw->fc.low_water[tc_num] >= hw->fc.high_water[tc_num]) {
4860                         PMD_INIT_LOG(ERR, "Invalid water mark configuration");
4861                         ret_val = IXGBE_ERR_INVALID_LINK_SETTINGS;
4862                         goto out;
4863                 }
4864         }
4865         /* Negotiate the fc mode to use */
4866         ixgbe_fc_autoneg(hw);
4867
4868         /* Disable any previous flow control settings */
4869         mflcn_reg = IXGBE_READ_REG(hw, IXGBE_MFLCN);
4870         mflcn_reg &= ~(IXGBE_MFLCN_RPFCE_SHIFT | IXGBE_MFLCN_RFCE|IXGBE_MFLCN_RPFCE);
4871
4872         fccfg_reg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
4873         fccfg_reg &= ~(IXGBE_FCCFG_TFCE_802_3X | IXGBE_FCCFG_TFCE_PRIORITY);
4874
4875         switch (hw->fc.current_mode) {
4876         case ixgbe_fc_none:
4877                 /*
4878                  * If the count of enabled RX Priority Flow control >1,
4879                  * and the TX pause can not be disabled
4880                  */
4881                 nb_rx_en = 0;
4882                 for (i = 0; i < IXGBE_DCB_MAX_TRAFFIC_CLASS; i++) {
4883                         reg = IXGBE_READ_REG(hw, IXGBE_FCRTH_82599(i));
4884                         if (reg & IXGBE_FCRTH_FCEN)
4885                                 nb_rx_en++;
4886                 }
4887                 if (nb_rx_en > 1)
4888                         fccfg_reg |= IXGBE_FCCFG_TFCE_PRIORITY;
4889                 break;
4890         case ixgbe_fc_rx_pause:
4891                 /*
4892                  * Rx Flow control is enabled and Tx Flow control is
4893                  * disabled by software override. Since there really
4894                  * isn't a way to advertise that we are capable of RX
4895                  * Pause ONLY, we will advertise that we support both
4896                  * symmetric and asymmetric Rx PAUSE.  Later, we will
4897                  * disable the adapter's ability to send PAUSE frames.
4898                  */
4899                 mflcn_reg |= IXGBE_MFLCN_RPFCE;
4900                 /*
4901                  * If the count of enabled RX Priority Flow control >1,
4902                  * and the TX pause can not be disabled
4903                  */
4904                 nb_rx_en = 0;
4905                 for (i = 0; i < IXGBE_DCB_MAX_TRAFFIC_CLASS; i++) {
4906                         reg = IXGBE_READ_REG(hw, IXGBE_FCRTH_82599(i));
4907                         if (reg & IXGBE_FCRTH_FCEN)
4908                                 nb_rx_en++;
4909                 }
4910                 if (nb_rx_en > 1)
4911                         fccfg_reg |= IXGBE_FCCFG_TFCE_PRIORITY;
4912                 break;
4913         case ixgbe_fc_tx_pause:
4914                 /*
4915                  * Tx Flow control is enabled, and Rx Flow control is
4916                  * disabled by software override.
4917                  */
4918                 fccfg_reg |= IXGBE_FCCFG_TFCE_PRIORITY;
4919                 break;
4920         case ixgbe_fc_full:
4921                 /* Flow control (both Rx and Tx) is enabled by SW override. */
4922                 mflcn_reg |= IXGBE_MFLCN_RPFCE;
4923                 fccfg_reg |= IXGBE_FCCFG_TFCE_PRIORITY;
4924                 break;
4925         default:
4926                 PMD_DRV_LOG(DEBUG, "Flow control param set incorrectly");
4927                 ret_val = IXGBE_ERR_CONFIG;
4928                 goto out;
4929         }
4930
4931         /* Set 802.3x based flow control settings. */
4932         mflcn_reg |= IXGBE_MFLCN_DPF;
4933         IXGBE_WRITE_REG(hw, IXGBE_MFLCN, mflcn_reg);
4934         IXGBE_WRITE_REG(hw, IXGBE_FCCFG, fccfg_reg);
4935
4936         /* Set up and enable Rx high/low water mark thresholds, enable XON. */
4937         if ((hw->fc.current_mode & ixgbe_fc_tx_pause) &&
4938                 hw->fc.high_water[tc_num]) {
4939                 fcrtl = (hw->fc.low_water[tc_num] << 10) | IXGBE_FCRTL_XONE;
4940                 IXGBE_WRITE_REG(hw, IXGBE_FCRTL_82599(tc_num), fcrtl);
4941                 fcrth = (hw->fc.high_water[tc_num] << 10) | IXGBE_FCRTH_FCEN;
4942         } else {
4943                 IXGBE_WRITE_REG(hw, IXGBE_FCRTL_82599(tc_num), 0);
4944                 /*
4945                  * In order to prevent Tx hangs when the internal Tx
4946                  * switch is enabled we must set the high water mark
4947                  * to the maximum FCRTH value.  This allows the Tx
4948                  * switch to function even under heavy Rx workloads.
4949                  */
4950                 fcrth = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(tc_num)) - 32;
4951         }
4952         IXGBE_WRITE_REG(hw, IXGBE_FCRTH_82599(tc_num), fcrth);
4953
4954         /* Configure pause time (2 TCs per register) */
4955         reg = hw->fc.pause_time * 0x00010001;
4956         for (i = 0; i < (IXGBE_DCB_MAX_TRAFFIC_CLASS / 2); i++)
4957                 IXGBE_WRITE_REG(hw, IXGBE_FCTTV(i), reg);
4958
4959         /* Configure flow control refresh threshold value */
4960         IXGBE_WRITE_REG(hw, IXGBE_FCRTV, hw->fc.pause_time / 2);
4961
4962 out:
4963         return ret_val;
4964 }
4965
4966 static int
4967 ixgbe_dcb_pfc_enable(struct rte_eth_dev *dev, uint8_t tc_num)
4968 {
4969         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4970         int32_t ret_val = IXGBE_NOT_IMPLEMENTED;
4971
4972         if (hw->mac.type != ixgbe_mac_82598EB) {
4973                 ret_val = ixgbe_dcb_pfc_enable_generic(hw, tc_num);
4974         }
4975         return ret_val;
4976 }
4977
4978 static int
4979 ixgbe_priority_flow_ctrl_set(struct rte_eth_dev *dev, struct rte_eth_pfc_conf *pfc_conf)
4980 {
4981         int err;
4982         uint32_t rx_buf_size;
4983         uint32_t max_high_water;
4984         uint8_t tc_num;
4985         uint8_t  map[IXGBE_DCB_MAX_USER_PRIORITY] = { 0 };
4986         struct ixgbe_hw *hw =
4987                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4988         struct ixgbe_dcb_config *dcb_config =
4989                 IXGBE_DEV_PRIVATE_TO_DCB_CFG(dev->data->dev_private);
4990
4991         enum ixgbe_fc_mode rte_fcmode_2_ixgbe_fcmode[] = {
4992                 ixgbe_fc_none,
4993                 ixgbe_fc_rx_pause,
4994                 ixgbe_fc_tx_pause,
4995                 ixgbe_fc_full
4996         };
4997
4998         PMD_INIT_FUNC_TRACE();
4999
5000         ixgbe_dcb_unpack_map_cee(dcb_config, IXGBE_DCB_RX_CONFIG, map);
5001         tc_num = map[pfc_conf->priority];
5002         rx_buf_size = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(tc_num));
5003         PMD_INIT_LOG(DEBUG, "Rx packet buffer size = 0x%x", rx_buf_size);
5004         /*
5005          * At least reserve one Ethernet frame for watermark
5006          * high_water/low_water in kilo bytes for ixgbe
5007          */
5008         max_high_water = (rx_buf_size -
5009                         RTE_ETHER_MAX_LEN) >> IXGBE_RXPBSIZE_SHIFT;
5010         if ((pfc_conf->fc.high_water > max_high_water) ||
5011             (pfc_conf->fc.high_water <= pfc_conf->fc.low_water)) {
5012                 PMD_INIT_LOG(ERR, "Invalid high/low water setup value in KB");
5013                 PMD_INIT_LOG(ERR, "High_water must <= 0x%x", max_high_water);
5014                 return -EINVAL;
5015         }
5016
5017         hw->fc.requested_mode = rte_fcmode_2_ixgbe_fcmode[pfc_conf->fc.mode];
5018         hw->fc.pause_time = pfc_conf->fc.pause_time;
5019         hw->fc.send_xon = pfc_conf->fc.send_xon;
5020         hw->fc.low_water[tc_num] =  pfc_conf->fc.low_water;
5021         hw->fc.high_water[tc_num] = pfc_conf->fc.high_water;
5022
5023         err = ixgbe_dcb_pfc_enable(dev, tc_num);
5024
5025         /* Not negotiated is not an error case */
5026         if ((err == IXGBE_SUCCESS) || (err == IXGBE_ERR_FC_NOT_NEGOTIATED))
5027                 return 0;
5028
5029         PMD_INIT_LOG(ERR, "ixgbe_dcb_pfc_enable = 0x%x", err);
5030         return -EIO;
5031 }
5032
5033 static int
5034 ixgbe_dev_rss_reta_update(struct rte_eth_dev *dev,
5035                           struct rte_eth_rss_reta_entry64 *reta_conf,
5036                           uint16_t reta_size)
5037 {
5038         uint16_t i, sp_reta_size;
5039         uint8_t j, mask;
5040         uint32_t reta, r;
5041         uint16_t idx, shift;
5042         struct ixgbe_adapter *adapter = dev->data->dev_private;
5043         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5044         uint32_t reta_reg;
5045
5046         PMD_INIT_FUNC_TRACE();
5047
5048         if (!ixgbe_rss_update_sp(hw->mac.type)) {
5049                 PMD_DRV_LOG(ERR, "RSS reta update is not supported on this "
5050                         "NIC.");
5051                 return -ENOTSUP;
5052         }
5053
5054         sp_reta_size = ixgbe_reta_size_get(hw->mac.type);
5055         if (reta_size != sp_reta_size) {
5056                 PMD_DRV_LOG(ERR, "The size of hash lookup table configured "
5057                         "(%d) doesn't match the number hardware can supported "
5058                         "(%d)", reta_size, sp_reta_size);
5059                 return -EINVAL;
5060         }
5061
5062         for (i = 0; i < reta_size; i += IXGBE_4_BIT_WIDTH) {
5063                 idx = i / RTE_RETA_GROUP_SIZE;
5064                 shift = i % RTE_RETA_GROUP_SIZE;
5065                 mask = (uint8_t)((reta_conf[idx].mask >> shift) &
5066                                                 IXGBE_4_BIT_MASK);
5067                 if (!mask)
5068                         continue;
5069                 reta_reg = ixgbe_reta_reg_get(hw->mac.type, i);
5070                 if (mask == IXGBE_4_BIT_MASK)
5071                         r = 0;
5072                 else
5073                         r = IXGBE_READ_REG(hw, reta_reg);
5074                 for (j = 0, reta = 0; j < IXGBE_4_BIT_WIDTH; j++) {
5075                         if (mask & (0x1 << j))
5076                                 reta |= reta_conf[idx].reta[shift + j] <<
5077                                                         (CHAR_BIT * j);
5078                         else
5079                                 reta |= r & (IXGBE_8_BIT_MASK <<
5080                                                 (CHAR_BIT * j));
5081                 }
5082                 IXGBE_WRITE_REG(hw, reta_reg, reta);
5083         }
5084         adapter->rss_reta_updated = 1;
5085
5086         return 0;
5087 }
5088
5089 static int
5090 ixgbe_dev_rss_reta_query(struct rte_eth_dev *dev,
5091                          struct rte_eth_rss_reta_entry64 *reta_conf,
5092                          uint16_t reta_size)
5093 {
5094         uint16_t i, sp_reta_size;
5095         uint8_t j, mask;
5096         uint32_t reta;
5097         uint16_t idx, shift;
5098         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5099         uint32_t reta_reg;
5100
5101         PMD_INIT_FUNC_TRACE();
5102         sp_reta_size = ixgbe_reta_size_get(hw->mac.type);
5103         if (reta_size != sp_reta_size) {
5104                 PMD_DRV_LOG(ERR, "The size of hash lookup table configured "
5105                         "(%d) doesn't match the number hardware can supported "
5106                         "(%d)", reta_size, sp_reta_size);
5107                 return -EINVAL;
5108         }
5109
5110         for (i = 0; i < reta_size; i += IXGBE_4_BIT_WIDTH) {
5111                 idx = i / RTE_RETA_GROUP_SIZE;
5112                 shift = i % RTE_RETA_GROUP_SIZE;
5113                 mask = (uint8_t)((reta_conf[idx].mask >> shift) &
5114                                                 IXGBE_4_BIT_MASK);
5115                 if (!mask)
5116                         continue;
5117
5118                 reta_reg = ixgbe_reta_reg_get(hw->mac.type, i);
5119                 reta = IXGBE_READ_REG(hw, reta_reg);
5120                 for (j = 0; j < IXGBE_4_BIT_WIDTH; j++) {
5121                         if (mask & (0x1 << j))
5122                                 reta_conf[idx].reta[shift + j] =
5123                                         ((reta >> (CHAR_BIT * j)) &
5124                                                 IXGBE_8_BIT_MASK);
5125                 }
5126         }
5127
5128         return 0;
5129 }
5130
5131 static int
5132 ixgbe_add_rar(struct rte_eth_dev *dev, struct rte_ether_addr *mac_addr,
5133                                 uint32_t index, uint32_t pool)
5134 {
5135         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5136         uint32_t enable_addr = 1;
5137
5138         return ixgbe_set_rar(hw, index, mac_addr->addr_bytes,
5139                              pool, enable_addr);
5140 }
5141
5142 static void
5143 ixgbe_remove_rar(struct rte_eth_dev *dev, uint32_t index)
5144 {
5145         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5146
5147         ixgbe_clear_rar(hw, index);
5148 }
5149
5150 static int
5151 ixgbe_set_default_mac_addr(struct rte_eth_dev *dev, struct rte_ether_addr *addr)
5152 {
5153         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
5154
5155         ixgbe_remove_rar(dev, 0);
5156         ixgbe_add_rar(dev, addr, 0, pci_dev->max_vfs);
5157
5158         return 0;
5159 }
5160
5161 static bool
5162 is_device_supported(struct rte_eth_dev *dev, struct rte_pci_driver *drv)
5163 {
5164         if (strcmp(dev->device->driver->name, drv->driver.name))
5165                 return false;
5166
5167         return true;
5168 }
5169
5170 bool
5171 is_ixgbe_supported(struct rte_eth_dev *dev)
5172 {
5173         return is_device_supported(dev, &rte_ixgbe_pmd);
5174 }
5175
5176 static int
5177 ixgbe_dev_mtu_set(struct rte_eth_dev *dev, uint16_t mtu)
5178 {
5179         uint32_t hlreg0;
5180         uint32_t maxfrs;
5181         struct ixgbe_hw *hw;
5182         struct rte_eth_dev_info dev_info;
5183         uint32_t frame_size = mtu + IXGBE_ETH_OVERHEAD;
5184         struct rte_eth_dev_data *dev_data = dev->data;
5185         int ret;
5186
5187         ret = ixgbe_dev_info_get(dev, &dev_info);
5188         if (ret != 0)
5189                 return ret;
5190
5191         /* check that mtu is within the allowed range */
5192         if (mtu < RTE_ETHER_MIN_MTU || frame_size > dev_info.max_rx_pktlen)
5193                 return -EINVAL;
5194
5195         /* If device is started, refuse mtu that requires the support of
5196          * scattered packets when this feature has not been enabled before.
5197          */
5198         if (dev_data->dev_started && !dev_data->scattered_rx &&
5199             (frame_size + 2 * IXGBE_VLAN_TAG_SIZE >
5200              dev->data->min_rx_buf_size - RTE_PKTMBUF_HEADROOM)) {
5201                 PMD_INIT_LOG(ERR, "Stop port first.");
5202                 return -EINVAL;
5203         }
5204
5205         hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5206         hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
5207
5208         /* switch to jumbo mode if needed */
5209         if (frame_size > RTE_ETHER_MAX_LEN) {
5210                 dev->data->dev_conf.rxmode.offloads |=
5211                         DEV_RX_OFFLOAD_JUMBO_FRAME;
5212                 hlreg0 |= IXGBE_HLREG0_JUMBOEN;
5213         } else {
5214                 dev->data->dev_conf.rxmode.offloads &=
5215                         ~DEV_RX_OFFLOAD_JUMBO_FRAME;
5216                 hlreg0 &= ~IXGBE_HLREG0_JUMBOEN;
5217         }
5218         IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
5219
5220         /* update max frame size */
5221         dev->data->dev_conf.rxmode.max_rx_pkt_len = frame_size;
5222
5223         maxfrs = IXGBE_READ_REG(hw, IXGBE_MAXFRS);
5224         maxfrs &= 0x0000FFFF;
5225         maxfrs |= (dev->data->dev_conf.rxmode.max_rx_pkt_len << 16);
5226         IXGBE_WRITE_REG(hw, IXGBE_MAXFRS, maxfrs);
5227
5228         return 0;
5229 }
5230
5231 /*
5232  * Virtual Function operations
5233  */
5234 static void
5235 ixgbevf_intr_disable(struct rte_eth_dev *dev)
5236 {
5237         struct ixgbe_interrupt *intr =
5238                 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
5239         struct ixgbe_hw *hw =
5240                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5241
5242         PMD_INIT_FUNC_TRACE();
5243
5244         /* Clear interrupt mask to stop from interrupts being generated */
5245         IXGBE_WRITE_REG(hw, IXGBE_VTEIMC, IXGBE_VF_IRQ_CLEAR_MASK);
5246
5247         IXGBE_WRITE_FLUSH(hw);
5248
5249         /* Clear mask value. */
5250         intr->mask = 0;
5251 }
5252
5253 static void
5254 ixgbevf_intr_enable(struct rte_eth_dev *dev)
5255 {
5256         struct ixgbe_interrupt *intr =
5257                 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
5258         struct ixgbe_hw *hw =
5259                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5260
5261         PMD_INIT_FUNC_TRACE();
5262
5263         /* VF enable interrupt autoclean */
5264         IXGBE_WRITE_REG(hw, IXGBE_VTEIAM, IXGBE_VF_IRQ_ENABLE_MASK);
5265         IXGBE_WRITE_REG(hw, IXGBE_VTEIAC, IXGBE_VF_IRQ_ENABLE_MASK);
5266         IXGBE_WRITE_REG(hw, IXGBE_VTEIMS, IXGBE_VF_IRQ_ENABLE_MASK);
5267
5268         IXGBE_WRITE_FLUSH(hw);
5269
5270         /* Save IXGBE_VTEIMS value to mask. */
5271         intr->mask = IXGBE_VF_IRQ_ENABLE_MASK;
5272 }
5273
5274 static int
5275 ixgbevf_dev_configure(struct rte_eth_dev *dev)
5276 {
5277         struct rte_eth_conf *conf = &dev->data->dev_conf;
5278         struct ixgbe_adapter *adapter = dev->data->dev_private;
5279
5280         PMD_INIT_LOG(DEBUG, "Configured Virtual Function port id: %d",
5281                      dev->data->port_id);
5282
5283         if (dev->data->dev_conf.rxmode.mq_mode & ETH_MQ_RX_RSS_FLAG)
5284                 dev->data->dev_conf.rxmode.offloads |= DEV_RX_OFFLOAD_RSS_HASH;
5285
5286         /*
5287          * VF has no ability to enable/disable HW CRC
5288          * Keep the persistent behavior the same as Host PF
5289          */
5290 #ifndef RTE_LIBRTE_IXGBE_PF_DISABLE_STRIP_CRC
5291         if (conf->rxmode.offloads & DEV_RX_OFFLOAD_KEEP_CRC) {
5292                 PMD_INIT_LOG(NOTICE, "VF can't disable HW CRC Strip");
5293                 conf->rxmode.offloads &= ~DEV_RX_OFFLOAD_KEEP_CRC;
5294         }
5295 #else
5296         if (!(conf->rxmode.offloads & DEV_RX_OFFLOAD_KEEP_CRC)) {
5297                 PMD_INIT_LOG(NOTICE, "VF can't enable HW CRC Strip");
5298                 conf->rxmode.offloads |= DEV_RX_OFFLOAD_KEEP_CRC;
5299         }
5300 #endif
5301
5302         /*
5303          * Initialize to TRUE. If any of Rx queues doesn't meet the bulk
5304          * allocation or vector Rx preconditions we will reset it.
5305          */
5306         adapter->rx_bulk_alloc_allowed = true;
5307         adapter->rx_vec_allowed = true;
5308
5309         return 0;
5310 }
5311
5312 static int
5313 ixgbevf_dev_start(struct rte_eth_dev *dev)
5314 {
5315         struct ixgbe_hw *hw =
5316                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5317         uint32_t intr_vector = 0;
5318         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
5319         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
5320
5321         int err, mask = 0;
5322
5323         PMD_INIT_FUNC_TRACE();
5324
5325         /* Stop the link setup handler before resetting the HW. */
5326         ixgbe_dev_wait_setup_link_complete(dev, 0);
5327
5328         err = hw->mac.ops.reset_hw(hw);
5329         if (err) {
5330                 PMD_INIT_LOG(ERR, "Unable to reset vf hardware (%d)", err);
5331                 return err;
5332         }
5333         hw->mac.get_link_status = true;
5334
5335         /* negotiate mailbox API version to use with the PF. */
5336         ixgbevf_negotiate_api(hw);
5337
5338         ixgbevf_dev_tx_init(dev);
5339
5340         /* This can fail when allocating mbufs for descriptor rings */
5341         err = ixgbevf_dev_rx_init(dev);
5342         if (err) {
5343                 PMD_INIT_LOG(ERR, "Unable to initialize RX hardware (%d)", err);
5344                 ixgbe_dev_clear_queues(dev);
5345                 return err;
5346         }
5347
5348         /* Set vfta */
5349         ixgbevf_set_vfta_all(dev, 1);
5350
5351         /* Set HW strip */
5352         mask = ETH_VLAN_STRIP_MASK | ETH_VLAN_FILTER_MASK |
5353                 ETH_VLAN_EXTEND_MASK;
5354         err = ixgbevf_vlan_offload_config(dev, mask);
5355         if (err) {
5356                 PMD_INIT_LOG(ERR, "Unable to set VLAN offload (%d)", err);
5357                 ixgbe_dev_clear_queues(dev);
5358                 return err;
5359         }
5360
5361         ixgbevf_dev_rxtx_start(dev);
5362
5363         /* check and configure queue intr-vector mapping */
5364         if (rte_intr_cap_multiple(intr_handle) &&
5365             dev->data->dev_conf.intr_conf.rxq) {
5366                 /* According to datasheet, only vector 0/1/2 can be used,
5367                  * now only one vector is used for Rx queue
5368                  */
5369                 intr_vector = 1;
5370                 if (rte_intr_efd_enable(intr_handle, intr_vector))
5371                         return -1;
5372         }
5373
5374         if (rte_intr_dp_is_en(intr_handle) && !intr_handle->intr_vec) {
5375                 intr_handle->intr_vec =
5376                         rte_zmalloc("intr_vec",
5377                                     dev->data->nb_rx_queues * sizeof(int), 0);
5378                 if (intr_handle->intr_vec == NULL) {
5379                         PMD_INIT_LOG(ERR, "Failed to allocate %d rx_queues"
5380                                      " intr_vec", dev->data->nb_rx_queues);
5381                         return -ENOMEM;
5382                 }
5383         }
5384         ixgbevf_configure_msix(dev);
5385
5386         /* When a VF port is bound to VFIO-PCI, only miscellaneous interrupt
5387          * is mapped to VFIO vector 0 in eth_ixgbevf_dev_init( ).
5388          * If previous VFIO interrupt mapping setting in eth_ixgbevf_dev_init( )
5389          * is not cleared, it will fail when following rte_intr_enable( ) tries
5390          * to map Rx queue interrupt to other VFIO vectors.
5391          * So clear uio/vfio intr/evevnfd first to avoid failure.
5392          */
5393         rte_intr_disable(intr_handle);
5394
5395         rte_intr_enable(intr_handle);
5396
5397         /* Re-enable interrupt for VF */
5398         ixgbevf_intr_enable(dev);
5399
5400         /*
5401          * Update link status right before return, because it may
5402          * start link configuration process in a separate thread.
5403          */
5404         ixgbevf_dev_link_update(dev, 0);
5405
5406         hw->adapter_stopped = false;
5407
5408         return 0;
5409 }
5410
5411 static void
5412 ixgbevf_dev_stop(struct rte_eth_dev *dev)
5413 {
5414         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5415         struct ixgbe_adapter *adapter = dev->data->dev_private;
5416         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
5417         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
5418
5419         if (hw->adapter_stopped)
5420                 return;
5421
5422         PMD_INIT_FUNC_TRACE();
5423
5424         ixgbe_dev_wait_setup_link_complete(dev, 0);
5425
5426         ixgbevf_intr_disable(dev);
5427
5428         hw->adapter_stopped = 1;
5429         ixgbe_stop_adapter(hw);
5430
5431         /*
5432           * Clear what we set, but we still keep shadow_vfta to
5433           * restore after device starts
5434           */
5435         ixgbevf_set_vfta_all(dev, 0);
5436
5437         /* Clear stored conf */
5438         dev->data->scattered_rx = 0;
5439
5440         ixgbe_dev_clear_queues(dev);
5441
5442         /* Clean datapath event and queue/vec mapping */
5443         rte_intr_efd_disable(intr_handle);
5444         if (intr_handle->intr_vec != NULL) {
5445                 rte_free(intr_handle->intr_vec);
5446                 intr_handle->intr_vec = NULL;
5447         }
5448
5449         adapter->rss_reta_updated = 0;
5450 }
5451
5452 static void
5453 ixgbevf_dev_close(struct rte_eth_dev *dev)
5454 {
5455         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5456         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
5457         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
5458
5459         PMD_INIT_FUNC_TRACE();
5460
5461         ixgbe_reset_hw(hw);
5462
5463         ixgbevf_dev_stop(dev);
5464
5465         ixgbe_dev_free_queues(dev);
5466
5467         /**
5468          * Remove the VF MAC address ro ensure
5469          * that the VF traffic goes to the PF
5470          * after stop, close and detach of the VF
5471          **/
5472         ixgbevf_remove_mac_addr(dev, 0);
5473
5474         dev->dev_ops = NULL;
5475         dev->rx_pkt_burst = NULL;
5476         dev->tx_pkt_burst = NULL;
5477
5478         rte_intr_disable(intr_handle);
5479         rte_intr_callback_unregister(intr_handle,
5480                                      ixgbevf_dev_interrupt_handler, dev);
5481 }
5482
5483 /*
5484  * Reset VF device
5485  */
5486 static int
5487 ixgbevf_dev_reset(struct rte_eth_dev *dev)
5488 {
5489         int ret;
5490
5491         ret = eth_ixgbevf_dev_uninit(dev);
5492         if (ret)
5493                 return ret;
5494
5495         ret = eth_ixgbevf_dev_init(dev);
5496
5497         return ret;
5498 }
5499
5500 static void ixgbevf_set_vfta_all(struct rte_eth_dev *dev, bool on)
5501 {
5502         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5503         struct ixgbe_vfta *shadow_vfta =
5504                 IXGBE_DEV_PRIVATE_TO_VFTA(dev->data->dev_private);
5505         int i = 0, j = 0, vfta = 0, mask = 1;
5506
5507         for (i = 0; i < IXGBE_VFTA_SIZE; i++) {
5508                 vfta = shadow_vfta->vfta[i];
5509                 if (vfta) {
5510                         mask = 1;
5511                         for (j = 0; j < 32; j++) {
5512                                 if (vfta & mask)
5513                                         ixgbe_set_vfta(hw, (i<<5)+j, 0,
5514                                                        on, false);
5515                                 mask <<= 1;
5516                         }
5517                 }
5518         }
5519
5520 }
5521
5522 static int
5523 ixgbevf_vlan_filter_set(struct rte_eth_dev *dev, uint16_t vlan_id, int on)
5524 {
5525         struct ixgbe_hw *hw =
5526                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5527         struct ixgbe_vfta *shadow_vfta =
5528                 IXGBE_DEV_PRIVATE_TO_VFTA(dev->data->dev_private);
5529         uint32_t vid_idx = 0;
5530         uint32_t vid_bit = 0;
5531         int ret = 0;
5532
5533         PMD_INIT_FUNC_TRACE();
5534
5535         /* vind is not used in VF driver, set to 0, check ixgbe_set_vfta_vf */
5536         ret = ixgbe_set_vfta(hw, vlan_id, 0, !!on, false);
5537         if (ret) {
5538                 PMD_INIT_LOG(ERR, "Unable to set VF vlan");
5539                 return ret;
5540         }
5541         vid_idx = (uint32_t) ((vlan_id >> 5) & 0x7F);
5542         vid_bit = (uint32_t) (1 << (vlan_id & 0x1F));
5543
5544         /* Save what we set and retore it after device reset */
5545         if (on)
5546                 shadow_vfta->vfta[vid_idx] |= vid_bit;
5547         else
5548                 shadow_vfta->vfta[vid_idx] &= ~vid_bit;
5549
5550         return 0;
5551 }
5552
5553 static void
5554 ixgbevf_vlan_strip_queue_set(struct rte_eth_dev *dev, uint16_t queue, int on)
5555 {
5556         struct ixgbe_hw *hw =
5557                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5558         uint32_t ctrl;
5559
5560         PMD_INIT_FUNC_TRACE();
5561
5562         if (queue >= hw->mac.max_rx_queues)
5563                 return;
5564
5565         ctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(queue));
5566         if (on)
5567                 ctrl |= IXGBE_RXDCTL_VME;
5568         else
5569                 ctrl &= ~IXGBE_RXDCTL_VME;
5570         IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(queue), ctrl);
5571
5572         ixgbe_vlan_hw_strip_bitmap_set(dev, queue, on);
5573 }
5574
5575 static int
5576 ixgbevf_vlan_offload_config(struct rte_eth_dev *dev, int mask)
5577 {
5578         struct ixgbe_rx_queue *rxq;
5579         uint16_t i;
5580         int on = 0;
5581
5582         /* VF function only support hw strip feature, others are not support */
5583         if (mask & ETH_VLAN_STRIP_MASK) {
5584                 for (i = 0; i < dev->data->nb_rx_queues; i++) {
5585                         rxq = dev->data->rx_queues[i];
5586                         on = !!(rxq->offloads & DEV_RX_OFFLOAD_VLAN_STRIP);
5587                         ixgbevf_vlan_strip_queue_set(dev, i, on);
5588                 }
5589         }
5590
5591         return 0;
5592 }
5593
5594 static int
5595 ixgbevf_vlan_offload_set(struct rte_eth_dev *dev, int mask)
5596 {
5597         ixgbe_config_vlan_strip_on_all_queues(dev, mask);
5598
5599         ixgbevf_vlan_offload_config(dev, mask);
5600
5601         return 0;
5602 }
5603
5604 int
5605 ixgbe_vt_check(struct ixgbe_hw *hw)
5606 {
5607         uint32_t reg_val;
5608
5609         /* if Virtualization Technology is enabled */
5610         reg_val = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
5611         if (!(reg_val & IXGBE_VT_CTL_VT_ENABLE)) {
5612                 PMD_INIT_LOG(ERR, "VT must be enabled for this setting");
5613                 return -1;
5614         }
5615
5616         return 0;
5617 }
5618
5619 static uint32_t
5620 ixgbe_uta_vector(struct ixgbe_hw *hw, struct rte_ether_addr *uc_addr)
5621 {
5622         uint32_t vector = 0;
5623
5624         switch (hw->mac.mc_filter_type) {
5625         case 0:   /* use bits [47:36] of the address */
5626                 vector = ((uc_addr->addr_bytes[4] >> 4) |
5627                         (((uint16_t)uc_addr->addr_bytes[5]) << 4));
5628                 break;
5629         case 1:   /* use bits [46:35] of the address */
5630                 vector = ((uc_addr->addr_bytes[4] >> 3) |
5631                         (((uint16_t)uc_addr->addr_bytes[5]) << 5));
5632                 break;
5633         case 2:   /* use bits [45:34] of the address */
5634                 vector = ((uc_addr->addr_bytes[4] >> 2) |
5635                         (((uint16_t)uc_addr->addr_bytes[5]) << 6));
5636                 break;
5637         case 3:   /* use bits [43:32] of the address */
5638                 vector = ((uc_addr->addr_bytes[4]) |
5639                         (((uint16_t)uc_addr->addr_bytes[5]) << 8));
5640                 break;
5641         default:  /* Invalid mc_filter_type */
5642                 break;
5643         }
5644
5645         /* vector can only be 12-bits or boundary will be exceeded */
5646         vector &= 0xFFF;
5647         return vector;
5648 }
5649
5650 static int
5651 ixgbe_uc_hash_table_set(struct rte_eth_dev *dev,
5652                         struct rte_ether_addr *mac_addr, uint8_t on)
5653 {
5654         uint32_t vector;
5655         uint32_t uta_idx;
5656         uint32_t reg_val;
5657         uint32_t uta_shift;
5658         uint32_t rc;
5659         const uint32_t ixgbe_uta_idx_mask = 0x7F;
5660         const uint32_t ixgbe_uta_bit_shift = 5;
5661         const uint32_t ixgbe_uta_bit_mask = (0x1 << ixgbe_uta_bit_shift) - 1;
5662         const uint32_t bit1 = 0x1;
5663
5664         struct ixgbe_hw *hw =
5665                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5666         struct ixgbe_uta_info *uta_info =
5667                 IXGBE_DEV_PRIVATE_TO_UTA(dev->data->dev_private);
5668
5669         /* The UTA table only exists on 82599 hardware and newer */
5670         if (hw->mac.type < ixgbe_mac_82599EB)
5671                 return -ENOTSUP;
5672
5673         vector = ixgbe_uta_vector(hw, mac_addr);
5674         uta_idx = (vector >> ixgbe_uta_bit_shift) & ixgbe_uta_idx_mask;
5675         uta_shift = vector & ixgbe_uta_bit_mask;
5676
5677         rc = ((uta_info->uta_shadow[uta_idx] >> uta_shift & bit1) != 0);
5678         if (rc == on)
5679                 return 0;
5680
5681         reg_val = IXGBE_READ_REG(hw, IXGBE_UTA(uta_idx));
5682         if (on) {
5683                 uta_info->uta_in_use++;
5684                 reg_val |= (bit1 << uta_shift);
5685                 uta_info->uta_shadow[uta_idx] |= (bit1 << uta_shift);
5686         } else {
5687                 uta_info->uta_in_use--;
5688                 reg_val &= ~(bit1 << uta_shift);
5689                 uta_info->uta_shadow[uta_idx] &= ~(bit1 << uta_shift);
5690         }
5691
5692         IXGBE_WRITE_REG(hw, IXGBE_UTA(uta_idx), reg_val);
5693
5694         if (uta_info->uta_in_use > 0)
5695                 IXGBE_WRITE_REG(hw, IXGBE_MCSTCTRL,
5696                                 IXGBE_MCSTCTRL_MFE | hw->mac.mc_filter_type);
5697         else
5698                 IXGBE_WRITE_REG(hw, IXGBE_MCSTCTRL, hw->mac.mc_filter_type);
5699
5700         return 0;
5701 }
5702
5703 static int
5704 ixgbe_uc_all_hash_table_set(struct rte_eth_dev *dev, uint8_t on)
5705 {
5706         int i;
5707         struct ixgbe_hw *hw =
5708                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5709         struct ixgbe_uta_info *uta_info =
5710                 IXGBE_DEV_PRIVATE_TO_UTA(dev->data->dev_private);
5711
5712         /* The UTA table only exists on 82599 hardware and newer */
5713         if (hw->mac.type < ixgbe_mac_82599EB)
5714                 return -ENOTSUP;
5715
5716         if (on) {
5717                 for (i = 0; i < ETH_VMDQ_NUM_UC_HASH_ARRAY; i++) {
5718                         uta_info->uta_shadow[i] = ~0;
5719                         IXGBE_WRITE_REG(hw, IXGBE_UTA(i), ~0);
5720                 }
5721         } else {
5722                 for (i = 0; i < ETH_VMDQ_NUM_UC_HASH_ARRAY; i++) {
5723                         uta_info->uta_shadow[i] = 0;
5724                         IXGBE_WRITE_REG(hw, IXGBE_UTA(i), 0);
5725                 }
5726         }
5727         return 0;
5728
5729 }
5730
5731 uint32_t
5732 ixgbe_convert_vm_rx_mask_to_val(uint16_t rx_mask, uint32_t orig_val)
5733 {
5734         uint32_t new_val = orig_val;
5735
5736         if (rx_mask & ETH_VMDQ_ACCEPT_UNTAG)
5737                 new_val |= IXGBE_VMOLR_AUPE;
5738         if (rx_mask & ETH_VMDQ_ACCEPT_HASH_MC)
5739                 new_val |= IXGBE_VMOLR_ROMPE;
5740         if (rx_mask & ETH_VMDQ_ACCEPT_HASH_UC)
5741                 new_val |= IXGBE_VMOLR_ROPE;
5742         if (rx_mask & ETH_VMDQ_ACCEPT_BROADCAST)
5743                 new_val |= IXGBE_VMOLR_BAM;
5744         if (rx_mask & ETH_VMDQ_ACCEPT_MULTICAST)
5745                 new_val |= IXGBE_VMOLR_MPE;
5746
5747         return new_val;
5748 }
5749
5750 #define IXGBE_MRCTL_VPME  0x01 /* Virtual Pool Mirroring. */
5751 #define IXGBE_MRCTL_UPME  0x02 /* Uplink Port Mirroring. */
5752 #define IXGBE_MRCTL_DPME  0x04 /* Downlink Port Mirroring. */
5753 #define IXGBE_MRCTL_VLME  0x08 /* VLAN Mirroring. */
5754 #define IXGBE_INVALID_MIRROR_TYPE(mirror_type) \
5755         ((mirror_type) & ~(uint8_t)(ETH_MIRROR_VIRTUAL_POOL_UP | \
5756         ETH_MIRROR_UPLINK_PORT | ETH_MIRROR_DOWNLINK_PORT | ETH_MIRROR_VLAN))
5757
5758 static int
5759 ixgbe_mirror_rule_set(struct rte_eth_dev *dev,
5760                       struct rte_eth_mirror_conf *mirror_conf,
5761                       uint8_t rule_id, uint8_t on)
5762 {
5763         uint32_t mr_ctl, vlvf;
5764         uint32_t mp_lsb = 0;
5765         uint32_t mv_msb = 0;
5766         uint32_t mv_lsb = 0;
5767         uint32_t mp_msb = 0;
5768         uint8_t i = 0;
5769         int reg_index = 0;
5770         uint64_t vlan_mask = 0;
5771
5772         const uint8_t pool_mask_offset = 32;
5773         const uint8_t vlan_mask_offset = 32;
5774         const uint8_t dst_pool_offset = 8;
5775         const uint8_t rule_mr_offset  = 4;
5776         const uint8_t mirror_rule_mask = 0x0F;
5777
5778         struct ixgbe_mirror_info *mr_info =
5779                         (IXGBE_DEV_PRIVATE_TO_PFDATA(dev->data->dev_private));
5780         struct ixgbe_hw *hw =
5781                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5782         uint8_t mirror_type = 0;
5783
5784         if (ixgbe_vt_check(hw) < 0)
5785                 return -ENOTSUP;
5786
5787         if (rule_id >= IXGBE_MAX_MIRROR_RULES)
5788                 return -EINVAL;
5789
5790         if (IXGBE_INVALID_MIRROR_TYPE(mirror_conf->rule_type)) {
5791                 PMD_DRV_LOG(ERR, "unsupported mirror type 0x%x.",
5792                             mirror_conf->rule_type);
5793                 return -EINVAL;
5794         }
5795
5796         if (mirror_conf->rule_type & ETH_MIRROR_VLAN) {
5797                 mirror_type |= IXGBE_MRCTL_VLME;
5798                 /* Check if vlan id is valid and find conresponding VLAN ID
5799                  * index in VLVF
5800                  */
5801                 for (i = 0; i < IXGBE_VLVF_ENTRIES; i++) {
5802                         if (mirror_conf->vlan.vlan_mask & (1ULL << i)) {
5803                                 /* search vlan id related pool vlan filter
5804                                  * index
5805                                  */
5806                                 reg_index = ixgbe_find_vlvf_slot(
5807                                                 hw,
5808                                                 mirror_conf->vlan.vlan_id[i],
5809                                                 false);
5810                                 if (reg_index < 0)
5811                                         return -EINVAL;
5812                                 vlvf = IXGBE_READ_REG(hw,
5813                                                       IXGBE_VLVF(reg_index));
5814                                 if ((vlvf & IXGBE_VLVF_VIEN) &&
5815                                     ((vlvf & IXGBE_VLVF_VLANID_MASK) ==
5816                                       mirror_conf->vlan.vlan_id[i]))
5817                                         vlan_mask |= (1ULL << reg_index);
5818                                 else
5819                                         return -EINVAL;
5820                         }
5821                 }
5822
5823                 if (on) {
5824                         mv_lsb = vlan_mask & 0xFFFFFFFF;
5825                         mv_msb = vlan_mask >> vlan_mask_offset;
5826
5827                         mr_info->mr_conf[rule_id].vlan.vlan_mask =
5828                                                 mirror_conf->vlan.vlan_mask;
5829                         for (i = 0; i < ETH_VMDQ_MAX_VLAN_FILTERS; i++) {
5830                                 if (mirror_conf->vlan.vlan_mask & (1ULL << i))
5831                                         mr_info->mr_conf[rule_id].vlan.vlan_id[i] =
5832                                                 mirror_conf->vlan.vlan_id[i];
5833                         }
5834                 } else {
5835                         mv_lsb = 0;
5836                         mv_msb = 0;
5837                         mr_info->mr_conf[rule_id].vlan.vlan_mask = 0;
5838                         for (i = 0; i < ETH_VMDQ_MAX_VLAN_FILTERS; i++)
5839                                 mr_info->mr_conf[rule_id].vlan.vlan_id[i] = 0;
5840                 }
5841         }
5842
5843         /**
5844          * if enable pool mirror, write related pool mask register,if disable
5845          * pool mirror, clear PFMRVM register
5846          */
5847         if (mirror_conf->rule_type & ETH_MIRROR_VIRTUAL_POOL_UP) {
5848                 mirror_type |= IXGBE_MRCTL_VPME;
5849                 if (on) {
5850                         mp_lsb = mirror_conf->pool_mask & 0xFFFFFFFF;
5851                         mp_msb = mirror_conf->pool_mask >> pool_mask_offset;
5852                         mr_info->mr_conf[rule_id].pool_mask =
5853                                         mirror_conf->pool_mask;
5854
5855                 } else {
5856                         mp_lsb = 0;
5857                         mp_msb = 0;
5858                         mr_info->mr_conf[rule_id].pool_mask = 0;
5859                 }
5860         }
5861         if (mirror_conf->rule_type & ETH_MIRROR_UPLINK_PORT)
5862                 mirror_type |= IXGBE_MRCTL_UPME;
5863         if (mirror_conf->rule_type & ETH_MIRROR_DOWNLINK_PORT)
5864                 mirror_type |= IXGBE_MRCTL_DPME;
5865
5866         /* read  mirror control register and recalculate it */
5867         mr_ctl = IXGBE_READ_REG(hw, IXGBE_MRCTL(rule_id));
5868
5869         if (on) {
5870                 mr_ctl |= mirror_type;
5871                 mr_ctl &= mirror_rule_mask;
5872                 mr_ctl |= mirror_conf->dst_pool << dst_pool_offset;
5873         } else {
5874                 mr_ctl &= ~(mirror_conf->rule_type & mirror_rule_mask);
5875         }
5876
5877         mr_info->mr_conf[rule_id].rule_type = mirror_conf->rule_type;
5878         mr_info->mr_conf[rule_id].dst_pool = mirror_conf->dst_pool;
5879
5880         /* write mirrror control  register */
5881         IXGBE_WRITE_REG(hw, IXGBE_MRCTL(rule_id), mr_ctl);
5882
5883         /* write pool mirrror control  register */
5884         if (mirror_conf->rule_type & ETH_MIRROR_VIRTUAL_POOL_UP) {
5885                 IXGBE_WRITE_REG(hw, IXGBE_VMRVM(rule_id), mp_lsb);
5886                 IXGBE_WRITE_REG(hw, IXGBE_VMRVM(rule_id + rule_mr_offset),
5887                                 mp_msb);
5888         }
5889         /* write VLAN mirrror control  register */
5890         if (mirror_conf->rule_type & ETH_MIRROR_VLAN) {
5891                 IXGBE_WRITE_REG(hw, IXGBE_VMRVLAN(rule_id), mv_lsb);
5892                 IXGBE_WRITE_REG(hw, IXGBE_VMRVLAN(rule_id + rule_mr_offset),
5893                                 mv_msb);
5894         }
5895
5896         return 0;
5897 }
5898
5899 static int
5900 ixgbe_mirror_rule_reset(struct rte_eth_dev *dev, uint8_t rule_id)
5901 {
5902         int mr_ctl = 0;
5903         uint32_t lsb_val = 0;
5904         uint32_t msb_val = 0;
5905         const uint8_t rule_mr_offset = 4;
5906
5907         struct ixgbe_hw *hw =
5908                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5909         struct ixgbe_mirror_info *mr_info =
5910                 (IXGBE_DEV_PRIVATE_TO_PFDATA(dev->data->dev_private));
5911
5912         if (ixgbe_vt_check(hw) < 0)
5913                 return -ENOTSUP;
5914
5915         if (rule_id >= IXGBE_MAX_MIRROR_RULES)
5916                 return -EINVAL;
5917
5918         memset(&mr_info->mr_conf[rule_id], 0,
5919                sizeof(struct rte_eth_mirror_conf));
5920
5921         /* clear PFVMCTL register */
5922         IXGBE_WRITE_REG(hw, IXGBE_MRCTL(rule_id), mr_ctl);
5923
5924         /* clear pool mask register */
5925         IXGBE_WRITE_REG(hw, IXGBE_VMRVM(rule_id), lsb_val);
5926         IXGBE_WRITE_REG(hw, IXGBE_VMRVM(rule_id + rule_mr_offset), msb_val);
5927
5928         /* clear vlan mask register */
5929         IXGBE_WRITE_REG(hw, IXGBE_VMRVLAN(rule_id), lsb_val);
5930         IXGBE_WRITE_REG(hw, IXGBE_VMRVLAN(rule_id + rule_mr_offset), msb_val);
5931
5932         return 0;
5933 }
5934
5935 static int
5936 ixgbevf_dev_rx_queue_intr_enable(struct rte_eth_dev *dev, uint16_t queue_id)
5937 {
5938         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
5939         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
5940         struct ixgbe_interrupt *intr =
5941                 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
5942         struct ixgbe_hw *hw =
5943                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5944         uint32_t vec = IXGBE_MISC_VEC_ID;
5945
5946         if (rte_intr_allow_others(intr_handle))
5947                 vec = IXGBE_RX_VEC_START;
5948         intr->mask |= (1 << vec);
5949         RTE_SET_USED(queue_id);
5950         IXGBE_WRITE_REG(hw, IXGBE_VTEIMS, intr->mask);
5951
5952         rte_intr_ack(intr_handle);
5953
5954         return 0;
5955 }
5956
5957 static int
5958 ixgbevf_dev_rx_queue_intr_disable(struct rte_eth_dev *dev, uint16_t queue_id)
5959 {
5960         struct ixgbe_interrupt *intr =
5961                 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
5962         struct ixgbe_hw *hw =
5963                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5964         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
5965         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
5966         uint32_t vec = IXGBE_MISC_VEC_ID;
5967
5968         if (rte_intr_allow_others(intr_handle))
5969                 vec = IXGBE_RX_VEC_START;
5970         intr->mask &= ~(1 << vec);
5971         RTE_SET_USED(queue_id);
5972         IXGBE_WRITE_REG(hw, IXGBE_VTEIMS, intr->mask);
5973
5974         return 0;
5975 }
5976
5977 static int
5978 ixgbe_dev_rx_queue_intr_enable(struct rte_eth_dev *dev, uint16_t queue_id)
5979 {
5980         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
5981         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
5982         uint32_t mask;
5983         struct ixgbe_hw *hw =
5984                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5985         struct ixgbe_interrupt *intr =
5986                 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
5987
5988         if (queue_id < 16) {
5989                 ixgbe_disable_intr(hw);
5990                 intr->mask |= (1 << queue_id);
5991                 ixgbe_enable_intr(dev);
5992         } else if (queue_id < 32) {
5993                 mask = IXGBE_READ_REG(hw, IXGBE_EIMS_EX(0));
5994                 mask &= (1 << queue_id);
5995                 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
5996         } else if (queue_id < 64) {
5997                 mask = IXGBE_READ_REG(hw, IXGBE_EIMS_EX(1));
5998                 mask &= (1 << (queue_id - 32));
5999                 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
6000         }
6001         rte_intr_ack(intr_handle);
6002
6003         return 0;
6004 }
6005
6006 static int
6007 ixgbe_dev_rx_queue_intr_disable(struct rte_eth_dev *dev, uint16_t queue_id)
6008 {
6009         uint32_t mask;
6010         struct ixgbe_hw *hw =
6011                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6012         struct ixgbe_interrupt *intr =
6013                 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
6014
6015         if (queue_id < 16) {
6016                 ixgbe_disable_intr(hw);
6017                 intr->mask &= ~(1 << queue_id);
6018                 ixgbe_enable_intr(dev);
6019         } else if (queue_id < 32) {
6020                 mask = IXGBE_READ_REG(hw, IXGBE_EIMS_EX(0));
6021                 mask &= ~(1 << queue_id);
6022                 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
6023         } else if (queue_id < 64) {
6024                 mask = IXGBE_READ_REG(hw, IXGBE_EIMS_EX(1));
6025                 mask &= ~(1 << (queue_id - 32));
6026                 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
6027         }
6028
6029         return 0;
6030 }
6031
6032 static void
6033 ixgbevf_set_ivar_map(struct ixgbe_hw *hw, int8_t direction,
6034                      uint8_t queue, uint8_t msix_vector)
6035 {
6036         uint32_t tmp, idx;
6037
6038         if (direction == -1) {
6039                 /* other causes */
6040                 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
6041                 tmp = IXGBE_READ_REG(hw, IXGBE_VTIVAR_MISC);
6042                 tmp &= ~0xFF;
6043                 tmp |= msix_vector;
6044                 IXGBE_WRITE_REG(hw, IXGBE_VTIVAR_MISC, tmp);
6045         } else {
6046                 /* rx or tx cause */
6047                 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
6048                 idx = ((16 * (queue & 1)) + (8 * direction));
6049                 tmp = IXGBE_READ_REG(hw, IXGBE_VTIVAR(queue >> 1));
6050                 tmp &= ~(0xFF << idx);
6051                 tmp |= (msix_vector << idx);
6052                 IXGBE_WRITE_REG(hw, IXGBE_VTIVAR(queue >> 1), tmp);
6053         }
6054 }
6055
6056 /**
6057  * set the IVAR registers, mapping interrupt causes to vectors
6058  * @param hw
6059  *  pointer to ixgbe_hw struct
6060  * @direction
6061  *  0 for Rx, 1 for Tx, -1 for other causes
6062  * @queue
6063  *  queue to map the corresponding interrupt to
6064  * @msix_vector
6065  *  the vector to map to the corresponding queue
6066  */
6067 static void
6068 ixgbe_set_ivar_map(struct ixgbe_hw *hw, int8_t direction,
6069                    uint8_t queue, uint8_t msix_vector)
6070 {
6071         uint32_t tmp, idx;
6072
6073         msix_vector |= IXGBE_IVAR_ALLOC_VAL;
6074         if (hw->mac.type == ixgbe_mac_82598EB) {
6075                 if (direction == -1)
6076                         direction = 0;
6077                 idx = (((direction * 64) + queue) >> 2) & 0x1F;
6078                 tmp = IXGBE_READ_REG(hw, IXGBE_IVAR(idx));
6079                 tmp &= ~(0xFF << (8 * (queue & 0x3)));
6080                 tmp |= (msix_vector << (8 * (queue & 0x3)));
6081                 IXGBE_WRITE_REG(hw, IXGBE_IVAR(idx), tmp);
6082         } else if ((hw->mac.type == ixgbe_mac_82599EB) ||
6083                         (hw->mac.type == ixgbe_mac_X540) ||
6084                         (hw->mac.type == ixgbe_mac_X550) ||
6085                         (hw->mac.type == ixgbe_mac_X550EM_x)) {
6086                 if (direction == -1) {
6087                         /* other causes */
6088                         idx = ((queue & 1) * 8);
6089                         tmp = IXGBE_READ_REG(hw, IXGBE_IVAR_MISC);
6090                         tmp &= ~(0xFF << idx);
6091                         tmp |= (msix_vector << idx);
6092                         IXGBE_WRITE_REG(hw, IXGBE_IVAR_MISC, tmp);
6093                 } else {
6094                         /* rx or tx causes */
6095                         idx = ((16 * (queue & 1)) + (8 * direction));
6096                         tmp = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
6097                         tmp &= ~(0xFF << idx);
6098                         tmp |= (msix_vector << idx);
6099                         IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), tmp);
6100                 }
6101         }
6102 }
6103
6104 static void
6105 ixgbevf_configure_msix(struct rte_eth_dev *dev)
6106 {
6107         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
6108         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
6109         struct ixgbe_hw *hw =
6110                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6111         uint32_t q_idx;
6112         uint32_t vector_idx = IXGBE_MISC_VEC_ID;
6113         uint32_t base = IXGBE_MISC_VEC_ID;
6114
6115         /* Configure VF other cause ivar */
6116         ixgbevf_set_ivar_map(hw, -1, 1, vector_idx);
6117
6118         /* won't configure msix register if no mapping is done
6119          * between intr vector and event fd.
6120          */
6121         if (!rte_intr_dp_is_en(intr_handle))
6122                 return;
6123
6124         if (rte_intr_allow_others(intr_handle)) {
6125                 base = IXGBE_RX_VEC_START;
6126                 vector_idx = IXGBE_RX_VEC_START;
6127         }
6128
6129         /* Configure all RX queues of VF */
6130         for (q_idx = 0; q_idx < dev->data->nb_rx_queues; q_idx++) {
6131                 /* Force all queue use vector 0,
6132                  * as IXGBE_VF_MAXMSIVECOTR = 1
6133                  */
6134                 ixgbevf_set_ivar_map(hw, 0, q_idx, vector_idx);
6135                 intr_handle->intr_vec[q_idx] = vector_idx;
6136                 if (vector_idx < base + intr_handle->nb_efd - 1)
6137                         vector_idx++;
6138         }
6139
6140         /* As RX queue setting above show, all queues use the vector 0.
6141          * Set only the ITR value of IXGBE_MISC_VEC_ID.
6142          */
6143         IXGBE_WRITE_REG(hw, IXGBE_VTEITR(IXGBE_MISC_VEC_ID),
6144                         IXGBE_EITR_INTERVAL_US(IXGBE_QUEUE_ITR_INTERVAL_DEFAULT)
6145                         | IXGBE_EITR_CNT_WDIS);
6146 }
6147
6148 /**
6149  * Sets up the hardware to properly generate MSI-X interrupts
6150  * @hw
6151  *  board private structure
6152  */
6153 static void
6154 ixgbe_configure_msix(struct rte_eth_dev *dev)
6155 {
6156         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
6157         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
6158         struct ixgbe_hw *hw =
6159                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6160         uint32_t queue_id, base = IXGBE_MISC_VEC_ID;
6161         uint32_t vec = IXGBE_MISC_VEC_ID;
6162         uint32_t mask;
6163         uint32_t gpie;
6164
6165         /* won't configure msix register if no mapping is done
6166          * between intr vector and event fd
6167          * but if misx has been enabled already, need to configure
6168          * auto clean, auto mask and throttling.
6169          */
6170         gpie = IXGBE_READ_REG(hw, IXGBE_GPIE);
6171         if (!rte_intr_dp_is_en(intr_handle) &&
6172             !(gpie & (IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT)))
6173                 return;
6174
6175         if (rte_intr_allow_others(intr_handle))
6176                 vec = base = IXGBE_RX_VEC_START;
6177
6178         /* setup GPIE for MSI-x mode */
6179         gpie = IXGBE_READ_REG(hw, IXGBE_GPIE);
6180         gpie |= IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
6181                 IXGBE_GPIE_OCD | IXGBE_GPIE_EIAME;
6182         /* auto clearing and auto setting corresponding bits in EIMS
6183          * when MSI-X interrupt is triggered
6184          */
6185         if (hw->mac.type == ixgbe_mac_82598EB) {
6186                 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
6187         } else {
6188                 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
6189                 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
6190         }
6191         IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
6192
6193         /* Populate the IVAR table and set the ITR values to the
6194          * corresponding register.
6195          */
6196         if (rte_intr_dp_is_en(intr_handle)) {
6197                 for (queue_id = 0; queue_id < dev->data->nb_rx_queues;
6198                         queue_id++) {
6199                         /* by default, 1:1 mapping */
6200                         ixgbe_set_ivar_map(hw, 0, queue_id, vec);
6201                         intr_handle->intr_vec[queue_id] = vec;
6202                         if (vec < base + intr_handle->nb_efd - 1)
6203                                 vec++;
6204                 }
6205
6206                 switch (hw->mac.type) {
6207                 case ixgbe_mac_82598EB:
6208                         ixgbe_set_ivar_map(hw, -1,
6209                                            IXGBE_IVAR_OTHER_CAUSES_INDEX,
6210                                            IXGBE_MISC_VEC_ID);
6211                         break;
6212                 case ixgbe_mac_82599EB:
6213                 case ixgbe_mac_X540:
6214                 case ixgbe_mac_X550:
6215                 case ixgbe_mac_X550EM_x:
6216                         ixgbe_set_ivar_map(hw, -1, 1, IXGBE_MISC_VEC_ID);
6217                         break;
6218                 default:
6219                         break;
6220                 }
6221         }
6222         IXGBE_WRITE_REG(hw, IXGBE_EITR(IXGBE_MISC_VEC_ID),
6223                         IXGBE_EITR_INTERVAL_US(IXGBE_QUEUE_ITR_INTERVAL_DEFAULT)
6224                         | IXGBE_EITR_CNT_WDIS);
6225
6226         /* set up to autoclear timer, and the vectors */
6227         mask = IXGBE_EIMS_ENABLE_MASK;
6228         mask &= ~(IXGBE_EIMS_OTHER |
6229                   IXGBE_EIMS_MAILBOX |
6230                   IXGBE_EIMS_LSC);
6231
6232         IXGBE_WRITE_REG(hw, IXGBE_EIAC, mask);
6233 }
6234
6235 int
6236 ixgbe_set_queue_rate_limit(struct rte_eth_dev *dev,
6237                            uint16_t queue_idx, uint16_t tx_rate)
6238 {
6239         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6240         struct rte_eth_rxmode *rxmode;
6241         uint32_t rf_dec, rf_int;
6242         uint32_t bcnrc_val;
6243         uint16_t link_speed = dev->data->dev_link.link_speed;
6244
6245         if (queue_idx >= hw->mac.max_tx_queues)
6246                 return -EINVAL;
6247
6248         if (tx_rate != 0) {
6249                 /* Calculate the rate factor values to set */
6250                 rf_int = (uint32_t)link_speed / (uint32_t)tx_rate;
6251                 rf_dec = (uint32_t)link_speed % (uint32_t)tx_rate;
6252                 rf_dec = (rf_dec << IXGBE_RTTBCNRC_RF_INT_SHIFT) / tx_rate;
6253
6254                 bcnrc_val = IXGBE_RTTBCNRC_RS_ENA;
6255                 bcnrc_val |= ((rf_int << IXGBE_RTTBCNRC_RF_INT_SHIFT) &
6256                                 IXGBE_RTTBCNRC_RF_INT_MASK_M);
6257                 bcnrc_val |= (rf_dec & IXGBE_RTTBCNRC_RF_DEC_MASK);
6258         } else {
6259                 bcnrc_val = 0;
6260         }
6261
6262         rxmode = &dev->data->dev_conf.rxmode;
6263         /*
6264          * Set global transmit compensation time to the MMW_SIZE in RTTBCNRM
6265          * register. MMW_SIZE=0x014 if 9728-byte jumbo is supported, otherwise
6266          * set as 0x4.
6267          */
6268         if ((rxmode->offloads & DEV_RX_OFFLOAD_JUMBO_FRAME) &&
6269             (rxmode->max_rx_pkt_len >= IXGBE_MAX_JUMBO_FRAME_SIZE))
6270                 IXGBE_WRITE_REG(hw, IXGBE_RTTBCNRM,
6271                         IXGBE_MMW_SIZE_JUMBO_FRAME);
6272         else
6273                 IXGBE_WRITE_REG(hw, IXGBE_RTTBCNRM,
6274                         IXGBE_MMW_SIZE_DEFAULT);
6275
6276         /* Set RTTBCNRC of queue X */
6277         IXGBE_WRITE_REG(hw, IXGBE_RTTDQSEL, queue_idx);
6278         IXGBE_WRITE_REG(hw, IXGBE_RTTBCNRC, bcnrc_val);
6279         IXGBE_WRITE_FLUSH(hw);
6280
6281         return 0;
6282 }
6283
6284 static int
6285 ixgbevf_add_mac_addr(struct rte_eth_dev *dev, struct rte_ether_addr *mac_addr,
6286                      __rte_unused uint32_t index,
6287                      __rte_unused uint32_t pool)
6288 {
6289         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6290         int diag;
6291
6292         /*
6293          * On a 82599 VF, adding again the same MAC addr is not an idempotent
6294          * operation. Trap this case to avoid exhausting the [very limited]
6295          * set of PF resources used to store VF MAC addresses.
6296          */
6297         if (memcmp(hw->mac.perm_addr, mac_addr,
6298                         sizeof(struct rte_ether_addr)) == 0)
6299                 return -1;
6300         diag = ixgbevf_set_uc_addr_vf(hw, 2, mac_addr->addr_bytes);
6301         if (diag != 0)
6302                 PMD_DRV_LOG(ERR, "Unable to add MAC address "
6303                             "%02x:%02x:%02x:%02x:%02x:%02x - diag=%d",
6304                             mac_addr->addr_bytes[0],
6305                             mac_addr->addr_bytes[1],
6306                             mac_addr->addr_bytes[2],
6307                             mac_addr->addr_bytes[3],
6308                             mac_addr->addr_bytes[4],
6309                             mac_addr->addr_bytes[5],
6310                             diag);
6311         return diag;
6312 }
6313
6314 static void
6315 ixgbevf_remove_mac_addr(struct rte_eth_dev *dev, uint32_t index)
6316 {
6317         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6318         struct rte_ether_addr *perm_addr =
6319                 (struct rte_ether_addr *)hw->mac.perm_addr;
6320         struct rte_ether_addr *mac_addr;
6321         uint32_t i;
6322         int diag;
6323
6324         /*
6325          * The IXGBE_VF_SET_MACVLAN command of the ixgbe-pf driver does
6326          * not support the deletion of a given MAC address.
6327          * Instead, it imposes to delete all MAC addresses, then to add again
6328          * all MAC addresses with the exception of the one to be deleted.
6329          */
6330         (void) ixgbevf_set_uc_addr_vf(hw, 0, NULL);
6331
6332         /*
6333          * Add again all MAC addresses, with the exception of the deleted one
6334          * and of the permanent MAC address.
6335          */
6336         for (i = 0, mac_addr = dev->data->mac_addrs;
6337              i < hw->mac.num_rar_entries; i++, mac_addr++) {
6338                 /* Skip the deleted MAC address */
6339                 if (i == index)
6340                         continue;
6341                 /* Skip NULL MAC addresses */
6342                 if (rte_is_zero_ether_addr(mac_addr))
6343                         continue;
6344                 /* Skip the permanent MAC address */
6345                 if (memcmp(perm_addr, mac_addr,
6346                                 sizeof(struct rte_ether_addr)) == 0)
6347                         continue;
6348                 diag = ixgbevf_set_uc_addr_vf(hw, 2, mac_addr->addr_bytes);
6349                 if (diag != 0)
6350                         PMD_DRV_LOG(ERR,
6351                                     "Adding again MAC address "
6352                                     "%02x:%02x:%02x:%02x:%02x:%02x failed "
6353                                     "diag=%d",
6354                                     mac_addr->addr_bytes[0],
6355                                     mac_addr->addr_bytes[1],
6356                                     mac_addr->addr_bytes[2],
6357                                     mac_addr->addr_bytes[3],
6358                                     mac_addr->addr_bytes[4],
6359                                     mac_addr->addr_bytes[5],
6360                                     diag);
6361         }
6362 }
6363
6364 static int
6365 ixgbevf_set_default_mac_addr(struct rte_eth_dev *dev,
6366                         struct rte_ether_addr *addr)
6367 {
6368         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6369
6370         hw->mac.ops.set_rar(hw, 0, (void *)addr, 0, 0);
6371
6372         return 0;
6373 }
6374
6375 int
6376 ixgbe_syn_filter_set(struct rte_eth_dev *dev,
6377                         struct rte_eth_syn_filter *filter,
6378                         bool add)
6379 {
6380         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6381         struct ixgbe_filter_info *filter_info =
6382                 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
6383         uint32_t syn_info;
6384         uint32_t synqf;
6385
6386         if (filter->queue >= IXGBE_MAX_RX_QUEUE_NUM)
6387                 return -EINVAL;
6388
6389         syn_info = filter_info->syn_info;
6390
6391         if (add) {
6392                 if (syn_info & IXGBE_SYN_FILTER_ENABLE)
6393                         return -EINVAL;
6394                 synqf = (uint32_t)(((filter->queue << IXGBE_SYN_FILTER_QUEUE_SHIFT) &
6395                         IXGBE_SYN_FILTER_QUEUE) | IXGBE_SYN_FILTER_ENABLE);
6396
6397                 if (filter->hig_pri)
6398                         synqf |= IXGBE_SYN_FILTER_SYNQFP;
6399                 else
6400                         synqf &= ~IXGBE_SYN_FILTER_SYNQFP;
6401         } else {
6402                 synqf = IXGBE_READ_REG(hw, IXGBE_SYNQF);
6403                 if (!(syn_info & IXGBE_SYN_FILTER_ENABLE))
6404                         return -ENOENT;
6405                 synqf &= ~(IXGBE_SYN_FILTER_QUEUE | IXGBE_SYN_FILTER_ENABLE);
6406         }
6407
6408         filter_info->syn_info = synqf;
6409         IXGBE_WRITE_REG(hw, IXGBE_SYNQF, synqf);
6410         IXGBE_WRITE_FLUSH(hw);
6411         return 0;
6412 }
6413
6414 static int
6415 ixgbe_syn_filter_get(struct rte_eth_dev *dev,
6416                         struct rte_eth_syn_filter *filter)
6417 {
6418         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6419         uint32_t synqf = IXGBE_READ_REG(hw, IXGBE_SYNQF);
6420
6421         if (synqf & IXGBE_SYN_FILTER_ENABLE) {
6422                 filter->hig_pri = (synqf & IXGBE_SYN_FILTER_SYNQFP) ? 1 : 0;
6423                 filter->queue = (uint16_t)((synqf & IXGBE_SYN_FILTER_QUEUE) >> 1);
6424                 return 0;
6425         }
6426         return -ENOENT;
6427 }
6428
6429 static int
6430 ixgbe_syn_filter_handle(struct rte_eth_dev *dev,
6431                         enum rte_filter_op filter_op,
6432                         void *arg)
6433 {
6434         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6435         int ret;
6436
6437         MAC_TYPE_FILTER_SUP(hw->mac.type);
6438
6439         if (filter_op == RTE_ETH_FILTER_NOP)
6440                 return 0;
6441
6442         if (arg == NULL) {
6443                 PMD_DRV_LOG(ERR, "arg shouldn't be NULL for operation %u",
6444                             filter_op);
6445                 return -EINVAL;
6446         }
6447
6448         switch (filter_op) {
6449         case RTE_ETH_FILTER_ADD:
6450                 ret = ixgbe_syn_filter_set(dev,
6451                                 (struct rte_eth_syn_filter *)arg,
6452                                 TRUE);
6453                 break;
6454         case RTE_ETH_FILTER_DELETE:
6455                 ret = ixgbe_syn_filter_set(dev,
6456                                 (struct rte_eth_syn_filter *)arg,
6457                                 FALSE);
6458                 break;
6459         case RTE_ETH_FILTER_GET:
6460                 ret = ixgbe_syn_filter_get(dev,
6461                                 (struct rte_eth_syn_filter *)arg);
6462                 break;
6463         default:
6464                 PMD_DRV_LOG(ERR, "unsupported operation %u", filter_op);
6465                 ret = -EINVAL;
6466                 break;
6467         }
6468
6469         return ret;
6470 }
6471
6472
6473 static inline enum ixgbe_5tuple_protocol
6474 convert_protocol_type(uint8_t protocol_value)
6475 {
6476         if (protocol_value == IPPROTO_TCP)
6477                 return IXGBE_FILTER_PROTOCOL_TCP;
6478         else if (protocol_value == IPPROTO_UDP)
6479                 return IXGBE_FILTER_PROTOCOL_UDP;
6480         else if (protocol_value == IPPROTO_SCTP)
6481                 return IXGBE_FILTER_PROTOCOL_SCTP;
6482         else
6483                 return IXGBE_FILTER_PROTOCOL_NONE;
6484 }
6485
6486 /* inject a 5-tuple filter to HW */
6487 static inline void
6488 ixgbe_inject_5tuple_filter(struct rte_eth_dev *dev,
6489                            struct ixgbe_5tuple_filter *filter)
6490 {
6491         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6492         int i;
6493         uint32_t ftqf, sdpqf;
6494         uint32_t l34timir = 0;
6495         uint8_t mask = 0xff;
6496
6497         i = filter->index;
6498
6499         sdpqf = (uint32_t)(filter->filter_info.dst_port <<
6500                                 IXGBE_SDPQF_DSTPORT_SHIFT);
6501         sdpqf = sdpqf | (filter->filter_info.src_port & IXGBE_SDPQF_SRCPORT);
6502
6503         ftqf = (uint32_t)(filter->filter_info.proto &
6504                 IXGBE_FTQF_PROTOCOL_MASK);
6505         ftqf |= (uint32_t)((filter->filter_info.priority &
6506                 IXGBE_FTQF_PRIORITY_MASK) << IXGBE_FTQF_PRIORITY_SHIFT);
6507         if (filter->filter_info.src_ip_mask == 0) /* 0 means compare. */
6508                 mask &= IXGBE_FTQF_SOURCE_ADDR_MASK;
6509         if (filter->filter_info.dst_ip_mask == 0)
6510                 mask &= IXGBE_FTQF_DEST_ADDR_MASK;
6511         if (filter->filter_info.src_port_mask == 0)
6512                 mask &= IXGBE_FTQF_SOURCE_PORT_MASK;
6513         if (filter->filter_info.dst_port_mask == 0)
6514                 mask &= IXGBE_FTQF_DEST_PORT_MASK;
6515         if (filter->filter_info.proto_mask == 0)
6516                 mask &= IXGBE_FTQF_PROTOCOL_COMP_MASK;
6517         ftqf |= mask << IXGBE_FTQF_5TUPLE_MASK_SHIFT;
6518         ftqf |= IXGBE_FTQF_POOL_MASK_EN;
6519         ftqf |= IXGBE_FTQF_QUEUE_ENABLE;
6520
6521         IXGBE_WRITE_REG(hw, IXGBE_DAQF(i), filter->filter_info.dst_ip);
6522         IXGBE_WRITE_REG(hw, IXGBE_SAQF(i), filter->filter_info.src_ip);
6523         IXGBE_WRITE_REG(hw, IXGBE_SDPQF(i), sdpqf);
6524         IXGBE_WRITE_REG(hw, IXGBE_FTQF(i), ftqf);
6525
6526         l34timir |= IXGBE_L34T_IMIR_RESERVE;
6527         l34timir |= (uint32_t)(filter->queue <<
6528                                 IXGBE_L34T_IMIR_QUEUE_SHIFT);
6529         IXGBE_WRITE_REG(hw, IXGBE_L34T_IMIR(i), l34timir);
6530 }
6531
6532 /*
6533  * add a 5tuple filter
6534  *
6535  * @param
6536  * dev: Pointer to struct rte_eth_dev.
6537  * index: the index the filter allocates.
6538  * filter: ponter to the filter that will be added.
6539  * rx_queue: the queue id the filter assigned to.
6540  *
6541  * @return
6542  *    - On success, zero.
6543  *    - On failure, a negative value.
6544  */
6545 static int
6546 ixgbe_add_5tuple_filter(struct rte_eth_dev *dev,
6547                         struct ixgbe_5tuple_filter *filter)
6548 {
6549         struct ixgbe_filter_info *filter_info =
6550                 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
6551         int i, idx, shift;
6552
6553         /*
6554          * look for an unused 5tuple filter index,
6555          * and insert the filter to list.
6556          */
6557         for (i = 0; i < IXGBE_MAX_FTQF_FILTERS; i++) {
6558                 idx = i / (sizeof(uint32_t) * NBBY);
6559                 shift = i % (sizeof(uint32_t) * NBBY);
6560                 if (!(filter_info->fivetuple_mask[idx] & (1 << shift))) {
6561                         filter_info->fivetuple_mask[idx] |= 1 << shift;
6562                         filter->index = i;
6563                         TAILQ_INSERT_TAIL(&filter_info->fivetuple_list,
6564                                           filter,
6565                                           entries);
6566                         break;
6567                 }
6568         }
6569         if (i >= IXGBE_MAX_FTQF_FILTERS) {
6570                 PMD_DRV_LOG(ERR, "5tuple filters are full.");
6571                 return -ENOSYS;
6572         }
6573
6574         ixgbe_inject_5tuple_filter(dev, filter);
6575
6576         return 0;
6577 }
6578
6579 /*
6580  * remove a 5tuple filter
6581  *
6582  * @param
6583  * dev: Pointer to struct rte_eth_dev.
6584  * filter: the pointer of the filter will be removed.
6585  */
6586 static void
6587 ixgbe_remove_5tuple_filter(struct rte_eth_dev *dev,
6588                         struct ixgbe_5tuple_filter *filter)
6589 {
6590         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6591         struct ixgbe_filter_info *filter_info =
6592                 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
6593         uint16_t index = filter->index;
6594
6595         filter_info->fivetuple_mask[index / (sizeof(uint32_t) * NBBY)] &=
6596                                 ~(1 << (index % (sizeof(uint32_t) * NBBY)));
6597         TAILQ_REMOVE(&filter_info->fivetuple_list, filter, entries);
6598         rte_free(filter);
6599
6600         IXGBE_WRITE_REG(hw, IXGBE_DAQF(index), 0);
6601         IXGBE_WRITE_REG(hw, IXGBE_SAQF(index), 0);
6602         IXGBE_WRITE_REG(hw, IXGBE_SDPQF(index), 0);
6603         IXGBE_WRITE_REG(hw, IXGBE_FTQF(index), 0);
6604         IXGBE_WRITE_REG(hw, IXGBE_L34T_IMIR(index), 0);
6605 }
6606
6607 static int
6608 ixgbevf_dev_set_mtu(struct rte_eth_dev *dev, uint16_t mtu)
6609 {
6610         struct ixgbe_hw *hw;
6611         uint32_t max_frame = mtu + IXGBE_ETH_OVERHEAD;
6612         struct rte_eth_dev_data *dev_data = dev->data;
6613
6614         hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6615
6616         if (mtu < RTE_ETHER_MIN_MTU ||
6617                         max_frame > RTE_ETHER_MAX_JUMBO_FRAME_LEN)
6618                 return -EINVAL;
6619
6620         /* If device is started, refuse mtu that requires the support of
6621          * scattered packets when this feature has not been enabled before.
6622          */
6623         if (dev_data->dev_started && !dev_data->scattered_rx &&
6624             (max_frame + 2 * IXGBE_VLAN_TAG_SIZE >
6625              dev->data->min_rx_buf_size - RTE_PKTMBUF_HEADROOM)) {
6626                 PMD_INIT_LOG(ERR, "Stop port first.");
6627                 return -EINVAL;
6628         }
6629
6630         /*
6631          * When supported by the underlying PF driver, use the IXGBE_VF_SET_MTU
6632          * request of the version 2.0 of the mailbox API.
6633          * For now, use the IXGBE_VF_SET_LPE request of the version 1.0
6634          * of the mailbox API.
6635          * This call to IXGBE_SET_LPE action won't work with ixgbe pf drivers
6636          * prior to 3.11.33 which contains the following change:
6637          * "ixgbe: Enable jumbo frames support w/ SR-IOV"
6638          */
6639         ixgbevf_rlpml_set_vf(hw, max_frame);
6640
6641         /* update max frame size */
6642         dev->data->dev_conf.rxmode.max_rx_pkt_len = max_frame;
6643         return 0;
6644 }
6645
6646 static inline struct ixgbe_5tuple_filter *
6647 ixgbe_5tuple_filter_lookup(struct ixgbe_5tuple_filter_list *filter_list,
6648                         struct ixgbe_5tuple_filter_info *key)
6649 {
6650         struct ixgbe_5tuple_filter *it;
6651
6652         TAILQ_FOREACH(it, filter_list, entries) {
6653                 if (memcmp(key, &it->filter_info,
6654                         sizeof(struct ixgbe_5tuple_filter_info)) == 0) {
6655                         return it;
6656                 }
6657         }
6658         return NULL;
6659 }
6660
6661 /* translate elements in struct rte_eth_ntuple_filter to struct ixgbe_5tuple_filter_info*/
6662 static inline int
6663 ntuple_filter_to_5tuple(struct rte_eth_ntuple_filter *filter,
6664                         struct ixgbe_5tuple_filter_info *filter_info)
6665 {
6666         if (filter->queue >= IXGBE_MAX_RX_QUEUE_NUM ||
6667                 filter->priority > IXGBE_5TUPLE_MAX_PRI ||
6668                 filter->priority < IXGBE_5TUPLE_MIN_PRI)
6669                 return -EINVAL;
6670
6671         switch (filter->dst_ip_mask) {
6672         case UINT32_MAX:
6673                 filter_info->dst_ip_mask = 0;
6674                 filter_info->dst_ip = filter->dst_ip;
6675                 break;
6676         case 0:
6677                 filter_info->dst_ip_mask = 1;
6678                 break;
6679         default:
6680                 PMD_DRV_LOG(ERR, "invalid dst_ip mask.");
6681                 return -EINVAL;
6682         }
6683
6684         switch (filter->src_ip_mask) {
6685         case UINT32_MAX:
6686                 filter_info->src_ip_mask = 0;
6687                 filter_info->src_ip = filter->src_ip;
6688                 break;
6689         case 0:
6690                 filter_info->src_ip_mask = 1;
6691                 break;
6692         default:
6693                 PMD_DRV_LOG(ERR, "invalid src_ip mask.");
6694                 return -EINVAL;
6695         }
6696
6697         switch (filter->dst_port_mask) {
6698         case UINT16_MAX:
6699                 filter_info->dst_port_mask = 0;
6700                 filter_info->dst_port = filter->dst_port;
6701                 break;
6702         case 0:
6703                 filter_info->dst_port_mask = 1;
6704                 break;
6705         default:
6706                 PMD_DRV_LOG(ERR, "invalid dst_port mask.");
6707                 return -EINVAL;
6708         }
6709
6710         switch (filter->src_port_mask) {
6711         case UINT16_MAX:
6712                 filter_info->src_port_mask = 0;
6713                 filter_info->src_port = filter->src_port;
6714                 break;
6715         case 0:
6716                 filter_info->src_port_mask = 1;
6717                 break;
6718         default:
6719                 PMD_DRV_LOG(ERR, "invalid src_port mask.");
6720                 return -EINVAL;
6721         }
6722
6723         switch (filter->proto_mask) {
6724         case UINT8_MAX:
6725                 filter_info->proto_mask = 0;
6726                 filter_info->proto =
6727                         convert_protocol_type(filter->proto);
6728                 break;
6729         case 0:
6730                 filter_info->proto_mask = 1;
6731                 break;
6732         default:
6733                 PMD_DRV_LOG(ERR, "invalid protocol mask.");
6734                 return -EINVAL;
6735         }
6736
6737         filter_info->priority = (uint8_t)filter->priority;
6738         return 0;
6739 }
6740
6741 /*
6742  * add or delete a ntuple filter
6743  *
6744  * @param
6745  * dev: Pointer to struct rte_eth_dev.
6746  * ntuple_filter: Pointer to struct rte_eth_ntuple_filter
6747  * add: if true, add filter, if false, remove filter
6748  *
6749  * @return
6750  *    - On success, zero.
6751  *    - On failure, a negative value.
6752  */
6753 int
6754 ixgbe_add_del_ntuple_filter(struct rte_eth_dev *dev,
6755                         struct rte_eth_ntuple_filter *ntuple_filter,
6756                         bool add)
6757 {
6758         struct ixgbe_filter_info *filter_info =
6759                 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
6760         struct ixgbe_5tuple_filter_info filter_5tuple;
6761         struct ixgbe_5tuple_filter *filter;
6762         int ret;
6763
6764         if (ntuple_filter->flags != RTE_5TUPLE_FLAGS) {
6765                 PMD_DRV_LOG(ERR, "only 5tuple is supported.");
6766                 return -EINVAL;
6767         }
6768
6769         memset(&filter_5tuple, 0, sizeof(struct ixgbe_5tuple_filter_info));
6770         ret = ntuple_filter_to_5tuple(ntuple_filter, &filter_5tuple);
6771         if (ret < 0)
6772                 return ret;
6773
6774         filter = ixgbe_5tuple_filter_lookup(&filter_info->fivetuple_list,
6775                                          &filter_5tuple);
6776         if (filter != NULL && add) {
6777                 PMD_DRV_LOG(ERR, "filter exists.");
6778                 return -EEXIST;
6779         }
6780         if (filter == NULL && !add) {
6781                 PMD_DRV_LOG(ERR, "filter doesn't exist.");
6782                 return -ENOENT;
6783         }
6784
6785         if (add) {
6786                 filter = rte_zmalloc("ixgbe_5tuple_filter",
6787                                 sizeof(struct ixgbe_5tuple_filter), 0);
6788                 if (filter == NULL)
6789                         return -ENOMEM;
6790                 rte_memcpy(&filter->filter_info,
6791                                  &filter_5tuple,
6792                                  sizeof(struct ixgbe_5tuple_filter_info));
6793                 filter->queue = ntuple_filter->queue;
6794                 ret = ixgbe_add_5tuple_filter(dev, filter);
6795                 if (ret < 0) {
6796                         rte_free(filter);
6797                         return ret;
6798                 }
6799         } else
6800                 ixgbe_remove_5tuple_filter(dev, filter);
6801
6802         return 0;
6803 }
6804
6805 /*
6806  * get a ntuple filter
6807  *
6808  * @param
6809  * dev: Pointer to struct rte_eth_dev.
6810  * ntuple_filter: Pointer to struct rte_eth_ntuple_filter
6811  *
6812  * @return
6813  *    - On success, zero.
6814  *    - On failure, a negative value.
6815  */
6816 static int
6817 ixgbe_get_ntuple_filter(struct rte_eth_dev *dev,
6818                         struct rte_eth_ntuple_filter *ntuple_filter)
6819 {
6820         struct ixgbe_filter_info *filter_info =
6821                 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
6822         struct ixgbe_5tuple_filter_info filter_5tuple;
6823         struct ixgbe_5tuple_filter *filter;
6824         int ret;
6825
6826         if (ntuple_filter->flags != RTE_5TUPLE_FLAGS) {
6827                 PMD_DRV_LOG(ERR, "only 5tuple is supported.");
6828                 return -EINVAL;
6829         }
6830
6831         memset(&filter_5tuple, 0, sizeof(struct ixgbe_5tuple_filter_info));
6832         ret = ntuple_filter_to_5tuple(ntuple_filter, &filter_5tuple);
6833         if (ret < 0)
6834                 return ret;
6835
6836         filter = ixgbe_5tuple_filter_lookup(&filter_info->fivetuple_list,
6837                                          &filter_5tuple);
6838         if (filter == NULL) {
6839                 PMD_DRV_LOG(ERR, "filter doesn't exist.");
6840                 return -ENOENT;
6841         }
6842         ntuple_filter->queue = filter->queue;
6843         return 0;
6844 }
6845
6846 /*
6847  * ixgbe_ntuple_filter_handle - Handle operations for ntuple filter.
6848  * @dev: pointer to rte_eth_dev structure
6849  * @filter_op:operation will be taken.
6850  * @arg: a pointer to specific structure corresponding to the filter_op
6851  *
6852  * @return
6853  *    - On success, zero.
6854  *    - On failure, a negative value.
6855  */
6856 static int
6857 ixgbe_ntuple_filter_handle(struct rte_eth_dev *dev,
6858                                 enum rte_filter_op filter_op,
6859                                 void *arg)
6860 {
6861         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6862         int ret;
6863
6864         MAC_TYPE_FILTER_SUP_EXT(hw->mac.type);
6865
6866         if (filter_op == RTE_ETH_FILTER_NOP)
6867                 return 0;
6868
6869         if (arg == NULL) {
6870                 PMD_DRV_LOG(ERR, "arg shouldn't be NULL for operation %u.",
6871                             filter_op);
6872                 return -EINVAL;
6873         }
6874
6875         switch (filter_op) {
6876         case RTE_ETH_FILTER_ADD:
6877                 ret = ixgbe_add_del_ntuple_filter(dev,
6878                         (struct rte_eth_ntuple_filter *)arg,
6879                         TRUE);
6880                 break;
6881         case RTE_ETH_FILTER_DELETE:
6882                 ret = ixgbe_add_del_ntuple_filter(dev,
6883                         (struct rte_eth_ntuple_filter *)arg,
6884                         FALSE);
6885                 break;
6886         case RTE_ETH_FILTER_GET:
6887                 ret = ixgbe_get_ntuple_filter(dev,
6888                         (struct rte_eth_ntuple_filter *)arg);
6889                 break;
6890         default:
6891                 PMD_DRV_LOG(ERR, "unsupported operation %u.", filter_op);
6892                 ret = -EINVAL;
6893                 break;
6894         }
6895         return ret;
6896 }
6897
6898 int
6899 ixgbe_add_del_ethertype_filter(struct rte_eth_dev *dev,
6900                         struct rte_eth_ethertype_filter *filter,
6901                         bool add)
6902 {
6903         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6904         struct ixgbe_filter_info *filter_info =
6905                 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
6906         uint32_t etqf = 0;
6907         uint32_t etqs = 0;
6908         int ret;
6909         struct ixgbe_ethertype_filter ethertype_filter;
6910
6911         if (filter->queue >= IXGBE_MAX_RX_QUEUE_NUM)
6912                 return -EINVAL;
6913
6914         if (filter->ether_type == RTE_ETHER_TYPE_IPV4 ||
6915                 filter->ether_type == RTE_ETHER_TYPE_IPV6) {
6916                 PMD_DRV_LOG(ERR, "unsupported ether_type(0x%04x) in"
6917                         " ethertype filter.", filter->ether_type);
6918                 return -EINVAL;
6919         }
6920
6921         if (filter->flags & RTE_ETHTYPE_FLAGS_MAC) {
6922                 PMD_DRV_LOG(ERR, "mac compare is unsupported.");
6923                 return -EINVAL;
6924         }
6925         if (filter->flags & RTE_ETHTYPE_FLAGS_DROP) {
6926                 PMD_DRV_LOG(ERR, "drop option is unsupported.");
6927                 return -EINVAL;
6928         }
6929
6930         ret = ixgbe_ethertype_filter_lookup(filter_info, filter->ether_type);
6931         if (ret >= 0 && add) {
6932                 PMD_DRV_LOG(ERR, "ethertype (0x%04x) filter exists.",
6933                             filter->ether_type);
6934                 return -EEXIST;
6935         }
6936         if (ret < 0 && !add) {
6937                 PMD_DRV_LOG(ERR, "ethertype (0x%04x) filter doesn't exist.",
6938                             filter->ether_type);
6939                 return -ENOENT;
6940         }
6941
6942         if (add) {
6943                 etqf = IXGBE_ETQF_FILTER_EN;
6944                 etqf |= (uint32_t)filter->ether_type;
6945                 etqs |= (uint32_t)((filter->queue <<
6946                                     IXGBE_ETQS_RX_QUEUE_SHIFT) &
6947                                     IXGBE_ETQS_RX_QUEUE);
6948                 etqs |= IXGBE_ETQS_QUEUE_EN;
6949
6950                 ethertype_filter.ethertype = filter->ether_type;
6951                 ethertype_filter.etqf = etqf;
6952                 ethertype_filter.etqs = etqs;
6953                 ethertype_filter.conf = FALSE;
6954                 ret = ixgbe_ethertype_filter_insert(filter_info,
6955                                                     &ethertype_filter);
6956                 if (ret < 0) {
6957                         PMD_DRV_LOG(ERR, "ethertype filters are full.");
6958                         return -ENOSPC;
6959                 }
6960         } else {
6961                 ret = ixgbe_ethertype_filter_remove(filter_info, (uint8_t)ret);
6962                 if (ret < 0)
6963                         return -ENOSYS;
6964         }
6965         IXGBE_WRITE_REG(hw, IXGBE_ETQF(ret), etqf);
6966         IXGBE_WRITE_REG(hw, IXGBE_ETQS(ret), etqs);
6967         IXGBE_WRITE_FLUSH(hw);
6968
6969         return 0;
6970 }
6971
6972 static int
6973 ixgbe_get_ethertype_filter(struct rte_eth_dev *dev,
6974                         struct rte_eth_ethertype_filter *filter)
6975 {
6976         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6977         struct ixgbe_filter_info *filter_info =
6978                 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
6979         uint32_t etqf, etqs;
6980         int ret;
6981
6982         ret = ixgbe_ethertype_filter_lookup(filter_info, filter->ether_type);
6983         if (ret < 0) {
6984                 PMD_DRV_LOG(ERR, "ethertype (0x%04x) filter doesn't exist.",
6985                             filter->ether_type);
6986                 return -ENOENT;
6987         }
6988
6989         etqf = IXGBE_READ_REG(hw, IXGBE_ETQF(ret));
6990         if (etqf & IXGBE_ETQF_FILTER_EN) {
6991                 etqs = IXGBE_READ_REG(hw, IXGBE_ETQS(ret));
6992                 filter->ether_type = etqf & IXGBE_ETQF_ETHERTYPE;
6993                 filter->flags = 0;
6994                 filter->queue = (etqs & IXGBE_ETQS_RX_QUEUE) >>
6995                                IXGBE_ETQS_RX_QUEUE_SHIFT;
6996                 return 0;
6997         }
6998         return -ENOENT;
6999 }
7000
7001 /*
7002  * ixgbe_ethertype_filter_handle - Handle operations for ethertype filter.
7003  * @dev: pointer to rte_eth_dev structure
7004  * @filter_op:operation will be taken.
7005  * @arg: a pointer to specific structure corresponding to the filter_op
7006  */
7007 static int
7008 ixgbe_ethertype_filter_handle(struct rte_eth_dev *dev,
7009                                 enum rte_filter_op filter_op,
7010                                 void *arg)
7011 {
7012         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7013         int ret;
7014
7015         MAC_TYPE_FILTER_SUP(hw->mac.type);
7016
7017         if (filter_op == RTE_ETH_FILTER_NOP)
7018                 return 0;
7019
7020         if (arg == NULL) {
7021                 PMD_DRV_LOG(ERR, "arg shouldn't be NULL for operation %u.",
7022                             filter_op);
7023                 return -EINVAL;
7024         }
7025
7026         switch (filter_op) {
7027         case RTE_ETH_FILTER_ADD:
7028                 ret = ixgbe_add_del_ethertype_filter(dev,
7029                         (struct rte_eth_ethertype_filter *)arg,
7030                         TRUE);
7031                 break;
7032         case RTE_ETH_FILTER_DELETE:
7033                 ret = ixgbe_add_del_ethertype_filter(dev,
7034                         (struct rte_eth_ethertype_filter *)arg,
7035                         FALSE);
7036                 break;
7037         case RTE_ETH_FILTER_GET:
7038                 ret = ixgbe_get_ethertype_filter(dev,
7039                         (struct rte_eth_ethertype_filter *)arg);
7040                 break;
7041         default:
7042                 PMD_DRV_LOG(ERR, "unsupported operation %u.", filter_op);
7043                 ret = -EINVAL;
7044                 break;
7045         }
7046         return ret;
7047 }
7048
7049 static int
7050 ixgbe_dev_filter_ctrl(struct rte_eth_dev *dev,
7051                      enum rte_filter_type filter_type,
7052                      enum rte_filter_op filter_op,
7053                      void *arg)
7054 {
7055         int ret = 0;
7056
7057         switch (filter_type) {
7058         case RTE_ETH_FILTER_NTUPLE:
7059                 ret = ixgbe_ntuple_filter_handle(dev, filter_op, arg);
7060                 break;
7061         case RTE_ETH_FILTER_ETHERTYPE:
7062                 ret = ixgbe_ethertype_filter_handle(dev, filter_op, arg);
7063                 break;
7064         case RTE_ETH_FILTER_SYN:
7065                 ret = ixgbe_syn_filter_handle(dev, filter_op, arg);
7066                 break;
7067         case RTE_ETH_FILTER_FDIR:
7068                 ret = ixgbe_fdir_ctrl_func(dev, filter_op, arg);
7069                 break;
7070         case RTE_ETH_FILTER_L2_TUNNEL:
7071                 ret = ixgbe_dev_l2_tunnel_filter_handle(dev, filter_op, arg);
7072                 break;
7073         case RTE_ETH_FILTER_GENERIC:
7074                 if (filter_op != RTE_ETH_FILTER_GET)
7075                         return -EINVAL;
7076                 *(const void **)arg = &ixgbe_flow_ops;
7077                 break;
7078         default:
7079                 PMD_DRV_LOG(WARNING, "Filter type (%d) not supported",
7080                                                         filter_type);
7081                 ret = -EINVAL;
7082                 break;
7083         }
7084
7085         return ret;
7086 }
7087
7088 static u8 *
7089 ixgbe_dev_addr_list_itr(__rte_unused struct ixgbe_hw *hw,
7090                         u8 **mc_addr_ptr, u32 *vmdq)
7091 {
7092         u8 *mc_addr;
7093
7094         *vmdq = 0;
7095         mc_addr = *mc_addr_ptr;
7096         *mc_addr_ptr = (mc_addr + sizeof(struct rte_ether_addr));
7097         return mc_addr;
7098 }
7099
7100 static int
7101 ixgbe_dev_set_mc_addr_list(struct rte_eth_dev *dev,
7102                           struct rte_ether_addr *mc_addr_set,
7103                           uint32_t nb_mc_addr)
7104 {
7105         struct ixgbe_hw *hw;
7106         u8 *mc_addr_list;
7107
7108         hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7109         mc_addr_list = (u8 *)mc_addr_set;
7110         return ixgbe_update_mc_addr_list(hw, mc_addr_list, nb_mc_addr,
7111                                          ixgbe_dev_addr_list_itr, TRUE);
7112 }
7113
7114 static uint64_t
7115 ixgbe_read_systime_cyclecounter(struct rte_eth_dev *dev)
7116 {
7117         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7118         uint64_t systime_cycles;
7119
7120         switch (hw->mac.type) {
7121         case ixgbe_mac_X550:
7122         case ixgbe_mac_X550EM_x:
7123         case ixgbe_mac_X550EM_a:
7124                 /* SYSTIMEL stores ns and SYSTIMEH stores seconds. */
7125                 systime_cycles = (uint64_t)IXGBE_READ_REG(hw, IXGBE_SYSTIML);
7126                 systime_cycles += (uint64_t)IXGBE_READ_REG(hw, IXGBE_SYSTIMH)
7127                                 * NSEC_PER_SEC;
7128                 break;
7129         default:
7130                 systime_cycles = (uint64_t)IXGBE_READ_REG(hw, IXGBE_SYSTIML);
7131                 systime_cycles |= (uint64_t)IXGBE_READ_REG(hw, IXGBE_SYSTIMH)
7132                                 << 32;
7133         }
7134
7135         return systime_cycles;
7136 }
7137
7138 static uint64_t
7139 ixgbe_read_rx_tstamp_cyclecounter(struct rte_eth_dev *dev)
7140 {
7141         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7142         uint64_t rx_tstamp_cycles;
7143
7144         switch (hw->mac.type) {
7145         case ixgbe_mac_X550:
7146         case ixgbe_mac_X550EM_x:
7147         case ixgbe_mac_X550EM_a:
7148                 /* RXSTMPL stores ns and RXSTMPH stores seconds. */
7149                 rx_tstamp_cycles = (uint64_t)IXGBE_READ_REG(hw, IXGBE_RXSTMPL);
7150                 rx_tstamp_cycles += (uint64_t)IXGBE_READ_REG(hw, IXGBE_RXSTMPH)
7151                                 * NSEC_PER_SEC;
7152                 break;
7153         default:
7154                 /* RXSTMPL stores ns and RXSTMPH stores seconds. */
7155                 rx_tstamp_cycles = (uint64_t)IXGBE_READ_REG(hw, IXGBE_RXSTMPL);
7156                 rx_tstamp_cycles |= (uint64_t)IXGBE_READ_REG(hw, IXGBE_RXSTMPH)
7157                                 << 32;
7158         }
7159
7160         return rx_tstamp_cycles;
7161 }
7162
7163 static uint64_t
7164 ixgbe_read_tx_tstamp_cyclecounter(struct rte_eth_dev *dev)
7165 {
7166         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7167         uint64_t tx_tstamp_cycles;
7168
7169         switch (hw->mac.type) {
7170         case ixgbe_mac_X550:
7171         case ixgbe_mac_X550EM_x:
7172         case ixgbe_mac_X550EM_a:
7173                 /* TXSTMPL stores ns and TXSTMPH stores seconds. */
7174                 tx_tstamp_cycles = (uint64_t)IXGBE_READ_REG(hw, IXGBE_TXSTMPL);
7175                 tx_tstamp_cycles += (uint64_t)IXGBE_READ_REG(hw, IXGBE_TXSTMPH)
7176                                 * NSEC_PER_SEC;
7177                 break;
7178         default:
7179                 /* TXSTMPL stores ns and TXSTMPH stores seconds. */
7180                 tx_tstamp_cycles = (uint64_t)IXGBE_READ_REG(hw, IXGBE_TXSTMPL);
7181                 tx_tstamp_cycles |= (uint64_t)IXGBE_READ_REG(hw, IXGBE_TXSTMPH)
7182                                 << 32;
7183         }
7184
7185         return tx_tstamp_cycles;
7186 }
7187
7188 static void
7189 ixgbe_start_timecounters(struct rte_eth_dev *dev)
7190 {
7191         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7192         struct ixgbe_adapter *adapter = dev->data->dev_private;
7193         struct rte_eth_link link;
7194         uint32_t incval = 0;
7195         uint32_t shift = 0;
7196
7197         /* Get current link speed. */
7198         ixgbe_dev_link_update(dev, 1);
7199         rte_eth_linkstatus_get(dev, &link);
7200
7201         switch (link.link_speed) {
7202         case ETH_SPEED_NUM_100M:
7203                 incval = IXGBE_INCVAL_100;
7204                 shift = IXGBE_INCVAL_SHIFT_100;
7205                 break;
7206         case ETH_SPEED_NUM_1G:
7207                 incval = IXGBE_INCVAL_1GB;
7208                 shift = IXGBE_INCVAL_SHIFT_1GB;
7209                 break;
7210         case ETH_SPEED_NUM_10G:
7211         default:
7212                 incval = IXGBE_INCVAL_10GB;
7213                 shift = IXGBE_INCVAL_SHIFT_10GB;
7214                 break;
7215         }
7216
7217         switch (hw->mac.type) {
7218         case ixgbe_mac_X550:
7219         case ixgbe_mac_X550EM_x:
7220         case ixgbe_mac_X550EM_a:
7221                 /* Independent of link speed. */
7222                 incval = 1;
7223                 /* Cycles read will be interpreted as ns. */
7224                 shift = 0;
7225                 /* Fall-through */
7226         case ixgbe_mac_X540:
7227                 IXGBE_WRITE_REG(hw, IXGBE_TIMINCA, incval);
7228                 break;
7229         case ixgbe_mac_82599EB:
7230                 incval >>= IXGBE_INCVAL_SHIFT_82599;
7231                 shift -= IXGBE_INCVAL_SHIFT_82599;
7232                 IXGBE_WRITE_REG(hw, IXGBE_TIMINCA,
7233                                 (1 << IXGBE_INCPER_SHIFT_82599) | incval);
7234                 break;
7235         default:
7236                 /* Not supported. */
7237                 return;
7238         }
7239
7240         memset(&adapter->systime_tc, 0, sizeof(struct rte_timecounter));
7241         memset(&adapter->rx_tstamp_tc, 0, sizeof(struct rte_timecounter));
7242         memset(&adapter->tx_tstamp_tc, 0, sizeof(struct rte_timecounter));
7243
7244         adapter->systime_tc.cc_mask = IXGBE_CYCLECOUNTER_MASK;
7245         adapter->systime_tc.cc_shift = shift;
7246         adapter->systime_tc.nsec_mask = (1ULL << shift) - 1;
7247
7248         adapter->rx_tstamp_tc.cc_mask = IXGBE_CYCLECOUNTER_MASK;
7249         adapter->rx_tstamp_tc.cc_shift = shift;
7250         adapter->rx_tstamp_tc.nsec_mask = (1ULL << shift) - 1;
7251
7252         adapter->tx_tstamp_tc.cc_mask = IXGBE_CYCLECOUNTER_MASK;
7253         adapter->tx_tstamp_tc.cc_shift = shift;
7254         adapter->tx_tstamp_tc.nsec_mask = (1ULL << shift) - 1;
7255 }
7256
7257 static int
7258 ixgbe_timesync_adjust_time(struct rte_eth_dev *dev, int64_t delta)
7259 {
7260         struct ixgbe_adapter *adapter = dev->data->dev_private;
7261
7262         adapter->systime_tc.nsec += delta;
7263         adapter->rx_tstamp_tc.nsec += delta;
7264         adapter->tx_tstamp_tc.nsec += delta;
7265
7266         return 0;
7267 }
7268
7269 static int
7270 ixgbe_timesync_write_time(struct rte_eth_dev *dev, const struct timespec *ts)
7271 {
7272         uint64_t ns;
7273         struct ixgbe_adapter *adapter = dev->data->dev_private;
7274
7275         ns = rte_timespec_to_ns(ts);
7276         /* Set the timecounters to a new value. */
7277         adapter->systime_tc.nsec = ns;
7278         adapter->rx_tstamp_tc.nsec = ns;
7279         adapter->tx_tstamp_tc.nsec = ns;
7280
7281         return 0;
7282 }
7283
7284 static int
7285 ixgbe_timesync_read_time(struct rte_eth_dev *dev, struct timespec *ts)
7286 {
7287         uint64_t ns, systime_cycles;
7288         struct ixgbe_adapter *adapter = dev->data->dev_private;
7289
7290         systime_cycles = ixgbe_read_systime_cyclecounter(dev);
7291         ns = rte_timecounter_update(&adapter->systime_tc, systime_cycles);
7292         *ts = rte_ns_to_timespec(ns);
7293
7294         return 0;
7295 }
7296
7297 static int
7298 ixgbe_timesync_enable(struct rte_eth_dev *dev)
7299 {
7300         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7301         uint32_t tsync_ctl;
7302         uint32_t tsauxc;
7303
7304         /* Stop the timesync system time. */
7305         IXGBE_WRITE_REG(hw, IXGBE_TIMINCA, 0x0);
7306         /* Reset the timesync system time value. */
7307         IXGBE_WRITE_REG(hw, IXGBE_SYSTIML, 0x0);
7308         IXGBE_WRITE_REG(hw, IXGBE_SYSTIMH, 0x0);
7309
7310         /* Enable system time for platforms where it isn't on by default. */
7311         tsauxc = IXGBE_READ_REG(hw, IXGBE_TSAUXC);
7312         tsauxc &= ~IXGBE_TSAUXC_DISABLE_SYSTIME;
7313         IXGBE_WRITE_REG(hw, IXGBE_TSAUXC, tsauxc);
7314
7315         ixgbe_start_timecounters(dev);
7316
7317         /* Enable L2 filtering of IEEE1588/802.1AS Ethernet frame types. */
7318         IXGBE_WRITE_REG(hw, IXGBE_ETQF(IXGBE_ETQF_FILTER_1588),
7319                         (RTE_ETHER_TYPE_1588 |
7320                          IXGBE_ETQF_FILTER_EN |
7321                          IXGBE_ETQF_1588));
7322
7323         /* Enable timestamping of received PTP packets. */
7324         tsync_ctl = IXGBE_READ_REG(hw, IXGBE_TSYNCRXCTL);
7325         tsync_ctl |= IXGBE_TSYNCRXCTL_ENABLED;
7326         IXGBE_WRITE_REG(hw, IXGBE_TSYNCRXCTL, tsync_ctl);
7327
7328         /* Enable timestamping of transmitted PTP packets. */
7329         tsync_ctl = IXGBE_READ_REG(hw, IXGBE_TSYNCTXCTL);
7330         tsync_ctl |= IXGBE_TSYNCTXCTL_ENABLED;
7331         IXGBE_WRITE_REG(hw, IXGBE_TSYNCTXCTL, tsync_ctl);
7332
7333         IXGBE_WRITE_FLUSH(hw);
7334
7335         return 0;
7336 }
7337
7338 static int
7339 ixgbe_timesync_disable(struct rte_eth_dev *dev)
7340 {
7341         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7342         uint32_t tsync_ctl;
7343
7344         /* Disable timestamping of transmitted PTP packets. */
7345         tsync_ctl = IXGBE_READ_REG(hw, IXGBE_TSYNCTXCTL);
7346         tsync_ctl &= ~IXGBE_TSYNCTXCTL_ENABLED;
7347         IXGBE_WRITE_REG(hw, IXGBE_TSYNCTXCTL, tsync_ctl);
7348
7349         /* Disable timestamping of received PTP packets. */
7350         tsync_ctl = IXGBE_READ_REG(hw, IXGBE_TSYNCRXCTL);
7351         tsync_ctl &= ~IXGBE_TSYNCRXCTL_ENABLED;
7352         IXGBE_WRITE_REG(hw, IXGBE_TSYNCRXCTL, tsync_ctl);
7353
7354         /* Disable L2 filtering of IEEE1588/802.1AS Ethernet frame types. */
7355         IXGBE_WRITE_REG(hw, IXGBE_ETQF(IXGBE_ETQF_FILTER_1588), 0);
7356
7357         /* Stop incrementating the System Time registers. */
7358         IXGBE_WRITE_REG(hw, IXGBE_TIMINCA, 0);
7359
7360         return 0;
7361 }
7362
7363 static int
7364 ixgbe_timesync_read_rx_timestamp(struct rte_eth_dev *dev,
7365                                  struct timespec *timestamp,
7366                                  uint32_t flags __rte_unused)
7367 {
7368         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7369         struct ixgbe_adapter *adapter = dev->data->dev_private;
7370         uint32_t tsync_rxctl;
7371         uint64_t rx_tstamp_cycles;
7372         uint64_t ns;
7373
7374         tsync_rxctl = IXGBE_READ_REG(hw, IXGBE_TSYNCRXCTL);
7375         if ((tsync_rxctl & IXGBE_TSYNCRXCTL_VALID) == 0)
7376                 return -EINVAL;
7377
7378         rx_tstamp_cycles = ixgbe_read_rx_tstamp_cyclecounter(dev);
7379         ns = rte_timecounter_update(&adapter->rx_tstamp_tc, rx_tstamp_cycles);
7380         *timestamp = rte_ns_to_timespec(ns);
7381
7382         return  0;
7383 }
7384
7385 static int
7386 ixgbe_timesync_read_tx_timestamp(struct rte_eth_dev *dev,
7387                                  struct timespec *timestamp)
7388 {
7389         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7390         struct ixgbe_adapter *adapter = dev->data->dev_private;
7391         uint32_t tsync_txctl;
7392         uint64_t tx_tstamp_cycles;
7393         uint64_t ns;
7394
7395         tsync_txctl = IXGBE_READ_REG(hw, IXGBE_TSYNCTXCTL);
7396         if ((tsync_txctl & IXGBE_TSYNCTXCTL_VALID) == 0)
7397                 return -EINVAL;
7398
7399         tx_tstamp_cycles = ixgbe_read_tx_tstamp_cyclecounter(dev);
7400         ns = rte_timecounter_update(&adapter->tx_tstamp_tc, tx_tstamp_cycles);
7401         *timestamp = rte_ns_to_timespec(ns);
7402
7403         return 0;
7404 }
7405
7406 static int
7407 ixgbe_get_reg_length(struct rte_eth_dev *dev)
7408 {
7409         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7410         int count = 0;
7411         int g_ind = 0;
7412         const struct reg_info *reg_group;
7413         const struct reg_info **reg_set = (hw->mac.type == ixgbe_mac_82598EB) ?
7414                                     ixgbe_regs_mac_82598EB : ixgbe_regs_others;
7415
7416         while ((reg_group = reg_set[g_ind++]))
7417                 count += ixgbe_regs_group_count(reg_group);
7418
7419         return count;
7420 }
7421
7422 static int
7423 ixgbevf_get_reg_length(struct rte_eth_dev *dev __rte_unused)
7424 {
7425         int count = 0;
7426         int g_ind = 0;
7427         const struct reg_info *reg_group;
7428
7429         while ((reg_group = ixgbevf_regs[g_ind++]))
7430                 count += ixgbe_regs_group_count(reg_group);
7431
7432         return count;
7433 }
7434
7435 static int
7436 ixgbe_get_regs(struct rte_eth_dev *dev,
7437               struct rte_dev_reg_info *regs)
7438 {
7439         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7440         uint32_t *data = regs->data;
7441         int g_ind = 0;
7442         int count = 0;
7443         const struct reg_info *reg_group;
7444         const struct reg_info **reg_set = (hw->mac.type == ixgbe_mac_82598EB) ?
7445                                     ixgbe_regs_mac_82598EB : ixgbe_regs_others;
7446
7447         if (data == NULL) {
7448                 regs->length = ixgbe_get_reg_length(dev);
7449                 regs->width = sizeof(uint32_t);
7450                 return 0;
7451         }
7452
7453         /* Support only full register dump */
7454         if ((regs->length == 0) ||
7455             (regs->length == (uint32_t)ixgbe_get_reg_length(dev))) {
7456                 regs->version = hw->mac.type << 24 | hw->revision_id << 16 |
7457                         hw->device_id;
7458                 while ((reg_group = reg_set[g_ind++]))
7459                         count += ixgbe_read_regs_group(dev, &data[count],
7460                                 reg_group);
7461                 return 0;
7462         }
7463
7464         return -ENOTSUP;
7465 }
7466
7467 static int
7468 ixgbevf_get_regs(struct rte_eth_dev *dev,
7469                 struct rte_dev_reg_info *regs)
7470 {
7471         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7472         uint32_t *data = regs->data;
7473         int g_ind = 0;
7474         int count = 0;
7475         const struct reg_info *reg_group;
7476
7477         if (data == NULL) {
7478                 regs->length = ixgbevf_get_reg_length(dev);
7479                 regs->width = sizeof(uint32_t);
7480                 return 0;
7481         }
7482
7483         /* Support only full register dump */
7484         if ((regs->length == 0) ||
7485             (regs->length == (uint32_t)ixgbevf_get_reg_length(dev))) {
7486                 regs->version = hw->mac.type << 24 | hw->revision_id << 16 |
7487                         hw->device_id;
7488                 while ((reg_group = ixgbevf_regs[g_ind++]))
7489                         count += ixgbe_read_regs_group(dev, &data[count],
7490                                                       reg_group);
7491                 return 0;
7492         }
7493
7494         return -ENOTSUP;
7495 }
7496
7497 static int
7498 ixgbe_get_eeprom_length(struct rte_eth_dev *dev)
7499 {
7500         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7501
7502         /* Return unit is byte count */
7503         return hw->eeprom.word_size * 2;
7504 }
7505
7506 static int
7507 ixgbe_get_eeprom(struct rte_eth_dev *dev,
7508                 struct rte_dev_eeprom_info *in_eeprom)
7509 {
7510         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7511         struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
7512         uint16_t *data = in_eeprom->data;
7513         int first, length;
7514
7515         first = in_eeprom->offset >> 1;
7516         length = in_eeprom->length >> 1;
7517         if ((first > hw->eeprom.word_size) ||
7518             ((first + length) > hw->eeprom.word_size))
7519                 return -EINVAL;
7520
7521         in_eeprom->magic = hw->vendor_id | (hw->device_id << 16);
7522
7523         return eeprom->ops.read_buffer(hw, first, length, data);
7524 }
7525
7526 static int
7527 ixgbe_set_eeprom(struct rte_eth_dev *dev,
7528                 struct rte_dev_eeprom_info *in_eeprom)
7529 {
7530         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7531         struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
7532         uint16_t *data = in_eeprom->data;
7533         int first, length;
7534
7535         first = in_eeprom->offset >> 1;
7536         length = in_eeprom->length >> 1;
7537         if ((first > hw->eeprom.word_size) ||
7538             ((first + length) > hw->eeprom.word_size))
7539                 return -EINVAL;
7540
7541         in_eeprom->magic = hw->vendor_id | (hw->device_id << 16);
7542
7543         return eeprom->ops.write_buffer(hw,  first, length, data);
7544 }
7545
7546 static int
7547 ixgbe_get_module_info(struct rte_eth_dev *dev,
7548                       struct rte_eth_dev_module_info *modinfo)
7549 {
7550         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7551         uint32_t status;
7552         uint8_t sff8472_rev, addr_mode;
7553         bool page_swap = false;
7554
7555         /* Check whether we support SFF-8472 or not */
7556         status = hw->phy.ops.read_i2c_eeprom(hw,
7557                                              IXGBE_SFF_SFF_8472_COMP,
7558                                              &sff8472_rev);
7559         if (status != 0)
7560                 return -EIO;
7561
7562         /* addressing mode is not supported */
7563         status = hw->phy.ops.read_i2c_eeprom(hw,
7564                                              IXGBE_SFF_SFF_8472_SWAP,
7565                                              &addr_mode);
7566         if (status != 0)
7567                 return -EIO;
7568
7569         if (addr_mode & IXGBE_SFF_ADDRESSING_MODE) {
7570                 PMD_DRV_LOG(ERR,
7571                             "Address change required to access page 0xA2, "
7572                             "but not supported. Please report the module "
7573                             "type to the driver maintainers.");
7574                 page_swap = true;
7575         }
7576
7577         if (sff8472_rev == IXGBE_SFF_SFF_8472_UNSUP || page_swap) {
7578                 /* We have a SFP, but it does not support SFF-8472 */
7579                 modinfo->type = RTE_ETH_MODULE_SFF_8079;
7580                 modinfo->eeprom_len = RTE_ETH_MODULE_SFF_8079_LEN;
7581         } else {
7582                 /* We have a SFP which supports a revision of SFF-8472. */
7583                 modinfo->type = RTE_ETH_MODULE_SFF_8472;
7584                 modinfo->eeprom_len = RTE_ETH_MODULE_SFF_8472_LEN;
7585         }
7586
7587         return 0;
7588 }
7589
7590 static int
7591 ixgbe_get_module_eeprom(struct rte_eth_dev *dev,
7592                         struct rte_dev_eeprom_info *info)
7593 {
7594         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7595         uint32_t status = IXGBE_ERR_PHY_ADDR_INVALID;
7596         uint8_t databyte = 0xFF;
7597         uint8_t *data = info->data;
7598         uint32_t i = 0;
7599
7600         if (info->length == 0)
7601                 return -EINVAL;
7602
7603         for (i = info->offset; i < info->offset + info->length; i++) {
7604                 if (i < RTE_ETH_MODULE_SFF_8079_LEN)
7605                         status = hw->phy.ops.read_i2c_eeprom(hw, i, &databyte);
7606                 else
7607                         status = hw->phy.ops.read_i2c_sff8472(hw, i, &databyte);
7608
7609                 if (status != 0)
7610                         return -EIO;
7611
7612                 data[i - info->offset] = databyte;
7613         }
7614
7615         return 0;
7616 }
7617
7618 uint16_t
7619 ixgbe_reta_size_get(enum ixgbe_mac_type mac_type) {
7620         switch (mac_type) {
7621         case ixgbe_mac_X550:
7622         case ixgbe_mac_X550EM_x:
7623         case ixgbe_mac_X550EM_a:
7624                 return ETH_RSS_RETA_SIZE_512;
7625         case ixgbe_mac_X550_vf:
7626         case ixgbe_mac_X550EM_x_vf:
7627         case ixgbe_mac_X550EM_a_vf:
7628                 return ETH_RSS_RETA_SIZE_64;
7629         case ixgbe_mac_X540_vf:
7630         case ixgbe_mac_82599_vf:
7631                 return 0;
7632         default:
7633                 return ETH_RSS_RETA_SIZE_128;
7634         }
7635 }
7636
7637 uint32_t
7638 ixgbe_reta_reg_get(enum ixgbe_mac_type mac_type, uint16_t reta_idx) {
7639         switch (mac_type) {
7640         case ixgbe_mac_X550:
7641         case ixgbe_mac_X550EM_x:
7642         case ixgbe_mac_X550EM_a:
7643                 if (reta_idx < ETH_RSS_RETA_SIZE_128)
7644                         return IXGBE_RETA(reta_idx >> 2);
7645                 else
7646                         return IXGBE_ERETA((reta_idx - ETH_RSS_RETA_SIZE_128) >> 2);
7647         case ixgbe_mac_X550_vf:
7648         case ixgbe_mac_X550EM_x_vf:
7649         case ixgbe_mac_X550EM_a_vf:
7650                 return IXGBE_VFRETA(reta_idx >> 2);
7651         default:
7652                 return IXGBE_RETA(reta_idx >> 2);
7653         }
7654 }
7655
7656 uint32_t
7657 ixgbe_mrqc_reg_get(enum ixgbe_mac_type mac_type) {
7658         switch (mac_type) {
7659         case ixgbe_mac_X550_vf:
7660         case ixgbe_mac_X550EM_x_vf:
7661         case ixgbe_mac_X550EM_a_vf:
7662                 return IXGBE_VFMRQC;
7663         default:
7664                 return IXGBE_MRQC;
7665         }
7666 }
7667
7668 uint32_t
7669 ixgbe_rssrk_reg_get(enum ixgbe_mac_type mac_type, uint8_t i) {
7670         switch (mac_type) {
7671         case ixgbe_mac_X550_vf:
7672         case ixgbe_mac_X550EM_x_vf:
7673         case ixgbe_mac_X550EM_a_vf:
7674                 return IXGBE_VFRSSRK(i);
7675         default:
7676                 return IXGBE_RSSRK(i);
7677         }
7678 }
7679
7680 bool
7681 ixgbe_rss_update_sp(enum ixgbe_mac_type mac_type) {
7682         switch (mac_type) {
7683         case ixgbe_mac_82599_vf:
7684         case ixgbe_mac_X540_vf:
7685                 return 0;
7686         default:
7687                 return 1;
7688         }
7689 }
7690
7691 static int
7692 ixgbe_dev_get_dcb_info(struct rte_eth_dev *dev,
7693                         struct rte_eth_dcb_info *dcb_info)
7694 {
7695         struct ixgbe_dcb_config *dcb_config =
7696                         IXGBE_DEV_PRIVATE_TO_DCB_CFG(dev->data->dev_private);
7697         struct ixgbe_dcb_tc_config *tc;
7698         struct rte_eth_dcb_tc_queue_mapping *tc_queue;
7699         uint8_t nb_tcs;
7700         uint8_t i, j;
7701
7702         if (dev->data->dev_conf.rxmode.mq_mode & ETH_MQ_RX_DCB_FLAG)
7703                 dcb_info->nb_tcs = dcb_config->num_tcs.pg_tcs;
7704         else
7705                 dcb_info->nb_tcs = 1;
7706
7707         tc_queue = &dcb_info->tc_queue;
7708         nb_tcs = dcb_info->nb_tcs;
7709
7710         if (dcb_config->vt_mode) { /* vt is enabled*/
7711                 struct rte_eth_vmdq_dcb_conf *vmdq_rx_conf =
7712                                 &dev->data->dev_conf.rx_adv_conf.vmdq_dcb_conf;
7713                 for (i = 0; i < ETH_DCB_NUM_USER_PRIORITIES; i++)
7714                         dcb_info->prio_tc[i] = vmdq_rx_conf->dcb_tc[i];
7715                 if (RTE_ETH_DEV_SRIOV(dev).active > 0) {
7716                         for (j = 0; j < nb_tcs; j++) {
7717                                 tc_queue->tc_rxq[0][j].base = j;
7718                                 tc_queue->tc_rxq[0][j].nb_queue = 1;
7719                                 tc_queue->tc_txq[0][j].base = j;
7720                                 tc_queue->tc_txq[0][j].nb_queue = 1;
7721                         }
7722                 } else {
7723                         for (i = 0; i < vmdq_rx_conf->nb_queue_pools; i++) {
7724                                 for (j = 0; j < nb_tcs; j++) {
7725                                         tc_queue->tc_rxq[i][j].base =
7726                                                 i * nb_tcs + j;
7727                                         tc_queue->tc_rxq[i][j].nb_queue = 1;
7728                                         tc_queue->tc_txq[i][j].base =
7729                                                 i * nb_tcs + j;
7730                                         tc_queue->tc_txq[i][j].nb_queue = 1;
7731                                 }
7732                         }
7733                 }
7734         } else { /* vt is disabled*/
7735                 struct rte_eth_dcb_rx_conf *rx_conf =
7736                                 &dev->data->dev_conf.rx_adv_conf.dcb_rx_conf;
7737                 for (i = 0; i < ETH_DCB_NUM_USER_PRIORITIES; i++)
7738                         dcb_info->prio_tc[i] = rx_conf->dcb_tc[i];
7739                 if (dcb_info->nb_tcs == ETH_4_TCS) {
7740                         for (i = 0; i < dcb_info->nb_tcs; i++) {
7741                                 dcb_info->tc_queue.tc_rxq[0][i].base = i * 32;
7742                                 dcb_info->tc_queue.tc_rxq[0][i].nb_queue = 16;
7743                         }
7744                         dcb_info->tc_queue.tc_txq[0][0].base = 0;
7745                         dcb_info->tc_queue.tc_txq[0][1].base = 64;
7746                         dcb_info->tc_queue.tc_txq[0][2].base = 96;
7747                         dcb_info->tc_queue.tc_txq[0][3].base = 112;
7748                         dcb_info->tc_queue.tc_txq[0][0].nb_queue = 64;
7749                         dcb_info->tc_queue.tc_txq[0][1].nb_queue = 32;
7750                         dcb_info->tc_queue.tc_txq[0][2].nb_queue = 16;
7751                         dcb_info->tc_queue.tc_txq[0][3].nb_queue = 16;
7752                 } else if (dcb_info->nb_tcs == ETH_8_TCS) {
7753                         for (i = 0; i < dcb_info->nb_tcs; i++) {
7754                                 dcb_info->tc_queue.tc_rxq[0][i].base = i * 16;
7755                                 dcb_info->tc_queue.tc_rxq[0][i].nb_queue = 16;
7756                         }
7757                         dcb_info->tc_queue.tc_txq[0][0].base = 0;
7758                         dcb_info->tc_queue.tc_txq[0][1].base = 32;
7759                         dcb_info->tc_queue.tc_txq[0][2].base = 64;
7760                         dcb_info->tc_queue.tc_txq[0][3].base = 80;
7761                         dcb_info->tc_queue.tc_txq[0][4].base = 96;
7762                         dcb_info->tc_queue.tc_txq[0][5].base = 104;
7763                         dcb_info->tc_queue.tc_txq[0][6].base = 112;
7764                         dcb_info->tc_queue.tc_txq[0][7].base = 120;
7765                         dcb_info->tc_queue.tc_txq[0][0].nb_queue = 32;
7766                         dcb_info->tc_queue.tc_txq[0][1].nb_queue = 32;
7767                         dcb_info->tc_queue.tc_txq[0][2].nb_queue = 16;
7768                         dcb_info->tc_queue.tc_txq[0][3].nb_queue = 16;
7769                         dcb_info->tc_queue.tc_txq[0][4].nb_queue = 8;
7770                         dcb_info->tc_queue.tc_txq[0][5].nb_queue = 8;
7771                         dcb_info->tc_queue.tc_txq[0][6].nb_queue = 8;
7772                         dcb_info->tc_queue.tc_txq[0][7].nb_queue = 8;
7773                 }
7774         }
7775         for (i = 0; i < dcb_info->nb_tcs; i++) {
7776                 tc = &dcb_config->tc_config[i];
7777                 dcb_info->tc_bws[i] = tc->path[IXGBE_DCB_TX_CONFIG].bwg_percent;
7778         }
7779         return 0;
7780 }
7781
7782 /* Update e-tag ether type */
7783 static int
7784 ixgbe_update_e_tag_eth_type(struct ixgbe_hw *hw,
7785                             uint16_t ether_type)
7786 {
7787         uint32_t etag_etype;
7788
7789         if (hw->mac.type != ixgbe_mac_X550 &&
7790             hw->mac.type != ixgbe_mac_X550EM_x &&
7791             hw->mac.type != ixgbe_mac_X550EM_a) {
7792                 return -ENOTSUP;
7793         }
7794
7795         etag_etype = IXGBE_READ_REG(hw, IXGBE_ETAG_ETYPE);
7796         etag_etype &= ~IXGBE_ETAG_ETYPE_MASK;
7797         etag_etype |= ether_type;
7798         IXGBE_WRITE_REG(hw, IXGBE_ETAG_ETYPE, etag_etype);
7799         IXGBE_WRITE_FLUSH(hw);
7800
7801         return 0;
7802 }
7803
7804 /* Config l2 tunnel ether type */
7805 static int
7806 ixgbe_dev_l2_tunnel_eth_type_conf(struct rte_eth_dev *dev,
7807                                   struct rte_eth_l2_tunnel_conf *l2_tunnel)
7808 {
7809         int ret = 0;
7810         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7811         struct ixgbe_l2_tn_info *l2_tn_info =
7812                 IXGBE_DEV_PRIVATE_TO_L2_TN_INFO(dev->data->dev_private);
7813
7814         if (l2_tunnel == NULL)
7815                 return -EINVAL;
7816
7817         switch (l2_tunnel->l2_tunnel_type) {
7818         case RTE_L2_TUNNEL_TYPE_E_TAG:
7819                 l2_tn_info->e_tag_ether_type = l2_tunnel->ether_type;
7820                 ret = ixgbe_update_e_tag_eth_type(hw, l2_tunnel->ether_type);
7821                 break;
7822         default:
7823                 PMD_DRV_LOG(ERR, "Invalid tunnel type");
7824                 ret = -EINVAL;
7825                 break;
7826         }
7827
7828         return ret;
7829 }
7830
7831 /* Enable e-tag tunnel */
7832 static int
7833 ixgbe_e_tag_enable(struct ixgbe_hw *hw)
7834 {
7835         uint32_t etag_etype;
7836
7837         if (hw->mac.type != ixgbe_mac_X550 &&
7838             hw->mac.type != ixgbe_mac_X550EM_x &&
7839             hw->mac.type != ixgbe_mac_X550EM_a) {
7840                 return -ENOTSUP;
7841         }
7842
7843         etag_etype = IXGBE_READ_REG(hw, IXGBE_ETAG_ETYPE);
7844         etag_etype |= IXGBE_ETAG_ETYPE_VALID;
7845         IXGBE_WRITE_REG(hw, IXGBE_ETAG_ETYPE, etag_etype);
7846         IXGBE_WRITE_FLUSH(hw);
7847
7848         return 0;
7849 }
7850
7851 /* Enable l2 tunnel */
7852 static int
7853 ixgbe_dev_l2_tunnel_enable(struct rte_eth_dev *dev,
7854                            enum rte_eth_tunnel_type l2_tunnel_type)
7855 {
7856         int ret = 0;
7857         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7858         struct ixgbe_l2_tn_info *l2_tn_info =
7859                 IXGBE_DEV_PRIVATE_TO_L2_TN_INFO(dev->data->dev_private);
7860
7861         switch (l2_tunnel_type) {
7862         case RTE_L2_TUNNEL_TYPE_E_TAG:
7863                 l2_tn_info->e_tag_en = TRUE;
7864                 ret = ixgbe_e_tag_enable(hw);
7865                 break;
7866         default:
7867                 PMD_DRV_LOG(ERR, "Invalid tunnel type");
7868                 ret = -EINVAL;
7869                 break;
7870         }
7871
7872         return ret;
7873 }
7874
7875 /* Disable e-tag tunnel */
7876 static int
7877 ixgbe_e_tag_disable(struct ixgbe_hw *hw)
7878 {
7879         uint32_t etag_etype;
7880
7881         if (hw->mac.type != ixgbe_mac_X550 &&
7882             hw->mac.type != ixgbe_mac_X550EM_x &&
7883             hw->mac.type != ixgbe_mac_X550EM_a) {
7884                 return -ENOTSUP;
7885         }
7886
7887         etag_etype = IXGBE_READ_REG(hw, IXGBE_ETAG_ETYPE);
7888         etag_etype &= ~IXGBE_ETAG_ETYPE_VALID;
7889         IXGBE_WRITE_REG(hw, IXGBE_ETAG_ETYPE, etag_etype);
7890         IXGBE_WRITE_FLUSH(hw);
7891
7892         return 0;
7893 }
7894
7895 /* Disable l2 tunnel */
7896 static int
7897 ixgbe_dev_l2_tunnel_disable(struct rte_eth_dev *dev,
7898                             enum rte_eth_tunnel_type l2_tunnel_type)
7899 {
7900         int ret = 0;
7901         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7902         struct ixgbe_l2_tn_info *l2_tn_info =
7903                 IXGBE_DEV_PRIVATE_TO_L2_TN_INFO(dev->data->dev_private);
7904
7905         switch (l2_tunnel_type) {
7906         case RTE_L2_TUNNEL_TYPE_E_TAG:
7907                 l2_tn_info->e_tag_en = FALSE;
7908                 ret = ixgbe_e_tag_disable(hw);
7909                 break;
7910         default:
7911                 PMD_DRV_LOG(ERR, "Invalid tunnel type");
7912                 ret = -EINVAL;
7913                 break;
7914         }
7915
7916         return ret;
7917 }
7918
7919 static int
7920 ixgbe_e_tag_filter_del(struct rte_eth_dev *dev,
7921                        struct rte_eth_l2_tunnel_conf *l2_tunnel)
7922 {
7923         int ret = 0;
7924         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7925         uint32_t i, rar_entries;
7926         uint32_t rar_low, rar_high;
7927
7928         if (hw->mac.type != ixgbe_mac_X550 &&
7929             hw->mac.type != ixgbe_mac_X550EM_x &&
7930             hw->mac.type != ixgbe_mac_X550EM_a) {
7931                 return -ENOTSUP;
7932         }
7933
7934         rar_entries = ixgbe_get_num_rx_addrs(hw);
7935
7936         for (i = 1; i < rar_entries; i++) {
7937                 rar_high = IXGBE_READ_REG(hw, IXGBE_RAH(i));
7938                 rar_low  = IXGBE_READ_REG(hw, IXGBE_RAL(i));
7939                 if ((rar_high & IXGBE_RAH_AV) &&
7940                     (rar_high & IXGBE_RAH_ADTYPE) &&
7941                     ((rar_low & IXGBE_RAL_ETAG_FILTER_MASK) ==
7942                      l2_tunnel->tunnel_id)) {
7943                         IXGBE_WRITE_REG(hw, IXGBE_RAL(i), 0);
7944                         IXGBE_WRITE_REG(hw, IXGBE_RAH(i), 0);
7945
7946                         ixgbe_clear_vmdq(hw, i, IXGBE_CLEAR_VMDQ_ALL);
7947
7948                         return ret;
7949                 }
7950         }
7951
7952         return ret;
7953 }
7954
7955 static int
7956 ixgbe_e_tag_filter_add(struct rte_eth_dev *dev,
7957                        struct rte_eth_l2_tunnel_conf *l2_tunnel)
7958 {
7959         int ret = 0;
7960         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7961         uint32_t i, rar_entries;
7962         uint32_t rar_low, rar_high;
7963
7964         if (hw->mac.type != ixgbe_mac_X550 &&
7965             hw->mac.type != ixgbe_mac_X550EM_x &&
7966             hw->mac.type != ixgbe_mac_X550EM_a) {
7967                 return -ENOTSUP;
7968         }
7969
7970         /* One entry for one tunnel. Try to remove potential existing entry. */
7971         ixgbe_e_tag_filter_del(dev, l2_tunnel);
7972
7973         rar_entries = ixgbe_get_num_rx_addrs(hw);
7974
7975         for (i = 1; i < rar_entries; i++) {
7976                 rar_high = IXGBE_READ_REG(hw, IXGBE_RAH(i));
7977                 if (rar_high & IXGBE_RAH_AV) {
7978                         continue;
7979                 } else {
7980                         ixgbe_set_vmdq(hw, i, l2_tunnel->pool);
7981                         rar_high = IXGBE_RAH_AV | IXGBE_RAH_ADTYPE;
7982                         rar_low = l2_tunnel->tunnel_id;
7983
7984                         IXGBE_WRITE_REG(hw, IXGBE_RAL(i), rar_low);
7985                         IXGBE_WRITE_REG(hw, IXGBE_RAH(i), rar_high);
7986
7987                         return ret;
7988                 }
7989         }
7990
7991         PMD_INIT_LOG(NOTICE, "The table of E-tag forwarding rule is full."
7992                      " Please remove a rule before adding a new one.");
7993         return -EINVAL;
7994 }
7995
7996 static inline struct ixgbe_l2_tn_filter *
7997 ixgbe_l2_tn_filter_lookup(struct ixgbe_l2_tn_info *l2_tn_info,
7998                           struct ixgbe_l2_tn_key *key)
7999 {
8000         int ret;
8001
8002         ret = rte_hash_lookup(l2_tn_info->hash_handle, (const void *)key);
8003         if (ret < 0)
8004                 return NULL;
8005
8006         return l2_tn_info->hash_map[ret];
8007 }
8008
8009 static inline int
8010 ixgbe_insert_l2_tn_filter(struct ixgbe_l2_tn_info *l2_tn_info,
8011                           struct ixgbe_l2_tn_filter *l2_tn_filter)
8012 {
8013         int ret;
8014
8015         ret = rte_hash_add_key(l2_tn_info->hash_handle,
8016                                &l2_tn_filter->key);
8017
8018         if (ret < 0) {
8019                 PMD_DRV_LOG(ERR,
8020                             "Failed to insert L2 tunnel filter"
8021                             " to hash table %d!",
8022                             ret);
8023                 return ret;
8024         }
8025
8026         l2_tn_info->hash_map[ret] = l2_tn_filter;
8027
8028         TAILQ_INSERT_TAIL(&l2_tn_info->l2_tn_list, l2_tn_filter, entries);
8029
8030         return 0;
8031 }
8032
8033 static inline int
8034 ixgbe_remove_l2_tn_filter(struct ixgbe_l2_tn_info *l2_tn_info,
8035                           struct ixgbe_l2_tn_key *key)
8036 {
8037         int ret;
8038         struct ixgbe_l2_tn_filter *l2_tn_filter;
8039
8040         ret = rte_hash_del_key(l2_tn_info->hash_handle, key);
8041
8042         if (ret < 0) {
8043                 PMD_DRV_LOG(ERR,
8044                             "No such L2 tunnel filter to delete %d!",
8045                             ret);
8046                 return ret;
8047         }
8048
8049         l2_tn_filter = l2_tn_info->hash_map[ret];
8050         l2_tn_info->hash_map[ret] = NULL;
8051
8052         TAILQ_REMOVE(&l2_tn_info->l2_tn_list, l2_tn_filter, entries);
8053         rte_free(l2_tn_filter);
8054
8055         return 0;
8056 }
8057
8058 /* Add l2 tunnel filter */
8059 int
8060 ixgbe_dev_l2_tunnel_filter_add(struct rte_eth_dev *dev,
8061                                struct rte_eth_l2_tunnel_conf *l2_tunnel,
8062                                bool restore)
8063 {
8064         int ret;
8065         struct ixgbe_l2_tn_info *l2_tn_info =
8066                 IXGBE_DEV_PRIVATE_TO_L2_TN_INFO(dev->data->dev_private);
8067         struct ixgbe_l2_tn_key key;
8068         struct ixgbe_l2_tn_filter *node;
8069
8070         if (!restore) {
8071                 key.l2_tn_type = l2_tunnel->l2_tunnel_type;
8072                 key.tn_id = l2_tunnel->tunnel_id;
8073
8074                 node = ixgbe_l2_tn_filter_lookup(l2_tn_info, &key);
8075
8076                 if (node) {
8077                         PMD_DRV_LOG(ERR,
8078                                     "The L2 tunnel filter already exists!");
8079                         return -EINVAL;
8080                 }
8081
8082                 node = rte_zmalloc("ixgbe_l2_tn",
8083                                    sizeof(struct ixgbe_l2_tn_filter),
8084                                    0);
8085                 if (!node)
8086                         return -ENOMEM;
8087
8088                 rte_memcpy(&node->key,
8089                                  &key,
8090                                  sizeof(struct ixgbe_l2_tn_key));
8091                 node->pool = l2_tunnel->pool;
8092                 ret = ixgbe_insert_l2_tn_filter(l2_tn_info, node);
8093                 if (ret < 0) {
8094                         rte_free(node);
8095                         return ret;
8096                 }
8097         }
8098
8099         switch (l2_tunnel->l2_tunnel_type) {
8100         case RTE_L2_TUNNEL_TYPE_E_TAG:
8101                 ret = ixgbe_e_tag_filter_add(dev, l2_tunnel);
8102                 break;
8103         default:
8104                 PMD_DRV_LOG(ERR, "Invalid tunnel type");
8105                 ret = -EINVAL;
8106                 break;
8107         }
8108
8109         if ((!restore) && (ret < 0))
8110                 (void)ixgbe_remove_l2_tn_filter(l2_tn_info, &key);
8111
8112         return ret;
8113 }
8114
8115 /* Delete l2 tunnel filter */
8116 int
8117 ixgbe_dev_l2_tunnel_filter_del(struct rte_eth_dev *dev,
8118                                struct rte_eth_l2_tunnel_conf *l2_tunnel)
8119 {
8120         int ret;
8121         struct ixgbe_l2_tn_info *l2_tn_info =
8122                 IXGBE_DEV_PRIVATE_TO_L2_TN_INFO(dev->data->dev_private);
8123         struct ixgbe_l2_tn_key key;
8124
8125         key.l2_tn_type = l2_tunnel->l2_tunnel_type;
8126         key.tn_id = l2_tunnel->tunnel_id;
8127         ret = ixgbe_remove_l2_tn_filter(l2_tn_info, &key);
8128         if (ret < 0)
8129                 return ret;
8130
8131         switch (l2_tunnel->l2_tunnel_type) {
8132         case RTE_L2_TUNNEL_TYPE_E_TAG:
8133                 ret = ixgbe_e_tag_filter_del(dev, l2_tunnel);
8134                 break;
8135         default:
8136                 PMD_DRV_LOG(ERR, "Invalid tunnel type");
8137                 ret = -EINVAL;
8138                 break;
8139         }
8140
8141         return ret;
8142 }
8143
8144 /**
8145  * ixgbe_dev_l2_tunnel_filter_handle - Handle operations for l2 tunnel filter.
8146  * @dev: pointer to rte_eth_dev structure
8147  * @filter_op:operation will be taken.
8148  * @arg: a pointer to specific structure corresponding to the filter_op
8149  */
8150 static int
8151 ixgbe_dev_l2_tunnel_filter_handle(struct rte_eth_dev *dev,
8152                                   enum rte_filter_op filter_op,
8153                                   void *arg)
8154 {
8155         int ret;
8156
8157         if (filter_op == RTE_ETH_FILTER_NOP)
8158                 return 0;
8159
8160         if (arg == NULL) {
8161                 PMD_DRV_LOG(ERR, "arg shouldn't be NULL for operation %u.",
8162                             filter_op);
8163                 return -EINVAL;
8164         }
8165
8166         switch (filter_op) {
8167         case RTE_ETH_FILTER_ADD:
8168                 ret = ixgbe_dev_l2_tunnel_filter_add
8169                         (dev,
8170                          (struct rte_eth_l2_tunnel_conf *)arg,
8171                          FALSE);
8172                 break;
8173         case RTE_ETH_FILTER_DELETE:
8174                 ret = ixgbe_dev_l2_tunnel_filter_del
8175                         (dev,
8176                          (struct rte_eth_l2_tunnel_conf *)arg);
8177                 break;
8178         default:
8179                 PMD_DRV_LOG(ERR, "unsupported operation %u.", filter_op);
8180                 ret = -EINVAL;
8181                 break;
8182         }
8183         return ret;
8184 }
8185
8186 static int
8187 ixgbe_e_tag_forwarding_en_dis(struct rte_eth_dev *dev, bool en)
8188 {
8189         int ret = 0;
8190         uint32_t ctrl;
8191         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8192
8193         if (hw->mac.type != ixgbe_mac_X550 &&
8194             hw->mac.type != ixgbe_mac_X550EM_x &&
8195             hw->mac.type != ixgbe_mac_X550EM_a) {
8196                 return -ENOTSUP;
8197         }
8198
8199         ctrl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
8200         ctrl &= ~IXGBE_VT_CTL_POOLING_MODE_MASK;
8201         if (en)
8202                 ctrl |= IXGBE_VT_CTL_POOLING_MODE_ETAG;
8203         IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, ctrl);
8204
8205         return ret;
8206 }
8207
8208 /* Enable l2 tunnel forwarding */
8209 static int
8210 ixgbe_dev_l2_tunnel_forwarding_enable
8211         (struct rte_eth_dev *dev,
8212          enum rte_eth_tunnel_type l2_tunnel_type)
8213 {
8214         struct ixgbe_l2_tn_info *l2_tn_info =
8215                 IXGBE_DEV_PRIVATE_TO_L2_TN_INFO(dev->data->dev_private);
8216         int ret = 0;
8217
8218         switch (l2_tunnel_type) {
8219         case RTE_L2_TUNNEL_TYPE_E_TAG:
8220                 l2_tn_info->e_tag_fwd_en = TRUE;
8221                 ret = ixgbe_e_tag_forwarding_en_dis(dev, 1);
8222                 break;
8223         default:
8224                 PMD_DRV_LOG(ERR, "Invalid tunnel type");
8225                 ret = -EINVAL;
8226                 break;
8227         }
8228
8229         return ret;
8230 }
8231
8232 /* Disable l2 tunnel forwarding */
8233 static int
8234 ixgbe_dev_l2_tunnel_forwarding_disable
8235         (struct rte_eth_dev *dev,
8236          enum rte_eth_tunnel_type l2_tunnel_type)
8237 {
8238         struct ixgbe_l2_tn_info *l2_tn_info =
8239                 IXGBE_DEV_PRIVATE_TO_L2_TN_INFO(dev->data->dev_private);
8240         int ret = 0;
8241
8242         switch (l2_tunnel_type) {
8243         case RTE_L2_TUNNEL_TYPE_E_TAG:
8244                 l2_tn_info->e_tag_fwd_en = FALSE;
8245                 ret = ixgbe_e_tag_forwarding_en_dis(dev, 0);
8246                 break;
8247         default:
8248                 PMD_DRV_LOG(ERR, "Invalid tunnel type");
8249                 ret = -EINVAL;
8250                 break;
8251         }
8252
8253         return ret;
8254 }
8255
8256 static int
8257 ixgbe_e_tag_insertion_en_dis(struct rte_eth_dev *dev,
8258                              struct rte_eth_l2_tunnel_conf *l2_tunnel,
8259                              bool en)
8260 {
8261         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
8262         int ret = 0;
8263         uint32_t vmtir, vmvir;
8264         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8265
8266         if (l2_tunnel->vf_id >= pci_dev->max_vfs) {
8267                 PMD_DRV_LOG(ERR,
8268                             "VF id %u should be less than %u",
8269                             l2_tunnel->vf_id,
8270                             pci_dev->max_vfs);
8271                 return -EINVAL;
8272         }
8273
8274         if (hw->mac.type != ixgbe_mac_X550 &&
8275             hw->mac.type != ixgbe_mac_X550EM_x &&
8276             hw->mac.type != ixgbe_mac_X550EM_a) {
8277                 return -ENOTSUP;
8278         }
8279
8280         if (en)
8281                 vmtir = l2_tunnel->tunnel_id;
8282         else
8283                 vmtir = 0;
8284
8285         IXGBE_WRITE_REG(hw, IXGBE_VMTIR(l2_tunnel->vf_id), vmtir);
8286
8287         vmvir = IXGBE_READ_REG(hw, IXGBE_VMVIR(l2_tunnel->vf_id));
8288         vmvir &= ~IXGBE_VMVIR_TAGA_MASK;
8289         if (en)
8290                 vmvir |= IXGBE_VMVIR_TAGA_ETAG_INSERT;
8291         IXGBE_WRITE_REG(hw, IXGBE_VMVIR(l2_tunnel->vf_id), vmvir);
8292
8293         return ret;
8294 }
8295
8296 /* Enable l2 tunnel tag insertion */
8297 static int
8298 ixgbe_dev_l2_tunnel_insertion_enable(struct rte_eth_dev *dev,
8299                                      struct rte_eth_l2_tunnel_conf *l2_tunnel)
8300 {
8301         int ret = 0;
8302
8303         switch (l2_tunnel->l2_tunnel_type) {
8304         case RTE_L2_TUNNEL_TYPE_E_TAG:
8305                 ret = ixgbe_e_tag_insertion_en_dis(dev, l2_tunnel, 1);
8306                 break;
8307         default:
8308                 PMD_DRV_LOG(ERR, "Invalid tunnel type");
8309                 ret = -EINVAL;
8310                 break;
8311         }
8312
8313         return ret;
8314 }
8315
8316 /* Disable l2 tunnel tag insertion */
8317 static int
8318 ixgbe_dev_l2_tunnel_insertion_disable
8319         (struct rte_eth_dev *dev,
8320          struct rte_eth_l2_tunnel_conf *l2_tunnel)
8321 {
8322         int ret = 0;
8323
8324         switch (l2_tunnel->l2_tunnel_type) {
8325         case RTE_L2_TUNNEL_TYPE_E_TAG:
8326                 ret = ixgbe_e_tag_insertion_en_dis(dev, l2_tunnel, 0);
8327                 break;
8328         default:
8329                 PMD_DRV_LOG(ERR, "Invalid tunnel type");
8330                 ret = -EINVAL;
8331                 break;
8332         }
8333
8334         return ret;
8335 }
8336
8337 static int
8338 ixgbe_e_tag_stripping_en_dis(struct rte_eth_dev *dev,
8339                              bool en)
8340 {
8341         int ret = 0;
8342         uint32_t qde;
8343         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8344
8345         if (hw->mac.type != ixgbe_mac_X550 &&
8346             hw->mac.type != ixgbe_mac_X550EM_x &&
8347             hw->mac.type != ixgbe_mac_X550EM_a) {
8348                 return -ENOTSUP;
8349         }
8350
8351         qde = IXGBE_READ_REG(hw, IXGBE_QDE);
8352         if (en)
8353                 qde |= IXGBE_QDE_STRIP_TAG;
8354         else
8355                 qde &= ~IXGBE_QDE_STRIP_TAG;
8356         qde &= ~IXGBE_QDE_READ;
8357         qde |= IXGBE_QDE_WRITE;
8358         IXGBE_WRITE_REG(hw, IXGBE_QDE, qde);
8359
8360         return ret;
8361 }
8362
8363 /* Enable l2 tunnel tag stripping */
8364 static int
8365 ixgbe_dev_l2_tunnel_stripping_enable
8366         (struct rte_eth_dev *dev,
8367          enum rte_eth_tunnel_type l2_tunnel_type)
8368 {
8369         int ret = 0;
8370
8371         switch (l2_tunnel_type) {
8372         case RTE_L2_TUNNEL_TYPE_E_TAG:
8373                 ret = ixgbe_e_tag_stripping_en_dis(dev, 1);
8374                 break;
8375         default:
8376                 PMD_DRV_LOG(ERR, "Invalid tunnel type");
8377                 ret = -EINVAL;
8378                 break;
8379         }
8380
8381         return ret;
8382 }
8383
8384 /* Disable l2 tunnel tag stripping */
8385 static int
8386 ixgbe_dev_l2_tunnel_stripping_disable
8387         (struct rte_eth_dev *dev,
8388          enum rte_eth_tunnel_type l2_tunnel_type)
8389 {
8390         int ret = 0;
8391
8392         switch (l2_tunnel_type) {
8393         case RTE_L2_TUNNEL_TYPE_E_TAG:
8394                 ret = ixgbe_e_tag_stripping_en_dis(dev, 0);
8395                 break;
8396         default:
8397                 PMD_DRV_LOG(ERR, "Invalid tunnel type");
8398                 ret = -EINVAL;
8399                 break;
8400         }
8401
8402         return ret;
8403 }
8404
8405 /* Enable/disable l2 tunnel offload functions */
8406 static int
8407 ixgbe_dev_l2_tunnel_offload_set
8408         (struct rte_eth_dev *dev,
8409          struct rte_eth_l2_tunnel_conf *l2_tunnel,
8410          uint32_t mask,
8411          uint8_t en)
8412 {
8413         int ret = 0;
8414
8415         if (l2_tunnel == NULL)
8416                 return -EINVAL;
8417
8418         ret = -EINVAL;
8419         if (mask & ETH_L2_TUNNEL_ENABLE_MASK) {
8420                 if (en)
8421                         ret = ixgbe_dev_l2_tunnel_enable(
8422                                 dev,
8423                                 l2_tunnel->l2_tunnel_type);
8424                 else
8425                         ret = ixgbe_dev_l2_tunnel_disable(
8426                                 dev,
8427                                 l2_tunnel->l2_tunnel_type);
8428         }
8429
8430         if (mask & ETH_L2_TUNNEL_INSERTION_MASK) {
8431                 if (en)
8432                         ret = ixgbe_dev_l2_tunnel_insertion_enable(
8433                                 dev,
8434                                 l2_tunnel);
8435                 else
8436                         ret = ixgbe_dev_l2_tunnel_insertion_disable(
8437                                 dev,
8438                                 l2_tunnel);
8439         }
8440
8441         if (mask & ETH_L2_TUNNEL_STRIPPING_MASK) {
8442                 if (en)
8443                         ret = ixgbe_dev_l2_tunnel_stripping_enable(
8444                                 dev,
8445                                 l2_tunnel->l2_tunnel_type);
8446                 else
8447                         ret = ixgbe_dev_l2_tunnel_stripping_disable(
8448                                 dev,
8449                                 l2_tunnel->l2_tunnel_type);
8450         }
8451
8452         if (mask & ETH_L2_TUNNEL_FORWARDING_MASK) {
8453                 if (en)
8454                         ret = ixgbe_dev_l2_tunnel_forwarding_enable(
8455                                 dev,
8456                                 l2_tunnel->l2_tunnel_type);
8457                 else
8458                         ret = ixgbe_dev_l2_tunnel_forwarding_disable(
8459                                 dev,
8460                                 l2_tunnel->l2_tunnel_type);
8461         }
8462
8463         return ret;
8464 }
8465
8466 static int
8467 ixgbe_update_vxlan_port(struct ixgbe_hw *hw,
8468                         uint16_t port)
8469 {
8470         IXGBE_WRITE_REG(hw, IXGBE_VXLANCTRL, port);
8471         IXGBE_WRITE_FLUSH(hw);
8472
8473         return 0;
8474 }
8475
8476 /* There's only one register for VxLAN UDP port.
8477  * So, we cannot add several ports. Will update it.
8478  */
8479 static int
8480 ixgbe_add_vxlan_port(struct ixgbe_hw *hw,
8481                      uint16_t port)
8482 {
8483         if (port == 0) {
8484                 PMD_DRV_LOG(ERR, "Add VxLAN port 0 is not allowed.");
8485                 return -EINVAL;
8486         }
8487
8488         return ixgbe_update_vxlan_port(hw, port);
8489 }
8490
8491 /* We cannot delete the VxLAN port. For there's a register for VxLAN
8492  * UDP port, it must have a value.
8493  * So, will reset it to the original value 0.
8494  */
8495 static int
8496 ixgbe_del_vxlan_port(struct ixgbe_hw *hw,
8497                      uint16_t port)
8498 {
8499         uint16_t cur_port;
8500
8501         cur_port = (uint16_t)IXGBE_READ_REG(hw, IXGBE_VXLANCTRL);
8502
8503         if (cur_port != port) {
8504                 PMD_DRV_LOG(ERR, "Port %u does not exist.", port);
8505                 return -EINVAL;
8506         }
8507
8508         return ixgbe_update_vxlan_port(hw, 0);
8509 }
8510
8511 /* Add UDP tunneling port */
8512 static int
8513 ixgbe_dev_udp_tunnel_port_add(struct rte_eth_dev *dev,
8514                               struct rte_eth_udp_tunnel *udp_tunnel)
8515 {
8516         int ret = 0;
8517         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8518
8519         if (hw->mac.type != ixgbe_mac_X550 &&
8520             hw->mac.type != ixgbe_mac_X550EM_x &&
8521             hw->mac.type != ixgbe_mac_X550EM_a) {
8522                 return -ENOTSUP;
8523         }
8524
8525         if (udp_tunnel == NULL)
8526                 return -EINVAL;
8527
8528         switch (udp_tunnel->prot_type) {
8529         case RTE_TUNNEL_TYPE_VXLAN:
8530                 ret = ixgbe_add_vxlan_port(hw, udp_tunnel->udp_port);
8531                 break;
8532
8533         case RTE_TUNNEL_TYPE_GENEVE:
8534         case RTE_TUNNEL_TYPE_TEREDO:
8535                 PMD_DRV_LOG(ERR, "Tunnel type is not supported now.");
8536                 ret = -EINVAL;
8537                 break;
8538
8539         default:
8540                 PMD_DRV_LOG(ERR, "Invalid tunnel type");
8541                 ret = -EINVAL;
8542                 break;
8543         }
8544
8545         return ret;
8546 }
8547
8548 /* Remove UDP tunneling port */
8549 static int
8550 ixgbe_dev_udp_tunnel_port_del(struct rte_eth_dev *dev,
8551                               struct rte_eth_udp_tunnel *udp_tunnel)
8552 {
8553         int ret = 0;
8554         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8555
8556         if (hw->mac.type != ixgbe_mac_X550 &&
8557             hw->mac.type != ixgbe_mac_X550EM_x &&
8558             hw->mac.type != ixgbe_mac_X550EM_a) {
8559                 return -ENOTSUP;
8560         }
8561
8562         if (udp_tunnel == NULL)
8563                 return -EINVAL;
8564
8565         switch (udp_tunnel->prot_type) {
8566         case RTE_TUNNEL_TYPE_VXLAN:
8567                 ret = ixgbe_del_vxlan_port(hw, udp_tunnel->udp_port);
8568                 break;
8569         case RTE_TUNNEL_TYPE_GENEVE:
8570         case RTE_TUNNEL_TYPE_TEREDO:
8571                 PMD_DRV_LOG(ERR, "Tunnel type is not supported now.");
8572                 ret = -EINVAL;
8573                 break;
8574         default:
8575                 PMD_DRV_LOG(ERR, "Invalid tunnel type");
8576                 ret = -EINVAL;
8577                 break;
8578         }
8579
8580         return ret;
8581 }
8582
8583 static int
8584 ixgbevf_dev_promiscuous_enable(struct rte_eth_dev *dev)
8585 {
8586         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8587         int ret;
8588
8589         switch (hw->mac.ops.update_xcast_mode(hw, IXGBEVF_XCAST_MODE_PROMISC)) {
8590         case IXGBE_SUCCESS:
8591                 ret = 0;
8592                 break;
8593         case IXGBE_ERR_FEATURE_NOT_SUPPORTED:
8594                 ret = -ENOTSUP;
8595                 break;
8596         default:
8597                 ret = -EAGAIN;
8598                 break;
8599         }
8600
8601         return ret;
8602 }
8603
8604 static int
8605 ixgbevf_dev_promiscuous_disable(struct rte_eth_dev *dev)
8606 {
8607         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8608         int ret;
8609
8610         switch (hw->mac.ops.update_xcast_mode(hw, IXGBEVF_XCAST_MODE_NONE)) {
8611         case IXGBE_SUCCESS:
8612                 ret = 0;
8613                 break;
8614         case IXGBE_ERR_FEATURE_NOT_SUPPORTED:
8615                 ret = -ENOTSUP;
8616                 break;
8617         default:
8618                 ret = -EAGAIN;
8619                 break;
8620         }
8621
8622         return ret;
8623 }
8624
8625 static int
8626 ixgbevf_dev_allmulticast_enable(struct rte_eth_dev *dev)
8627 {
8628         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8629         int ret;
8630         int mode = IXGBEVF_XCAST_MODE_ALLMULTI;
8631
8632         switch (hw->mac.ops.update_xcast_mode(hw, mode)) {
8633         case IXGBE_SUCCESS:
8634                 ret = 0;
8635                 break;
8636         case IXGBE_ERR_FEATURE_NOT_SUPPORTED:
8637                 ret = -ENOTSUP;
8638                 break;
8639         default:
8640                 ret = -EAGAIN;
8641                 break;
8642         }
8643
8644         return ret;
8645 }
8646
8647 static int
8648 ixgbevf_dev_allmulticast_disable(struct rte_eth_dev *dev)
8649 {
8650         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8651         int ret;
8652
8653         switch (hw->mac.ops.update_xcast_mode(hw, IXGBEVF_XCAST_MODE_MULTI)) {
8654         case IXGBE_SUCCESS:
8655                 ret = 0;
8656                 break;
8657         case IXGBE_ERR_FEATURE_NOT_SUPPORTED:
8658                 ret = -ENOTSUP;
8659                 break;
8660         default:
8661                 ret = -EAGAIN;
8662                 break;
8663         }
8664
8665         return ret;
8666 }
8667
8668 static void ixgbevf_mbx_process(struct rte_eth_dev *dev)
8669 {
8670         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8671         u32 in_msg = 0;
8672
8673         /* peek the message first */
8674         in_msg = IXGBE_READ_REG(hw, IXGBE_VFMBMEM);
8675
8676         /* PF reset VF event */
8677         if (in_msg == IXGBE_PF_CONTROL_MSG) {
8678                 /* dummy mbx read to ack pf */
8679                 if (ixgbe_read_mbx(hw, &in_msg, 1, 0))
8680                         return;
8681                 _rte_eth_dev_callback_process(dev, RTE_ETH_EVENT_INTR_RESET,
8682                                               NULL);
8683         }
8684 }
8685
8686 static int
8687 ixgbevf_dev_interrupt_get_status(struct rte_eth_dev *dev)
8688 {
8689         uint32_t eicr;
8690         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8691         struct ixgbe_interrupt *intr =
8692                 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
8693         ixgbevf_intr_disable(dev);
8694
8695         /* read-on-clear nic registers here */
8696         eicr = IXGBE_READ_REG(hw, IXGBE_VTEICR);
8697         intr->flags = 0;
8698
8699         /* only one misc vector supported - mailbox */
8700         eicr &= IXGBE_VTEICR_MASK;
8701         if (eicr == IXGBE_MISC_VEC_ID)
8702                 intr->flags |= IXGBE_FLAG_MAILBOX;
8703
8704         return 0;
8705 }
8706
8707 static int
8708 ixgbevf_dev_interrupt_action(struct rte_eth_dev *dev)
8709 {
8710         struct ixgbe_interrupt *intr =
8711                 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
8712
8713         if (intr->flags & IXGBE_FLAG_MAILBOX) {
8714                 ixgbevf_mbx_process(dev);
8715                 intr->flags &= ~IXGBE_FLAG_MAILBOX;
8716         }
8717
8718         ixgbevf_intr_enable(dev);
8719
8720         return 0;
8721 }
8722
8723 static void
8724 ixgbevf_dev_interrupt_handler(void *param)
8725 {
8726         struct rte_eth_dev *dev = (struct rte_eth_dev *)param;
8727
8728         ixgbevf_dev_interrupt_get_status(dev);
8729         ixgbevf_dev_interrupt_action(dev);
8730 }
8731
8732 /**
8733  *  ixgbe_disable_sec_tx_path_generic - Stops the transmit data path
8734  *  @hw: pointer to hardware structure
8735  *
8736  *  Stops the transmit data path and waits for the HW to internally empty
8737  *  the Tx security block
8738  **/
8739 int ixgbe_disable_sec_tx_path_generic(struct ixgbe_hw *hw)
8740 {
8741 #define IXGBE_MAX_SECTX_POLL 40
8742
8743         int i;
8744         int sectxreg;
8745
8746         sectxreg = IXGBE_READ_REG(hw, IXGBE_SECTXCTRL);
8747         sectxreg |= IXGBE_SECTXCTRL_TX_DIS;
8748         IXGBE_WRITE_REG(hw, IXGBE_SECTXCTRL, sectxreg);
8749         for (i = 0; i < IXGBE_MAX_SECTX_POLL; i++) {
8750                 sectxreg = IXGBE_READ_REG(hw, IXGBE_SECTXSTAT);
8751                 if (sectxreg & IXGBE_SECTXSTAT_SECTX_RDY)
8752                         break;
8753                 /* Use interrupt-safe sleep just in case */
8754                 usec_delay(1000);
8755         }
8756
8757         /* For informational purposes only */
8758         if (i >= IXGBE_MAX_SECTX_POLL)
8759                 PMD_DRV_LOG(DEBUG, "Tx unit being enabled before security "
8760                          "path fully disabled.  Continuing with init.");
8761
8762         return IXGBE_SUCCESS;
8763 }
8764
8765 /**
8766  *  ixgbe_enable_sec_tx_path_generic - Enables the transmit data path
8767  *  @hw: pointer to hardware structure
8768  *
8769  *  Enables the transmit data path.
8770  **/
8771 int ixgbe_enable_sec_tx_path_generic(struct ixgbe_hw *hw)
8772 {
8773         uint32_t sectxreg;
8774
8775         sectxreg = IXGBE_READ_REG(hw, IXGBE_SECTXCTRL);
8776         sectxreg &= ~IXGBE_SECTXCTRL_TX_DIS;
8777         IXGBE_WRITE_REG(hw, IXGBE_SECTXCTRL, sectxreg);
8778         IXGBE_WRITE_FLUSH(hw);
8779
8780         return IXGBE_SUCCESS;
8781 }
8782
8783 /* restore n-tuple filter */
8784 static inline void
8785 ixgbe_ntuple_filter_restore(struct rte_eth_dev *dev)
8786 {
8787         struct ixgbe_filter_info *filter_info =
8788                 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
8789         struct ixgbe_5tuple_filter *node;
8790
8791         TAILQ_FOREACH(node, &filter_info->fivetuple_list, entries) {
8792                 ixgbe_inject_5tuple_filter(dev, node);
8793         }
8794 }
8795
8796 /* restore ethernet type filter */
8797 static inline void
8798 ixgbe_ethertype_filter_restore(struct rte_eth_dev *dev)
8799 {
8800         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8801         struct ixgbe_filter_info *filter_info =
8802                 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
8803         int i;
8804
8805         for (i = 0; i < IXGBE_MAX_ETQF_FILTERS; i++) {
8806                 if (filter_info->ethertype_mask & (1 << i)) {
8807                         IXGBE_WRITE_REG(hw, IXGBE_ETQF(i),
8808                                         filter_info->ethertype_filters[i].etqf);
8809                         IXGBE_WRITE_REG(hw, IXGBE_ETQS(i),
8810                                         filter_info->ethertype_filters[i].etqs);
8811                         IXGBE_WRITE_FLUSH(hw);
8812                 }
8813         }
8814 }
8815
8816 /* restore SYN filter */
8817 static inline void
8818 ixgbe_syn_filter_restore(struct rte_eth_dev *dev)
8819 {
8820         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8821         struct ixgbe_filter_info *filter_info =
8822                 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
8823         uint32_t synqf;
8824
8825         synqf = filter_info->syn_info;
8826
8827         if (synqf & IXGBE_SYN_FILTER_ENABLE) {
8828                 IXGBE_WRITE_REG(hw, IXGBE_SYNQF, synqf);
8829                 IXGBE_WRITE_FLUSH(hw);
8830         }
8831 }
8832
8833 /* restore L2 tunnel filter */
8834 static inline void
8835 ixgbe_l2_tn_filter_restore(struct rte_eth_dev *dev)
8836 {
8837         struct ixgbe_l2_tn_info *l2_tn_info =
8838                 IXGBE_DEV_PRIVATE_TO_L2_TN_INFO(dev->data->dev_private);
8839         struct ixgbe_l2_tn_filter *node;
8840         struct rte_eth_l2_tunnel_conf l2_tn_conf;
8841
8842         TAILQ_FOREACH(node, &l2_tn_info->l2_tn_list, entries) {
8843                 l2_tn_conf.l2_tunnel_type = node->key.l2_tn_type;
8844                 l2_tn_conf.tunnel_id      = node->key.tn_id;
8845                 l2_tn_conf.pool           = node->pool;
8846                 (void)ixgbe_dev_l2_tunnel_filter_add(dev, &l2_tn_conf, TRUE);
8847         }
8848 }
8849
8850 /* restore rss filter */
8851 static inline void
8852 ixgbe_rss_filter_restore(struct rte_eth_dev *dev)
8853 {
8854         struct ixgbe_filter_info *filter_info =
8855                 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
8856
8857         if (filter_info->rss_info.conf.queue_num)
8858                 ixgbe_config_rss_filter(dev,
8859                         &filter_info->rss_info, TRUE);
8860 }
8861
8862 static int
8863 ixgbe_filter_restore(struct rte_eth_dev *dev)
8864 {
8865         ixgbe_ntuple_filter_restore(dev);
8866         ixgbe_ethertype_filter_restore(dev);
8867         ixgbe_syn_filter_restore(dev);
8868         ixgbe_fdir_filter_restore(dev);
8869         ixgbe_l2_tn_filter_restore(dev);
8870         ixgbe_rss_filter_restore(dev);
8871
8872         return 0;
8873 }
8874
8875 static void
8876 ixgbe_l2_tunnel_conf(struct rte_eth_dev *dev)
8877 {
8878         struct ixgbe_l2_tn_info *l2_tn_info =
8879                 IXGBE_DEV_PRIVATE_TO_L2_TN_INFO(dev->data->dev_private);
8880         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8881
8882         if (l2_tn_info->e_tag_en)
8883                 (void)ixgbe_e_tag_enable(hw);
8884
8885         if (l2_tn_info->e_tag_fwd_en)
8886                 (void)ixgbe_e_tag_forwarding_en_dis(dev, 1);
8887
8888         (void)ixgbe_update_e_tag_eth_type(hw, l2_tn_info->e_tag_ether_type);
8889 }
8890
8891 /* remove all the n-tuple filters */
8892 void
8893 ixgbe_clear_all_ntuple_filter(struct rte_eth_dev *dev)
8894 {
8895         struct ixgbe_filter_info *filter_info =
8896                 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
8897         struct ixgbe_5tuple_filter *p_5tuple;
8898
8899         while ((p_5tuple = TAILQ_FIRST(&filter_info->fivetuple_list)))
8900                 ixgbe_remove_5tuple_filter(dev, p_5tuple);
8901 }
8902
8903 /* remove all the ether type filters */
8904 void
8905 ixgbe_clear_all_ethertype_filter(struct rte_eth_dev *dev)
8906 {
8907         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8908         struct ixgbe_filter_info *filter_info =
8909                 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
8910         int i;
8911
8912         for (i = 0; i < IXGBE_MAX_ETQF_FILTERS; i++) {
8913                 if (filter_info->ethertype_mask & (1 << i) &&
8914                     !filter_info->ethertype_filters[i].conf) {
8915                         (void)ixgbe_ethertype_filter_remove(filter_info,
8916                                                             (uint8_t)i);
8917                         IXGBE_WRITE_REG(hw, IXGBE_ETQF(i), 0);
8918                         IXGBE_WRITE_REG(hw, IXGBE_ETQS(i), 0);
8919                         IXGBE_WRITE_FLUSH(hw);
8920                 }
8921         }
8922 }
8923
8924 /* remove the SYN filter */
8925 void
8926 ixgbe_clear_syn_filter(struct rte_eth_dev *dev)
8927 {
8928         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8929         struct ixgbe_filter_info *filter_info =
8930                 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
8931
8932         if (filter_info->syn_info & IXGBE_SYN_FILTER_ENABLE) {
8933                 filter_info->syn_info = 0;
8934
8935                 IXGBE_WRITE_REG(hw, IXGBE_SYNQF, 0);
8936                 IXGBE_WRITE_FLUSH(hw);
8937         }
8938 }
8939
8940 /* remove all the L2 tunnel filters */
8941 int
8942 ixgbe_clear_all_l2_tn_filter(struct rte_eth_dev *dev)
8943 {
8944         struct ixgbe_l2_tn_info *l2_tn_info =
8945                 IXGBE_DEV_PRIVATE_TO_L2_TN_INFO(dev->data->dev_private);
8946         struct ixgbe_l2_tn_filter *l2_tn_filter;
8947         struct rte_eth_l2_tunnel_conf l2_tn_conf;
8948         int ret = 0;
8949
8950         while ((l2_tn_filter = TAILQ_FIRST(&l2_tn_info->l2_tn_list))) {
8951                 l2_tn_conf.l2_tunnel_type = l2_tn_filter->key.l2_tn_type;
8952                 l2_tn_conf.tunnel_id      = l2_tn_filter->key.tn_id;
8953                 l2_tn_conf.pool           = l2_tn_filter->pool;
8954                 ret = ixgbe_dev_l2_tunnel_filter_del(dev, &l2_tn_conf);
8955                 if (ret < 0)
8956                         return ret;
8957         }
8958
8959         return 0;
8960 }
8961
8962 void
8963 ixgbe_dev_macsec_setting_save(struct rte_eth_dev *dev,
8964                                 struct ixgbe_macsec_setting *macsec_setting)
8965 {
8966         struct ixgbe_macsec_setting *macsec =
8967                 IXGBE_DEV_PRIVATE_TO_MACSEC_SETTING(dev->data->dev_private);
8968
8969         macsec->offload_en = macsec_setting->offload_en;
8970         macsec->encrypt_en = macsec_setting->encrypt_en;
8971         macsec->replayprotect_en = macsec_setting->replayprotect_en;
8972 }
8973
8974 void
8975 ixgbe_dev_macsec_setting_reset(struct rte_eth_dev *dev)
8976 {
8977         struct ixgbe_macsec_setting *macsec =
8978                 IXGBE_DEV_PRIVATE_TO_MACSEC_SETTING(dev->data->dev_private);
8979
8980         macsec->offload_en = 0;
8981         macsec->encrypt_en = 0;
8982         macsec->replayprotect_en = 0;
8983 }
8984
8985 void
8986 ixgbe_dev_macsec_register_enable(struct rte_eth_dev *dev,
8987                                 struct ixgbe_macsec_setting *macsec_setting)
8988 {
8989         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8990         uint32_t ctrl;
8991         uint8_t en = macsec_setting->encrypt_en;
8992         uint8_t rp = macsec_setting->replayprotect_en;
8993
8994         /**
8995          * Workaround:
8996          * As no ixgbe_disable_sec_rx_path equivalent is
8997          * implemented for tx in the base code, and we are
8998          * not allowed to modify the base code in DPDK, so
8999          * just call the hand-written one directly for now.
9000          * The hardware support has been checked by
9001          * ixgbe_disable_sec_rx_path().
9002          */
9003         ixgbe_disable_sec_tx_path_generic(hw);
9004
9005         /* Enable Ethernet CRC (required by MACsec offload) */
9006         ctrl = IXGBE_READ_REG(hw, IXGBE_HLREG0);
9007         ctrl |= IXGBE_HLREG0_TXCRCEN | IXGBE_HLREG0_RXCRCSTRP;
9008         IXGBE_WRITE_REG(hw, IXGBE_HLREG0, ctrl);
9009
9010         /* Enable the TX and RX crypto engines */
9011         ctrl = IXGBE_READ_REG(hw, IXGBE_SECTXCTRL);
9012         ctrl &= ~IXGBE_SECTXCTRL_SECTX_DIS;
9013         IXGBE_WRITE_REG(hw, IXGBE_SECTXCTRL, ctrl);
9014
9015         ctrl = IXGBE_READ_REG(hw, IXGBE_SECRXCTRL);
9016         ctrl &= ~IXGBE_SECRXCTRL_SECRX_DIS;
9017         IXGBE_WRITE_REG(hw, IXGBE_SECRXCTRL, ctrl);
9018
9019         ctrl = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
9020         ctrl &= ~IXGBE_SECTX_MINSECIFG_MASK;
9021         ctrl |= 0x3;
9022         IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, ctrl);
9023
9024         /* Enable SA lookup */
9025         ctrl = IXGBE_READ_REG(hw, IXGBE_LSECTXCTRL);
9026         ctrl &= ~IXGBE_LSECTXCTRL_EN_MASK;
9027         ctrl |= en ? IXGBE_LSECTXCTRL_AUTH_ENCRYPT :
9028                      IXGBE_LSECTXCTRL_AUTH;
9029         ctrl |= IXGBE_LSECTXCTRL_AISCI;
9030         ctrl &= ~IXGBE_LSECTXCTRL_PNTHRSH_MASK;
9031         ctrl |= IXGBE_MACSEC_PNTHRSH & IXGBE_LSECTXCTRL_PNTHRSH_MASK;
9032         IXGBE_WRITE_REG(hw, IXGBE_LSECTXCTRL, ctrl);
9033
9034         ctrl = IXGBE_READ_REG(hw, IXGBE_LSECRXCTRL);
9035         ctrl &= ~IXGBE_LSECRXCTRL_EN_MASK;
9036         ctrl |= IXGBE_LSECRXCTRL_STRICT << IXGBE_LSECRXCTRL_EN_SHIFT;
9037         ctrl &= ~IXGBE_LSECRXCTRL_PLSH;
9038         if (rp)
9039                 ctrl |= IXGBE_LSECRXCTRL_RP;
9040         else
9041                 ctrl &= ~IXGBE_LSECRXCTRL_RP;
9042         IXGBE_WRITE_REG(hw, IXGBE_LSECRXCTRL, ctrl);
9043
9044         /* Start the data paths */
9045         ixgbe_enable_sec_rx_path(hw);
9046         /**
9047          * Workaround:
9048          * As no ixgbe_enable_sec_rx_path equivalent is
9049          * implemented for tx in the base code, and we are
9050          * not allowed to modify the base code in DPDK, so
9051          * just call the hand-written one directly for now.
9052          */
9053         ixgbe_enable_sec_tx_path_generic(hw);
9054 }
9055
9056 void
9057 ixgbe_dev_macsec_register_disable(struct rte_eth_dev *dev)
9058 {
9059         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
9060         uint32_t ctrl;
9061
9062         /**
9063          * Workaround:
9064          * As no ixgbe_disable_sec_rx_path equivalent is
9065          * implemented for tx in the base code, and we are
9066          * not allowed to modify the base code in DPDK, so
9067          * just call the hand-written one directly for now.
9068          * The hardware support has been checked by
9069          * ixgbe_disable_sec_rx_path().
9070          */
9071         ixgbe_disable_sec_tx_path_generic(hw);
9072
9073         /* Disable the TX and RX crypto engines */
9074         ctrl = IXGBE_READ_REG(hw, IXGBE_SECTXCTRL);
9075         ctrl |= IXGBE_SECTXCTRL_SECTX_DIS;
9076         IXGBE_WRITE_REG(hw, IXGBE_SECTXCTRL, ctrl);
9077
9078         ctrl = IXGBE_READ_REG(hw, IXGBE_SECRXCTRL);
9079         ctrl |= IXGBE_SECRXCTRL_SECRX_DIS;
9080         IXGBE_WRITE_REG(hw, IXGBE_SECRXCTRL, ctrl);
9081
9082         /* Disable SA lookup */
9083         ctrl = IXGBE_READ_REG(hw, IXGBE_LSECTXCTRL);
9084         ctrl &= ~IXGBE_LSECTXCTRL_EN_MASK;
9085         ctrl |= IXGBE_LSECTXCTRL_DISABLE;
9086         IXGBE_WRITE_REG(hw, IXGBE_LSECTXCTRL, ctrl);
9087
9088         ctrl = IXGBE_READ_REG(hw, IXGBE_LSECRXCTRL);
9089         ctrl &= ~IXGBE_LSECRXCTRL_EN_MASK;
9090         ctrl |= IXGBE_LSECRXCTRL_DISABLE << IXGBE_LSECRXCTRL_EN_SHIFT;
9091         IXGBE_WRITE_REG(hw, IXGBE_LSECRXCTRL, ctrl);
9092
9093         /* Start the data paths */
9094         ixgbe_enable_sec_rx_path(hw);
9095         /**
9096          * Workaround:
9097          * As no ixgbe_enable_sec_rx_path equivalent is
9098          * implemented for tx in the base code, and we are
9099          * not allowed to modify the base code in DPDK, so
9100          * just call the hand-written one directly for now.
9101          */
9102         ixgbe_enable_sec_tx_path_generic(hw);
9103 }
9104
9105 RTE_PMD_REGISTER_PCI(net_ixgbe, rte_ixgbe_pmd);
9106 RTE_PMD_REGISTER_PCI_TABLE(net_ixgbe, pci_id_ixgbe_map);
9107 RTE_PMD_REGISTER_KMOD_DEP(net_ixgbe, "* igb_uio | uio_pci_generic | vfio-pci");
9108 RTE_PMD_REGISTER_PCI(net_ixgbe_vf, rte_ixgbevf_pmd);
9109 RTE_PMD_REGISTER_PCI_TABLE(net_ixgbe_vf, pci_id_ixgbevf_map);
9110 RTE_PMD_REGISTER_KMOD_DEP(net_ixgbe_vf, "* igb_uio | vfio-pci");
9111 RTE_PMD_REGISTER_PARAM_STRING(net_ixgbe_vf,
9112                               IXGBEVF_DEVARG_PFLINK_FULLCHK "=<0|1>");
9113
9114 RTE_INIT(ixgbe_init_log)
9115 {
9116         ixgbe_logtype_init = rte_log_register("pmd.net.ixgbe.init");
9117         if (ixgbe_logtype_init >= 0)
9118                 rte_log_set_level(ixgbe_logtype_init, RTE_LOG_NOTICE);
9119         ixgbe_logtype_driver = rte_log_register("pmd.net.ixgbe.driver");
9120         if (ixgbe_logtype_driver >= 0)
9121                 rte_log_set_level(ixgbe_logtype_driver, RTE_LOG_NOTICE);
9122 #ifdef RTE_LIBRTE_IXGBE_DEBUG_RX
9123         ixgbe_logtype_rx = rte_log_register("pmd.net.ixgbe.rx");
9124         if (ixgbe_logtype_rx >= 0)
9125                 rte_log_set_level(ixgbe_logtype_rx, RTE_LOG_DEBUG);
9126 #endif
9127
9128 #ifdef RTE_LIBRTE_IXGBE_DEBUG_TX
9129         ixgbe_logtype_tx = rte_log_register("pmd.net.ixgbe.tx");
9130         if (ixgbe_logtype_tx >= 0)
9131                 rte_log_set_level(ixgbe_logtype_tx, RTE_LOG_DEBUG);
9132 #endif
9133
9134 #ifdef RTE_LIBRTE_IXGBE_DEBUG_TX_FREE
9135         ixgbe_logtype_tx_free = rte_log_register("pmd.net.ixgbe.tx_free");
9136         if (ixgbe_logtype_tx_free >= 0)
9137                 rte_log_set_level(ixgbe_logtype_tx_free, RTE_LOG_DEBUG);
9138 #endif
9139 }