1 /* SPDX-License-Identifier: BSD-3-Clause
2 * Copyright(c) 2010-2017 Intel Corporation
13 #include <netinet/in.h>
14 #include <rte_string_fns.h>
15 #include <rte_byteorder.h>
16 #include <rte_common.h>
17 #include <rte_cycles.h>
19 #include <rte_interrupts.h>
21 #include <rte_debug.h>
23 #include <rte_bus_pci.h>
24 #include <rte_branch_prediction.h>
25 #include <rte_memory.h>
26 #include <rte_kvargs.h>
28 #include <rte_alarm.h>
29 #include <rte_ether.h>
30 #include <rte_ethdev_driver.h>
31 #include <rte_ethdev_pci.h>
32 #include <rte_malloc.h>
33 #include <rte_random.h>
35 #include <rte_hash_crc.h>
36 #ifdef RTE_LIBRTE_SECURITY
37 #include <rte_security_driver.h>
40 #include "ixgbe_logs.h"
41 #include "base/ixgbe_api.h"
42 #include "base/ixgbe_vf.h"
43 #include "base/ixgbe_common.h"
44 #include "ixgbe_ethdev.h"
45 #include "ixgbe_bypass.h"
46 #include "ixgbe_rxtx.h"
47 #include "base/ixgbe_type.h"
48 #include "base/ixgbe_phy.h"
49 #include "ixgbe_regs.h"
52 * High threshold controlling when to start sending XOFF frames. Must be at
53 * least 8 bytes less than receive packet buffer size. This value is in units
56 #define IXGBE_FC_HI 0x80
59 * Low threshold controlling when to start sending XON frames. This value is
60 * in units of 1024 bytes.
62 #define IXGBE_FC_LO 0x40
64 /* Timer value included in XOFF frames. */
65 #define IXGBE_FC_PAUSE 0x680
67 /*Default value of Max Rx Queue*/
68 #define IXGBE_MAX_RX_QUEUE_NUM 128
70 #define IXGBE_LINK_DOWN_CHECK_TIMEOUT 4000 /* ms */
71 #define IXGBE_LINK_UP_CHECK_TIMEOUT 1000 /* ms */
72 #define IXGBE_VMDQ_NUM_UC_MAC 4096 /* Maximum nb. of UC MAC addr. */
74 #define IXGBE_MMW_SIZE_DEFAULT 0x4
75 #define IXGBE_MMW_SIZE_JUMBO_FRAME 0x14
76 #define IXGBE_MAX_RING_DESC 4096 /* replicate define from rxtx */
79 * Default values for RX/TX configuration
81 #define IXGBE_DEFAULT_RX_FREE_THRESH 32
82 #define IXGBE_DEFAULT_RX_PTHRESH 8
83 #define IXGBE_DEFAULT_RX_HTHRESH 8
84 #define IXGBE_DEFAULT_RX_WTHRESH 0
86 #define IXGBE_DEFAULT_TX_FREE_THRESH 32
87 #define IXGBE_DEFAULT_TX_PTHRESH 32
88 #define IXGBE_DEFAULT_TX_HTHRESH 0
89 #define IXGBE_DEFAULT_TX_WTHRESH 0
90 #define IXGBE_DEFAULT_TX_RSBIT_THRESH 32
92 /* Bit shift and mask */
93 #define IXGBE_4_BIT_WIDTH (CHAR_BIT / 2)
94 #define IXGBE_4_BIT_MASK RTE_LEN2MASK(IXGBE_4_BIT_WIDTH, uint8_t)
95 #define IXGBE_8_BIT_WIDTH CHAR_BIT
96 #define IXGBE_8_BIT_MASK UINT8_MAX
98 #define IXGBEVF_PMD_NAME "rte_ixgbevf_pmd" /* PMD name */
100 #define IXGBE_QUEUE_STAT_COUNTERS (sizeof(hw_stats->qprc) / sizeof(hw_stats->qprc[0]))
102 /* Additional timesync values. */
103 #define NSEC_PER_SEC 1000000000L
104 #define IXGBE_INCVAL_10GB 0x66666666
105 #define IXGBE_INCVAL_1GB 0x40000000
106 #define IXGBE_INCVAL_100 0x50000000
107 #define IXGBE_INCVAL_SHIFT_10GB 28
108 #define IXGBE_INCVAL_SHIFT_1GB 24
109 #define IXGBE_INCVAL_SHIFT_100 21
110 #define IXGBE_INCVAL_SHIFT_82599 7
111 #define IXGBE_INCPER_SHIFT_82599 24
113 #define IXGBE_CYCLECOUNTER_MASK 0xffffffffffffffffULL
115 #define IXGBE_VT_CTL_POOLING_MODE_MASK 0x00030000
116 #define IXGBE_VT_CTL_POOLING_MODE_ETAG 0x00010000
117 #define IXGBE_ETAG_ETYPE 0x00005084
118 #define IXGBE_ETAG_ETYPE_MASK 0x0000ffff
119 #define IXGBE_ETAG_ETYPE_VALID 0x80000000
120 #define IXGBE_RAH_ADTYPE 0x40000000
121 #define IXGBE_RAL_ETAG_FILTER_MASK 0x00003fff
122 #define IXGBE_VMVIR_TAGA_MASK 0x18000000
123 #define IXGBE_VMVIR_TAGA_ETAG_INSERT 0x08000000
124 #define IXGBE_VMTIR(_i) (0x00017000 + ((_i) * 4)) /* 64 of these (0-63) */
125 #define IXGBE_QDE_STRIP_TAG 0x00000004
126 #define IXGBE_VTEICR_MASK 0x07
128 #define IXGBE_EXVET_VET_EXT_SHIFT 16
129 #define IXGBE_DMATXCTL_VT_MASK 0xFFFF0000
131 #define IXGBEVF_DEVARG_PFLINK_FULLCHK "pflink_fullchk"
133 static const char * const ixgbevf_valid_arguments[] = {
134 IXGBEVF_DEVARG_PFLINK_FULLCHK,
138 static int eth_ixgbe_dev_init(struct rte_eth_dev *eth_dev, void *init_params);
139 static int eth_ixgbe_dev_uninit(struct rte_eth_dev *eth_dev);
140 static int ixgbe_fdir_filter_init(struct rte_eth_dev *eth_dev);
141 static int ixgbe_fdir_filter_uninit(struct rte_eth_dev *eth_dev);
142 static int ixgbe_l2_tn_filter_init(struct rte_eth_dev *eth_dev);
143 static int ixgbe_l2_tn_filter_uninit(struct rte_eth_dev *eth_dev);
144 static int ixgbe_ntuple_filter_uninit(struct rte_eth_dev *eth_dev);
145 static int ixgbe_dev_configure(struct rte_eth_dev *dev);
146 static int ixgbe_dev_start(struct rte_eth_dev *dev);
147 static void ixgbe_dev_stop(struct rte_eth_dev *dev);
148 static int ixgbe_dev_set_link_up(struct rte_eth_dev *dev);
149 static int ixgbe_dev_set_link_down(struct rte_eth_dev *dev);
150 static void ixgbe_dev_close(struct rte_eth_dev *dev);
151 static int ixgbe_dev_reset(struct rte_eth_dev *dev);
152 static int ixgbe_dev_promiscuous_enable(struct rte_eth_dev *dev);
153 static int ixgbe_dev_promiscuous_disable(struct rte_eth_dev *dev);
154 static int ixgbe_dev_allmulticast_enable(struct rte_eth_dev *dev);
155 static int ixgbe_dev_allmulticast_disable(struct rte_eth_dev *dev);
156 static int ixgbe_dev_link_update(struct rte_eth_dev *dev,
157 int wait_to_complete);
158 static int ixgbe_dev_stats_get(struct rte_eth_dev *dev,
159 struct rte_eth_stats *stats);
160 static int ixgbe_dev_xstats_get(struct rte_eth_dev *dev,
161 struct rte_eth_xstat *xstats, unsigned n);
162 static int ixgbevf_dev_xstats_get(struct rte_eth_dev *dev,
163 struct rte_eth_xstat *xstats, unsigned n);
165 ixgbe_dev_xstats_get_by_id(struct rte_eth_dev *dev, const uint64_t *ids,
166 uint64_t *values, unsigned int n);
167 static int ixgbe_dev_stats_reset(struct rte_eth_dev *dev);
168 static int ixgbe_dev_xstats_reset(struct rte_eth_dev *dev);
169 static int ixgbe_dev_xstats_get_names(struct rte_eth_dev *dev,
170 struct rte_eth_xstat_name *xstats_names,
172 static int ixgbevf_dev_xstats_get_names(struct rte_eth_dev *dev,
173 struct rte_eth_xstat_name *xstats_names, unsigned limit);
174 static int ixgbe_dev_xstats_get_names_by_id(
175 struct rte_eth_dev *dev,
176 struct rte_eth_xstat_name *xstats_names,
179 static int ixgbe_dev_queue_stats_mapping_set(struct rte_eth_dev *eth_dev,
183 static int ixgbe_fw_version_get(struct rte_eth_dev *dev, char *fw_version,
185 static int ixgbe_dev_info_get(struct rte_eth_dev *dev,
186 struct rte_eth_dev_info *dev_info);
187 static const uint32_t *ixgbe_dev_supported_ptypes_get(struct rte_eth_dev *dev);
188 static int ixgbevf_dev_info_get(struct rte_eth_dev *dev,
189 struct rte_eth_dev_info *dev_info);
190 static int ixgbe_dev_mtu_set(struct rte_eth_dev *dev, uint16_t mtu);
192 static int ixgbe_vlan_filter_set(struct rte_eth_dev *dev,
193 uint16_t vlan_id, int on);
194 static int ixgbe_vlan_tpid_set(struct rte_eth_dev *dev,
195 enum rte_vlan_type vlan_type,
197 static void ixgbe_vlan_hw_strip_bitmap_set(struct rte_eth_dev *dev,
198 uint16_t queue, bool on);
199 static void ixgbe_vlan_strip_queue_set(struct rte_eth_dev *dev, uint16_t queue,
201 static void ixgbe_config_vlan_strip_on_all_queues(struct rte_eth_dev *dev,
203 static int ixgbe_vlan_offload_config(struct rte_eth_dev *dev, int mask);
204 static int ixgbe_vlan_offload_set(struct rte_eth_dev *dev, int mask);
205 static void ixgbe_vlan_hw_strip_enable(struct rte_eth_dev *dev, uint16_t queue);
206 static void ixgbe_vlan_hw_strip_disable(struct rte_eth_dev *dev, uint16_t queue);
207 static void ixgbe_vlan_hw_extend_enable(struct rte_eth_dev *dev);
208 static void ixgbe_vlan_hw_extend_disable(struct rte_eth_dev *dev);
210 static int ixgbe_dev_led_on(struct rte_eth_dev *dev);
211 static int ixgbe_dev_led_off(struct rte_eth_dev *dev);
212 static int ixgbe_flow_ctrl_get(struct rte_eth_dev *dev,
213 struct rte_eth_fc_conf *fc_conf);
214 static int ixgbe_flow_ctrl_set(struct rte_eth_dev *dev,
215 struct rte_eth_fc_conf *fc_conf);
216 static int ixgbe_priority_flow_ctrl_set(struct rte_eth_dev *dev,
217 struct rte_eth_pfc_conf *pfc_conf);
218 static int ixgbe_dev_rss_reta_update(struct rte_eth_dev *dev,
219 struct rte_eth_rss_reta_entry64 *reta_conf,
221 static int ixgbe_dev_rss_reta_query(struct rte_eth_dev *dev,
222 struct rte_eth_rss_reta_entry64 *reta_conf,
224 static void ixgbe_dev_link_status_print(struct rte_eth_dev *dev);
225 static int ixgbe_dev_lsc_interrupt_setup(struct rte_eth_dev *dev, uint8_t on);
226 static int ixgbe_dev_macsec_interrupt_setup(struct rte_eth_dev *dev);
227 static int ixgbe_dev_rxq_interrupt_setup(struct rte_eth_dev *dev);
228 static int ixgbe_dev_interrupt_get_status(struct rte_eth_dev *dev);
229 static int ixgbe_dev_interrupt_action(struct rte_eth_dev *dev);
230 static void ixgbe_dev_interrupt_handler(void *param);
231 static void ixgbe_dev_interrupt_delayed_handler(void *param);
232 static void ixgbe_dev_setup_link_alarm_handler(void *param);
234 static int ixgbe_add_rar(struct rte_eth_dev *dev,
235 struct rte_ether_addr *mac_addr,
236 uint32_t index, uint32_t pool);
237 static void ixgbe_remove_rar(struct rte_eth_dev *dev, uint32_t index);
238 static int ixgbe_set_default_mac_addr(struct rte_eth_dev *dev,
239 struct rte_ether_addr *mac_addr);
240 static void ixgbe_dcb_init(struct ixgbe_hw *hw, struct ixgbe_dcb_config *dcb_config);
241 static bool is_device_supported(struct rte_eth_dev *dev,
242 struct rte_pci_driver *drv);
244 /* For Virtual Function support */
245 static int eth_ixgbevf_dev_init(struct rte_eth_dev *eth_dev);
246 static int eth_ixgbevf_dev_uninit(struct rte_eth_dev *eth_dev);
247 static int ixgbevf_dev_configure(struct rte_eth_dev *dev);
248 static int ixgbevf_dev_start(struct rte_eth_dev *dev);
249 static int ixgbevf_dev_link_update(struct rte_eth_dev *dev,
250 int wait_to_complete);
251 static void ixgbevf_dev_stop(struct rte_eth_dev *dev);
252 static void ixgbevf_dev_close(struct rte_eth_dev *dev);
253 static int ixgbevf_dev_reset(struct rte_eth_dev *dev);
254 static void ixgbevf_intr_disable(struct rte_eth_dev *dev);
255 static void ixgbevf_intr_enable(struct rte_eth_dev *dev);
256 static int ixgbevf_dev_stats_get(struct rte_eth_dev *dev,
257 struct rte_eth_stats *stats);
258 static int ixgbevf_dev_stats_reset(struct rte_eth_dev *dev);
259 static int ixgbevf_vlan_filter_set(struct rte_eth_dev *dev,
260 uint16_t vlan_id, int on);
261 static void ixgbevf_vlan_strip_queue_set(struct rte_eth_dev *dev,
262 uint16_t queue, int on);
263 static int ixgbevf_vlan_offload_config(struct rte_eth_dev *dev, int mask);
264 static int ixgbevf_vlan_offload_set(struct rte_eth_dev *dev, int mask);
265 static void ixgbevf_set_vfta_all(struct rte_eth_dev *dev, bool on);
266 static int ixgbevf_dev_rx_queue_intr_enable(struct rte_eth_dev *dev,
268 static int ixgbevf_dev_rx_queue_intr_disable(struct rte_eth_dev *dev,
270 static void ixgbevf_set_ivar_map(struct ixgbe_hw *hw, int8_t direction,
271 uint8_t queue, uint8_t msix_vector);
272 static void ixgbevf_configure_msix(struct rte_eth_dev *dev);
273 static int ixgbevf_dev_promiscuous_enable(struct rte_eth_dev *dev);
274 static int ixgbevf_dev_promiscuous_disable(struct rte_eth_dev *dev);
275 static int ixgbevf_dev_allmulticast_enable(struct rte_eth_dev *dev);
276 static int ixgbevf_dev_allmulticast_disable(struct rte_eth_dev *dev);
278 /* For Eth VMDQ APIs support */
279 static int ixgbe_uc_hash_table_set(struct rte_eth_dev *dev, struct
280 rte_ether_addr * mac_addr, uint8_t on);
281 static int ixgbe_uc_all_hash_table_set(struct rte_eth_dev *dev, uint8_t on);
282 static int ixgbe_mirror_rule_set(struct rte_eth_dev *dev,
283 struct rte_eth_mirror_conf *mirror_conf,
284 uint8_t rule_id, uint8_t on);
285 static int ixgbe_mirror_rule_reset(struct rte_eth_dev *dev,
287 static int ixgbe_dev_rx_queue_intr_enable(struct rte_eth_dev *dev,
289 static int ixgbe_dev_rx_queue_intr_disable(struct rte_eth_dev *dev,
291 static void ixgbe_set_ivar_map(struct ixgbe_hw *hw, int8_t direction,
292 uint8_t queue, uint8_t msix_vector);
293 static void ixgbe_configure_msix(struct rte_eth_dev *dev);
295 static int ixgbevf_add_mac_addr(struct rte_eth_dev *dev,
296 struct rte_ether_addr *mac_addr,
297 uint32_t index, uint32_t pool);
298 static void ixgbevf_remove_mac_addr(struct rte_eth_dev *dev, uint32_t index);
299 static int ixgbevf_set_default_mac_addr(struct rte_eth_dev *dev,
300 struct rte_ether_addr *mac_addr);
301 static int ixgbe_syn_filter_get(struct rte_eth_dev *dev,
302 struct rte_eth_syn_filter *filter);
303 static int ixgbe_syn_filter_handle(struct rte_eth_dev *dev,
304 enum rte_filter_op filter_op,
306 static int ixgbe_add_5tuple_filter(struct rte_eth_dev *dev,
307 struct ixgbe_5tuple_filter *filter);
308 static void ixgbe_remove_5tuple_filter(struct rte_eth_dev *dev,
309 struct ixgbe_5tuple_filter *filter);
310 static int ixgbe_ntuple_filter_handle(struct rte_eth_dev *dev,
311 enum rte_filter_op filter_op,
313 static int ixgbe_get_ntuple_filter(struct rte_eth_dev *dev,
314 struct rte_eth_ntuple_filter *filter);
315 static int ixgbe_ethertype_filter_handle(struct rte_eth_dev *dev,
316 enum rte_filter_op filter_op,
318 static int ixgbe_get_ethertype_filter(struct rte_eth_dev *dev,
319 struct rte_eth_ethertype_filter *filter);
320 static int ixgbe_dev_filter_ctrl(struct rte_eth_dev *dev,
321 enum rte_filter_type filter_type,
322 enum rte_filter_op filter_op,
324 static int ixgbevf_dev_set_mtu(struct rte_eth_dev *dev, uint16_t mtu);
326 static int ixgbe_dev_set_mc_addr_list(struct rte_eth_dev *dev,
327 struct rte_ether_addr *mc_addr_set,
328 uint32_t nb_mc_addr);
329 static int ixgbe_dev_get_dcb_info(struct rte_eth_dev *dev,
330 struct rte_eth_dcb_info *dcb_info);
332 static int ixgbe_get_reg_length(struct rte_eth_dev *dev);
333 static int ixgbe_get_regs(struct rte_eth_dev *dev,
334 struct rte_dev_reg_info *regs);
335 static int ixgbe_get_eeprom_length(struct rte_eth_dev *dev);
336 static int ixgbe_get_eeprom(struct rte_eth_dev *dev,
337 struct rte_dev_eeprom_info *eeprom);
338 static int ixgbe_set_eeprom(struct rte_eth_dev *dev,
339 struct rte_dev_eeprom_info *eeprom);
341 static int ixgbe_get_module_info(struct rte_eth_dev *dev,
342 struct rte_eth_dev_module_info *modinfo);
343 static int ixgbe_get_module_eeprom(struct rte_eth_dev *dev,
344 struct rte_dev_eeprom_info *info);
346 static int ixgbevf_get_reg_length(struct rte_eth_dev *dev);
347 static int ixgbevf_get_regs(struct rte_eth_dev *dev,
348 struct rte_dev_reg_info *regs);
350 static int ixgbe_timesync_enable(struct rte_eth_dev *dev);
351 static int ixgbe_timesync_disable(struct rte_eth_dev *dev);
352 static int ixgbe_timesync_read_rx_timestamp(struct rte_eth_dev *dev,
353 struct timespec *timestamp,
355 static int ixgbe_timesync_read_tx_timestamp(struct rte_eth_dev *dev,
356 struct timespec *timestamp);
357 static int ixgbe_timesync_adjust_time(struct rte_eth_dev *dev, int64_t delta);
358 static int ixgbe_timesync_read_time(struct rte_eth_dev *dev,
359 struct timespec *timestamp);
360 static int ixgbe_timesync_write_time(struct rte_eth_dev *dev,
361 const struct timespec *timestamp);
362 static void ixgbevf_dev_interrupt_handler(void *param);
364 static int ixgbe_dev_l2_tunnel_eth_type_conf
365 (struct rte_eth_dev *dev, struct rte_eth_l2_tunnel_conf *l2_tunnel);
366 static int ixgbe_dev_l2_tunnel_offload_set
367 (struct rte_eth_dev *dev,
368 struct rte_eth_l2_tunnel_conf *l2_tunnel,
371 static int ixgbe_dev_l2_tunnel_filter_handle(struct rte_eth_dev *dev,
372 enum rte_filter_op filter_op,
375 static int ixgbe_dev_udp_tunnel_port_add(struct rte_eth_dev *dev,
376 struct rte_eth_udp_tunnel *udp_tunnel);
377 static int ixgbe_dev_udp_tunnel_port_del(struct rte_eth_dev *dev,
378 struct rte_eth_udp_tunnel *udp_tunnel);
379 static int ixgbe_filter_restore(struct rte_eth_dev *dev);
380 static void ixgbe_l2_tunnel_conf(struct rte_eth_dev *dev);
381 static int ixgbe_wait_for_link_up(struct ixgbe_hw *hw);
384 * Define VF Stats MACRO for Non "cleared on read" register
386 #define UPDATE_VF_STAT(reg, last, cur) \
388 uint32_t latest = IXGBE_READ_REG(hw, reg); \
389 cur += (latest - last) & UINT_MAX; \
393 #define UPDATE_VF_STAT_36BIT(lsb, msb, last, cur) \
395 u64 new_lsb = IXGBE_READ_REG(hw, lsb); \
396 u64 new_msb = IXGBE_READ_REG(hw, msb); \
397 u64 latest = ((new_msb << 32) | new_lsb); \
398 cur += (0x1000000000LL + latest - last) & 0xFFFFFFFFFLL; \
402 #define IXGBE_SET_HWSTRIP(h, q) do {\
403 uint32_t idx = (q) / (sizeof((h)->bitmap[0]) * NBBY); \
404 uint32_t bit = (q) % (sizeof((h)->bitmap[0]) * NBBY); \
405 (h)->bitmap[idx] |= 1 << bit;\
408 #define IXGBE_CLEAR_HWSTRIP(h, q) do {\
409 uint32_t idx = (q) / (sizeof((h)->bitmap[0]) * NBBY); \
410 uint32_t bit = (q) % (sizeof((h)->bitmap[0]) * NBBY); \
411 (h)->bitmap[idx] &= ~(1 << bit);\
414 #define IXGBE_GET_HWSTRIP(h, q, r) do {\
415 uint32_t idx = (q) / (sizeof((h)->bitmap[0]) * NBBY); \
416 uint32_t bit = (q) % (sizeof((h)->bitmap[0]) * NBBY); \
417 (r) = (h)->bitmap[idx] >> bit & 1;\
420 int ixgbe_logtype_init;
421 int ixgbe_logtype_driver;
423 #ifdef RTE_LIBRTE_IXGBE_DEBUG_RX
424 int ixgbe_logtype_rx;
426 #ifdef RTE_LIBRTE_IXGBE_DEBUG_TX
427 int ixgbe_logtype_tx;
429 #ifdef RTE_LIBRTE_IXGBE_DEBUG_TX_FREE
430 int ixgbe_logtype_tx_free;
434 * The set of PCI devices this driver supports
436 static const struct rte_pci_id pci_id_ixgbe_map[] = {
437 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598) },
438 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598_BX) },
439 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598AF_DUAL_PORT) },
440 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598AF_SINGLE_PORT) },
441 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598AT) },
442 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598AT2) },
443 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598EB_SFP_LOM) },
444 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598EB_CX4) },
445 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598_CX4_DUAL_PORT) },
446 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598_DA_DUAL_PORT) },
447 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM) },
448 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598EB_XF_LR) },
449 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_KX4) },
450 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_KX4_MEZZ) },
451 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_KR) },
452 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_COMBO_BACKPLANE) },
453 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_CX4) },
454 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_SFP) },
455 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_BACKPLANE_FCOE) },
456 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_SFP_FCOE) },
457 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_SFP_EM) },
458 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_SFP_SF2) },
459 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_SFP_SF_QP) },
460 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_QSFP_SF_QP) },
461 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599EN_SFP) },
462 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_XAUI_LOM) },
463 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_T3_LOM) },
464 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X540T) },
465 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X540T1) },
466 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_X_SFP) },
467 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_X_10G_T) },
468 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_X_1G_T) },
469 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550T) },
470 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550T1) },
471 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_A_KR) },
472 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_A_KR_L) },
473 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_A_SFP_N) },
474 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_A_SGMII) },
475 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_A_SGMII_L) },
476 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_A_10G_T) },
477 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_A_QSFP) },
478 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_A_QSFP_N) },
479 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_A_SFP) },
480 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_A_1G_T) },
481 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_A_1G_T_L) },
482 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_X_KX4) },
483 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_X_KR) },
484 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_X_XFI) },
485 #ifdef RTE_LIBRTE_IXGBE_BYPASS
486 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_BYPASS) },
488 { .vendor_id = 0, /* sentinel */ },
492 * The set of PCI devices this driver supports (for 82599 VF)
494 static const struct rte_pci_id pci_id_ixgbevf_map[] = {
495 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_VF) },
496 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_VF_HV) },
497 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X540_VF) },
498 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X540_VF_HV) },
499 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550_VF_HV) },
500 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550_VF) },
501 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_A_VF) },
502 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_A_VF_HV) },
503 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_X_VF) },
504 { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_X_VF_HV) },
505 { .vendor_id = 0, /* sentinel */ },
508 static const struct rte_eth_desc_lim rx_desc_lim = {
509 .nb_max = IXGBE_MAX_RING_DESC,
510 .nb_min = IXGBE_MIN_RING_DESC,
511 .nb_align = IXGBE_RXD_ALIGN,
514 static const struct rte_eth_desc_lim tx_desc_lim = {
515 .nb_max = IXGBE_MAX_RING_DESC,
516 .nb_min = IXGBE_MIN_RING_DESC,
517 .nb_align = IXGBE_TXD_ALIGN,
518 .nb_seg_max = IXGBE_TX_MAX_SEG,
519 .nb_mtu_seg_max = IXGBE_TX_MAX_SEG,
522 static const struct eth_dev_ops ixgbe_eth_dev_ops = {
523 .dev_configure = ixgbe_dev_configure,
524 .dev_start = ixgbe_dev_start,
525 .dev_stop = ixgbe_dev_stop,
526 .dev_set_link_up = ixgbe_dev_set_link_up,
527 .dev_set_link_down = ixgbe_dev_set_link_down,
528 .dev_close = ixgbe_dev_close,
529 .dev_reset = ixgbe_dev_reset,
530 .promiscuous_enable = ixgbe_dev_promiscuous_enable,
531 .promiscuous_disable = ixgbe_dev_promiscuous_disable,
532 .allmulticast_enable = ixgbe_dev_allmulticast_enable,
533 .allmulticast_disable = ixgbe_dev_allmulticast_disable,
534 .link_update = ixgbe_dev_link_update,
535 .stats_get = ixgbe_dev_stats_get,
536 .xstats_get = ixgbe_dev_xstats_get,
537 .xstats_get_by_id = ixgbe_dev_xstats_get_by_id,
538 .stats_reset = ixgbe_dev_stats_reset,
539 .xstats_reset = ixgbe_dev_xstats_reset,
540 .xstats_get_names = ixgbe_dev_xstats_get_names,
541 .xstats_get_names_by_id = ixgbe_dev_xstats_get_names_by_id,
542 .queue_stats_mapping_set = ixgbe_dev_queue_stats_mapping_set,
543 .fw_version_get = ixgbe_fw_version_get,
544 .dev_infos_get = ixgbe_dev_info_get,
545 .dev_supported_ptypes_get = ixgbe_dev_supported_ptypes_get,
546 .mtu_set = ixgbe_dev_mtu_set,
547 .vlan_filter_set = ixgbe_vlan_filter_set,
548 .vlan_tpid_set = ixgbe_vlan_tpid_set,
549 .vlan_offload_set = ixgbe_vlan_offload_set,
550 .vlan_strip_queue_set = ixgbe_vlan_strip_queue_set,
551 .rx_queue_start = ixgbe_dev_rx_queue_start,
552 .rx_queue_stop = ixgbe_dev_rx_queue_stop,
553 .tx_queue_start = ixgbe_dev_tx_queue_start,
554 .tx_queue_stop = ixgbe_dev_tx_queue_stop,
555 .rx_queue_setup = ixgbe_dev_rx_queue_setup,
556 .rx_queue_intr_enable = ixgbe_dev_rx_queue_intr_enable,
557 .rx_queue_intr_disable = ixgbe_dev_rx_queue_intr_disable,
558 .rx_queue_release = ixgbe_dev_rx_queue_release,
559 .rx_queue_count = ixgbe_dev_rx_queue_count,
560 .rx_descriptor_done = ixgbe_dev_rx_descriptor_done,
561 .rx_descriptor_status = ixgbe_dev_rx_descriptor_status,
562 .tx_descriptor_status = ixgbe_dev_tx_descriptor_status,
563 .tx_queue_setup = ixgbe_dev_tx_queue_setup,
564 .tx_queue_release = ixgbe_dev_tx_queue_release,
565 .dev_led_on = ixgbe_dev_led_on,
566 .dev_led_off = ixgbe_dev_led_off,
567 .flow_ctrl_get = ixgbe_flow_ctrl_get,
568 .flow_ctrl_set = ixgbe_flow_ctrl_set,
569 .priority_flow_ctrl_set = ixgbe_priority_flow_ctrl_set,
570 .mac_addr_add = ixgbe_add_rar,
571 .mac_addr_remove = ixgbe_remove_rar,
572 .mac_addr_set = ixgbe_set_default_mac_addr,
573 .uc_hash_table_set = ixgbe_uc_hash_table_set,
574 .uc_all_hash_table_set = ixgbe_uc_all_hash_table_set,
575 .mirror_rule_set = ixgbe_mirror_rule_set,
576 .mirror_rule_reset = ixgbe_mirror_rule_reset,
577 .set_queue_rate_limit = ixgbe_set_queue_rate_limit,
578 .reta_update = ixgbe_dev_rss_reta_update,
579 .reta_query = ixgbe_dev_rss_reta_query,
580 .rss_hash_update = ixgbe_dev_rss_hash_update,
581 .rss_hash_conf_get = ixgbe_dev_rss_hash_conf_get,
582 .filter_ctrl = ixgbe_dev_filter_ctrl,
583 .set_mc_addr_list = ixgbe_dev_set_mc_addr_list,
584 .rxq_info_get = ixgbe_rxq_info_get,
585 .txq_info_get = ixgbe_txq_info_get,
586 .timesync_enable = ixgbe_timesync_enable,
587 .timesync_disable = ixgbe_timesync_disable,
588 .timesync_read_rx_timestamp = ixgbe_timesync_read_rx_timestamp,
589 .timesync_read_tx_timestamp = ixgbe_timesync_read_tx_timestamp,
590 .get_reg = ixgbe_get_regs,
591 .get_eeprom_length = ixgbe_get_eeprom_length,
592 .get_eeprom = ixgbe_get_eeprom,
593 .set_eeprom = ixgbe_set_eeprom,
594 .get_module_info = ixgbe_get_module_info,
595 .get_module_eeprom = ixgbe_get_module_eeprom,
596 .get_dcb_info = ixgbe_dev_get_dcb_info,
597 .timesync_adjust_time = ixgbe_timesync_adjust_time,
598 .timesync_read_time = ixgbe_timesync_read_time,
599 .timesync_write_time = ixgbe_timesync_write_time,
600 .l2_tunnel_eth_type_conf = ixgbe_dev_l2_tunnel_eth_type_conf,
601 .l2_tunnel_offload_set = ixgbe_dev_l2_tunnel_offload_set,
602 .udp_tunnel_port_add = ixgbe_dev_udp_tunnel_port_add,
603 .udp_tunnel_port_del = ixgbe_dev_udp_tunnel_port_del,
604 .tm_ops_get = ixgbe_tm_ops_get,
608 * dev_ops for virtual function, bare necessities for basic vf
609 * operation have been implemented
611 static const struct eth_dev_ops ixgbevf_eth_dev_ops = {
612 .dev_configure = ixgbevf_dev_configure,
613 .dev_start = ixgbevf_dev_start,
614 .dev_stop = ixgbevf_dev_stop,
615 .link_update = ixgbevf_dev_link_update,
616 .stats_get = ixgbevf_dev_stats_get,
617 .xstats_get = ixgbevf_dev_xstats_get,
618 .stats_reset = ixgbevf_dev_stats_reset,
619 .xstats_reset = ixgbevf_dev_stats_reset,
620 .xstats_get_names = ixgbevf_dev_xstats_get_names,
621 .dev_close = ixgbevf_dev_close,
622 .dev_reset = ixgbevf_dev_reset,
623 .promiscuous_enable = ixgbevf_dev_promiscuous_enable,
624 .promiscuous_disable = ixgbevf_dev_promiscuous_disable,
625 .allmulticast_enable = ixgbevf_dev_allmulticast_enable,
626 .allmulticast_disable = ixgbevf_dev_allmulticast_disable,
627 .dev_infos_get = ixgbevf_dev_info_get,
628 .dev_supported_ptypes_get = ixgbe_dev_supported_ptypes_get,
629 .mtu_set = ixgbevf_dev_set_mtu,
630 .vlan_filter_set = ixgbevf_vlan_filter_set,
631 .vlan_strip_queue_set = ixgbevf_vlan_strip_queue_set,
632 .vlan_offload_set = ixgbevf_vlan_offload_set,
633 .rx_queue_setup = ixgbe_dev_rx_queue_setup,
634 .rx_queue_release = ixgbe_dev_rx_queue_release,
635 .rx_descriptor_done = ixgbe_dev_rx_descriptor_done,
636 .rx_descriptor_status = ixgbe_dev_rx_descriptor_status,
637 .tx_descriptor_status = ixgbe_dev_tx_descriptor_status,
638 .tx_queue_setup = ixgbe_dev_tx_queue_setup,
639 .tx_queue_release = ixgbe_dev_tx_queue_release,
640 .rx_queue_intr_enable = ixgbevf_dev_rx_queue_intr_enable,
641 .rx_queue_intr_disable = ixgbevf_dev_rx_queue_intr_disable,
642 .mac_addr_add = ixgbevf_add_mac_addr,
643 .mac_addr_remove = ixgbevf_remove_mac_addr,
644 .set_mc_addr_list = ixgbe_dev_set_mc_addr_list,
645 .rxq_info_get = ixgbe_rxq_info_get,
646 .txq_info_get = ixgbe_txq_info_get,
647 .mac_addr_set = ixgbevf_set_default_mac_addr,
648 .get_reg = ixgbevf_get_regs,
649 .reta_update = ixgbe_dev_rss_reta_update,
650 .reta_query = ixgbe_dev_rss_reta_query,
651 .rss_hash_update = ixgbe_dev_rss_hash_update,
652 .rss_hash_conf_get = ixgbe_dev_rss_hash_conf_get,
655 /* store statistics names and its offset in stats structure */
656 struct rte_ixgbe_xstats_name_off {
657 char name[RTE_ETH_XSTATS_NAME_SIZE];
661 static const struct rte_ixgbe_xstats_name_off rte_ixgbe_stats_strings[] = {
662 {"rx_crc_errors", offsetof(struct ixgbe_hw_stats, crcerrs)},
663 {"rx_illegal_byte_errors", offsetof(struct ixgbe_hw_stats, illerrc)},
664 {"rx_error_bytes", offsetof(struct ixgbe_hw_stats, errbc)},
665 {"mac_local_errors", offsetof(struct ixgbe_hw_stats, mlfc)},
666 {"mac_remote_errors", offsetof(struct ixgbe_hw_stats, mrfc)},
667 {"rx_length_errors", offsetof(struct ixgbe_hw_stats, rlec)},
668 {"tx_xon_packets", offsetof(struct ixgbe_hw_stats, lxontxc)},
669 {"rx_xon_packets", offsetof(struct ixgbe_hw_stats, lxonrxc)},
670 {"tx_xoff_packets", offsetof(struct ixgbe_hw_stats, lxofftxc)},
671 {"rx_xoff_packets", offsetof(struct ixgbe_hw_stats, lxoffrxc)},
672 {"rx_size_64_packets", offsetof(struct ixgbe_hw_stats, prc64)},
673 {"rx_size_65_to_127_packets", offsetof(struct ixgbe_hw_stats, prc127)},
674 {"rx_size_128_to_255_packets", offsetof(struct ixgbe_hw_stats, prc255)},
675 {"rx_size_256_to_511_packets", offsetof(struct ixgbe_hw_stats, prc511)},
676 {"rx_size_512_to_1023_packets", offsetof(struct ixgbe_hw_stats,
678 {"rx_size_1024_to_max_packets", offsetof(struct ixgbe_hw_stats,
680 {"rx_broadcast_packets", offsetof(struct ixgbe_hw_stats, bprc)},
681 {"rx_multicast_packets", offsetof(struct ixgbe_hw_stats, mprc)},
682 {"rx_fragment_errors", offsetof(struct ixgbe_hw_stats, rfc)},
683 {"rx_undersize_errors", offsetof(struct ixgbe_hw_stats, ruc)},
684 {"rx_oversize_errors", offsetof(struct ixgbe_hw_stats, roc)},
685 {"rx_jabber_errors", offsetof(struct ixgbe_hw_stats, rjc)},
686 {"rx_management_packets", offsetof(struct ixgbe_hw_stats, mngprc)},
687 {"rx_management_dropped", offsetof(struct ixgbe_hw_stats, mngpdc)},
688 {"tx_management_packets", offsetof(struct ixgbe_hw_stats, mngptc)},
689 {"rx_total_packets", offsetof(struct ixgbe_hw_stats, tpr)},
690 {"rx_total_bytes", offsetof(struct ixgbe_hw_stats, tor)},
691 {"tx_total_packets", offsetof(struct ixgbe_hw_stats, tpt)},
692 {"tx_size_64_packets", offsetof(struct ixgbe_hw_stats, ptc64)},
693 {"tx_size_65_to_127_packets", offsetof(struct ixgbe_hw_stats, ptc127)},
694 {"tx_size_128_to_255_packets", offsetof(struct ixgbe_hw_stats, ptc255)},
695 {"tx_size_256_to_511_packets", offsetof(struct ixgbe_hw_stats, ptc511)},
696 {"tx_size_512_to_1023_packets", offsetof(struct ixgbe_hw_stats,
698 {"tx_size_1024_to_max_packets", offsetof(struct ixgbe_hw_stats,
700 {"tx_multicast_packets", offsetof(struct ixgbe_hw_stats, mptc)},
701 {"tx_broadcast_packets", offsetof(struct ixgbe_hw_stats, bptc)},
702 {"rx_mac_short_packet_dropped", offsetof(struct ixgbe_hw_stats, mspdc)},
703 {"rx_l3_l4_xsum_error", offsetof(struct ixgbe_hw_stats, xec)},
705 {"flow_director_added_filters", offsetof(struct ixgbe_hw_stats,
707 {"flow_director_removed_filters", offsetof(struct ixgbe_hw_stats,
709 {"flow_director_filter_add_errors", offsetof(struct ixgbe_hw_stats,
711 {"flow_director_filter_remove_errors", offsetof(struct ixgbe_hw_stats,
713 {"flow_director_matched_filters", offsetof(struct ixgbe_hw_stats,
715 {"flow_director_missed_filters", offsetof(struct ixgbe_hw_stats,
718 {"rx_fcoe_crc_errors", offsetof(struct ixgbe_hw_stats, fccrc)},
719 {"rx_fcoe_dropped", offsetof(struct ixgbe_hw_stats, fcoerpdc)},
720 {"rx_fcoe_mbuf_allocation_errors", offsetof(struct ixgbe_hw_stats,
722 {"rx_fcoe_packets", offsetof(struct ixgbe_hw_stats, fcoeprc)},
723 {"tx_fcoe_packets", offsetof(struct ixgbe_hw_stats, fcoeptc)},
724 {"rx_fcoe_bytes", offsetof(struct ixgbe_hw_stats, fcoedwrc)},
725 {"tx_fcoe_bytes", offsetof(struct ixgbe_hw_stats, fcoedwtc)},
726 {"rx_fcoe_no_direct_data_placement", offsetof(struct ixgbe_hw_stats,
728 {"rx_fcoe_no_direct_data_placement_ext_buff",
729 offsetof(struct ixgbe_hw_stats, fcoe_noddp_ext_buff)},
731 {"tx_flow_control_xon_packets", offsetof(struct ixgbe_hw_stats,
733 {"rx_flow_control_xon_packets", offsetof(struct ixgbe_hw_stats,
735 {"tx_flow_control_xoff_packets", offsetof(struct ixgbe_hw_stats,
737 {"rx_flow_control_xoff_packets", offsetof(struct ixgbe_hw_stats,
739 {"rx_total_missed_packets", offsetof(struct ixgbe_hw_stats, mpctotal)},
742 #define IXGBE_NB_HW_STATS (sizeof(rte_ixgbe_stats_strings) / \
743 sizeof(rte_ixgbe_stats_strings[0]))
745 /* MACsec statistics */
746 static const struct rte_ixgbe_xstats_name_off rte_ixgbe_macsec_strings[] = {
747 {"out_pkts_untagged", offsetof(struct ixgbe_macsec_stats,
749 {"out_pkts_encrypted", offsetof(struct ixgbe_macsec_stats,
750 out_pkts_encrypted)},
751 {"out_pkts_protected", offsetof(struct ixgbe_macsec_stats,
752 out_pkts_protected)},
753 {"out_octets_encrypted", offsetof(struct ixgbe_macsec_stats,
754 out_octets_encrypted)},
755 {"out_octets_protected", offsetof(struct ixgbe_macsec_stats,
756 out_octets_protected)},
757 {"in_pkts_untagged", offsetof(struct ixgbe_macsec_stats,
759 {"in_pkts_badtag", offsetof(struct ixgbe_macsec_stats,
761 {"in_pkts_nosci", offsetof(struct ixgbe_macsec_stats,
763 {"in_pkts_unknownsci", offsetof(struct ixgbe_macsec_stats,
764 in_pkts_unknownsci)},
765 {"in_octets_decrypted", offsetof(struct ixgbe_macsec_stats,
766 in_octets_decrypted)},
767 {"in_octets_validated", offsetof(struct ixgbe_macsec_stats,
768 in_octets_validated)},
769 {"in_pkts_unchecked", offsetof(struct ixgbe_macsec_stats,
771 {"in_pkts_delayed", offsetof(struct ixgbe_macsec_stats,
773 {"in_pkts_late", offsetof(struct ixgbe_macsec_stats,
775 {"in_pkts_ok", offsetof(struct ixgbe_macsec_stats,
777 {"in_pkts_invalid", offsetof(struct ixgbe_macsec_stats,
779 {"in_pkts_notvalid", offsetof(struct ixgbe_macsec_stats,
781 {"in_pkts_unusedsa", offsetof(struct ixgbe_macsec_stats,
783 {"in_pkts_notusingsa", offsetof(struct ixgbe_macsec_stats,
784 in_pkts_notusingsa)},
787 #define IXGBE_NB_MACSEC_STATS (sizeof(rte_ixgbe_macsec_strings) / \
788 sizeof(rte_ixgbe_macsec_strings[0]))
790 /* Per-queue statistics */
791 static const struct rte_ixgbe_xstats_name_off rte_ixgbe_rxq_strings[] = {
792 {"mbuf_allocation_errors", offsetof(struct ixgbe_hw_stats, rnbc)},
793 {"dropped", offsetof(struct ixgbe_hw_stats, mpc)},
794 {"xon_packets", offsetof(struct ixgbe_hw_stats, pxonrxc)},
795 {"xoff_packets", offsetof(struct ixgbe_hw_stats, pxoffrxc)},
798 #define IXGBE_NB_RXQ_PRIO_STATS (sizeof(rte_ixgbe_rxq_strings) / \
799 sizeof(rte_ixgbe_rxq_strings[0]))
800 #define IXGBE_NB_RXQ_PRIO_VALUES 8
802 static const struct rte_ixgbe_xstats_name_off rte_ixgbe_txq_strings[] = {
803 {"xon_packets", offsetof(struct ixgbe_hw_stats, pxontxc)},
804 {"xoff_packets", offsetof(struct ixgbe_hw_stats, pxofftxc)},
805 {"xon_to_xoff_packets", offsetof(struct ixgbe_hw_stats,
809 #define IXGBE_NB_TXQ_PRIO_STATS (sizeof(rte_ixgbe_txq_strings) / \
810 sizeof(rte_ixgbe_txq_strings[0]))
811 #define IXGBE_NB_TXQ_PRIO_VALUES 8
813 static const struct rte_ixgbe_xstats_name_off rte_ixgbevf_stats_strings[] = {
814 {"rx_multicast_packets", offsetof(struct ixgbevf_hw_stats, vfmprc)},
817 #define IXGBEVF_NB_XSTATS (sizeof(rte_ixgbevf_stats_strings) / \
818 sizeof(rte_ixgbevf_stats_strings[0]))
821 * This function is the same as ixgbe_is_sfp() in base/ixgbe.h.
824 ixgbe_is_sfp(struct ixgbe_hw *hw)
826 switch (hw->phy.type) {
827 case ixgbe_phy_sfp_avago:
828 case ixgbe_phy_sfp_ftl:
829 case ixgbe_phy_sfp_intel:
830 case ixgbe_phy_sfp_unknown:
831 case ixgbe_phy_sfp_passive_tyco:
832 case ixgbe_phy_sfp_passive_unknown:
839 static inline int32_t
840 ixgbe_pf_reset_hw(struct ixgbe_hw *hw)
845 status = ixgbe_reset_hw(hw);
847 ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
848 /* Set PF Reset Done bit so PF/VF Mail Ops can work */
849 ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
850 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
851 IXGBE_WRITE_FLUSH(hw);
853 if (status == IXGBE_ERR_SFP_NOT_PRESENT)
854 status = IXGBE_SUCCESS;
859 ixgbe_enable_intr(struct rte_eth_dev *dev)
861 struct ixgbe_interrupt *intr =
862 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
863 struct ixgbe_hw *hw =
864 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
866 IXGBE_WRITE_REG(hw, IXGBE_EIMS, intr->mask);
867 IXGBE_WRITE_FLUSH(hw);
871 * This function is based on ixgbe_disable_intr() in base/ixgbe.h.
874 ixgbe_disable_intr(struct ixgbe_hw *hw)
876 PMD_INIT_FUNC_TRACE();
878 if (hw->mac.type == ixgbe_mac_82598EB) {
879 IXGBE_WRITE_REG(hw, IXGBE_EIMC, ~0);
881 IXGBE_WRITE_REG(hw, IXGBE_EIMC, 0xFFFF0000);
882 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), ~0);
883 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), ~0);
885 IXGBE_WRITE_FLUSH(hw);
889 * This function resets queue statistics mapping registers.
890 * From Niantic datasheet, Initialization of Statistics section:
891 * "...if software requires the queue counters, the RQSMR and TQSM registers
892 * must be re-programmed following a device reset.
895 ixgbe_reset_qstat_mappings(struct ixgbe_hw *hw)
899 for (i = 0; i != IXGBE_NB_STAT_MAPPING_REGS; i++) {
900 IXGBE_WRITE_REG(hw, IXGBE_RQSMR(i), 0);
901 IXGBE_WRITE_REG(hw, IXGBE_TQSM(i), 0);
907 ixgbe_dev_queue_stats_mapping_set(struct rte_eth_dev *eth_dev,
912 #define QSM_REG_NB_BITS_PER_QMAP_FIELD 8
913 #define NB_QMAP_FIELDS_PER_QSM_REG 4
914 #define QMAP_FIELD_RESERVED_BITS_MASK 0x0f
916 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(eth_dev->data->dev_private);
917 struct ixgbe_stat_mapping_registers *stat_mappings =
918 IXGBE_DEV_PRIVATE_TO_STAT_MAPPINGS(eth_dev->data->dev_private);
919 uint32_t qsmr_mask = 0;
920 uint32_t clearing_mask = QMAP_FIELD_RESERVED_BITS_MASK;
924 if ((hw->mac.type != ixgbe_mac_82599EB) &&
925 (hw->mac.type != ixgbe_mac_X540) &&
926 (hw->mac.type != ixgbe_mac_X550) &&
927 (hw->mac.type != ixgbe_mac_X550EM_x) &&
928 (hw->mac.type != ixgbe_mac_X550EM_a))
931 PMD_INIT_LOG(DEBUG, "Setting port %d, %s queue_id %d to stat index %d",
932 (int)(eth_dev->data->port_id), is_rx ? "RX" : "TX",
935 n = (uint8_t)(queue_id / NB_QMAP_FIELDS_PER_QSM_REG);
936 if (n >= IXGBE_NB_STAT_MAPPING_REGS) {
937 PMD_INIT_LOG(ERR, "Nb of stat mapping registers exceeded");
940 offset = (uint8_t)(queue_id % NB_QMAP_FIELDS_PER_QSM_REG);
942 /* Now clear any previous stat_idx set */
943 clearing_mask <<= (QSM_REG_NB_BITS_PER_QMAP_FIELD * offset);
945 stat_mappings->tqsm[n] &= ~clearing_mask;
947 stat_mappings->rqsmr[n] &= ~clearing_mask;
949 q_map = (uint32_t)stat_idx;
950 q_map &= QMAP_FIELD_RESERVED_BITS_MASK;
951 qsmr_mask = q_map << (QSM_REG_NB_BITS_PER_QMAP_FIELD * offset);
953 stat_mappings->tqsm[n] |= qsmr_mask;
955 stat_mappings->rqsmr[n] |= qsmr_mask;
957 PMD_INIT_LOG(DEBUG, "Set port %d, %s queue_id %d to stat index %d",
958 (int)(eth_dev->data->port_id), is_rx ? "RX" : "TX",
960 PMD_INIT_LOG(DEBUG, "%s[%d] = 0x%08x", is_rx ? "RQSMR" : "TQSM", n,
961 is_rx ? stat_mappings->rqsmr[n] : stat_mappings->tqsm[n]);
963 /* Now write the mapping in the appropriate register */
965 PMD_INIT_LOG(DEBUG, "Write 0x%x to RX IXGBE stat mapping reg:%d",
966 stat_mappings->rqsmr[n], n);
967 IXGBE_WRITE_REG(hw, IXGBE_RQSMR(n), stat_mappings->rqsmr[n]);
969 PMD_INIT_LOG(DEBUG, "Write 0x%x to TX IXGBE stat mapping reg:%d",
970 stat_mappings->tqsm[n], n);
971 IXGBE_WRITE_REG(hw, IXGBE_TQSM(n), stat_mappings->tqsm[n]);
977 ixgbe_restore_statistics_mapping(struct rte_eth_dev *dev)
979 struct ixgbe_stat_mapping_registers *stat_mappings =
980 IXGBE_DEV_PRIVATE_TO_STAT_MAPPINGS(dev->data->dev_private);
981 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
984 /* write whatever was in stat mapping table to the NIC */
985 for (i = 0; i < IXGBE_NB_STAT_MAPPING_REGS; i++) {
987 IXGBE_WRITE_REG(hw, IXGBE_RQSMR(i), stat_mappings->rqsmr[i]);
990 IXGBE_WRITE_REG(hw, IXGBE_TQSM(i), stat_mappings->tqsm[i]);
995 ixgbe_dcb_init(struct ixgbe_hw *hw, struct ixgbe_dcb_config *dcb_config)
998 struct ixgbe_dcb_tc_config *tc;
999 uint8_t dcb_max_tc = IXGBE_DCB_MAX_TRAFFIC_CLASS;
1001 dcb_config->num_tcs.pg_tcs = dcb_max_tc;
1002 dcb_config->num_tcs.pfc_tcs = dcb_max_tc;
1003 for (i = 0; i < dcb_max_tc; i++) {
1004 tc = &dcb_config->tc_config[i];
1005 tc->path[IXGBE_DCB_TX_CONFIG].bwg_id = i;
1006 tc->path[IXGBE_DCB_TX_CONFIG].bwg_percent =
1007 (uint8_t)(100/dcb_max_tc + (i & 1));
1008 tc->path[IXGBE_DCB_RX_CONFIG].bwg_id = i;
1009 tc->path[IXGBE_DCB_RX_CONFIG].bwg_percent =
1010 (uint8_t)(100/dcb_max_tc + (i & 1));
1011 tc->pfc = ixgbe_dcb_pfc_disabled;
1014 /* Initialize default user to priority mapping, UPx->TC0 */
1015 tc = &dcb_config->tc_config[0];
1016 tc->path[IXGBE_DCB_TX_CONFIG].up_to_tc_bitmap = 0xFF;
1017 tc->path[IXGBE_DCB_RX_CONFIG].up_to_tc_bitmap = 0xFF;
1018 for (i = 0; i < IXGBE_DCB_MAX_BW_GROUP; i++) {
1019 dcb_config->bw_percentage[IXGBE_DCB_TX_CONFIG][i] = 100;
1020 dcb_config->bw_percentage[IXGBE_DCB_RX_CONFIG][i] = 100;
1022 dcb_config->rx_pba_cfg = ixgbe_dcb_pba_equal;
1023 dcb_config->pfc_mode_enable = false;
1024 dcb_config->vt_mode = true;
1025 dcb_config->round_robin_enable = false;
1026 /* support all DCB capabilities in 82599 */
1027 dcb_config->support.capabilities = 0xFF;
1029 /*we only support 4 Tcs for X540, X550 */
1030 if (hw->mac.type == ixgbe_mac_X540 ||
1031 hw->mac.type == ixgbe_mac_X550 ||
1032 hw->mac.type == ixgbe_mac_X550EM_x ||
1033 hw->mac.type == ixgbe_mac_X550EM_a) {
1034 dcb_config->num_tcs.pg_tcs = 4;
1035 dcb_config->num_tcs.pfc_tcs = 4;
1040 * Ensure that all locks are released before first NVM or PHY access
1043 ixgbe_swfw_lock_reset(struct ixgbe_hw *hw)
1048 * Phy lock should not fail in this early stage. If this is the case,
1049 * it is due to an improper exit of the application.
1050 * So force the release of the faulty lock. Release of common lock
1051 * is done automatically by swfw_sync function.
1053 mask = IXGBE_GSSR_PHY0_SM << hw->bus.func;
1054 if (ixgbe_acquire_swfw_semaphore(hw, mask) < 0) {
1055 PMD_DRV_LOG(DEBUG, "SWFW phy%d lock released", hw->bus.func);
1057 ixgbe_release_swfw_semaphore(hw, mask);
1060 * These ones are more tricky since they are common to all ports; but
1061 * swfw_sync retries last long enough (1s) to be almost sure that if
1062 * lock can not be taken it is due to an improper lock of the
1065 mask = IXGBE_GSSR_EEP_SM | IXGBE_GSSR_MAC_CSR_SM | IXGBE_GSSR_SW_MNG_SM;
1066 if (ixgbe_acquire_swfw_semaphore(hw, mask) < 0) {
1067 PMD_DRV_LOG(DEBUG, "SWFW common locks released");
1069 ixgbe_release_swfw_semaphore(hw, mask);
1073 * This function is based on code in ixgbe_attach() in base/ixgbe.c.
1074 * It returns 0 on success.
1077 eth_ixgbe_dev_init(struct rte_eth_dev *eth_dev, void *init_params __rte_unused)
1079 struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev);
1080 struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
1081 struct ixgbe_hw *hw =
1082 IXGBE_DEV_PRIVATE_TO_HW(eth_dev->data->dev_private);
1083 struct ixgbe_vfta *shadow_vfta =
1084 IXGBE_DEV_PRIVATE_TO_VFTA(eth_dev->data->dev_private);
1085 struct ixgbe_hwstrip *hwstrip =
1086 IXGBE_DEV_PRIVATE_TO_HWSTRIP_BITMAP(eth_dev->data->dev_private);
1087 struct ixgbe_dcb_config *dcb_config =
1088 IXGBE_DEV_PRIVATE_TO_DCB_CFG(eth_dev->data->dev_private);
1089 struct ixgbe_filter_info *filter_info =
1090 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(eth_dev->data->dev_private);
1091 struct ixgbe_bw_conf *bw_conf =
1092 IXGBE_DEV_PRIVATE_TO_BW_CONF(eth_dev->data->dev_private);
1097 PMD_INIT_FUNC_TRACE();
1099 ixgbe_dev_macsec_setting_reset(eth_dev);
1101 eth_dev->dev_ops = &ixgbe_eth_dev_ops;
1102 eth_dev->rx_pkt_burst = &ixgbe_recv_pkts;
1103 eth_dev->tx_pkt_burst = &ixgbe_xmit_pkts;
1104 eth_dev->tx_pkt_prepare = &ixgbe_prep_pkts;
1107 * For secondary processes, we don't initialise any further as primary
1108 * has already done this work. Only check we don't need a different
1109 * RX and TX function.
1111 if (rte_eal_process_type() != RTE_PROC_PRIMARY) {
1112 struct ixgbe_tx_queue *txq;
1113 /* TX queue function in primary, set by last queue initialized
1114 * Tx queue may not initialized by primary process
1116 if (eth_dev->data->tx_queues) {
1117 txq = eth_dev->data->tx_queues[eth_dev->data->nb_tx_queues-1];
1118 ixgbe_set_tx_function(eth_dev, txq);
1120 /* Use default TX function if we get here */
1121 PMD_INIT_LOG(NOTICE, "No TX queues configured yet. "
1122 "Using default TX function.");
1125 ixgbe_set_rx_function(eth_dev);
1130 rte_eth_copy_pci_info(eth_dev, pci_dev);
1132 /* Vendor and Device ID need to be set before init of shared code */
1133 hw->device_id = pci_dev->id.device_id;
1134 hw->vendor_id = pci_dev->id.vendor_id;
1135 hw->hw_addr = (void *)pci_dev->mem_resource[0].addr;
1136 hw->allow_unsupported_sfp = 1;
1138 /* Initialize the shared code (base driver) */
1139 #ifdef RTE_LIBRTE_IXGBE_BYPASS
1140 diag = ixgbe_bypass_init_shared_code(hw);
1142 diag = ixgbe_init_shared_code(hw);
1143 #endif /* RTE_LIBRTE_IXGBE_BYPASS */
1145 if (diag != IXGBE_SUCCESS) {
1146 PMD_INIT_LOG(ERR, "Shared code init failed: %d", diag);
1150 if (hw->mac.ops.fw_recovery_mode && hw->mac.ops.fw_recovery_mode(hw)) {
1151 PMD_INIT_LOG(ERR, "\nERROR: "
1152 "Firmware recovery mode detected. Limiting functionality.\n"
1153 "Refer to the Intel(R) Ethernet Adapters and Devices "
1154 "User Guide for details on firmware recovery mode.");
1158 /* pick up the PCI bus settings for reporting later */
1159 ixgbe_get_bus_info(hw);
1161 /* Unlock any pending hardware semaphore */
1162 ixgbe_swfw_lock_reset(hw);
1164 #ifdef RTE_LIBRTE_SECURITY
1165 /* Initialize security_ctx only for primary process*/
1166 if (ixgbe_ipsec_ctx_create(eth_dev))
1170 /* Initialize DCB configuration*/
1171 memset(dcb_config, 0, sizeof(struct ixgbe_dcb_config));
1172 ixgbe_dcb_init(hw, dcb_config);
1173 /* Get Hardware Flow Control setting */
1174 hw->fc.requested_mode = ixgbe_fc_full;
1175 hw->fc.current_mode = ixgbe_fc_full;
1176 hw->fc.pause_time = IXGBE_FC_PAUSE;
1177 for (i = 0; i < IXGBE_DCB_MAX_TRAFFIC_CLASS; i++) {
1178 hw->fc.low_water[i] = IXGBE_FC_LO;
1179 hw->fc.high_water[i] = IXGBE_FC_HI;
1181 hw->fc.send_xon = 1;
1183 /* Make sure we have a good EEPROM before we read from it */
1184 diag = ixgbe_validate_eeprom_checksum(hw, &csum);
1185 if (diag != IXGBE_SUCCESS) {
1186 PMD_INIT_LOG(ERR, "The EEPROM checksum is not valid: %d", diag);
1190 #ifdef RTE_LIBRTE_IXGBE_BYPASS
1191 diag = ixgbe_bypass_init_hw(hw);
1193 diag = ixgbe_init_hw(hw);
1194 hw->mac.autotry_restart = false;
1195 #endif /* RTE_LIBRTE_IXGBE_BYPASS */
1198 * Devices with copper phys will fail to initialise if ixgbe_init_hw()
1199 * is called too soon after the kernel driver unbinding/binding occurs.
1200 * The failure occurs in ixgbe_identify_phy_generic() for all devices,
1201 * but for non-copper devies, ixgbe_identify_sfp_module_generic() is
1202 * also called. See ixgbe_identify_phy_82599(). The reason for the
1203 * failure is not known, and only occuts when virtualisation features
1204 * are disabled in the bios. A delay of 100ms was found to be enough by
1205 * trial-and-error, and is doubled to be safe.
1207 if (diag && (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_copper)) {
1209 diag = ixgbe_init_hw(hw);
1212 if (diag == IXGBE_ERR_SFP_NOT_PRESENT)
1213 diag = IXGBE_SUCCESS;
1215 if (diag == IXGBE_ERR_EEPROM_VERSION) {
1216 PMD_INIT_LOG(ERR, "This device is a pre-production adapter/"
1217 "LOM. Please be aware there may be issues associated "
1218 "with your hardware.");
1219 PMD_INIT_LOG(ERR, "If you are experiencing problems "
1220 "please contact your Intel or hardware representative "
1221 "who provided you with this hardware.");
1222 } else if (diag == IXGBE_ERR_SFP_NOT_SUPPORTED)
1223 PMD_INIT_LOG(ERR, "Unsupported SFP+ Module");
1225 PMD_INIT_LOG(ERR, "Hardware Initialization Failure: %d", diag);
1229 /* Reset the hw statistics */
1230 ixgbe_dev_stats_reset(eth_dev);
1232 /* disable interrupt */
1233 ixgbe_disable_intr(hw);
1235 /* reset mappings for queue statistics hw counters*/
1236 ixgbe_reset_qstat_mappings(hw);
1238 /* Allocate memory for storing MAC addresses */
1239 eth_dev->data->mac_addrs = rte_zmalloc("ixgbe", RTE_ETHER_ADDR_LEN *
1240 hw->mac.num_rar_entries, 0);
1241 if (eth_dev->data->mac_addrs == NULL) {
1243 "Failed to allocate %u bytes needed to store "
1245 RTE_ETHER_ADDR_LEN * hw->mac.num_rar_entries);
1248 /* Copy the permanent MAC address */
1249 rte_ether_addr_copy((struct rte_ether_addr *)hw->mac.perm_addr,
1250 ð_dev->data->mac_addrs[0]);
1252 /* Allocate memory for storing hash filter MAC addresses */
1253 eth_dev->data->hash_mac_addrs = rte_zmalloc(
1254 "ixgbe", RTE_ETHER_ADDR_LEN * IXGBE_VMDQ_NUM_UC_MAC, 0);
1255 if (eth_dev->data->hash_mac_addrs == NULL) {
1257 "Failed to allocate %d bytes needed to store MAC addresses",
1258 RTE_ETHER_ADDR_LEN * IXGBE_VMDQ_NUM_UC_MAC);
1262 /* Pass the information to the rte_eth_dev_close() that it should also
1263 * release the private port resources.
1265 eth_dev->data->dev_flags |= RTE_ETH_DEV_CLOSE_REMOVE;
1267 /* initialize the vfta */
1268 memset(shadow_vfta, 0, sizeof(*shadow_vfta));
1270 /* initialize the hw strip bitmap*/
1271 memset(hwstrip, 0, sizeof(*hwstrip));
1273 /* initialize PF if max_vfs not zero */
1274 ixgbe_pf_host_init(eth_dev);
1276 ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
1277 /* let hardware know driver is loaded */
1278 ctrl_ext |= IXGBE_CTRL_EXT_DRV_LOAD;
1279 /* Set PF Reset Done bit so PF/VF Mail Ops can work */
1280 ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
1281 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
1282 IXGBE_WRITE_FLUSH(hw);
1284 if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
1285 PMD_INIT_LOG(DEBUG, "MAC: %d, PHY: %d, SFP+: %d",
1286 (int) hw->mac.type, (int) hw->phy.type,
1287 (int) hw->phy.sfp_type);
1289 PMD_INIT_LOG(DEBUG, "MAC: %d, PHY: %d",
1290 (int) hw->mac.type, (int) hw->phy.type);
1292 PMD_INIT_LOG(DEBUG, "port %d vendorID=0x%x deviceID=0x%x",
1293 eth_dev->data->port_id, pci_dev->id.vendor_id,
1294 pci_dev->id.device_id);
1296 rte_intr_callback_register(intr_handle,
1297 ixgbe_dev_interrupt_handler, eth_dev);
1299 /* enable uio/vfio intr/eventfd mapping */
1300 rte_intr_enable(intr_handle);
1302 /* enable support intr */
1303 ixgbe_enable_intr(eth_dev);
1305 ixgbe_dev_set_link_down(eth_dev);
1307 /* initialize filter info */
1308 memset(filter_info, 0,
1309 sizeof(struct ixgbe_filter_info));
1311 /* initialize 5tuple filter list */
1312 TAILQ_INIT(&filter_info->fivetuple_list);
1314 /* initialize flow director filter list & hash */
1315 ixgbe_fdir_filter_init(eth_dev);
1317 /* initialize l2 tunnel filter list & hash */
1318 ixgbe_l2_tn_filter_init(eth_dev);
1320 /* initialize flow filter lists */
1321 ixgbe_filterlist_init();
1323 /* initialize bandwidth configuration info */
1324 memset(bw_conf, 0, sizeof(struct ixgbe_bw_conf));
1326 /* initialize Traffic Manager configuration */
1327 ixgbe_tm_conf_init(eth_dev);
1333 eth_ixgbe_dev_uninit(struct rte_eth_dev *eth_dev)
1335 PMD_INIT_FUNC_TRACE();
1337 if (rte_eal_process_type() != RTE_PROC_PRIMARY)
1340 ixgbe_dev_close(eth_dev);
1345 static int ixgbe_ntuple_filter_uninit(struct rte_eth_dev *eth_dev)
1347 struct ixgbe_filter_info *filter_info =
1348 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(eth_dev->data->dev_private);
1349 struct ixgbe_5tuple_filter *p_5tuple;
1351 while ((p_5tuple = TAILQ_FIRST(&filter_info->fivetuple_list))) {
1352 TAILQ_REMOVE(&filter_info->fivetuple_list,
1357 memset(filter_info->fivetuple_mask, 0,
1358 sizeof(uint32_t) * IXGBE_5TUPLE_ARRAY_SIZE);
1363 static int ixgbe_fdir_filter_uninit(struct rte_eth_dev *eth_dev)
1365 struct ixgbe_hw_fdir_info *fdir_info =
1366 IXGBE_DEV_PRIVATE_TO_FDIR_INFO(eth_dev->data->dev_private);
1367 struct ixgbe_fdir_filter *fdir_filter;
1369 if (fdir_info->hash_map)
1370 rte_free(fdir_info->hash_map);
1371 if (fdir_info->hash_handle)
1372 rte_hash_free(fdir_info->hash_handle);
1374 while ((fdir_filter = TAILQ_FIRST(&fdir_info->fdir_list))) {
1375 TAILQ_REMOVE(&fdir_info->fdir_list,
1378 rte_free(fdir_filter);
1384 static int ixgbe_l2_tn_filter_uninit(struct rte_eth_dev *eth_dev)
1386 struct ixgbe_l2_tn_info *l2_tn_info =
1387 IXGBE_DEV_PRIVATE_TO_L2_TN_INFO(eth_dev->data->dev_private);
1388 struct ixgbe_l2_tn_filter *l2_tn_filter;
1390 if (l2_tn_info->hash_map)
1391 rte_free(l2_tn_info->hash_map);
1392 if (l2_tn_info->hash_handle)
1393 rte_hash_free(l2_tn_info->hash_handle);
1395 while ((l2_tn_filter = TAILQ_FIRST(&l2_tn_info->l2_tn_list))) {
1396 TAILQ_REMOVE(&l2_tn_info->l2_tn_list,
1399 rte_free(l2_tn_filter);
1405 static int ixgbe_fdir_filter_init(struct rte_eth_dev *eth_dev)
1407 struct ixgbe_hw_fdir_info *fdir_info =
1408 IXGBE_DEV_PRIVATE_TO_FDIR_INFO(eth_dev->data->dev_private);
1409 char fdir_hash_name[RTE_HASH_NAMESIZE];
1410 struct rte_hash_parameters fdir_hash_params = {
1411 .name = fdir_hash_name,
1412 .entries = IXGBE_MAX_FDIR_FILTER_NUM,
1413 .key_len = sizeof(union ixgbe_atr_input),
1414 .hash_func = rte_hash_crc,
1415 .hash_func_init_val = 0,
1416 .socket_id = rte_socket_id(),
1419 TAILQ_INIT(&fdir_info->fdir_list);
1420 snprintf(fdir_hash_name, RTE_HASH_NAMESIZE,
1421 "fdir_%s", eth_dev->device->name);
1422 fdir_info->hash_handle = rte_hash_create(&fdir_hash_params);
1423 if (!fdir_info->hash_handle) {
1424 PMD_INIT_LOG(ERR, "Failed to create fdir hash table!");
1427 fdir_info->hash_map = rte_zmalloc("ixgbe",
1428 sizeof(struct ixgbe_fdir_filter *) *
1429 IXGBE_MAX_FDIR_FILTER_NUM,
1431 if (!fdir_info->hash_map) {
1433 "Failed to allocate memory for fdir hash map!");
1436 fdir_info->mask_added = FALSE;
1441 static int ixgbe_l2_tn_filter_init(struct rte_eth_dev *eth_dev)
1443 struct ixgbe_l2_tn_info *l2_tn_info =
1444 IXGBE_DEV_PRIVATE_TO_L2_TN_INFO(eth_dev->data->dev_private);
1445 char l2_tn_hash_name[RTE_HASH_NAMESIZE];
1446 struct rte_hash_parameters l2_tn_hash_params = {
1447 .name = l2_tn_hash_name,
1448 .entries = IXGBE_MAX_L2_TN_FILTER_NUM,
1449 .key_len = sizeof(struct ixgbe_l2_tn_key),
1450 .hash_func = rte_hash_crc,
1451 .hash_func_init_val = 0,
1452 .socket_id = rte_socket_id(),
1455 TAILQ_INIT(&l2_tn_info->l2_tn_list);
1456 snprintf(l2_tn_hash_name, RTE_HASH_NAMESIZE,
1457 "l2_tn_%s", eth_dev->device->name);
1458 l2_tn_info->hash_handle = rte_hash_create(&l2_tn_hash_params);
1459 if (!l2_tn_info->hash_handle) {
1460 PMD_INIT_LOG(ERR, "Failed to create L2 TN hash table!");
1463 l2_tn_info->hash_map = rte_zmalloc("ixgbe",
1464 sizeof(struct ixgbe_l2_tn_filter *) *
1465 IXGBE_MAX_L2_TN_FILTER_NUM,
1467 if (!l2_tn_info->hash_map) {
1469 "Failed to allocate memory for L2 TN hash map!");
1472 l2_tn_info->e_tag_en = FALSE;
1473 l2_tn_info->e_tag_fwd_en = FALSE;
1474 l2_tn_info->e_tag_ether_type = RTE_ETHER_TYPE_ETAG;
1479 * Negotiate mailbox API version with the PF.
1480 * After reset API version is always set to the basic one (ixgbe_mbox_api_10).
1481 * Then we try to negotiate starting with the most recent one.
1482 * If all negotiation attempts fail, then we will proceed with
1483 * the default one (ixgbe_mbox_api_10).
1486 ixgbevf_negotiate_api(struct ixgbe_hw *hw)
1490 /* start with highest supported, proceed down */
1491 static const enum ixgbe_pfvf_api_rev sup_ver[] = {
1499 i != RTE_DIM(sup_ver) &&
1500 ixgbevf_negotiate_api_version(hw, sup_ver[i]) != 0;
1506 generate_random_mac_addr(struct rte_ether_addr *mac_addr)
1510 /* Set Organizationally Unique Identifier (OUI) prefix. */
1511 mac_addr->addr_bytes[0] = 0x00;
1512 mac_addr->addr_bytes[1] = 0x09;
1513 mac_addr->addr_bytes[2] = 0xC0;
1514 /* Force indication of locally assigned MAC address. */
1515 mac_addr->addr_bytes[0] |= RTE_ETHER_LOCAL_ADMIN_ADDR;
1516 /* Generate the last 3 bytes of the MAC address with a random number. */
1517 random = rte_rand();
1518 memcpy(&mac_addr->addr_bytes[3], &random, 3);
1522 devarg_handle_int(__rte_unused const char *key, const char *value,
1525 uint16_t *n = extra_args;
1527 if (value == NULL || extra_args == NULL)
1530 *n = (uint16_t)strtoul(value, NULL, 0);
1531 if (*n == USHRT_MAX && errno == ERANGE)
1538 ixgbevf_parse_devargs(struct ixgbe_adapter *adapter,
1539 struct rte_devargs *devargs)
1541 struct rte_kvargs *kvlist;
1542 uint16_t pflink_fullchk;
1544 if (devargs == NULL)
1547 kvlist = rte_kvargs_parse(devargs->args, ixgbevf_valid_arguments);
1551 if (rte_kvargs_count(kvlist, IXGBEVF_DEVARG_PFLINK_FULLCHK) == 1 &&
1552 rte_kvargs_process(kvlist, IXGBEVF_DEVARG_PFLINK_FULLCHK,
1553 devarg_handle_int, &pflink_fullchk) == 0 &&
1554 pflink_fullchk == 1)
1555 adapter->pflink_fullchk = 1;
1557 rte_kvargs_free(kvlist);
1561 * Virtual Function device init
1564 eth_ixgbevf_dev_init(struct rte_eth_dev *eth_dev)
1568 struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev);
1569 struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
1570 struct ixgbe_hw *hw =
1571 IXGBE_DEV_PRIVATE_TO_HW(eth_dev->data->dev_private);
1572 struct ixgbe_vfta *shadow_vfta =
1573 IXGBE_DEV_PRIVATE_TO_VFTA(eth_dev->data->dev_private);
1574 struct ixgbe_hwstrip *hwstrip =
1575 IXGBE_DEV_PRIVATE_TO_HWSTRIP_BITMAP(eth_dev->data->dev_private);
1576 struct rte_ether_addr *perm_addr =
1577 (struct rte_ether_addr *)hw->mac.perm_addr;
1579 PMD_INIT_FUNC_TRACE();
1581 eth_dev->dev_ops = &ixgbevf_eth_dev_ops;
1582 eth_dev->rx_pkt_burst = &ixgbe_recv_pkts;
1583 eth_dev->tx_pkt_burst = &ixgbe_xmit_pkts;
1585 /* for secondary processes, we don't initialise any further as primary
1586 * has already done this work. Only check we don't need a different
1589 if (rte_eal_process_type() != RTE_PROC_PRIMARY) {
1590 struct ixgbe_tx_queue *txq;
1591 /* TX queue function in primary, set by last queue initialized
1592 * Tx queue may not initialized by primary process
1594 if (eth_dev->data->tx_queues) {
1595 txq = eth_dev->data->tx_queues[eth_dev->data->nb_tx_queues - 1];
1596 ixgbe_set_tx_function(eth_dev, txq);
1598 /* Use default TX function if we get here */
1599 PMD_INIT_LOG(NOTICE,
1600 "No TX queues configured yet. Using default TX function.");
1603 ixgbe_set_rx_function(eth_dev);
1608 ixgbevf_parse_devargs(eth_dev->data->dev_private,
1609 pci_dev->device.devargs);
1611 rte_eth_copy_pci_info(eth_dev, pci_dev);
1613 hw->device_id = pci_dev->id.device_id;
1614 hw->vendor_id = pci_dev->id.vendor_id;
1615 hw->hw_addr = (void *)pci_dev->mem_resource[0].addr;
1617 /* initialize the vfta */
1618 memset(shadow_vfta, 0, sizeof(*shadow_vfta));
1620 /* initialize the hw strip bitmap*/
1621 memset(hwstrip, 0, sizeof(*hwstrip));
1623 /* Initialize the shared code (base driver) */
1624 diag = ixgbe_init_shared_code(hw);
1625 if (diag != IXGBE_SUCCESS) {
1626 PMD_INIT_LOG(ERR, "Shared code init failed for ixgbevf: %d", diag);
1630 /* init_mailbox_params */
1631 hw->mbx.ops.init_params(hw);
1633 /* Reset the hw statistics */
1634 ixgbevf_dev_stats_reset(eth_dev);
1636 /* Disable the interrupts for VF */
1637 ixgbevf_intr_disable(eth_dev);
1639 hw->mac.num_rar_entries = 128; /* The MAX of the underlying PF */
1640 diag = hw->mac.ops.reset_hw(hw);
1643 * The VF reset operation returns the IXGBE_ERR_INVALID_MAC_ADDR when
1644 * the underlying PF driver has not assigned a MAC address to the VF.
1645 * In this case, assign a random MAC address.
1647 if ((diag != IXGBE_SUCCESS) && (diag != IXGBE_ERR_INVALID_MAC_ADDR)) {
1648 PMD_INIT_LOG(ERR, "VF Initialization Failure: %d", diag);
1650 * This error code will be propagated to the app by
1651 * rte_eth_dev_reset, so use a public error code rather than
1652 * the internal-only IXGBE_ERR_RESET_FAILED
1657 /* negotiate mailbox API version to use with the PF. */
1658 ixgbevf_negotiate_api(hw);
1660 /* Get Rx/Tx queue count via mailbox, which is ready after reset_hw */
1661 ixgbevf_get_queues(hw, &tcs, &tc);
1663 /* Allocate memory for storing MAC addresses */
1664 eth_dev->data->mac_addrs = rte_zmalloc("ixgbevf", RTE_ETHER_ADDR_LEN *
1665 hw->mac.num_rar_entries, 0);
1666 if (eth_dev->data->mac_addrs == NULL) {
1668 "Failed to allocate %u bytes needed to store "
1670 RTE_ETHER_ADDR_LEN * hw->mac.num_rar_entries);
1674 /* Pass the information to the rte_eth_dev_close() that it should also
1675 * release the private port resources.
1677 eth_dev->data->dev_flags |= RTE_ETH_DEV_CLOSE_REMOVE;
1679 /* Generate a random MAC address, if none was assigned by PF. */
1680 if (rte_is_zero_ether_addr(perm_addr)) {
1681 generate_random_mac_addr(perm_addr);
1682 diag = ixgbe_set_rar_vf(hw, 1, perm_addr->addr_bytes, 0, 1);
1684 rte_free(eth_dev->data->mac_addrs);
1685 eth_dev->data->mac_addrs = NULL;
1688 PMD_INIT_LOG(INFO, "\tVF MAC address not assigned by Host PF");
1689 PMD_INIT_LOG(INFO, "\tAssign randomly generated MAC address "
1690 "%02x:%02x:%02x:%02x:%02x:%02x",
1691 perm_addr->addr_bytes[0],
1692 perm_addr->addr_bytes[1],
1693 perm_addr->addr_bytes[2],
1694 perm_addr->addr_bytes[3],
1695 perm_addr->addr_bytes[4],
1696 perm_addr->addr_bytes[5]);
1699 /* Copy the permanent MAC address */
1700 rte_ether_addr_copy(perm_addr, ð_dev->data->mac_addrs[0]);
1702 /* reset the hardware with the new settings */
1703 diag = hw->mac.ops.start_hw(hw);
1709 PMD_INIT_LOG(ERR, "VF Initialization Failure: %d", diag);
1713 rte_intr_callback_register(intr_handle,
1714 ixgbevf_dev_interrupt_handler, eth_dev);
1715 rte_intr_enable(intr_handle);
1716 ixgbevf_intr_enable(eth_dev);
1718 PMD_INIT_LOG(DEBUG, "port %d vendorID=0x%x deviceID=0x%x mac.type=%s",
1719 eth_dev->data->port_id, pci_dev->id.vendor_id,
1720 pci_dev->id.device_id, "ixgbe_mac_82599_vf");
1725 /* Virtual Function device uninit */
1728 eth_ixgbevf_dev_uninit(struct rte_eth_dev *eth_dev)
1730 PMD_INIT_FUNC_TRACE();
1732 if (rte_eal_process_type() != RTE_PROC_PRIMARY)
1735 ixgbevf_dev_close(eth_dev);
1741 eth_ixgbe_pci_probe(struct rte_pci_driver *pci_drv __rte_unused,
1742 struct rte_pci_device *pci_dev)
1744 char name[RTE_ETH_NAME_MAX_LEN];
1745 struct rte_eth_dev *pf_ethdev;
1746 struct rte_eth_devargs eth_da;
1749 if (pci_dev->device.devargs) {
1750 retval = rte_eth_devargs_parse(pci_dev->device.devargs->args,
1755 memset(ð_da, 0, sizeof(eth_da));
1757 retval = rte_eth_dev_create(&pci_dev->device, pci_dev->device.name,
1758 sizeof(struct ixgbe_adapter),
1759 eth_dev_pci_specific_init, pci_dev,
1760 eth_ixgbe_dev_init, NULL);
1762 if (retval || eth_da.nb_representor_ports < 1)
1765 pf_ethdev = rte_eth_dev_allocated(pci_dev->device.name);
1766 if (pf_ethdev == NULL)
1769 /* probe VF representor ports */
1770 for (i = 0; i < eth_da.nb_representor_ports; i++) {
1771 struct ixgbe_vf_info *vfinfo;
1772 struct ixgbe_vf_representor representor;
1774 vfinfo = *IXGBE_DEV_PRIVATE_TO_P_VFDATA(
1775 pf_ethdev->data->dev_private);
1776 if (vfinfo == NULL) {
1778 "no virtual functions supported by PF");
1782 representor.vf_id = eth_da.representor_ports[i];
1783 representor.switch_domain_id = vfinfo->switch_domain_id;
1784 representor.pf_ethdev = pf_ethdev;
1786 /* representor port net_bdf_port */
1787 snprintf(name, sizeof(name), "net_%s_representor_%d",
1788 pci_dev->device.name,
1789 eth_da.representor_ports[i]);
1791 retval = rte_eth_dev_create(&pci_dev->device, name,
1792 sizeof(struct ixgbe_vf_representor), NULL, NULL,
1793 ixgbe_vf_representor_init, &representor);
1796 PMD_DRV_LOG(ERR, "failed to create ixgbe vf "
1797 "representor %s.", name);
1803 static int eth_ixgbe_pci_remove(struct rte_pci_device *pci_dev)
1805 struct rte_eth_dev *ethdev;
1807 ethdev = rte_eth_dev_allocated(pci_dev->device.name);
1811 if (ethdev->data->dev_flags & RTE_ETH_DEV_REPRESENTOR)
1812 return rte_eth_dev_pci_generic_remove(pci_dev,
1813 ixgbe_vf_representor_uninit);
1815 return rte_eth_dev_pci_generic_remove(pci_dev,
1816 eth_ixgbe_dev_uninit);
1819 static struct rte_pci_driver rte_ixgbe_pmd = {
1820 .id_table = pci_id_ixgbe_map,
1821 .drv_flags = RTE_PCI_DRV_NEED_MAPPING | RTE_PCI_DRV_INTR_LSC,
1822 .probe = eth_ixgbe_pci_probe,
1823 .remove = eth_ixgbe_pci_remove,
1826 static int eth_ixgbevf_pci_probe(struct rte_pci_driver *pci_drv __rte_unused,
1827 struct rte_pci_device *pci_dev)
1829 return rte_eth_dev_pci_generic_probe(pci_dev,
1830 sizeof(struct ixgbe_adapter), eth_ixgbevf_dev_init);
1833 static int eth_ixgbevf_pci_remove(struct rte_pci_device *pci_dev)
1835 return rte_eth_dev_pci_generic_remove(pci_dev, eth_ixgbevf_dev_uninit);
1839 * virtual function driver struct
1841 static struct rte_pci_driver rte_ixgbevf_pmd = {
1842 .id_table = pci_id_ixgbevf_map,
1843 .drv_flags = RTE_PCI_DRV_NEED_MAPPING,
1844 .probe = eth_ixgbevf_pci_probe,
1845 .remove = eth_ixgbevf_pci_remove,
1849 ixgbe_vlan_filter_set(struct rte_eth_dev *dev, uint16_t vlan_id, int on)
1851 struct ixgbe_hw *hw =
1852 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1853 struct ixgbe_vfta *shadow_vfta =
1854 IXGBE_DEV_PRIVATE_TO_VFTA(dev->data->dev_private);
1859 vid_idx = (uint32_t) ((vlan_id >> 5) & 0x7F);
1860 vid_bit = (uint32_t) (1 << (vlan_id & 0x1F));
1861 vfta = IXGBE_READ_REG(hw, IXGBE_VFTA(vid_idx));
1866 IXGBE_WRITE_REG(hw, IXGBE_VFTA(vid_idx), vfta);
1868 /* update local VFTA copy */
1869 shadow_vfta->vfta[vid_idx] = vfta;
1875 ixgbe_vlan_strip_queue_set(struct rte_eth_dev *dev, uint16_t queue, int on)
1878 ixgbe_vlan_hw_strip_enable(dev, queue);
1880 ixgbe_vlan_hw_strip_disable(dev, queue);
1884 ixgbe_vlan_tpid_set(struct rte_eth_dev *dev,
1885 enum rte_vlan_type vlan_type,
1888 struct ixgbe_hw *hw =
1889 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1894 qinq = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
1895 qinq &= IXGBE_DMATXCTL_GDV;
1897 switch (vlan_type) {
1898 case ETH_VLAN_TYPE_INNER:
1900 reg = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
1901 reg = (reg & (~IXGBE_VLNCTRL_VET)) | (uint32_t)tpid;
1902 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, reg);
1903 reg = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
1904 reg = (reg & (~IXGBE_DMATXCTL_VT_MASK))
1905 | ((uint32_t)tpid << IXGBE_DMATXCTL_VT_SHIFT);
1906 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, reg);
1909 PMD_DRV_LOG(ERR, "Inner type is not supported"
1913 case ETH_VLAN_TYPE_OUTER:
1915 /* Only the high 16-bits is valid */
1916 IXGBE_WRITE_REG(hw, IXGBE_EXVET, (uint32_t)tpid <<
1917 IXGBE_EXVET_VET_EXT_SHIFT);
1919 reg = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
1920 reg = (reg & (~IXGBE_VLNCTRL_VET)) | (uint32_t)tpid;
1921 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, reg);
1922 reg = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
1923 reg = (reg & (~IXGBE_DMATXCTL_VT_MASK))
1924 | ((uint32_t)tpid << IXGBE_DMATXCTL_VT_SHIFT);
1925 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, reg);
1931 PMD_DRV_LOG(ERR, "Unsupported VLAN type %d", vlan_type);
1939 ixgbe_vlan_hw_filter_disable(struct rte_eth_dev *dev)
1941 struct ixgbe_hw *hw =
1942 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1945 PMD_INIT_FUNC_TRACE();
1947 /* Filter Table Disable */
1948 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
1949 vlnctrl &= ~IXGBE_VLNCTRL_VFE;
1951 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
1955 ixgbe_vlan_hw_filter_enable(struct rte_eth_dev *dev)
1957 struct ixgbe_hw *hw =
1958 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1959 struct ixgbe_vfta *shadow_vfta =
1960 IXGBE_DEV_PRIVATE_TO_VFTA(dev->data->dev_private);
1964 PMD_INIT_FUNC_TRACE();
1966 /* Filter Table Enable */
1967 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
1968 vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
1969 vlnctrl |= IXGBE_VLNCTRL_VFE;
1971 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
1973 /* write whatever is in local vfta copy */
1974 for (i = 0; i < IXGBE_VFTA_SIZE; i++)
1975 IXGBE_WRITE_REG(hw, IXGBE_VFTA(i), shadow_vfta->vfta[i]);
1979 ixgbe_vlan_hw_strip_bitmap_set(struct rte_eth_dev *dev, uint16_t queue, bool on)
1981 struct ixgbe_hwstrip *hwstrip =
1982 IXGBE_DEV_PRIVATE_TO_HWSTRIP_BITMAP(dev->data->dev_private);
1983 struct ixgbe_rx_queue *rxq;
1985 if (queue >= IXGBE_MAX_RX_QUEUE_NUM)
1989 IXGBE_SET_HWSTRIP(hwstrip, queue);
1991 IXGBE_CLEAR_HWSTRIP(hwstrip, queue);
1993 if (queue >= dev->data->nb_rx_queues)
1996 rxq = dev->data->rx_queues[queue];
1999 rxq->vlan_flags = PKT_RX_VLAN | PKT_RX_VLAN_STRIPPED;
2000 rxq->offloads |= DEV_RX_OFFLOAD_VLAN_STRIP;
2002 rxq->vlan_flags = PKT_RX_VLAN;
2003 rxq->offloads &= ~DEV_RX_OFFLOAD_VLAN_STRIP;
2008 ixgbe_vlan_hw_strip_disable(struct rte_eth_dev *dev, uint16_t queue)
2010 struct ixgbe_hw *hw =
2011 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2014 PMD_INIT_FUNC_TRACE();
2016 if (hw->mac.type == ixgbe_mac_82598EB) {
2017 /* No queue level support */
2018 PMD_INIT_LOG(NOTICE, "82598EB not support queue level hw strip");
2022 /* Other 10G NIC, the VLAN strip can be setup per queue in RXDCTL */
2023 ctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(queue));
2024 ctrl &= ~IXGBE_RXDCTL_VME;
2025 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(queue), ctrl);
2027 /* record those setting for HW strip per queue */
2028 ixgbe_vlan_hw_strip_bitmap_set(dev, queue, 0);
2032 ixgbe_vlan_hw_strip_enable(struct rte_eth_dev *dev, uint16_t queue)
2034 struct ixgbe_hw *hw =
2035 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2038 PMD_INIT_FUNC_TRACE();
2040 if (hw->mac.type == ixgbe_mac_82598EB) {
2041 /* No queue level supported */
2042 PMD_INIT_LOG(NOTICE, "82598EB not support queue level hw strip");
2046 /* Other 10G NIC, the VLAN strip can be setup per queue in RXDCTL */
2047 ctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(queue));
2048 ctrl |= IXGBE_RXDCTL_VME;
2049 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(queue), ctrl);
2051 /* record those setting for HW strip per queue */
2052 ixgbe_vlan_hw_strip_bitmap_set(dev, queue, 1);
2056 ixgbe_vlan_hw_extend_disable(struct rte_eth_dev *dev)
2058 struct ixgbe_hw *hw =
2059 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2062 PMD_INIT_FUNC_TRACE();
2064 /* DMATXCTRL: Geric Double VLAN Disable */
2065 ctrl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
2066 ctrl &= ~IXGBE_DMATXCTL_GDV;
2067 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, ctrl);
2069 /* CTRL_EXT: Global Double VLAN Disable */
2070 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
2071 ctrl &= ~IXGBE_EXTENDED_VLAN;
2072 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl);
2077 ixgbe_vlan_hw_extend_enable(struct rte_eth_dev *dev)
2079 struct ixgbe_hw *hw =
2080 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2083 PMD_INIT_FUNC_TRACE();
2085 /* DMATXCTRL: Geric Double VLAN Enable */
2086 ctrl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
2087 ctrl |= IXGBE_DMATXCTL_GDV;
2088 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, ctrl);
2090 /* CTRL_EXT: Global Double VLAN Enable */
2091 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
2092 ctrl |= IXGBE_EXTENDED_VLAN;
2093 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl);
2095 /* Clear pooling mode of PFVTCTL. It's required by X550. */
2096 if (hw->mac.type == ixgbe_mac_X550 ||
2097 hw->mac.type == ixgbe_mac_X550EM_x ||
2098 hw->mac.type == ixgbe_mac_X550EM_a) {
2099 ctrl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
2100 ctrl &= ~IXGBE_VT_CTL_POOLING_MODE_MASK;
2101 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, ctrl);
2105 * VET EXT field in the EXVET register = 0x8100 by default
2106 * So no need to change. Same to VT field of DMATXCTL register
2111 ixgbe_vlan_hw_strip_config(struct rte_eth_dev *dev)
2113 struct ixgbe_hw *hw =
2114 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2115 struct rte_eth_rxmode *rxmode = &dev->data->dev_conf.rxmode;
2118 struct ixgbe_rx_queue *rxq;
2121 PMD_INIT_FUNC_TRACE();
2123 if (hw->mac.type == ixgbe_mac_82598EB) {
2124 if (rxmode->offloads & DEV_RX_OFFLOAD_VLAN_STRIP) {
2125 ctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
2126 ctrl |= IXGBE_VLNCTRL_VME;
2127 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, ctrl);
2129 ctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
2130 ctrl &= ~IXGBE_VLNCTRL_VME;
2131 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, ctrl);
2135 * Other 10G NIC, the VLAN strip can be setup
2136 * per queue in RXDCTL
2138 for (i = 0; i < dev->data->nb_rx_queues; i++) {
2139 rxq = dev->data->rx_queues[i];
2140 ctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(rxq->reg_idx));
2141 if (rxq->offloads & DEV_RX_OFFLOAD_VLAN_STRIP) {
2142 ctrl |= IXGBE_RXDCTL_VME;
2145 ctrl &= ~IXGBE_RXDCTL_VME;
2148 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(rxq->reg_idx), ctrl);
2150 /* record those setting for HW strip per queue */
2151 ixgbe_vlan_hw_strip_bitmap_set(dev, i, on);
2157 ixgbe_config_vlan_strip_on_all_queues(struct rte_eth_dev *dev, int mask)
2160 struct rte_eth_rxmode *rxmode;
2161 struct ixgbe_rx_queue *rxq;
2163 if (mask & ETH_VLAN_STRIP_MASK) {
2164 rxmode = &dev->data->dev_conf.rxmode;
2165 if (rxmode->offloads & DEV_RX_OFFLOAD_VLAN_STRIP)
2166 for (i = 0; i < dev->data->nb_rx_queues; i++) {
2167 rxq = dev->data->rx_queues[i];
2168 rxq->offloads |= DEV_RX_OFFLOAD_VLAN_STRIP;
2171 for (i = 0; i < dev->data->nb_rx_queues; i++) {
2172 rxq = dev->data->rx_queues[i];
2173 rxq->offloads &= ~DEV_RX_OFFLOAD_VLAN_STRIP;
2179 ixgbe_vlan_offload_config(struct rte_eth_dev *dev, int mask)
2181 struct rte_eth_rxmode *rxmode;
2182 rxmode = &dev->data->dev_conf.rxmode;
2184 if (mask & ETH_VLAN_STRIP_MASK) {
2185 ixgbe_vlan_hw_strip_config(dev);
2188 if (mask & ETH_VLAN_FILTER_MASK) {
2189 if (rxmode->offloads & DEV_RX_OFFLOAD_VLAN_FILTER)
2190 ixgbe_vlan_hw_filter_enable(dev);
2192 ixgbe_vlan_hw_filter_disable(dev);
2195 if (mask & ETH_VLAN_EXTEND_MASK) {
2196 if (rxmode->offloads & DEV_RX_OFFLOAD_VLAN_EXTEND)
2197 ixgbe_vlan_hw_extend_enable(dev);
2199 ixgbe_vlan_hw_extend_disable(dev);
2206 ixgbe_vlan_offload_set(struct rte_eth_dev *dev, int mask)
2208 ixgbe_config_vlan_strip_on_all_queues(dev, mask);
2210 ixgbe_vlan_offload_config(dev, mask);
2216 ixgbe_vmdq_vlan_hw_filter_enable(struct rte_eth_dev *dev)
2218 struct ixgbe_hw *hw =
2219 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2220 /* VLNCTRL: enable vlan filtering and allow all vlan tags through */
2221 uint32_t vlanctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
2223 vlanctrl |= IXGBE_VLNCTRL_VFE; /* enable vlan filters */
2224 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlanctrl);
2228 ixgbe_check_vf_rss_rxq_num(struct rte_eth_dev *dev, uint16_t nb_rx_q)
2230 struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
2235 RTE_ETH_DEV_SRIOV(dev).active = ETH_64_POOLS;
2238 RTE_ETH_DEV_SRIOV(dev).active = ETH_32_POOLS;
2244 RTE_ETH_DEV_SRIOV(dev).nb_q_per_pool =
2245 IXGBE_MAX_RX_QUEUE_NUM / RTE_ETH_DEV_SRIOV(dev).active;
2246 RTE_ETH_DEV_SRIOV(dev).def_pool_q_idx =
2247 pci_dev->max_vfs * RTE_ETH_DEV_SRIOV(dev).nb_q_per_pool;
2252 ixgbe_check_mq_mode(struct rte_eth_dev *dev)
2254 struct rte_eth_conf *dev_conf = &dev->data->dev_conf;
2255 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2256 uint16_t nb_rx_q = dev->data->nb_rx_queues;
2257 uint16_t nb_tx_q = dev->data->nb_tx_queues;
2259 if (RTE_ETH_DEV_SRIOV(dev).active != 0) {
2260 /* check multi-queue mode */
2261 switch (dev_conf->rxmode.mq_mode) {
2262 case ETH_MQ_RX_VMDQ_DCB:
2263 PMD_INIT_LOG(INFO, "ETH_MQ_RX_VMDQ_DCB mode supported in SRIOV");
2265 case ETH_MQ_RX_VMDQ_DCB_RSS:
2266 /* DCB/RSS VMDQ in SRIOV mode, not implement yet */
2267 PMD_INIT_LOG(ERR, "SRIOV active,"
2268 " unsupported mq_mode rx %d.",
2269 dev_conf->rxmode.mq_mode);
2272 case ETH_MQ_RX_VMDQ_RSS:
2273 dev->data->dev_conf.rxmode.mq_mode = ETH_MQ_RX_VMDQ_RSS;
2274 if (nb_rx_q <= RTE_ETH_DEV_SRIOV(dev).nb_q_per_pool)
2275 if (ixgbe_check_vf_rss_rxq_num(dev, nb_rx_q)) {
2276 PMD_INIT_LOG(ERR, "SRIOV is active,"
2277 " invalid queue number"
2278 " for VMDQ RSS, allowed"
2279 " value are 1, 2 or 4.");
2283 case ETH_MQ_RX_VMDQ_ONLY:
2284 case ETH_MQ_RX_NONE:
2285 /* if nothing mq mode configure, use default scheme */
2286 dev->data->dev_conf.rxmode.mq_mode = ETH_MQ_RX_VMDQ_ONLY;
2288 default: /* ETH_MQ_RX_DCB, ETH_MQ_RX_DCB_RSS or ETH_MQ_TX_DCB*/
2289 /* SRIOV only works in VMDq enable mode */
2290 PMD_INIT_LOG(ERR, "SRIOV is active,"
2291 " wrong mq_mode rx %d.",
2292 dev_conf->rxmode.mq_mode);
2296 switch (dev_conf->txmode.mq_mode) {
2297 case ETH_MQ_TX_VMDQ_DCB:
2298 PMD_INIT_LOG(INFO, "ETH_MQ_TX_VMDQ_DCB mode supported in SRIOV");
2299 dev->data->dev_conf.txmode.mq_mode = ETH_MQ_TX_VMDQ_DCB;
2301 default: /* ETH_MQ_TX_VMDQ_ONLY or ETH_MQ_TX_NONE */
2302 dev->data->dev_conf.txmode.mq_mode = ETH_MQ_TX_VMDQ_ONLY;
2306 /* check valid queue number */
2307 if ((nb_rx_q > RTE_ETH_DEV_SRIOV(dev).nb_q_per_pool) ||
2308 (nb_tx_q > RTE_ETH_DEV_SRIOV(dev).nb_q_per_pool)) {
2309 PMD_INIT_LOG(ERR, "SRIOV is active,"
2310 " nb_rx_q=%d nb_tx_q=%d queue number"
2311 " must be less than or equal to %d.",
2313 RTE_ETH_DEV_SRIOV(dev).nb_q_per_pool);
2317 if (dev_conf->rxmode.mq_mode == ETH_MQ_RX_VMDQ_DCB_RSS) {
2318 PMD_INIT_LOG(ERR, "VMDQ+DCB+RSS mq_mode is"
2322 /* check configuration for vmdb+dcb mode */
2323 if (dev_conf->rxmode.mq_mode == ETH_MQ_RX_VMDQ_DCB) {
2324 const struct rte_eth_vmdq_dcb_conf *conf;
2326 if (nb_rx_q != IXGBE_VMDQ_DCB_NB_QUEUES) {
2327 PMD_INIT_LOG(ERR, "VMDQ+DCB, nb_rx_q != %d.",
2328 IXGBE_VMDQ_DCB_NB_QUEUES);
2331 conf = &dev_conf->rx_adv_conf.vmdq_dcb_conf;
2332 if (!(conf->nb_queue_pools == ETH_16_POOLS ||
2333 conf->nb_queue_pools == ETH_32_POOLS)) {
2334 PMD_INIT_LOG(ERR, "VMDQ+DCB selected,"
2335 " nb_queue_pools must be %d or %d.",
2336 ETH_16_POOLS, ETH_32_POOLS);
2340 if (dev_conf->txmode.mq_mode == ETH_MQ_TX_VMDQ_DCB) {
2341 const struct rte_eth_vmdq_dcb_tx_conf *conf;
2343 if (nb_tx_q != IXGBE_VMDQ_DCB_NB_QUEUES) {
2344 PMD_INIT_LOG(ERR, "VMDQ+DCB, nb_tx_q != %d",
2345 IXGBE_VMDQ_DCB_NB_QUEUES);
2348 conf = &dev_conf->tx_adv_conf.vmdq_dcb_tx_conf;
2349 if (!(conf->nb_queue_pools == ETH_16_POOLS ||
2350 conf->nb_queue_pools == ETH_32_POOLS)) {
2351 PMD_INIT_LOG(ERR, "VMDQ+DCB selected,"
2352 " nb_queue_pools != %d and"
2353 " nb_queue_pools != %d.",
2354 ETH_16_POOLS, ETH_32_POOLS);
2359 /* For DCB mode check our configuration before we go further */
2360 if (dev_conf->rxmode.mq_mode == ETH_MQ_RX_DCB) {
2361 const struct rte_eth_dcb_rx_conf *conf;
2363 conf = &dev_conf->rx_adv_conf.dcb_rx_conf;
2364 if (!(conf->nb_tcs == ETH_4_TCS ||
2365 conf->nb_tcs == ETH_8_TCS)) {
2366 PMD_INIT_LOG(ERR, "DCB selected, nb_tcs != %d"
2367 " and nb_tcs != %d.",
2368 ETH_4_TCS, ETH_8_TCS);
2373 if (dev_conf->txmode.mq_mode == ETH_MQ_TX_DCB) {
2374 const struct rte_eth_dcb_tx_conf *conf;
2376 conf = &dev_conf->tx_adv_conf.dcb_tx_conf;
2377 if (!(conf->nb_tcs == ETH_4_TCS ||
2378 conf->nb_tcs == ETH_8_TCS)) {
2379 PMD_INIT_LOG(ERR, "DCB selected, nb_tcs != %d"
2380 " and nb_tcs != %d.",
2381 ETH_4_TCS, ETH_8_TCS);
2387 * When DCB/VT is off, maximum number of queues changes,
2388 * except for 82598EB, which remains constant.
2390 if (dev_conf->txmode.mq_mode == ETH_MQ_TX_NONE &&
2391 hw->mac.type != ixgbe_mac_82598EB) {
2392 if (nb_tx_q > IXGBE_NONE_MODE_TX_NB_QUEUES) {
2394 "Neither VT nor DCB are enabled, "
2396 IXGBE_NONE_MODE_TX_NB_QUEUES);
2405 ixgbe_dev_configure(struct rte_eth_dev *dev)
2407 struct ixgbe_interrupt *intr =
2408 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
2409 struct ixgbe_adapter *adapter = dev->data->dev_private;
2412 PMD_INIT_FUNC_TRACE();
2414 if (dev->data->dev_conf.rxmode.mq_mode & ETH_MQ_RX_RSS_FLAG)
2415 dev->data->dev_conf.rxmode.offloads |= DEV_RX_OFFLOAD_RSS_HASH;
2417 /* multipe queue mode checking */
2418 ret = ixgbe_check_mq_mode(dev);
2420 PMD_DRV_LOG(ERR, "ixgbe_check_mq_mode fails with %d.",
2425 /* set flag to update link status after init */
2426 intr->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
2429 * Initialize to TRUE. If any of Rx queues doesn't meet the bulk
2430 * allocation or vector Rx preconditions we will reset it.
2432 adapter->rx_bulk_alloc_allowed = true;
2433 adapter->rx_vec_allowed = true;
2439 ixgbe_dev_phy_intr_setup(struct rte_eth_dev *dev)
2441 struct ixgbe_hw *hw =
2442 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2443 struct ixgbe_interrupt *intr =
2444 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
2447 /* only set up it on X550EM_X */
2448 if (hw->mac.type == ixgbe_mac_X550EM_x) {
2449 gpie = IXGBE_READ_REG(hw, IXGBE_GPIE);
2450 gpie |= IXGBE_SDP0_GPIEN_X550EM_x;
2451 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
2452 if (hw->phy.type == ixgbe_phy_x550em_ext_t)
2453 intr->mask |= IXGBE_EICR_GPI_SDP0_X550EM_x;
2458 ixgbe_set_vf_rate_limit(struct rte_eth_dev *dev, uint16_t vf,
2459 uint16_t tx_rate, uint64_t q_msk)
2461 struct ixgbe_hw *hw;
2462 struct ixgbe_vf_info *vfinfo;
2463 struct rte_eth_link link;
2464 uint8_t nb_q_per_pool;
2465 uint32_t queue_stride;
2466 uint32_t queue_idx, idx = 0, vf_idx;
2468 uint16_t total_rate = 0;
2469 struct rte_pci_device *pci_dev;
2472 pci_dev = RTE_ETH_DEV_TO_PCI(dev);
2473 ret = rte_eth_link_get_nowait(dev->data->port_id, &link);
2477 if (vf >= pci_dev->max_vfs)
2480 if (tx_rate > link.link_speed)
2486 hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2487 vfinfo = *(IXGBE_DEV_PRIVATE_TO_P_VFDATA(dev->data->dev_private));
2488 nb_q_per_pool = RTE_ETH_DEV_SRIOV(dev).nb_q_per_pool;
2489 queue_stride = IXGBE_MAX_RX_QUEUE_NUM / RTE_ETH_DEV_SRIOV(dev).active;
2490 queue_idx = vf * queue_stride;
2491 queue_end = queue_idx + nb_q_per_pool - 1;
2492 if (queue_end >= hw->mac.max_tx_queues)
2496 for (vf_idx = 0; vf_idx < pci_dev->max_vfs; vf_idx++) {
2499 for (idx = 0; idx < RTE_DIM(vfinfo[vf_idx].tx_rate);
2501 total_rate += vfinfo[vf_idx].tx_rate[idx];
2507 /* Store tx_rate for this vf. */
2508 for (idx = 0; idx < nb_q_per_pool; idx++) {
2509 if (((uint64_t)0x1 << idx) & q_msk) {
2510 if (vfinfo[vf].tx_rate[idx] != tx_rate)
2511 vfinfo[vf].tx_rate[idx] = tx_rate;
2512 total_rate += tx_rate;
2516 if (total_rate > dev->data->dev_link.link_speed) {
2517 /* Reset stored TX rate of the VF if it causes exceed
2520 memset(vfinfo[vf].tx_rate, 0, sizeof(vfinfo[vf].tx_rate));
2524 /* Set RTTBCNRC of each queue/pool for vf X */
2525 for (; queue_idx <= queue_end; queue_idx++) {
2527 ixgbe_set_queue_rate_limit(dev, queue_idx, tx_rate);
2535 * Configure device link speed and setup link.
2536 * It returns 0 on success.
2539 ixgbe_dev_start(struct rte_eth_dev *dev)
2541 struct ixgbe_hw *hw =
2542 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2543 struct ixgbe_vf_info *vfinfo =
2544 *IXGBE_DEV_PRIVATE_TO_P_VFDATA(dev->data->dev_private);
2545 struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
2546 struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
2547 uint32_t intr_vector = 0;
2548 int err, link_up = 0, negotiate = 0;
2550 uint32_t allowed_speeds = 0;
2554 uint32_t *link_speeds;
2555 struct ixgbe_tm_conf *tm_conf =
2556 IXGBE_DEV_PRIVATE_TO_TM_CONF(dev->data->dev_private);
2557 struct ixgbe_macsec_setting *macsec_setting =
2558 IXGBE_DEV_PRIVATE_TO_MACSEC_SETTING(dev->data->dev_private);
2560 PMD_INIT_FUNC_TRACE();
2562 /* IXGBE devices don't support:
2563 * - half duplex (checked afterwards for valid speeds)
2564 * - fixed speed: TODO implement
2566 if (dev->data->dev_conf.link_speeds & ETH_LINK_SPEED_FIXED) {
2568 "Invalid link_speeds for port %u, fix speed not supported",
2569 dev->data->port_id);
2573 /* Stop the link setup handler before resetting the HW. */
2574 rte_eal_alarm_cancel(ixgbe_dev_setup_link_alarm_handler, dev);
2576 /* disable uio/vfio intr/eventfd mapping */
2577 rte_intr_disable(intr_handle);
2580 hw->adapter_stopped = 0;
2581 ixgbe_stop_adapter(hw);
2583 /* reinitialize adapter
2584 * this calls reset and start
2586 status = ixgbe_pf_reset_hw(hw);
2589 hw->mac.ops.start_hw(hw);
2590 hw->mac.get_link_status = true;
2592 /* configure PF module if SRIOV enabled */
2593 ixgbe_pf_host_configure(dev);
2595 ixgbe_dev_phy_intr_setup(dev);
2597 /* check and configure queue intr-vector mapping */
2598 if ((rte_intr_cap_multiple(intr_handle) ||
2599 !RTE_ETH_DEV_SRIOV(dev).active) &&
2600 dev->data->dev_conf.intr_conf.rxq != 0) {
2601 intr_vector = dev->data->nb_rx_queues;
2602 if (intr_vector > IXGBE_MAX_INTR_QUEUE_NUM) {
2603 PMD_INIT_LOG(ERR, "At most %d intr queues supported",
2604 IXGBE_MAX_INTR_QUEUE_NUM);
2607 if (rte_intr_efd_enable(intr_handle, intr_vector))
2611 if (rte_intr_dp_is_en(intr_handle) && !intr_handle->intr_vec) {
2612 intr_handle->intr_vec =
2613 rte_zmalloc("intr_vec",
2614 dev->data->nb_rx_queues * sizeof(int), 0);
2615 if (intr_handle->intr_vec == NULL) {
2616 PMD_INIT_LOG(ERR, "Failed to allocate %d rx_queues"
2617 " intr_vec", dev->data->nb_rx_queues);
2622 /* confiugre msix for sleep until rx interrupt */
2623 ixgbe_configure_msix(dev);
2625 /* initialize transmission unit */
2626 ixgbe_dev_tx_init(dev);
2628 /* This can fail when allocating mbufs for descriptor rings */
2629 err = ixgbe_dev_rx_init(dev);
2631 PMD_INIT_LOG(ERR, "Unable to initialize RX hardware");
2635 mask = ETH_VLAN_STRIP_MASK | ETH_VLAN_FILTER_MASK |
2636 ETH_VLAN_EXTEND_MASK;
2637 err = ixgbe_vlan_offload_config(dev, mask);
2639 PMD_INIT_LOG(ERR, "Unable to set VLAN offload");
2643 if (dev->data->dev_conf.rxmode.mq_mode == ETH_MQ_RX_VMDQ_ONLY) {
2644 /* Enable vlan filtering for VMDq */
2645 ixgbe_vmdq_vlan_hw_filter_enable(dev);
2648 /* Configure DCB hw */
2649 ixgbe_configure_dcb(dev);
2651 if (dev->data->dev_conf.fdir_conf.mode != RTE_FDIR_MODE_NONE) {
2652 err = ixgbe_fdir_configure(dev);
2657 /* Restore vf rate limit */
2658 if (vfinfo != NULL) {
2659 for (vf = 0; vf < pci_dev->max_vfs; vf++)
2660 for (idx = 0; idx < IXGBE_MAX_QUEUE_NUM_PER_VF; idx++)
2661 if (vfinfo[vf].tx_rate[idx] != 0)
2662 ixgbe_set_vf_rate_limit(
2664 vfinfo[vf].tx_rate[idx],
2668 ixgbe_restore_statistics_mapping(dev);
2670 err = ixgbe_dev_rxtx_start(dev);
2672 PMD_INIT_LOG(ERR, "Unable to start rxtx queues");
2676 /* Skip link setup if loopback mode is enabled. */
2677 if (dev->data->dev_conf.lpbk_mode != 0) {
2678 err = ixgbe_check_supported_loopback_mode(dev);
2680 PMD_INIT_LOG(ERR, "Unsupported loopback mode");
2683 goto skip_link_setup;
2687 if (ixgbe_is_sfp(hw) && hw->phy.multispeed_fiber) {
2688 err = hw->mac.ops.setup_sfp(hw);
2693 if (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_copper) {
2694 /* Turn on the copper */
2695 ixgbe_set_phy_power(hw, true);
2697 /* Turn on the laser */
2698 ixgbe_enable_tx_laser(hw);
2701 err = ixgbe_check_link(hw, &speed, &link_up, 0);
2704 dev->data->dev_link.link_status = link_up;
2706 err = ixgbe_get_link_capabilities(hw, &speed, &negotiate);
2710 switch (hw->mac.type) {
2711 case ixgbe_mac_X550:
2712 case ixgbe_mac_X550EM_x:
2713 case ixgbe_mac_X550EM_a:
2714 allowed_speeds = ETH_LINK_SPEED_100M | ETH_LINK_SPEED_1G |
2715 ETH_LINK_SPEED_2_5G | ETH_LINK_SPEED_5G |
2717 if (hw->device_id == IXGBE_DEV_ID_X550EM_A_1G_T ||
2718 hw->device_id == IXGBE_DEV_ID_X550EM_A_1G_T_L)
2719 allowed_speeds = ETH_LINK_SPEED_10M |
2720 ETH_LINK_SPEED_100M | ETH_LINK_SPEED_1G;
2723 allowed_speeds = ETH_LINK_SPEED_100M | ETH_LINK_SPEED_1G |
2727 link_speeds = &dev->data->dev_conf.link_speeds;
2728 if (*link_speeds & ~allowed_speeds) {
2729 PMD_INIT_LOG(ERR, "Invalid link setting");
2734 if (*link_speeds == ETH_LINK_SPEED_AUTONEG) {
2735 switch (hw->mac.type) {
2736 case ixgbe_mac_82598EB:
2737 speed = IXGBE_LINK_SPEED_82598_AUTONEG;
2739 case ixgbe_mac_82599EB:
2740 case ixgbe_mac_X540:
2741 speed = IXGBE_LINK_SPEED_82599_AUTONEG;
2743 case ixgbe_mac_X550:
2744 case ixgbe_mac_X550EM_x:
2745 case ixgbe_mac_X550EM_a:
2746 speed = IXGBE_LINK_SPEED_X550_AUTONEG;
2749 speed = IXGBE_LINK_SPEED_82599_AUTONEG;
2752 if (*link_speeds & ETH_LINK_SPEED_10G)
2753 speed |= IXGBE_LINK_SPEED_10GB_FULL;
2754 if (*link_speeds & ETH_LINK_SPEED_5G)
2755 speed |= IXGBE_LINK_SPEED_5GB_FULL;
2756 if (*link_speeds & ETH_LINK_SPEED_2_5G)
2757 speed |= IXGBE_LINK_SPEED_2_5GB_FULL;
2758 if (*link_speeds & ETH_LINK_SPEED_1G)
2759 speed |= IXGBE_LINK_SPEED_1GB_FULL;
2760 if (*link_speeds & ETH_LINK_SPEED_100M)
2761 speed |= IXGBE_LINK_SPEED_100_FULL;
2762 if (*link_speeds & ETH_LINK_SPEED_10M)
2763 speed |= IXGBE_LINK_SPEED_10_FULL;
2766 err = ixgbe_setup_link(hw, speed, link_up);
2772 if (rte_intr_allow_others(intr_handle)) {
2773 /* check if lsc interrupt is enabled */
2774 if (dev->data->dev_conf.intr_conf.lsc != 0)
2775 ixgbe_dev_lsc_interrupt_setup(dev, TRUE);
2777 ixgbe_dev_lsc_interrupt_setup(dev, FALSE);
2778 ixgbe_dev_macsec_interrupt_setup(dev);
2780 rte_intr_callback_unregister(intr_handle,
2781 ixgbe_dev_interrupt_handler, dev);
2782 if (dev->data->dev_conf.intr_conf.lsc != 0)
2783 PMD_INIT_LOG(INFO, "lsc won't enable because of"
2784 " no intr multiplex");
2787 /* check if rxq interrupt is enabled */
2788 if (dev->data->dev_conf.intr_conf.rxq != 0 &&
2789 rte_intr_dp_is_en(intr_handle))
2790 ixgbe_dev_rxq_interrupt_setup(dev);
2792 /* enable uio/vfio intr/eventfd mapping */
2793 rte_intr_enable(intr_handle);
2795 /* resume enabled intr since hw reset */
2796 ixgbe_enable_intr(dev);
2797 ixgbe_l2_tunnel_conf(dev);
2798 ixgbe_filter_restore(dev);
2800 if (tm_conf->root && !tm_conf->committed)
2801 PMD_DRV_LOG(WARNING,
2802 "please call hierarchy_commit() "
2803 "before starting the port");
2805 /* wait for the controller to acquire link */
2806 err = ixgbe_wait_for_link_up(hw);
2811 * Update link status right before return, because it may
2812 * start link configuration process in a separate thread.
2814 ixgbe_dev_link_update(dev, 0);
2816 /* setup the macsec setting register */
2817 if (macsec_setting->offload_en)
2818 ixgbe_dev_macsec_register_enable(dev, macsec_setting);
2823 PMD_INIT_LOG(ERR, "failure in ixgbe_dev_start(): %d", err);
2824 ixgbe_dev_clear_queues(dev);
2829 * Stop device: disable rx and tx functions to allow for reconfiguring.
2832 ixgbe_dev_stop(struct rte_eth_dev *dev)
2834 struct rte_eth_link link;
2835 struct ixgbe_adapter *adapter = dev->data->dev_private;
2836 struct ixgbe_hw *hw =
2837 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2838 struct ixgbe_vf_info *vfinfo =
2839 *IXGBE_DEV_PRIVATE_TO_P_VFDATA(dev->data->dev_private);
2840 struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
2841 struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
2843 struct ixgbe_tm_conf *tm_conf =
2844 IXGBE_DEV_PRIVATE_TO_TM_CONF(dev->data->dev_private);
2846 if (hw->adapter_stopped)
2849 PMD_INIT_FUNC_TRACE();
2851 rte_eal_alarm_cancel(ixgbe_dev_setup_link_alarm_handler, dev);
2853 /* disable interrupts */
2854 ixgbe_disable_intr(hw);
2857 ixgbe_pf_reset_hw(hw);
2858 hw->adapter_stopped = 0;
2861 ixgbe_stop_adapter(hw);
2863 for (vf = 0; vfinfo != NULL && vf < pci_dev->max_vfs; vf++)
2864 vfinfo[vf].clear_to_send = false;
2866 if (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_copper) {
2867 /* Turn off the copper */
2868 ixgbe_set_phy_power(hw, false);
2870 /* Turn off the laser */
2871 ixgbe_disable_tx_laser(hw);
2874 ixgbe_dev_clear_queues(dev);
2876 /* Clear stored conf */
2877 dev->data->scattered_rx = 0;
2880 /* Clear recorded link status */
2881 memset(&link, 0, sizeof(link));
2882 rte_eth_linkstatus_set(dev, &link);
2884 if (!rte_intr_allow_others(intr_handle))
2885 /* resume to the default handler */
2886 rte_intr_callback_register(intr_handle,
2887 ixgbe_dev_interrupt_handler,
2890 /* Clean datapath event and queue/vec mapping */
2891 rte_intr_efd_disable(intr_handle);
2892 if (intr_handle->intr_vec != NULL) {
2893 rte_free(intr_handle->intr_vec);
2894 intr_handle->intr_vec = NULL;
2897 /* reset hierarchy commit */
2898 tm_conf->committed = false;
2900 adapter->rss_reta_updated = 0;
2902 hw->adapter_stopped = true;
2906 * Set device link up: enable tx.
2909 ixgbe_dev_set_link_up(struct rte_eth_dev *dev)
2911 struct ixgbe_hw *hw =
2912 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2913 if (hw->mac.type == ixgbe_mac_82599EB) {
2914 #ifdef RTE_LIBRTE_IXGBE_BYPASS
2915 if (hw->device_id == IXGBE_DEV_ID_82599_BYPASS) {
2916 /* Not suported in bypass mode */
2917 PMD_INIT_LOG(ERR, "Set link up is not supported "
2918 "by device id 0x%x", hw->device_id);
2924 if (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_copper) {
2925 /* Turn on the copper */
2926 ixgbe_set_phy_power(hw, true);
2928 /* Turn on the laser */
2929 ixgbe_enable_tx_laser(hw);
2930 ixgbe_dev_link_update(dev, 0);
2937 * Set device link down: disable tx.
2940 ixgbe_dev_set_link_down(struct rte_eth_dev *dev)
2942 struct ixgbe_hw *hw =
2943 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2944 if (hw->mac.type == ixgbe_mac_82599EB) {
2945 #ifdef RTE_LIBRTE_IXGBE_BYPASS
2946 if (hw->device_id == IXGBE_DEV_ID_82599_BYPASS) {
2947 /* Not suported in bypass mode */
2948 PMD_INIT_LOG(ERR, "Set link down is not supported "
2949 "by device id 0x%x", hw->device_id);
2955 if (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_copper) {
2956 /* Turn off the copper */
2957 ixgbe_set_phy_power(hw, false);
2959 /* Turn off the laser */
2960 ixgbe_disable_tx_laser(hw);
2961 ixgbe_dev_link_update(dev, 0);
2968 * Reset and stop device.
2971 ixgbe_dev_close(struct rte_eth_dev *dev)
2973 struct ixgbe_hw *hw =
2974 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2975 struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
2976 struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
2980 PMD_INIT_FUNC_TRACE();
2982 ixgbe_pf_reset_hw(hw);
2984 ixgbe_dev_stop(dev);
2986 ixgbe_dev_free_queues(dev);
2988 ixgbe_disable_pcie_master(hw);
2990 /* reprogram the RAR[0] in case user changed it. */
2991 ixgbe_set_rar(hw, 0, hw->mac.addr, 0, IXGBE_RAH_AV);
2993 dev->dev_ops = NULL;
2994 dev->rx_pkt_burst = NULL;
2995 dev->tx_pkt_burst = NULL;
2997 /* Unlock any pending hardware semaphore */
2998 ixgbe_swfw_lock_reset(hw);
3000 /* disable uio intr before callback unregister */
3001 rte_intr_disable(intr_handle);
3004 ret = rte_intr_callback_unregister(intr_handle,
3005 ixgbe_dev_interrupt_handler, dev);
3006 if (ret >= 0 || ret == -ENOENT) {
3008 } else if (ret != -EAGAIN) {
3010 "intr callback unregister failed: %d",
3014 } while (retries++ < (10 + IXGBE_LINK_UP_TIME));
3016 /* cancel the delay handler before remove dev */
3017 rte_eal_alarm_cancel(ixgbe_dev_interrupt_delayed_handler, dev);
3019 /* uninitialize PF if max_vfs not zero */
3020 ixgbe_pf_host_uninit(dev);
3022 /* remove all the fdir filters & hash */
3023 ixgbe_fdir_filter_uninit(dev);
3025 /* remove all the L2 tunnel filters & hash */
3026 ixgbe_l2_tn_filter_uninit(dev);
3028 /* Remove all ntuple filters of the device */
3029 ixgbe_ntuple_filter_uninit(dev);
3031 /* clear all the filters list */
3032 ixgbe_filterlist_flush();
3034 /* Remove all Traffic Manager configuration */
3035 ixgbe_tm_conf_uninit(dev);
3037 #ifdef RTE_LIBRTE_SECURITY
3038 rte_free(dev->security_ctx);
3047 ixgbe_dev_reset(struct rte_eth_dev *dev)
3051 /* When a DPDK PMD PF begin to reset PF port, it should notify all
3052 * its VF to make them align with it. The detailed notification
3053 * mechanism is PMD specific. As to ixgbe PF, it is rather complex.
3054 * To avoid unexpected behavior in VF, currently reset of PF with
3055 * SR-IOV activation is not supported. It might be supported later.
3057 if (dev->data->sriov.active)
3060 ret = eth_ixgbe_dev_uninit(dev);
3064 ret = eth_ixgbe_dev_init(dev, NULL);
3070 ixgbe_read_stats_registers(struct ixgbe_hw *hw,
3071 struct ixgbe_hw_stats *hw_stats,
3072 struct ixgbe_macsec_stats *macsec_stats,
3073 uint64_t *total_missed_rx, uint64_t *total_qbrc,
3074 uint64_t *total_qprc, uint64_t *total_qprdc)
3076 uint32_t bprc, lxon, lxoff, total;
3077 uint32_t delta_gprc = 0;
3079 /* Workaround for RX byte count not including CRC bytes when CRC
3080 * strip is enabled. CRC bytes are removed from counters when crc_strip
3083 int crc_strip = (IXGBE_READ_REG(hw, IXGBE_HLREG0) &
3084 IXGBE_HLREG0_RXCRCSTRP);
3086 hw_stats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
3087 hw_stats->illerrc += IXGBE_READ_REG(hw, IXGBE_ILLERRC);
3088 hw_stats->errbc += IXGBE_READ_REG(hw, IXGBE_ERRBC);
3089 hw_stats->mspdc += IXGBE_READ_REG(hw, IXGBE_MSPDC);
3091 for (i = 0; i < 8; i++) {
3092 uint32_t mp = IXGBE_READ_REG(hw, IXGBE_MPC(i));
3094 /* global total per queue */
3095 hw_stats->mpc[i] += mp;
3096 /* Running comprehensive total for stats display */
3097 *total_missed_rx += hw_stats->mpc[i];
3098 if (hw->mac.type == ixgbe_mac_82598EB) {
3099 hw_stats->rnbc[i] +=
3100 IXGBE_READ_REG(hw, IXGBE_RNBC(i));
3101 hw_stats->pxonrxc[i] +=
3102 IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
3103 hw_stats->pxoffrxc[i] +=
3104 IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
3106 hw_stats->pxonrxc[i] +=
3107 IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
3108 hw_stats->pxoffrxc[i] +=
3109 IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
3110 hw_stats->pxon2offc[i] +=
3111 IXGBE_READ_REG(hw, IXGBE_PXON2OFFCNT(i));
3113 hw_stats->pxontxc[i] +=
3114 IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
3115 hw_stats->pxofftxc[i] +=
3116 IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
3118 for (i = 0; i < IXGBE_QUEUE_STAT_COUNTERS; i++) {
3119 uint32_t delta_qprc = IXGBE_READ_REG(hw, IXGBE_QPRC(i));
3120 uint32_t delta_qptc = IXGBE_READ_REG(hw, IXGBE_QPTC(i));
3121 uint32_t delta_qprdc = IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
3123 delta_gprc += delta_qprc;
3125 hw_stats->qprc[i] += delta_qprc;
3126 hw_stats->qptc[i] += delta_qptc;
3128 hw_stats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
3129 hw_stats->qbrc[i] +=
3130 ((uint64_t)IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)) << 32);
3132 hw_stats->qbrc[i] -= delta_qprc * RTE_ETHER_CRC_LEN;
3134 hw_stats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
3135 hw_stats->qbtc[i] +=
3136 ((uint64_t)IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)) << 32);
3138 hw_stats->qprdc[i] += delta_qprdc;
3139 *total_qprdc += hw_stats->qprdc[i];
3141 *total_qprc += hw_stats->qprc[i];
3142 *total_qbrc += hw_stats->qbrc[i];
3144 hw_stats->mlfc += IXGBE_READ_REG(hw, IXGBE_MLFC);
3145 hw_stats->mrfc += IXGBE_READ_REG(hw, IXGBE_MRFC);
3146 hw_stats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
3149 * An errata states that gprc actually counts good + missed packets:
3150 * Workaround to set gprc to summated queue packet receives
3152 hw_stats->gprc = *total_qprc;
3154 if (hw->mac.type != ixgbe_mac_82598EB) {
3155 hw_stats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
3156 hw_stats->gorc += ((u64)IXGBE_READ_REG(hw, IXGBE_GORCH) << 32);
3157 hw_stats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
3158 hw_stats->gotc += ((u64)IXGBE_READ_REG(hw, IXGBE_GOTCH) << 32);
3159 hw_stats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
3160 hw_stats->tor += ((u64)IXGBE_READ_REG(hw, IXGBE_TORH) << 32);
3161 hw_stats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
3162 hw_stats->lxoffrxc += IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
3164 hw_stats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
3165 hw_stats->lxoffrxc += IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
3166 /* 82598 only has a counter in the high register */
3167 hw_stats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
3168 hw_stats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
3169 hw_stats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
3171 uint64_t old_tpr = hw_stats->tpr;
3173 hw_stats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
3174 hw_stats->tpt += IXGBE_READ_REG(hw, IXGBE_TPT);
3177 hw_stats->gorc -= delta_gprc * RTE_ETHER_CRC_LEN;
3179 uint64_t delta_gptc = IXGBE_READ_REG(hw, IXGBE_GPTC);
3180 hw_stats->gptc += delta_gptc;
3181 hw_stats->gotc -= delta_gptc * RTE_ETHER_CRC_LEN;
3182 hw_stats->tor -= (hw_stats->tpr - old_tpr) * RTE_ETHER_CRC_LEN;
3185 * Workaround: mprc hardware is incorrectly counting
3186 * broadcasts, so for now we subtract those.
3188 bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
3189 hw_stats->bprc += bprc;
3190 hw_stats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
3191 if (hw->mac.type == ixgbe_mac_82598EB)
3192 hw_stats->mprc -= bprc;
3194 hw_stats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
3195 hw_stats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
3196 hw_stats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
3197 hw_stats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
3198 hw_stats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
3199 hw_stats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
3201 lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
3202 hw_stats->lxontxc += lxon;
3203 lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
3204 hw_stats->lxofftxc += lxoff;
3205 total = lxon + lxoff;
3207 hw_stats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
3208 hw_stats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
3209 hw_stats->gptc -= total;
3210 hw_stats->mptc -= total;
3211 hw_stats->ptc64 -= total;
3212 hw_stats->gotc -= total * RTE_ETHER_MIN_LEN;
3214 hw_stats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
3215 hw_stats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
3216 hw_stats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
3217 hw_stats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
3218 hw_stats->mngprc += IXGBE_READ_REG(hw, IXGBE_MNGPRC);
3219 hw_stats->mngpdc += IXGBE_READ_REG(hw, IXGBE_MNGPDC);
3220 hw_stats->mngptc += IXGBE_READ_REG(hw, IXGBE_MNGPTC);
3221 hw_stats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
3222 hw_stats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
3223 hw_stats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
3224 hw_stats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
3225 hw_stats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
3226 hw_stats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
3227 hw_stats->xec += IXGBE_READ_REG(hw, IXGBE_XEC);
3228 hw_stats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
3229 hw_stats->fclast += IXGBE_READ_REG(hw, IXGBE_FCLAST);
3230 /* Only read FCOE on 82599 */
3231 if (hw->mac.type != ixgbe_mac_82598EB) {
3232 hw_stats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
3233 hw_stats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
3234 hw_stats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
3235 hw_stats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
3236 hw_stats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
3239 /* Flow Director Stats registers */
3240 if (hw->mac.type != ixgbe_mac_82598EB) {
3241 hw_stats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
3242 hw_stats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
3243 hw_stats->fdirustat_add += IXGBE_READ_REG(hw,
3244 IXGBE_FDIRUSTAT) & 0xFFFF;
3245 hw_stats->fdirustat_remove += (IXGBE_READ_REG(hw,
3246 IXGBE_FDIRUSTAT) >> 16) & 0xFFFF;
3247 hw_stats->fdirfstat_fadd += IXGBE_READ_REG(hw,
3248 IXGBE_FDIRFSTAT) & 0xFFFF;
3249 hw_stats->fdirfstat_fremove += (IXGBE_READ_REG(hw,
3250 IXGBE_FDIRFSTAT) >> 16) & 0xFFFF;
3252 /* MACsec Stats registers */
3253 macsec_stats->out_pkts_untagged += IXGBE_READ_REG(hw, IXGBE_LSECTXUT);
3254 macsec_stats->out_pkts_encrypted +=
3255 IXGBE_READ_REG(hw, IXGBE_LSECTXPKTE);
3256 macsec_stats->out_pkts_protected +=
3257 IXGBE_READ_REG(hw, IXGBE_LSECTXPKTP);
3258 macsec_stats->out_octets_encrypted +=
3259 IXGBE_READ_REG(hw, IXGBE_LSECTXOCTE);
3260 macsec_stats->out_octets_protected +=
3261 IXGBE_READ_REG(hw, IXGBE_LSECTXOCTP);
3262 macsec_stats->in_pkts_untagged += IXGBE_READ_REG(hw, IXGBE_LSECRXUT);
3263 macsec_stats->in_pkts_badtag += IXGBE_READ_REG(hw, IXGBE_LSECRXBAD);
3264 macsec_stats->in_pkts_nosci += IXGBE_READ_REG(hw, IXGBE_LSECRXNOSCI);
3265 macsec_stats->in_pkts_unknownsci +=
3266 IXGBE_READ_REG(hw, IXGBE_LSECRXUNSCI);
3267 macsec_stats->in_octets_decrypted +=
3268 IXGBE_READ_REG(hw, IXGBE_LSECRXOCTD);
3269 macsec_stats->in_octets_validated +=
3270 IXGBE_READ_REG(hw, IXGBE_LSECRXOCTV);
3271 macsec_stats->in_pkts_unchecked += IXGBE_READ_REG(hw, IXGBE_LSECRXUNCH);
3272 macsec_stats->in_pkts_delayed += IXGBE_READ_REG(hw, IXGBE_LSECRXDELAY);
3273 macsec_stats->in_pkts_late += IXGBE_READ_REG(hw, IXGBE_LSECRXLATE);
3274 for (i = 0; i < 2; i++) {
3275 macsec_stats->in_pkts_ok +=
3276 IXGBE_READ_REG(hw, IXGBE_LSECRXOK(i));
3277 macsec_stats->in_pkts_invalid +=
3278 IXGBE_READ_REG(hw, IXGBE_LSECRXINV(i));
3279 macsec_stats->in_pkts_notvalid +=
3280 IXGBE_READ_REG(hw, IXGBE_LSECRXNV(i));
3282 macsec_stats->in_pkts_unusedsa += IXGBE_READ_REG(hw, IXGBE_LSECRXUNSA);
3283 macsec_stats->in_pkts_notusingsa +=
3284 IXGBE_READ_REG(hw, IXGBE_LSECRXNUSA);
3288 * This function is based on ixgbe_update_stats_counters() in ixgbe/ixgbe.c
3291 ixgbe_dev_stats_get(struct rte_eth_dev *dev, struct rte_eth_stats *stats)
3293 struct ixgbe_hw *hw =
3294 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
3295 struct ixgbe_hw_stats *hw_stats =
3296 IXGBE_DEV_PRIVATE_TO_STATS(dev->data->dev_private);
3297 struct ixgbe_macsec_stats *macsec_stats =
3298 IXGBE_DEV_PRIVATE_TO_MACSEC_STATS(
3299 dev->data->dev_private);
3300 uint64_t total_missed_rx, total_qbrc, total_qprc, total_qprdc;
3303 total_missed_rx = 0;
3308 ixgbe_read_stats_registers(hw, hw_stats, macsec_stats, &total_missed_rx,
3309 &total_qbrc, &total_qprc, &total_qprdc);
3314 /* Fill out the rte_eth_stats statistics structure */
3315 stats->ipackets = total_qprc;
3316 stats->ibytes = total_qbrc;
3317 stats->opackets = hw_stats->gptc;
3318 stats->obytes = hw_stats->gotc;
3320 for (i = 0; i < IXGBE_QUEUE_STAT_COUNTERS; i++) {
3321 stats->q_ipackets[i] = hw_stats->qprc[i];
3322 stats->q_opackets[i] = hw_stats->qptc[i];
3323 stats->q_ibytes[i] = hw_stats->qbrc[i];
3324 stats->q_obytes[i] = hw_stats->qbtc[i];
3325 stats->q_errors[i] = hw_stats->qprdc[i];
3329 stats->imissed = total_missed_rx;
3330 stats->ierrors = hw_stats->crcerrs +
3347 ixgbe_dev_stats_reset(struct rte_eth_dev *dev)
3349 struct ixgbe_hw_stats *stats =
3350 IXGBE_DEV_PRIVATE_TO_STATS(dev->data->dev_private);
3352 /* HW registers are cleared on read */
3353 ixgbe_dev_stats_get(dev, NULL);
3355 /* Reset software totals */
3356 memset(stats, 0, sizeof(*stats));
3361 /* This function calculates the number of xstats based on the current config */
3363 ixgbe_xstats_calc_num(void) {
3364 return IXGBE_NB_HW_STATS + IXGBE_NB_MACSEC_STATS +
3365 (IXGBE_NB_RXQ_PRIO_STATS * IXGBE_NB_RXQ_PRIO_VALUES) +
3366 (IXGBE_NB_TXQ_PRIO_STATS * IXGBE_NB_TXQ_PRIO_VALUES);
3369 static int ixgbe_dev_xstats_get_names(__rte_unused struct rte_eth_dev *dev,
3370 struct rte_eth_xstat_name *xstats_names, __rte_unused unsigned int size)
3372 const unsigned cnt_stats = ixgbe_xstats_calc_num();
3373 unsigned stat, i, count;
3375 if (xstats_names != NULL) {
3378 /* Note: limit >= cnt_stats checked upstream
3379 * in rte_eth_xstats_names()
3382 /* Extended stats from ixgbe_hw_stats */
3383 for (i = 0; i < IXGBE_NB_HW_STATS; i++) {
3384 strlcpy(xstats_names[count].name,
3385 rte_ixgbe_stats_strings[i].name,
3386 sizeof(xstats_names[count].name));
3391 for (i = 0; i < IXGBE_NB_MACSEC_STATS; i++) {
3392 strlcpy(xstats_names[count].name,
3393 rte_ixgbe_macsec_strings[i].name,
3394 sizeof(xstats_names[count].name));
3398 /* RX Priority Stats */
3399 for (stat = 0; stat < IXGBE_NB_RXQ_PRIO_STATS; stat++) {
3400 for (i = 0; i < IXGBE_NB_RXQ_PRIO_VALUES; i++) {
3401 snprintf(xstats_names[count].name,
3402 sizeof(xstats_names[count].name),
3403 "rx_priority%u_%s", i,
3404 rte_ixgbe_rxq_strings[stat].name);
3409 /* TX Priority Stats */
3410 for (stat = 0; stat < IXGBE_NB_TXQ_PRIO_STATS; stat++) {
3411 for (i = 0; i < IXGBE_NB_TXQ_PRIO_VALUES; i++) {
3412 snprintf(xstats_names[count].name,
3413 sizeof(xstats_names[count].name),
3414 "tx_priority%u_%s", i,
3415 rte_ixgbe_txq_strings[stat].name);
3423 static int ixgbe_dev_xstats_get_names_by_id(
3424 struct rte_eth_dev *dev,
3425 struct rte_eth_xstat_name *xstats_names,
3426 const uint64_t *ids,
3430 const unsigned int cnt_stats = ixgbe_xstats_calc_num();
3431 unsigned int stat, i, count;
3433 if (xstats_names != NULL) {
3436 /* Note: limit >= cnt_stats checked upstream
3437 * in rte_eth_xstats_names()
3440 /* Extended stats from ixgbe_hw_stats */
3441 for (i = 0; i < IXGBE_NB_HW_STATS; i++) {
3442 strlcpy(xstats_names[count].name,
3443 rte_ixgbe_stats_strings[i].name,
3444 sizeof(xstats_names[count].name));
3449 for (i = 0; i < IXGBE_NB_MACSEC_STATS; i++) {
3450 strlcpy(xstats_names[count].name,
3451 rte_ixgbe_macsec_strings[i].name,
3452 sizeof(xstats_names[count].name));
3456 /* RX Priority Stats */
3457 for (stat = 0; stat < IXGBE_NB_RXQ_PRIO_STATS; stat++) {
3458 for (i = 0; i < IXGBE_NB_RXQ_PRIO_VALUES; i++) {
3459 snprintf(xstats_names[count].name,
3460 sizeof(xstats_names[count].name),
3461 "rx_priority%u_%s", i,
3462 rte_ixgbe_rxq_strings[stat].name);
3467 /* TX Priority Stats */
3468 for (stat = 0; stat < IXGBE_NB_TXQ_PRIO_STATS; stat++) {
3469 for (i = 0; i < IXGBE_NB_TXQ_PRIO_VALUES; i++) {
3470 snprintf(xstats_names[count].name,
3471 sizeof(xstats_names[count].name),
3472 "tx_priority%u_%s", i,
3473 rte_ixgbe_txq_strings[stat].name);
3482 uint16_t size = ixgbe_xstats_calc_num();
3483 struct rte_eth_xstat_name xstats_names_copy[size];
3485 ixgbe_dev_xstats_get_names_by_id(dev, xstats_names_copy, NULL,
3488 for (i = 0; i < limit; i++) {
3489 if (ids[i] >= size) {
3490 PMD_INIT_LOG(ERR, "id value isn't valid");
3493 strcpy(xstats_names[i].name,
3494 xstats_names_copy[ids[i]].name);
3499 static int ixgbevf_dev_xstats_get_names(__rte_unused struct rte_eth_dev *dev,
3500 struct rte_eth_xstat_name *xstats_names, unsigned limit)
3504 if (limit < IXGBEVF_NB_XSTATS && xstats_names != NULL)
3507 if (xstats_names != NULL)
3508 for (i = 0; i < IXGBEVF_NB_XSTATS; i++)
3509 strlcpy(xstats_names[i].name,
3510 rte_ixgbevf_stats_strings[i].name,
3511 sizeof(xstats_names[i].name));
3512 return IXGBEVF_NB_XSTATS;
3516 ixgbe_dev_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *xstats,
3519 struct ixgbe_hw *hw =
3520 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
3521 struct ixgbe_hw_stats *hw_stats =
3522 IXGBE_DEV_PRIVATE_TO_STATS(dev->data->dev_private);
3523 struct ixgbe_macsec_stats *macsec_stats =
3524 IXGBE_DEV_PRIVATE_TO_MACSEC_STATS(
3525 dev->data->dev_private);
3526 uint64_t total_missed_rx, total_qbrc, total_qprc, total_qprdc;
3527 unsigned i, stat, count = 0;
3529 count = ixgbe_xstats_calc_num();
3534 total_missed_rx = 0;
3539 ixgbe_read_stats_registers(hw, hw_stats, macsec_stats, &total_missed_rx,
3540 &total_qbrc, &total_qprc, &total_qprdc);
3542 /* If this is a reset xstats is NULL, and we have cleared the
3543 * registers by reading them.
3548 /* Extended stats from ixgbe_hw_stats */
3550 for (i = 0; i < IXGBE_NB_HW_STATS; i++) {
3551 xstats[count].value = *(uint64_t *)(((char *)hw_stats) +
3552 rte_ixgbe_stats_strings[i].offset);
3553 xstats[count].id = count;
3558 for (i = 0; i < IXGBE_NB_MACSEC_STATS; i++) {
3559 xstats[count].value = *(uint64_t *)(((char *)macsec_stats) +
3560 rte_ixgbe_macsec_strings[i].offset);
3561 xstats[count].id = count;
3565 /* RX Priority Stats */
3566 for (stat = 0; stat < IXGBE_NB_RXQ_PRIO_STATS; stat++) {
3567 for (i = 0; i < IXGBE_NB_RXQ_PRIO_VALUES; i++) {
3568 xstats[count].value = *(uint64_t *)(((char *)hw_stats) +
3569 rte_ixgbe_rxq_strings[stat].offset +
3570 (sizeof(uint64_t) * i));
3571 xstats[count].id = count;
3576 /* TX Priority Stats */
3577 for (stat = 0; stat < IXGBE_NB_TXQ_PRIO_STATS; stat++) {
3578 for (i = 0; i < IXGBE_NB_TXQ_PRIO_VALUES; i++) {
3579 xstats[count].value = *(uint64_t *)(((char *)hw_stats) +
3580 rte_ixgbe_txq_strings[stat].offset +
3581 (sizeof(uint64_t) * i));
3582 xstats[count].id = count;
3590 ixgbe_dev_xstats_get_by_id(struct rte_eth_dev *dev, const uint64_t *ids,
3591 uint64_t *values, unsigned int n)
3594 struct ixgbe_hw *hw =
3595 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
3596 struct ixgbe_hw_stats *hw_stats =
3597 IXGBE_DEV_PRIVATE_TO_STATS(
3598 dev->data->dev_private);
3599 struct ixgbe_macsec_stats *macsec_stats =
3600 IXGBE_DEV_PRIVATE_TO_MACSEC_STATS(
3601 dev->data->dev_private);
3602 uint64_t total_missed_rx, total_qbrc, total_qprc, total_qprdc;
3603 unsigned int i, stat, count = 0;
3605 count = ixgbe_xstats_calc_num();
3607 if (!ids && n < count)
3610 total_missed_rx = 0;
3615 ixgbe_read_stats_registers(hw, hw_stats, macsec_stats,
3616 &total_missed_rx, &total_qbrc, &total_qprc,
3619 /* If this is a reset xstats is NULL, and we have cleared the
3620 * registers by reading them.
3622 if (!ids && !values)
3625 /* Extended stats from ixgbe_hw_stats */
3627 for (i = 0; i < IXGBE_NB_HW_STATS; i++) {
3628 values[count] = *(uint64_t *)(((char *)hw_stats) +
3629 rte_ixgbe_stats_strings[i].offset);
3634 for (i = 0; i < IXGBE_NB_MACSEC_STATS; i++) {
3635 values[count] = *(uint64_t *)(((char *)macsec_stats) +
3636 rte_ixgbe_macsec_strings[i].offset);
3640 /* RX Priority Stats */
3641 for (stat = 0; stat < IXGBE_NB_RXQ_PRIO_STATS; stat++) {
3642 for (i = 0; i < IXGBE_NB_RXQ_PRIO_VALUES; i++) {
3644 *(uint64_t *)(((char *)hw_stats) +
3645 rte_ixgbe_rxq_strings[stat].offset +
3646 (sizeof(uint64_t) * i));
3651 /* TX Priority Stats */
3652 for (stat = 0; stat < IXGBE_NB_TXQ_PRIO_STATS; stat++) {
3653 for (i = 0; i < IXGBE_NB_TXQ_PRIO_VALUES; i++) {
3655 *(uint64_t *)(((char *)hw_stats) +
3656 rte_ixgbe_txq_strings[stat].offset +
3657 (sizeof(uint64_t) * i));
3665 uint16_t size = ixgbe_xstats_calc_num();
3666 uint64_t values_copy[size];
3668 ixgbe_dev_xstats_get_by_id(dev, NULL, values_copy, size);
3670 for (i = 0; i < n; i++) {
3671 if (ids[i] >= size) {
3672 PMD_INIT_LOG(ERR, "id value isn't valid");
3675 values[i] = values_copy[ids[i]];
3681 ixgbe_dev_xstats_reset(struct rte_eth_dev *dev)
3683 struct ixgbe_hw_stats *stats =
3684 IXGBE_DEV_PRIVATE_TO_STATS(dev->data->dev_private);
3685 struct ixgbe_macsec_stats *macsec_stats =
3686 IXGBE_DEV_PRIVATE_TO_MACSEC_STATS(
3687 dev->data->dev_private);
3689 unsigned count = ixgbe_xstats_calc_num();
3691 /* HW registers are cleared on read */
3692 ixgbe_dev_xstats_get(dev, NULL, count);
3694 /* Reset software totals */
3695 memset(stats, 0, sizeof(*stats));
3696 memset(macsec_stats, 0, sizeof(*macsec_stats));
3702 ixgbevf_update_stats(struct rte_eth_dev *dev)
3704 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
3705 struct ixgbevf_hw_stats *hw_stats = (struct ixgbevf_hw_stats *)
3706 IXGBE_DEV_PRIVATE_TO_STATS(dev->data->dev_private);
3708 /* Good Rx packet, include VF loopback */
3709 UPDATE_VF_STAT(IXGBE_VFGPRC,
3710 hw_stats->last_vfgprc, hw_stats->vfgprc);
3712 /* Good Rx octets, include VF loopback */
3713 UPDATE_VF_STAT_36BIT(IXGBE_VFGORC_LSB, IXGBE_VFGORC_MSB,
3714 hw_stats->last_vfgorc, hw_stats->vfgorc);
3716 /* Good Tx packet, include VF loopback */
3717 UPDATE_VF_STAT(IXGBE_VFGPTC,
3718 hw_stats->last_vfgptc, hw_stats->vfgptc);
3720 /* Good Tx octets, include VF loopback */
3721 UPDATE_VF_STAT_36BIT(IXGBE_VFGOTC_LSB, IXGBE_VFGOTC_MSB,
3722 hw_stats->last_vfgotc, hw_stats->vfgotc);
3724 /* Rx Multicst Packet */
3725 UPDATE_VF_STAT(IXGBE_VFMPRC,
3726 hw_stats->last_vfmprc, hw_stats->vfmprc);
3730 ixgbevf_dev_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *xstats,
3733 struct ixgbevf_hw_stats *hw_stats = (struct ixgbevf_hw_stats *)
3734 IXGBE_DEV_PRIVATE_TO_STATS(dev->data->dev_private);
3737 if (n < IXGBEVF_NB_XSTATS)
3738 return IXGBEVF_NB_XSTATS;
3740 ixgbevf_update_stats(dev);
3745 /* Extended stats */
3746 for (i = 0; i < IXGBEVF_NB_XSTATS; i++) {
3748 xstats[i].value = *(uint64_t *)(((char *)hw_stats) +
3749 rte_ixgbevf_stats_strings[i].offset);
3752 return IXGBEVF_NB_XSTATS;
3756 ixgbevf_dev_stats_get(struct rte_eth_dev *dev, struct rte_eth_stats *stats)
3758 struct ixgbevf_hw_stats *hw_stats = (struct ixgbevf_hw_stats *)
3759 IXGBE_DEV_PRIVATE_TO_STATS(dev->data->dev_private);
3761 ixgbevf_update_stats(dev);
3766 stats->ipackets = hw_stats->vfgprc;
3767 stats->ibytes = hw_stats->vfgorc;
3768 stats->opackets = hw_stats->vfgptc;
3769 stats->obytes = hw_stats->vfgotc;
3774 ixgbevf_dev_stats_reset(struct rte_eth_dev *dev)
3776 struct ixgbevf_hw_stats *hw_stats = (struct ixgbevf_hw_stats *)
3777 IXGBE_DEV_PRIVATE_TO_STATS(dev->data->dev_private);
3779 /* Sync HW register to the last stats */
3780 ixgbevf_dev_stats_get(dev, NULL);
3782 /* reset HW current stats*/
3783 hw_stats->vfgprc = 0;
3784 hw_stats->vfgorc = 0;
3785 hw_stats->vfgptc = 0;
3786 hw_stats->vfgotc = 0;
3792 ixgbe_fw_version_get(struct rte_eth_dev *dev, char *fw_version, size_t fw_size)
3794 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
3795 u16 eeprom_verh, eeprom_verl;
3799 ixgbe_read_eeprom(hw, 0x2e, &eeprom_verh);
3800 ixgbe_read_eeprom(hw, 0x2d, &eeprom_verl);
3802 etrack_id = (eeprom_verh << 16) | eeprom_verl;
3803 ret = snprintf(fw_version, fw_size, "0x%08x", etrack_id);
3805 ret += 1; /* add the size of '\0' */
3806 if (fw_size < (u32)ret)
3813 ixgbe_dev_info_get(struct rte_eth_dev *dev, struct rte_eth_dev_info *dev_info)
3815 struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
3816 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
3817 struct rte_eth_conf *dev_conf = &dev->data->dev_conf;
3819 dev_info->max_rx_queues = (uint16_t)hw->mac.max_rx_queues;
3820 dev_info->max_tx_queues = (uint16_t)hw->mac.max_tx_queues;
3821 if (RTE_ETH_DEV_SRIOV(dev).active == 0) {
3823 * When DCB/VT is off, maximum number of queues changes,
3824 * except for 82598EB, which remains constant.
3826 if (dev_conf->txmode.mq_mode == ETH_MQ_TX_NONE &&
3827 hw->mac.type != ixgbe_mac_82598EB)
3828 dev_info->max_tx_queues = IXGBE_NONE_MODE_TX_NB_QUEUES;
3830 dev_info->min_rx_bufsize = 1024; /* cf BSIZEPACKET in SRRCTL register */
3831 dev_info->max_rx_pktlen = 15872; /* includes CRC, cf MAXFRS register */
3832 dev_info->max_mac_addrs = hw->mac.num_rar_entries;
3833 dev_info->max_hash_mac_addrs = IXGBE_VMDQ_NUM_UC_MAC;
3834 dev_info->max_vfs = pci_dev->max_vfs;
3835 if (hw->mac.type == ixgbe_mac_82598EB)
3836 dev_info->max_vmdq_pools = ETH_16_POOLS;
3838 dev_info->max_vmdq_pools = ETH_64_POOLS;
3839 dev_info->max_mtu = dev_info->max_rx_pktlen - IXGBE_ETH_OVERHEAD;
3840 dev_info->min_mtu = RTE_ETHER_MIN_MTU;
3841 dev_info->vmdq_queue_num = dev_info->max_rx_queues;
3842 dev_info->rx_queue_offload_capa = ixgbe_get_rx_queue_offloads(dev);
3843 dev_info->rx_offload_capa = (ixgbe_get_rx_port_offloads(dev) |
3844 dev_info->rx_queue_offload_capa);
3845 dev_info->tx_queue_offload_capa = ixgbe_get_tx_queue_offloads(dev);
3846 dev_info->tx_offload_capa = ixgbe_get_tx_port_offloads(dev);
3848 dev_info->default_rxconf = (struct rte_eth_rxconf) {
3850 .pthresh = IXGBE_DEFAULT_RX_PTHRESH,
3851 .hthresh = IXGBE_DEFAULT_RX_HTHRESH,
3852 .wthresh = IXGBE_DEFAULT_RX_WTHRESH,
3854 .rx_free_thresh = IXGBE_DEFAULT_RX_FREE_THRESH,
3859 dev_info->default_txconf = (struct rte_eth_txconf) {
3861 .pthresh = IXGBE_DEFAULT_TX_PTHRESH,
3862 .hthresh = IXGBE_DEFAULT_TX_HTHRESH,
3863 .wthresh = IXGBE_DEFAULT_TX_WTHRESH,
3865 .tx_free_thresh = IXGBE_DEFAULT_TX_FREE_THRESH,
3866 .tx_rs_thresh = IXGBE_DEFAULT_TX_RSBIT_THRESH,
3870 dev_info->rx_desc_lim = rx_desc_lim;
3871 dev_info->tx_desc_lim = tx_desc_lim;
3873 dev_info->hash_key_size = IXGBE_HKEY_MAX_INDEX * sizeof(uint32_t);
3874 dev_info->reta_size = ixgbe_reta_size_get(hw->mac.type);
3875 dev_info->flow_type_rss_offloads = IXGBE_RSS_OFFLOAD_ALL;
3877 dev_info->speed_capa = ETH_LINK_SPEED_1G | ETH_LINK_SPEED_10G;
3878 if (hw->device_id == IXGBE_DEV_ID_X550EM_A_1G_T ||
3879 hw->device_id == IXGBE_DEV_ID_X550EM_A_1G_T_L)
3880 dev_info->speed_capa = ETH_LINK_SPEED_10M |
3881 ETH_LINK_SPEED_100M | ETH_LINK_SPEED_1G;
3883 if (hw->mac.type == ixgbe_mac_X540 ||
3884 hw->mac.type == ixgbe_mac_X540_vf ||
3885 hw->mac.type == ixgbe_mac_X550 ||
3886 hw->mac.type == ixgbe_mac_X550_vf) {
3887 dev_info->speed_capa |= ETH_LINK_SPEED_100M;
3889 if (hw->mac.type == ixgbe_mac_X550) {
3890 dev_info->speed_capa |= ETH_LINK_SPEED_2_5G;
3891 dev_info->speed_capa |= ETH_LINK_SPEED_5G;
3894 /* Driver-preferred Rx/Tx parameters */
3895 dev_info->default_rxportconf.burst_size = 32;
3896 dev_info->default_txportconf.burst_size = 32;
3897 dev_info->default_rxportconf.nb_queues = 1;
3898 dev_info->default_txportconf.nb_queues = 1;
3899 dev_info->default_rxportconf.ring_size = 256;
3900 dev_info->default_txportconf.ring_size = 256;
3905 static const uint32_t *
3906 ixgbe_dev_supported_ptypes_get(struct rte_eth_dev *dev)
3908 static const uint32_t ptypes[] = {
3909 /* For non-vec functions,
3910 * refers to ixgbe_rxd_pkt_info_to_pkt_type();
3911 * for vec functions,
3912 * refers to _recv_raw_pkts_vec().
3916 RTE_PTYPE_L3_IPV4_EXT,
3918 RTE_PTYPE_L3_IPV6_EXT,
3922 RTE_PTYPE_TUNNEL_IP,
3923 RTE_PTYPE_INNER_L3_IPV6,
3924 RTE_PTYPE_INNER_L3_IPV6_EXT,
3925 RTE_PTYPE_INNER_L4_TCP,
3926 RTE_PTYPE_INNER_L4_UDP,
3930 if (dev->rx_pkt_burst == ixgbe_recv_pkts ||
3931 dev->rx_pkt_burst == ixgbe_recv_pkts_lro_single_alloc ||
3932 dev->rx_pkt_burst == ixgbe_recv_pkts_lro_bulk_alloc ||
3933 dev->rx_pkt_burst == ixgbe_recv_pkts_bulk_alloc)
3936 #if defined(RTE_ARCH_X86) || defined(RTE_MACHINE_CPUFLAG_NEON)
3937 if (dev->rx_pkt_burst == ixgbe_recv_pkts_vec ||
3938 dev->rx_pkt_burst == ixgbe_recv_scattered_pkts_vec)
3945 ixgbevf_dev_info_get(struct rte_eth_dev *dev,
3946 struct rte_eth_dev_info *dev_info)
3948 struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
3949 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
3951 dev_info->max_rx_queues = (uint16_t)hw->mac.max_rx_queues;
3952 dev_info->max_tx_queues = (uint16_t)hw->mac.max_tx_queues;
3953 dev_info->min_rx_bufsize = 1024; /* cf BSIZEPACKET in SRRCTL reg */
3954 dev_info->max_rx_pktlen = 9728; /* includes CRC, cf MAXFRS reg */
3955 dev_info->max_mtu = dev_info->max_rx_pktlen - IXGBE_ETH_OVERHEAD;
3956 dev_info->max_mac_addrs = hw->mac.num_rar_entries;
3957 dev_info->max_hash_mac_addrs = IXGBE_VMDQ_NUM_UC_MAC;
3958 dev_info->max_vfs = pci_dev->max_vfs;
3959 if (hw->mac.type == ixgbe_mac_82598EB)
3960 dev_info->max_vmdq_pools = ETH_16_POOLS;
3962 dev_info->max_vmdq_pools = ETH_64_POOLS;
3963 dev_info->rx_queue_offload_capa = ixgbe_get_rx_queue_offloads(dev);
3964 dev_info->rx_offload_capa = (ixgbe_get_rx_port_offloads(dev) |
3965 dev_info->rx_queue_offload_capa);
3966 dev_info->tx_queue_offload_capa = ixgbe_get_tx_queue_offloads(dev);
3967 dev_info->tx_offload_capa = ixgbe_get_tx_port_offloads(dev);
3968 dev_info->hash_key_size = IXGBE_HKEY_MAX_INDEX * sizeof(uint32_t);
3969 dev_info->reta_size = ixgbe_reta_size_get(hw->mac.type);
3970 dev_info->flow_type_rss_offloads = IXGBE_RSS_OFFLOAD_ALL;
3972 dev_info->default_rxconf = (struct rte_eth_rxconf) {
3974 .pthresh = IXGBE_DEFAULT_RX_PTHRESH,
3975 .hthresh = IXGBE_DEFAULT_RX_HTHRESH,
3976 .wthresh = IXGBE_DEFAULT_RX_WTHRESH,
3978 .rx_free_thresh = IXGBE_DEFAULT_RX_FREE_THRESH,
3983 dev_info->default_txconf = (struct rte_eth_txconf) {
3985 .pthresh = IXGBE_DEFAULT_TX_PTHRESH,
3986 .hthresh = IXGBE_DEFAULT_TX_HTHRESH,
3987 .wthresh = IXGBE_DEFAULT_TX_WTHRESH,
3989 .tx_free_thresh = IXGBE_DEFAULT_TX_FREE_THRESH,
3990 .tx_rs_thresh = IXGBE_DEFAULT_TX_RSBIT_THRESH,
3994 dev_info->rx_desc_lim = rx_desc_lim;
3995 dev_info->tx_desc_lim = tx_desc_lim;
4001 ixgbevf_check_link(struct ixgbe_hw *hw, ixgbe_link_speed *speed,
4002 int *link_up, int wait_to_complete)
4004 struct ixgbe_adapter *adapter = container_of(hw,
4005 struct ixgbe_adapter, hw);
4006 struct ixgbe_mbx_info *mbx = &hw->mbx;
4007 struct ixgbe_mac_info *mac = &hw->mac;
4008 uint32_t links_reg, in_msg;
4011 /* If we were hit with a reset drop the link */
4012 if (!mbx->ops.check_for_rst(hw, 0) || !mbx->timeout)
4013 mac->get_link_status = true;
4015 if (!mac->get_link_status)
4018 /* if link status is down no point in checking to see if pf is up */
4019 links_reg = IXGBE_READ_REG(hw, IXGBE_VFLINKS);
4020 if (!(links_reg & IXGBE_LINKS_UP))
4023 /* for SFP+ modules and DA cables on 82599 it can take up to 500usecs
4024 * before the link status is correct
4026 if (mac->type == ixgbe_mac_82599_vf && wait_to_complete) {
4029 for (i = 0; i < 5; i++) {
4031 links_reg = IXGBE_READ_REG(hw, IXGBE_VFLINKS);
4033 if (!(links_reg & IXGBE_LINKS_UP))
4038 switch (links_reg & IXGBE_LINKS_SPEED_82599) {
4039 case IXGBE_LINKS_SPEED_10G_82599:
4040 *speed = IXGBE_LINK_SPEED_10GB_FULL;
4041 if (hw->mac.type >= ixgbe_mac_X550) {
4042 if (links_reg & IXGBE_LINKS_SPEED_NON_STD)
4043 *speed = IXGBE_LINK_SPEED_2_5GB_FULL;
4046 case IXGBE_LINKS_SPEED_1G_82599:
4047 *speed = IXGBE_LINK_SPEED_1GB_FULL;
4049 case IXGBE_LINKS_SPEED_100_82599:
4050 *speed = IXGBE_LINK_SPEED_100_FULL;
4051 if (hw->mac.type == ixgbe_mac_X550) {
4052 if (links_reg & IXGBE_LINKS_SPEED_NON_STD)
4053 *speed = IXGBE_LINK_SPEED_5GB_FULL;
4056 case IXGBE_LINKS_SPEED_10_X550EM_A:
4057 *speed = IXGBE_LINK_SPEED_UNKNOWN;
4058 /* Since Reserved in older MAC's */
4059 if (hw->mac.type >= ixgbe_mac_X550)
4060 *speed = IXGBE_LINK_SPEED_10_FULL;
4063 *speed = IXGBE_LINK_SPEED_UNKNOWN;
4066 if (wait_to_complete == 0 && adapter->pflink_fullchk == 0) {
4067 if (*speed == IXGBE_LINK_SPEED_UNKNOWN)
4068 mac->get_link_status = true;
4070 mac->get_link_status = false;
4075 /* if the read failed it could just be a mailbox collision, best wait
4076 * until we are called again and don't report an error
4078 if (mbx->ops.read(hw, &in_msg, 1, 0))
4081 if (!(in_msg & IXGBE_VT_MSGTYPE_CTS)) {
4082 /* msg is not CTS and is NACK we must have lost CTS status */
4083 if (in_msg & IXGBE_VT_MSGTYPE_NACK)
4084 mac->get_link_status = false;
4088 /* the pf is talking, if we timed out in the past we reinit */
4089 if (!mbx->timeout) {
4094 /* if we passed all the tests above then the link is up and we no
4095 * longer need to check for link
4097 mac->get_link_status = false;
4100 *link_up = !mac->get_link_status;
4105 ixgbe_dev_setup_link_alarm_handler(void *param)
4107 struct rte_eth_dev *dev = (struct rte_eth_dev *)param;
4108 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4109 struct ixgbe_interrupt *intr =
4110 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
4112 bool autoneg = false;
4114 speed = hw->phy.autoneg_advertised;
4116 ixgbe_get_link_capabilities(hw, &speed, &autoneg);
4118 ixgbe_setup_link(hw, speed, true);
4120 intr->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
4124 * In freebsd environment, nic_uio drivers do not support interrupts,
4125 * rte_intr_callback_register() will fail to register interrupts.
4126 * We can not make link status to change from down to up by interrupt
4127 * callback. So we need to wait for the controller to acquire link
4129 * It returns 0 on link up.
4132 ixgbe_wait_for_link_up(struct ixgbe_hw *hw)
4134 #ifdef RTE_EXEC_ENV_FREEBSD
4135 const int nb_iter = 25;
4137 const int nb_iter = 0;
4139 int err, i, link_up = 0;
4142 for (i = 0; i < nb_iter; i++) {
4143 err = ixgbe_check_link(hw, &speed, &link_up, 0);
4153 /* return 0 means link status changed, -1 means not changed */
4155 ixgbe_dev_link_update_share(struct rte_eth_dev *dev,
4156 int wait_to_complete, int vf)
4158 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4159 struct rte_eth_link link;
4160 ixgbe_link_speed link_speed = IXGBE_LINK_SPEED_UNKNOWN;
4161 struct ixgbe_interrupt *intr =
4162 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
4168 memset(&link, 0, sizeof(link));
4169 link.link_status = ETH_LINK_DOWN;
4170 link.link_speed = ETH_SPEED_NUM_NONE;
4171 link.link_duplex = ETH_LINK_HALF_DUPLEX;
4172 link.link_autoneg = ETH_LINK_AUTONEG;
4174 hw->mac.get_link_status = true;
4176 if (intr->flags & IXGBE_FLAG_NEED_LINK_CONFIG)
4177 return rte_eth_linkstatus_set(dev, &link);
4179 /* check if it needs to wait to complete, if lsc interrupt is enabled */
4180 if (wait_to_complete == 0 || dev->data->dev_conf.intr_conf.lsc != 0)
4184 diag = ixgbevf_check_link(hw, &link_speed, &link_up, wait);
4186 diag = ixgbe_check_link(hw, &link_speed, &link_up, wait);
4189 link.link_speed = ETH_SPEED_NUM_100M;
4190 link.link_duplex = ETH_LINK_FULL_DUPLEX;
4191 return rte_eth_linkstatus_set(dev, &link);
4194 if (ixgbe_get_media_type(hw) == ixgbe_media_type_fiber) {
4195 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
4196 if ((esdp_reg & IXGBE_ESDP_SDP3))
4201 if (ixgbe_get_media_type(hw) == ixgbe_media_type_fiber) {
4202 intr->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
4203 rte_eal_alarm_set(10,
4204 ixgbe_dev_setup_link_alarm_handler, dev);
4206 return rte_eth_linkstatus_set(dev, &link);
4209 link.link_status = ETH_LINK_UP;
4210 link.link_duplex = ETH_LINK_FULL_DUPLEX;
4212 switch (link_speed) {
4214 case IXGBE_LINK_SPEED_UNKNOWN:
4215 if (hw->device_id == IXGBE_DEV_ID_X550EM_A_1G_T ||
4216 hw->device_id == IXGBE_DEV_ID_X550EM_A_1G_T_L)
4217 link.link_speed = ETH_SPEED_NUM_10M;
4219 link.link_speed = ETH_SPEED_NUM_100M;
4222 case IXGBE_LINK_SPEED_100_FULL:
4223 link.link_speed = ETH_SPEED_NUM_100M;
4226 case IXGBE_LINK_SPEED_1GB_FULL:
4227 link.link_speed = ETH_SPEED_NUM_1G;
4230 case IXGBE_LINK_SPEED_2_5GB_FULL:
4231 link.link_speed = ETH_SPEED_NUM_2_5G;
4234 case IXGBE_LINK_SPEED_5GB_FULL:
4235 link.link_speed = ETH_SPEED_NUM_5G;
4238 case IXGBE_LINK_SPEED_10GB_FULL:
4239 link.link_speed = ETH_SPEED_NUM_10G;
4243 return rte_eth_linkstatus_set(dev, &link);
4247 ixgbe_dev_link_update(struct rte_eth_dev *dev, int wait_to_complete)
4249 return ixgbe_dev_link_update_share(dev, wait_to_complete, 0);
4253 ixgbevf_dev_link_update(struct rte_eth_dev *dev, int wait_to_complete)
4255 return ixgbe_dev_link_update_share(dev, wait_to_complete, 1);
4259 ixgbe_dev_promiscuous_enable(struct rte_eth_dev *dev)
4261 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4264 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
4265 fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
4266 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
4272 ixgbe_dev_promiscuous_disable(struct rte_eth_dev *dev)
4274 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4277 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
4278 fctrl &= (~IXGBE_FCTRL_UPE);
4279 if (dev->data->all_multicast == 1)
4280 fctrl |= IXGBE_FCTRL_MPE;
4282 fctrl &= (~IXGBE_FCTRL_MPE);
4283 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
4289 ixgbe_dev_allmulticast_enable(struct rte_eth_dev *dev)
4291 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4294 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
4295 fctrl |= IXGBE_FCTRL_MPE;
4296 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
4302 ixgbe_dev_allmulticast_disable(struct rte_eth_dev *dev)
4304 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4307 if (dev->data->promiscuous == 1)
4308 return 0; /* must remain in all_multicast mode */
4310 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
4311 fctrl &= (~IXGBE_FCTRL_MPE);
4312 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
4318 * It clears the interrupt causes and enables the interrupt.
4319 * It will be called once only during nic initialized.
4322 * Pointer to struct rte_eth_dev.
4324 * Enable or Disable.
4327 * - On success, zero.
4328 * - On failure, a negative value.
4331 ixgbe_dev_lsc_interrupt_setup(struct rte_eth_dev *dev, uint8_t on)
4333 struct ixgbe_interrupt *intr =
4334 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
4336 ixgbe_dev_link_status_print(dev);
4338 intr->mask |= IXGBE_EICR_LSC;
4340 intr->mask &= ~IXGBE_EICR_LSC;
4346 * It clears the interrupt causes and enables the interrupt.
4347 * It will be called once only during nic initialized.
4350 * Pointer to struct rte_eth_dev.
4353 * - On success, zero.
4354 * - On failure, a negative value.
4357 ixgbe_dev_rxq_interrupt_setup(struct rte_eth_dev *dev)
4359 struct ixgbe_interrupt *intr =
4360 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
4362 intr->mask |= IXGBE_EICR_RTX_QUEUE;
4368 * It clears the interrupt causes and enables the interrupt.
4369 * It will be called once only during nic initialized.
4372 * Pointer to struct rte_eth_dev.
4375 * - On success, zero.
4376 * - On failure, a negative value.
4379 ixgbe_dev_macsec_interrupt_setup(struct rte_eth_dev *dev)
4381 struct ixgbe_interrupt *intr =
4382 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
4384 intr->mask |= IXGBE_EICR_LINKSEC;
4390 * It reads ICR and sets flag (IXGBE_EICR_LSC) for the link_update.
4393 * Pointer to struct rte_eth_dev.
4396 * - On success, zero.
4397 * - On failure, a negative value.
4400 ixgbe_dev_interrupt_get_status(struct rte_eth_dev *dev)
4403 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4404 struct ixgbe_interrupt *intr =
4405 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
4407 /* clear all cause mask */
4408 ixgbe_disable_intr(hw);
4410 /* read-on-clear nic registers here */
4411 eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
4412 PMD_DRV_LOG(DEBUG, "eicr %x", eicr);
4416 /* set flag for async link update */
4417 if (eicr & IXGBE_EICR_LSC)
4418 intr->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
4420 if (eicr & IXGBE_EICR_MAILBOX)
4421 intr->flags |= IXGBE_FLAG_MAILBOX;
4423 if (eicr & IXGBE_EICR_LINKSEC)
4424 intr->flags |= IXGBE_FLAG_MACSEC;
4426 if (hw->mac.type == ixgbe_mac_X550EM_x &&
4427 hw->phy.type == ixgbe_phy_x550em_ext_t &&
4428 (eicr & IXGBE_EICR_GPI_SDP0_X550EM_x))
4429 intr->flags |= IXGBE_FLAG_PHY_INTERRUPT;
4435 * It gets and then prints the link status.
4438 * Pointer to struct rte_eth_dev.
4441 * - On success, zero.
4442 * - On failure, a negative value.
4445 ixgbe_dev_link_status_print(struct rte_eth_dev *dev)
4447 struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
4448 struct rte_eth_link link;
4450 rte_eth_linkstatus_get(dev, &link);
4452 if (link.link_status) {
4453 PMD_INIT_LOG(INFO, "Port %d: Link Up - speed %u Mbps - %s",
4454 (int)(dev->data->port_id),
4455 (unsigned)link.link_speed,
4456 link.link_duplex == ETH_LINK_FULL_DUPLEX ?
4457 "full-duplex" : "half-duplex");
4459 PMD_INIT_LOG(INFO, " Port %d: Link Down",
4460 (int)(dev->data->port_id));
4462 PMD_INIT_LOG(DEBUG, "PCI Address: " PCI_PRI_FMT,
4463 pci_dev->addr.domain,
4465 pci_dev->addr.devid,
4466 pci_dev->addr.function);
4470 * It executes link_update after knowing an interrupt occurred.
4473 * Pointer to struct rte_eth_dev.
4476 * - On success, zero.
4477 * - On failure, a negative value.
4480 ixgbe_dev_interrupt_action(struct rte_eth_dev *dev)
4482 struct ixgbe_interrupt *intr =
4483 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
4485 struct ixgbe_hw *hw =
4486 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4488 PMD_DRV_LOG(DEBUG, "intr action type %d", intr->flags);
4490 if (intr->flags & IXGBE_FLAG_MAILBOX) {
4491 ixgbe_pf_mbx_process(dev);
4492 intr->flags &= ~IXGBE_FLAG_MAILBOX;
4495 if (intr->flags & IXGBE_FLAG_PHY_INTERRUPT) {
4496 ixgbe_handle_lasi(hw);
4497 intr->flags &= ~IXGBE_FLAG_PHY_INTERRUPT;
4500 if (intr->flags & IXGBE_FLAG_NEED_LINK_UPDATE) {
4501 struct rte_eth_link link;
4503 /* get the link status before link update, for predicting later */
4504 rte_eth_linkstatus_get(dev, &link);
4506 ixgbe_dev_link_update(dev, 0);
4509 if (!link.link_status)
4510 /* handle it 1 sec later, wait it being stable */
4511 timeout = IXGBE_LINK_UP_CHECK_TIMEOUT;
4512 /* likely to down */
4514 /* handle it 4 sec later, wait it being stable */
4515 timeout = IXGBE_LINK_DOWN_CHECK_TIMEOUT;
4517 ixgbe_dev_link_status_print(dev);
4518 if (rte_eal_alarm_set(timeout * 1000,
4519 ixgbe_dev_interrupt_delayed_handler, (void *)dev) < 0)
4520 PMD_DRV_LOG(ERR, "Error setting alarm");
4522 /* remember original mask */
4523 intr->mask_original = intr->mask;
4524 /* only disable lsc interrupt */
4525 intr->mask &= ~IXGBE_EIMS_LSC;
4529 PMD_DRV_LOG(DEBUG, "enable intr immediately");
4530 ixgbe_enable_intr(dev);
4536 * Interrupt handler which shall be registered for alarm callback for delayed
4537 * handling specific interrupt to wait for the stable nic state. As the
4538 * NIC interrupt state is not stable for ixgbe after link is just down,
4539 * it needs to wait 4 seconds to get the stable status.
4542 * Pointer to interrupt handle.
4544 * The address of parameter (struct rte_eth_dev *) regsitered before.
4550 ixgbe_dev_interrupt_delayed_handler(void *param)
4552 struct rte_eth_dev *dev = (struct rte_eth_dev *)param;
4553 struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
4554 struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
4555 struct ixgbe_interrupt *intr =
4556 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
4557 struct ixgbe_hw *hw =
4558 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4561 ixgbe_disable_intr(hw);
4563 eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
4564 if (eicr & IXGBE_EICR_MAILBOX)
4565 ixgbe_pf_mbx_process(dev);
4567 if (intr->flags & IXGBE_FLAG_PHY_INTERRUPT) {
4568 ixgbe_handle_lasi(hw);
4569 intr->flags &= ~IXGBE_FLAG_PHY_INTERRUPT;
4572 if (intr->flags & IXGBE_FLAG_NEED_LINK_UPDATE) {
4573 ixgbe_dev_link_update(dev, 0);
4574 intr->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
4575 ixgbe_dev_link_status_print(dev);
4576 _rte_eth_dev_callback_process(dev, RTE_ETH_EVENT_INTR_LSC,
4580 if (intr->flags & IXGBE_FLAG_MACSEC) {
4581 _rte_eth_dev_callback_process(dev, RTE_ETH_EVENT_MACSEC,
4583 intr->flags &= ~IXGBE_FLAG_MACSEC;
4586 /* restore original mask */
4587 intr->mask = intr->mask_original;
4588 intr->mask_original = 0;
4590 PMD_DRV_LOG(DEBUG, "enable intr in delayed handler S[%08x]", eicr);
4591 ixgbe_enable_intr(dev);
4592 rte_intr_ack(intr_handle);
4596 * Interrupt handler triggered by NIC for handling
4597 * specific interrupt.
4600 * Pointer to interrupt handle.
4602 * The address of parameter (struct rte_eth_dev *) regsitered before.
4608 ixgbe_dev_interrupt_handler(void *param)
4610 struct rte_eth_dev *dev = (struct rte_eth_dev *)param;
4612 ixgbe_dev_interrupt_get_status(dev);
4613 ixgbe_dev_interrupt_action(dev);
4617 ixgbe_dev_led_on(struct rte_eth_dev *dev)
4619 struct ixgbe_hw *hw;
4621 hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4622 return ixgbe_led_on(hw, 0) == IXGBE_SUCCESS ? 0 : -ENOTSUP;
4626 ixgbe_dev_led_off(struct rte_eth_dev *dev)
4628 struct ixgbe_hw *hw;
4630 hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4631 return ixgbe_led_off(hw, 0) == IXGBE_SUCCESS ? 0 : -ENOTSUP;
4635 ixgbe_flow_ctrl_get(struct rte_eth_dev *dev, struct rte_eth_fc_conf *fc_conf)
4637 struct ixgbe_hw *hw;
4643 hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4645 fc_conf->pause_time = hw->fc.pause_time;
4646 fc_conf->high_water = hw->fc.high_water[0];
4647 fc_conf->low_water = hw->fc.low_water[0];
4648 fc_conf->send_xon = hw->fc.send_xon;
4649 fc_conf->autoneg = !hw->fc.disable_fc_autoneg;
4652 * Return rx_pause status according to actual setting of
4655 mflcn_reg = IXGBE_READ_REG(hw, IXGBE_MFLCN);
4656 if (mflcn_reg & (IXGBE_MFLCN_RPFCE | IXGBE_MFLCN_RFCE))
4662 * Return tx_pause status according to actual setting of
4665 fccfg_reg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
4666 if (fccfg_reg & (IXGBE_FCCFG_TFCE_802_3X | IXGBE_FCCFG_TFCE_PRIORITY))
4671 if (rx_pause && tx_pause)
4672 fc_conf->mode = RTE_FC_FULL;
4674 fc_conf->mode = RTE_FC_RX_PAUSE;
4676 fc_conf->mode = RTE_FC_TX_PAUSE;
4678 fc_conf->mode = RTE_FC_NONE;
4684 ixgbe_flow_ctrl_set(struct rte_eth_dev *dev, struct rte_eth_fc_conf *fc_conf)
4686 struct ixgbe_hw *hw;
4688 uint32_t rx_buf_size;
4689 uint32_t max_high_water;
4691 enum ixgbe_fc_mode rte_fcmode_2_ixgbe_fcmode[] = {
4698 PMD_INIT_FUNC_TRACE();
4700 hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4701 rx_buf_size = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(0));
4702 PMD_INIT_LOG(DEBUG, "Rx packet buffer size = 0x%x", rx_buf_size);
4705 * At least reserve one Ethernet frame for watermark
4706 * high_water/low_water in kilo bytes for ixgbe
4708 max_high_water = (rx_buf_size -
4709 RTE_ETHER_MAX_LEN) >> IXGBE_RXPBSIZE_SHIFT;
4710 if ((fc_conf->high_water > max_high_water) ||
4711 (fc_conf->high_water < fc_conf->low_water)) {
4712 PMD_INIT_LOG(ERR, "Invalid high/low water setup value in KB");
4713 PMD_INIT_LOG(ERR, "High_water must <= 0x%x", max_high_water);
4717 hw->fc.requested_mode = rte_fcmode_2_ixgbe_fcmode[fc_conf->mode];
4718 hw->fc.pause_time = fc_conf->pause_time;
4719 hw->fc.high_water[0] = fc_conf->high_water;
4720 hw->fc.low_water[0] = fc_conf->low_water;
4721 hw->fc.send_xon = fc_conf->send_xon;
4722 hw->fc.disable_fc_autoneg = !fc_conf->autoneg;
4724 err = ixgbe_fc_enable(hw);
4726 /* Not negotiated is not an error case */
4727 if ((err == IXGBE_SUCCESS) || (err == IXGBE_ERR_FC_NOT_NEGOTIATED)) {
4729 /* check if we want to forward MAC frames - driver doesn't have native
4730 * capability to do that, so we'll write the registers ourselves */
4732 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
4734 /* set or clear MFLCN.PMCF bit depending on configuration */
4735 if (fc_conf->mac_ctrl_frame_fwd != 0)
4736 mflcn |= IXGBE_MFLCN_PMCF;
4738 mflcn &= ~IXGBE_MFLCN_PMCF;
4740 IXGBE_WRITE_REG(hw, IXGBE_MFLCN, mflcn);
4741 IXGBE_WRITE_FLUSH(hw);
4746 PMD_INIT_LOG(ERR, "ixgbe_fc_enable = 0x%x", err);
4751 * ixgbe_pfc_enable_generic - Enable flow control
4752 * @hw: pointer to hardware structure
4753 * @tc_num: traffic class number
4754 * Enable flow control according to the current settings.
4757 ixgbe_dcb_pfc_enable_generic(struct ixgbe_hw *hw, uint8_t tc_num)
4760 uint32_t mflcn_reg, fccfg_reg;
4762 uint32_t fcrtl, fcrth;
4766 /* Validate the water mark configuration */
4767 if (!hw->fc.pause_time) {
4768 ret_val = IXGBE_ERR_INVALID_LINK_SETTINGS;
4772 /* Low water mark of zero causes XOFF floods */
4773 if (hw->fc.current_mode & ixgbe_fc_tx_pause) {
4774 /* High/Low water can not be 0 */
4775 if ((!hw->fc.high_water[tc_num]) || (!hw->fc.low_water[tc_num])) {
4776 PMD_INIT_LOG(ERR, "Invalid water mark configuration");
4777 ret_val = IXGBE_ERR_INVALID_LINK_SETTINGS;
4781 if (hw->fc.low_water[tc_num] >= hw->fc.high_water[tc_num]) {
4782 PMD_INIT_LOG(ERR, "Invalid water mark configuration");
4783 ret_val = IXGBE_ERR_INVALID_LINK_SETTINGS;
4787 /* Negotiate the fc mode to use */
4788 ixgbe_fc_autoneg(hw);
4790 /* Disable any previous flow control settings */
4791 mflcn_reg = IXGBE_READ_REG(hw, IXGBE_MFLCN);
4792 mflcn_reg &= ~(IXGBE_MFLCN_RPFCE_SHIFT | IXGBE_MFLCN_RFCE|IXGBE_MFLCN_RPFCE);
4794 fccfg_reg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
4795 fccfg_reg &= ~(IXGBE_FCCFG_TFCE_802_3X | IXGBE_FCCFG_TFCE_PRIORITY);
4797 switch (hw->fc.current_mode) {
4800 * If the count of enabled RX Priority Flow control >1,
4801 * and the TX pause can not be disabled
4804 for (i = 0; i < IXGBE_DCB_MAX_TRAFFIC_CLASS; i++) {
4805 reg = IXGBE_READ_REG(hw, IXGBE_FCRTH_82599(i));
4806 if (reg & IXGBE_FCRTH_FCEN)
4810 fccfg_reg |= IXGBE_FCCFG_TFCE_PRIORITY;
4812 case ixgbe_fc_rx_pause:
4814 * Rx Flow control is enabled and Tx Flow control is
4815 * disabled by software override. Since there really
4816 * isn't a way to advertise that we are capable of RX
4817 * Pause ONLY, we will advertise that we support both
4818 * symmetric and asymmetric Rx PAUSE. Later, we will
4819 * disable the adapter's ability to send PAUSE frames.
4821 mflcn_reg |= IXGBE_MFLCN_RPFCE;
4823 * If the count of enabled RX Priority Flow control >1,
4824 * and the TX pause can not be disabled
4827 for (i = 0; i < IXGBE_DCB_MAX_TRAFFIC_CLASS; i++) {
4828 reg = IXGBE_READ_REG(hw, IXGBE_FCRTH_82599(i));
4829 if (reg & IXGBE_FCRTH_FCEN)
4833 fccfg_reg |= IXGBE_FCCFG_TFCE_PRIORITY;
4835 case ixgbe_fc_tx_pause:
4837 * Tx Flow control is enabled, and Rx Flow control is
4838 * disabled by software override.
4840 fccfg_reg |= IXGBE_FCCFG_TFCE_PRIORITY;
4843 /* Flow control (both Rx and Tx) is enabled by SW override. */
4844 mflcn_reg |= IXGBE_MFLCN_RPFCE;
4845 fccfg_reg |= IXGBE_FCCFG_TFCE_PRIORITY;
4848 PMD_DRV_LOG(DEBUG, "Flow control param set incorrectly");
4849 ret_val = IXGBE_ERR_CONFIG;
4853 /* Set 802.3x based flow control settings. */
4854 mflcn_reg |= IXGBE_MFLCN_DPF;
4855 IXGBE_WRITE_REG(hw, IXGBE_MFLCN, mflcn_reg);
4856 IXGBE_WRITE_REG(hw, IXGBE_FCCFG, fccfg_reg);
4858 /* Set up and enable Rx high/low water mark thresholds, enable XON. */
4859 if ((hw->fc.current_mode & ixgbe_fc_tx_pause) &&
4860 hw->fc.high_water[tc_num]) {
4861 fcrtl = (hw->fc.low_water[tc_num] << 10) | IXGBE_FCRTL_XONE;
4862 IXGBE_WRITE_REG(hw, IXGBE_FCRTL_82599(tc_num), fcrtl);
4863 fcrth = (hw->fc.high_water[tc_num] << 10) | IXGBE_FCRTH_FCEN;
4865 IXGBE_WRITE_REG(hw, IXGBE_FCRTL_82599(tc_num), 0);
4867 * In order to prevent Tx hangs when the internal Tx
4868 * switch is enabled we must set the high water mark
4869 * to the maximum FCRTH value. This allows the Tx
4870 * switch to function even under heavy Rx workloads.
4872 fcrth = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(tc_num)) - 32;
4874 IXGBE_WRITE_REG(hw, IXGBE_FCRTH_82599(tc_num), fcrth);
4876 /* Configure pause time (2 TCs per register) */
4877 reg = hw->fc.pause_time * 0x00010001;
4878 for (i = 0; i < (IXGBE_DCB_MAX_TRAFFIC_CLASS / 2); i++)
4879 IXGBE_WRITE_REG(hw, IXGBE_FCTTV(i), reg);
4881 /* Configure flow control refresh threshold value */
4882 IXGBE_WRITE_REG(hw, IXGBE_FCRTV, hw->fc.pause_time / 2);
4889 ixgbe_dcb_pfc_enable(struct rte_eth_dev *dev, uint8_t tc_num)
4891 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4892 int32_t ret_val = IXGBE_NOT_IMPLEMENTED;
4894 if (hw->mac.type != ixgbe_mac_82598EB) {
4895 ret_val = ixgbe_dcb_pfc_enable_generic(hw, tc_num);
4901 ixgbe_priority_flow_ctrl_set(struct rte_eth_dev *dev, struct rte_eth_pfc_conf *pfc_conf)
4904 uint32_t rx_buf_size;
4905 uint32_t max_high_water;
4907 uint8_t map[IXGBE_DCB_MAX_USER_PRIORITY] = { 0 };
4908 struct ixgbe_hw *hw =
4909 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4910 struct ixgbe_dcb_config *dcb_config =
4911 IXGBE_DEV_PRIVATE_TO_DCB_CFG(dev->data->dev_private);
4913 enum ixgbe_fc_mode rte_fcmode_2_ixgbe_fcmode[] = {
4920 PMD_INIT_FUNC_TRACE();
4922 ixgbe_dcb_unpack_map_cee(dcb_config, IXGBE_DCB_RX_CONFIG, map);
4923 tc_num = map[pfc_conf->priority];
4924 rx_buf_size = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(tc_num));
4925 PMD_INIT_LOG(DEBUG, "Rx packet buffer size = 0x%x", rx_buf_size);
4927 * At least reserve one Ethernet frame for watermark
4928 * high_water/low_water in kilo bytes for ixgbe
4930 max_high_water = (rx_buf_size -
4931 RTE_ETHER_MAX_LEN) >> IXGBE_RXPBSIZE_SHIFT;
4932 if ((pfc_conf->fc.high_water > max_high_water) ||
4933 (pfc_conf->fc.high_water <= pfc_conf->fc.low_water)) {
4934 PMD_INIT_LOG(ERR, "Invalid high/low water setup value in KB");
4935 PMD_INIT_LOG(ERR, "High_water must <= 0x%x", max_high_water);
4939 hw->fc.requested_mode = rte_fcmode_2_ixgbe_fcmode[pfc_conf->fc.mode];
4940 hw->fc.pause_time = pfc_conf->fc.pause_time;
4941 hw->fc.send_xon = pfc_conf->fc.send_xon;
4942 hw->fc.low_water[tc_num] = pfc_conf->fc.low_water;
4943 hw->fc.high_water[tc_num] = pfc_conf->fc.high_water;
4945 err = ixgbe_dcb_pfc_enable(dev, tc_num);
4947 /* Not negotiated is not an error case */
4948 if ((err == IXGBE_SUCCESS) || (err == IXGBE_ERR_FC_NOT_NEGOTIATED))
4951 PMD_INIT_LOG(ERR, "ixgbe_dcb_pfc_enable = 0x%x", err);
4956 ixgbe_dev_rss_reta_update(struct rte_eth_dev *dev,
4957 struct rte_eth_rss_reta_entry64 *reta_conf,
4960 uint16_t i, sp_reta_size;
4963 uint16_t idx, shift;
4964 struct ixgbe_adapter *adapter = dev->data->dev_private;
4965 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4968 PMD_INIT_FUNC_TRACE();
4970 if (!ixgbe_rss_update_sp(hw->mac.type)) {
4971 PMD_DRV_LOG(ERR, "RSS reta update is not supported on this "
4976 sp_reta_size = ixgbe_reta_size_get(hw->mac.type);
4977 if (reta_size != sp_reta_size) {
4978 PMD_DRV_LOG(ERR, "The size of hash lookup table configured "
4979 "(%d) doesn't match the number hardware can supported "
4980 "(%d)", reta_size, sp_reta_size);
4984 for (i = 0; i < reta_size; i += IXGBE_4_BIT_WIDTH) {
4985 idx = i / RTE_RETA_GROUP_SIZE;
4986 shift = i % RTE_RETA_GROUP_SIZE;
4987 mask = (uint8_t)((reta_conf[idx].mask >> shift) &
4991 reta_reg = ixgbe_reta_reg_get(hw->mac.type, i);
4992 if (mask == IXGBE_4_BIT_MASK)
4995 r = IXGBE_READ_REG(hw, reta_reg);
4996 for (j = 0, reta = 0; j < IXGBE_4_BIT_WIDTH; j++) {
4997 if (mask & (0x1 << j))
4998 reta |= reta_conf[idx].reta[shift + j] <<
5001 reta |= r & (IXGBE_8_BIT_MASK <<
5004 IXGBE_WRITE_REG(hw, reta_reg, reta);
5006 adapter->rss_reta_updated = 1;
5012 ixgbe_dev_rss_reta_query(struct rte_eth_dev *dev,
5013 struct rte_eth_rss_reta_entry64 *reta_conf,
5016 uint16_t i, sp_reta_size;
5019 uint16_t idx, shift;
5020 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5023 PMD_INIT_FUNC_TRACE();
5024 sp_reta_size = ixgbe_reta_size_get(hw->mac.type);
5025 if (reta_size != sp_reta_size) {
5026 PMD_DRV_LOG(ERR, "The size of hash lookup table configured "
5027 "(%d) doesn't match the number hardware can supported "
5028 "(%d)", reta_size, sp_reta_size);
5032 for (i = 0; i < reta_size; i += IXGBE_4_BIT_WIDTH) {
5033 idx = i / RTE_RETA_GROUP_SIZE;
5034 shift = i % RTE_RETA_GROUP_SIZE;
5035 mask = (uint8_t)((reta_conf[idx].mask >> shift) &
5040 reta_reg = ixgbe_reta_reg_get(hw->mac.type, i);
5041 reta = IXGBE_READ_REG(hw, reta_reg);
5042 for (j = 0; j < IXGBE_4_BIT_WIDTH; j++) {
5043 if (mask & (0x1 << j))
5044 reta_conf[idx].reta[shift + j] =
5045 ((reta >> (CHAR_BIT * j)) &
5054 ixgbe_add_rar(struct rte_eth_dev *dev, struct rte_ether_addr *mac_addr,
5055 uint32_t index, uint32_t pool)
5057 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5058 uint32_t enable_addr = 1;
5060 return ixgbe_set_rar(hw, index, mac_addr->addr_bytes,
5065 ixgbe_remove_rar(struct rte_eth_dev *dev, uint32_t index)
5067 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5069 ixgbe_clear_rar(hw, index);
5073 ixgbe_set_default_mac_addr(struct rte_eth_dev *dev, struct rte_ether_addr *addr)
5075 struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
5077 ixgbe_remove_rar(dev, 0);
5078 ixgbe_add_rar(dev, addr, 0, pci_dev->max_vfs);
5084 is_device_supported(struct rte_eth_dev *dev, struct rte_pci_driver *drv)
5086 if (strcmp(dev->device->driver->name, drv->driver.name))
5093 is_ixgbe_supported(struct rte_eth_dev *dev)
5095 return is_device_supported(dev, &rte_ixgbe_pmd);
5099 ixgbe_dev_mtu_set(struct rte_eth_dev *dev, uint16_t mtu)
5103 struct ixgbe_hw *hw;
5104 struct rte_eth_dev_info dev_info;
5105 uint32_t frame_size = mtu + IXGBE_ETH_OVERHEAD;
5106 struct rte_eth_dev_data *dev_data = dev->data;
5109 ret = ixgbe_dev_info_get(dev, &dev_info);
5113 /* check that mtu is within the allowed range */
5114 if (mtu < RTE_ETHER_MIN_MTU || frame_size > dev_info.max_rx_pktlen)
5117 /* If device is started, refuse mtu that requires the support of
5118 * scattered packets when this feature has not been enabled before.
5120 if (dev_data->dev_started && !dev_data->scattered_rx &&
5121 (frame_size + 2 * IXGBE_VLAN_TAG_SIZE >
5122 dev->data->min_rx_buf_size - RTE_PKTMBUF_HEADROOM)) {
5123 PMD_INIT_LOG(ERR, "Stop port first.");
5127 hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5128 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
5130 /* switch to jumbo mode if needed */
5131 if (frame_size > RTE_ETHER_MAX_LEN) {
5132 dev->data->dev_conf.rxmode.offloads |=
5133 DEV_RX_OFFLOAD_JUMBO_FRAME;
5134 hlreg0 |= IXGBE_HLREG0_JUMBOEN;
5136 dev->data->dev_conf.rxmode.offloads &=
5137 ~DEV_RX_OFFLOAD_JUMBO_FRAME;
5138 hlreg0 &= ~IXGBE_HLREG0_JUMBOEN;
5140 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
5142 /* update max frame size */
5143 dev->data->dev_conf.rxmode.max_rx_pkt_len = frame_size;
5145 maxfrs = IXGBE_READ_REG(hw, IXGBE_MAXFRS);
5146 maxfrs &= 0x0000FFFF;
5147 maxfrs |= (dev->data->dev_conf.rxmode.max_rx_pkt_len << 16);
5148 IXGBE_WRITE_REG(hw, IXGBE_MAXFRS, maxfrs);
5154 * Virtual Function operations
5157 ixgbevf_intr_disable(struct rte_eth_dev *dev)
5159 struct ixgbe_interrupt *intr =
5160 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
5161 struct ixgbe_hw *hw =
5162 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5164 PMD_INIT_FUNC_TRACE();
5166 /* Clear interrupt mask to stop from interrupts being generated */
5167 IXGBE_WRITE_REG(hw, IXGBE_VTEIMC, IXGBE_VF_IRQ_CLEAR_MASK);
5169 IXGBE_WRITE_FLUSH(hw);
5171 /* Clear mask value. */
5176 ixgbevf_intr_enable(struct rte_eth_dev *dev)
5178 struct ixgbe_interrupt *intr =
5179 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
5180 struct ixgbe_hw *hw =
5181 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5183 PMD_INIT_FUNC_TRACE();
5185 /* VF enable interrupt autoclean */
5186 IXGBE_WRITE_REG(hw, IXGBE_VTEIAM, IXGBE_VF_IRQ_ENABLE_MASK);
5187 IXGBE_WRITE_REG(hw, IXGBE_VTEIAC, IXGBE_VF_IRQ_ENABLE_MASK);
5188 IXGBE_WRITE_REG(hw, IXGBE_VTEIMS, IXGBE_VF_IRQ_ENABLE_MASK);
5190 IXGBE_WRITE_FLUSH(hw);
5192 /* Save IXGBE_VTEIMS value to mask. */
5193 intr->mask = IXGBE_VF_IRQ_ENABLE_MASK;
5197 ixgbevf_dev_configure(struct rte_eth_dev *dev)
5199 struct rte_eth_conf *conf = &dev->data->dev_conf;
5200 struct ixgbe_adapter *adapter = dev->data->dev_private;
5202 PMD_INIT_LOG(DEBUG, "Configured Virtual Function port id: %d",
5203 dev->data->port_id);
5205 if (dev->data->dev_conf.rxmode.mq_mode & ETH_MQ_RX_RSS_FLAG)
5206 dev->data->dev_conf.rxmode.offloads |= DEV_RX_OFFLOAD_RSS_HASH;
5209 * VF has no ability to enable/disable HW CRC
5210 * Keep the persistent behavior the same as Host PF
5212 #ifndef RTE_LIBRTE_IXGBE_PF_DISABLE_STRIP_CRC
5213 if (conf->rxmode.offloads & DEV_RX_OFFLOAD_KEEP_CRC) {
5214 PMD_INIT_LOG(NOTICE, "VF can't disable HW CRC Strip");
5215 conf->rxmode.offloads &= ~DEV_RX_OFFLOAD_KEEP_CRC;
5218 if (!(conf->rxmode.offloads & DEV_RX_OFFLOAD_KEEP_CRC)) {
5219 PMD_INIT_LOG(NOTICE, "VF can't enable HW CRC Strip");
5220 conf->rxmode.offloads |= DEV_RX_OFFLOAD_KEEP_CRC;
5225 * Initialize to TRUE. If any of Rx queues doesn't meet the bulk
5226 * allocation or vector Rx preconditions we will reset it.
5228 adapter->rx_bulk_alloc_allowed = true;
5229 adapter->rx_vec_allowed = true;
5235 ixgbevf_dev_start(struct rte_eth_dev *dev)
5237 struct ixgbe_hw *hw =
5238 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5239 uint32_t intr_vector = 0;
5240 struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
5241 struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
5245 PMD_INIT_FUNC_TRACE();
5247 /* Stop the link setup handler before resetting the HW. */
5248 rte_eal_alarm_cancel(ixgbe_dev_setup_link_alarm_handler, dev);
5250 err = hw->mac.ops.reset_hw(hw);
5252 PMD_INIT_LOG(ERR, "Unable to reset vf hardware (%d)", err);
5255 hw->mac.get_link_status = true;
5257 /* negotiate mailbox API version to use with the PF. */
5258 ixgbevf_negotiate_api(hw);
5260 ixgbevf_dev_tx_init(dev);
5262 /* This can fail when allocating mbufs for descriptor rings */
5263 err = ixgbevf_dev_rx_init(dev);
5265 PMD_INIT_LOG(ERR, "Unable to initialize RX hardware (%d)", err);
5266 ixgbe_dev_clear_queues(dev);
5271 ixgbevf_set_vfta_all(dev, 1);
5274 mask = ETH_VLAN_STRIP_MASK | ETH_VLAN_FILTER_MASK |
5275 ETH_VLAN_EXTEND_MASK;
5276 err = ixgbevf_vlan_offload_config(dev, mask);
5278 PMD_INIT_LOG(ERR, "Unable to set VLAN offload (%d)", err);
5279 ixgbe_dev_clear_queues(dev);
5283 ixgbevf_dev_rxtx_start(dev);
5285 /* check and configure queue intr-vector mapping */
5286 if (rte_intr_cap_multiple(intr_handle) &&
5287 dev->data->dev_conf.intr_conf.rxq) {
5288 /* According to datasheet, only vector 0/1/2 can be used,
5289 * now only one vector is used for Rx queue
5292 if (rte_intr_efd_enable(intr_handle, intr_vector))
5296 if (rte_intr_dp_is_en(intr_handle) && !intr_handle->intr_vec) {
5297 intr_handle->intr_vec =
5298 rte_zmalloc("intr_vec",
5299 dev->data->nb_rx_queues * sizeof(int), 0);
5300 if (intr_handle->intr_vec == NULL) {
5301 PMD_INIT_LOG(ERR, "Failed to allocate %d rx_queues"
5302 " intr_vec", dev->data->nb_rx_queues);
5306 ixgbevf_configure_msix(dev);
5308 /* When a VF port is bound to VFIO-PCI, only miscellaneous interrupt
5309 * is mapped to VFIO vector 0 in eth_ixgbevf_dev_init( ).
5310 * If previous VFIO interrupt mapping setting in eth_ixgbevf_dev_init( )
5311 * is not cleared, it will fail when following rte_intr_enable( ) tries
5312 * to map Rx queue interrupt to other VFIO vectors.
5313 * So clear uio/vfio intr/evevnfd first to avoid failure.
5315 rte_intr_disable(intr_handle);
5317 rte_intr_enable(intr_handle);
5319 /* Re-enable interrupt for VF */
5320 ixgbevf_intr_enable(dev);
5323 * Update link status right before return, because it may
5324 * start link configuration process in a separate thread.
5326 ixgbevf_dev_link_update(dev, 0);
5328 hw->adapter_stopped = false;
5334 ixgbevf_dev_stop(struct rte_eth_dev *dev)
5336 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5337 struct ixgbe_adapter *adapter = dev->data->dev_private;
5338 struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
5339 struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
5341 if (hw->adapter_stopped)
5344 PMD_INIT_FUNC_TRACE();
5346 rte_eal_alarm_cancel(ixgbe_dev_setup_link_alarm_handler, dev);
5348 ixgbevf_intr_disable(dev);
5350 hw->adapter_stopped = 1;
5351 ixgbe_stop_adapter(hw);
5354 * Clear what we set, but we still keep shadow_vfta to
5355 * restore after device starts
5357 ixgbevf_set_vfta_all(dev, 0);
5359 /* Clear stored conf */
5360 dev->data->scattered_rx = 0;
5362 ixgbe_dev_clear_queues(dev);
5364 /* Clean datapath event and queue/vec mapping */
5365 rte_intr_efd_disable(intr_handle);
5366 if (intr_handle->intr_vec != NULL) {
5367 rte_free(intr_handle->intr_vec);
5368 intr_handle->intr_vec = NULL;
5371 adapter->rss_reta_updated = 0;
5375 ixgbevf_dev_close(struct rte_eth_dev *dev)
5377 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5378 struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
5379 struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
5381 PMD_INIT_FUNC_TRACE();
5385 ixgbevf_dev_stop(dev);
5387 ixgbe_dev_free_queues(dev);
5390 * Remove the VF MAC address ro ensure
5391 * that the VF traffic goes to the PF
5392 * after stop, close and detach of the VF
5394 ixgbevf_remove_mac_addr(dev, 0);
5396 dev->dev_ops = NULL;
5397 dev->rx_pkt_burst = NULL;
5398 dev->tx_pkt_burst = NULL;
5400 rte_intr_disable(intr_handle);
5401 rte_intr_callback_unregister(intr_handle,
5402 ixgbevf_dev_interrupt_handler, dev);
5409 ixgbevf_dev_reset(struct rte_eth_dev *dev)
5413 ret = eth_ixgbevf_dev_uninit(dev);
5417 ret = eth_ixgbevf_dev_init(dev);
5422 static void ixgbevf_set_vfta_all(struct rte_eth_dev *dev, bool on)
5424 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5425 struct ixgbe_vfta *shadow_vfta =
5426 IXGBE_DEV_PRIVATE_TO_VFTA(dev->data->dev_private);
5427 int i = 0, j = 0, vfta = 0, mask = 1;
5429 for (i = 0; i < IXGBE_VFTA_SIZE; i++) {
5430 vfta = shadow_vfta->vfta[i];
5433 for (j = 0; j < 32; j++) {
5435 ixgbe_set_vfta(hw, (i<<5)+j, 0,
5445 ixgbevf_vlan_filter_set(struct rte_eth_dev *dev, uint16_t vlan_id, int on)
5447 struct ixgbe_hw *hw =
5448 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5449 struct ixgbe_vfta *shadow_vfta =
5450 IXGBE_DEV_PRIVATE_TO_VFTA(dev->data->dev_private);
5451 uint32_t vid_idx = 0;
5452 uint32_t vid_bit = 0;
5455 PMD_INIT_FUNC_TRACE();
5457 /* vind is not used in VF driver, set to 0, check ixgbe_set_vfta_vf */
5458 ret = ixgbe_set_vfta(hw, vlan_id, 0, !!on, false);
5460 PMD_INIT_LOG(ERR, "Unable to set VF vlan");
5463 vid_idx = (uint32_t) ((vlan_id >> 5) & 0x7F);
5464 vid_bit = (uint32_t) (1 << (vlan_id & 0x1F));
5466 /* Save what we set and retore it after device reset */
5468 shadow_vfta->vfta[vid_idx] |= vid_bit;
5470 shadow_vfta->vfta[vid_idx] &= ~vid_bit;
5476 ixgbevf_vlan_strip_queue_set(struct rte_eth_dev *dev, uint16_t queue, int on)
5478 struct ixgbe_hw *hw =
5479 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5482 PMD_INIT_FUNC_TRACE();
5484 if (queue >= hw->mac.max_rx_queues)
5487 ctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(queue));
5489 ctrl |= IXGBE_RXDCTL_VME;
5491 ctrl &= ~IXGBE_RXDCTL_VME;
5492 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(queue), ctrl);
5494 ixgbe_vlan_hw_strip_bitmap_set(dev, queue, on);
5498 ixgbevf_vlan_offload_config(struct rte_eth_dev *dev, int mask)
5500 struct ixgbe_rx_queue *rxq;
5504 /* VF function only support hw strip feature, others are not support */
5505 if (mask & ETH_VLAN_STRIP_MASK) {
5506 for (i = 0; i < dev->data->nb_rx_queues; i++) {
5507 rxq = dev->data->rx_queues[i];
5508 on = !!(rxq->offloads & DEV_RX_OFFLOAD_VLAN_STRIP);
5509 ixgbevf_vlan_strip_queue_set(dev, i, on);
5517 ixgbevf_vlan_offload_set(struct rte_eth_dev *dev, int mask)
5519 ixgbe_config_vlan_strip_on_all_queues(dev, mask);
5521 ixgbevf_vlan_offload_config(dev, mask);
5527 ixgbe_vt_check(struct ixgbe_hw *hw)
5531 /* if Virtualization Technology is enabled */
5532 reg_val = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
5533 if (!(reg_val & IXGBE_VT_CTL_VT_ENABLE)) {
5534 PMD_INIT_LOG(ERR, "VT must be enabled for this setting");
5542 ixgbe_uta_vector(struct ixgbe_hw *hw, struct rte_ether_addr *uc_addr)
5544 uint32_t vector = 0;
5546 switch (hw->mac.mc_filter_type) {
5547 case 0: /* use bits [47:36] of the address */
5548 vector = ((uc_addr->addr_bytes[4] >> 4) |
5549 (((uint16_t)uc_addr->addr_bytes[5]) << 4));
5551 case 1: /* use bits [46:35] of the address */
5552 vector = ((uc_addr->addr_bytes[4] >> 3) |
5553 (((uint16_t)uc_addr->addr_bytes[5]) << 5));
5555 case 2: /* use bits [45:34] of the address */
5556 vector = ((uc_addr->addr_bytes[4] >> 2) |
5557 (((uint16_t)uc_addr->addr_bytes[5]) << 6));
5559 case 3: /* use bits [43:32] of the address */
5560 vector = ((uc_addr->addr_bytes[4]) |
5561 (((uint16_t)uc_addr->addr_bytes[5]) << 8));
5563 default: /* Invalid mc_filter_type */
5567 /* vector can only be 12-bits or boundary will be exceeded */
5573 ixgbe_uc_hash_table_set(struct rte_eth_dev *dev,
5574 struct rte_ether_addr *mac_addr, uint8_t on)
5581 const uint32_t ixgbe_uta_idx_mask = 0x7F;
5582 const uint32_t ixgbe_uta_bit_shift = 5;
5583 const uint32_t ixgbe_uta_bit_mask = (0x1 << ixgbe_uta_bit_shift) - 1;
5584 const uint32_t bit1 = 0x1;
5586 struct ixgbe_hw *hw =
5587 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5588 struct ixgbe_uta_info *uta_info =
5589 IXGBE_DEV_PRIVATE_TO_UTA(dev->data->dev_private);
5591 /* The UTA table only exists on 82599 hardware and newer */
5592 if (hw->mac.type < ixgbe_mac_82599EB)
5595 vector = ixgbe_uta_vector(hw, mac_addr);
5596 uta_idx = (vector >> ixgbe_uta_bit_shift) & ixgbe_uta_idx_mask;
5597 uta_shift = vector & ixgbe_uta_bit_mask;
5599 rc = ((uta_info->uta_shadow[uta_idx] >> uta_shift & bit1) != 0);
5603 reg_val = IXGBE_READ_REG(hw, IXGBE_UTA(uta_idx));
5605 uta_info->uta_in_use++;
5606 reg_val |= (bit1 << uta_shift);
5607 uta_info->uta_shadow[uta_idx] |= (bit1 << uta_shift);
5609 uta_info->uta_in_use--;
5610 reg_val &= ~(bit1 << uta_shift);
5611 uta_info->uta_shadow[uta_idx] &= ~(bit1 << uta_shift);
5614 IXGBE_WRITE_REG(hw, IXGBE_UTA(uta_idx), reg_val);
5616 if (uta_info->uta_in_use > 0)
5617 IXGBE_WRITE_REG(hw, IXGBE_MCSTCTRL,
5618 IXGBE_MCSTCTRL_MFE | hw->mac.mc_filter_type);
5620 IXGBE_WRITE_REG(hw, IXGBE_MCSTCTRL, hw->mac.mc_filter_type);
5626 ixgbe_uc_all_hash_table_set(struct rte_eth_dev *dev, uint8_t on)
5629 struct ixgbe_hw *hw =
5630 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5631 struct ixgbe_uta_info *uta_info =
5632 IXGBE_DEV_PRIVATE_TO_UTA(dev->data->dev_private);
5634 /* The UTA table only exists on 82599 hardware and newer */
5635 if (hw->mac.type < ixgbe_mac_82599EB)
5639 for (i = 0; i < ETH_VMDQ_NUM_UC_HASH_ARRAY; i++) {
5640 uta_info->uta_shadow[i] = ~0;
5641 IXGBE_WRITE_REG(hw, IXGBE_UTA(i), ~0);
5644 for (i = 0; i < ETH_VMDQ_NUM_UC_HASH_ARRAY; i++) {
5645 uta_info->uta_shadow[i] = 0;
5646 IXGBE_WRITE_REG(hw, IXGBE_UTA(i), 0);
5654 ixgbe_convert_vm_rx_mask_to_val(uint16_t rx_mask, uint32_t orig_val)
5656 uint32_t new_val = orig_val;
5658 if (rx_mask & ETH_VMDQ_ACCEPT_UNTAG)
5659 new_val |= IXGBE_VMOLR_AUPE;
5660 if (rx_mask & ETH_VMDQ_ACCEPT_HASH_MC)
5661 new_val |= IXGBE_VMOLR_ROMPE;
5662 if (rx_mask & ETH_VMDQ_ACCEPT_HASH_UC)
5663 new_val |= IXGBE_VMOLR_ROPE;
5664 if (rx_mask & ETH_VMDQ_ACCEPT_BROADCAST)
5665 new_val |= IXGBE_VMOLR_BAM;
5666 if (rx_mask & ETH_VMDQ_ACCEPT_MULTICAST)
5667 new_val |= IXGBE_VMOLR_MPE;
5672 #define IXGBE_MRCTL_VPME 0x01 /* Virtual Pool Mirroring. */
5673 #define IXGBE_MRCTL_UPME 0x02 /* Uplink Port Mirroring. */
5674 #define IXGBE_MRCTL_DPME 0x04 /* Downlink Port Mirroring. */
5675 #define IXGBE_MRCTL_VLME 0x08 /* VLAN Mirroring. */
5676 #define IXGBE_INVALID_MIRROR_TYPE(mirror_type) \
5677 ((mirror_type) & ~(uint8_t)(ETH_MIRROR_VIRTUAL_POOL_UP | \
5678 ETH_MIRROR_UPLINK_PORT | ETH_MIRROR_DOWNLINK_PORT | ETH_MIRROR_VLAN))
5681 ixgbe_mirror_rule_set(struct rte_eth_dev *dev,
5682 struct rte_eth_mirror_conf *mirror_conf,
5683 uint8_t rule_id, uint8_t on)
5685 uint32_t mr_ctl, vlvf;
5686 uint32_t mp_lsb = 0;
5687 uint32_t mv_msb = 0;
5688 uint32_t mv_lsb = 0;
5689 uint32_t mp_msb = 0;
5692 uint64_t vlan_mask = 0;
5694 const uint8_t pool_mask_offset = 32;
5695 const uint8_t vlan_mask_offset = 32;
5696 const uint8_t dst_pool_offset = 8;
5697 const uint8_t rule_mr_offset = 4;
5698 const uint8_t mirror_rule_mask = 0x0F;
5700 struct ixgbe_mirror_info *mr_info =
5701 (IXGBE_DEV_PRIVATE_TO_PFDATA(dev->data->dev_private));
5702 struct ixgbe_hw *hw =
5703 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5704 uint8_t mirror_type = 0;
5706 if (ixgbe_vt_check(hw) < 0)
5709 if (rule_id >= IXGBE_MAX_MIRROR_RULES)
5712 if (IXGBE_INVALID_MIRROR_TYPE(mirror_conf->rule_type)) {
5713 PMD_DRV_LOG(ERR, "unsupported mirror type 0x%x.",
5714 mirror_conf->rule_type);
5718 if (mirror_conf->rule_type & ETH_MIRROR_VLAN) {
5719 mirror_type |= IXGBE_MRCTL_VLME;
5720 /* Check if vlan id is valid and find conresponding VLAN ID
5723 for (i = 0; i < IXGBE_VLVF_ENTRIES; i++) {
5724 if (mirror_conf->vlan.vlan_mask & (1ULL << i)) {
5725 /* search vlan id related pool vlan filter
5728 reg_index = ixgbe_find_vlvf_slot(
5730 mirror_conf->vlan.vlan_id[i],
5734 vlvf = IXGBE_READ_REG(hw,
5735 IXGBE_VLVF(reg_index));
5736 if ((vlvf & IXGBE_VLVF_VIEN) &&
5737 ((vlvf & IXGBE_VLVF_VLANID_MASK) ==
5738 mirror_conf->vlan.vlan_id[i]))
5739 vlan_mask |= (1ULL << reg_index);
5746 mv_lsb = vlan_mask & 0xFFFFFFFF;
5747 mv_msb = vlan_mask >> vlan_mask_offset;
5749 mr_info->mr_conf[rule_id].vlan.vlan_mask =
5750 mirror_conf->vlan.vlan_mask;
5751 for (i = 0; i < ETH_VMDQ_MAX_VLAN_FILTERS; i++) {
5752 if (mirror_conf->vlan.vlan_mask & (1ULL << i))
5753 mr_info->mr_conf[rule_id].vlan.vlan_id[i] =
5754 mirror_conf->vlan.vlan_id[i];
5759 mr_info->mr_conf[rule_id].vlan.vlan_mask = 0;
5760 for (i = 0; i < ETH_VMDQ_MAX_VLAN_FILTERS; i++)
5761 mr_info->mr_conf[rule_id].vlan.vlan_id[i] = 0;
5766 * if enable pool mirror, write related pool mask register,if disable
5767 * pool mirror, clear PFMRVM register
5769 if (mirror_conf->rule_type & ETH_MIRROR_VIRTUAL_POOL_UP) {
5770 mirror_type |= IXGBE_MRCTL_VPME;
5772 mp_lsb = mirror_conf->pool_mask & 0xFFFFFFFF;
5773 mp_msb = mirror_conf->pool_mask >> pool_mask_offset;
5774 mr_info->mr_conf[rule_id].pool_mask =
5775 mirror_conf->pool_mask;
5780 mr_info->mr_conf[rule_id].pool_mask = 0;
5783 if (mirror_conf->rule_type & ETH_MIRROR_UPLINK_PORT)
5784 mirror_type |= IXGBE_MRCTL_UPME;
5785 if (mirror_conf->rule_type & ETH_MIRROR_DOWNLINK_PORT)
5786 mirror_type |= IXGBE_MRCTL_DPME;
5788 /* read mirror control register and recalculate it */
5789 mr_ctl = IXGBE_READ_REG(hw, IXGBE_MRCTL(rule_id));
5792 mr_ctl |= mirror_type;
5793 mr_ctl &= mirror_rule_mask;
5794 mr_ctl |= mirror_conf->dst_pool << dst_pool_offset;
5796 mr_ctl &= ~(mirror_conf->rule_type & mirror_rule_mask);
5799 mr_info->mr_conf[rule_id].rule_type = mirror_conf->rule_type;
5800 mr_info->mr_conf[rule_id].dst_pool = mirror_conf->dst_pool;
5802 /* write mirrror control register */
5803 IXGBE_WRITE_REG(hw, IXGBE_MRCTL(rule_id), mr_ctl);
5805 /* write pool mirrror control register */
5806 if (mirror_conf->rule_type & ETH_MIRROR_VIRTUAL_POOL_UP) {
5807 IXGBE_WRITE_REG(hw, IXGBE_VMRVM(rule_id), mp_lsb);
5808 IXGBE_WRITE_REG(hw, IXGBE_VMRVM(rule_id + rule_mr_offset),
5811 /* write VLAN mirrror control register */
5812 if (mirror_conf->rule_type & ETH_MIRROR_VLAN) {
5813 IXGBE_WRITE_REG(hw, IXGBE_VMRVLAN(rule_id), mv_lsb);
5814 IXGBE_WRITE_REG(hw, IXGBE_VMRVLAN(rule_id + rule_mr_offset),
5822 ixgbe_mirror_rule_reset(struct rte_eth_dev *dev, uint8_t rule_id)
5825 uint32_t lsb_val = 0;
5826 uint32_t msb_val = 0;
5827 const uint8_t rule_mr_offset = 4;
5829 struct ixgbe_hw *hw =
5830 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5831 struct ixgbe_mirror_info *mr_info =
5832 (IXGBE_DEV_PRIVATE_TO_PFDATA(dev->data->dev_private));
5834 if (ixgbe_vt_check(hw) < 0)
5837 if (rule_id >= IXGBE_MAX_MIRROR_RULES)
5840 memset(&mr_info->mr_conf[rule_id], 0,
5841 sizeof(struct rte_eth_mirror_conf));
5843 /* clear PFVMCTL register */
5844 IXGBE_WRITE_REG(hw, IXGBE_MRCTL(rule_id), mr_ctl);
5846 /* clear pool mask register */
5847 IXGBE_WRITE_REG(hw, IXGBE_VMRVM(rule_id), lsb_val);
5848 IXGBE_WRITE_REG(hw, IXGBE_VMRVM(rule_id + rule_mr_offset), msb_val);
5850 /* clear vlan mask register */
5851 IXGBE_WRITE_REG(hw, IXGBE_VMRVLAN(rule_id), lsb_val);
5852 IXGBE_WRITE_REG(hw, IXGBE_VMRVLAN(rule_id + rule_mr_offset), msb_val);
5858 ixgbevf_dev_rx_queue_intr_enable(struct rte_eth_dev *dev, uint16_t queue_id)
5860 struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
5861 struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
5862 struct ixgbe_interrupt *intr =
5863 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
5864 struct ixgbe_hw *hw =
5865 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5866 uint32_t vec = IXGBE_MISC_VEC_ID;
5868 if (rte_intr_allow_others(intr_handle))
5869 vec = IXGBE_RX_VEC_START;
5870 intr->mask |= (1 << vec);
5871 RTE_SET_USED(queue_id);
5872 IXGBE_WRITE_REG(hw, IXGBE_VTEIMS, intr->mask);
5874 rte_intr_ack(intr_handle);
5880 ixgbevf_dev_rx_queue_intr_disable(struct rte_eth_dev *dev, uint16_t queue_id)
5882 struct ixgbe_interrupt *intr =
5883 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
5884 struct ixgbe_hw *hw =
5885 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5886 struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
5887 struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
5888 uint32_t vec = IXGBE_MISC_VEC_ID;
5890 if (rte_intr_allow_others(intr_handle))
5891 vec = IXGBE_RX_VEC_START;
5892 intr->mask &= ~(1 << vec);
5893 RTE_SET_USED(queue_id);
5894 IXGBE_WRITE_REG(hw, IXGBE_VTEIMS, intr->mask);
5900 ixgbe_dev_rx_queue_intr_enable(struct rte_eth_dev *dev, uint16_t queue_id)
5902 struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
5903 struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
5905 struct ixgbe_hw *hw =
5906 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5907 struct ixgbe_interrupt *intr =
5908 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
5910 if (queue_id < 16) {
5911 ixgbe_disable_intr(hw);
5912 intr->mask |= (1 << queue_id);
5913 ixgbe_enable_intr(dev);
5914 } else if (queue_id < 32) {
5915 mask = IXGBE_READ_REG(hw, IXGBE_EIMS_EX(0));
5916 mask &= (1 << queue_id);
5917 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
5918 } else if (queue_id < 64) {
5919 mask = IXGBE_READ_REG(hw, IXGBE_EIMS_EX(1));
5920 mask &= (1 << (queue_id - 32));
5921 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
5923 rte_intr_ack(intr_handle);
5929 ixgbe_dev_rx_queue_intr_disable(struct rte_eth_dev *dev, uint16_t queue_id)
5932 struct ixgbe_hw *hw =
5933 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5934 struct ixgbe_interrupt *intr =
5935 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
5937 if (queue_id < 16) {
5938 ixgbe_disable_intr(hw);
5939 intr->mask &= ~(1 << queue_id);
5940 ixgbe_enable_intr(dev);
5941 } else if (queue_id < 32) {
5942 mask = IXGBE_READ_REG(hw, IXGBE_EIMS_EX(0));
5943 mask &= ~(1 << queue_id);
5944 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
5945 } else if (queue_id < 64) {
5946 mask = IXGBE_READ_REG(hw, IXGBE_EIMS_EX(1));
5947 mask &= ~(1 << (queue_id - 32));
5948 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
5955 ixgbevf_set_ivar_map(struct ixgbe_hw *hw, int8_t direction,
5956 uint8_t queue, uint8_t msix_vector)
5960 if (direction == -1) {
5962 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
5963 tmp = IXGBE_READ_REG(hw, IXGBE_VTIVAR_MISC);
5966 IXGBE_WRITE_REG(hw, IXGBE_VTIVAR_MISC, tmp);
5968 /* rx or tx cause */
5969 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
5970 idx = ((16 * (queue & 1)) + (8 * direction));
5971 tmp = IXGBE_READ_REG(hw, IXGBE_VTIVAR(queue >> 1));
5972 tmp &= ~(0xFF << idx);
5973 tmp |= (msix_vector << idx);
5974 IXGBE_WRITE_REG(hw, IXGBE_VTIVAR(queue >> 1), tmp);
5979 * set the IVAR registers, mapping interrupt causes to vectors
5981 * pointer to ixgbe_hw struct
5983 * 0 for Rx, 1 for Tx, -1 for other causes
5985 * queue to map the corresponding interrupt to
5987 * the vector to map to the corresponding queue
5990 ixgbe_set_ivar_map(struct ixgbe_hw *hw, int8_t direction,
5991 uint8_t queue, uint8_t msix_vector)
5995 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
5996 if (hw->mac.type == ixgbe_mac_82598EB) {
5997 if (direction == -1)
5999 idx = (((direction * 64) + queue) >> 2) & 0x1F;
6000 tmp = IXGBE_READ_REG(hw, IXGBE_IVAR(idx));
6001 tmp &= ~(0xFF << (8 * (queue & 0x3)));
6002 tmp |= (msix_vector << (8 * (queue & 0x3)));
6003 IXGBE_WRITE_REG(hw, IXGBE_IVAR(idx), tmp);
6004 } else if ((hw->mac.type == ixgbe_mac_82599EB) ||
6005 (hw->mac.type == ixgbe_mac_X540) ||
6006 (hw->mac.type == ixgbe_mac_X550) ||
6007 (hw->mac.type == ixgbe_mac_X550EM_x)) {
6008 if (direction == -1) {
6010 idx = ((queue & 1) * 8);
6011 tmp = IXGBE_READ_REG(hw, IXGBE_IVAR_MISC);
6012 tmp &= ~(0xFF << idx);
6013 tmp |= (msix_vector << idx);
6014 IXGBE_WRITE_REG(hw, IXGBE_IVAR_MISC, tmp);
6016 /* rx or tx causes */
6017 idx = ((16 * (queue & 1)) + (8 * direction));
6018 tmp = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
6019 tmp &= ~(0xFF << idx);
6020 tmp |= (msix_vector << idx);
6021 IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), tmp);
6027 ixgbevf_configure_msix(struct rte_eth_dev *dev)
6029 struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
6030 struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
6031 struct ixgbe_hw *hw =
6032 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6034 uint32_t vector_idx = IXGBE_MISC_VEC_ID;
6035 uint32_t base = IXGBE_MISC_VEC_ID;
6037 /* Configure VF other cause ivar */
6038 ixgbevf_set_ivar_map(hw, -1, 1, vector_idx);
6040 /* won't configure msix register if no mapping is done
6041 * between intr vector and event fd.
6043 if (!rte_intr_dp_is_en(intr_handle))
6046 if (rte_intr_allow_others(intr_handle)) {
6047 base = IXGBE_RX_VEC_START;
6048 vector_idx = IXGBE_RX_VEC_START;
6051 /* Configure all RX queues of VF */
6052 for (q_idx = 0; q_idx < dev->data->nb_rx_queues; q_idx++) {
6053 /* Force all queue use vector 0,
6054 * as IXGBE_VF_MAXMSIVECOTR = 1
6056 ixgbevf_set_ivar_map(hw, 0, q_idx, vector_idx);
6057 intr_handle->intr_vec[q_idx] = vector_idx;
6058 if (vector_idx < base + intr_handle->nb_efd - 1)
6062 /* As RX queue setting above show, all queues use the vector 0.
6063 * Set only the ITR value of IXGBE_MISC_VEC_ID.
6065 IXGBE_WRITE_REG(hw, IXGBE_VTEITR(IXGBE_MISC_VEC_ID),
6066 IXGBE_EITR_INTERVAL_US(IXGBE_QUEUE_ITR_INTERVAL_DEFAULT)
6067 | IXGBE_EITR_CNT_WDIS);
6071 * Sets up the hardware to properly generate MSI-X interrupts
6073 * board private structure
6076 ixgbe_configure_msix(struct rte_eth_dev *dev)
6078 struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
6079 struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
6080 struct ixgbe_hw *hw =
6081 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6082 uint32_t queue_id, base = IXGBE_MISC_VEC_ID;
6083 uint32_t vec = IXGBE_MISC_VEC_ID;
6087 /* won't configure msix register if no mapping is done
6088 * between intr vector and event fd
6089 * but if misx has been enabled already, need to configure
6090 * auto clean, auto mask and throttling.
6092 gpie = IXGBE_READ_REG(hw, IXGBE_GPIE);
6093 if (!rte_intr_dp_is_en(intr_handle) &&
6094 !(gpie & (IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT)))
6097 if (rte_intr_allow_others(intr_handle))
6098 vec = base = IXGBE_RX_VEC_START;
6100 /* setup GPIE for MSI-x mode */
6101 gpie = IXGBE_READ_REG(hw, IXGBE_GPIE);
6102 gpie |= IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
6103 IXGBE_GPIE_OCD | IXGBE_GPIE_EIAME;
6104 /* auto clearing and auto setting corresponding bits in EIMS
6105 * when MSI-X interrupt is triggered
6107 if (hw->mac.type == ixgbe_mac_82598EB) {
6108 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
6110 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
6111 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
6113 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
6115 /* Populate the IVAR table and set the ITR values to the
6116 * corresponding register.
6118 if (rte_intr_dp_is_en(intr_handle)) {
6119 for (queue_id = 0; queue_id < dev->data->nb_rx_queues;
6121 /* by default, 1:1 mapping */
6122 ixgbe_set_ivar_map(hw, 0, queue_id, vec);
6123 intr_handle->intr_vec[queue_id] = vec;
6124 if (vec < base + intr_handle->nb_efd - 1)
6128 switch (hw->mac.type) {
6129 case ixgbe_mac_82598EB:
6130 ixgbe_set_ivar_map(hw, -1,
6131 IXGBE_IVAR_OTHER_CAUSES_INDEX,
6134 case ixgbe_mac_82599EB:
6135 case ixgbe_mac_X540:
6136 case ixgbe_mac_X550:
6137 case ixgbe_mac_X550EM_x:
6138 ixgbe_set_ivar_map(hw, -1, 1, IXGBE_MISC_VEC_ID);
6144 IXGBE_WRITE_REG(hw, IXGBE_EITR(IXGBE_MISC_VEC_ID),
6145 IXGBE_EITR_INTERVAL_US(IXGBE_QUEUE_ITR_INTERVAL_DEFAULT)
6146 | IXGBE_EITR_CNT_WDIS);
6148 /* set up to autoclear timer, and the vectors */
6149 mask = IXGBE_EIMS_ENABLE_MASK;
6150 mask &= ~(IXGBE_EIMS_OTHER |
6151 IXGBE_EIMS_MAILBOX |
6154 IXGBE_WRITE_REG(hw, IXGBE_EIAC, mask);
6158 ixgbe_set_queue_rate_limit(struct rte_eth_dev *dev,
6159 uint16_t queue_idx, uint16_t tx_rate)
6161 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6162 struct rte_eth_rxmode *rxmode;
6163 uint32_t rf_dec, rf_int;
6165 uint16_t link_speed = dev->data->dev_link.link_speed;
6167 if (queue_idx >= hw->mac.max_tx_queues)
6171 /* Calculate the rate factor values to set */
6172 rf_int = (uint32_t)link_speed / (uint32_t)tx_rate;
6173 rf_dec = (uint32_t)link_speed % (uint32_t)tx_rate;
6174 rf_dec = (rf_dec << IXGBE_RTTBCNRC_RF_INT_SHIFT) / tx_rate;
6176 bcnrc_val = IXGBE_RTTBCNRC_RS_ENA;
6177 bcnrc_val |= ((rf_int << IXGBE_RTTBCNRC_RF_INT_SHIFT) &
6178 IXGBE_RTTBCNRC_RF_INT_MASK_M);
6179 bcnrc_val |= (rf_dec & IXGBE_RTTBCNRC_RF_DEC_MASK);
6184 rxmode = &dev->data->dev_conf.rxmode;
6186 * Set global transmit compensation time to the MMW_SIZE in RTTBCNRM
6187 * register. MMW_SIZE=0x014 if 9728-byte jumbo is supported, otherwise
6190 if ((rxmode->offloads & DEV_RX_OFFLOAD_JUMBO_FRAME) &&
6191 (rxmode->max_rx_pkt_len >= IXGBE_MAX_JUMBO_FRAME_SIZE))
6192 IXGBE_WRITE_REG(hw, IXGBE_RTTBCNRM,
6193 IXGBE_MMW_SIZE_JUMBO_FRAME);
6195 IXGBE_WRITE_REG(hw, IXGBE_RTTBCNRM,
6196 IXGBE_MMW_SIZE_DEFAULT);
6198 /* Set RTTBCNRC of queue X */
6199 IXGBE_WRITE_REG(hw, IXGBE_RTTDQSEL, queue_idx);
6200 IXGBE_WRITE_REG(hw, IXGBE_RTTBCNRC, bcnrc_val);
6201 IXGBE_WRITE_FLUSH(hw);
6207 ixgbevf_add_mac_addr(struct rte_eth_dev *dev, struct rte_ether_addr *mac_addr,
6208 __attribute__((unused)) uint32_t index,
6209 __attribute__((unused)) uint32_t pool)
6211 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6215 * On a 82599 VF, adding again the same MAC addr is not an idempotent
6216 * operation. Trap this case to avoid exhausting the [very limited]
6217 * set of PF resources used to store VF MAC addresses.
6219 if (memcmp(hw->mac.perm_addr, mac_addr,
6220 sizeof(struct rte_ether_addr)) == 0)
6222 diag = ixgbevf_set_uc_addr_vf(hw, 2, mac_addr->addr_bytes);
6224 PMD_DRV_LOG(ERR, "Unable to add MAC address "
6225 "%02x:%02x:%02x:%02x:%02x:%02x - diag=%d",
6226 mac_addr->addr_bytes[0],
6227 mac_addr->addr_bytes[1],
6228 mac_addr->addr_bytes[2],
6229 mac_addr->addr_bytes[3],
6230 mac_addr->addr_bytes[4],
6231 mac_addr->addr_bytes[5],
6237 ixgbevf_remove_mac_addr(struct rte_eth_dev *dev, uint32_t index)
6239 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6240 struct rte_ether_addr *perm_addr =
6241 (struct rte_ether_addr *)hw->mac.perm_addr;
6242 struct rte_ether_addr *mac_addr;
6247 * The IXGBE_VF_SET_MACVLAN command of the ixgbe-pf driver does
6248 * not support the deletion of a given MAC address.
6249 * Instead, it imposes to delete all MAC addresses, then to add again
6250 * all MAC addresses with the exception of the one to be deleted.
6252 (void) ixgbevf_set_uc_addr_vf(hw, 0, NULL);
6255 * Add again all MAC addresses, with the exception of the deleted one
6256 * and of the permanent MAC address.
6258 for (i = 0, mac_addr = dev->data->mac_addrs;
6259 i < hw->mac.num_rar_entries; i++, mac_addr++) {
6260 /* Skip the deleted MAC address */
6263 /* Skip NULL MAC addresses */
6264 if (rte_is_zero_ether_addr(mac_addr))
6266 /* Skip the permanent MAC address */
6267 if (memcmp(perm_addr, mac_addr,
6268 sizeof(struct rte_ether_addr)) == 0)
6270 diag = ixgbevf_set_uc_addr_vf(hw, 2, mac_addr->addr_bytes);
6273 "Adding again MAC address "
6274 "%02x:%02x:%02x:%02x:%02x:%02x failed "
6276 mac_addr->addr_bytes[0],
6277 mac_addr->addr_bytes[1],
6278 mac_addr->addr_bytes[2],
6279 mac_addr->addr_bytes[3],
6280 mac_addr->addr_bytes[4],
6281 mac_addr->addr_bytes[5],
6287 ixgbevf_set_default_mac_addr(struct rte_eth_dev *dev,
6288 struct rte_ether_addr *addr)
6290 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6292 hw->mac.ops.set_rar(hw, 0, (void *)addr, 0, 0);
6298 ixgbe_syn_filter_set(struct rte_eth_dev *dev,
6299 struct rte_eth_syn_filter *filter,
6302 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6303 struct ixgbe_filter_info *filter_info =
6304 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
6308 if (filter->queue >= IXGBE_MAX_RX_QUEUE_NUM)
6311 syn_info = filter_info->syn_info;
6314 if (syn_info & IXGBE_SYN_FILTER_ENABLE)
6316 synqf = (uint32_t)(((filter->queue << IXGBE_SYN_FILTER_QUEUE_SHIFT) &
6317 IXGBE_SYN_FILTER_QUEUE) | IXGBE_SYN_FILTER_ENABLE);
6319 if (filter->hig_pri)
6320 synqf |= IXGBE_SYN_FILTER_SYNQFP;
6322 synqf &= ~IXGBE_SYN_FILTER_SYNQFP;
6324 synqf = IXGBE_READ_REG(hw, IXGBE_SYNQF);
6325 if (!(syn_info & IXGBE_SYN_FILTER_ENABLE))
6327 synqf &= ~(IXGBE_SYN_FILTER_QUEUE | IXGBE_SYN_FILTER_ENABLE);
6330 filter_info->syn_info = synqf;
6331 IXGBE_WRITE_REG(hw, IXGBE_SYNQF, synqf);
6332 IXGBE_WRITE_FLUSH(hw);
6337 ixgbe_syn_filter_get(struct rte_eth_dev *dev,
6338 struct rte_eth_syn_filter *filter)
6340 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6341 uint32_t synqf = IXGBE_READ_REG(hw, IXGBE_SYNQF);
6343 if (synqf & IXGBE_SYN_FILTER_ENABLE) {
6344 filter->hig_pri = (synqf & IXGBE_SYN_FILTER_SYNQFP) ? 1 : 0;
6345 filter->queue = (uint16_t)((synqf & IXGBE_SYN_FILTER_QUEUE) >> 1);
6352 ixgbe_syn_filter_handle(struct rte_eth_dev *dev,
6353 enum rte_filter_op filter_op,
6356 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6359 MAC_TYPE_FILTER_SUP(hw->mac.type);
6361 if (filter_op == RTE_ETH_FILTER_NOP)
6365 PMD_DRV_LOG(ERR, "arg shouldn't be NULL for operation %u",
6370 switch (filter_op) {
6371 case RTE_ETH_FILTER_ADD:
6372 ret = ixgbe_syn_filter_set(dev,
6373 (struct rte_eth_syn_filter *)arg,
6376 case RTE_ETH_FILTER_DELETE:
6377 ret = ixgbe_syn_filter_set(dev,
6378 (struct rte_eth_syn_filter *)arg,
6381 case RTE_ETH_FILTER_GET:
6382 ret = ixgbe_syn_filter_get(dev,
6383 (struct rte_eth_syn_filter *)arg);
6386 PMD_DRV_LOG(ERR, "unsupported operation %u", filter_op);
6395 static inline enum ixgbe_5tuple_protocol
6396 convert_protocol_type(uint8_t protocol_value)
6398 if (protocol_value == IPPROTO_TCP)
6399 return IXGBE_FILTER_PROTOCOL_TCP;
6400 else if (protocol_value == IPPROTO_UDP)
6401 return IXGBE_FILTER_PROTOCOL_UDP;
6402 else if (protocol_value == IPPROTO_SCTP)
6403 return IXGBE_FILTER_PROTOCOL_SCTP;
6405 return IXGBE_FILTER_PROTOCOL_NONE;
6408 /* inject a 5-tuple filter to HW */
6410 ixgbe_inject_5tuple_filter(struct rte_eth_dev *dev,
6411 struct ixgbe_5tuple_filter *filter)
6413 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6415 uint32_t ftqf, sdpqf;
6416 uint32_t l34timir = 0;
6417 uint8_t mask = 0xff;
6421 sdpqf = (uint32_t)(filter->filter_info.dst_port <<
6422 IXGBE_SDPQF_DSTPORT_SHIFT);
6423 sdpqf = sdpqf | (filter->filter_info.src_port & IXGBE_SDPQF_SRCPORT);
6425 ftqf = (uint32_t)(filter->filter_info.proto &
6426 IXGBE_FTQF_PROTOCOL_MASK);
6427 ftqf |= (uint32_t)((filter->filter_info.priority &
6428 IXGBE_FTQF_PRIORITY_MASK) << IXGBE_FTQF_PRIORITY_SHIFT);
6429 if (filter->filter_info.src_ip_mask == 0) /* 0 means compare. */
6430 mask &= IXGBE_FTQF_SOURCE_ADDR_MASK;
6431 if (filter->filter_info.dst_ip_mask == 0)
6432 mask &= IXGBE_FTQF_DEST_ADDR_MASK;
6433 if (filter->filter_info.src_port_mask == 0)
6434 mask &= IXGBE_FTQF_SOURCE_PORT_MASK;
6435 if (filter->filter_info.dst_port_mask == 0)
6436 mask &= IXGBE_FTQF_DEST_PORT_MASK;
6437 if (filter->filter_info.proto_mask == 0)
6438 mask &= IXGBE_FTQF_PROTOCOL_COMP_MASK;
6439 ftqf |= mask << IXGBE_FTQF_5TUPLE_MASK_SHIFT;
6440 ftqf |= IXGBE_FTQF_POOL_MASK_EN;
6441 ftqf |= IXGBE_FTQF_QUEUE_ENABLE;
6443 IXGBE_WRITE_REG(hw, IXGBE_DAQF(i), filter->filter_info.dst_ip);
6444 IXGBE_WRITE_REG(hw, IXGBE_SAQF(i), filter->filter_info.src_ip);
6445 IXGBE_WRITE_REG(hw, IXGBE_SDPQF(i), sdpqf);
6446 IXGBE_WRITE_REG(hw, IXGBE_FTQF(i), ftqf);
6448 l34timir |= IXGBE_L34T_IMIR_RESERVE;
6449 l34timir |= (uint32_t)(filter->queue <<
6450 IXGBE_L34T_IMIR_QUEUE_SHIFT);
6451 IXGBE_WRITE_REG(hw, IXGBE_L34T_IMIR(i), l34timir);
6455 * add a 5tuple filter
6458 * dev: Pointer to struct rte_eth_dev.
6459 * index: the index the filter allocates.
6460 * filter: ponter to the filter that will be added.
6461 * rx_queue: the queue id the filter assigned to.
6464 * - On success, zero.
6465 * - On failure, a negative value.
6468 ixgbe_add_5tuple_filter(struct rte_eth_dev *dev,
6469 struct ixgbe_5tuple_filter *filter)
6471 struct ixgbe_filter_info *filter_info =
6472 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
6476 * look for an unused 5tuple filter index,
6477 * and insert the filter to list.
6479 for (i = 0; i < IXGBE_MAX_FTQF_FILTERS; i++) {
6480 idx = i / (sizeof(uint32_t) * NBBY);
6481 shift = i % (sizeof(uint32_t) * NBBY);
6482 if (!(filter_info->fivetuple_mask[idx] & (1 << shift))) {
6483 filter_info->fivetuple_mask[idx] |= 1 << shift;
6485 TAILQ_INSERT_TAIL(&filter_info->fivetuple_list,
6491 if (i >= IXGBE_MAX_FTQF_FILTERS) {
6492 PMD_DRV_LOG(ERR, "5tuple filters are full.");
6496 ixgbe_inject_5tuple_filter(dev, filter);
6502 * remove a 5tuple filter
6505 * dev: Pointer to struct rte_eth_dev.
6506 * filter: the pointer of the filter will be removed.
6509 ixgbe_remove_5tuple_filter(struct rte_eth_dev *dev,
6510 struct ixgbe_5tuple_filter *filter)
6512 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6513 struct ixgbe_filter_info *filter_info =
6514 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
6515 uint16_t index = filter->index;
6517 filter_info->fivetuple_mask[index / (sizeof(uint32_t) * NBBY)] &=
6518 ~(1 << (index % (sizeof(uint32_t) * NBBY)));
6519 TAILQ_REMOVE(&filter_info->fivetuple_list, filter, entries);
6522 IXGBE_WRITE_REG(hw, IXGBE_DAQF(index), 0);
6523 IXGBE_WRITE_REG(hw, IXGBE_SAQF(index), 0);
6524 IXGBE_WRITE_REG(hw, IXGBE_SDPQF(index), 0);
6525 IXGBE_WRITE_REG(hw, IXGBE_FTQF(index), 0);
6526 IXGBE_WRITE_REG(hw, IXGBE_L34T_IMIR(index), 0);
6530 ixgbevf_dev_set_mtu(struct rte_eth_dev *dev, uint16_t mtu)
6532 struct ixgbe_hw *hw;
6533 uint32_t max_frame = mtu + IXGBE_ETH_OVERHEAD;
6534 struct rte_eth_dev_data *dev_data = dev->data;
6536 hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6538 if (mtu < RTE_ETHER_MIN_MTU ||
6539 max_frame > RTE_ETHER_MAX_JUMBO_FRAME_LEN)
6542 /* If device is started, refuse mtu that requires the support of
6543 * scattered packets when this feature has not been enabled before.
6545 if (dev_data->dev_started && !dev_data->scattered_rx &&
6546 (max_frame + 2 * IXGBE_VLAN_TAG_SIZE >
6547 dev->data->min_rx_buf_size - RTE_PKTMBUF_HEADROOM)) {
6548 PMD_INIT_LOG(ERR, "Stop port first.");
6553 * When supported by the underlying PF driver, use the IXGBE_VF_SET_MTU
6554 * request of the version 2.0 of the mailbox API.
6555 * For now, use the IXGBE_VF_SET_LPE request of the version 1.0
6556 * of the mailbox API.
6557 * This call to IXGBE_SET_LPE action won't work with ixgbe pf drivers
6558 * prior to 3.11.33 which contains the following change:
6559 * "ixgbe: Enable jumbo frames support w/ SR-IOV"
6561 ixgbevf_rlpml_set_vf(hw, max_frame);
6563 /* update max frame size */
6564 dev->data->dev_conf.rxmode.max_rx_pkt_len = max_frame;
6568 static inline struct ixgbe_5tuple_filter *
6569 ixgbe_5tuple_filter_lookup(struct ixgbe_5tuple_filter_list *filter_list,
6570 struct ixgbe_5tuple_filter_info *key)
6572 struct ixgbe_5tuple_filter *it;
6574 TAILQ_FOREACH(it, filter_list, entries) {
6575 if (memcmp(key, &it->filter_info,
6576 sizeof(struct ixgbe_5tuple_filter_info)) == 0) {
6583 /* translate elements in struct rte_eth_ntuple_filter to struct ixgbe_5tuple_filter_info*/
6585 ntuple_filter_to_5tuple(struct rte_eth_ntuple_filter *filter,
6586 struct ixgbe_5tuple_filter_info *filter_info)
6588 if (filter->queue >= IXGBE_MAX_RX_QUEUE_NUM ||
6589 filter->priority > IXGBE_5TUPLE_MAX_PRI ||
6590 filter->priority < IXGBE_5TUPLE_MIN_PRI)
6593 switch (filter->dst_ip_mask) {
6595 filter_info->dst_ip_mask = 0;
6596 filter_info->dst_ip = filter->dst_ip;
6599 filter_info->dst_ip_mask = 1;
6602 PMD_DRV_LOG(ERR, "invalid dst_ip mask.");
6606 switch (filter->src_ip_mask) {
6608 filter_info->src_ip_mask = 0;
6609 filter_info->src_ip = filter->src_ip;
6612 filter_info->src_ip_mask = 1;
6615 PMD_DRV_LOG(ERR, "invalid src_ip mask.");
6619 switch (filter->dst_port_mask) {
6621 filter_info->dst_port_mask = 0;
6622 filter_info->dst_port = filter->dst_port;
6625 filter_info->dst_port_mask = 1;
6628 PMD_DRV_LOG(ERR, "invalid dst_port mask.");
6632 switch (filter->src_port_mask) {
6634 filter_info->src_port_mask = 0;
6635 filter_info->src_port = filter->src_port;
6638 filter_info->src_port_mask = 1;
6641 PMD_DRV_LOG(ERR, "invalid src_port mask.");
6645 switch (filter->proto_mask) {
6647 filter_info->proto_mask = 0;
6648 filter_info->proto =
6649 convert_protocol_type(filter->proto);
6652 filter_info->proto_mask = 1;
6655 PMD_DRV_LOG(ERR, "invalid protocol mask.");
6659 filter_info->priority = (uint8_t)filter->priority;
6664 * add or delete a ntuple filter
6667 * dev: Pointer to struct rte_eth_dev.
6668 * ntuple_filter: Pointer to struct rte_eth_ntuple_filter
6669 * add: if true, add filter, if false, remove filter
6672 * - On success, zero.
6673 * - On failure, a negative value.
6676 ixgbe_add_del_ntuple_filter(struct rte_eth_dev *dev,
6677 struct rte_eth_ntuple_filter *ntuple_filter,
6680 struct ixgbe_filter_info *filter_info =
6681 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
6682 struct ixgbe_5tuple_filter_info filter_5tuple;
6683 struct ixgbe_5tuple_filter *filter;
6686 if (ntuple_filter->flags != RTE_5TUPLE_FLAGS) {
6687 PMD_DRV_LOG(ERR, "only 5tuple is supported.");
6691 memset(&filter_5tuple, 0, sizeof(struct ixgbe_5tuple_filter_info));
6692 ret = ntuple_filter_to_5tuple(ntuple_filter, &filter_5tuple);
6696 filter = ixgbe_5tuple_filter_lookup(&filter_info->fivetuple_list,
6698 if (filter != NULL && add) {
6699 PMD_DRV_LOG(ERR, "filter exists.");
6702 if (filter == NULL && !add) {
6703 PMD_DRV_LOG(ERR, "filter doesn't exist.");
6708 filter = rte_zmalloc("ixgbe_5tuple_filter",
6709 sizeof(struct ixgbe_5tuple_filter), 0);
6712 rte_memcpy(&filter->filter_info,
6714 sizeof(struct ixgbe_5tuple_filter_info));
6715 filter->queue = ntuple_filter->queue;
6716 ret = ixgbe_add_5tuple_filter(dev, filter);
6722 ixgbe_remove_5tuple_filter(dev, filter);
6728 * get a ntuple filter
6731 * dev: Pointer to struct rte_eth_dev.
6732 * ntuple_filter: Pointer to struct rte_eth_ntuple_filter
6735 * - On success, zero.
6736 * - On failure, a negative value.
6739 ixgbe_get_ntuple_filter(struct rte_eth_dev *dev,
6740 struct rte_eth_ntuple_filter *ntuple_filter)
6742 struct ixgbe_filter_info *filter_info =
6743 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
6744 struct ixgbe_5tuple_filter_info filter_5tuple;
6745 struct ixgbe_5tuple_filter *filter;
6748 if (ntuple_filter->flags != RTE_5TUPLE_FLAGS) {
6749 PMD_DRV_LOG(ERR, "only 5tuple is supported.");
6753 memset(&filter_5tuple, 0, sizeof(struct ixgbe_5tuple_filter_info));
6754 ret = ntuple_filter_to_5tuple(ntuple_filter, &filter_5tuple);
6758 filter = ixgbe_5tuple_filter_lookup(&filter_info->fivetuple_list,
6760 if (filter == NULL) {
6761 PMD_DRV_LOG(ERR, "filter doesn't exist.");
6764 ntuple_filter->queue = filter->queue;
6769 * ixgbe_ntuple_filter_handle - Handle operations for ntuple filter.
6770 * @dev: pointer to rte_eth_dev structure
6771 * @filter_op:operation will be taken.
6772 * @arg: a pointer to specific structure corresponding to the filter_op
6775 * - On success, zero.
6776 * - On failure, a negative value.
6779 ixgbe_ntuple_filter_handle(struct rte_eth_dev *dev,
6780 enum rte_filter_op filter_op,
6783 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6786 MAC_TYPE_FILTER_SUP_EXT(hw->mac.type);
6788 if (filter_op == RTE_ETH_FILTER_NOP)
6792 PMD_DRV_LOG(ERR, "arg shouldn't be NULL for operation %u.",
6797 switch (filter_op) {
6798 case RTE_ETH_FILTER_ADD:
6799 ret = ixgbe_add_del_ntuple_filter(dev,
6800 (struct rte_eth_ntuple_filter *)arg,
6803 case RTE_ETH_FILTER_DELETE:
6804 ret = ixgbe_add_del_ntuple_filter(dev,
6805 (struct rte_eth_ntuple_filter *)arg,
6808 case RTE_ETH_FILTER_GET:
6809 ret = ixgbe_get_ntuple_filter(dev,
6810 (struct rte_eth_ntuple_filter *)arg);
6813 PMD_DRV_LOG(ERR, "unsupported operation %u.", filter_op);
6821 ixgbe_add_del_ethertype_filter(struct rte_eth_dev *dev,
6822 struct rte_eth_ethertype_filter *filter,
6825 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6826 struct ixgbe_filter_info *filter_info =
6827 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
6831 struct ixgbe_ethertype_filter ethertype_filter;
6833 if (filter->queue >= IXGBE_MAX_RX_QUEUE_NUM)
6836 if (filter->ether_type == RTE_ETHER_TYPE_IPV4 ||
6837 filter->ether_type == RTE_ETHER_TYPE_IPV6) {
6838 PMD_DRV_LOG(ERR, "unsupported ether_type(0x%04x) in"
6839 " ethertype filter.", filter->ether_type);
6843 if (filter->flags & RTE_ETHTYPE_FLAGS_MAC) {
6844 PMD_DRV_LOG(ERR, "mac compare is unsupported.");
6847 if (filter->flags & RTE_ETHTYPE_FLAGS_DROP) {
6848 PMD_DRV_LOG(ERR, "drop option is unsupported.");
6852 ret = ixgbe_ethertype_filter_lookup(filter_info, filter->ether_type);
6853 if (ret >= 0 && add) {
6854 PMD_DRV_LOG(ERR, "ethertype (0x%04x) filter exists.",
6855 filter->ether_type);
6858 if (ret < 0 && !add) {
6859 PMD_DRV_LOG(ERR, "ethertype (0x%04x) filter doesn't exist.",
6860 filter->ether_type);
6865 etqf = IXGBE_ETQF_FILTER_EN;
6866 etqf |= (uint32_t)filter->ether_type;
6867 etqs |= (uint32_t)((filter->queue <<
6868 IXGBE_ETQS_RX_QUEUE_SHIFT) &
6869 IXGBE_ETQS_RX_QUEUE);
6870 etqs |= IXGBE_ETQS_QUEUE_EN;
6872 ethertype_filter.ethertype = filter->ether_type;
6873 ethertype_filter.etqf = etqf;
6874 ethertype_filter.etqs = etqs;
6875 ethertype_filter.conf = FALSE;
6876 ret = ixgbe_ethertype_filter_insert(filter_info,
6879 PMD_DRV_LOG(ERR, "ethertype filters are full.");
6883 ret = ixgbe_ethertype_filter_remove(filter_info, (uint8_t)ret);
6887 IXGBE_WRITE_REG(hw, IXGBE_ETQF(ret), etqf);
6888 IXGBE_WRITE_REG(hw, IXGBE_ETQS(ret), etqs);
6889 IXGBE_WRITE_FLUSH(hw);
6895 ixgbe_get_ethertype_filter(struct rte_eth_dev *dev,
6896 struct rte_eth_ethertype_filter *filter)
6898 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6899 struct ixgbe_filter_info *filter_info =
6900 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
6901 uint32_t etqf, etqs;
6904 ret = ixgbe_ethertype_filter_lookup(filter_info, filter->ether_type);
6906 PMD_DRV_LOG(ERR, "ethertype (0x%04x) filter doesn't exist.",
6907 filter->ether_type);
6911 etqf = IXGBE_READ_REG(hw, IXGBE_ETQF(ret));
6912 if (etqf & IXGBE_ETQF_FILTER_EN) {
6913 etqs = IXGBE_READ_REG(hw, IXGBE_ETQS(ret));
6914 filter->ether_type = etqf & IXGBE_ETQF_ETHERTYPE;
6916 filter->queue = (etqs & IXGBE_ETQS_RX_QUEUE) >>
6917 IXGBE_ETQS_RX_QUEUE_SHIFT;
6924 * ixgbe_ethertype_filter_handle - Handle operations for ethertype filter.
6925 * @dev: pointer to rte_eth_dev structure
6926 * @filter_op:operation will be taken.
6927 * @arg: a pointer to specific structure corresponding to the filter_op
6930 ixgbe_ethertype_filter_handle(struct rte_eth_dev *dev,
6931 enum rte_filter_op filter_op,
6934 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6937 MAC_TYPE_FILTER_SUP(hw->mac.type);
6939 if (filter_op == RTE_ETH_FILTER_NOP)
6943 PMD_DRV_LOG(ERR, "arg shouldn't be NULL for operation %u.",
6948 switch (filter_op) {
6949 case RTE_ETH_FILTER_ADD:
6950 ret = ixgbe_add_del_ethertype_filter(dev,
6951 (struct rte_eth_ethertype_filter *)arg,
6954 case RTE_ETH_FILTER_DELETE:
6955 ret = ixgbe_add_del_ethertype_filter(dev,
6956 (struct rte_eth_ethertype_filter *)arg,
6959 case RTE_ETH_FILTER_GET:
6960 ret = ixgbe_get_ethertype_filter(dev,
6961 (struct rte_eth_ethertype_filter *)arg);
6964 PMD_DRV_LOG(ERR, "unsupported operation %u.", filter_op);
6972 ixgbe_dev_filter_ctrl(struct rte_eth_dev *dev,
6973 enum rte_filter_type filter_type,
6974 enum rte_filter_op filter_op,
6979 switch (filter_type) {
6980 case RTE_ETH_FILTER_NTUPLE:
6981 ret = ixgbe_ntuple_filter_handle(dev, filter_op, arg);
6983 case RTE_ETH_FILTER_ETHERTYPE:
6984 ret = ixgbe_ethertype_filter_handle(dev, filter_op, arg);
6986 case RTE_ETH_FILTER_SYN:
6987 ret = ixgbe_syn_filter_handle(dev, filter_op, arg);
6989 case RTE_ETH_FILTER_FDIR:
6990 ret = ixgbe_fdir_ctrl_func(dev, filter_op, arg);
6992 case RTE_ETH_FILTER_L2_TUNNEL:
6993 ret = ixgbe_dev_l2_tunnel_filter_handle(dev, filter_op, arg);
6995 case RTE_ETH_FILTER_GENERIC:
6996 if (filter_op != RTE_ETH_FILTER_GET)
6998 *(const void **)arg = &ixgbe_flow_ops;
7001 PMD_DRV_LOG(WARNING, "Filter type (%d) not supported",
7011 ixgbe_dev_addr_list_itr(__attribute__((unused)) struct ixgbe_hw *hw,
7012 u8 **mc_addr_ptr, u32 *vmdq)
7017 mc_addr = *mc_addr_ptr;
7018 *mc_addr_ptr = (mc_addr + sizeof(struct rte_ether_addr));
7023 ixgbe_dev_set_mc_addr_list(struct rte_eth_dev *dev,
7024 struct rte_ether_addr *mc_addr_set,
7025 uint32_t nb_mc_addr)
7027 struct ixgbe_hw *hw;
7030 hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7031 mc_addr_list = (u8 *)mc_addr_set;
7032 return ixgbe_update_mc_addr_list(hw, mc_addr_list, nb_mc_addr,
7033 ixgbe_dev_addr_list_itr, TRUE);
7037 ixgbe_read_systime_cyclecounter(struct rte_eth_dev *dev)
7039 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7040 uint64_t systime_cycles;
7042 switch (hw->mac.type) {
7043 case ixgbe_mac_X550:
7044 case ixgbe_mac_X550EM_x:
7045 case ixgbe_mac_X550EM_a:
7046 /* SYSTIMEL stores ns and SYSTIMEH stores seconds. */
7047 systime_cycles = (uint64_t)IXGBE_READ_REG(hw, IXGBE_SYSTIML);
7048 systime_cycles += (uint64_t)IXGBE_READ_REG(hw, IXGBE_SYSTIMH)
7052 systime_cycles = (uint64_t)IXGBE_READ_REG(hw, IXGBE_SYSTIML);
7053 systime_cycles |= (uint64_t)IXGBE_READ_REG(hw, IXGBE_SYSTIMH)
7057 return systime_cycles;
7061 ixgbe_read_rx_tstamp_cyclecounter(struct rte_eth_dev *dev)
7063 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7064 uint64_t rx_tstamp_cycles;
7066 switch (hw->mac.type) {
7067 case ixgbe_mac_X550:
7068 case ixgbe_mac_X550EM_x:
7069 case ixgbe_mac_X550EM_a:
7070 /* RXSTMPL stores ns and RXSTMPH stores seconds. */
7071 rx_tstamp_cycles = (uint64_t)IXGBE_READ_REG(hw, IXGBE_RXSTMPL);
7072 rx_tstamp_cycles += (uint64_t)IXGBE_READ_REG(hw, IXGBE_RXSTMPH)
7076 /* RXSTMPL stores ns and RXSTMPH stores seconds. */
7077 rx_tstamp_cycles = (uint64_t)IXGBE_READ_REG(hw, IXGBE_RXSTMPL);
7078 rx_tstamp_cycles |= (uint64_t)IXGBE_READ_REG(hw, IXGBE_RXSTMPH)
7082 return rx_tstamp_cycles;
7086 ixgbe_read_tx_tstamp_cyclecounter(struct rte_eth_dev *dev)
7088 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7089 uint64_t tx_tstamp_cycles;
7091 switch (hw->mac.type) {
7092 case ixgbe_mac_X550:
7093 case ixgbe_mac_X550EM_x:
7094 case ixgbe_mac_X550EM_a:
7095 /* TXSTMPL stores ns and TXSTMPH stores seconds. */
7096 tx_tstamp_cycles = (uint64_t)IXGBE_READ_REG(hw, IXGBE_TXSTMPL);
7097 tx_tstamp_cycles += (uint64_t)IXGBE_READ_REG(hw, IXGBE_TXSTMPH)
7101 /* TXSTMPL stores ns and TXSTMPH stores seconds. */
7102 tx_tstamp_cycles = (uint64_t)IXGBE_READ_REG(hw, IXGBE_TXSTMPL);
7103 tx_tstamp_cycles |= (uint64_t)IXGBE_READ_REG(hw, IXGBE_TXSTMPH)
7107 return tx_tstamp_cycles;
7111 ixgbe_start_timecounters(struct rte_eth_dev *dev)
7113 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7114 struct ixgbe_adapter *adapter = dev->data->dev_private;
7115 struct rte_eth_link link;
7116 uint32_t incval = 0;
7119 /* Get current link speed. */
7120 ixgbe_dev_link_update(dev, 1);
7121 rte_eth_linkstatus_get(dev, &link);
7123 switch (link.link_speed) {
7124 case ETH_SPEED_NUM_100M:
7125 incval = IXGBE_INCVAL_100;
7126 shift = IXGBE_INCVAL_SHIFT_100;
7128 case ETH_SPEED_NUM_1G:
7129 incval = IXGBE_INCVAL_1GB;
7130 shift = IXGBE_INCVAL_SHIFT_1GB;
7132 case ETH_SPEED_NUM_10G:
7134 incval = IXGBE_INCVAL_10GB;
7135 shift = IXGBE_INCVAL_SHIFT_10GB;
7139 switch (hw->mac.type) {
7140 case ixgbe_mac_X550:
7141 case ixgbe_mac_X550EM_x:
7142 case ixgbe_mac_X550EM_a:
7143 /* Independent of link speed. */
7145 /* Cycles read will be interpreted as ns. */
7148 case ixgbe_mac_X540:
7149 IXGBE_WRITE_REG(hw, IXGBE_TIMINCA, incval);
7151 case ixgbe_mac_82599EB:
7152 incval >>= IXGBE_INCVAL_SHIFT_82599;
7153 shift -= IXGBE_INCVAL_SHIFT_82599;
7154 IXGBE_WRITE_REG(hw, IXGBE_TIMINCA,
7155 (1 << IXGBE_INCPER_SHIFT_82599) | incval);
7158 /* Not supported. */
7162 memset(&adapter->systime_tc, 0, sizeof(struct rte_timecounter));
7163 memset(&adapter->rx_tstamp_tc, 0, sizeof(struct rte_timecounter));
7164 memset(&adapter->tx_tstamp_tc, 0, sizeof(struct rte_timecounter));
7166 adapter->systime_tc.cc_mask = IXGBE_CYCLECOUNTER_MASK;
7167 adapter->systime_tc.cc_shift = shift;
7168 adapter->systime_tc.nsec_mask = (1ULL << shift) - 1;
7170 adapter->rx_tstamp_tc.cc_mask = IXGBE_CYCLECOUNTER_MASK;
7171 adapter->rx_tstamp_tc.cc_shift = shift;
7172 adapter->rx_tstamp_tc.nsec_mask = (1ULL << shift) - 1;
7174 adapter->tx_tstamp_tc.cc_mask = IXGBE_CYCLECOUNTER_MASK;
7175 adapter->tx_tstamp_tc.cc_shift = shift;
7176 adapter->tx_tstamp_tc.nsec_mask = (1ULL << shift) - 1;
7180 ixgbe_timesync_adjust_time(struct rte_eth_dev *dev, int64_t delta)
7182 struct ixgbe_adapter *adapter = dev->data->dev_private;
7184 adapter->systime_tc.nsec += delta;
7185 adapter->rx_tstamp_tc.nsec += delta;
7186 adapter->tx_tstamp_tc.nsec += delta;
7192 ixgbe_timesync_write_time(struct rte_eth_dev *dev, const struct timespec *ts)
7195 struct ixgbe_adapter *adapter = dev->data->dev_private;
7197 ns = rte_timespec_to_ns(ts);
7198 /* Set the timecounters to a new value. */
7199 adapter->systime_tc.nsec = ns;
7200 adapter->rx_tstamp_tc.nsec = ns;
7201 adapter->tx_tstamp_tc.nsec = ns;
7207 ixgbe_timesync_read_time(struct rte_eth_dev *dev, struct timespec *ts)
7209 uint64_t ns, systime_cycles;
7210 struct ixgbe_adapter *adapter = dev->data->dev_private;
7212 systime_cycles = ixgbe_read_systime_cyclecounter(dev);
7213 ns = rte_timecounter_update(&adapter->systime_tc, systime_cycles);
7214 *ts = rte_ns_to_timespec(ns);
7220 ixgbe_timesync_enable(struct rte_eth_dev *dev)
7222 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7226 /* Stop the timesync system time. */
7227 IXGBE_WRITE_REG(hw, IXGBE_TIMINCA, 0x0);
7228 /* Reset the timesync system time value. */
7229 IXGBE_WRITE_REG(hw, IXGBE_SYSTIML, 0x0);
7230 IXGBE_WRITE_REG(hw, IXGBE_SYSTIMH, 0x0);
7232 /* Enable system time for platforms where it isn't on by default. */
7233 tsauxc = IXGBE_READ_REG(hw, IXGBE_TSAUXC);
7234 tsauxc &= ~IXGBE_TSAUXC_DISABLE_SYSTIME;
7235 IXGBE_WRITE_REG(hw, IXGBE_TSAUXC, tsauxc);
7237 ixgbe_start_timecounters(dev);
7239 /* Enable L2 filtering of IEEE1588/802.1AS Ethernet frame types. */
7240 IXGBE_WRITE_REG(hw, IXGBE_ETQF(IXGBE_ETQF_FILTER_1588),
7241 (RTE_ETHER_TYPE_1588 |
7242 IXGBE_ETQF_FILTER_EN |
7245 /* Enable timestamping of received PTP packets. */
7246 tsync_ctl = IXGBE_READ_REG(hw, IXGBE_TSYNCRXCTL);
7247 tsync_ctl |= IXGBE_TSYNCRXCTL_ENABLED;
7248 IXGBE_WRITE_REG(hw, IXGBE_TSYNCRXCTL, tsync_ctl);
7250 /* Enable timestamping of transmitted PTP packets. */
7251 tsync_ctl = IXGBE_READ_REG(hw, IXGBE_TSYNCTXCTL);
7252 tsync_ctl |= IXGBE_TSYNCTXCTL_ENABLED;
7253 IXGBE_WRITE_REG(hw, IXGBE_TSYNCTXCTL, tsync_ctl);
7255 IXGBE_WRITE_FLUSH(hw);
7261 ixgbe_timesync_disable(struct rte_eth_dev *dev)
7263 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7266 /* Disable timestamping of transmitted PTP packets. */
7267 tsync_ctl = IXGBE_READ_REG(hw, IXGBE_TSYNCTXCTL);
7268 tsync_ctl &= ~IXGBE_TSYNCTXCTL_ENABLED;
7269 IXGBE_WRITE_REG(hw, IXGBE_TSYNCTXCTL, tsync_ctl);
7271 /* Disable timestamping of received PTP packets. */
7272 tsync_ctl = IXGBE_READ_REG(hw, IXGBE_TSYNCRXCTL);
7273 tsync_ctl &= ~IXGBE_TSYNCRXCTL_ENABLED;
7274 IXGBE_WRITE_REG(hw, IXGBE_TSYNCRXCTL, tsync_ctl);
7276 /* Disable L2 filtering of IEEE1588/802.1AS Ethernet frame types. */
7277 IXGBE_WRITE_REG(hw, IXGBE_ETQF(IXGBE_ETQF_FILTER_1588), 0);
7279 /* Stop incrementating the System Time registers. */
7280 IXGBE_WRITE_REG(hw, IXGBE_TIMINCA, 0);
7286 ixgbe_timesync_read_rx_timestamp(struct rte_eth_dev *dev,
7287 struct timespec *timestamp,
7288 uint32_t flags __rte_unused)
7290 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7291 struct ixgbe_adapter *adapter = dev->data->dev_private;
7292 uint32_t tsync_rxctl;
7293 uint64_t rx_tstamp_cycles;
7296 tsync_rxctl = IXGBE_READ_REG(hw, IXGBE_TSYNCRXCTL);
7297 if ((tsync_rxctl & IXGBE_TSYNCRXCTL_VALID) == 0)
7300 rx_tstamp_cycles = ixgbe_read_rx_tstamp_cyclecounter(dev);
7301 ns = rte_timecounter_update(&adapter->rx_tstamp_tc, rx_tstamp_cycles);
7302 *timestamp = rte_ns_to_timespec(ns);
7308 ixgbe_timesync_read_tx_timestamp(struct rte_eth_dev *dev,
7309 struct timespec *timestamp)
7311 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7312 struct ixgbe_adapter *adapter = dev->data->dev_private;
7313 uint32_t tsync_txctl;
7314 uint64_t tx_tstamp_cycles;
7317 tsync_txctl = IXGBE_READ_REG(hw, IXGBE_TSYNCTXCTL);
7318 if ((tsync_txctl & IXGBE_TSYNCTXCTL_VALID) == 0)
7321 tx_tstamp_cycles = ixgbe_read_tx_tstamp_cyclecounter(dev);
7322 ns = rte_timecounter_update(&adapter->tx_tstamp_tc, tx_tstamp_cycles);
7323 *timestamp = rte_ns_to_timespec(ns);
7329 ixgbe_get_reg_length(struct rte_eth_dev *dev)
7331 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7334 const struct reg_info *reg_group;
7335 const struct reg_info **reg_set = (hw->mac.type == ixgbe_mac_82598EB) ?
7336 ixgbe_regs_mac_82598EB : ixgbe_regs_others;
7338 while ((reg_group = reg_set[g_ind++]))
7339 count += ixgbe_regs_group_count(reg_group);
7345 ixgbevf_get_reg_length(struct rte_eth_dev *dev __rte_unused)
7349 const struct reg_info *reg_group;
7351 while ((reg_group = ixgbevf_regs[g_ind++]))
7352 count += ixgbe_regs_group_count(reg_group);
7358 ixgbe_get_regs(struct rte_eth_dev *dev,
7359 struct rte_dev_reg_info *regs)
7361 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7362 uint32_t *data = regs->data;
7365 const struct reg_info *reg_group;
7366 const struct reg_info **reg_set = (hw->mac.type == ixgbe_mac_82598EB) ?
7367 ixgbe_regs_mac_82598EB : ixgbe_regs_others;
7370 regs->length = ixgbe_get_reg_length(dev);
7371 regs->width = sizeof(uint32_t);
7375 /* Support only full register dump */
7376 if ((regs->length == 0) ||
7377 (regs->length == (uint32_t)ixgbe_get_reg_length(dev))) {
7378 regs->version = hw->mac.type << 24 | hw->revision_id << 16 |
7380 while ((reg_group = reg_set[g_ind++]))
7381 count += ixgbe_read_regs_group(dev, &data[count],
7390 ixgbevf_get_regs(struct rte_eth_dev *dev,
7391 struct rte_dev_reg_info *regs)
7393 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7394 uint32_t *data = regs->data;
7397 const struct reg_info *reg_group;
7400 regs->length = ixgbevf_get_reg_length(dev);
7401 regs->width = sizeof(uint32_t);
7405 /* Support only full register dump */
7406 if ((regs->length == 0) ||
7407 (regs->length == (uint32_t)ixgbevf_get_reg_length(dev))) {
7408 regs->version = hw->mac.type << 24 | hw->revision_id << 16 |
7410 while ((reg_group = ixgbevf_regs[g_ind++]))
7411 count += ixgbe_read_regs_group(dev, &data[count],
7420 ixgbe_get_eeprom_length(struct rte_eth_dev *dev)
7422 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7424 /* Return unit is byte count */
7425 return hw->eeprom.word_size * 2;
7429 ixgbe_get_eeprom(struct rte_eth_dev *dev,
7430 struct rte_dev_eeprom_info *in_eeprom)
7432 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7433 struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
7434 uint16_t *data = in_eeprom->data;
7437 first = in_eeprom->offset >> 1;
7438 length = in_eeprom->length >> 1;
7439 if ((first > hw->eeprom.word_size) ||
7440 ((first + length) > hw->eeprom.word_size))
7443 in_eeprom->magic = hw->vendor_id | (hw->device_id << 16);
7445 return eeprom->ops.read_buffer(hw, first, length, data);
7449 ixgbe_set_eeprom(struct rte_eth_dev *dev,
7450 struct rte_dev_eeprom_info *in_eeprom)
7452 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7453 struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
7454 uint16_t *data = in_eeprom->data;
7457 first = in_eeprom->offset >> 1;
7458 length = in_eeprom->length >> 1;
7459 if ((first > hw->eeprom.word_size) ||
7460 ((first + length) > hw->eeprom.word_size))
7463 in_eeprom->magic = hw->vendor_id | (hw->device_id << 16);
7465 return eeprom->ops.write_buffer(hw, first, length, data);
7469 ixgbe_get_module_info(struct rte_eth_dev *dev,
7470 struct rte_eth_dev_module_info *modinfo)
7472 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7474 uint8_t sff8472_rev, addr_mode;
7475 bool page_swap = false;
7477 /* Check whether we support SFF-8472 or not */
7478 status = hw->phy.ops.read_i2c_eeprom(hw,
7479 IXGBE_SFF_SFF_8472_COMP,
7484 /* addressing mode is not supported */
7485 status = hw->phy.ops.read_i2c_eeprom(hw,
7486 IXGBE_SFF_SFF_8472_SWAP,
7491 if (addr_mode & IXGBE_SFF_ADDRESSING_MODE) {
7493 "Address change required to access page 0xA2, "
7494 "but not supported. Please report the module "
7495 "type to the driver maintainers.");
7499 if (sff8472_rev == IXGBE_SFF_SFF_8472_UNSUP || page_swap) {
7500 /* We have a SFP, but it does not support SFF-8472 */
7501 modinfo->type = RTE_ETH_MODULE_SFF_8079;
7502 modinfo->eeprom_len = RTE_ETH_MODULE_SFF_8079_LEN;
7504 /* We have a SFP which supports a revision of SFF-8472. */
7505 modinfo->type = RTE_ETH_MODULE_SFF_8472;
7506 modinfo->eeprom_len = RTE_ETH_MODULE_SFF_8472_LEN;
7513 ixgbe_get_module_eeprom(struct rte_eth_dev *dev,
7514 struct rte_dev_eeprom_info *info)
7516 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7517 uint32_t status = IXGBE_ERR_PHY_ADDR_INVALID;
7518 uint8_t databyte = 0xFF;
7519 uint8_t *data = info->data;
7522 if (info->length == 0)
7525 for (i = info->offset; i < info->offset + info->length; i++) {
7526 if (i < RTE_ETH_MODULE_SFF_8079_LEN)
7527 status = hw->phy.ops.read_i2c_eeprom(hw, i, &databyte);
7529 status = hw->phy.ops.read_i2c_sff8472(hw, i, &databyte);
7534 data[i - info->offset] = databyte;
7541 ixgbe_reta_size_get(enum ixgbe_mac_type mac_type) {
7543 case ixgbe_mac_X550:
7544 case ixgbe_mac_X550EM_x:
7545 case ixgbe_mac_X550EM_a:
7546 return ETH_RSS_RETA_SIZE_512;
7547 case ixgbe_mac_X550_vf:
7548 case ixgbe_mac_X550EM_x_vf:
7549 case ixgbe_mac_X550EM_a_vf:
7550 return ETH_RSS_RETA_SIZE_64;
7551 case ixgbe_mac_X540_vf:
7552 case ixgbe_mac_82599_vf:
7555 return ETH_RSS_RETA_SIZE_128;
7560 ixgbe_reta_reg_get(enum ixgbe_mac_type mac_type, uint16_t reta_idx) {
7562 case ixgbe_mac_X550:
7563 case ixgbe_mac_X550EM_x:
7564 case ixgbe_mac_X550EM_a:
7565 if (reta_idx < ETH_RSS_RETA_SIZE_128)
7566 return IXGBE_RETA(reta_idx >> 2);
7568 return IXGBE_ERETA((reta_idx - ETH_RSS_RETA_SIZE_128) >> 2);
7569 case ixgbe_mac_X550_vf:
7570 case ixgbe_mac_X550EM_x_vf:
7571 case ixgbe_mac_X550EM_a_vf:
7572 return IXGBE_VFRETA(reta_idx >> 2);
7574 return IXGBE_RETA(reta_idx >> 2);
7579 ixgbe_mrqc_reg_get(enum ixgbe_mac_type mac_type) {
7581 case ixgbe_mac_X550_vf:
7582 case ixgbe_mac_X550EM_x_vf:
7583 case ixgbe_mac_X550EM_a_vf:
7584 return IXGBE_VFMRQC;
7591 ixgbe_rssrk_reg_get(enum ixgbe_mac_type mac_type, uint8_t i) {
7593 case ixgbe_mac_X550_vf:
7594 case ixgbe_mac_X550EM_x_vf:
7595 case ixgbe_mac_X550EM_a_vf:
7596 return IXGBE_VFRSSRK(i);
7598 return IXGBE_RSSRK(i);
7603 ixgbe_rss_update_sp(enum ixgbe_mac_type mac_type) {
7605 case ixgbe_mac_82599_vf:
7606 case ixgbe_mac_X540_vf:
7614 ixgbe_dev_get_dcb_info(struct rte_eth_dev *dev,
7615 struct rte_eth_dcb_info *dcb_info)
7617 struct ixgbe_dcb_config *dcb_config =
7618 IXGBE_DEV_PRIVATE_TO_DCB_CFG(dev->data->dev_private);
7619 struct ixgbe_dcb_tc_config *tc;
7620 struct rte_eth_dcb_tc_queue_mapping *tc_queue;
7624 if (dev->data->dev_conf.rxmode.mq_mode & ETH_MQ_RX_DCB_FLAG)
7625 dcb_info->nb_tcs = dcb_config->num_tcs.pg_tcs;
7627 dcb_info->nb_tcs = 1;
7629 tc_queue = &dcb_info->tc_queue;
7630 nb_tcs = dcb_info->nb_tcs;
7632 if (dcb_config->vt_mode) { /* vt is enabled*/
7633 struct rte_eth_vmdq_dcb_conf *vmdq_rx_conf =
7634 &dev->data->dev_conf.rx_adv_conf.vmdq_dcb_conf;
7635 for (i = 0; i < ETH_DCB_NUM_USER_PRIORITIES; i++)
7636 dcb_info->prio_tc[i] = vmdq_rx_conf->dcb_tc[i];
7637 if (RTE_ETH_DEV_SRIOV(dev).active > 0) {
7638 for (j = 0; j < nb_tcs; j++) {
7639 tc_queue->tc_rxq[0][j].base = j;
7640 tc_queue->tc_rxq[0][j].nb_queue = 1;
7641 tc_queue->tc_txq[0][j].base = j;
7642 tc_queue->tc_txq[0][j].nb_queue = 1;
7645 for (i = 0; i < vmdq_rx_conf->nb_queue_pools; i++) {
7646 for (j = 0; j < nb_tcs; j++) {
7647 tc_queue->tc_rxq[i][j].base =
7649 tc_queue->tc_rxq[i][j].nb_queue = 1;
7650 tc_queue->tc_txq[i][j].base =
7652 tc_queue->tc_txq[i][j].nb_queue = 1;
7656 } else { /* vt is disabled*/
7657 struct rte_eth_dcb_rx_conf *rx_conf =
7658 &dev->data->dev_conf.rx_adv_conf.dcb_rx_conf;
7659 for (i = 0; i < ETH_DCB_NUM_USER_PRIORITIES; i++)
7660 dcb_info->prio_tc[i] = rx_conf->dcb_tc[i];
7661 if (dcb_info->nb_tcs == ETH_4_TCS) {
7662 for (i = 0; i < dcb_info->nb_tcs; i++) {
7663 dcb_info->tc_queue.tc_rxq[0][i].base = i * 32;
7664 dcb_info->tc_queue.tc_rxq[0][i].nb_queue = 16;
7666 dcb_info->tc_queue.tc_txq[0][0].base = 0;
7667 dcb_info->tc_queue.tc_txq[0][1].base = 64;
7668 dcb_info->tc_queue.tc_txq[0][2].base = 96;
7669 dcb_info->tc_queue.tc_txq[0][3].base = 112;
7670 dcb_info->tc_queue.tc_txq[0][0].nb_queue = 64;
7671 dcb_info->tc_queue.tc_txq[0][1].nb_queue = 32;
7672 dcb_info->tc_queue.tc_txq[0][2].nb_queue = 16;
7673 dcb_info->tc_queue.tc_txq[0][3].nb_queue = 16;
7674 } else if (dcb_info->nb_tcs == ETH_8_TCS) {
7675 for (i = 0; i < dcb_info->nb_tcs; i++) {
7676 dcb_info->tc_queue.tc_rxq[0][i].base = i * 16;
7677 dcb_info->tc_queue.tc_rxq[0][i].nb_queue = 16;
7679 dcb_info->tc_queue.tc_txq[0][0].base = 0;
7680 dcb_info->tc_queue.tc_txq[0][1].base = 32;
7681 dcb_info->tc_queue.tc_txq[0][2].base = 64;
7682 dcb_info->tc_queue.tc_txq[0][3].base = 80;
7683 dcb_info->tc_queue.tc_txq[0][4].base = 96;
7684 dcb_info->tc_queue.tc_txq[0][5].base = 104;
7685 dcb_info->tc_queue.tc_txq[0][6].base = 112;
7686 dcb_info->tc_queue.tc_txq[0][7].base = 120;
7687 dcb_info->tc_queue.tc_txq[0][0].nb_queue = 32;
7688 dcb_info->tc_queue.tc_txq[0][1].nb_queue = 32;
7689 dcb_info->tc_queue.tc_txq[0][2].nb_queue = 16;
7690 dcb_info->tc_queue.tc_txq[0][3].nb_queue = 16;
7691 dcb_info->tc_queue.tc_txq[0][4].nb_queue = 8;
7692 dcb_info->tc_queue.tc_txq[0][5].nb_queue = 8;
7693 dcb_info->tc_queue.tc_txq[0][6].nb_queue = 8;
7694 dcb_info->tc_queue.tc_txq[0][7].nb_queue = 8;
7697 for (i = 0; i < dcb_info->nb_tcs; i++) {
7698 tc = &dcb_config->tc_config[i];
7699 dcb_info->tc_bws[i] = tc->path[IXGBE_DCB_TX_CONFIG].bwg_percent;
7704 /* Update e-tag ether type */
7706 ixgbe_update_e_tag_eth_type(struct ixgbe_hw *hw,
7707 uint16_t ether_type)
7709 uint32_t etag_etype;
7711 if (hw->mac.type != ixgbe_mac_X550 &&
7712 hw->mac.type != ixgbe_mac_X550EM_x &&
7713 hw->mac.type != ixgbe_mac_X550EM_a) {
7717 etag_etype = IXGBE_READ_REG(hw, IXGBE_ETAG_ETYPE);
7718 etag_etype &= ~IXGBE_ETAG_ETYPE_MASK;
7719 etag_etype |= ether_type;
7720 IXGBE_WRITE_REG(hw, IXGBE_ETAG_ETYPE, etag_etype);
7721 IXGBE_WRITE_FLUSH(hw);
7726 /* Config l2 tunnel ether type */
7728 ixgbe_dev_l2_tunnel_eth_type_conf(struct rte_eth_dev *dev,
7729 struct rte_eth_l2_tunnel_conf *l2_tunnel)
7732 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7733 struct ixgbe_l2_tn_info *l2_tn_info =
7734 IXGBE_DEV_PRIVATE_TO_L2_TN_INFO(dev->data->dev_private);
7736 if (l2_tunnel == NULL)
7739 switch (l2_tunnel->l2_tunnel_type) {
7740 case RTE_L2_TUNNEL_TYPE_E_TAG:
7741 l2_tn_info->e_tag_ether_type = l2_tunnel->ether_type;
7742 ret = ixgbe_update_e_tag_eth_type(hw, l2_tunnel->ether_type);
7745 PMD_DRV_LOG(ERR, "Invalid tunnel type");
7753 /* Enable e-tag tunnel */
7755 ixgbe_e_tag_enable(struct ixgbe_hw *hw)
7757 uint32_t etag_etype;
7759 if (hw->mac.type != ixgbe_mac_X550 &&
7760 hw->mac.type != ixgbe_mac_X550EM_x &&
7761 hw->mac.type != ixgbe_mac_X550EM_a) {
7765 etag_etype = IXGBE_READ_REG(hw, IXGBE_ETAG_ETYPE);
7766 etag_etype |= IXGBE_ETAG_ETYPE_VALID;
7767 IXGBE_WRITE_REG(hw, IXGBE_ETAG_ETYPE, etag_etype);
7768 IXGBE_WRITE_FLUSH(hw);
7773 /* Enable l2 tunnel */
7775 ixgbe_dev_l2_tunnel_enable(struct rte_eth_dev *dev,
7776 enum rte_eth_tunnel_type l2_tunnel_type)
7779 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7780 struct ixgbe_l2_tn_info *l2_tn_info =
7781 IXGBE_DEV_PRIVATE_TO_L2_TN_INFO(dev->data->dev_private);
7783 switch (l2_tunnel_type) {
7784 case RTE_L2_TUNNEL_TYPE_E_TAG:
7785 l2_tn_info->e_tag_en = TRUE;
7786 ret = ixgbe_e_tag_enable(hw);
7789 PMD_DRV_LOG(ERR, "Invalid tunnel type");
7797 /* Disable e-tag tunnel */
7799 ixgbe_e_tag_disable(struct ixgbe_hw *hw)
7801 uint32_t etag_etype;
7803 if (hw->mac.type != ixgbe_mac_X550 &&
7804 hw->mac.type != ixgbe_mac_X550EM_x &&
7805 hw->mac.type != ixgbe_mac_X550EM_a) {
7809 etag_etype = IXGBE_READ_REG(hw, IXGBE_ETAG_ETYPE);
7810 etag_etype &= ~IXGBE_ETAG_ETYPE_VALID;
7811 IXGBE_WRITE_REG(hw, IXGBE_ETAG_ETYPE, etag_etype);
7812 IXGBE_WRITE_FLUSH(hw);
7817 /* Disable l2 tunnel */
7819 ixgbe_dev_l2_tunnel_disable(struct rte_eth_dev *dev,
7820 enum rte_eth_tunnel_type l2_tunnel_type)
7823 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7824 struct ixgbe_l2_tn_info *l2_tn_info =
7825 IXGBE_DEV_PRIVATE_TO_L2_TN_INFO(dev->data->dev_private);
7827 switch (l2_tunnel_type) {
7828 case RTE_L2_TUNNEL_TYPE_E_TAG:
7829 l2_tn_info->e_tag_en = FALSE;
7830 ret = ixgbe_e_tag_disable(hw);
7833 PMD_DRV_LOG(ERR, "Invalid tunnel type");
7842 ixgbe_e_tag_filter_del(struct rte_eth_dev *dev,
7843 struct rte_eth_l2_tunnel_conf *l2_tunnel)
7846 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7847 uint32_t i, rar_entries;
7848 uint32_t rar_low, rar_high;
7850 if (hw->mac.type != ixgbe_mac_X550 &&
7851 hw->mac.type != ixgbe_mac_X550EM_x &&
7852 hw->mac.type != ixgbe_mac_X550EM_a) {
7856 rar_entries = ixgbe_get_num_rx_addrs(hw);
7858 for (i = 1; i < rar_entries; i++) {
7859 rar_high = IXGBE_READ_REG(hw, IXGBE_RAH(i));
7860 rar_low = IXGBE_READ_REG(hw, IXGBE_RAL(i));
7861 if ((rar_high & IXGBE_RAH_AV) &&
7862 (rar_high & IXGBE_RAH_ADTYPE) &&
7863 ((rar_low & IXGBE_RAL_ETAG_FILTER_MASK) ==
7864 l2_tunnel->tunnel_id)) {
7865 IXGBE_WRITE_REG(hw, IXGBE_RAL(i), 0);
7866 IXGBE_WRITE_REG(hw, IXGBE_RAH(i), 0);
7868 ixgbe_clear_vmdq(hw, i, IXGBE_CLEAR_VMDQ_ALL);
7878 ixgbe_e_tag_filter_add(struct rte_eth_dev *dev,
7879 struct rte_eth_l2_tunnel_conf *l2_tunnel)
7882 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7883 uint32_t i, rar_entries;
7884 uint32_t rar_low, rar_high;
7886 if (hw->mac.type != ixgbe_mac_X550 &&
7887 hw->mac.type != ixgbe_mac_X550EM_x &&
7888 hw->mac.type != ixgbe_mac_X550EM_a) {
7892 /* One entry for one tunnel. Try to remove potential existing entry. */
7893 ixgbe_e_tag_filter_del(dev, l2_tunnel);
7895 rar_entries = ixgbe_get_num_rx_addrs(hw);
7897 for (i = 1; i < rar_entries; i++) {
7898 rar_high = IXGBE_READ_REG(hw, IXGBE_RAH(i));
7899 if (rar_high & IXGBE_RAH_AV) {
7902 ixgbe_set_vmdq(hw, i, l2_tunnel->pool);
7903 rar_high = IXGBE_RAH_AV | IXGBE_RAH_ADTYPE;
7904 rar_low = l2_tunnel->tunnel_id;
7906 IXGBE_WRITE_REG(hw, IXGBE_RAL(i), rar_low);
7907 IXGBE_WRITE_REG(hw, IXGBE_RAH(i), rar_high);
7913 PMD_INIT_LOG(NOTICE, "The table of E-tag forwarding rule is full."
7914 " Please remove a rule before adding a new one.");
7918 static inline struct ixgbe_l2_tn_filter *
7919 ixgbe_l2_tn_filter_lookup(struct ixgbe_l2_tn_info *l2_tn_info,
7920 struct ixgbe_l2_tn_key *key)
7924 ret = rte_hash_lookup(l2_tn_info->hash_handle, (const void *)key);
7928 return l2_tn_info->hash_map[ret];
7932 ixgbe_insert_l2_tn_filter(struct ixgbe_l2_tn_info *l2_tn_info,
7933 struct ixgbe_l2_tn_filter *l2_tn_filter)
7937 ret = rte_hash_add_key(l2_tn_info->hash_handle,
7938 &l2_tn_filter->key);
7942 "Failed to insert L2 tunnel filter"
7943 " to hash table %d!",
7948 l2_tn_info->hash_map[ret] = l2_tn_filter;
7950 TAILQ_INSERT_TAIL(&l2_tn_info->l2_tn_list, l2_tn_filter, entries);
7956 ixgbe_remove_l2_tn_filter(struct ixgbe_l2_tn_info *l2_tn_info,
7957 struct ixgbe_l2_tn_key *key)
7960 struct ixgbe_l2_tn_filter *l2_tn_filter;
7962 ret = rte_hash_del_key(l2_tn_info->hash_handle, key);
7966 "No such L2 tunnel filter to delete %d!",
7971 l2_tn_filter = l2_tn_info->hash_map[ret];
7972 l2_tn_info->hash_map[ret] = NULL;
7974 TAILQ_REMOVE(&l2_tn_info->l2_tn_list, l2_tn_filter, entries);
7975 rte_free(l2_tn_filter);
7980 /* Add l2 tunnel filter */
7982 ixgbe_dev_l2_tunnel_filter_add(struct rte_eth_dev *dev,
7983 struct rte_eth_l2_tunnel_conf *l2_tunnel,
7987 struct ixgbe_l2_tn_info *l2_tn_info =
7988 IXGBE_DEV_PRIVATE_TO_L2_TN_INFO(dev->data->dev_private);
7989 struct ixgbe_l2_tn_key key;
7990 struct ixgbe_l2_tn_filter *node;
7993 key.l2_tn_type = l2_tunnel->l2_tunnel_type;
7994 key.tn_id = l2_tunnel->tunnel_id;
7996 node = ixgbe_l2_tn_filter_lookup(l2_tn_info, &key);
8000 "The L2 tunnel filter already exists!");
8004 node = rte_zmalloc("ixgbe_l2_tn",
8005 sizeof(struct ixgbe_l2_tn_filter),
8010 rte_memcpy(&node->key,
8012 sizeof(struct ixgbe_l2_tn_key));
8013 node->pool = l2_tunnel->pool;
8014 ret = ixgbe_insert_l2_tn_filter(l2_tn_info, node);
8021 switch (l2_tunnel->l2_tunnel_type) {
8022 case RTE_L2_TUNNEL_TYPE_E_TAG:
8023 ret = ixgbe_e_tag_filter_add(dev, l2_tunnel);
8026 PMD_DRV_LOG(ERR, "Invalid tunnel type");
8031 if ((!restore) && (ret < 0))
8032 (void)ixgbe_remove_l2_tn_filter(l2_tn_info, &key);
8037 /* Delete l2 tunnel filter */
8039 ixgbe_dev_l2_tunnel_filter_del(struct rte_eth_dev *dev,
8040 struct rte_eth_l2_tunnel_conf *l2_tunnel)
8043 struct ixgbe_l2_tn_info *l2_tn_info =
8044 IXGBE_DEV_PRIVATE_TO_L2_TN_INFO(dev->data->dev_private);
8045 struct ixgbe_l2_tn_key key;
8047 key.l2_tn_type = l2_tunnel->l2_tunnel_type;
8048 key.tn_id = l2_tunnel->tunnel_id;
8049 ret = ixgbe_remove_l2_tn_filter(l2_tn_info, &key);
8053 switch (l2_tunnel->l2_tunnel_type) {
8054 case RTE_L2_TUNNEL_TYPE_E_TAG:
8055 ret = ixgbe_e_tag_filter_del(dev, l2_tunnel);
8058 PMD_DRV_LOG(ERR, "Invalid tunnel type");
8067 * ixgbe_dev_l2_tunnel_filter_handle - Handle operations for l2 tunnel filter.
8068 * @dev: pointer to rte_eth_dev structure
8069 * @filter_op:operation will be taken.
8070 * @arg: a pointer to specific structure corresponding to the filter_op
8073 ixgbe_dev_l2_tunnel_filter_handle(struct rte_eth_dev *dev,
8074 enum rte_filter_op filter_op,
8079 if (filter_op == RTE_ETH_FILTER_NOP)
8083 PMD_DRV_LOG(ERR, "arg shouldn't be NULL for operation %u.",
8088 switch (filter_op) {
8089 case RTE_ETH_FILTER_ADD:
8090 ret = ixgbe_dev_l2_tunnel_filter_add
8092 (struct rte_eth_l2_tunnel_conf *)arg,
8095 case RTE_ETH_FILTER_DELETE:
8096 ret = ixgbe_dev_l2_tunnel_filter_del
8098 (struct rte_eth_l2_tunnel_conf *)arg);
8101 PMD_DRV_LOG(ERR, "unsupported operation %u.", filter_op);
8109 ixgbe_e_tag_forwarding_en_dis(struct rte_eth_dev *dev, bool en)
8113 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8115 if (hw->mac.type != ixgbe_mac_X550 &&
8116 hw->mac.type != ixgbe_mac_X550EM_x &&
8117 hw->mac.type != ixgbe_mac_X550EM_a) {
8121 ctrl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
8122 ctrl &= ~IXGBE_VT_CTL_POOLING_MODE_MASK;
8124 ctrl |= IXGBE_VT_CTL_POOLING_MODE_ETAG;
8125 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, ctrl);
8130 /* Enable l2 tunnel forwarding */
8132 ixgbe_dev_l2_tunnel_forwarding_enable
8133 (struct rte_eth_dev *dev,
8134 enum rte_eth_tunnel_type l2_tunnel_type)
8136 struct ixgbe_l2_tn_info *l2_tn_info =
8137 IXGBE_DEV_PRIVATE_TO_L2_TN_INFO(dev->data->dev_private);
8140 switch (l2_tunnel_type) {
8141 case RTE_L2_TUNNEL_TYPE_E_TAG:
8142 l2_tn_info->e_tag_fwd_en = TRUE;
8143 ret = ixgbe_e_tag_forwarding_en_dis(dev, 1);
8146 PMD_DRV_LOG(ERR, "Invalid tunnel type");
8154 /* Disable l2 tunnel forwarding */
8156 ixgbe_dev_l2_tunnel_forwarding_disable
8157 (struct rte_eth_dev *dev,
8158 enum rte_eth_tunnel_type l2_tunnel_type)
8160 struct ixgbe_l2_tn_info *l2_tn_info =
8161 IXGBE_DEV_PRIVATE_TO_L2_TN_INFO(dev->data->dev_private);
8164 switch (l2_tunnel_type) {
8165 case RTE_L2_TUNNEL_TYPE_E_TAG:
8166 l2_tn_info->e_tag_fwd_en = FALSE;
8167 ret = ixgbe_e_tag_forwarding_en_dis(dev, 0);
8170 PMD_DRV_LOG(ERR, "Invalid tunnel type");
8179 ixgbe_e_tag_insertion_en_dis(struct rte_eth_dev *dev,
8180 struct rte_eth_l2_tunnel_conf *l2_tunnel,
8183 struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
8185 uint32_t vmtir, vmvir;
8186 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8188 if (l2_tunnel->vf_id >= pci_dev->max_vfs) {
8190 "VF id %u should be less than %u",
8196 if (hw->mac.type != ixgbe_mac_X550 &&
8197 hw->mac.type != ixgbe_mac_X550EM_x &&
8198 hw->mac.type != ixgbe_mac_X550EM_a) {
8203 vmtir = l2_tunnel->tunnel_id;
8207 IXGBE_WRITE_REG(hw, IXGBE_VMTIR(l2_tunnel->vf_id), vmtir);
8209 vmvir = IXGBE_READ_REG(hw, IXGBE_VMVIR(l2_tunnel->vf_id));
8210 vmvir &= ~IXGBE_VMVIR_TAGA_MASK;
8212 vmvir |= IXGBE_VMVIR_TAGA_ETAG_INSERT;
8213 IXGBE_WRITE_REG(hw, IXGBE_VMVIR(l2_tunnel->vf_id), vmvir);
8218 /* Enable l2 tunnel tag insertion */
8220 ixgbe_dev_l2_tunnel_insertion_enable(struct rte_eth_dev *dev,
8221 struct rte_eth_l2_tunnel_conf *l2_tunnel)
8225 switch (l2_tunnel->l2_tunnel_type) {
8226 case RTE_L2_TUNNEL_TYPE_E_TAG:
8227 ret = ixgbe_e_tag_insertion_en_dis(dev, l2_tunnel, 1);
8230 PMD_DRV_LOG(ERR, "Invalid tunnel type");
8238 /* Disable l2 tunnel tag insertion */
8240 ixgbe_dev_l2_tunnel_insertion_disable
8241 (struct rte_eth_dev *dev,
8242 struct rte_eth_l2_tunnel_conf *l2_tunnel)
8246 switch (l2_tunnel->l2_tunnel_type) {
8247 case RTE_L2_TUNNEL_TYPE_E_TAG:
8248 ret = ixgbe_e_tag_insertion_en_dis(dev, l2_tunnel, 0);
8251 PMD_DRV_LOG(ERR, "Invalid tunnel type");
8260 ixgbe_e_tag_stripping_en_dis(struct rte_eth_dev *dev,
8265 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8267 if (hw->mac.type != ixgbe_mac_X550 &&
8268 hw->mac.type != ixgbe_mac_X550EM_x &&
8269 hw->mac.type != ixgbe_mac_X550EM_a) {
8273 qde = IXGBE_READ_REG(hw, IXGBE_QDE);
8275 qde |= IXGBE_QDE_STRIP_TAG;
8277 qde &= ~IXGBE_QDE_STRIP_TAG;
8278 qde &= ~IXGBE_QDE_READ;
8279 qde |= IXGBE_QDE_WRITE;
8280 IXGBE_WRITE_REG(hw, IXGBE_QDE, qde);
8285 /* Enable l2 tunnel tag stripping */
8287 ixgbe_dev_l2_tunnel_stripping_enable
8288 (struct rte_eth_dev *dev,
8289 enum rte_eth_tunnel_type l2_tunnel_type)
8293 switch (l2_tunnel_type) {
8294 case RTE_L2_TUNNEL_TYPE_E_TAG:
8295 ret = ixgbe_e_tag_stripping_en_dis(dev, 1);
8298 PMD_DRV_LOG(ERR, "Invalid tunnel type");
8306 /* Disable l2 tunnel tag stripping */
8308 ixgbe_dev_l2_tunnel_stripping_disable
8309 (struct rte_eth_dev *dev,
8310 enum rte_eth_tunnel_type l2_tunnel_type)
8314 switch (l2_tunnel_type) {
8315 case RTE_L2_TUNNEL_TYPE_E_TAG:
8316 ret = ixgbe_e_tag_stripping_en_dis(dev, 0);
8319 PMD_DRV_LOG(ERR, "Invalid tunnel type");
8327 /* Enable/disable l2 tunnel offload functions */
8329 ixgbe_dev_l2_tunnel_offload_set
8330 (struct rte_eth_dev *dev,
8331 struct rte_eth_l2_tunnel_conf *l2_tunnel,
8337 if (l2_tunnel == NULL)
8341 if (mask & ETH_L2_TUNNEL_ENABLE_MASK) {
8343 ret = ixgbe_dev_l2_tunnel_enable(
8345 l2_tunnel->l2_tunnel_type);
8347 ret = ixgbe_dev_l2_tunnel_disable(
8349 l2_tunnel->l2_tunnel_type);
8352 if (mask & ETH_L2_TUNNEL_INSERTION_MASK) {
8354 ret = ixgbe_dev_l2_tunnel_insertion_enable(
8358 ret = ixgbe_dev_l2_tunnel_insertion_disable(
8363 if (mask & ETH_L2_TUNNEL_STRIPPING_MASK) {
8365 ret = ixgbe_dev_l2_tunnel_stripping_enable(
8367 l2_tunnel->l2_tunnel_type);
8369 ret = ixgbe_dev_l2_tunnel_stripping_disable(
8371 l2_tunnel->l2_tunnel_type);
8374 if (mask & ETH_L2_TUNNEL_FORWARDING_MASK) {
8376 ret = ixgbe_dev_l2_tunnel_forwarding_enable(
8378 l2_tunnel->l2_tunnel_type);
8380 ret = ixgbe_dev_l2_tunnel_forwarding_disable(
8382 l2_tunnel->l2_tunnel_type);
8389 ixgbe_update_vxlan_port(struct ixgbe_hw *hw,
8392 IXGBE_WRITE_REG(hw, IXGBE_VXLANCTRL, port);
8393 IXGBE_WRITE_FLUSH(hw);
8398 /* There's only one register for VxLAN UDP port.
8399 * So, we cannot add several ports. Will update it.
8402 ixgbe_add_vxlan_port(struct ixgbe_hw *hw,
8406 PMD_DRV_LOG(ERR, "Add VxLAN port 0 is not allowed.");
8410 return ixgbe_update_vxlan_port(hw, port);
8413 /* We cannot delete the VxLAN port. For there's a register for VxLAN
8414 * UDP port, it must have a value.
8415 * So, will reset it to the original value 0.
8418 ixgbe_del_vxlan_port(struct ixgbe_hw *hw,
8423 cur_port = (uint16_t)IXGBE_READ_REG(hw, IXGBE_VXLANCTRL);
8425 if (cur_port != port) {
8426 PMD_DRV_LOG(ERR, "Port %u does not exist.", port);
8430 return ixgbe_update_vxlan_port(hw, 0);
8433 /* Add UDP tunneling port */
8435 ixgbe_dev_udp_tunnel_port_add(struct rte_eth_dev *dev,
8436 struct rte_eth_udp_tunnel *udp_tunnel)
8439 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8441 if (hw->mac.type != ixgbe_mac_X550 &&
8442 hw->mac.type != ixgbe_mac_X550EM_x &&
8443 hw->mac.type != ixgbe_mac_X550EM_a) {
8447 if (udp_tunnel == NULL)
8450 switch (udp_tunnel->prot_type) {
8451 case RTE_TUNNEL_TYPE_VXLAN:
8452 ret = ixgbe_add_vxlan_port(hw, udp_tunnel->udp_port);
8455 case RTE_TUNNEL_TYPE_GENEVE:
8456 case RTE_TUNNEL_TYPE_TEREDO:
8457 PMD_DRV_LOG(ERR, "Tunnel type is not supported now.");
8462 PMD_DRV_LOG(ERR, "Invalid tunnel type");
8470 /* Remove UDP tunneling port */
8472 ixgbe_dev_udp_tunnel_port_del(struct rte_eth_dev *dev,
8473 struct rte_eth_udp_tunnel *udp_tunnel)
8476 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8478 if (hw->mac.type != ixgbe_mac_X550 &&
8479 hw->mac.type != ixgbe_mac_X550EM_x &&
8480 hw->mac.type != ixgbe_mac_X550EM_a) {
8484 if (udp_tunnel == NULL)
8487 switch (udp_tunnel->prot_type) {
8488 case RTE_TUNNEL_TYPE_VXLAN:
8489 ret = ixgbe_del_vxlan_port(hw, udp_tunnel->udp_port);
8491 case RTE_TUNNEL_TYPE_GENEVE:
8492 case RTE_TUNNEL_TYPE_TEREDO:
8493 PMD_DRV_LOG(ERR, "Tunnel type is not supported now.");
8497 PMD_DRV_LOG(ERR, "Invalid tunnel type");
8506 ixgbevf_dev_promiscuous_enable(struct rte_eth_dev *dev)
8508 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8511 switch (hw->mac.ops.update_xcast_mode(hw, IXGBEVF_XCAST_MODE_PROMISC)) {
8515 case IXGBE_ERR_FEATURE_NOT_SUPPORTED:
8527 ixgbevf_dev_promiscuous_disable(struct rte_eth_dev *dev)
8529 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8532 switch (hw->mac.ops.update_xcast_mode(hw, IXGBEVF_XCAST_MODE_NONE)) {
8536 case IXGBE_ERR_FEATURE_NOT_SUPPORTED:
8548 ixgbevf_dev_allmulticast_enable(struct rte_eth_dev *dev)
8550 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8552 int mode = IXGBEVF_XCAST_MODE_ALLMULTI;
8554 switch (hw->mac.ops.update_xcast_mode(hw, mode)) {
8558 case IXGBE_ERR_FEATURE_NOT_SUPPORTED:
8570 ixgbevf_dev_allmulticast_disable(struct rte_eth_dev *dev)
8572 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8575 switch (hw->mac.ops.update_xcast_mode(hw, IXGBEVF_XCAST_MODE_MULTI)) {
8579 case IXGBE_ERR_FEATURE_NOT_SUPPORTED:
8590 static void ixgbevf_mbx_process(struct rte_eth_dev *dev)
8592 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8595 /* peek the message first */
8596 in_msg = IXGBE_READ_REG(hw, IXGBE_VFMBMEM);
8598 /* PF reset VF event */
8599 if (in_msg == IXGBE_PF_CONTROL_MSG) {
8600 /* dummy mbx read to ack pf */
8601 if (ixgbe_read_mbx(hw, &in_msg, 1, 0))
8603 _rte_eth_dev_callback_process(dev, RTE_ETH_EVENT_INTR_RESET,
8609 ixgbevf_dev_interrupt_get_status(struct rte_eth_dev *dev)
8612 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8613 struct ixgbe_interrupt *intr =
8614 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
8615 ixgbevf_intr_disable(dev);
8617 /* read-on-clear nic registers here */
8618 eicr = IXGBE_READ_REG(hw, IXGBE_VTEICR);
8621 /* only one misc vector supported - mailbox */
8622 eicr &= IXGBE_VTEICR_MASK;
8623 if (eicr == IXGBE_MISC_VEC_ID)
8624 intr->flags |= IXGBE_FLAG_MAILBOX;
8630 ixgbevf_dev_interrupt_action(struct rte_eth_dev *dev)
8632 struct ixgbe_interrupt *intr =
8633 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
8635 if (intr->flags & IXGBE_FLAG_MAILBOX) {
8636 ixgbevf_mbx_process(dev);
8637 intr->flags &= ~IXGBE_FLAG_MAILBOX;
8640 ixgbevf_intr_enable(dev);
8646 ixgbevf_dev_interrupt_handler(void *param)
8648 struct rte_eth_dev *dev = (struct rte_eth_dev *)param;
8650 ixgbevf_dev_interrupt_get_status(dev);
8651 ixgbevf_dev_interrupt_action(dev);
8655 * ixgbe_disable_sec_tx_path_generic - Stops the transmit data path
8656 * @hw: pointer to hardware structure
8658 * Stops the transmit data path and waits for the HW to internally empty
8659 * the Tx security block
8661 int ixgbe_disable_sec_tx_path_generic(struct ixgbe_hw *hw)
8663 #define IXGBE_MAX_SECTX_POLL 40
8668 sectxreg = IXGBE_READ_REG(hw, IXGBE_SECTXCTRL);
8669 sectxreg |= IXGBE_SECTXCTRL_TX_DIS;
8670 IXGBE_WRITE_REG(hw, IXGBE_SECTXCTRL, sectxreg);
8671 for (i = 0; i < IXGBE_MAX_SECTX_POLL; i++) {
8672 sectxreg = IXGBE_READ_REG(hw, IXGBE_SECTXSTAT);
8673 if (sectxreg & IXGBE_SECTXSTAT_SECTX_RDY)
8675 /* Use interrupt-safe sleep just in case */
8679 /* For informational purposes only */
8680 if (i >= IXGBE_MAX_SECTX_POLL)
8681 PMD_DRV_LOG(DEBUG, "Tx unit being enabled before security "
8682 "path fully disabled. Continuing with init.");
8684 return IXGBE_SUCCESS;
8688 * ixgbe_enable_sec_tx_path_generic - Enables the transmit data path
8689 * @hw: pointer to hardware structure
8691 * Enables the transmit data path.
8693 int ixgbe_enable_sec_tx_path_generic(struct ixgbe_hw *hw)
8697 sectxreg = IXGBE_READ_REG(hw, IXGBE_SECTXCTRL);
8698 sectxreg &= ~IXGBE_SECTXCTRL_TX_DIS;
8699 IXGBE_WRITE_REG(hw, IXGBE_SECTXCTRL, sectxreg);
8700 IXGBE_WRITE_FLUSH(hw);
8702 return IXGBE_SUCCESS;
8705 /* restore n-tuple filter */
8707 ixgbe_ntuple_filter_restore(struct rte_eth_dev *dev)
8709 struct ixgbe_filter_info *filter_info =
8710 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
8711 struct ixgbe_5tuple_filter *node;
8713 TAILQ_FOREACH(node, &filter_info->fivetuple_list, entries) {
8714 ixgbe_inject_5tuple_filter(dev, node);
8718 /* restore ethernet type filter */
8720 ixgbe_ethertype_filter_restore(struct rte_eth_dev *dev)
8722 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8723 struct ixgbe_filter_info *filter_info =
8724 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
8727 for (i = 0; i < IXGBE_MAX_ETQF_FILTERS; i++) {
8728 if (filter_info->ethertype_mask & (1 << i)) {
8729 IXGBE_WRITE_REG(hw, IXGBE_ETQF(i),
8730 filter_info->ethertype_filters[i].etqf);
8731 IXGBE_WRITE_REG(hw, IXGBE_ETQS(i),
8732 filter_info->ethertype_filters[i].etqs);
8733 IXGBE_WRITE_FLUSH(hw);
8738 /* restore SYN filter */
8740 ixgbe_syn_filter_restore(struct rte_eth_dev *dev)
8742 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8743 struct ixgbe_filter_info *filter_info =
8744 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
8747 synqf = filter_info->syn_info;
8749 if (synqf & IXGBE_SYN_FILTER_ENABLE) {
8750 IXGBE_WRITE_REG(hw, IXGBE_SYNQF, synqf);
8751 IXGBE_WRITE_FLUSH(hw);
8755 /* restore L2 tunnel filter */
8757 ixgbe_l2_tn_filter_restore(struct rte_eth_dev *dev)
8759 struct ixgbe_l2_tn_info *l2_tn_info =
8760 IXGBE_DEV_PRIVATE_TO_L2_TN_INFO(dev->data->dev_private);
8761 struct ixgbe_l2_tn_filter *node;
8762 struct rte_eth_l2_tunnel_conf l2_tn_conf;
8764 TAILQ_FOREACH(node, &l2_tn_info->l2_tn_list, entries) {
8765 l2_tn_conf.l2_tunnel_type = node->key.l2_tn_type;
8766 l2_tn_conf.tunnel_id = node->key.tn_id;
8767 l2_tn_conf.pool = node->pool;
8768 (void)ixgbe_dev_l2_tunnel_filter_add(dev, &l2_tn_conf, TRUE);
8772 /* restore rss filter */
8774 ixgbe_rss_filter_restore(struct rte_eth_dev *dev)
8776 struct ixgbe_filter_info *filter_info =
8777 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
8779 if (filter_info->rss_info.conf.queue_num)
8780 ixgbe_config_rss_filter(dev,
8781 &filter_info->rss_info, TRUE);
8785 ixgbe_filter_restore(struct rte_eth_dev *dev)
8787 ixgbe_ntuple_filter_restore(dev);
8788 ixgbe_ethertype_filter_restore(dev);
8789 ixgbe_syn_filter_restore(dev);
8790 ixgbe_fdir_filter_restore(dev);
8791 ixgbe_l2_tn_filter_restore(dev);
8792 ixgbe_rss_filter_restore(dev);
8798 ixgbe_l2_tunnel_conf(struct rte_eth_dev *dev)
8800 struct ixgbe_l2_tn_info *l2_tn_info =
8801 IXGBE_DEV_PRIVATE_TO_L2_TN_INFO(dev->data->dev_private);
8802 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8804 if (l2_tn_info->e_tag_en)
8805 (void)ixgbe_e_tag_enable(hw);
8807 if (l2_tn_info->e_tag_fwd_en)
8808 (void)ixgbe_e_tag_forwarding_en_dis(dev, 1);
8810 (void)ixgbe_update_e_tag_eth_type(hw, l2_tn_info->e_tag_ether_type);
8813 /* remove all the n-tuple filters */
8815 ixgbe_clear_all_ntuple_filter(struct rte_eth_dev *dev)
8817 struct ixgbe_filter_info *filter_info =
8818 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
8819 struct ixgbe_5tuple_filter *p_5tuple;
8821 while ((p_5tuple = TAILQ_FIRST(&filter_info->fivetuple_list)))
8822 ixgbe_remove_5tuple_filter(dev, p_5tuple);
8825 /* remove all the ether type filters */
8827 ixgbe_clear_all_ethertype_filter(struct rte_eth_dev *dev)
8829 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8830 struct ixgbe_filter_info *filter_info =
8831 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
8834 for (i = 0; i < IXGBE_MAX_ETQF_FILTERS; i++) {
8835 if (filter_info->ethertype_mask & (1 << i) &&
8836 !filter_info->ethertype_filters[i].conf) {
8837 (void)ixgbe_ethertype_filter_remove(filter_info,
8839 IXGBE_WRITE_REG(hw, IXGBE_ETQF(i), 0);
8840 IXGBE_WRITE_REG(hw, IXGBE_ETQS(i), 0);
8841 IXGBE_WRITE_FLUSH(hw);
8846 /* remove the SYN filter */
8848 ixgbe_clear_syn_filter(struct rte_eth_dev *dev)
8850 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8851 struct ixgbe_filter_info *filter_info =
8852 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
8854 if (filter_info->syn_info & IXGBE_SYN_FILTER_ENABLE) {
8855 filter_info->syn_info = 0;
8857 IXGBE_WRITE_REG(hw, IXGBE_SYNQF, 0);
8858 IXGBE_WRITE_FLUSH(hw);
8862 /* remove all the L2 tunnel filters */
8864 ixgbe_clear_all_l2_tn_filter(struct rte_eth_dev *dev)
8866 struct ixgbe_l2_tn_info *l2_tn_info =
8867 IXGBE_DEV_PRIVATE_TO_L2_TN_INFO(dev->data->dev_private);
8868 struct ixgbe_l2_tn_filter *l2_tn_filter;
8869 struct rte_eth_l2_tunnel_conf l2_tn_conf;
8872 while ((l2_tn_filter = TAILQ_FIRST(&l2_tn_info->l2_tn_list))) {
8873 l2_tn_conf.l2_tunnel_type = l2_tn_filter->key.l2_tn_type;
8874 l2_tn_conf.tunnel_id = l2_tn_filter->key.tn_id;
8875 l2_tn_conf.pool = l2_tn_filter->pool;
8876 ret = ixgbe_dev_l2_tunnel_filter_del(dev, &l2_tn_conf);
8885 ixgbe_dev_macsec_setting_save(struct rte_eth_dev *dev,
8886 struct ixgbe_macsec_setting *macsec_setting)
8888 struct ixgbe_macsec_setting *macsec =
8889 IXGBE_DEV_PRIVATE_TO_MACSEC_SETTING(dev->data->dev_private);
8891 macsec->offload_en = macsec_setting->offload_en;
8892 macsec->encrypt_en = macsec_setting->encrypt_en;
8893 macsec->replayprotect_en = macsec_setting->replayprotect_en;
8897 ixgbe_dev_macsec_setting_reset(struct rte_eth_dev *dev)
8899 struct ixgbe_macsec_setting *macsec =
8900 IXGBE_DEV_PRIVATE_TO_MACSEC_SETTING(dev->data->dev_private);
8902 macsec->offload_en = 0;
8903 macsec->encrypt_en = 0;
8904 macsec->replayprotect_en = 0;
8908 ixgbe_dev_macsec_register_enable(struct rte_eth_dev *dev,
8909 struct ixgbe_macsec_setting *macsec_setting)
8911 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8913 uint8_t en = macsec_setting->encrypt_en;
8914 uint8_t rp = macsec_setting->replayprotect_en;
8918 * As no ixgbe_disable_sec_rx_path equivalent is
8919 * implemented for tx in the base code, and we are
8920 * not allowed to modify the base code in DPDK, so
8921 * just call the hand-written one directly for now.
8922 * The hardware support has been checked by
8923 * ixgbe_disable_sec_rx_path().
8925 ixgbe_disable_sec_tx_path_generic(hw);
8927 /* Enable Ethernet CRC (required by MACsec offload) */
8928 ctrl = IXGBE_READ_REG(hw, IXGBE_HLREG0);
8929 ctrl |= IXGBE_HLREG0_TXCRCEN | IXGBE_HLREG0_RXCRCSTRP;
8930 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, ctrl);
8932 /* Enable the TX and RX crypto engines */
8933 ctrl = IXGBE_READ_REG(hw, IXGBE_SECTXCTRL);
8934 ctrl &= ~IXGBE_SECTXCTRL_SECTX_DIS;
8935 IXGBE_WRITE_REG(hw, IXGBE_SECTXCTRL, ctrl);
8937 ctrl = IXGBE_READ_REG(hw, IXGBE_SECRXCTRL);
8938 ctrl &= ~IXGBE_SECRXCTRL_SECRX_DIS;
8939 IXGBE_WRITE_REG(hw, IXGBE_SECRXCTRL, ctrl);
8941 ctrl = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
8942 ctrl &= ~IXGBE_SECTX_MINSECIFG_MASK;
8944 IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, ctrl);
8946 /* Enable SA lookup */
8947 ctrl = IXGBE_READ_REG(hw, IXGBE_LSECTXCTRL);
8948 ctrl &= ~IXGBE_LSECTXCTRL_EN_MASK;
8949 ctrl |= en ? IXGBE_LSECTXCTRL_AUTH_ENCRYPT :
8950 IXGBE_LSECTXCTRL_AUTH;
8951 ctrl |= IXGBE_LSECTXCTRL_AISCI;
8952 ctrl &= ~IXGBE_LSECTXCTRL_PNTHRSH_MASK;
8953 ctrl |= IXGBE_MACSEC_PNTHRSH & IXGBE_LSECTXCTRL_PNTHRSH_MASK;
8954 IXGBE_WRITE_REG(hw, IXGBE_LSECTXCTRL, ctrl);
8956 ctrl = IXGBE_READ_REG(hw, IXGBE_LSECRXCTRL);
8957 ctrl &= ~IXGBE_LSECRXCTRL_EN_MASK;
8958 ctrl |= IXGBE_LSECRXCTRL_STRICT << IXGBE_LSECRXCTRL_EN_SHIFT;
8959 ctrl &= ~IXGBE_LSECRXCTRL_PLSH;
8961 ctrl |= IXGBE_LSECRXCTRL_RP;
8963 ctrl &= ~IXGBE_LSECRXCTRL_RP;
8964 IXGBE_WRITE_REG(hw, IXGBE_LSECRXCTRL, ctrl);
8966 /* Start the data paths */
8967 ixgbe_enable_sec_rx_path(hw);
8970 * As no ixgbe_enable_sec_rx_path equivalent is
8971 * implemented for tx in the base code, and we are
8972 * not allowed to modify the base code in DPDK, so
8973 * just call the hand-written one directly for now.
8975 ixgbe_enable_sec_tx_path_generic(hw);
8979 ixgbe_dev_macsec_register_disable(struct rte_eth_dev *dev)
8981 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8986 * As no ixgbe_disable_sec_rx_path equivalent is
8987 * implemented for tx in the base code, and we are
8988 * not allowed to modify the base code in DPDK, so
8989 * just call the hand-written one directly for now.
8990 * The hardware support has been checked by
8991 * ixgbe_disable_sec_rx_path().
8993 ixgbe_disable_sec_tx_path_generic(hw);
8995 /* Disable the TX and RX crypto engines */
8996 ctrl = IXGBE_READ_REG(hw, IXGBE_SECTXCTRL);
8997 ctrl |= IXGBE_SECTXCTRL_SECTX_DIS;
8998 IXGBE_WRITE_REG(hw, IXGBE_SECTXCTRL, ctrl);
9000 ctrl = IXGBE_READ_REG(hw, IXGBE_SECRXCTRL);
9001 ctrl |= IXGBE_SECRXCTRL_SECRX_DIS;
9002 IXGBE_WRITE_REG(hw, IXGBE_SECRXCTRL, ctrl);
9004 /* Disable SA lookup */
9005 ctrl = IXGBE_READ_REG(hw, IXGBE_LSECTXCTRL);
9006 ctrl &= ~IXGBE_LSECTXCTRL_EN_MASK;
9007 ctrl |= IXGBE_LSECTXCTRL_DISABLE;
9008 IXGBE_WRITE_REG(hw, IXGBE_LSECTXCTRL, ctrl);
9010 ctrl = IXGBE_READ_REG(hw, IXGBE_LSECRXCTRL);
9011 ctrl &= ~IXGBE_LSECRXCTRL_EN_MASK;
9012 ctrl |= IXGBE_LSECRXCTRL_DISABLE << IXGBE_LSECRXCTRL_EN_SHIFT;
9013 IXGBE_WRITE_REG(hw, IXGBE_LSECRXCTRL, ctrl);
9015 /* Start the data paths */
9016 ixgbe_enable_sec_rx_path(hw);
9019 * As no ixgbe_enable_sec_rx_path equivalent is
9020 * implemented for tx in the base code, and we are
9021 * not allowed to modify the base code in DPDK, so
9022 * just call the hand-written one directly for now.
9024 ixgbe_enable_sec_tx_path_generic(hw);
9027 RTE_PMD_REGISTER_PCI(net_ixgbe, rte_ixgbe_pmd);
9028 RTE_PMD_REGISTER_PCI_TABLE(net_ixgbe, pci_id_ixgbe_map);
9029 RTE_PMD_REGISTER_KMOD_DEP(net_ixgbe, "* igb_uio | uio_pci_generic | vfio-pci");
9030 RTE_PMD_REGISTER_PCI(net_ixgbe_vf, rte_ixgbevf_pmd);
9031 RTE_PMD_REGISTER_PCI_TABLE(net_ixgbe_vf, pci_id_ixgbevf_map);
9032 RTE_PMD_REGISTER_KMOD_DEP(net_ixgbe_vf, "* igb_uio | vfio-pci");
9033 RTE_PMD_REGISTER_PARAM_STRING(net_ixgbe_vf,
9034 IXGBEVF_DEVARG_PFLINK_FULLCHK "=<0|1>");
9036 RTE_INIT(ixgbe_init_log)
9038 ixgbe_logtype_init = rte_log_register("pmd.net.ixgbe.init");
9039 if (ixgbe_logtype_init >= 0)
9040 rte_log_set_level(ixgbe_logtype_init, RTE_LOG_NOTICE);
9041 ixgbe_logtype_driver = rte_log_register("pmd.net.ixgbe.driver");
9042 if (ixgbe_logtype_driver >= 0)
9043 rte_log_set_level(ixgbe_logtype_driver, RTE_LOG_NOTICE);
9044 #ifdef RTE_LIBRTE_IXGBE_DEBUG_RX
9045 ixgbe_logtype_rx = rte_log_register("pmd.net.ixgbe.rx");
9046 if (ixgbe_logtype_rx >= 0)
9047 rte_log_set_level(ixgbe_logtype_rx, RTE_LOG_DEBUG);
9050 #ifdef RTE_LIBRTE_IXGBE_DEBUG_TX
9051 ixgbe_logtype_tx = rte_log_register("pmd.net.ixgbe.tx");
9052 if (ixgbe_logtype_tx >= 0)
9053 rte_log_set_level(ixgbe_logtype_tx, RTE_LOG_DEBUG);
9056 #ifdef RTE_LIBRTE_IXGBE_DEBUG_TX_FREE
9057 ixgbe_logtype_tx_free = rte_log_register("pmd.net.ixgbe.tx_free");
9058 if (ixgbe_logtype_tx_free >= 0)
9059 rte_log_set_level(ixgbe_logtype_tx_free, RTE_LOG_DEBUG);