1 /* SPDX-License-Identifier: BSD-3-Clause
2 * Copyright(c) 2010-2015 Intel Corporation
11 #include <rte_interrupts.h>
13 #include <rte_debug.h>
15 #include <rte_vxlan.h>
16 #include <ethdev_driver.h>
17 #include <rte_malloc.h>
19 #include "ixgbe_logs.h"
20 #include "base/ixgbe_api.h"
21 #include "base/ixgbe_common.h"
22 #include "ixgbe_ethdev.h"
24 /* To get PBALLOC (Packet Buffer Allocation) bits from FDIRCTRL value */
25 #define FDIRCTRL_PBALLOC_MASK 0x03
27 /* For calculating memory required for FDIR filters */
28 #define PBALLOC_SIZE_SHIFT 15
30 /* Number of bits used to mask bucket hash for different pballoc sizes */
31 #define PERFECT_BUCKET_64KB_HASH_MASK 0x07FF /* 11 bits */
32 #define PERFECT_BUCKET_128KB_HASH_MASK 0x0FFF /* 12 bits */
33 #define PERFECT_BUCKET_256KB_HASH_MASK 0x1FFF /* 13 bits */
34 #define SIG_BUCKET_64KB_HASH_MASK 0x1FFF /* 13 bits */
35 #define SIG_BUCKET_128KB_HASH_MASK 0x3FFF /* 14 bits */
36 #define SIG_BUCKET_256KB_HASH_MASK 0x7FFF /* 15 bits */
37 #define IXGBE_DEFAULT_FLEXBYTES_OFFSET 12 /* default flexbytes offset in bytes */
38 #define IXGBE_FDIR_MAX_FLEX_LEN 2 /* len in bytes of flexbytes */
39 #define IXGBE_MAX_FLX_SOURCE_OFF 62
40 #define IXGBE_FDIRCTRL_FLEX_MASK (0x1F << IXGBE_FDIRCTRL_FLEX_SHIFT)
41 #define IXGBE_FDIRCMD_CMD_INTERVAL_US 10
43 #define IXGBE_FDIR_FLOW_TYPES ( \
44 (1ULL << RTE_ETH_FLOW_NONFRAG_IPV4_UDP) | \
45 (1ULL << RTE_ETH_FLOW_NONFRAG_IPV4_TCP) | \
46 (1ULL << RTE_ETH_FLOW_NONFRAG_IPV4_SCTP) | \
47 (1ULL << RTE_ETH_FLOW_NONFRAG_IPV4_OTHER) | \
48 (1ULL << RTE_ETH_FLOW_NONFRAG_IPV6_UDP) | \
49 (1ULL << RTE_ETH_FLOW_NONFRAG_IPV6_TCP) | \
50 (1ULL << RTE_ETH_FLOW_NONFRAG_IPV6_SCTP) | \
51 (1ULL << RTE_ETH_FLOW_NONFRAG_IPV6_OTHER))
53 #define IPV6_ADDR_TO_MASK(ipaddr, ipv6m) do { \
54 uint8_t ipv6_addr[16]; \
56 rte_memcpy(ipv6_addr, (ipaddr), sizeof(ipv6_addr));\
58 for (i = 0; i < sizeof(ipv6_addr); i++) { \
59 if (ipv6_addr[i] == UINT8_MAX) \
61 else if (ipv6_addr[i] != 0) { \
62 PMD_DRV_LOG(ERR, " invalid IPv6 address mask."); \
68 #define IPV6_MASK_TO_ADDR(ipv6m, ipaddr) do { \
69 uint8_t ipv6_addr[16]; \
71 for (i = 0; i < sizeof(ipv6_addr); i++) { \
72 if ((ipv6m) & (1 << i)) \
73 ipv6_addr[i] = UINT8_MAX; \
77 rte_memcpy((ipaddr), ipv6_addr, sizeof(ipv6_addr));\
80 #define IXGBE_FDIRIP6M_INNER_MAC_SHIFT 4
82 static int fdir_erase_filter_82599(struct ixgbe_hw *hw, uint32_t fdirhash);
83 static int fdir_set_input_mask(struct rte_eth_dev *dev,
84 const struct rte_eth_fdir_masks *input_mask);
85 static int fdir_set_input_mask_82599(struct rte_eth_dev *dev);
86 static int fdir_set_input_mask_x550(struct rte_eth_dev *dev);
87 static int ixgbe_set_fdir_flex_conf(struct rte_eth_dev *dev,
88 const struct rte_eth_fdir_flex_conf *conf, uint32_t *fdirctrl);
89 static int fdir_enable_82599(struct ixgbe_hw *hw, uint32_t fdirctrl);
90 static uint32_t ixgbe_atr_compute_hash_82599(union ixgbe_atr_input *atr_input,
92 static uint32_t atr_compute_sig_hash_82599(union ixgbe_atr_input *input,
93 enum rte_fdir_pballoc_type pballoc);
94 static uint32_t atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
95 enum rte_fdir_pballoc_type pballoc);
96 static int fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
97 union ixgbe_atr_input *input, uint8_t queue,
98 uint32_t fdircmd, uint32_t fdirhash,
99 enum rte_fdir_mode mode);
100 static int fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
101 union ixgbe_atr_input *input, u8 queue, uint32_t fdircmd,
103 static int ixgbe_fdir_flush(struct rte_eth_dev *dev);
106 * This function is based on ixgbe_fdir_enable_82599() in base/ixgbe_82599.c.
107 * It adds extra configuration of fdirctrl that is common for all filter types.
109 * Initialize Flow Director control registers
110 * @hw: pointer to hardware structure
111 * @fdirctrl: value to write to flow director control register
114 fdir_enable_82599(struct ixgbe_hw *hw, uint32_t fdirctrl)
118 PMD_INIT_FUNC_TRACE();
120 /* Prime the keys for hashing */
121 IXGBE_WRITE_REG(hw, IXGBE_FDIRHKEY, IXGBE_ATR_BUCKET_HASH_KEY);
122 IXGBE_WRITE_REG(hw, IXGBE_FDIRSKEY, IXGBE_ATR_SIGNATURE_HASH_KEY);
125 * Continue setup of fdirctrl register bits:
126 * Set the maximum length per hash bucket to 0xA filters
127 * Send interrupt when 64 filters are left
129 fdirctrl |= (0xA << IXGBE_FDIRCTRL_MAX_LENGTH_SHIFT) |
130 (4 << IXGBE_FDIRCTRL_FULL_THRESH_SHIFT);
133 * Poll init-done after we write the register. Estimated times:
134 * 10G: PBALLOC = 11b, timing is 60us
135 * 1G: PBALLOC = 11b, timing is 600us
136 * 100M: PBALLOC = 11b, timing is 6ms
138 * Multiple these timings by 4 if under full Rx load
140 * So we'll poll for IXGBE_FDIR_INIT_DONE_POLL times, sleeping for
141 * 1 msec per poll time. If we're at line rate and drop to 100M, then
142 * this might not finish in our poll time, but we can live with that
145 IXGBE_WRITE_REG(hw, IXGBE_FDIRCTRL, fdirctrl);
146 IXGBE_WRITE_FLUSH(hw);
147 for (i = 0; i < IXGBE_FDIR_INIT_DONE_POLL; i++) {
148 if (IXGBE_READ_REG(hw, IXGBE_FDIRCTRL) &
149 IXGBE_FDIRCTRL_INIT_DONE)
154 if (i >= IXGBE_FDIR_INIT_DONE_POLL) {
155 PMD_INIT_LOG(ERR, "Flow Director poll time exceeded during enabling!");
162 * Set appropriate bits in fdirctrl for: variable reporting levels, moving
163 * flexbytes matching field, and drop queue (only for perfect matching mode).
166 configure_fdir_flags(const struct rte_fdir_conf *conf, uint32_t *fdirctrl)
170 switch (conf->pballoc) {
171 case RTE_FDIR_PBALLOC_64K:
172 /* 8k - 1 signature filters */
173 *fdirctrl |= IXGBE_FDIRCTRL_PBALLOC_64K;
175 case RTE_FDIR_PBALLOC_128K:
176 /* 16k - 1 signature filters */
177 *fdirctrl |= IXGBE_FDIRCTRL_PBALLOC_128K;
179 case RTE_FDIR_PBALLOC_256K:
180 /* 32k - 1 signature filters */
181 *fdirctrl |= IXGBE_FDIRCTRL_PBALLOC_256K;
185 PMD_INIT_LOG(ERR, "Invalid fdir_conf->pballoc value");
189 /* status flags: write hash & swindex in the rx descriptor */
190 switch (conf->status) {
191 case RTE_FDIR_NO_REPORT_STATUS:
192 /* do nothing, default mode */
194 case RTE_FDIR_REPORT_STATUS:
195 /* report status when the packet matches a fdir rule */
196 *fdirctrl |= IXGBE_FDIRCTRL_REPORT_STATUS;
198 case RTE_FDIR_REPORT_STATUS_ALWAYS:
199 /* always report status */
200 *fdirctrl |= IXGBE_FDIRCTRL_REPORT_STATUS_ALWAYS;
204 PMD_INIT_LOG(ERR, "Invalid fdir_conf->status value");
208 *fdirctrl |= (IXGBE_DEFAULT_FLEXBYTES_OFFSET / sizeof(uint16_t)) <<
209 IXGBE_FDIRCTRL_FLEX_SHIFT;
211 if (conf->mode >= RTE_FDIR_MODE_PERFECT &&
212 conf->mode <= RTE_FDIR_MODE_PERFECT_TUNNEL) {
213 *fdirctrl |= IXGBE_FDIRCTRL_PERFECT_MATCH;
214 *fdirctrl |= (conf->drop_queue << IXGBE_FDIRCTRL_DROP_Q_SHIFT);
215 if (conf->mode == RTE_FDIR_MODE_PERFECT_MAC_VLAN)
216 *fdirctrl |= (IXGBE_FDIRCTRL_FILTERMODE_MACVLAN
217 << IXGBE_FDIRCTRL_FILTERMODE_SHIFT);
218 else if (conf->mode == RTE_FDIR_MODE_PERFECT_TUNNEL)
219 *fdirctrl |= (IXGBE_FDIRCTRL_FILTERMODE_CLOUD
220 << IXGBE_FDIRCTRL_FILTERMODE_SHIFT);
227 * Reverse the bits in FDIR registers that store 2 x 16 bit masks.
229 * @hi_dword: Bits 31:16 mask to be bit swapped.
230 * @lo_dword: Bits 15:0 mask to be bit swapped.
232 * Flow director uses several registers to store 2 x 16 bit masks with the
233 * bits reversed such as FDIRTCPM, FDIRUDPM. The LS bit of the
234 * mask affects the MS bit/byte of the target. This function reverses the
235 * bits in these masks.
237 static inline uint32_t
238 reverse_fdir_bitmasks(uint16_t hi_dword, uint16_t lo_dword)
240 uint32_t mask = hi_dword << 16;
243 mask = ((mask & 0x55555555) << 1) | ((mask & 0xAAAAAAAA) >> 1);
244 mask = ((mask & 0x33333333) << 2) | ((mask & 0xCCCCCCCC) >> 2);
245 mask = ((mask & 0x0F0F0F0F) << 4) | ((mask & 0xF0F0F0F0) >> 4);
246 return ((mask & 0x00FF00FF) << 8) | ((mask & 0xFF00FF00) >> 8);
250 * This references ixgbe_fdir_set_input_mask_82599() in base/ixgbe_82599.c,
251 * but makes use of the rte_fdir_masks structure to see which bits to set.
254 fdir_set_input_mask_82599(struct rte_eth_dev *dev)
256 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
257 struct ixgbe_hw_fdir_info *info =
258 IXGBE_DEV_PRIVATE_TO_FDIR_INFO(dev->data->dev_private);
260 * mask VM pool and DIPv6 since there are currently not supported
261 * mask FLEX byte, it will be set in flex_conf
263 uint32_t fdirm = IXGBE_FDIRM_POOL | IXGBE_FDIRM_DIPv6;
264 uint32_t fdirtcpm; /* TCP source and destination port masks. */
265 uint32_t fdiripv6m; /* IPv6 source and destination masks. */
266 volatile uint32_t *reg;
268 PMD_INIT_FUNC_TRACE();
271 * Program the relevant mask registers. If src/dst_port or src/dst_addr
272 * are zero, then assume a full mask for that field. Also assume that
273 * a VLAN of 0 is unspecified, so mask that out as well. L4type
274 * cannot be masked out in this implementation.
276 if (info->mask.dst_port_mask == 0 && info->mask.src_port_mask == 0)
277 /* use the L4 protocol mask for raw IPv4/IPv6 traffic */
278 fdirm |= IXGBE_FDIRM_L4P;
280 if (info->mask.vlan_tci_mask == rte_cpu_to_be_16(0x0FFF))
281 /* mask VLAN Priority */
282 fdirm |= IXGBE_FDIRM_VLANP;
283 else if (info->mask.vlan_tci_mask == rte_cpu_to_be_16(0xE000))
285 fdirm |= IXGBE_FDIRM_VLANID;
286 else if (info->mask.vlan_tci_mask == 0)
287 /* mask VLAN ID and Priority */
288 fdirm |= IXGBE_FDIRM_VLANID | IXGBE_FDIRM_VLANP;
289 else if (info->mask.vlan_tci_mask != rte_cpu_to_be_16(0xEFFF)) {
290 PMD_INIT_LOG(ERR, "invalid vlan_tci_mask");
295 if (info->mask.flex_bytes_mask == 0)
296 fdirm |= IXGBE_FDIRM_FLEX;
298 IXGBE_WRITE_REG(hw, IXGBE_FDIRM, fdirm);
300 /* store the TCP/UDP port masks, bit reversed from port layout */
301 fdirtcpm = reverse_fdir_bitmasks(
302 rte_be_to_cpu_16(info->mask.dst_port_mask),
303 rte_be_to_cpu_16(info->mask.src_port_mask));
305 /* write all the same so that UDP, TCP and SCTP use the same mask
308 IXGBE_WRITE_REG(hw, IXGBE_FDIRTCPM, ~fdirtcpm);
309 IXGBE_WRITE_REG(hw, IXGBE_FDIRUDPM, ~fdirtcpm);
310 IXGBE_WRITE_REG(hw, IXGBE_FDIRSCTPM, ~fdirtcpm);
312 /* Store source and destination IPv4 masks (big-endian),
313 * can not use IXGBE_WRITE_REG.
315 reg = IXGBE_PCI_REG_ADDR(hw, IXGBE_FDIRSIP4M);
316 *reg = ~(info->mask.src_ipv4_mask);
317 reg = IXGBE_PCI_REG_ADDR(hw, IXGBE_FDIRDIP4M);
318 *reg = ~(info->mask.dst_ipv4_mask);
320 if (dev->data->dev_conf.fdir_conf.mode == RTE_FDIR_MODE_SIGNATURE) {
322 * Store source and destination IPv6 masks (bit reversed)
324 fdiripv6m = (info->mask.dst_ipv6_mask << 16) |
325 info->mask.src_ipv6_mask;
327 IXGBE_WRITE_REG(hw, IXGBE_FDIRIP6M, ~fdiripv6m);
330 return IXGBE_SUCCESS;
334 * This references ixgbe_fdir_set_input_mask_82599() in base/ixgbe_82599.c,
335 * but makes use of the rte_fdir_masks structure to see which bits to set.
338 fdir_set_input_mask_x550(struct rte_eth_dev *dev)
340 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
341 struct ixgbe_hw_fdir_info *info =
342 IXGBE_DEV_PRIVATE_TO_FDIR_INFO(dev->data->dev_private);
343 /* mask VM pool and DIPv6 since there are currently not supported
344 * mask FLEX byte, it will be set in flex_conf
346 uint32_t fdirm = IXGBE_FDIRM_POOL | IXGBE_FDIRM_DIPv6 |
349 enum rte_fdir_mode mode = dev->data->dev_conf.fdir_conf.mode;
352 PMD_INIT_FUNC_TRACE();
354 /* set the default UDP port for VxLAN */
355 if (mode == RTE_FDIR_MODE_PERFECT_TUNNEL)
356 IXGBE_WRITE_REG(hw, IXGBE_VXLANCTRL, RTE_VXLAN_DEFAULT_PORT);
358 /* some bits must be set for mac vlan or tunnel mode */
359 fdirm |= IXGBE_FDIRM_L4P | IXGBE_FDIRM_L3P;
361 if (info->mask.vlan_tci_mask == rte_cpu_to_be_16(0x0FFF))
362 /* mask VLAN Priority */
363 fdirm |= IXGBE_FDIRM_VLANP;
364 else if (info->mask.vlan_tci_mask == rte_cpu_to_be_16(0xE000))
366 fdirm |= IXGBE_FDIRM_VLANID;
367 else if (info->mask.vlan_tci_mask == 0)
368 /* mask VLAN ID and Priority */
369 fdirm |= IXGBE_FDIRM_VLANID | IXGBE_FDIRM_VLANP;
370 else if (info->mask.vlan_tci_mask != rte_cpu_to_be_16(0xEFFF)) {
371 PMD_INIT_LOG(ERR, "invalid vlan_tci_mask");
375 IXGBE_WRITE_REG(hw, IXGBE_FDIRM, fdirm);
377 fdiripv6m = ((u32)0xFFFFU << IXGBE_FDIRIP6M_DIPM_SHIFT);
378 fdiripv6m |= IXGBE_FDIRIP6M_ALWAYS_MASK;
379 if (mode == RTE_FDIR_MODE_PERFECT_MAC_VLAN)
380 fdiripv6m |= IXGBE_FDIRIP6M_TUNNEL_TYPE |
381 IXGBE_FDIRIP6M_TNI_VNI;
383 if (mode == RTE_FDIR_MODE_PERFECT_TUNNEL) {
384 fdiripv6m |= IXGBE_FDIRIP6M_INNER_MAC;
385 mac_mask = info->mask.mac_addr_byte_mask &
386 (IXGBE_FDIRIP6M_INNER_MAC >>
387 IXGBE_FDIRIP6M_INNER_MAC_SHIFT);
388 fdiripv6m &= ~((mac_mask << IXGBE_FDIRIP6M_INNER_MAC_SHIFT) &
389 IXGBE_FDIRIP6M_INNER_MAC);
391 switch (info->mask.tunnel_type_mask) {
393 /* Mask turnnel type */
394 fdiripv6m |= IXGBE_FDIRIP6M_TUNNEL_TYPE;
399 PMD_INIT_LOG(ERR, "invalid tunnel_type_mask");
403 switch (rte_be_to_cpu_32(info->mask.tunnel_id_mask)) {
406 fdiripv6m |= IXGBE_FDIRIP6M_TNI_VNI;
409 fdiripv6m |= IXGBE_FDIRIP6M_TNI_VNI_24;
414 PMD_INIT_LOG(ERR, "invalid tunnel_id_mask");
419 IXGBE_WRITE_REG(hw, IXGBE_FDIRIP6M, fdiripv6m);
420 IXGBE_WRITE_REG(hw, IXGBE_FDIRTCPM, 0xFFFFFFFF);
421 IXGBE_WRITE_REG(hw, IXGBE_FDIRUDPM, 0xFFFFFFFF);
422 IXGBE_WRITE_REG(hw, IXGBE_FDIRSCTPM, 0xFFFFFFFF);
423 IXGBE_WRITE_REG(hw, IXGBE_FDIRDIP4M, 0xFFFFFFFF);
424 IXGBE_WRITE_REG(hw, IXGBE_FDIRSIP4M, 0xFFFFFFFF);
426 return IXGBE_SUCCESS;
430 ixgbe_fdir_store_input_mask_82599(struct rte_eth_dev *dev,
431 const struct rte_eth_fdir_masks *input_mask)
433 struct ixgbe_hw_fdir_info *info =
434 IXGBE_DEV_PRIVATE_TO_FDIR_INFO(dev->data->dev_private);
435 uint16_t dst_ipv6m = 0;
436 uint16_t src_ipv6m = 0;
438 memset(&info->mask, 0, sizeof(struct ixgbe_hw_fdir_mask));
439 info->mask.vlan_tci_mask = input_mask->vlan_tci_mask;
440 info->mask.src_port_mask = input_mask->src_port_mask;
441 info->mask.dst_port_mask = input_mask->dst_port_mask;
442 info->mask.src_ipv4_mask = input_mask->ipv4_mask.src_ip;
443 info->mask.dst_ipv4_mask = input_mask->ipv4_mask.dst_ip;
444 IPV6_ADDR_TO_MASK(input_mask->ipv6_mask.src_ip, src_ipv6m);
445 IPV6_ADDR_TO_MASK(input_mask->ipv6_mask.dst_ip, dst_ipv6m);
446 info->mask.src_ipv6_mask = src_ipv6m;
447 info->mask.dst_ipv6_mask = dst_ipv6m;
449 return IXGBE_SUCCESS;
453 ixgbe_fdir_store_input_mask_x550(struct rte_eth_dev *dev,
454 const struct rte_eth_fdir_masks *input_mask)
456 struct ixgbe_hw_fdir_info *info =
457 IXGBE_DEV_PRIVATE_TO_FDIR_INFO(dev->data->dev_private);
459 memset(&info->mask, 0, sizeof(struct ixgbe_hw_fdir_mask));
460 info->mask.vlan_tci_mask = input_mask->vlan_tci_mask;
461 info->mask.mac_addr_byte_mask = input_mask->mac_addr_byte_mask;
462 info->mask.tunnel_type_mask = input_mask->tunnel_type_mask;
463 info->mask.tunnel_id_mask = input_mask->tunnel_id_mask;
465 return IXGBE_SUCCESS;
469 ixgbe_fdir_store_input_mask(struct rte_eth_dev *dev,
470 const struct rte_eth_fdir_masks *input_mask)
472 enum rte_fdir_mode mode = dev->data->dev_conf.fdir_conf.mode;
474 if (mode >= RTE_FDIR_MODE_SIGNATURE &&
475 mode <= RTE_FDIR_MODE_PERFECT)
476 return ixgbe_fdir_store_input_mask_82599(dev, input_mask);
477 else if (mode >= RTE_FDIR_MODE_PERFECT_MAC_VLAN &&
478 mode <= RTE_FDIR_MODE_PERFECT_TUNNEL)
479 return ixgbe_fdir_store_input_mask_x550(dev, input_mask);
481 PMD_DRV_LOG(ERR, "Not supported fdir mode - %d!", mode);
486 ixgbe_fdir_set_input_mask(struct rte_eth_dev *dev)
488 enum rte_fdir_mode mode = dev->data->dev_conf.fdir_conf.mode;
490 if (mode >= RTE_FDIR_MODE_SIGNATURE &&
491 mode <= RTE_FDIR_MODE_PERFECT)
492 return fdir_set_input_mask_82599(dev);
493 else if (mode >= RTE_FDIR_MODE_PERFECT_MAC_VLAN &&
494 mode <= RTE_FDIR_MODE_PERFECT_TUNNEL)
495 return fdir_set_input_mask_x550(dev);
497 PMD_DRV_LOG(ERR, "Not supported fdir mode - %d!", mode);
502 ixgbe_fdir_set_flexbytes_offset(struct rte_eth_dev *dev,
505 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
506 struct ixgbe_hw_fdir_info *fdir_info =
507 IXGBE_DEV_PRIVATE_TO_FDIR_INFO(dev->data->dev_private);
511 if (fdir_info->flex_bytes_offset == offset)
515 * 82599 adapters flow director init flow cannot be restarted,
516 * Workaround 82599 silicon errata by performing the following steps
517 * before re-writing the FDIRCTRL control register with the same value.
518 * - write 1 to bit 8 of FDIRCMD register &
519 * - write 0 to bit 8 of FDIRCMD register
521 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
522 (IXGBE_READ_REG(hw, IXGBE_FDIRCMD) |
523 IXGBE_FDIRCMD_CLEARHT));
524 IXGBE_WRITE_FLUSH(hw);
525 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
526 (IXGBE_READ_REG(hw, IXGBE_FDIRCMD) &
527 ~IXGBE_FDIRCMD_CLEARHT));
528 IXGBE_WRITE_FLUSH(hw);
530 fdirctrl = IXGBE_READ_REG(hw, IXGBE_FDIRCTRL);
532 fdirctrl &= ~IXGBE_FDIRCTRL_FLEX_MASK;
533 fdirctrl |= ((offset >> 1) /* convert to word offset */
534 << IXGBE_FDIRCTRL_FLEX_SHIFT);
536 IXGBE_WRITE_REG(hw, IXGBE_FDIRCTRL, fdirctrl);
537 IXGBE_WRITE_FLUSH(hw);
538 for (i = 0; i < IXGBE_FDIR_INIT_DONE_POLL; i++) {
539 if (IXGBE_READ_REG(hw, IXGBE_FDIRCTRL) &
540 IXGBE_FDIRCTRL_INIT_DONE)
545 if (i >= IXGBE_FDIR_INIT_DONE_POLL) {
546 PMD_DRV_LOG(ERR, "Flow Director poll time exceeded!");
550 fdir_info->flex_bytes_offset = offset;
556 fdir_set_input_mask(struct rte_eth_dev *dev,
557 const struct rte_eth_fdir_masks *input_mask)
561 ret = ixgbe_fdir_store_input_mask(dev, input_mask);
565 return ixgbe_fdir_set_input_mask(dev);
569 * ixgbe_check_fdir_flex_conf -check if the flex payload and mask configuration
570 * arguments are valid
573 ixgbe_set_fdir_flex_conf(struct rte_eth_dev *dev,
574 const struct rte_eth_fdir_flex_conf *conf, uint32_t *fdirctrl)
576 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
577 struct ixgbe_hw_fdir_info *info =
578 IXGBE_DEV_PRIVATE_TO_FDIR_INFO(dev->data->dev_private);
579 const struct rte_eth_flex_payload_cfg *flex_cfg;
580 const struct rte_eth_fdir_flex_mask *flex_mask;
582 uint16_t flexbytes = 0;
585 fdirm = IXGBE_READ_REG(hw, IXGBE_FDIRM);
588 PMD_DRV_LOG(ERR, "NULL pointer.");
592 for (i = 0; i < conf->nb_payloads; i++) {
593 flex_cfg = &conf->flex_set[i];
594 if (flex_cfg->type != RTE_ETH_RAW_PAYLOAD) {
595 PMD_DRV_LOG(ERR, "unsupported payload type.");
598 if (((flex_cfg->src_offset[0] & 0x1) == 0) &&
599 (flex_cfg->src_offset[1] == flex_cfg->src_offset[0] + 1) &&
600 (flex_cfg->src_offset[0] <= IXGBE_MAX_FLX_SOURCE_OFF)) {
601 *fdirctrl &= ~IXGBE_FDIRCTRL_FLEX_MASK;
603 (flex_cfg->src_offset[0] / sizeof(uint16_t)) <<
604 IXGBE_FDIRCTRL_FLEX_SHIFT;
606 PMD_DRV_LOG(ERR, "invalid flexbytes arguments.");
611 for (i = 0; i < conf->nb_flexmasks; i++) {
612 flex_mask = &conf->flex_mask[i];
613 if (flex_mask->flow_type != RTE_ETH_FLOW_UNKNOWN) {
614 PMD_DRV_LOG(ERR, "flexmask should be set globally.");
617 flexbytes = (uint16_t)(((flex_mask->mask[0] << 8) & 0xFF00) |
618 ((flex_mask->mask[1]) & 0xFF));
619 if (flexbytes == UINT16_MAX)
620 fdirm &= ~IXGBE_FDIRM_FLEX;
621 else if (flexbytes != 0) {
622 /* IXGBE_FDIRM_FLEX is set by default when set mask */
623 PMD_DRV_LOG(ERR, " invalid flexbytes mask arguments.");
627 IXGBE_WRITE_REG(hw, IXGBE_FDIRM, fdirm);
628 info->mask.flex_bytes_mask = flexbytes ? UINT16_MAX : 0;
629 info->flex_bytes_offset = (uint8_t)((*fdirctrl &
630 IXGBE_FDIRCTRL_FLEX_MASK) >>
631 IXGBE_FDIRCTRL_FLEX_SHIFT);
636 ixgbe_fdir_configure(struct rte_eth_dev *dev)
638 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
640 uint32_t fdirctrl, pbsize;
642 enum rte_fdir_mode mode = dev->data->dev_conf.fdir_conf.mode;
644 PMD_INIT_FUNC_TRACE();
646 if (hw->mac.type != ixgbe_mac_82599EB &&
647 hw->mac.type != ixgbe_mac_X540 &&
648 hw->mac.type != ixgbe_mac_X550 &&
649 hw->mac.type != ixgbe_mac_X550EM_x &&
650 hw->mac.type != ixgbe_mac_X550EM_a)
653 /* x550 supports mac-vlan and tunnel mode but other NICs not */
654 if (hw->mac.type != ixgbe_mac_X550 &&
655 hw->mac.type != ixgbe_mac_X550EM_x &&
656 hw->mac.type != ixgbe_mac_X550EM_a &&
657 mode != RTE_FDIR_MODE_SIGNATURE &&
658 mode != RTE_FDIR_MODE_PERFECT)
661 err = configure_fdir_flags(&dev->data->dev_conf.fdir_conf, &fdirctrl);
666 * Before enabling Flow Director, the Rx Packet Buffer size
667 * must be reduced. The new value is the current size minus
668 * flow director memory usage size.
670 pbsize = (1 << (PBALLOC_SIZE_SHIFT + (fdirctrl & FDIRCTRL_PBALLOC_MASK)));
671 IXGBE_WRITE_REG(hw, IXGBE_RXPBSIZE(0),
672 (IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(0)) - pbsize));
675 * The defaults in the HW for RX PB 1-7 are not zero and so should be
676 * initialized to zero for non DCB mode otherwise actual total RX PB
677 * would be bigger than programmed and filter space would run into
680 for (i = 1; i < 8; i++)
681 IXGBE_WRITE_REG(hw, IXGBE_RXPBSIZE(i), 0);
683 err = fdir_set_input_mask(dev, &dev->data->dev_conf.fdir_conf.mask);
685 PMD_INIT_LOG(ERR, " Error on setting FD mask");
688 err = ixgbe_set_fdir_flex_conf(dev,
689 &dev->data->dev_conf.fdir_conf.flex_conf, &fdirctrl);
691 PMD_INIT_LOG(ERR, " Error on setting FD flexible arguments.");
695 err = fdir_enable_82599(hw, fdirctrl);
697 PMD_INIT_LOG(ERR, " Error on enabling FD.");
704 * The below function is taken from the FreeBSD IXGBE drivers release
705 * 2.3.8. The only change is not to mask hash_result with IXGBE_ATR_HASH_MASK
706 * before returning, as the signature hash can use 16bits.
708 * The newer driver has optimised functions for calculating bucket and
709 * signature hashes. However they don't support IPv6 type packets for signature
710 * filters so are not used here.
712 * Note that the bkt_hash field in the ixgbe_atr_input structure is also never
715 * Compute the hashes for SW ATR
716 * @stream: input bitstream to compute the hash on
717 * @key: 32-bit hash key
720 ixgbe_atr_compute_hash_82599(union ixgbe_atr_input *atr_input,
724 * The algorithm is as follows:
725 * Hash[15:0] = Sum { S[n] x K[n+16] }, n = 0...350
726 * where Sum {A[n]}, n = 0...n is bitwise XOR of A[0], A[1]...A[n]
727 * and A[n] x B[n] is bitwise AND between same length strings
729 * K[n] is 16 bits, defined as:
730 * for n modulo 32 >= 15, K[n] = K[n % 32 : (n % 32) - 15]
731 * for n modulo 32 < 15, K[n] =
732 * K[(n % 32:0) | (31:31 - (14 - (n % 32)))]
734 * S[n] is 16 bits, defined as:
735 * for n >= 15, S[n] = S[n:n - 15]
736 * for n < 15, S[n] = S[(n:0) | (350:350 - (14 - n))]
738 * To simplify for programming, the algorithm is implemented
739 * in software this way:
741 * key[31:0], hi_hash_dword[31:0], lo_hash_dword[31:0], hash[15:0]
743 * for (i = 0; i < 352; i+=32)
744 * hi_hash_dword[31:0] ^= Stream[(i+31):i];
746 * lo_hash_dword[15:0] ^= Stream[15:0];
747 * lo_hash_dword[15:0] ^= hi_hash_dword[31:16];
748 * lo_hash_dword[31:16] ^= hi_hash_dword[15:0];
750 * hi_hash_dword[31:0] ^= Stream[351:320];
753 * hash[15:0] ^= Stream[15:0];
755 * for (i = 0; i < 16; i++) {
757 * hash[15:0] ^= lo_hash_dword[(i+15):i];
759 * hash[15:0] ^= hi_hash_dword[(i+15):i];
763 __be32 common_hash_dword = 0;
764 u32 hi_hash_dword, lo_hash_dword, flow_vm_vlan;
768 /* record the flow_vm_vlan bits as they are a key part to the hash */
769 flow_vm_vlan = IXGBE_NTOHL(atr_input->dword_stream[0]);
771 /* generate common hash dword */
772 for (i = 1; i <= 13; i++)
773 common_hash_dword ^= atr_input->dword_stream[i];
775 hi_hash_dword = IXGBE_NTOHL(common_hash_dword);
777 /* low dword is word swapped version of common */
778 lo_hash_dword = (hi_hash_dword >> 16) | (hi_hash_dword << 16);
780 /* apply flow ID/VM pool/VLAN ID bits to hash words */
781 hi_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan >> 16);
783 /* Process bits 0 and 16 */
785 hash_result ^= lo_hash_dword;
786 if (key & 0x00010000)
787 hash_result ^= hi_hash_dword;
790 * apply flow ID/VM pool/VLAN ID bits to lo hash dword, we had to
791 * delay this because bit 0 of the stream should not be processed
792 * so we do not add the vlan until after bit 0 was processed
794 lo_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan << 16);
797 /* process the remaining 30 bits in the key 2 bits at a time */
798 for (i = 15; i; i--) {
799 if (key & (0x0001 << i))
800 hash_result ^= lo_hash_dword >> i;
801 if (key & (0x00010000 << i))
802 hash_result ^= hi_hash_dword >> i;
809 atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
810 enum rte_fdir_pballoc_type pballoc)
812 if (pballoc == RTE_FDIR_PBALLOC_256K)
813 return ixgbe_atr_compute_hash_82599(input,
814 IXGBE_ATR_BUCKET_HASH_KEY) &
815 PERFECT_BUCKET_256KB_HASH_MASK;
816 else if (pballoc == RTE_FDIR_PBALLOC_128K)
817 return ixgbe_atr_compute_hash_82599(input,
818 IXGBE_ATR_BUCKET_HASH_KEY) &
819 PERFECT_BUCKET_128KB_HASH_MASK;
821 return ixgbe_atr_compute_hash_82599(input,
822 IXGBE_ATR_BUCKET_HASH_KEY) &
823 PERFECT_BUCKET_64KB_HASH_MASK;
827 * ixgbe_fdir_check_cmd_complete - poll to check whether FDIRCMD is complete
828 * @hw: pointer to hardware structure
831 ixgbe_fdir_check_cmd_complete(struct ixgbe_hw *hw, uint32_t *fdircmd)
835 for (i = 0; i < IXGBE_FDIRCMD_CMD_POLL; i++) {
836 *fdircmd = IXGBE_READ_REG(hw, IXGBE_FDIRCMD);
837 if (!(*fdircmd & IXGBE_FDIRCMD_CMD_MASK))
839 rte_delay_us(IXGBE_FDIRCMD_CMD_INTERVAL_US);
846 * Calculate the hash value needed for signature-match filters. In the FreeBSD
847 * driver, this is done by the optimised function
848 * ixgbe_atr_compute_sig_hash_82599(). However that can't be used here as it
849 * doesn't support calculating a hash for an IPv6 filter.
852 atr_compute_sig_hash_82599(union ixgbe_atr_input *input,
853 enum rte_fdir_pballoc_type pballoc)
855 uint32_t bucket_hash, sig_hash;
857 if (pballoc == RTE_FDIR_PBALLOC_256K)
858 bucket_hash = ixgbe_atr_compute_hash_82599(input,
859 IXGBE_ATR_BUCKET_HASH_KEY) &
860 SIG_BUCKET_256KB_HASH_MASK;
861 else if (pballoc == RTE_FDIR_PBALLOC_128K)
862 bucket_hash = ixgbe_atr_compute_hash_82599(input,
863 IXGBE_ATR_BUCKET_HASH_KEY) &
864 SIG_BUCKET_128KB_HASH_MASK;
866 bucket_hash = ixgbe_atr_compute_hash_82599(input,
867 IXGBE_ATR_BUCKET_HASH_KEY) &
868 SIG_BUCKET_64KB_HASH_MASK;
870 sig_hash = ixgbe_atr_compute_hash_82599(input,
871 IXGBE_ATR_SIGNATURE_HASH_KEY);
873 return (sig_hash << IXGBE_FDIRHASH_SIG_SW_INDEX_SHIFT) | bucket_hash;
877 * This is based on ixgbe_fdir_write_perfect_filter_82599() in
878 * base/ixgbe_82599.c, with the ability to set extra flags in FDIRCMD register
879 * added, and IPv6 support also added. The hash value is also pre-calculated
880 * as the pballoc value is needed to do it.
883 fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
884 union ixgbe_atr_input *input, uint8_t queue,
885 uint32_t fdircmd, uint32_t fdirhash,
886 enum rte_fdir_mode mode)
888 uint32_t fdirport, fdirvlan;
889 u32 addr_low, addr_high;
892 volatile uint32_t *reg;
894 if (mode == RTE_FDIR_MODE_PERFECT) {
895 /* record the IPv4 address (big-endian)
896 * can not use IXGBE_WRITE_REG.
898 reg = IXGBE_PCI_REG_ADDR(hw, IXGBE_FDIRIPSA);
899 *reg = input->formatted.src_ip[0];
900 reg = IXGBE_PCI_REG_ADDR(hw, IXGBE_FDIRIPDA);
901 *reg = input->formatted.dst_ip[0];
903 /* record source and destination port (little-endian)*/
904 fdirport = IXGBE_NTOHS(input->formatted.dst_port);
905 fdirport <<= IXGBE_FDIRPORT_DESTINATION_SHIFT;
906 fdirport |= IXGBE_NTOHS(input->formatted.src_port);
907 IXGBE_WRITE_REG(hw, IXGBE_FDIRPORT, fdirport);
908 } else if (mode >= RTE_FDIR_MODE_PERFECT_MAC_VLAN &&
909 mode <= RTE_FDIR_MODE_PERFECT_TUNNEL) {
910 /* for mac vlan and tunnel modes */
911 addr_low = ((u32)input->formatted.inner_mac[0] |
912 ((u32)input->formatted.inner_mac[1] << 8) |
913 ((u32)input->formatted.inner_mac[2] << 16) |
914 ((u32)input->formatted.inner_mac[3] << 24));
915 addr_high = ((u32)input->formatted.inner_mac[4] |
916 ((u32)input->formatted.inner_mac[5] << 8));
918 if (mode == RTE_FDIR_MODE_PERFECT_MAC_VLAN) {
919 IXGBE_WRITE_REG(hw, IXGBE_FDIRSIPv6(0), addr_low);
920 IXGBE_WRITE_REG(hw, IXGBE_FDIRSIPv6(1), addr_high);
921 IXGBE_WRITE_REG(hw, IXGBE_FDIRSIPv6(2), 0);
924 if (input->formatted.tunnel_type)
925 tunnel_type = 0x80000000;
926 tunnel_type |= addr_high;
927 IXGBE_WRITE_REG(hw, IXGBE_FDIRSIPv6(0), addr_low);
928 IXGBE_WRITE_REG(hw, IXGBE_FDIRSIPv6(1), tunnel_type);
929 IXGBE_WRITE_REG(hw, IXGBE_FDIRSIPv6(2),
930 input->formatted.tni_vni);
932 IXGBE_WRITE_REG(hw, IXGBE_FDIRIPSA, 0);
933 IXGBE_WRITE_REG(hw, IXGBE_FDIRIPDA, 0);
934 IXGBE_WRITE_REG(hw, IXGBE_FDIRPORT, 0);
937 /* record vlan (little-endian) and flex_bytes(big-endian) */
938 fdirvlan = input->formatted.flex_bytes;
939 fdirvlan <<= IXGBE_FDIRVLAN_FLEX_SHIFT;
940 fdirvlan |= IXGBE_NTOHS(input->formatted.vlan_id);
941 IXGBE_WRITE_REG(hw, IXGBE_FDIRVLAN, fdirvlan);
943 /* configure FDIRHASH register */
944 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
947 * flush all previous writes to make certain registers are
948 * programmed prior to issuing the command
950 IXGBE_WRITE_FLUSH(hw);
952 /* configure FDIRCMD register */
953 fdircmd |= IXGBE_FDIRCMD_CMD_ADD_FLOW |
954 IXGBE_FDIRCMD_LAST | IXGBE_FDIRCMD_QUEUE_EN;
955 fdircmd |= input->formatted.flow_type << IXGBE_FDIRCMD_FLOW_TYPE_SHIFT;
956 fdircmd |= (uint32_t)queue << IXGBE_FDIRCMD_RX_QUEUE_SHIFT;
957 fdircmd |= (uint32_t)input->formatted.vm_pool << IXGBE_FDIRCMD_VT_POOL_SHIFT;
959 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD, fdircmd);
961 PMD_DRV_LOG(DEBUG, "Rx Queue=%x hash=%x", queue, fdirhash);
963 err = ixgbe_fdir_check_cmd_complete(hw, &fdircmd);
965 PMD_DRV_LOG(ERR, "Timeout writing flow director filter.");
971 * This function is based on ixgbe_atr_add_signature_filter_82599() in
972 * base/ixgbe_82599.c, but uses a pre-calculated hash value. It also supports
973 * setting extra fields in the FDIRCMD register, and removes the code that was
974 * verifying the flow_type field. According to the documentation, a flow type of
975 * 00 (i.e. not TCP, UDP, or SCTP) is not supported, however it appears to
978 * Adds a signature hash filter
979 * @hw: pointer to hardware structure
980 * @input: unique input dword
981 * @queue: queue index to direct traffic to
982 * @fdircmd: any extra flags to set in fdircmd register
983 * @fdirhash: pre-calculated hash value for the filter
986 fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
987 union ixgbe_atr_input *input, u8 queue, uint32_t fdircmd,
992 PMD_INIT_FUNC_TRACE();
994 /* configure FDIRCMD register */
995 fdircmd |= IXGBE_FDIRCMD_CMD_ADD_FLOW |
996 IXGBE_FDIRCMD_LAST | IXGBE_FDIRCMD_QUEUE_EN;
997 fdircmd |= input->formatted.flow_type << IXGBE_FDIRCMD_FLOW_TYPE_SHIFT;
998 fdircmd |= (uint32_t)queue << IXGBE_FDIRCMD_RX_QUEUE_SHIFT;
1000 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1001 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD, fdircmd);
1003 PMD_DRV_LOG(DEBUG, "Rx Queue=%x hash=%x", queue, fdirhash);
1005 err = ixgbe_fdir_check_cmd_complete(hw, &fdircmd);
1007 PMD_DRV_LOG(ERR, "Timeout writing flow director filter.");
1013 * This is based on ixgbe_fdir_erase_perfect_filter_82599() in
1014 * base/ixgbe_82599.c. It is modified to take in the hash as a parameter so
1015 * that it can be used for removing signature and perfect filters.
1018 fdir_erase_filter_82599(struct ixgbe_hw *hw, uint32_t fdirhash)
1020 uint32_t fdircmd = 0;
1023 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1025 /* flush hash to HW */
1026 IXGBE_WRITE_FLUSH(hw);
1028 /* Query if filter is present */
1029 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD, IXGBE_FDIRCMD_CMD_QUERY_REM_FILT);
1031 err = ixgbe_fdir_check_cmd_complete(hw, &fdircmd);
1033 PMD_INIT_LOG(ERR, "Timeout querying for flow director filter.");
1037 /* if filter exists in hardware then remove it */
1038 if (fdircmd & IXGBE_FDIRCMD_FILTER_VALID) {
1039 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1040 IXGBE_WRITE_FLUSH(hw);
1041 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1042 IXGBE_FDIRCMD_CMD_REMOVE_FLOW);
1044 err = ixgbe_fdir_check_cmd_complete(hw, &fdircmd);
1046 PMD_INIT_LOG(ERR, "Timeout erasing flow director filter.");
1051 static inline struct ixgbe_fdir_filter *
1052 ixgbe_fdir_filter_lookup(struct ixgbe_hw_fdir_info *fdir_info,
1053 union ixgbe_atr_input *key)
1057 ret = rte_hash_lookup(fdir_info->hash_handle, (const void *)key);
1061 return fdir_info->hash_map[ret];
1065 ixgbe_insert_fdir_filter(struct ixgbe_hw_fdir_info *fdir_info,
1066 struct ixgbe_fdir_filter *fdir_filter)
1070 ret = rte_hash_add_key(fdir_info->hash_handle,
1071 &fdir_filter->ixgbe_fdir);
1075 "Failed to insert fdir filter to hash table %d!",
1080 fdir_info->hash_map[ret] = fdir_filter;
1082 TAILQ_INSERT_TAIL(&fdir_info->fdir_list, fdir_filter, entries);
1088 ixgbe_remove_fdir_filter(struct ixgbe_hw_fdir_info *fdir_info,
1089 union ixgbe_atr_input *key)
1092 struct ixgbe_fdir_filter *fdir_filter;
1094 ret = rte_hash_del_key(fdir_info->hash_handle, key);
1097 PMD_DRV_LOG(ERR, "No such fdir filter to delete %d!", ret);
1101 fdir_filter = fdir_info->hash_map[ret];
1102 fdir_info->hash_map[ret] = NULL;
1104 TAILQ_REMOVE(&fdir_info->fdir_list, fdir_filter, entries);
1105 rte_free(fdir_filter);
1111 ixgbe_fdir_filter_program(struct rte_eth_dev *dev,
1112 struct ixgbe_fdir_rule *rule,
1116 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1117 uint32_t fdircmd_flags;
1120 bool is_perfect = FALSE;
1122 struct ixgbe_hw_fdir_info *info =
1123 IXGBE_DEV_PRIVATE_TO_FDIR_INFO(dev->data->dev_private);
1124 enum rte_fdir_mode fdir_mode = dev->data->dev_conf.fdir_conf.mode;
1125 struct ixgbe_fdir_filter *node;
1126 bool add_node = FALSE;
1128 if (fdir_mode == RTE_FDIR_MODE_NONE ||
1129 fdir_mode != rule->mode)
1133 * Sanity check for x550.
1134 * When adding a new filter with flow type set to IPv4,
1135 * the flow director mask should be configed before,
1136 * and the L4 protocol and ports are masked.
1139 (hw->mac.type == ixgbe_mac_X550 ||
1140 hw->mac.type == ixgbe_mac_X550EM_x ||
1141 hw->mac.type == ixgbe_mac_X550EM_a) &&
1142 (rule->ixgbe_fdir.formatted.flow_type ==
1143 IXGBE_ATR_FLOW_TYPE_IPV4 ||
1144 rule->ixgbe_fdir.formatted.flow_type ==
1145 IXGBE_ATR_FLOW_TYPE_IPV6) &&
1146 (info->mask.src_port_mask != 0 ||
1147 info->mask.dst_port_mask != 0) &&
1148 (rule->mode != RTE_FDIR_MODE_PERFECT_MAC_VLAN &&
1149 rule->mode != RTE_FDIR_MODE_PERFECT_TUNNEL)) {
1150 PMD_DRV_LOG(ERR, "By this device,"
1151 " IPv4 is not supported without"
1152 " L4 protocol and ports masked!");
1156 if (fdir_mode >= RTE_FDIR_MODE_PERFECT &&
1157 fdir_mode <= RTE_FDIR_MODE_PERFECT_TUNNEL)
1161 if (rule->ixgbe_fdir.formatted.flow_type &
1162 IXGBE_ATR_L4TYPE_IPV6_MASK) {
1163 PMD_DRV_LOG(ERR, "IPv6 is not supported in"
1167 fdirhash = atr_compute_perfect_hash_82599(&rule->ixgbe_fdir,
1168 dev->data->dev_conf.fdir_conf.pballoc);
1169 fdirhash |= rule->soft_id <<
1170 IXGBE_FDIRHASH_SIG_SW_INDEX_SHIFT;
1172 fdirhash = atr_compute_sig_hash_82599(&rule->ixgbe_fdir,
1173 dev->data->dev_conf.fdir_conf.pballoc);
1176 err = ixgbe_remove_fdir_filter(info, &rule->ixgbe_fdir);
1180 err = fdir_erase_filter_82599(hw, fdirhash);
1182 PMD_DRV_LOG(ERR, "Fail to delete FDIR filter!");
1184 PMD_DRV_LOG(DEBUG, "Success to delete FDIR filter!");
1187 /* add or update an fdir filter*/
1188 fdircmd_flags = (update) ? IXGBE_FDIRCMD_FILTER_UPDATE : 0;
1189 if (rule->fdirflags & IXGBE_FDIRCMD_DROP) {
1191 queue = dev->data->dev_conf.fdir_conf.drop_queue;
1192 fdircmd_flags |= IXGBE_FDIRCMD_DROP;
1194 PMD_DRV_LOG(ERR, "Drop option is not supported in"
1195 " signature mode.");
1198 } else if (rule->queue < IXGBE_MAX_RX_QUEUE_NUM)
1199 queue = (uint8_t)rule->queue;
1203 node = ixgbe_fdir_filter_lookup(info, &rule->ixgbe_fdir);
1206 node->fdirflags = fdircmd_flags;
1207 node->fdirhash = fdirhash;
1208 node->queue = queue;
1210 PMD_DRV_LOG(ERR, "Conflict with existing fdir filter!");
1215 node = rte_zmalloc("ixgbe_fdir",
1216 sizeof(struct ixgbe_fdir_filter),
1220 rte_memcpy(&node->ixgbe_fdir,
1222 sizeof(union ixgbe_atr_input));
1223 node->fdirflags = fdircmd_flags;
1224 node->fdirhash = fdirhash;
1225 node->queue = queue;
1227 err = ixgbe_insert_fdir_filter(info, node);
1235 err = fdir_write_perfect_filter_82599(hw, &rule->ixgbe_fdir,
1236 queue, fdircmd_flags,
1237 fdirhash, fdir_mode);
1239 err = fdir_add_signature_filter_82599(hw, &rule->ixgbe_fdir,
1240 queue, fdircmd_flags,
1244 PMD_DRV_LOG(ERR, "Fail to add FDIR filter!");
1247 (void)ixgbe_remove_fdir_filter(info, &rule->ixgbe_fdir);
1249 PMD_DRV_LOG(DEBUG, "Success to add FDIR filter");
1256 ixgbe_fdir_flush(struct rte_eth_dev *dev)
1258 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1259 struct ixgbe_hw_fdir_info *info =
1260 IXGBE_DEV_PRIVATE_TO_FDIR_INFO(dev->data->dev_private);
1263 ret = ixgbe_reinit_fdir_tables_82599(hw);
1265 PMD_INIT_LOG(ERR, "Failed to re-initialize FD table.");
1277 #define FDIRENTRIES_NUM_SHIFT 10
1279 ixgbe_fdir_info_get(struct rte_eth_dev *dev, struct rte_eth_fdir_info *fdir_info)
1281 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1282 struct ixgbe_hw_fdir_info *info =
1283 IXGBE_DEV_PRIVATE_TO_FDIR_INFO(dev->data->dev_private);
1284 uint32_t fdirctrl, max_num, i;
1287 fdirctrl = IXGBE_READ_REG(hw, IXGBE_FDIRCTRL);
1288 offset = ((fdirctrl & IXGBE_FDIRCTRL_FLEX_MASK) >>
1289 IXGBE_FDIRCTRL_FLEX_SHIFT) * sizeof(uint16_t);
1291 fdir_info->mode = dev->data->dev_conf.fdir_conf.mode;
1292 max_num = (1 << (FDIRENTRIES_NUM_SHIFT +
1293 (fdirctrl & FDIRCTRL_PBALLOC_MASK)));
1294 if (fdir_info->mode >= RTE_FDIR_MODE_PERFECT &&
1295 fdir_info->mode <= RTE_FDIR_MODE_PERFECT_TUNNEL)
1296 fdir_info->guarant_spc = max_num;
1297 else if (fdir_info->mode == RTE_FDIR_MODE_SIGNATURE)
1298 fdir_info->guarant_spc = max_num * 4;
1300 fdir_info->mask.vlan_tci_mask = info->mask.vlan_tci_mask;
1301 fdir_info->mask.ipv4_mask.src_ip = info->mask.src_ipv4_mask;
1302 fdir_info->mask.ipv4_mask.dst_ip = info->mask.dst_ipv4_mask;
1303 IPV6_MASK_TO_ADDR(info->mask.src_ipv6_mask,
1304 fdir_info->mask.ipv6_mask.src_ip);
1305 IPV6_MASK_TO_ADDR(info->mask.dst_ipv6_mask,
1306 fdir_info->mask.ipv6_mask.dst_ip);
1307 fdir_info->mask.src_port_mask = info->mask.src_port_mask;
1308 fdir_info->mask.dst_port_mask = info->mask.dst_port_mask;
1309 fdir_info->mask.mac_addr_byte_mask = info->mask.mac_addr_byte_mask;
1310 fdir_info->mask.tunnel_id_mask = info->mask.tunnel_id_mask;
1311 fdir_info->mask.tunnel_type_mask = info->mask.tunnel_type_mask;
1312 fdir_info->max_flexpayload = IXGBE_FDIR_MAX_FLEX_LEN;
1314 if (fdir_info->mode == RTE_FDIR_MODE_PERFECT_MAC_VLAN ||
1315 fdir_info->mode == RTE_FDIR_MODE_PERFECT_TUNNEL)
1316 fdir_info->flow_types_mask[0] = 0ULL;
1318 fdir_info->flow_types_mask[0] = IXGBE_FDIR_FLOW_TYPES;
1319 for (i = 1; i < RTE_FLOW_MASK_ARRAY_SIZE; i++)
1320 fdir_info->flow_types_mask[i] = 0ULL;
1322 fdir_info->flex_payload_unit = sizeof(uint16_t);
1323 fdir_info->max_flex_payload_segment_num = 1;
1324 fdir_info->flex_payload_limit = IXGBE_MAX_FLX_SOURCE_OFF;
1325 fdir_info->flex_conf.nb_payloads = 1;
1326 fdir_info->flex_conf.flex_set[0].type = RTE_ETH_RAW_PAYLOAD;
1327 fdir_info->flex_conf.flex_set[0].src_offset[0] = offset;
1328 fdir_info->flex_conf.flex_set[0].src_offset[1] = offset + 1;
1329 fdir_info->flex_conf.nb_flexmasks = 1;
1330 fdir_info->flex_conf.flex_mask[0].flow_type = RTE_ETH_FLOW_UNKNOWN;
1331 fdir_info->flex_conf.flex_mask[0].mask[0] =
1332 (uint8_t)(info->mask.flex_bytes_mask & 0x00FF);
1333 fdir_info->flex_conf.flex_mask[0].mask[1] =
1334 (uint8_t)((info->mask.flex_bytes_mask & 0xFF00) >> 8);
1338 ixgbe_fdir_stats_get(struct rte_eth_dev *dev, struct rte_eth_fdir_stats *fdir_stats)
1340 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1341 struct ixgbe_hw_fdir_info *info =
1342 IXGBE_DEV_PRIVATE_TO_FDIR_INFO(dev->data->dev_private);
1343 uint32_t reg, max_num;
1344 enum rte_fdir_mode fdir_mode = dev->data->dev_conf.fdir_conf.mode;
1346 /* Get the information from registers */
1347 reg = IXGBE_READ_REG(hw, IXGBE_FDIRFREE);
1348 info->collision = (uint16_t)((reg & IXGBE_FDIRFREE_COLL_MASK) >>
1349 IXGBE_FDIRFREE_COLL_SHIFT);
1350 info->free = (uint16_t)((reg & IXGBE_FDIRFREE_FREE_MASK) >>
1351 IXGBE_FDIRFREE_FREE_SHIFT);
1353 reg = IXGBE_READ_REG(hw, IXGBE_FDIRLEN);
1354 info->maxhash = (uint16_t)((reg & IXGBE_FDIRLEN_MAXHASH_MASK) >>
1355 IXGBE_FDIRLEN_MAXHASH_SHIFT);
1356 info->maxlen = (uint8_t)((reg & IXGBE_FDIRLEN_MAXLEN_MASK) >>
1357 IXGBE_FDIRLEN_MAXLEN_SHIFT);
1359 reg = IXGBE_READ_REG(hw, IXGBE_FDIRUSTAT);
1360 info->remove += (reg & IXGBE_FDIRUSTAT_REMOVE_MASK) >>
1361 IXGBE_FDIRUSTAT_REMOVE_SHIFT;
1362 info->add += (reg & IXGBE_FDIRUSTAT_ADD_MASK) >>
1363 IXGBE_FDIRUSTAT_ADD_SHIFT;
1365 reg = IXGBE_READ_REG(hw, IXGBE_FDIRFSTAT) & 0xFFFF;
1366 info->f_remove += (reg & IXGBE_FDIRFSTAT_FREMOVE_MASK) >>
1367 IXGBE_FDIRFSTAT_FREMOVE_SHIFT;
1368 info->f_add += (reg & IXGBE_FDIRFSTAT_FADD_MASK) >>
1369 IXGBE_FDIRFSTAT_FADD_SHIFT;
1371 /* Copy the new information in the fdir parameter */
1372 fdir_stats->collision = info->collision;
1373 fdir_stats->free = info->free;
1374 fdir_stats->maxhash = info->maxhash;
1375 fdir_stats->maxlen = info->maxlen;
1376 fdir_stats->remove = info->remove;
1377 fdir_stats->add = info->add;
1378 fdir_stats->f_remove = info->f_remove;
1379 fdir_stats->f_add = info->f_add;
1381 reg = IXGBE_READ_REG(hw, IXGBE_FDIRCTRL);
1382 max_num = (1 << (FDIRENTRIES_NUM_SHIFT +
1383 (reg & FDIRCTRL_PBALLOC_MASK)));
1384 if (fdir_mode >= RTE_FDIR_MODE_PERFECT &&
1385 fdir_mode <= RTE_FDIR_MODE_PERFECT_TUNNEL)
1386 fdir_stats->guarant_cnt = max_num - fdir_stats->free;
1387 else if (fdir_mode == RTE_FDIR_MODE_SIGNATURE)
1388 fdir_stats->guarant_cnt = max_num * 4 - fdir_stats->free;
1392 /* restore flow director filter */
1394 ixgbe_fdir_filter_restore(struct rte_eth_dev *dev)
1396 struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1397 struct ixgbe_hw_fdir_info *fdir_info =
1398 IXGBE_DEV_PRIVATE_TO_FDIR_INFO(dev->data->dev_private);
1399 struct ixgbe_fdir_filter *node;
1400 bool is_perfect = FALSE;
1401 enum rte_fdir_mode fdir_mode = dev->data->dev_conf.fdir_conf.mode;
1403 if (fdir_mode >= RTE_FDIR_MODE_PERFECT &&
1404 fdir_mode <= RTE_FDIR_MODE_PERFECT_TUNNEL)
1408 TAILQ_FOREACH(node, &fdir_info->fdir_list, entries) {
1409 (void)fdir_write_perfect_filter_82599(hw,
1417 TAILQ_FOREACH(node, &fdir_info->fdir_list, entries) {
1418 (void)fdir_add_signature_filter_82599(hw,
1427 /* remove all the flow director filters */
1429 ixgbe_clear_all_fdir_filter(struct rte_eth_dev *dev)
1431 struct ixgbe_hw_fdir_info *fdir_info =
1432 IXGBE_DEV_PRIVATE_TO_FDIR_INFO(dev->data->dev_private);
1433 struct ixgbe_fdir_filter *fdir_filter;
1434 struct ixgbe_fdir_filter *filter_flag;
1437 /* flush flow director */
1438 rte_hash_reset(fdir_info->hash_handle);
1439 memset(fdir_info->hash_map, 0,
1440 sizeof(struct ixgbe_fdir_filter *) * IXGBE_MAX_FDIR_FILTER_NUM);
1441 filter_flag = TAILQ_FIRST(&fdir_info->fdir_list);
1442 while ((fdir_filter = TAILQ_FIRST(&fdir_info->fdir_list))) {
1443 TAILQ_REMOVE(&fdir_info->fdir_list,
1446 rte_free(fdir_filter);
1449 if (filter_flag != NULL)
1450 ret = ixgbe_fdir_flush(dev);