net/ixgbe: enable inline IPsec
[dpdk.git] / drivers / net / liquidio / base / lio_hw_defs.h
1 /*
2  *   BSD LICENSE
3  *
4  *   Copyright(c) 2017 Cavium, Inc.. All rights reserved.
5  *   All rights reserved.
6  *
7  *   Redistribution and use in source and binary forms, with or without
8  *   modification, are permitted provided that the following conditions
9  *   are met:
10  *
11  *     * Redistributions of source code must retain the above copyright
12  *       notice, this list of conditions and the following disclaimer.
13  *     * Redistributions in binary form must reproduce the above copyright
14  *       notice, this list of conditions and the following disclaimer in
15  *       the documentation and/or other materials provided with the
16  *       distribution.
17  *     * Neither the name of Cavium, Inc. nor the names of its
18  *       contributors may be used to endorse or promote products derived
19  *       from this software without specific prior written permission.
20  *
21  *   THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
22  *   "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
23  *   LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
24  *   A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
25  *   OWNER(S) OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
26  *   SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
27  *   LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28  *   DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29  *   THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30  *   (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
31  *   OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32  */
33
34 #ifndef _LIO_HW_DEFS_H_
35 #define _LIO_HW_DEFS_H_
36
37 #include <rte_io.h>
38
39 #ifndef PCI_VENDOR_ID_CAVIUM
40 #define PCI_VENDOR_ID_CAVIUM    0x177D
41 #endif
42
43 #define LIO_CN23XX_VF_VID       0x9712
44
45 /* CN23xx subsystem device ids */
46 #define PCI_SUBSYS_DEV_ID_CN2350_210    0x0004
47 #define PCI_SUBSYS_DEV_ID_CN2360_210    0x0005
48 #define PCI_SUBSYS_DEV_ID_CN2360_225    0x0006
49 #define PCI_SUBSYS_DEV_ID_CN2350_225    0x0007
50
51 /* --------------------------CONFIG VALUES------------------------ */
52
53 /* CN23xx IQ configuration macros */
54 #define CN23XX_MAX_RINGS_PER_PF                 64
55 #define CN23XX_MAX_RINGS_PER_VF                 8
56
57 #define CN23XX_MAX_INPUT_QUEUES                 CN23XX_MAX_RINGS_PER_PF
58 #define CN23XX_MAX_IQ_DESCRIPTORS               512
59 #define CN23XX_MIN_IQ_DESCRIPTORS               128
60
61 #define CN23XX_MAX_OUTPUT_QUEUES                CN23XX_MAX_RINGS_PER_PF
62 #define CN23XX_MAX_OQ_DESCRIPTORS               512
63 #define CN23XX_MIN_OQ_DESCRIPTORS               128
64 #define CN23XX_OQ_BUF_SIZE                      1536
65
66 #define CN23XX_OQ_REFIL_THRESHOLD               16
67
68 #define CN23XX_DEFAULT_NUM_PORTS                1
69
70 #define CN23XX_CFG_IO_QUEUES                    CN23XX_MAX_RINGS_PER_PF
71
72 /* common OCTEON configuration macros */
73 #define OCTEON_64BYTE_INSTR                     64
74 #define OCTEON_OQ_INFOPTR_MODE                  1
75
76 /* Max IOQs per LIO Link */
77 #define LIO_MAX_IOQS_PER_IF                     64
78
79 enum lio_card_type {
80         LIO_23XX /* 23xx */
81 };
82
83 #define LIO_23XX_NAME "23xx"
84
85 #define LIO_DEV_RUNNING         0xc
86
87 #define LIO_OQ_REFILL_THRESHOLD_CFG(cfg)                                \
88                 ((cfg)->default_config->oq.refill_threshold)
89 #define LIO_NUM_DEF_TX_DESCS_CFG(cfg)                                   \
90                 ((cfg)->default_config->num_def_tx_descs)
91
92 #define LIO_IQ_INSTR_TYPE(cfg)          ((cfg)->default_config->iq.instr_type)
93
94 /* The following config values are fixed and should not be modified. */
95
96 /* Maximum number of Instruction queues */
97 #define LIO_MAX_INSTR_QUEUES(lio_dev)           CN23XX_MAX_RINGS_PER_VF
98
99 #define LIO_MAX_POSSIBLE_INSTR_QUEUES           CN23XX_MAX_INPUT_QUEUES
100 #define LIO_MAX_POSSIBLE_OUTPUT_QUEUES          CN23XX_MAX_OUTPUT_QUEUES
101
102 #define LIO_DEVICE_NAME_LEN             32
103 #define LIO_BASE_MAJOR_VERSION          1
104 #define LIO_BASE_MINOR_VERSION          5
105 #define LIO_BASE_MICRO_VERSION          1
106
107 #define LIO_FW_VERSION_LENGTH           32
108
109 #define LIO_VF_TRUST_MIN_VERSION        "1.7.1"
110
111 /** Tag types used by Octeon cores in its work. */
112 enum octeon_tag_type {
113         OCTEON_ORDERED_TAG      = 0,
114         OCTEON_ATOMIC_TAG       = 1,
115 };
116
117 /* pre-defined host->NIC tag values */
118 #define LIO_CONTROL     (0x11111110)
119 #define LIO_DATA(i)     (0x11111111 + (i))
120
121 /* used for NIC operations */
122 #define LIO_OPCODE      1
123
124 /* Subcodes are used by host driver/apps to identify the sub-operation
125  * for the core. They only need to by unique for a given subsystem.
126  */
127 #define LIO_OPCODE_SUBCODE(op, sub)             \
128                 ((((op) & 0x0f) << 8) | ((sub) & 0x7f))
129
130 /** LIO_OPCODE subcodes */
131 /* This subcode is sent by core PCI driver to indicate cores are ready. */
132 #define LIO_OPCODE_NW_DATA              0x02 /* network packet data */
133 #define LIO_OPCODE_CMD                  0x03
134 #define LIO_OPCODE_INFO                 0x04
135 #define LIO_OPCODE_PORT_STATS           0x05
136 #define LIO_OPCODE_IF_CFG               0x09
137
138 #define LIO_MIN_RX_BUF_SIZE             64
139 #define LIO_MAX_RX_PKTLEN               (64 * 1024)
140
141 /* NIC Command types */
142 #define LIO_CMD_CHANGE_MTU              0x1
143 #define LIO_CMD_CHANGE_DEVFLAGS         0x3
144 #define LIO_CMD_RX_CTL                  0x4
145 #define LIO_CMD_CLEAR_STATS             0x6
146 #define LIO_CMD_SET_RSS                 0xD
147 #define LIO_CMD_TNL_RX_CSUM_CTL         0x10
148 #define LIO_CMD_TNL_TX_CSUM_CTL         0x11
149 #define LIO_CMD_ADD_VLAN_FILTER         0x17
150 #define LIO_CMD_DEL_VLAN_FILTER         0x18
151 #define LIO_CMD_VXLAN_PORT_CONFIG       0x19
152
153 #define LIO_CMD_VXLAN_PORT_ADD          0x0
154 #define LIO_CMD_VXLAN_PORT_DEL          0x1
155 #define LIO_CMD_RXCSUM_ENABLE           0x0
156 #define LIO_CMD_TXCSUM_ENABLE           0x0
157
158 /* RX(packets coming from wire) Checksum verification flags */
159 /* TCP/UDP csum */
160 #define LIO_L4_CSUM_VERIFIED            0x1
161 #define LIO_IP_CSUM_VERIFIED            0x2
162
163 /* RSS */
164 #define LIO_RSS_PARAM_DISABLE_RSS               0x10
165 #define LIO_RSS_PARAM_HASH_KEY_UNCHANGED        0x08
166 #define LIO_RSS_PARAM_ITABLE_UNCHANGED          0x04
167 #define LIO_RSS_PARAM_HASH_INFO_UNCHANGED       0x02
168
169 #define LIO_RSS_HASH_IPV4                       0x100
170 #define LIO_RSS_HASH_TCP_IPV4                   0x200
171 #define LIO_RSS_HASH_IPV6                       0x400
172 #define LIO_RSS_HASH_TCP_IPV6                   0x1000
173 #define LIO_RSS_HASH_IPV6_EX                    0x800
174 #define LIO_RSS_HASH_TCP_IPV6_EX                0x2000
175
176 #define LIO_RSS_OFFLOAD_ALL (           \
177                 LIO_RSS_HASH_IPV4 |     \
178                 LIO_RSS_HASH_TCP_IPV4 | \
179                 LIO_RSS_HASH_IPV6 |     \
180                 LIO_RSS_HASH_TCP_IPV6 | \
181                 LIO_RSS_HASH_IPV6_EX |  \
182                 LIO_RSS_HASH_TCP_IPV6_EX)
183
184 #define LIO_RSS_MAX_TABLE_SZ            128
185 #define LIO_RSS_MAX_KEY_SZ              40
186 #define LIO_RSS_PARAM_SIZE              16
187
188 /* Interface flags communicated between host driver and core app. */
189 enum lio_ifflags {
190         LIO_IFFLAG_PROMISC      = 0x01,
191         LIO_IFFLAG_ALLMULTI     = 0x02,
192         LIO_IFFLAG_UNICAST      = 0x10
193 };
194
195 /* Routines for reading and writing CSRs */
196 #ifdef RTE_LIBRTE_LIO_DEBUG_REGS
197 #define lio_write_csr(lio_dev, reg_off, value)                          \
198         do {                                                            \
199                 typeof(lio_dev) _dev = lio_dev;                         \
200                 typeof(reg_off) _reg_off = reg_off;                     \
201                 typeof(value) _value = value;                           \
202                 PMD_REGS_LOG(_dev,                                      \
203                              "Write32: Reg: 0x%08lx Val: 0x%08lx\n",    \
204                              (unsigned long)_reg_off,                   \
205                              (unsigned long)_value);                    \
206                 rte_write32(_value, _dev->hw_addr + _reg_off);          \
207         } while (0)
208
209 #define lio_write_csr64(lio_dev, reg_off, val64)                        \
210         do {                                                            \
211                 typeof(lio_dev) _dev = lio_dev;                         \
212                 typeof(reg_off) _reg_off = reg_off;                     \
213                 typeof(val64) _val64 = val64;                           \
214                 PMD_REGS_LOG(                                           \
215                     _dev,                                               \
216                     "Write64: Reg: 0x%08lx Val: 0x%016llx\n",           \
217                     (unsigned long)_reg_off,                            \
218                     (unsigned long long)_val64);                        \
219                 rte_write64(_val64, _dev->hw_addr + _reg_off);          \
220         } while (0)
221
222 #define lio_read_csr(lio_dev, reg_off)                                  \
223         ({                                                              \
224                 typeof(lio_dev) _dev = lio_dev;                         \
225                 typeof(reg_off) _reg_off = reg_off;                     \
226                 uint32_t val = rte_read32(_dev->hw_addr + _reg_off);    \
227                 PMD_REGS_LOG(_dev,                                      \
228                              "Read32: Reg: 0x%08lx Val: 0x%08lx\n",     \
229                              (unsigned long)_reg_off,                   \
230                              (unsigned long)val);                       \
231                 val;                                                    \
232         })
233
234 #define lio_read_csr64(lio_dev, reg_off)                                \
235         ({                                                              \
236                 typeof(lio_dev) _dev = lio_dev;                         \
237                 typeof(reg_off) _reg_off = reg_off;                     \
238                 uint64_t val64 = rte_read64(_dev->hw_addr + _reg_off);  \
239                 PMD_REGS_LOG(                                           \
240                     _dev,                                               \
241                     "Read64: Reg: 0x%08lx Val: 0x%016llx\n",            \
242                     (unsigned long)_reg_off,                            \
243                     (unsigned long long)val64);                         \
244                 val64;                                                  \
245         })
246 #else
247 #define lio_write_csr(lio_dev, reg_off, value)                          \
248         rte_write32(value, (lio_dev)->hw_addr + (reg_off))
249
250 #define lio_write_csr64(lio_dev, reg_off, val64)                        \
251         rte_write64(val64, (lio_dev)->hw_addr + (reg_off))
252
253 #define lio_read_csr(lio_dev, reg_off)                                  \
254         rte_read32((lio_dev)->hw_addr + (reg_off))
255
256 #define lio_read_csr64(lio_dev, reg_off)                                \
257         rte_read64((lio_dev)->hw_addr + (reg_off))
258 #endif
259 #endif /* _LIO_HW_DEFS_H_ */