1 /* SPDX-License-Identifier: BSD-3-Clause
2 * Copyright 2015 6WIND S.A.
3 * Copyright 2015 Mellanox Technologies, Ltd
14 #include <linux/rtnetlink.h>
17 /* ISO C doesn't support unnamed structs/unions, disabling -pedantic. */
19 #pragma GCC diagnostic ignored "-Wpedantic"
21 #include <infiniband/verbs.h>
23 #pragma GCC diagnostic error "-Wpedantic"
26 #include <rte_malloc.h>
27 #include <rte_ethdev_driver.h>
28 #include <rte_ethdev_pci.h>
30 #include <rte_bus_pci.h>
31 #include <rte_common.h>
32 #include <rte_kvargs.h>
33 #include <rte_rwlock.h>
34 #include <rte_spinlock.h>
35 #include <rte_string_fns.h>
36 #include <rte_alarm.h>
38 #include <mlx5_glue.h>
39 #include <mlx5_devx_cmds.h>
40 #include <mlx5_common.h>
41 #include <mlx5_common_mp.h>
43 #include "mlx5_defs.h"
45 #include "mlx5_utils.h"
46 #include "mlx5_rxtx.h"
47 #include "mlx5_autoconf.h"
49 #include "mlx5_flow.h"
50 #include "rte_pmd_mlx5.h"
52 /* Device parameter to enable RX completion queue compression. */
53 #define MLX5_RXQ_CQE_COMP_EN "rxq_cqe_comp_en"
55 /* Device parameter to enable RX completion entry padding to 128B. */
56 #define MLX5_RXQ_CQE_PAD_EN "rxq_cqe_pad_en"
58 /* Device parameter to enable padding Rx packet to cacheline size. */
59 #define MLX5_RXQ_PKT_PAD_EN "rxq_pkt_pad_en"
61 /* Device parameter to enable Multi-Packet Rx queue. */
62 #define MLX5_RX_MPRQ_EN "mprq_en"
64 /* Device parameter to configure log 2 of the number of strides for MPRQ. */
65 #define MLX5_RX_MPRQ_LOG_STRIDE_NUM "mprq_log_stride_num"
67 /* Device parameter to configure log 2 of the stride size for MPRQ. */
68 #define MLX5_RX_MPRQ_LOG_STRIDE_SIZE "mprq_log_stride_size"
70 /* Device parameter to limit the size of memcpy'd packet for MPRQ. */
71 #define MLX5_RX_MPRQ_MAX_MEMCPY_LEN "mprq_max_memcpy_len"
73 /* Device parameter to set the minimum number of Rx queues to enable MPRQ. */
74 #define MLX5_RXQS_MIN_MPRQ "rxqs_min_mprq"
76 /* Device parameter to configure inline send. Deprecated, ignored.*/
77 #define MLX5_TXQ_INLINE "txq_inline"
79 /* Device parameter to limit packet size to inline with ordinary SEND. */
80 #define MLX5_TXQ_INLINE_MAX "txq_inline_max"
82 /* Device parameter to configure minimal data size to inline. */
83 #define MLX5_TXQ_INLINE_MIN "txq_inline_min"
85 /* Device parameter to limit packet size to inline with Enhanced MPW. */
86 #define MLX5_TXQ_INLINE_MPW "txq_inline_mpw"
89 * Device parameter to configure the number of TX queues threshold for
90 * enabling inline send.
92 #define MLX5_TXQS_MIN_INLINE "txqs_min_inline"
95 * Device parameter to configure the number of TX queues threshold for
96 * enabling vectorized Tx, deprecated, ignored (no vectorized Tx routines).
98 #define MLX5_TXQS_MAX_VEC "txqs_max_vec"
100 /* Device parameter to enable multi-packet send WQEs. */
101 #define MLX5_TXQ_MPW_EN "txq_mpw_en"
104 * Device parameter to force doorbell register mapping
105 * to non-cahed region eliminating the extra write memory barrier.
107 #define MLX5_TX_DB_NC "tx_db_nc"
110 * Device parameter to include 2 dsegs in the title WQEBB.
111 * Deprecated, ignored.
113 #define MLX5_TXQ_MPW_HDR_DSEG_EN "txq_mpw_hdr_dseg_en"
116 * Device parameter to limit the size of inlining packet.
117 * Deprecated, ignored.
119 #define MLX5_TXQ_MAX_INLINE_LEN "txq_max_inline_len"
122 * Device parameter to enable hardware Tx vector.
123 * Deprecated, ignored (no vectorized Tx routines anymore).
125 #define MLX5_TX_VEC_EN "tx_vec_en"
127 /* Device parameter to enable hardware Rx vector. */
128 #define MLX5_RX_VEC_EN "rx_vec_en"
130 /* Allow L3 VXLAN flow creation. */
131 #define MLX5_L3_VXLAN_EN "l3_vxlan_en"
133 /* Activate DV E-Switch flow steering. */
134 #define MLX5_DV_ESW_EN "dv_esw_en"
136 /* Activate DV flow steering. */
137 #define MLX5_DV_FLOW_EN "dv_flow_en"
139 /* Enable extensive flow metadata support. */
140 #define MLX5_DV_XMETA_EN "dv_xmeta_en"
142 /* Activate Netlink support in VF mode. */
143 #define MLX5_VF_NL_EN "vf_nl_en"
145 /* Enable extending memsegs when creating a MR. */
146 #define MLX5_MR_EXT_MEMSEG_EN "mr_ext_memseg_en"
148 /* Select port representors to instantiate. */
149 #define MLX5_REPRESENTOR "representor"
151 /* Device parameter to configure the maximum number of dump files per queue. */
152 #define MLX5_MAX_DUMP_FILES_NUM "max_dump_files_num"
154 /* Configure timeout of LRO session (in microseconds). */
155 #define MLX5_LRO_TIMEOUT_USEC "lro_timeout_usec"
158 * Device parameter to configure the total data buffer size for a single
159 * hairpin queue (logarithm value).
161 #define MLX5_HP_BUF_SIZE "hp_buf_log_sz"
163 /* Flow memory reclaim mode. */
164 #define MLX5_RECLAIM_MEM "reclaim_mem_mode"
166 static const char *MZ_MLX5_PMD_SHARED_DATA = "mlx5_pmd_shared_data";
168 /* Shared memory between primary and secondary processes. */
169 struct mlx5_shared_data *mlx5_shared_data;
171 /* Spinlock for mlx5_shared_data allocation. */
172 static rte_spinlock_t mlx5_shared_data_lock = RTE_SPINLOCK_INITIALIZER;
174 /* Process local data for secondary processes. */
175 static struct mlx5_local_data mlx5_local_data;
176 /** Driver-specific log messages type. */
179 static LIST_HEAD(, mlx5_dev_ctx_shared) mlx5_dev_ctx_list =
180 LIST_HEAD_INITIALIZER();
181 static pthread_mutex_t mlx5_dev_ctx_list_mutex = PTHREAD_MUTEX_INITIALIZER;
183 static const struct mlx5_indexed_pool_config mlx5_ipool_cfg[] = {
184 #ifdef HAVE_IBV_FLOW_DV_SUPPORT
186 .size = sizeof(struct mlx5_flow_dv_encap_decap_resource),
192 .malloc = rte_malloc_socket,
194 .type = "mlx5_encap_decap_ipool",
197 .size = sizeof(struct mlx5_flow_dv_push_vlan_action_resource),
203 .malloc = rte_malloc_socket,
205 .type = "mlx5_push_vlan_ipool",
208 .size = sizeof(struct mlx5_flow_dv_tag_resource),
214 .malloc = rte_malloc_socket,
216 .type = "mlx5_tag_ipool",
219 .size = sizeof(struct mlx5_flow_dv_port_id_action_resource),
225 .malloc = rte_malloc_socket,
227 .type = "mlx5_port_id_ipool",
230 .size = sizeof(struct mlx5_flow_tbl_data_entry),
236 .malloc = rte_malloc_socket,
238 .type = "mlx5_jump_ipool",
242 .size = sizeof(struct mlx5_flow_meter),
248 .malloc = rte_malloc_socket,
250 .type = "mlx5_meter_ipool",
253 .size = sizeof(struct mlx5_flow_mreg_copy_resource),
259 .malloc = rte_malloc_socket,
261 .type = "mlx5_mcp_ipool",
264 .size = (sizeof(struct mlx5_hrxq) + MLX5_RSS_HASH_KEY_LEN),
270 .malloc = rte_malloc_socket,
272 .type = "mlx5_hrxq_ipool",
276 * MLX5_IPOOL_MLX5_FLOW size varies for DV and VERBS flows.
277 * It set in run time according to PCI function configuration.
285 .malloc = rte_malloc_socket,
287 .type = "mlx5_flow_handle_ipool",
290 .size = sizeof(struct rte_flow),
294 .malloc = rte_malloc_socket,
296 .type = "rte_flow_ipool",
301 #define MLX5_FLOW_MIN_ID_POOL_SIZE 512
302 #define MLX5_ID_GENERATION_ARRAY_FACTOR 16
304 #define MLX5_FLOW_TABLE_HLIST_ARRAY_SIZE 4096
307 * Allocate ID pool structure.
310 * The maximum id can be allocated from the pool.
313 * Pointer to pool object, NULL value otherwise.
315 struct mlx5_flow_id_pool *
316 mlx5_flow_id_pool_alloc(uint32_t max_id)
318 struct mlx5_flow_id_pool *pool;
321 pool = rte_zmalloc("id pool allocation", sizeof(*pool),
322 RTE_CACHE_LINE_SIZE);
324 DRV_LOG(ERR, "can't allocate id pool");
328 mem = rte_zmalloc("", MLX5_FLOW_MIN_ID_POOL_SIZE * sizeof(uint32_t),
329 RTE_CACHE_LINE_SIZE);
331 DRV_LOG(ERR, "can't allocate mem for id pool");
335 pool->free_arr = mem;
336 pool->curr = pool->free_arr;
337 pool->last = pool->free_arr + MLX5_FLOW_MIN_ID_POOL_SIZE;
338 pool->base_index = 0;
339 pool->max_id = max_id;
347 * Release ID pool structure.
350 * Pointer to flow id pool object to free.
353 mlx5_flow_id_pool_release(struct mlx5_flow_id_pool *pool)
355 rte_free(pool->free_arr);
363 * Pointer to flow id pool.
368 * 0 on success, error value otherwise.
371 mlx5_flow_id_get(struct mlx5_flow_id_pool *pool, uint32_t *id)
373 if (pool->curr == pool->free_arr) {
374 if (pool->base_index == pool->max_id) {
376 DRV_LOG(ERR, "no free id");
379 *id = ++pool->base_index;
382 *id = *(--pool->curr);
390 * Pointer to flow id pool.
395 * 0 on success, error value otherwise.
398 mlx5_flow_id_release(struct mlx5_flow_id_pool *pool, uint32_t id)
404 if (pool->curr == pool->last) {
405 size = pool->curr - pool->free_arr;
406 size2 = size * MLX5_ID_GENERATION_ARRAY_FACTOR;
407 MLX5_ASSERT(size2 > size);
408 mem = rte_malloc("", size2 * sizeof(uint32_t), 0);
410 DRV_LOG(ERR, "can't allocate mem for id pool");
414 memcpy(mem, pool->free_arr, size * sizeof(uint32_t));
415 rte_free(pool->free_arr);
416 pool->free_arr = mem;
417 pool->curr = pool->free_arr + size;
418 pool->last = pool->free_arr + size2;
426 * Initialize the shared aging list information per port.
429 * Pointer to mlx5_dev_ctx_shared object.
432 mlx5_flow_aging_init(struct mlx5_dev_ctx_shared *sh)
435 struct mlx5_age_info *age_info;
437 for (i = 0; i < sh->max_port; i++) {
438 age_info = &sh->port[i].age_info;
440 TAILQ_INIT(&age_info->aged_counters);
441 rte_spinlock_init(&age_info->aged_sl);
442 MLX5_AGE_SET(age_info, MLX5_AGE_TRIGGER);
447 * Initialize the counters management structure.
450 * Pointer to mlx5_dev_ctx_shared object to free
453 mlx5_flow_counters_mng_init(struct mlx5_dev_ctx_shared *sh)
457 memset(&sh->cmng, 0, sizeof(sh->cmng));
458 TAILQ_INIT(&sh->cmng.flow_counters);
459 for (i = 0; i < MLX5_CCONT_TYPE_MAX; ++i) {
460 TAILQ_INIT(&sh->cmng.ccont[i].pool_list);
461 rte_spinlock_init(&sh->cmng.ccont[i].resize_sl);
466 * Destroy all the resources allocated for a counter memory management.
469 * Pointer to the memory management structure.
472 mlx5_flow_destroy_counter_stat_mem_mng(struct mlx5_counter_stats_mem_mng *mng)
474 uint8_t *mem = (uint8_t *)(uintptr_t)mng->raws[0].data;
476 LIST_REMOVE(mng, next);
477 claim_zero(mlx5_devx_cmd_destroy(mng->dm));
478 claim_zero(mlx5_glue->devx_umem_dereg(mng->umem));
483 * Close and release all the resources of the counters management.
486 * Pointer to mlx5_dev_ctx_shared object to free.
489 mlx5_flow_counters_mng_close(struct mlx5_dev_ctx_shared *sh)
491 struct mlx5_counter_stats_mem_mng *mng;
498 rte_eal_alarm_cancel(mlx5_flow_query_alarm, sh);
499 if (rte_errno != EINPROGRESS)
503 for (i = 0; i < MLX5_CCONT_TYPE_MAX; ++i) {
504 struct mlx5_flow_counter_pool *pool;
505 uint32_t batch = !!(i > 1);
507 if (!sh->cmng.ccont[i].pools)
509 pool = TAILQ_FIRST(&sh->cmng.ccont[i].pool_list);
511 if (batch && pool->min_dcs)
512 claim_zero(mlx5_devx_cmd_destroy
514 for (j = 0; j < MLX5_COUNTERS_PER_POOL; ++j) {
515 if (MLX5_POOL_GET_CNT(pool, j)->action)
517 (mlx5_glue->destroy_flow_action
520 if (!batch && MLX5_GET_POOL_CNT_EXT
522 claim_zero(mlx5_devx_cmd_destroy
523 (MLX5_GET_POOL_CNT_EXT
526 TAILQ_REMOVE(&sh->cmng.ccont[i].pool_list, pool, next);
528 pool = TAILQ_FIRST(&sh->cmng.ccont[i].pool_list);
530 rte_free(sh->cmng.ccont[i].pools);
532 mng = LIST_FIRST(&sh->cmng.mem_mngs);
534 mlx5_flow_destroy_counter_stat_mem_mng(mng);
535 mng = LIST_FIRST(&sh->cmng.mem_mngs);
537 memset(&sh->cmng, 0, sizeof(sh->cmng));
541 * Initialize the flow resources' indexed mempool.
544 * Pointer to mlx5_dev_ctx_shared object.
546 * Pointer to user dev config.
549 mlx5_flow_ipool_create(struct mlx5_dev_ctx_shared *sh,
550 const struct mlx5_dev_config *config)
553 struct mlx5_indexed_pool_config cfg;
555 for (i = 0; i < MLX5_IPOOL_MAX; ++i) {
556 cfg = mlx5_ipool_cfg[i];
561 * Set MLX5_IPOOL_MLX5_FLOW ipool size
562 * according to PCI function flow configuration.
564 case MLX5_IPOOL_MLX5_FLOW:
565 cfg.size = config->dv_flow_en ?
566 sizeof(struct mlx5_flow_handle) :
567 MLX5_FLOW_HANDLE_VERBS_SIZE;
570 if (config->reclaim_mode)
571 cfg.release_mem_en = 1;
572 sh->ipool[i] = mlx5_ipool_create(&cfg);
577 * Release the flow resources' indexed mempool.
580 * Pointer to mlx5_dev_ctx_shared object.
583 mlx5_flow_ipool_destroy(struct mlx5_dev_ctx_shared *sh)
587 for (i = 0; i < MLX5_IPOOL_MAX; ++i)
588 mlx5_ipool_destroy(sh->ipool[i]);
592 * Allocate shared device context. If there is multiport device the
593 * master and representors will share this context, if there is single
594 * port dedicated device, the context will be used by only given
595 * port due to unification.
597 * Routine first searches the context for the specified device name,
598 * if found the shared context assumed and reference counter is incremented.
599 * If no context found the new one is created and initialized with specified
600 * device context and parameters.
603 * Pointer to the device attributes (name, port, etc).
605 * Pointer to device configuration structure.
608 * Pointer to mlx5_dev_ctx_shared object on success,
609 * otherwise NULL and rte_errno is set.
611 struct mlx5_dev_ctx_shared *
612 mlx5_alloc_shared_dev_ctx(const struct mlx5_dev_spawn_data *spawn,
613 const struct mlx5_dev_config *config)
615 struct mlx5_dev_ctx_shared *sh;
618 struct mlx5_devx_tis_attr tis_attr = { 0 };
621 /* Secondary process should not create the shared context. */
622 MLX5_ASSERT(rte_eal_process_type() == RTE_PROC_PRIMARY);
623 pthread_mutex_lock(&mlx5_dev_ctx_list_mutex);
624 /* Search for IB context by device name. */
625 LIST_FOREACH(sh, &mlx5_dev_ctx_list, next) {
626 if (!strcmp(sh->ibdev_name,
627 mlx5_os_get_dev_device_name(spawn->phys_dev))) {
632 /* No device found, we have to create new shared context. */
633 MLX5_ASSERT(spawn->max_port);
634 sh = rte_zmalloc("ethdev shared ib context",
635 sizeof(struct mlx5_dev_ctx_shared) +
637 sizeof(struct mlx5_dev_shared_port),
638 RTE_CACHE_LINE_SIZE);
640 DRV_LOG(ERR, "shared context allocation failure");
644 err = mlx5_os_open_device(spawn, config, sh);
647 err = mlx5_os_get_dev_attr(sh->ctx, &sh->device_attr);
649 DRV_LOG(DEBUG, "mlx5_os_get_dev_attr() failed");
653 sh->max_port = spawn->max_port;
654 strncpy(sh->ibdev_name, mlx5_os_get_ctx_device_name(sh->ctx),
655 sizeof(sh->ibdev_name) - 1);
656 strncpy(sh->ibdev_path, mlx5_os_get_ctx_device_path(sh->ctx),
657 sizeof(sh->ibdev_path) - 1);
659 * Setting port_id to max unallowed value means
660 * there is no interrupt subhandler installed for
661 * the given port index i.
663 for (i = 0; i < sh->max_port; i++) {
664 sh->port[i].ih_port_id = RTE_MAX_ETHPORTS;
665 sh->port[i].devx_ih_port_id = RTE_MAX_ETHPORTS;
667 sh->pd = mlx5_glue->alloc_pd(sh->ctx);
668 if (sh->pd == NULL) {
669 DRV_LOG(ERR, "PD allocation failure");
674 err = mlx5_os_get_pdn(sh->pd, &sh->pdn);
676 DRV_LOG(ERR, "Fail to extract pdn from PD");
679 sh->td = mlx5_devx_cmd_create_td(sh->ctx);
681 DRV_LOG(ERR, "TD allocation failure");
685 tis_attr.transport_domain = sh->td->id;
686 sh->tis = mlx5_devx_cmd_create_tis(sh->ctx, &tis_attr);
688 DRV_LOG(ERR, "TIS allocation failure");
693 sh->flow_id_pool = mlx5_flow_id_pool_alloc
694 ((1 << HAIRPIN_FLOW_ID_BITS) - 1);
695 if (!sh->flow_id_pool) {
696 DRV_LOG(ERR, "can't create flow id pool");
701 * Once the device is added to the list of memory event
702 * callback, its global MR cache table cannot be expanded
703 * on the fly because of deadlock. If it overflows, lookup
704 * should be done by searching MR list linearly, which is slow.
706 * At this point the device is not added to the memory
707 * event list yet, context is just being created.
709 err = mlx5_mr_btree_init(&sh->share_cache.cache,
710 MLX5_MR_BTREE_CACHE_N * 2,
711 spawn->pci_dev->device.numa_node);
716 mlx5_os_dev_shared_handler_install(sh);
717 mlx5_flow_aging_init(sh);
718 mlx5_flow_counters_mng_init(sh);
719 mlx5_flow_ipool_create(sh, config);
720 /* Add device to memory callback list. */
721 rte_rwlock_write_lock(&mlx5_shared_data->mem_event_rwlock);
722 LIST_INSERT_HEAD(&mlx5_shared_data->mem_event_cb_list,
724 rte_rwlock_write_unlock(&mlx5_shared_data->mem_event_rwlock);
725 /* Add context to the global device list. */
726 LIST_INSERT_HEAD(&mlx5_dev_ctx_list, sh, next);
728 pthread_mutex_unlock(&mlx5_dev_ctx_list_mutex);
731 pthread_mutex_unlock(&mlx5_dev_ctx_list_mutex);
734 claim_zero(mlx5_devx_cmd_destroy(sh->tis));
736 claim_zero(mlx5_devx_cmd_destroy(sh->td));
738 claim_zero(mlx5_glue->dealloc_pd(sh->pd));
740 claim_zero(mlx5_glue->close_device(sh->ctx));
741 if (sh->flow_id_pool)
742 mlx5_flow_id_pool_release(sh->flow_id_pool);
744 MLX5_ASSERT(err > 0);
750 * Free shared IB device context. Decrement counter and if zero free
751 * all allocated resources and close handles.
754 * Pointer to mlx5_dev_ctx_shared object to free
757 mlx5_free_shared_dev_ctx(struct mlx5_dev_ctx_shared *sh)
759 pthread_mutex_lock(&mlx5_dev_ctx_list_mutex);
760 #ifdef RTE_LIBRTE_MLX5_DEBUG
761 /* Check the object presence in the list. */
762 struct mlx5_dev_ctx_shared *lctx;
764 LIST_FOREACH(lctx, &mlx5_dev_ctx_list, next)
769 DRV_LOG(ERR, "Freeing non-existing shared IB context");
774 MLX5_ASSERT(sh->refcnt);
775 /* Secondary process should not free the shared context. */
776 MLX5_ASSERT(rte_eal_process_type() == RTE_PROC_PRIMARY);
779 /* Remove from memory callback device list. */
780 rte_rwlock_write_lock(&mlx5_shared_data->mem_event_rwlock);
781 LIST_REMOVE(sh, mem_event_cb);
782 rte_rwlock_write_unlock(&mlx5_shared_data->mem_event_rwlock);
783 /* Release created Memory Regions. */
784 mlx5_mr_release_cache(&sh->share_cache);
785 /* Remove context from the global device list. */
786 LIST_REMOVE(sh, next);
788 * Ensure there is no async event handler installed.
789 * Only primary process handles async device events.
791 mlx5_flow_counters_mng_close(sh);
792 mlx5_flow_ipool_destroy(sh);
793 mlx5_os_dev_shared_handler_uninstall(sh);
795 claim_zero(mlx5_glue->dealloc_pd(sh->pd));
797 claim_zero(mlx5_devx_cmd_destroy(sh->tis));
799 claim_zero(mlx5_devx_cmd_destroy(sh->td));
801 claim_zero(mlx5_glue->close_device(sh->ctx));
802 if (sh->flow_id_pool)
803 mlx5_flow_id_pool_release(sh->flow_id_pool);
806 pthread_mutex_unlock(&mlx5_dev_ctx_list_mutex);
810 * Destroy table hash list and all the root entries per domain.
813 * Pointer to the private device data structure.
816 mlx5_free_table_hash_list(struct mlx5_priv *priv)
818 struct mlx5_dev_ctx_shared *sh = priv->sh;
819 struct mlx5_flow_tbl_data_entry *tbl_data;
820 union mlx5_flow_tbl_key table_key = {
828 struct mlx5_hlist_entry *pos;
832 pos = mlx5_hlist_lookup(sh->flow_tbls, table_key.v64);
834 tbl_data = container_of(pos, struct mlx5_flow_tbl_data_entry,
836 MLX5_ASSERT(tbl_data);
837 mlx5_hlist_remove(sh->flow_tbls, pos);
840 table_key.direction = 1;
841 pos = mlx5_hlist_lookup(sh->flow_tbls, table_key.v64);
843 tbl_data = container_of(pos, struct mlx5_flow_tbl_data_entry,
845 MLX5_ASSERT(tbl_data);
846 mlx5_hlist_remove(sh->flow_tbls, pos);
849 table_key.direction = 0;
850 table_key.domain = 1;
851 pos = mlx5_hlist_lookup(sh->flow_tbls, table_key.v64);
853 tbl_data = container_of(pos, struct mlx5_flow_tbl_data_entry,
855 MLX5_ASSERT(tbl_data);
856 mlx5_hlist_remove(sh->flow_tbls, pos);
859 mlx5_hlist_destroy(sh->flow_tbls, NULL, NULL);
863 * Initialize flow table hash list and create the root tables entry
867 * Pointer to the private device data structure.
870 * Zero on success, positive error code otherwise.
873 mlx5_alloc_table_hash_list(struct mlx5_priv *priv)
875 struct mlx5_dev_ctx_shared *sh = priv->sh;
876 char s[MLX5_HLIST_NAMESIZE];
880 snprintf(s, sizeof(s), "%s_flow_table", priv->sh->ibdev_name);
881 sh->flow_tbls = mlx5_hlist_create(s, MLX5_FLOW_TABLE_HLIST_ARRAY_SIZE);
882 if (!sh->flow_tbls) {
883 DRV_LOG(ERR, "flow tables with hash creation failed.\n");
887 #ifndef HAVE_MLX5DV_DR
889 * In case we have not DR support, the zero tables should be created
890 * because DV expect to see them even if they cannot be created by
893 union mlx5_flow_tbl_key table_key = {
901 struct mlx5_flow_tbl_data_entry *tbl_data = rte_zmalloc(NULL,
902 sizeof(*tbl_data), 0);
908 tbl_data->entry.key = table_key.v64;
909 err = mlx5_hlist_insert(sh->flow_tbls, &tbl_data->entry);
912 rte_atomic32_init(&tbl_data->tbl.refcnt);
913 rte_atomic32_inc(&tbl_data->tbl.refcnt);
914 table_key.direction = 1;
915 tbl_data = rte_zmalloc(NULL, sizeof(*tbl_data), 0);
920 tbl_data->entry.key = table_key.v64;
921 err = mlx5_hlist_insert(sh->flow_tbls, &tbl_data->entry);
924 rte_atomic32_init(&tbl_data->tbl.refcnt);
925 rte_atomic32_inc(&tbl_data->tbl.refcnt);
926 table_key.direction = 0;
927 table_key.domain = 1;
928 tbl_data = rte_zmalloc(NULL, sizeof(*tbl_data), 0);
933 tbl_data->entry.key = table_key.v64;
934 err = mlx5_hlist_insert(sh->flow_tbls, &tbl_data->entry);
937 rte_atomic32_init(&tbl_data->tbl.refcnt);
938 rte_atomic32_inc(&tbl_data->tbl.refcnt);
941 mlx5_free_table_hash_list(priv);
942 #endif /* HAVE_MLX5DV_DR */
947 * Initialize shared data between primary and secondary process.
949 * A memzone is reserved by primary process and secondary processes attach to
953 * 0 on success, a negative errno value otherwise and rte_errno is set.
956 mlx5_init_shared_data(void)
958 const struct rte_memzone *mz;
961 rte_spinlock_lock(&mlx5_shared_data_lock);
962 if (mlx5_shared_data == NULL) {
963 if (rte_eal_process_type() == RTE_PROC_PRIMARY) {
964 /* Allocate shared memory. */
965 mz = rte_memzone_reserve(MZ_MLX5_PMD_SHARED_DATA,
966 sizeof(*mlx5_shared_data),
970 "Cannot allocate mlx5 shared data");
974 mlx5_shared_data = mz->addr;
975 memset(mlx5_shared_data, 0, sizeof(*mlx5_shared_data));
976 rte_spinlock_init(&mlx5_shared_data->lock);
978 /* Lookup allocated shared memory. */
979 mz = rte_memzone_lookup(MZ_MLX5_PMD_SHARED_DATA);
982 "Cannot attach mlx5 shared data");
986 mlx5_shared_data = mz->addr;
987 memset(&mlx5_local_data, 0, sizeof(mlx5_local_data));
991 rte_spinlock_unlock(&mlx5_shared_data_lock);
996 * Retrieve integer value from environment variable.
999 * Environment variable name.
1002 * Integer value, 0 if the variable is not set.
1005 mlx5_getenv_int(const char *name)
1007 const char *val = getenv(name);
1015 * DPDK callback to add udp tunnel port
1018 * A pointer to eth_dev
1019 * @param[in] udp_tunnel
1020 * A pointer to udp tunnel
1023 * 0 on valid udp ports and tunnels, -ENOTSUP otherwise.
1026 mlx5_udp_tunnel_port_add(struct rte_eth_dev *dev __rte_unused,
1027 struct rte_eth_udp_tunnel *udp_tunnel)
1029 MLX5_ASSERT(udp_tunnel != NULL);
1030 if (udp_tunnel->prot_type == RTE_TUNNEL_TYPE_VXLAN &&
1031 udp_tunnel->udp_port == 4789)
1033 if (udp_tunnel->prot_type == RTE_TUNNEL_TYPE_VXLAN_GPE &&
1034 udp_tunnel->udp_port == 4790)
1040 * Initialize process private data structure.
1043 * Pointer to Ethernet device structure.
1046 * 0 on success, a negative errno value otherwise and rte_errno is set.
1049 mlx5_proc_priv_init(struct rte_eth_dev *dev)
1051 struct mlx5_priv *priv = dev->data->dev_private;
1052 struct mlx5_proc_priv *ppriv;
1056 * UAR register table follows the process private structure. BlueFlame
1057 * registers for Tx queues are stored in the table.
1060 sizeof(struct mlx5_proc_priv) + priv->txqs_n * sizeof(void *);
1061 ppriv = rte_malloc_socket("mlx5_proc_priv", ppriv_size,
1062 RTE_CACHE_LINE_SIZE, dev->device->numa_node);
1067 ppriv->uar_table_sz = ppriv_size;
1068 dev->process_private = ppriv;
1073 * Un-initialize process private data structure.
1076 * Pointer to Ethernet device structure.
1079 mlx5_proc_priv_uninit(struct rte_eth_dev *dev)
1081 if (!dev->process_private)
1083 rte_free(dev->process_private);
1084 dev->process_private = NULL;
1088 * DPDK callback to close the device.
1090 * Destroy all queues and objects, free memory.
1093 * Pointer to Ethernet device structure.
1096 mlx5_dev_close(struct rte_eth_dev *dev)
1098 struct mlx5_priv *priv = dev->data->dev_private;
1102 if (rte_eal_process_type() == RTE_PROC_SECONDARY) {
1103 /* Check if process_private released. */
1104 if (!dev->process_private)
1106 mlx5_tx_uar_uninit_secondary(dev);
1107 mlx5_proc_priv_uninit(dev);
1108 rte_eth_dev_release_port(dev);
1113 DRV_LOG(DEBUG, "port %u closing device \"%s\"",
1115 ((priv->sh->ctx != NULL) ?
1116 mlx5_os_get_ctx_device_name(priv->sh->ctx) : ""));
1118 * If default mreg copy action is removed at the stop stage,
1119 * the search will return none and nothing will be done anymore.
1121 mlx5_flow_stop_default(dev);
1122 mlx5_traffic_disable(dev);
1124 * If all the flows are already flushed in the device stop stage,
1125 * then this will return directly without any action.
1127 mlx5_flow_list_flush(dev, &priv->flows, true);
1128 mlx5_flow_meter_flush(dev, NULL);
1129 /* Free the intermediate buffers for flow creation. */
1130 mlx5_flow_free_intermediate(dev);
1131 /* Prevent crashes when queues are still in use. */
1132 dev->rx_pkt_burst = removed_rx_burst;
1133 dev->tx_pkt_burst = removed_tx_burst;
1135 /* Disable datapath on secondary process. */
1136 mlx5_mp_req_stop_rxtx(dev);
1137 if (priv->rxqs != NULL) {
1138 /* XXX race condition if mlx5_rx_burst() is still running. */
1140 for (i = 0; (i != priv->rxqs_n); ++i)
1141 mlx5_rxq_release(dev, i);
1145 if (priv->txqs != NULL) {
1146 /* XXX race condition if mlx5_tx_burst() is still running. */
1148 for (i = 0; (i != priv->txqs_n); ++i)
1149 mlx5_txq_release(dev, i);
1153 mlx5_proc_priv_uninit(dev);
1154 if (priv->mreg_cp_tbl)
1155 mlx5_hlist_destroy(priv->mreg_cp_tbl, NULL, NULL);
1156 mlx5_mprq_free_mp(dev);
1157 mlx5_os_free_shared_dr(priv);
1158 if (priv->rss_conf.rss_key != NULL)
1159 rte_free(priv->rss_conf.rss_key);
1160 if (priv->reta_idx != NULL)
1161 rte_free(priv->reta_idx);
1162 if (priv->config.vf)
1163 mlx5_nl_mac_addr_flush(priv->nl_socket_route, mlx5_ifindex(dev),
1164 dev->data->mac_addrs,
1165 MLX5_MAX_MAC_ADDRESSES, priv->mac_own);
1166 if (priv->nl_socket_route >= 0)
1167 close(priv->nl_socket_route);
1168 if (priv->nl_socket_rdma >= 0)
1169 close(priv->nl_socket_rdma);
1170 if (priv->vmwa_context)
1171 mlx5_vlan_vmwa_exit(priv->vmwa_context);
1172 ret = mlx5_hrxq_verify(dev);
1174 DRV_LOG(WARNING, "port %u some hash Rx queue still remain",
1175 dev->data->port_id);
1176 ret = mlx5_ind_table_obj_verify(dev);
1178 DRV_LOG(WARNING, "port %u some indirection table still remain",
1179 dev->data->port_id);
1180 ret = mlx5_rxq_obj_verify(dev);
1182 DRV_LOG(WARNING, "port %u some Rx queue objects still remain",
1183 dev->data->port_id);
1184 ret = mlx5_rxq_verify(dev);
1186 DRV_LOG(WARNING, "port %u some Rx queues still remain",
1187 dev->data->port_id);
1188 ret = mlx5_txq_obj_verify(dev);
1190 DRV_LOG(WARNING, "port %u some Verbs Tx queue still remain",
1191 dev->data->port_id);
1192 ret = mlx5_txq_verify(dev);
1194 DRV_LOG(WARNING, "port %u some Tx queues still remain",
1195 dev->data->port_id);
1196 ret = mlx5_flow_verify(dev);
1198 DRV_LOG(WARNING, "port %u some flows still remain",
1199 dev->data->port_id);
1201 * Free the shared context in last turn, because the cleanup
1202 * routines above may use some shared fields, like
1203 * mlx5_nl_mac_addr_flush() uses ibdev_path for retrieveing
1204 * ifindex if Netlink fails.
1206 mlx5_free_shared_dev_ctx(priv->sh);
1207 if (priv->domain_id != RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) {
1211 MLX5_ETH_FOREACH_DEV(port_id, priv->pci_dev) {
1212 struct mlx5_priv *opriv =
1213 rte_eth_devices[port_id].data->dev_private;
1216 opriv->domain_id != priv->domain_id ||
1217 &rte_eth_devices[port_id] == dev)
1223 claim_zero(rte_eth_switch_domain_free(priv->domain_id));
1225 memset(priv, 0, sizeof(*priv));
1226 priv->domain_id = RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID;
1228 * Reset mac_addrs to NULL such that it is not freed as part of
1229 * rte_eth_dev_release_port(). mac_addrs is part of dev_private so
1230 * it is freed when dev_private is freed.
1232 dev->data->mac_addrs = NULL;
1236 * Verify and store value for device argument.
1239 * Key argument to verify.
1241 * Value associated with key.
1246 * 0 on success, a negative errno value otherwise and rte_errno is set.
1249 mlx5_args_check(const char *key, const char *val, void *opaque)
1251 struct mlx5_dev_config *config = opaque;
1254 /* No-op, port representors are processed in mlx5_dev_spawn(). */
1255 if (!strcmp(MLX5_REPRESENTOR, key))
1258 tmp = strtoul(val, NULL, 0);
1261 DRV_LOG(WARNING, "%s: \"%s\" is not a valid integer", key, val);
1264 if (strcmp(MLX5_RXQ_CQE_COMP_EN, key) == 0) {
1265 config->cqe_comp = !!tmp;
1266 } else if (strcmp(MLX5_RXQ_CQE_PAD_EN, key) == 0) {
1267 config->cqe_pad = !!tmp;
1268 } else if (strcmp(MLX5_RXQ_PKT_PAD_EN, key) == 0) {
1269 config->hw_padding = !!tmp;
1270 } else if (strcmp(MLX5_RX_MPRQ_EN, key) == 0) {
1271 config->mprq.enabled = !!tmp;
1272 } else if (strcmp(MLX5_RX_MPRQ_LOG_STRIDE_NUM, key) == 0) {
1273 config->mprq.stride_num_n = tmp;
1274 } else if (strcmp(MLX5_RX_MPRQ_LOG_STRIDE_SIZE, key) == 0) {
1275 config->mprq.stride_size_n = tmp;
1276 } else if (strcmp(MLX5_RX_MPRQ_MAX_MEMCPY_LEN, key) == 0) {
1277 config->mprq.max_memcpy_len = tmp;
1278 } else if (strcmp(MLX5_RXQS_MIN_MPRQ, key) == 0) {
1279 config->mprq.min_rxqs_num = tmp;
1280 } else if (strcmp(MLX5_TXQ_INLINE, key) == 0) {
1281 DRV_LOG(WARNING, "%s: deprecated parameter,"
1282 " converted to txq_inline_max", key);
1283 config->txq_inline_max = tmp;
1284 } else if (strcmp(MLX5_TXQ_INLINE_MAX, key) == 0) {
1285 config->txq_inline_max = tmp;
1286 } else if (strcmp(MLX5_TXQ_INLINE_MIN, key) == 0) {
1287 config->txq_inline_min = tmp;
1288 } else if (strcmp(MLX5_TXQ_INLINE_MPW, key) == 0) {
1289 config->txq_inline_mpw = tmp;
1290 } else if (strcmp(MLX5_TXQS_MIN_INLINE, key) == 0) {
1291 config->txqs_inline = tmp;
1292 } else if (strcmp(MLX5_TXQS_MAX_VEC, key) == 0) {
1293 DRV_LOG(WARNING, "%s: deprecated parameter, ignored", key);
1294 } else if (strcmp(MLX5_TXQ_MPW_EN, key) == 0) {
1295 config->mps = !!tmp;
1296 } else if (strcmp(MLX5_TX_DB_NC, key) == 0) {
1297 if (tmp != MLX5_TXDB_CACHED &&
1298 tmp != MLX5_TXDB_NCACHED &&
1299 tmp != MLX5_TXDB_HEURISTIC) {
1300 DRV_LOG(ERR, "invalid Tx doorbell "
1301 "mapping parameter");
1306 } else if (strcmp(MLX5_TXQ_MPW_HDR_DSEG_EN, key) == 0) {
1307 DRV_LOG(WARNING, "%s: deprecated parameter, ignored", key);
1308 } else if (strcmp(MLX5_TXQ_MAX_INLINE_LEN, key) == 0) {
1309 DRV_LOG(WARNING, "%s: deprecated parameter,"
1310 " converted to txq_inline_mpw", key);
1311 config->txq_inline_mpw = tmp;
1312 } else if (strcmp(MLX5_TX_VEC_EN, key) == 0) {
1313 DRV_LOG(WARNING, "%s: deprecated parameter, ignored", key);
1314 } else if (strcmp(MLX5_RX_VEC_EN, key) == 0) {
1315 config->rx_vec_en = !!tmp;
1316 } else if (strcmp(MLX5_L3_VXLAN_EN, key) == 0) {
1317 config->l3_vxlan_en = !!tmp;
1318 } else if (strcmp(MLX5_VF_NL_EN, key) == 0) {
1319 config->vf_nl_en = !!tmp;
1320 } else if (strcmp(MLX5_DV_ESW_EN, key) == 0) {
1321 config->dv_esw_en = !!tmp;
1322 } else if (strcmp(MLX5_DV_FLOW_EN, key) == 0) {
1323 config->dv_flow_en = !!tmp;
1324 } else if (strcmp(MLX5_DV_XMETA_EN, key) == 0) {
1325 if (tmp != MLX5_XMETA_MODE_LEGACY &&
1326 tmp != MLX5_XMETA_MODE_META16 &&
1327 tmp != MLX5_XMETA_MODE_META32) {
1328 DRV_LOG(ERR, "invalid extensive "
1329 "metadata parameter");
1333 config->dv_xmeta_en = tmp;
1334 } else if (strcmp(MLX5_MR_EXT_MEMSEG_EN, key) == 0) {
1335 config->mr_ext_memseg_en = !!tmp;
1336 } else if (strcmp(MLX5_MAX_DUMP_FILES_NUM, key) == 0) {
1337 config->max_dump_files_num = tmp;
1338 } else if (strcmp(MLX5_LRO_TIMEOUT_USEC, key) == 0) {
1339 config->lro.timeout = tmp;
1340 } else if (strcmp(MLX5_CLASS_ARG_NAME, key) == 0) {
1341 DRV_LOG(DEBUG, "class argument is %s.", val);
1342 } else if (strcmp(MLX5_HP_BUF_SIZE, key) == 0) {
1343 config->log_hp_size = tmp;
1344 } else if (strcmp(MLX5_RECLAIM_MEM, key) == 0) {
1345 if (tmp != MLX5_RCM_NONE &&
1346 tmp != MLX5_RCM_LIGHT &&
1347 tmp != MLX5_RCM_AGGR) {
1348 DRV_LOG(ERR, "Unrecognize %s: \"%s\"", key, val);
1352 config->reclaim_mode = tmp;
1354 DRV_LOG(WARNING, "%s: unknown parameter", key);
1362 * Parse device parameters.
1365 * Pointer to device configuration structure.
1367 * Device arguments structure.
1370 * 0 on success, a negative errno value otherwise and rte_errno is set.
1373 mlx5_args(struct mlx5_dev_config *config, struct rte_devargs *devargs)
1375 const char **params = (const char *[]){
1376 MLX5_RXQ_CQE_COMP_EN,
1377 MLX5_RXQ_CQE_PAD_EN,
1378 MLX5_RXQ_PKT_PAD_EN,
1380 MLX5_RX_MPRQ_LOG_STRIDE_NUM,
1381 MLX5_RX_MPRQ_LOG_STRIDE_SIZE,
1382 MLX5_RX_MPRQ_MAX_MEMCPY_LEN,
1385 MLX5_TXQ_INLINE_MIN,
1386 MLX5_TXQ_INLINE_MAX,
1387 MLX5_TXQ_INLINE_MPW,
1388 MLX5_TXQS_MIN_INLINE,
1391 MLX5_TXQ_MPW_HDR_DSEG_EN,
1392 MLX5_TXQ_MAX_INLINE_LEN,
1401 MLX5_MR_EXT_MEMSEG_EN,
1403 MLX5_MAX_DUMP_FILES_NUM,
1404 MLX5_LRO_TIMEOUT_USEC,
1405 MLX5_CLASS_ARG_NAME,
1410 struct rte_kvargs *kvlist;
1414 if (devargs == NULL)
1416 /* Following UGLY cast is done to pass checkpatch. */
1417 kvlist = rte_kvargs_parse(devargs->args, params);
1418 if (kvlist == NULL) {
1422 /* Process parameters. */
1423 for (i = 0; (params[i] != NULL); ++i) {
1424 if (rte_kvargs_count(kvlist, params[i])) {
1425 ret = rte_kvargs_process(kvlist, params[i],
1426 mlx5_args_check, config);
1429 rte_kvargs_free(kvlist);
1434 rte_kvargs_free(kvlist);
1439 * PMD global initialization.
1441 * Independent from individual device, this function initializes global
1442 * per-PMD data structures distinguishing primary and secondary processes.
1443 * Hence, each initialization is called once per a process.
1446 * 0 on success, a negative errno value otherwise and rte_errno is set.
1449 mlx5_init_once(void)
1451 struct mlx5_shared_data *sd;
1452 struct mlx5_local_data *ld = &mlx5_local_data;
1455 if (mlx5_init_shared_data())
1457 sd = mlx5_shared_data;
1459 rte_spinlock_lock(&sd->lock);
1460 switch (rte_eal_process_type()) {
1461 case RTE_PROC_PRIMARY:
1464 LIST_INIT(&sd->mem_event_cb_list);
1465 rte_rwlock_init(&sd->mem_event_rwlock);
1466 rte_mem_event_callback_register("MLX5_MEM_EVENT_CB",
1467 mlx5_mr_mem_event_cb, NULL);
1468 ret = mlx5_mp_init_primary(MLX5_MP_NAME,
1469 mlx5_mp_primary_handle);
1472 sd->init_done = true;
1474 case RTE_PROC_SECONDARY:
1477 ret = mlx5_mp_init_secondary(MLX5_MP_NAME,
1478 mlx5_mp_secondary_handle);
1481 ++sd->secondary_cnt;
1482 ld->init_done = true;
1488 rte_spinlock_unlock(&sd->lock);
1493 * Configures the minimal amount of data to inline into WQE
1494 * while sending packets.
1496 * - the txq_inline_min has the maximal priority, if this
1497 * key is specified in devargs
1498 * - if DevX is enabled the inline mode is queried from the
1499 * device (HCA attributes and NIC vport context if needed).
1500 * - otherwise L2 mode (18 bytes) is assumed for ConnectX-4/4 Lx
1501 * and none (0 bytes) for other NICs
1504 * Verbs device parameters (name, port, switch_info) to spawn.
1506 * Device configuration parameters.
1509 mlx5_set_min_inline(struct mlx5_dev_spawn_data *spawn,
1510 struct mlx5_dev_config *config)
1512 if (config->txq_inline_min != MLX5_ARG_UNSET) {
1513 /* Application defines size of inlined data explicitly. */
1514 switch (spawn->pci_dev->id.device_id) {
1515 case PCI_DEVICE_ID_MELLANOX_CONNECTX4:
1516 case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF:
1517 if (config->txq_inline_min <
1518 (int)MLX5_INLINE_HSIZE_L2) {
1520 "txq_inline_mix aligned to minimal"
1521 " ConnectX-4 required value %d",
1522 (int)MLX5_INLINE_HSIZE_L2);
1523 config->txq_inline_min = MLX5_INLINE_HSIZE_L2;
1529 if (config->hca_attr.eth_net_offloads) {
1530 /* We have DevX enabled, inline mode queried successfully. */
1531 switch (config->hca_attr.wqe_inline_mode) {
1532 case MLX5_CAP_INLINE_MODE_L2:
1533 /* outer L2 header must be inlined. */
1534 config->txq_inline_min = MLX5_INLINE_HSIZE_L2;
1536 case MLX5_CAP_INLINE_MODE_NOT_REQUIRED:
1537 /* No inline data are required by NIC. */
1538 config->txq_inline_min = MLX5_INLINE_HSIZE_NONE;
1539 config->hw_vlan_insert =
1540 config->hca_attr.wqe_vlan_insert;
1541 DRV_LOG(DEBUG, "Tx VLAN insertion is supported");
1543 case MLX5_CAP_INLINE_MODE_VPORT_CONTEXT:
1544 /* inline mode is defined by NIC vport context. */
1545 if (!config->hca_attr.eth_virt)
1547 switch (config->hca_attr.vport_inline_mode) {
1548 case MLX5_INLINE_MODE_NONE:
1549 config->txq_inline_min =
1550 MLX5_INLINE_HSIZE_NONE;
1552 case MLX5_INLINE_MODE_L2:
1553 config->txq_inline_min =
1554 MLX5_INLINE_HSIZE_L2;
1556 case MLX5_INLINE_MODE_IP:
1557 config->txq_inline_min =
1558 MLX5_INLINE_HSIZE_L3;
1560 case MLX5_INLINE_MODE_TCP_UDP:
1561 config->txq_inline_min =
1562 MLX5_INLINE_HSIZE_L4;
1564 case MLX5_INLINE_MODE_INNER_L2:
1565 config->txq_inline_min =
1566 MLX5_INLINE_HSIZE_INNER_L2;
1568 case MLX5_INLINE_MODE_INNER_IP:
1569 config->txq_inline_min =
1570 MLX5_INLINE_HSIZE_INNER_L3;
1572 case MLX5_INLINE_MODE_INNER_TCP_UDP:
1573 config->txq_inline_min =
1574 MLX5_INLINE_HSIZE_INNER_L4;
1580 * We get here if we are unable to deduce
1581 * inline data size with DevX. Try PCI ID
1582 * to determine old NICs.
1584 switch (spawn->pci_dev->id.device_id) {
1585 case PCI_DEVICE_ID_MELLANOX_CONNECTX4:
1586 case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF:
1587 case PCI_DEVICE_ID_MELLANOX_CONNECTX4LX:
1588 case PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF:
1589 config->txq_inline_min = MLX5_INLINE_HSIZE_L2;
1590 config->hw_vlan_insert = 0;
1592 case PCI_DEVICE_ID_MELLANOX_CONNECTX5:
1593 case PCI_DEVICE_ID_MELLANOX_CONNECTX5VF:
1594 case PCI_DEVICE_ID_MELLANOX_CONNECTX5EX:
1595 case PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF:
1597 * These NICs support VLAN insertion from WQE and
1598 * report the wqe_vlan_insert flag. But there is the bug
1599 * and PFC control may be broken, so disable feature.
1601 config->hw_vlan_insert = 0;
1602 config->txq_inline_min = MLX5_INLINE_HSIZE_NONE;
1605 config->txq_inline_min = MLX5_INLINE_HSIZE_NONE;
1609 DRV_LOG(DEBUG, "min tx inline configured: %d", config->txq_inline_min);
1613 * Configures the metadata mask fields in the shared context.
1616 * Pointer to Ethernet device.
1619 mlx5_set_metadata_mask(struct rte_eth_dev *dev)
1621 struct mlx5_priv *priv = dev->data->dev_private;
1622 struct mlx5_dev_ctx_shared *sh = priv->sh;
1623 uint32_t meta, mark, reg_c0;
1625 reg_c0 = ~priv->vport_meta_mask;
1626 switch (priv->config.dv_xmeta_en) {
1627 case MLX5_XMETA_MODE_LEGACY:
1629 mark = MLX5_FLOW_MARK_MASK;
1631 case MLX5_XMETA_MODE_META16:
1632 meta = reg_c0 >> rte_bsf32(reg_c0);
1633 mark = MLX5_FLOW_MARK_MASK;
1635 case MLX5_XMETA_MODE_META32:
1637 mark = (reg_c0 >> rte_bsf32(reg_c0)) & MLX5_FLOW_MARK_MASK;
1645 if (sh->dv_mark_mask && sh->dv_mark_mask != mark)
1646 DRV_LOG(WARNING, "metadata MARK mask mismatche %08X:%08X",
1647 sh->dv_mark_mask, mark);
1649 sh->dv_mark_mask = mark;
1650 if (sh->dv_meta_mask && sh->dv_meta_mask != meta)
1651 DRV_LOG(WARNING, "metadata META mask mismatche %08X:%08X",
1652 sh->dv_meta_mask, meta);
1654 sh->dv_meta_mask = meta;
1655 if (sh->dv_regc0_mask && sh->dv_regc0_mask != reg_c0)
1656 DRV_LOG(WARNING, "metadata reg_c0 mask mismatche %08X:%08X",
1657 sh->dv_meta_mask, reg_c0);
1659 sh->dv_regc0_mask = reg_c0;
1660 DRV_LOG(DEBUG, "metadata mode %u", priv->config.dv_xmeta_en);
1661 DRV_LOG(DEBUG, "metadata MARK mask %08X", sh->dv_mark_mask);
1662 DRV_LOG(DEBUG, "metadata META mask %08X", sh->dv_meta_mask);
1663 DRV_LOG(DEBUG, "metadata reg_c0 mask %08X", sh->dv_regc0_mask);
1667 * Allocate page of door-bells and register it using DevX API.
1670 * Pointer to Ethernet device.
1673 * Pointer to new page on success, NULL otherwise.
1675 static struct mlx5_devx_dbr_page *
1676 mlx5_alloc_dbr_page(struct rte_eth_dev *dev)
1678 struct mlx5_priv *priv = dev->data->dev_private;
1679 struct mlx5_devx_dbr_page *page;
1681 /* Allocate space for door-bell page and management data. */
1682 page = rte_calloc_socket(__func__, 1, sizeof(struct mlx5_devx_dbr_page),
1683 RTE_CACHE_LINE_SIZE, dev->device->numa_node);
1685 DRV_LOG(ERR, "port %u cannot allocate dbr page",
1686 dev->data->port_id);
1689 /* Register allocated memory. */
1690 page->umem = mlx5_glue->devx_umem_reg(priv->sh->ctx, page->dbrs,
1691 MLX5_DBR_PAGE_SIZE, 0);
1693 DRV_LOG(ERR, "port %u cannot umem reg dbr page",
1694 dev->data->port_id);
1702 * Find the next available door-bell, allocate new page if needed.
1705 * Pointer to Ethernet device.
1706 * @param [out] dbr_page
1707 * Door-bell page containing the page data.
1710 * Door-bell address offset on success, a negative error value otherwise.
1713 mlx5_get_dbr(struct rte_eth_dev *dev, struct mlx5_devx_dbr_page **dbr_page)
1715 struct mlx5_priv *priv = dev->data->dev_private;
1716 struct mlx5_devx_dbr_page *page = NULL;
1719 LIST_FOREACH(page, &priv->dbrpgs, next)
1720 if (page->dbr_count < MLX5_DBR_PER_PAGE)
1722 if (!page) { /* No page with free door-bell exists. */
1723 page = mlx5_alloc_dbr_page(dev);
1724 if (!page) /* Failed to allocate new page. */
1726 LIST_INSERT_HEAD(&priv->dbrpgs, page, next);
1728 /* Loop to find bitmap part with clear bit. */
1730 i < MLX5_DBR_BITMAP_SIZE && page->dbr_bitmap[i] == UINT64_MAX;
1733 /* Find the first clear bit. */
1734 MLX5_ASSERT(i < MLX5_DBR_BITMAP_SIZE);
1735 j = rte_bsf64(~page->dbr_bitmap[i]);
1736 page->dbr_bitmap[i] |= (UINT64_C(1) << j);
1739 return (((i * 64) + j) * sizeof(uint64_t));
1743 * Release a door-bell record.
1746 * Pointer to Ethernet device.
1747 * @param [in] umem_id
1748 * UMEM ID of page containing the door-bell record to release.
1749 * @param [in] offset
1750 * Offset of door-bell record in page.
1753 * 0 on success, a negative error value otherwise.
1756 mlx5_release_dbr(struct rte_eth_dev *dev, uint32_t umem_id, uint64_t offset)
1758 struct mlx5_priv *priv = dev->data->dev_private;
1759 struct mlx5_devx_dbr_page *page = NULL;
1762 LIST_FOREACH(page, &priv->dbrpgs, next)
1763 /* Find the page this address belongs to. */
1764 if (mlx5_os_get_umem_id(page->umem) == umem_id)
1769 if (!page->dbr_count) {
1770 /* Page not used, free it and remove from list. */
1771 LIST_REMOVE(page, next);
1773 ret = -mlx5_glue->devx_umem_dereg(page->umem);
1776 /* Mark in bitmap that this door-bell is not in use. */
1777 offset /= MLX5_DBR_SIZE;
1778 int i = offset / 64;
1779 int j = offset % 64;
1781 page->dbr_bitmap[i] &= ~(UINT64_C(1) << j);
1787 rte_pmd_mlx5_get_dyn_flag_names(char *names[], unsigned int n)
1789 static const char *const dynf_names[] = {
1790 RTE_PMD_MLX5_FINE_GRANULARITY_INLINE,
1791 RTE_MBUF_DYNFLAG_METADATA_NAME
1795 if (n < RTE_DIM(dynf_names))
1797 for (i = 0; i < RTE_DIM(dynf_names); i++) {
1798 if (names[i] == NULL)
1800 strcpy(names[i], dynf_names[i]);
1802 return RTE_DIM(dynf_names);
1806 * Comparison callback to sort device data.
1808 * This is meant to be used with qsort().
1811 * Pointer to pointer to first data object.
1813 * Pointer to pointer to second data object.
1816 * 0 if both objects are equal, less than 0 if the first argument is less
1817 * than the second, greater than 0 otherwise.
1820 mlx5_dev_check_sibling_config(struct mlx5_priv *priv,
1821 struct mlx5_dev_config *config)
1823 struct mlx5_dev_ctx_shared *sh = priv->sh;
1824 struct mlx5_dev_config *sh_conf = NULL;
1828 /* Nothing to compare for the single/first device. */
1829 if (sh->refcnt == 1)
1831 /* Find the device with shared context. */
1832 MLX5_ETH_FOREACH_DEV(port_id, priv->pci_dev) {
1833 struct mlx5_priv *opriv =
1834 rte_eth_devices[port_id].data->dev_private;
1836 if (opriv && opriv != priv && opriv->sh == sh) {
1837 sh_conf = &opriv->config;
1843 if (sh_conf->dv_flow_en ^ config->dv_flow_en) {
1844 DRV_LOG(ERR, "\"dv_flow_en\" configuration mismatch"
1845 " for shared %s context", sh->ibdev_name);
1849 if (sh_conf->dv_xmeta_en ^ config->dv_xmeta_en) {
1850 DRV_LOG(ERR, "\"dv_xmeta_en\" configuration mismatch"
1851 " for shared %s context", sh->ibdev_name);
1859 * Look for the ethernet device belonging to mlx5 driver.
1861 * @param[in] port_id
1862 * port_id to start looking for device.
1863 * @param[in] pci_dev
1864 * Pointer to the hint PCI device. When device is being probed
1865 * the its siblings (master and preceding representors might
1866 * not have assigned driver yet (because the mlx5_os_pci_probe()
1867 * is not completed yet, for this case match on hint PCI
1868 * device may be used to detect sibling device.
1871 * port_id of found device, RTE_MAX_ETHPORT if not found.
1874 mlx5_eth_find_next(uint16_t port_id, struct rte_pci_device *pci_dev)
1876 while (port_id < RTE_MAX_ETHPORTS) {
1877 struct rte_eth_dev *dev = &rte_eth_devices[port_id];
1879 if (dev->state != RTE_ETH_DEV_UNUSED &&
1881 (dev->device == &pci_dev->device ||
1882 (dev->device->driver &&
1883 dev->device->driver->name &&
1884 !strcmp(dev->device->driver->name, MLX5_DRIVER_NAME))))
1888 if (port_id >= RTE_MAX_ETHPORTS)
1889 return RTE_MAX_ETHPORTS;
1894 * DPDK callback to remove a PCI device.
1896 * This function removes all Ethernet devices belong to a given PCI device.
1898 * @param[in] pci_dev
1899 * Pointer to the PCI device.
1902 * 0 on success, the function cannot fail.
1905 mlx5_pci_remove(struct rte_pci_device *pci_dev)
1909 RTE_ETH_FOREACH_DEV_OF(port_id, &pci_dev->device) {
1911 * mlx5_dev_close() is not registered to secondary process,
1912 * call the close function explicitly for secondary process.
1914 if (rte_eal_process_type() == RTE_PROC_SECONDARY)
1915 mlx5_dev_close(&rte_eth_devices[port_id]);
1917 rte_eth_dev_close(port_id);
1922 static const struct rte_pci_id mlx5_pci_id_map[] = {
1924 RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1925 PCI_DEVICE_ID_MELLANOX_CONNECTX4)
1928 RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1929 PCI_DEVICE_ID_MELLANOX_CONNECTX4VF)
1932 RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1933 PCI_DEVICE_ID_MELLANOX_CONNECTX4LX)
1936 RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1937 PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF)
1940 RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1941 PCI_DEVICE_ID_MELLANOX_CONNECTX5)
1944 RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1945 PCI_DEVICE_ID_MELLANOX_CONNECTX5VF)
1948 RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1949 PCI_DEVICE_ID_MELLANOX_CONNECTX5EX)
1952 RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1953 PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF)
1956 RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1957 PCI_DEVICE_ID_MELLANOX_CONNECTX5BF)
1960 RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1961 PCI_DEVICE_ID_MELLANOX_CONNECTX5BFVF)
1964 RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1965 PCI_DEVICE_ID_MELLANOX_CONNECTX6)
1968 RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1969 PCI_DEVICE_ID_MELLANOX_CONNECTX6VF)
1972 RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1973 PCI_DEVICE_ID_MELLANOX_CONNECTX6DX)
1976 RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1977 PCI_DEVICE_ID_MELLANOX_CONNECTX6DXVF)
1980 RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1981 PCI_DEVICE_ID_MELLANOX_CONNECTX6DXBF)
1988 struct rte_pci_driver mlx5_driver = {
1990 .name = MLX5_DRIVER_NAME
1992 .id_table = mlx5_pci_id_map,
1993 .probe = mlx5_os_pci_probe,
1994 .remove = mlx5_pci_remove,
1995 .dma_map = mlx5_dma_map,
1996 .dma_unmap = mlx5_dma_unmap,
1997 .drv_flags = PCI_DRV_FLAGS,
2001 * Driver initialization routine.
2003 RTE_INIT(rte_mlx5_pmd_init)
2005 /* Initialize driver log type. */
2006 mlx5_logtype = rte_log_register("pmd.net.mlx5");
2007 if (mlx5_logtype >= 0)
2008 rte_log_set_level(mlx5_logtype, RTE_LOG_NOTICE);
2010 /* Build the static tables for Verbs conversion. */
2011 mlx5_set_ptype_table();
2012 mlx5_set_cksum_table();
2013 mlx5_set_swp_types_table();
2015 rte_pci_register(&mlx5_driver);
2018 RTE_PMD_EXPORT_NAME(net_mlx5, __COUNTER__);
2019 RTE_PMD_REGISTER_PCI_TABLE(net_mlx5, mlx5_pci_id_map);
2020 RTE_PMD_REGISTER_KMOD_DEP(net_mlx5, "* ib_uverbs & mlx5_core & mlx5_ib");