4 * Copyright 2015 6WIND S.A.
5 * Copyright 2015 Mellanox.
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
11 * * Redistributions of source code must retain the above copyright
12 * notice, this list of conditions and the following disclaimer.
13 * * Redistributions in binary form must reproduce the above copyright
14 * notice, this list of conditions and the following disclaimer in
15 * the documentation and/or other materials provided with the
17 * * Neither the name of 6WIND S.A. nor the names of its
18 * contributors may be used to endorse or promote products derived
19 * from this software without specific prior written permission.
21 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
22 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
23 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
24 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
25 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
26 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
27 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
31 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
34 #ifndef RTE_PMD_MLX5_H_
35 #define RTE_PMD_MLX5_H_
41 #include <netinet/in.h>
42 #include <sys/queue.h>
45 /* ISO C doesn't support unnamed structs/unions, disabling -pedantic. */
47 #pragma GCC diagnostic ignored "-Wpedantic"
49 #include <infiniband/verbs.h>
51 #pragma GCC diagnostic error "-Wpedantic"
55 #include <rte_ether.h>
56 #include <rte_ethdev.h>
57 #include <rte_spinlock.h>
58 #include <rte_interrupts.h>
59 #include <rte_errno.h>
62 #include "mlx5_utils.h"
63 #include "mlx5_rxtx.h"
64 #include "mlx5_autoconf.h"
65 #include "mlx5_defs.h"
68 PCI_VENDOR_ID_MELLANOX = 0x15b3,
72 PCI_DEVICE_ID_MELLANOX_CONNECTX4 = 0x1013,
73 PCI_DEVICE_ID_MELLANOX_CONNECTX4VF = 0x1014,
74 PCI_DEVICE_ID_MELLANOX_CONNECTX4LX = 0x1015,
75 PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF = 0x1016,
76 PCI_DEVICE_ID_MELLANOX_CONNECTX5 = 0x1017,
77 PCI_DEVICE_ID_MELLANOX_CONNECTX5VF = 0x1018,
78 PCI_DEVICE_ID_MELLANOX_CONNECTX5EX = 0x1019,
79 PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF = 0x101a,
82 struct mlx5_xstats_ctrl {
83 /* Number of device stats. */
85 /* Index in the device counters table. */
86 uint16_t dev_table_idx[MLX5_MAX_XSTATS];
87 uint64_t base[MLX5_MAX_XSTATS];
91 TAILQ_HEAD(mlx5_flows, rte_flow);
94 struct rte_eth_dev *dev; /* Ethernet device of master process. */
95 struct ibv_context *ctx; /* Verbs context. */
96 struct ibv_device_attr_ex device_attr; /* Device properties. */
97 struct ibv_pd *pd; /* Protection Domain. */
98 char ibdev_path[IBV_SYSFS_PATH_MAX]; /* IB device path for secondary */
99 struct ether_addr mac[MLX5_MAX_MAC_ADDRESSES]; /* MAC addresses. */
100 uint16_t vlan_filter[MLX5_MAX_VLAN_IDS]; /* VLAN filters table. */
101 unsigned int vlan_filter_n; /* Number of configured VLAN filters. */
102 /* Device properties. */
103 uint16_t mtu; /* Configured MTU. */
104 uint8_t port; /* Physical port number. */
105 unsigned int hw_csum:1; /* Checksum offload is supported. */
106 unsigned int hw_csum_l2tun:1; /* Same for L2 tunnels. */
107 unsigned int hw_vlan_strip:1; /* VLAN stripping is supported. */
108 unsigned int hw_fcs_strip:1; /* FCS stripping is supported. */
109 unsigned int hw_padding:1; /* End alignment padding is supported. */
110 unsigned int sriov:1; /* This is a VF or PF with VF devices. */
111 unsigned int mps:2; /* Multi-packet send mode (0: disabled). */
112 unsigned int mpw_hdr_dseg:1; /* Enable DSEGs in the title WQEBB. */
113 unsigned int cqe_comp:1; /* Whether CQE compression is enabled. */
114 unsigned int pending_alarm:1; /* An alarm is pending. */
115 unsigned int tso:1; /* Whether TSO is supported. */
116 unsigned int tunnel_en:1;
117 unsigned int isolated:1; /* Whether isolated mode is enabled. */
118 unsigned int tx_vec_en:1; /* Whether Tx vector is enabled. */
119 unsigned int rx_vec_en:1; /* Whether Rx vector is enabled. */
120 unsigned int counter_set_supported:1; /* Counter set is supported. */
121 /* Whether Tx offloads for tunneled packets are supported. */
122 unsigned int max_tso_payload_sz; /* Maximum TCP payload for TSO. */
123 unsigned int txq_inline; /* Maximum packet size for inlining. */
124 unsigned int txqs_inline; /* Queue number threshold for inlining. */
125 unsigned int inline_max_packet_sz; /* Max packet size for inlining. */
127 unsigned int rxqs_n; /* RX queues array size. */
128 unsigned int txqs_n; /* TX queues array size. */
129 struct mlx5_rxq_data *(*rxqs)[]; /* RX queues. */
130 struct mlx5_txq_data *(*txqs)[]; /* TX queues. */
131 unsigned int ind_table_max_size; /* Maximum indirection table size. */
132 struct rte_eth_rss_conf rss_conf; /* RSS configuration. */
133 struct rte_intr_handle intr_handle; /* Interrupt handler. */
134 unsigned int (*reta_idx)[]; /* RETA index table. */
135 unsigned int reta_idx_n; /* RETA index size. */
136 struct mlx5_hrxq_drop *flow_drop_queue; /* Flow drop queue. */
137 struct mlx5_flows flows; /* RTE Flow rules. */
138 struct mlx5_flows ctrl_flows; /* Control flow rules. */
139 LIST_HEAD(mr, mlx5_mr) mr; /* Memory region. */
140 LIST_HEAD(rxq, mlx5_rxq_ctrl) rxqsctrl; /* DPDK Rx queues. */
141 LIST_HEAD(rxqibv, mlx5_rxq_ibv) rxqsibv; /* Verbs Rx queues. */
142 LIST_HEAD(hrxq, mlx5_hrxq) hrxqs; /* Verbs Hash Rx queues. */
143 LIST_HEAD(txq, mlx5_txq_ctrl) txqsctrl; /* DPDK Tx queues. */
144 LIST_HEAD(txqibv, mlx5_txq_ibv) txqsibv; /* Verbs Tx queues. */
145 /* Verbs Indirection tables. */
146 LIST_HEAD(ind_tables, mlx5_ind_table_ibv) ind_tbls;
147 uint32_t link_speed_capa; /* Link speed capabilities. */
148 struct mlx5_xstats_ctrl xstats_ctrl; /* Extended stats control. */
149 rte_spinlock_t lock; /* Lock for control functions. */
150 int primary_socket; /* Unix socket for primary process. */
151 struct rte_intr_handle intr_handle_socket; /* Interrupt handler. */
155 * Lock private structure to protect it from concurrent access in the
159 * Pointer to private structure.
162 priv_lock(struct priv *priv)
164 rte_spinlock_lock(&priv->lock);
168 * Unlock private structure.
171 * Pointer to private structure.
174 priv_unlock(struct priv *priv)
176 rte_spinlock_unlock(&priv->lock);
181 int mlx5_getenv_int(const char *);
185 struct priv *mlx5_get_priv(struct rte_eth_dev *dev);
186 int mlx5_is_secondary(void);
187 int priv_get_ifname(const struct priv *, char (*)[IF_NAMESIZE]);
188 int priv_ifreq(const struct priv *, int req, struct ifreq *);
189 int priv_is_ib_cntr(const char *);
190 int priv_get_cntr_sysfs(struct priv *, const char *, uint64_t *);
191 int priv_get_num_vfs(struct priv *, uint16_t *);
192 int priv_get_mtu(struct priv *, uint16_t *);
193 int priv_set_flags(struct priv *, unsigned int, unsigned int);
194 int mlx5_dev_configure(struct rte_eth_dev *);
195 void mlx5_dev_infos_get(struct rte_eth_dev *, struct rte_eth_dev_info *);
196 const uint32_t *mlx5_dev_supported_ptypes_get(struct rte_eth_dev *dev);
197 int mlx5_link_update(struct rte_eth_dev *, int);
198 int mlx5_dev_set_mtu(struct rte_eth_dev *, uint16_t);
199 int mlx5_dev_get_flow_ctrl(struct rte_eth_dev *, struct rte_eth_fc_conf *);
200 int mlx5_dev_set_flow_ctrl(struct rte_eth_dev *, struct rte_eth_fc_conf *);
201 int mlx5_ibv_device_to_pci_addr(const struct ibv_device *,
202 struct rte_pci_addr *);
203 void mlx5_dev_link_status_handler(void *);
204 void mlx5_dev_interrupt_handler(void *);
205 void priv_dev_interrupt_handler_uninstall(struct priv *, struct rte_eth_dev *);
206 void priv_dev_interrupt_handler_install(struct priv *, struct rte_eth_dev *);
207 int mlx5_set_link_down(struct rte_eth_dev *dev);
208 int mlx5_set_link_up(struct rte_eth_dev *dev);
209 void priv_dev_select_tx_function(struct priv *priv, struct rte_eth_dev *dev);
210 void priv_dev_select_rx_function(struct priv *priv, struct rte_eth_dev *dev);
214 int priv_get_mac(struct priv *, uint8_t (*)[ETHER_ADDR_LEN]);
215 void mlx5_mac_addr_remove(struct rte_eth_dev *, uint32_t);
216 int mlx5_mac_addr_add(struct rte_eth_dev *, struct ether_addr *, uint32_t,
218 void mlx5_mac_addr_set(struct rte_eth_dev *, struct ether_addr *);
222 int mlx5_rss_hash_update(struct rte_eth_dev *, struct rte_eth_rss_conf *);
223 int mlx5_rss_hash_conf_get(struct rte_eth_dev *, struct rte_eth_rss_conf *);
224 int priv_rss_reta_index_resize(struct priv *, unsigned int);
225 int mlx5_dev_rss_reta_query(struct rte_eth_dev *,
226 struct rte_eth_rss_reta_entry64 *, uint16_t);
227 int mlx5_dev_rss_reta_update(struct rte_eth_dev *,
228 struct rte_eth_rss_reta_entry64 *, uint16_t);
232 void mlx5_promiscuous_enable(struct rte_eth_dev *);
233 void mlx5_promiscuous_disable(struct rte_eth_dev *);
234 void mlx5_allmulticast_enable(struct rte_eth_dev *);
235 void mlx5_allmulticast_disable(struct rte_eth_dev *);
239 void priv_xstats_init(struct priv *);
240 int mlx5_stats_get(struct rte_eth_dev *, struct rte_eth_stats *);
241 void mlx5_stats_reset(struct rte_eth_dev *);
242 int mlx5_xstats_get(struct rte_eth_dev *,
243 struct rte_eth_xstat *, unsigned int);
244 void mlx5_xstats_reset(struct rte_eth_dev *);
245 int mlx5_xstats_get_names(struct rte_eth_dev *,
246 struct rte_eth_xstat_name *, unsigned int);
250 int mlx5_vlan_filter_set(struct rte_eth_dev *, uint16_t, int);
251 int mlx5_vlan_offload_set(struct rte_eth_dev *, int);
252 void mlx5_vlan_strip_queue_set(struct rte_eth_dev *, uint16_t, int);
256 int mlx5_dev_start(struct rte_eth_dev *);
257 void mlx5_dev_stop(struct rte_eth_dev *);
258 int priv_dev_traffic_enable(struct priv *, struct rte_eth_dev *);
259 int priv_dev_traffic_disable(struct priv *, struct rte_eth_dev *);
260 int priv_dev_traffic_restart(struct priv *, struct rte_eth_dev *);
261 int mlx5_traffic_restart(struct rte_eth_dev *);
265 int mlx5_dev_filter_ctrl(struct rte_eth_dev *, enum rte_filter_type,
266 enum rte_filter_op, void *);
267 int mlx5_flow_validate(struct rte_eth_dev *, const struct rte_flow_attr *,
268 const struct rte_flow_item [],
269 const struct rte_flow_action [],
270 struct rte_flow_error *);
271 struct rte_flow *mlx5_flow_create(struct rte_eth_dev *,
272 const struct rte_flow_attr *,
273 const struct rte_flow_item [],
274 const struct rte_flow_action [],
275 struct rte_flow_error *);
276 int mlx5_flow_destroy(struct rte_eth_dev *, struct rte_flow *,
277 struct rte_flow_error *);
278 void priv_flow_flush(struct priv *, struct mlx5_flows *);
279 int mlx5_flow_flush(struct rte_eth_dev *, struct rte_flow_error *);
280 int mlx5_flow_query(struct rte_eth_dev *, struct rte_flow *,
281 enum rte_flow_action_type, void *,
282 struct rte_flow_error *);
283 int mlx5_flow_isolate(struct rte_eth_dev *, int, struct rte_flow_error *);
284 int priv_flow_start(struct priv *, struct mlx5_flows *);
285 void priv_flow_stop(struct priv *, struct mlx5_flows *);
286 int priv_flow_verify(struct priv *);
287 int mlx5_ctrl_flow_vlan(struct rte_eth_dev *, struct rte_flow_item_eth *,
288 struct rte_flow_item_eth *, struct rte_flow_item_vlan *,
289 struct rte_flow_item_vlan *);
290 int mlx5_ctrl_flow(struct rte_eth_dev *, struct rte_flow_item_eth *,
291 struct rte_flow_item_eth *);
292 int priv_flow_create_drop_queue(struct priv *);
293 void priv_flow_delete_drop_queue(struct priv *);
297 int priv_socket_init(struct priv *priv);
298 int priv_socket_uninit(struct priv *priv);
299 void priv_socket_handle(struct priv *priv);
300 int priv_socket_connect(struct priv *priv);
304 struct mlx5_mr *priv_mr_new(struct priv *, struct rte_mempool *);
305 struct mlx5_mr *priv_mr_get(struct priv *, struct rte_mempool *);
306 int priv_mr_release(struct priv *, struct mlx5_mr *);
307 int priv_mr_verify(struct priv *);
309 #endif /* RTE_PMD_MLX5_H_ */