4 * Copyright 2015 6WIND S.A.
5 * Copyright 2015 Mellanox.
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
11 * * Redistributions of source code must retain the above copyright
12 * notice, this list of conditions and the following disclaimer.
13 * * Redistributions in binary form must reproduce the above copyright
14 * notice, this list of conditions and the following disclaimer in
15 * the documentation and/or other materials provided with the
17 * * Neither the name of 6WIND S.A. nor the names of its
18 * contributors may be used to endorse or promote products derived
19 * from this software without specific prior written permission.
21 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
22 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
23 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
24 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
25 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
26 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
27 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
31 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
34 #ifndef RTE_PMD_MLX5_H_
35 #define RTE_PMD_MLX5_H_
41 #include <netinet/in.h>
44 /* ISO C doesn't support unnamed structs/unions, disabling -pedantic. */
46 #pragma GCC diagnostic ignored "-Wpedantic"
48 #include <infiniband/verbs.h>
50 #pragma GCC diagnostic error "-Wpedantic"
54 #include <rte_ether.h>
55 #include <rte_ethdev.h>
56 #include <rte_spinlock.h>
57 #include <rte_interrupts.h>
58 #include <rte_errno.h>
61 #include "mlx5_utils.h"
62 #include "mlx5_rxtx.h"
63 #include "mlx5_autoconf.h"
64 #include "mlx5_defs.h"
67 PCI_VENDOR_ID_MELLANOX = 0x15b3,
71 PCI_DEVICE_ID_MELLANOX_CONNECTX4 = 0x1013,
72 PCI_DEVICE_ID_MELLANOX_CONNECTX4VF = 0x1014,
73 PCI_DEVICE_ID_MELLANOX_CONNECTX4LX = 0x1015,
74 PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF = 0x1016,
75 PCI_DEVICE_ID_MELLANOX_CONNECTX5 = 0x1017,
76 PCI_DEVICE_ID_MELLANOX_CONNECTX5VF = 0x1018,
77 PCI_DEVICE_ID_MELLANOX_CONNECTX5EX = 0x1019,
78 PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF = 0x101a,
81 struct mlx5_xstats_ctrl {
82 /* Number of device stats. */
84 /* Index in the device counters table. */
85 uint16_t dev_table_idx[MLX5_MAX_XSTATS];
86 uint64_t base[MLX5_MAX_XSTATS];
90 struct rte_eth_dev *dev; /* Ethernet device. */
91 struct ibv_context *ctx; /* Verbs context. */
92 struct ibv_device_attr device_attr; /* Device properties. */
93 struct ibv_pd *pd; /* Protection Domain. */
95 * MAC addresses array and configuration bit-field.
96 * An extra entry that cannot be modified by the DPDK is reserved
97 * for broadcast frames (destination MAC address ff:ff:ff:ff:ff:ff).
99 struct ether_addr mac[MLX5_MAX_MAC_ADDRESSES];
100 BITFIELD_DECLARE(mac_configured, uint32_t, MLX5_MAX_MAC_ADDRESSES);
101 uint16_t vlan_filter[MLX5_MAX_VLAN_IDS]; /* VLAN filters table. */
102 unsigned int vlan_filter_n; /* Number of configured VLAN filters. */
103 /* Device properties. */
104 uint16_t mtu; /* Configured MTU. */
105 uint8_t port; /* Physical port number. */
106 unsigned int started:1; /* Device started, flows enabled. */
107 unsigned int promisc_req:1; /* Promiscuous mode requested. */
108 unsigned int allmulti_req:1; /* All multicast mode requested. */
109 unsigned int hw_csum:1; /* Checksum offload is supported. */
110 unsigned int hw_csum_l2tun:1; /* Same for L2 tunnels. */
111 unsigned int hw_vlan_strip:1; /* VLAN stripping is supported. */
112 unsigned int hw_fcs_strip:1; /* FCS stripping is supported. */
113 unsigned int hw_padding:1; /* End alignment padding is supported. */
114 unsigned int sriov:1; /* This is a VF or PF with VF devices. */
115 unsigned int mps:2; /* Multi-packet send mode (0: disabled). */
116 unsigned int mpw_hdr_dseg:1; /* Enable DSEGs in the title WQEBB. */
117 unsigned int cqe_comp:1; /* Whether CQE compression is enabled. */
118 unsigned int pending_alarm:1; /* An alarm is pending. */
119 unsigned int tso:1; /* Whether TSO is supported. */
120 unsigned int tunnel_en:1;
121 unsigned int isolated:1; /* Whether isolated mode is enabled. */
122 unsigned int tx_vec_en:1; /* Whether Tx vector is enabled. */
123 unsigned int rx_vec_en:1; /* Whether Rx vector is enabled. */
124 /* Whether Tx offloads for tunneled packets are supported. */
125 unsigned int max_tso_payload_sz; /* Maximum TCP payload for TSO. */
126 unsigned int txq_inline; /* Maximum packet size for inlining. */
127 unsigned int txqs_inline; /* Queue number threshold for inlining. */
128 unsigned int inline_max_packet_sz; /* Max packet size for inlining. */
130 unsigned int rxqs_n; /* RX queues array size. */
131 unsigned int txqs_n; /* TX queues array size. */
132 struct rxq *(*rxqs)[]; /* RX queues. */
133 struct txq *(*txqs)[]; /* TX queues. */
134 /* Indirection tables referencing all RX WQs. */
135 struct ibv_exp_rwq_ind_table *(*ind_tables)[];
136 unsigned int ind_tables_n; /* Number of indirection tables. */
137 unsigned int ind_table_max_size; /* Maximum indirection table size. */
138 /* Hash RX QPs feeding the indirection table. */
139 struct hash_rxq (*hash_rxqs)[];
140 unsigned int hash_rxqs_n; /* Hash RX QPs array size. */
141 /* RSS configuration array indexed by hash RX queue type. */
142 struct rte_eth_rss_conf *(*rss_conf)[];
143 uint64_t rss_hf; /* RSS DPDK bit field of active RSS. */
144 struct rte_intr_handle intr_handle; /* Interrupt handler. */
145 unsigned int (*reta_idx)[]; /* RETA index table. */
146 unsigned int reta_idx_n; /* RETA index size. */
147 struct fdir_filter_list *fdir_filter_list; /* Flow director rules. */
148 struct fdir_queue *fdir_drop_queue; /* Flow director drop queue. */
149 struct rte_flow_drop *flow_drop_queue; /* Flow drop queue. */
150 TAILQ_HEAD(mlx5_flows, rte_flow) flows; /* RTE Flow rules. */
151 uint32_t link_speed_capa; /* Link speed capabilities. */
152 struct mlx5_xstats_ctrl xstats_ctrl; /* Extended stats control. */
153 rte_spinlock_t lock; /* Lock for control functions. */
157 * Lock private structure to protect it from concurrent access in the
161 * Pointer to private structure.
164 priv_lock(struct priv *priv)
166 rte_spinlock_lock(&priv->lock);
170 * Unlock private structure.
173 * Pointer to private structure.
176 priv_unlock(struct priv *priv)
178 rte_spinlock_unlock(&priv->lock);
183 int mlx5_getenv_int(const char *);
187 struct priv *mlx5_get_priv(struct rte_eth_dev *dev);
188 int mlx5_is_secondary(void);
189 int priv_get_ifname(const struct priv *, char (*)[IF_NAMESIZE]);
190 int priv_ifreq(const struct priv *, int req, struct ifreq *);
191 int priv_is_ib_cntr(const char *);
192 int priv_get_cntr_sysfs(struct priv *, const char *, uint64_t *);
193 int priv_get_num_vfs(struct priv *, uint16_t *);
194 int priv_get_mtu(struct priv *, uint16_t *);
195 int priv_set_flags(struct priv *, unsigned int, unsigned int);
196 int mlx5_dev_configure(struct rte_eth_dev *);
197 void mlx5_dev_infos_get(struct rte_eth_dev *, struct rte_eth_dev_info *);
198 const uint32_t *mlx5_dev_supported_ptypes_get(struct rte_eth_dev *dev);
199 int mlx5_link_update(struct rte_eth_dev *, int);
200 int mlx5_dev_set_mtu(struct rte_eth_dev *, uint16_t);
201 int mlx5_dev_get_flow_ctrl(struct rte_eth_dev *, struct rte_eth_fc_conf *);
202 int mlx5_dev_set_flow_ctrl(struct rte_eth_dev *, struct rte_eth_fc_conf *);
203 int mlx5_ibv_device_to_pci_addr(const struct ibv_device *,
204 struct rte_pci_addr *);
205 void mlx5_dev_link_status_handler(void *);
206 void mlx5_dev_interrupt_handler(void *);
207 void priv_dev_interrupt_handler_uninstall(struct priv *, struct rte_eth_dev *);
208 void priv_dev_interrupt_handler_install(struct priv *, struct rte_eth_dev *);
209 int mlx5_set_link_down(struct rte_eth_dev *dev);
210 int mlx5_set_link_up(struct rte_eth_dev *dev);
211 void priv_select_tx_function(struct priv *);
212 void priv_select_rx_function(struct priv *);
216 int priv_get_mac(struct priv *, uint8_t (*)[ETHER_ADDR_LEN]);
217 void hash_rxq_mac_addrs_del(struct hash_rxq *);
218 void priv_mac_addrs_disable(struct priv *);
219 void mlx5_mac_addr_remove(struct rte_eth_dev *, uint32_t);
220 int hash_rxq_mac_addrs_add(struct hash_rxq *);
221 int priv_mac_addr_add(struct priv *, unsigned int,
222 const uint8_t (*)[ETHER_ADDR_LEN]);
223 int priv_mac_addrs_enable(struct priv *);
224 int mlx5_mac_addr_add(struct rte_eth_dev *, struct ether_addr *, uint32_t,
226 void mlx5_mac_addr_set(struct rte_eth_dev *, struct ether_addr *);
230 int rss_hash_rss_conf_new_key(struct priv *, const uint8_t *, unsigned int,
232 int mlx5_rss_hash_update(struct rte_eth_dev *, struct rte_eth_rss_conf *);
233 int mlx5_rss_hash_conf_get(struct rte_eth_dev *, struct rte_eth_rss_conf *);
234 int priv_rss_reta_index_resize(struct priv *, unsigned int);
235 int mlx5_dev_rss_reta_query(struct rte_eth_dev *,
236 struct rte_eth_rss_reta_entry64 *, uint16_t);
237 int mlx5_dev_rss_reta_update(struct rte_eth_dev *,
238 struct rte_eth_rss_reta_entry64 *, uint16_t);
242 int priv_special_flow_enable(struct priv *, enum hash_rxq_flow_type);
243 void priv_special_flow_disable(struct priv *, enum hash_rxq_flow_type);
244 int priv_special_flow_enable_all(struct priv *);
245 void priv_special_flow_disable_all(struct priv *);
246 void mlx5_promiscuous_enable(struct rte_eth_dev *);
247 void mlx5_promiscuous_disable(struct rte_eth_dev *);
248 void mlx5_allmulticast_enable(struct rte_eth_dev *);
249 void mlx5_allmulticast_disable(struct rte_eth_dev *);
253 void priv_xstats_init(struct priv *);
254 void mlx5_stats_get(struct rte_eth_dev *, struct rte_eth_stats *);
255 void mlx5_stats_reset(struct rte_eth_dev *);
256 int mlx5_xstats_get(struct rte_eth_dev *,
257 struct rte_eth_xstat *, unsigned int);
258 void mlx5_xstats_reset(struct rte_eth_dev *);
259 int mlx5_xstats_get_names(struct rte_eth_dev *,
260 struct rte_eth_xstat_name *, unsigned int);
264 int mlx5_vlan_filter_set(struct rte_eth_dev *, uint16_t, int);
265 void mlx5_vlan_offload_set(struct rte_eth_dev *, int);
266 void mlx5_vlan_strip_queue_set(struct rte_eth_dev *, uint16_t, int);
270 int mlx5_dev_start(struct rte_eth_dev *);
271 void mlx5_dev_stop(struct rte_eth_dev *);
275 void priv_fdir_queue_destroy(struct priv *, struct fdir_queue *);
276 int fdir_init_filters_list(struct priv *);
277 void priv_fdir_delete_filters_list(struct priv *);
278 void priv_fdir_disable(struct priv *);
279 void priv_fdir_enable(struct priv *);
280 int mlx5_dev_filter_ctrl(struct rte_eth_dev *, enum rte_filter_type,
281 enum rte_filter_op, void *);
285 int mlx5_flow_validate(struct rte_eth_dev *, const struct rte_flow_attr *,
286 const struct rte_flow_item [],
287 const struct rte_flow_action [],
288 struct rte_flow_error *);
289 struct rte_flow *mlx5_flow_create(struct rte_eth_dev *,
290 const struct rte_flow_attr *,
291 const struct rte_flow_item [],
292 const struct rte_flow_action [],
293 struct rte_flow_error *);
294 int mlx5_flow_destroy(struct rte_eth_dev *, struct rte_flow *,
295 struct rte_flow_error *);
296 int mlx5_flow_flush(struct rte_eth_dev *, struct rte_flow_error *);
297 int mlx5_flow_isolate(struct rte_eth_dev *, int, struct rte_flow_error *);
298 int priv_flow_start(struct priv *);
299 void priv_flow_stop(struct priv *);
300 int priv_flow_rxq_in_use(struct priv *, struct rxq *);
302 #endif /* RTE_PMD_MLX5_H_ */