1 /* SPDX-License-Identifier: BSD-3-Clause
2 * Copyright 2018 Mellanox Technologies, Ltd
5 #ifndef RTE_PMD_MLX5_FLOW_H_
6 #define RTE_PMD_MLX5_FLOW_H_
8 #include <netinet/in.h>
15 /* ISO C doesn't support unnamed structs/unions, disabling -pedantic. */
17 #pragma GCC diagnostic ignored "-Wpedantic"
19 #include <infiniband/verbs.h>
21 #pragma GCC diagnostic error "-Wpedantic"
24 #include <rte_atomic.h>
25 #include <rte_alarm.h>
32 /* Private rte flow items. */
33 enum mlx5_rte_flow_item_type {
34 MLX5_RTE_FLOW_ITEM_TYPE_END = INT_MIN,
35 MLX5_RTE_FLOW_ITEM_TYPE_TAG,
36 MLX5_RTE_FLOW_ITEM_TYPE_TX_QUEUE,
37 MLX5_RTE_FLOW_ITEM_TYPE_VLAN,
40 /* Private (internal) rte flow actions. */
41 enum mlx5_rte_flow_action_type {
42 MLX5_RTE_FLOW_ACTION_TYPE_END = INT_MIN,
43 MLX5_RTE_FLOW_ACTION_TYPE_TAG,
44 MLX5_RTE_FLOW_ACTION_TYPE_MARK,
45 MLX5_RTE_FLOW_ACTION_TYPE_COPY_MREG,
48 /* Matches on selected register. */
49 struct mlx5_rte_flow_item_tag {
54 /* Modify selected register. */
55 struct mlx5_rte_flow_action_set_tag {
60 struct mlx5_flow_action_copy_mreg {
65 /* Matches on source queue. */
66 struct mlx5_rte_flow_item_tx_queue {
70 /* Feature name to allocate metadata register. */
71 enum mlx5_feature_name {
84 /* Pattern outer Layer bits. */
85 #define MLX5_FLOW_LAYER_OUTER_L2 (1u << 0)
86 #define MLX5_FLOW_LAYER_OUTER_L3_IPV4 (1u << 1)
87 #define MLX5_FLOW_LAYER_OUTER_L3_IPV6 (1u << 2)
88 #define MLX5_FLOW_LAYER_OUTER_L4_UDP (1u << 3)
89 #define MLX5_FLOW_LAYER_OUTER_L4_TCP (1u << 4)
90 #define MLX5_FLOW_LAYER_OUTER_VLAN (1u << 5)
92 /* Pattern inner Layer bits. */
93 #define MLX5_FLOW_LAYER_INNER_L2 (1u << 6)
94 #define MLX5_FLOW_LAYER_INNER_L3_IPV4 (1u << 7)
95 #define MLX5_FLOW_LAYER_INNER_L3_IPV6 (1u << 8)
96 #define MLX5_FLOW_LAYER_INNER_L4_UDP (1u << 9)
97 #define MLX5_FLOW_LAYER_INNER_L4_TCP (1u << 10)
98 #define MLX5_FLOW_LAYER_INNER_VLAN (1u << 11)
100 /* Pattern tunnel Layer bits. */
101 #define MLX5_FLOW_LAYER_VXLAN (1u << 12)
102 #define MLX5_FLOW_LAYER_VXLAN_GPE (1u << 13)
103 #define MLX5_FLOW_LAYER_GRE (1u << 14)
104 #define MLX5_FLOW_LAYER_MPLS (1u << 15)
105 /* List of tunnel Layer bits continued below. */
107 /* General pattern items bits. */
108 #define MLX5_FLOW_ITEM_METADATA (1u << 16)
109 #define MLX5_FLOW_ITEM_PORT_ID (1u << 17)
110 #define MLX5_FLOW_ITEM_TAG (1u << 18)
111 #define MLX5_FLOW_ITEM_MARK (1u << 19)
113 /* Pattern MISC bits. */
114 #define MLX5_FLOW_LAYER_ICMP (1u << 20)
115 #define MLX5_FLOW_LAYER_ICMP6 (1u << 21)
116 #define MLX5_FLOW_LAYER_GRE_KEY (1u << 22)
118 /* Pattern tunnel Layer bits (continued). */
119 #define MLX5_FLOW_LAYER_IPIP (1u << 23)
120 #define MLX5_FLOW_LAYER_IPV6_ENCAP (1u << 24)
121 #define MLX5_FLOW_LAYER_NVGRE (1u << 25)
122 #define MLX5_FLOW_LAYER_GENEVE (1u << 26)
125 #define MLX5_FLOW_ITEM_TX_QUEUE (1u << 27)
127 /* Pattern tunnel Layer bits (continued). */
128 #define MLX5_FLOW_LAYER_GTP (1u << 28)
131 #define MLX5_FLOW_LAYER_OUTER_L3 \
132 (MLX5_FLOW_LAYER_OUTER_L3_IPV4 | MLX5_FLOW_LAYER_OUTER_L3_IPV6)
133 #define MLX5_FLOW_LAYER_OUTER_L4 \
134 (MLX5_FLOW_LAYER_OUTER_L4_UDP | MLX5_FLOW_LAYER_OUTER_L4_TCP)
135 #define MLX5_FLOW_LAYER_OUTER \
136 (MLX5_FLOW_LAYER_OUTER_L2 | MLX5_FLOW_LAYER_OUTER_L3 | \
137 MLX5_FLOW_LAYER_OUTER_L4)
140 #define MLX5_FLOW_LAYER_TUNNEL \
141 (MLX5_FLOW_LAYER_VXLAN | MLX5_FLOW_LAYER_VXLAN_GPE | \
142 MLX5_FLOW_LAYER_GRE | MLX5_FLOW_LAYER_NVGRE | MLX5_FLOW_LAYER_MPLS | \
143 MLX5_FLOW_LAYER_IPIP | MLX5_FLOW_LAYER_IPV6_ENCAP | \
144 MLX5_FLOW_LAYER_GENEVE | MLX5_FLOW_LAYER_GTP)
147 #define MLX5_FLOW_LAYER_INNER_L3 \
148 (MLX5_FLOW_LAYER_INNER_L3_IPV4 | MLX5_FLOW_LAYER_INNER_L3_IPV6)
149 #define MLX5_FLOW_LAYER_INNER_L4 \
150 (MLX5_FLOW_LAYER_INNER_L4_UDP | MLX5_FLOW_LAYER_INNER_L4_TCP)
151 #define MLX5_FLOW_LAYER_INNER \
152 (MLX5_FLOW_LAYER_INNER_L2 | MLX5_FLOW_LAYER_INNER_L3 | \
153 MLX5_FLOW_LAYER_INNER_L4)
156 #define MLX5_FLOW_LAYER_L2 \
157 (MLX5_FLOW_LAYER_OUTER_L2 | MLX5_FLOW_LAYER_INNER_L2)
158 #define MLX5_FLOW_LAYER_L3_IPV4 \
159 (MLX5_FLOW_LAYER_OUTER_L3_IPV4 | MLX5_FLOW_LAYER_INNER_L3_IPV4)
160 #define MLX5_FLOW_LAYER_L3_IPV6 \
161 (MLX5_FLOW_LAYER_OUTER_L3_IPV6 | MLX5_FLOW_LAYER_INNER_L3_IPV6)
162 #define MLX5_FLOW_LAYER_L3 \
163 (MLX5_FLOW_LAYER_L3_IPV4 | MLX5_FLOW_LAYER_L3_IPV6)
164 #define MLX5_FLOW_LAYER_L4 \
165 (MLX5_FLOW_LAYER_OUTER_L4 | MLX5_FLOW_LAYER_INNER_L4)
168 #define MLX5_FLOW_ACTION_DROP (1u << 0)
169 #define MLX5_FLOW_ACTION_QUEUE (1u << 1)
170 #define MLX5_FLOW_ACTION_RSS (1u << 2)
171 #define MLX5_FLOW_ACTION_FLAG (1u << 3)
172 #define MLX5_FLOW_ACTION_MARK (1u << 4)
173 #define MLX5_FLOW_ACTION_COUNT (1u << 5)
174 #define MLX5_FLOW_ACTION_PORT_ID (1u << 6)
175 #define MLX5_FLOW_ACTION_OF_POP_VLAN (1u << 7)
176 #define MLX5_FLOW_ACTION_OF_PUSH_VLAN (1u << 8)
177 #define MLX5_FLOW_ACTION_OF_SET_VLAN_VID (1u << 9)
178 #define MLX5_FLOW_ACTION_OF_SET_VLAN_PCP (1u << 10)
179 #define MLX5_FLOW_ACTION_SET_IPV4_SRC (1u << 11)
180 #define MLX5_FLOW_ACTION_SET_IPV4_DST (1u << 12)
181 #define MLX5_FLOW_ACTION_SET_IPV6_SRC (1u << 13)
182 #define MLX5_FLOW_ACTION_SET_IPV6_DST (1u << 14)
183 #define MLX5_FLOW_ACTION_SET_TP_SRC (1u << 15)
184 #define MLX5_FLOW_ACTION_SET_TP_DST (1u << 16)
185 #define MLX5_FLOW_ACTION_JUMP (1u << 17)
186 #define MLX5_FLOW_ACTION_SET_TTL (1u << 18)
187 #define MLX5_FLOW_ACTION_DEC_TTL (1u << 19)
188 #define MLX5_FLOW_ACTION_SET_MAC_SRC (1u << 20)
189 #define MLX5_FLOW_ACTION_SET_MAC_DST (1u << 21)
190 #define MLX5_FLOW_ACTION_ENCAP (1u << 22)
191 #define MLX5_FLOW_ACTION_DECAP (1u << 23)
192 #define MLX5_FLOW_ACTION_INC_TCP_SEQ (1u << 24)
193 #define MLX5_FLOW_ACTION_DEC_TCP_SEQ (1u << 25)
194 #define MLX5_FLOW_ACTION_INC_TCP_ACK (1u << 26)
195 #define MLX5_FLOW_ACTION_DEC_TCP_ACK (1u << 27)
196 #define MLX5_FLOW_ACTION_SET_TAG (1ull << 28)
197 #define MLX5_FLOW_ACTION_MARK_EXT (1ull << 29)
198 #define MLX5_FLOW_ACTION_SET_META (1ull << 30)
199 #define MLX5_FLOW_ACTION_METER (1ull << 31)
200 #define MLX5_FLOW_ACTION_SET_IPV4_DSCP (1ull << 32)
201 #define MLX5_FLOW_ACTION_SET_IPV6_DSCP (1ull << 33)
203 #define MLX5_FLOW_FATE_ACTIONS \
204 (MLX5_FLOW_ACTION_DROP | MLX5_FLOW_ACTION_QUEUE | \
205 MLX5_FLOW_ACTION_RSS | MLX5_FLOW_ACTION_JUMP)
207 #define MLX5_FLOW_FATE_ESWITCH_ACTIONS \
208 (MLX5_FLOW_ACTION_DROP | MLX5_FLOW_ACTION_PORT_ID | \
209 MLX5_FLOW_ACTION_JUMP)
212 #define MLX5_FLOW_MODIFY_HDR_ACTIONS (MLX5_FLOW_ACTION_SET_IPV4_SRC | \
213 MLX5_FLOW_ACTION_SET_IPV4_DST | \
214 MLX5_FLOW_ACTION_SET_IPV6_SRC | \
215 MLX5_FLOW_ACTION_SET_IPV6_DST | \
216 MLX5_FLOW_ACTION_SET_TP_SRC | \
217 MLX5_FLOW_ACTION_SET_TP_DST | \
218 MLX5_FLOW_ACTION_SET_TTL | \
219 MLX5_FLOW_ACTION_DEC_TTL | \
220 MLX5_FLOW_ACTION_SET_MAC_SRC | \
221 MLX5_FLOW_ACTION_SET_MAC_DST | \
222 MLX5_FLOW_ACTION_INC_TCP_SEQ | \
223 MLX5_FLOW_ACTION_DEC_TCP_SEQ | \
224 MLX5_FLOW_ACTION_INC_TCP_ACK | \
225 MLX5_FLOW_ACTION_DEC_TCP_ACK | \
226 MLX5_FLOW_ACTION_OF_SET_VLAN_VID | \
227 MLX5_FLOW_ACTION_SET_TAG | \
228 MLX5_FLOW_ACTION_MARK_EXT | \
229 MLX5_FLOW_ACTION_SET_META | \
230 MLX5_FLOW_ACTION_SET_IPV4_DSCP | \
231 MLX5_FLOW_ACTION_SET_IPV6_DSCP)
233 #define MLX5_FLOW_VLAN_ACTIONS (MLX5_FLOW_ACTION_OF_POP_VLAN | \
234 MLX5_FLOW_ACTION_OF_PUSH_VLAN)
236 #define MLX5_FLOW_XCAP_ACTIONS (MLX5_FLOW_ACTION_ENCAP | MLX5_FLOW_ACTION_DECAP)
239 #define IPPROTO_MPLS 137
242 /* UDP port number for MPLS */
243 #define MLX5_UDP_PORT_MPLS 6635
245 /* UDP port numbers for VxLAN. */
246 #define MLX5_UDP_PORT_VXLAN 4789
247 #define MLX5_UDP_PORT_VXLAN_GPE 4790
249 /* UDP port numbers for GENEVE. */
250 #define MLX5_UDP_PORT_GENEVE 6081
252 /* Priority reserved for default flows. */
253 #define MLX5_FLOW_PRIO_RSVD ((uint32_t)-1)
256 * Number of sub priorities.
257 * For each kind of pattern matching i.e. L2, L3, L4 to have a correct
258 * matching on the NIC (firmware dependent) L4 most have the higher priority
259 * followed by L3 and ending with L2.
261 #define MLX5_PRIORITY_MAP_L2 2
262 #define MLX5_PRIORITY_MAP_L3 1
263 #define MLX5_PRIORITY_MAP_L4 0
264 #define MLX5_PRIORITY_MAP_MAX 3
266 /* Valid layer type for IPV4 RSS. */
267 #define MLX5_IPV4_LAYER_TYPES \
268 (ETH_RSS_IPV4 | ETH_RSS_FRAG_IPV4 | \
269 ETH_RSS_NONFRAG_IPV4_TCP | ETH_RSS_NONFRAG_IPV4_UDP | \
270 ETH_RSS_NONFRAG_IPV4_OTHER)
272 /* IBV hash source bits for IPV4. */
273 #define MLX5_IPV4_IBV_RX_HASH (IBV_RX_HASH_SRC_IPV4 | IBV_RX_HASH_DST_IPV4)
275 /* Valid layer type for IPV6 RSS. */
276 #define MLX5_IPV6_LAYER_TYPES \
277 (ETH_RSS_IPV6 | ETH_RSS_FRAG_IPV6 | ETH_RSS_NONFRAG_IPV6_TCP | \
278 ETH_RSS_NONFRAG_IPV6_UDP | ETH_RSS_IPV6_EX | ETH_RSS_IPV6_TCP_EX | \
279 ETH_RSS_IPV6_UDP_EX | ETH_RSS_NONFRAG_IPV6_OTHER)
281 /* IBV hash source bits for IPV6. */
282 #define MLX5_IPV6_IBV_RX_HASH (IBV_RX_HASH_SRC_IPV6 | IBV_RX_HASH_DST_IPV6)
284 /* IBV hash bits for L3 SRC. */
285 #define MLX5_L3_SRC_IBV_RX_HASH (IBV_RX_HASH_SRC_IPV4 | IBV_RX_HASH_SRC_IPV6)
287 /* IBV hash bits for L3 DST. */
288 #define MLX5_L3_DST_IBV_RX_HASH (IBV_RX_HASH_DST_IPV4 | IBV_RX_HASH_DST_IPV6)
290 /* IBV hash bits for TCP. */
291 #define MLX5_TCP_IBV_RX_HASH (IBV_RX_HASH_SRC_PORT_TCP | \
292 IBV_RX_HASH_DST_PORT_TCP)
294 /* IBV hash bits for UDP. */
295 #define MLX5_UDP_IBV_RX_HASH (IBV_RX_HASH_SRC_PORT_UDP | \
296 IBV_RX_HASH_DST_PORT_UDP)
298 /* IBV hash bits for L4 SRC. */
299 #define MLX5_L4_SRC_IBV_RX_HASH (IBV_RX_HASH_SRC_PORT_TCP | \
300 IBV_RX_HASH_SRC_PORT_UDP)
302 /* IBV hash bits for L4 DST. */
303 #define MLX5_L4_DST_IBV_RX_HASH (IBV_RX_HASH_DST_PORT_TCP | \
304 IBV_RX_HASH_DST_PORT_UDP)
306 /* Geneve header first 16Bit */
307 #define MLX5_GENEVE_VER_MASK 0x3
308 #define MLX5_GENEVE_VER_SHIFT 14
309 #define MLX5_GENEVE_VER_VAL(a) \
310 (((a) >> (MLX5_GENEVE_VER_SHIFT)) & (MLX5_GENEVE_VER_MASK))
311 #define MLX5_GENEVE_OPTLEN_MASK 0x3F
312 #define MLX5_GENEVE_OPTLEN_SHIFT 7
313 #define MLX5_GENEVE_OPTLEN_VAL(a) \
314 (((a) >> (MLX5_GENEVE_OPTLEN_SHIFT)) & (MLX5_GENEVE_OPTLEN_MASK))
315 #define MLX5_GENEVE_OAMF_MASK 0x1
316 #define MLX5_GENEVE_OAMF_SHIFT 7
317 #define MLX5_GENEVE_OAMF_VAL(a) \
318 (((a) >> (MLX5_GENEVE_OAMF_SHIFT)) & (MLX5_GENEVE_OAMF_MASK))
319 #define MLX5_GENEVE_CRITO_MASK 0x1
320 #define MLX5_GENEVE_CRITO_SHIFT 6
321 #define MLX5_GENEVE_CRITO_VAL(a) \
322 (((a) >> (MLX5_GENEVE_CRITO_SHIFT)) & (MLX5_GENEVE_CRITO_MASK))
323 #define MLX5_GENEVE_RSVD_MASK 0x3F
324 #define MLX5_GENEVE_RSVD_VAL(a) ((a) & (MLX5_GENEVE_RSVD_MASK))
326 * The length of the Geneve options fields, expressed in four byte multiples,
327 * not including the eight byte fixed tunnel.
329 #define MLX5_GENEVE_OPT_LEN_0 14
330 #define MLX5_GENEVE_OPT_LEN_1 63
332 #define MLX5_ENCAPSULATION_DECISION_SIZE (sizeof(struct rte_flow_item_eth) + \
333 sizeof(struct rte_flow_item_ipv4))
335 /* Software header modify action numbers of a flow. */
336 #define MLX5_ACT_NUM_MDF_IPV4 1
337 #define MLX5_ACT_NUM_MDF_IPV6 4
338 #define MLX5_ACT_NUM_MDF_MAC 2
339 #define MLX5_ACT_NUM_MDF_VID 1
340 #define MLX5_ACT_NUM_MDF_PORT 2
341 #define MLX5_ACT_NUM_MDF_TTL 1
342 #define MLX5_ACT_NUM_DEC_TTL MLX5_ACT_NUM_MDF_TTL
343 #define MLX5_ACT_NUM_MDF_TCPSEQ 1
344 #define MLX5_ACT_NUM_MDF_TCPACK 1
345 #define MLX5_ACT_NUM_SET_REG 1
346 #define MLX5_ACT_NUM_SET_TAG 1
347 #define MLX5_ACT_NUM_CPY_MREG MLX5_ACT_NUM_SET_TAG
348 #define MLX5_ACT_NUM_SET_MARK MLX5_ACT_NUM_SET_TAG
349 #define MLX5_ACT_NUM_SET_META MLX5_ACT_NUM_SET_TAG
350 #define MLX5_ACT_NUM_SET_DSCP 1
352 enum mlx5_flow_drv_type {
355 MLX5_FLOW_TYPE_VERBS,
359 /* Fate action type. */
360 enum mlx5_flow_fate_type {
361 MLX5_FLOW_FATE_NONE, /* Egress flow. */
362 MLX5_FLOW_FATE_QUEUE,
364 MLX5_FLOW_FATE_PORT_ID,
369 /* Matcher PRM representation */
370 struct mlx5_flow_dv_match_params {
372 /**< Size of match value. Do NOT split size and key! */
373 uint32_t buf[MLX5_ST_SZ_DW(fte_match_param)];
374 /**< Matcher value. This value is used as the mask or as a key. */
377 /* Matcher structure. */
378 struct mlx5_flow_dv_matcher {
379 LIST_ENTRY(mlx5_flow_dv_matcher) next;
380 /**< Pointer to the next element. */
381 struct mlx5_flow_tbl_resource *tbl;
382 /**< Pointer to the table(group) the matcher associated with. */
383 rte_atomic32_t refcnt; /**< Reference counter. */
384 void *matcher_object; /**< Pointer to DV matcher */
385 uint16_t crc; /**< CRC of key. */
386 uint16_t priority; /**< Priority of matcher. */
387 struct mlx5_flow_dv_match_params mask; /**< Matcher mask. */
390 #define MLX5_ENCAP_MAX_LEN 132
392 /* Encap/decap resource structure. */
393 struct mlx5_flow_dv_encap_decap_resource {
394 ILIST_ENTRY(uint32_t)next;
395 /* Pointer to next element. */
396 rte_atomic32_t refcnt; /**< Reference counter. */
398 /**< Verbs encap/decap action object. */
399 uint8_t buf[MLX5_ENCAP_MAX_LEN];
401 uint8_t reformat_type;
403 uint64_t flags; /**< Flags for RDMA API. */
406 /* Tag resource structure. */
407 struct mlx5_flow_dv_tag_resource {
408 struct mlx5_hlist_entry entry;
409 /**< hash list entry for tag resource, tag value as the key. */
411 /**< Verbs tag action object. */
412 rte_atomic32_t refcnt; /**< Reference counter. */
413 uint32_t idx; /**< Index for the index memory pool. */
417 * Number of modification commands.
418 * If extensive metadata registers are supported, the maximal actions amount is
419 * 16 and 8 otherwise on root table. The validation could also be done in the
420 * lower driver layer.
421 * On non-root table, there is no limitation, but 32 is enough right now.
423 #define MLX5_MAX_MODIFY_NUM 32
424 #define MLX5_ROOT_TBL_MODIFY_NUM 16
425 #define MLX5_ROOT_TBL_MODIFY_NUM_NO_MREG 8
427 /* Modify resource structure */
428 struct mlx5_flow_dv_modify_hdr_resource {
429 LIST_ENTRY(mlx5_flow_dv_modify_hdr_resource) next;
430 /* Pointer to next element. */
431 rte_atomic32_t refcnt; /**< Reference counter. */
432 struct ibv_flow_action *verbs_action;
433 /**< Verbs modify header action object. */
434 uint8_t ft_type; /**< Flow table type, Rx or Tx. */
435 uint32_t actions_num; /**< Number of modification actions. */
436 uint64_t flags; /**< Flags for RDMA API. */
437 struct mlx5_modification_cmd actions[];
438 /**< Modification actions. */
441 /* Jump action resource structure. */
442 struct mlx5_flow_dv_jump_tbl_resource {
443 rte_atomic32_t refcnt; /**< Reference counter. */
444 uint8_t ft_type; /**< Flow table type, Rx or Tx. */
445 void *action; /**< Pointer to the rdma core action. */
448 /* Port ID resource structure. */
449 struct mlx5_flow_dv_port_id_action_resource {
450 ILIST_ENTRY(uint32_t)next;
451 /* Pointer to next element. */
452 rte_atomic32_t refcnt; /**< Reference counter. */
454 /**< Verbs tag action object. */
455 uint32_t port_id; /**< Port ID value. */
458 /* Push VLAN action resource structure */
459 struct mlx5_flow_dv_push_vlan_action_resource {
460 ILIST_ENTRY(uint32_t)next;
461 /* Pointer to next element. */
462 rte_atomic32_t refcnt; /**< Reference counter. */
463 void *action; /**< Direct verbs action object. */
464 uint8_t ft_type; /**< Flow table type, Rx, Tx or FDB. */
465 rte_be32_t vlan_tag; /**< VLAN tag value. */
468 /* Metadata register copy table entry. */
469 struct mlx5_flow_mreg_copy_resource {
471 * Hash list entry for copy table.
472 * - Key is 32/64-bit MARK action ID.
473 * - MUST be the first entry.
475 struct mlx5_hlist_entry hlist_ent;
476 LIST_ENTRY(mlx5_flow_mreg_copy_resource) next;
477 /* List entry for device flows. */
478 uint32_t refcnt; /* Reference counter. */
479 uint32_t appcnt; /* Apply/Remove counter. */
481 uint32_t rix_flow; /* Built flow for copy. */
484 /* Table data structure of the hash organization. */
485 struct mlx5_flow_tbl_data_entry {
486 struct mlx5_hlist_entry entry;
487 /**< hash list entry, 64-bits key inside. */
488 struct mlx5_flow_tbl_resource tbl;
489 /**< flow table resource. */
490 LIST_HEAD(matchers, mlx5_flow_dv_matcher) matchers;
491 /**< matchers' header associated with the flow table. */
492 struct mlx5_flow_dv_jump_tbl_resource jump;
493 /**< jump resource, at most one for each table created. */
494 uint32_t idx; /**< index for the indexed mempool. */
497 /* Verbs specification header. */
498 struct ibv_spec_header {
499 enum ibv_flow_spec_type type;
503 /* RSS description. */
504 struct mlx5_flow_rss_desc {
506 uint32_t queue_num; /**< Number of entries in @p queue. */
507 uint64_t types; /**< Specific RSS hash types (see ETH_RSS_*). */
508 uint8_t key[MLX5_RSS_HASH_KEY_LEN]; /**< RSS hash key. */
509 uint16_t queue[]; /**< Destination queues to redirect traffic to. */
513 /** Device flow handle structure for DV mode only. */
514 struct mlx5_flow_handle_dv {
516 struct mlx5_flow_dv_matcher *matcher; /**< Cache to matcher. */
517 struct mlx5_flow_dv_modify_hdr_resource *modify_hdr;
518 /**< Pointer to modify header resource in cache. */
519 uint32_t rix_encap_decap;
520 /**< Index to encap/decap resource in cache. */
521 uint32_t rix_push_vlan;
522 /**< Index to push VLAN action resource in cache. */
524 /**< Index to the tag action. */
527 /** Device flow handle structure: used both for creating & destroying. */
528 struct mlx5_flow_handle {
529 SILIST_ENTRY(uint32_t)next;
530 struct mlx5_vf_vlan vf_vlan; /**< Structure for VF VLAN workaround. */
531 /**< Index to next device flow handle. */
533 /**< Bit-fields of present layers, see MLX5_FLOW_LAYER_*. */
534 void *ib_flow; /**< Verbs flow pointer. */
535 uint32_t split_flow_id:28; /**< Sub flow unique match flow id. */
536 uint32_t mark:1; /**< Metadate rxq mark flag. */
537 uint32_t fate_action:3; /**< Fate action type. */
539 uint32_t rix_hrxq; /**< Hash Rx queue object index. */
540 uint32_t rix_jump; /**< Index to the jump action resource. */
541 uint32_t rix_port_id_action;
542 /**< Index to port ID action resource. */
544 /**< Generic value indicates the fate action. */
546 #ifdef HAVE_IBV_FLOW_DV_SUPPORT
547 struct mlx5_flow_handle_dv dvh;
552 * Size for Verbs device flow handle structure only. Do not use the DV only
553 * structure in Verbs. No DV flows attributes will be accessed.
554 * Macro offsetof() could also be used here.
556 #ifdef HAVE_IBV_FLOW_DV_SUPPORT
557 #define MLX5_FLOW_HANDLE_VERBS_SIZE \
558 (sizeof(struct mlx5_flow_handle) - sizeof(struct mlx5_flow_handle_dv))
560 #define MLX5_FLOW_HANDLE_VERBS_SIZE (sizeof(struct mlx5_flow_handle))
564 * Max number of actions per DV flow.
565 * See CREATE_FLOW_MAX_FLOW_ACTIONS_SUPPORTED
566 * in rdma-core file providers/mlx5/verbs.c.
568 #define MLX5_DV_MAX_NUMBER_OF_ACTIONS 8
570 /** Device flow structure only for DV flow creation. */
571 struct mlx5_flow_dv_workspace {
572 uint32_t group; /**< The group index. */
573 uint8_t transfer; /**< 1 if the flow is E-Switch flow. */
574 int actions_n; /**< number of actions. */
575 void *actions[MLX5_DV_MAX_NUMBER_OF_ACTIONS]; /**< Action list. */
576 struct mlx5_flow_dv_encap_decap_resource *encap_decap;
577 /**< Pointer to encap/decap resource in cache. */
578 struct mlx5_flow_dv_push_vlan_action_resource *push_vlan_res;
579 /**< Pointer to push VLAN action resource in cache. */
580 struct mlx5_flow_dv_tag_resource *tag_resource;
581 /**< pointer to the tag action. */
582 struct mlx5_flow_dv_port_id_action_resource *port_id_action;
583 /**< Pointer to port ID action resource. */
584 struct mlx5_flow_dv_jump_tbl_resource *jump;
585 /**< Pointer to the jump action resource. */
586 struct mlx5_flow_dv_match_params value;
587 /**< Holds the value that the packet is compared to. */
591 * Maximal Verbs flow specifications & actions size.
592 * Some elements are mutually exclusive, but enough space should be allocated.
593 * Tunnel cases: 1. Max 2 Ethernet + IP(v6 len > v4 len) + TCP/UDP headers.
594 * 2. One tunnel header (exception: GRE + MPLS),
595 * SPEC length: GRE == tunnel.
596 * Actions: 1. 1 Mark OR Flag.
597 * 2. 1 Drop (if any).
598 * 3. No limitation for counters, but it makes no sense to support too
599 * many counters in a single device flow.
601 #ifdef HAVE_IBV_DEVICE_MPLS_SUPPORT
602 #define MLX5_VERBS_MAX_SPEC_SIZE \
604 (2 * (sizeof(struct ibv_flow_spec_eth) + \
605 sizeof(struct ibv_flow_spec_ipv6) + \
606 sizeof(struct ibv_flow_spec_tcp_udp)) + \
607 sizeof(struct ibv_flow_spec_gre) + \
608 sizeof(struct ibv_flow_spec_mpls)) \
611 #define MLX5_VERBS_MAX_SPEC_SIZE \
613 (2 * (sizeof(struct ibv_flow_spec_eth) + \
614 sizeof(struct ibv_flow_spec_ipv6) + \
615 sizeof(struct ibv_flow_spec_tcp_udp)) + \
616 sizeof(struct ibv_flow_spec_tunnel)) \
620 #if defined(HAVE_IBV_DEVICE_COUNTERS_SET_V42) || \
621 defined(HAVE_IBV_DEVICE_COUNTERS_SET_V45)
622 #define MLX5_VERBS_MAX_ACT_SIZE \
624 sizeof(struct ibv_flow_spec_action_tag) + \
625 sizeof(struct ibv_flow_spec_action_drop) + \
626 sizeof(struct ibv_flow_spec_counter_action) * 4 \
629 #define MLX5_VERBS_MAX_ACT_SIZE \
631 sizeof(struct ibv_flow_spec_action_tag) + \
632 sizeof(struct ibv_flow_spec_action_drop) \
636 #define MLX5_VERBS_MAX_SPEC_ACT_SIZE \
637 (MLX5_VERBS_MAX_SPEC_SIZE + MLX5_VERBS_MAX_ACT_SIZE)
639 /** Device flow structure only for Verbs flow creation. */
640 struct mlx5_flow_verbs_workspace {
641 unsigned int size; /**< Size of the attribute. */
642 struct ibv_flow_attr attr; /**< Verbs flow attribute buffer. */
643 uint8_t specs[MLX5_VERBS_MAX_SPEC_ACT_SIZE];
644 /**< Specifications & actions buffer of verbs flow. */
647 /** Maximal number of device sub-flows supported. */
648 #define MLX5_NUM_MAX_DEV_FLOWS 32
650 /** Device flow structure. */
652 struct rte_flow *flow; /**< Pointer to the main flow. */
653 uint64_t hash_fields; /**< Verbs hash Rx queue hash fields. */
655 /**< Bit-fields of detected actions, see MLX5_FLOW_ACTION_*. */
656 bool external; /**< true if the flow is created external to PMD. */
657 uint8_t ingress; /**< 1 if the flow is ingress. */
659 #ifdef HAVE_IBV_FLOW_DV_SUPPORT
660 struct mlx5_flow_dv_workspace dv;
662 struct mlx5_flow_verbs_workspace verbs;
664 struct mlx5_flow_handle *handle;
665 uint32_t handle_idx; /* Index of the mlx5 flow handle memory. */
668 /* Flow meter state. */
669 #define MLX5_FLOW_METER_DISABLE 0
670 #define MLX5_FLOW_METER_ENABLE 1
672 #define MLX5_MAN_WIDTH 8
673 /* Modify this value if enum rte_mtr_color changes. */
674 #define RTE_MTR_DROPPED RTE_COLORS
676 /* Meter policer statistics */
677 struct mlx5_flow_policer_stats {
678 uint32_t cnt[RTE_COLORS + 1];
679 /**< Color counter, extra for drop. */
681 /**< Statistics mask for the colors. */
684 /* Meter table structure. */
685 struct mlx5_meter_domain_info {
686 struct mlx5_flow_tbl_resource *tbl;
688 struct mlx5_flow_tbl_resource *sfx_tbl;
689 /**< Meter suffix table. */
691 /**< Meter color not match default criteria. */
693 /**< Meter color match criteria. */
695 /**< Meter match action. */
696 void *policer_rules[RTE_MTR_DROPPED + 1];
697 /**< Meter policer for the match. */
700 /* Meter table set for TX RX FDB. */
701 struct mlx5_meter_domains_infos {
703 /**< Table user count. */
704 struct mlx5_meter_domain_info egress;
705 /**< TX meter table. */
706 struct mlx5_meter_domain_info ingress;
707 /**< RX meter table. */
708 struct mlx5_meter_domain_info transfer;
709 /**< FDB meter table. */
711 /**< Drop action as not matched. */
712 void *count_actns[RTE_MTR_DROPPED + 1];
713 /**< Counters for match and unmatched statistics. */
714 uint32_t fmp[MLX5_ST_SZ_DW(flow_meter_parameters)];
715 /**< Flow meter parameter. */
717 /**< Flow meter parameter size. */
719 /**< Flow meter action. */
722 /* Meter parameter structure. */
723 struct mlx5_flow_meter {
724 TAILQ_ENTRY(mlx5_flow_meter) next;
725 /**< Pointer to the next flow meter structure. */
726 uint32_t idx; /* Index to meter object. */
729 struct mlx5_flow_meter_profile *profile;
730 /**< Meter profile parameters. */
732 /** Policer actions (per meter output color). */
733 enum rte_mtr_policer_action action[RTE_COLORS];
735 /** Set of stats counters to be enabled.
736 * @see enum rte_mtr_stats_type
740 /**< Rule applies to ingress traffic. */
743 /**< Rule applies to egress traffic. */
746 * Instead of simply matching the properties of traffic as it would
747 * appear on a given DPDK port ID, enabling this attribute transfers
748 * a flow rule to the lowest possible level of any device endpoints
749 * found in the pattern.
751 * When supported, this effectively enables an application to
752 * re-route traffic not necessarily intended for it (e.g. coming
753 * from or addressed to different physical ports, VFs or
754 * applications) at the device level.
756 * It complements the behavior of some pattern items such as
757 * RTE_FLOW_ITEM_TYPE_PHY_PORT and is meaningless without them.
759 * When transferring flow rules, ingress and egress attributes keep
760 * their original meaning, as if processing traffic emitted or
761 * received by the application.
764 struct mlx5_meter_domains_infos *mfts;
765 /**< Flow table created for this meter. */
766 struct mlx5_flow_policer_stats policer_stats;
767 /**< Meter policer statistics. */
770 uint32_t active_state:1;
773 /**< Meter shared or not. */
776 /* RFC2697 parameter structure. */
777 struct mlx5_flow_meter_srtcm_rfc2697_prm {
778 /* green_saturation_value = cbs_mantissa * 2^cbs_exponent */
779 uint32_t cbs_exponent:5;
780 uint32_t cbs_mantissa:8;
781 /* cir = 8G * cir_mantissa * 1/(2^cir_exponent) Bytes/Sec */
782 uint32_t cir_exponent:5;
783 uint32_t cir_mantissa:8;
784 /* yellow _saturation_value = ebs_mantissa * 2^ebs_exponent */
785 uint32_t ebs_exponent:5;
786 uint32_t ebs_mantissa:8;
789 /* Flow meter profile structure. */
790 struct mlx5_flow_meter_profile {
791 TAILQ_ENTRY(mlx5_flow_meter_profile) next;
792 /**< Pointer to the next flow meter structure. */
793 uint32_t meter_profile_id; /**< Profile id. */
794 struct rte_mtr_meter_profile profile; /**< Profile detail. */
796 struct mlx5_flow_meter_srtcm_rfc2697_prm srtcm_prm;
797 /**< srtcm_rfc2697 struct. */
799 uint32_t ref_cnt; /**< Use count. */
802 /* Fdir flow structure */
803 struct mlx5_fdir_flow {
804 LIST_ENTRY(mlx5_fdir_flow) next; /* Pointer to the next element. */
805 struct mlx5_fdir *fdir; /* Pointer to fdir. */
806 uint32_t rix_flow; /* Index to flow. */
809 #define HAIRPIN_FLOW_ID_BITS 28
811 /* Flow structure. */
813 ILIST_ENTRY(uint32_t)next; /**< Index to the next flow structure. */
814 uint32_t dev_handles;
815 /**< Device flow handles that are part of the flow. */
816 uint32_t drv_type:2; /**< Driver type. */
817 uint32_t fdir:1; /**< Identifier of associated FDIR if any. */
818 uint32_t hairpin_flow_id:HAIRPIN_FLOW_ID_BITS;
819 /**< The flow id used for hairpin. */
820 uint32_t copy_applied:1; /**< The MARK copy Flow os applied. */
821 uint32_t rix_mreg_copy;
822 /**< Index to metadata register copy table resource. */
823 uint32_t counter; /**< Holds flow counter. */
824 uint16_t meter; /**< Holds flow meter id. */
827 typedef int (*mlx5_flow_validate_t)(struct rte_eth_dev *dev,
828 const struct rte_flow_attr *attr,
829 const struct rte_flow_item items[],
830 const struct rte_flow_action actions[],
833 struct rte_flow_error *error);
834 typedef struct mlx5_flow *(*mlx5_flow_prepare_t)
835 (struct rte_eth_dev *dev, const struct rte_flow_attr *attr,
836 const struct rte_flow_item items[],
837 const struct rte_flow_action actions[], struct rte_flow_error *error);
838 typedef int (*mlx5_flow_translate_t)(struct rte_eth_dev *dev,
839 struct mlx5_flow *dev_flow,
840 const struct rte_flow_attr *attr,
841 const struct rte_flow_item items[],
842 const struct rte_flow_action actions[],
843 struct rte_flow_error *error);
844 typedef int (*mlx5_flow_apply_t)(struct rte_eth_dev *dev, struct rte_flow *flow,
845 struct rte_flow_error *error);
846 typedef void (*mlx5_flow_remove_t)(struct rte_eth_dev *dev,
847 struct rte_flow *flow);
848 typedef void (*mlx5_flow_destroy_t)(struct rte_eth_dev *dev,
849 struct rte_flow *flow);
850 typedef int (*mlx5_flow_query_t)(struct rte_eth_dev *dev,
851 struct rte_flow *flow,
852 const struct rte_flow_action *actions,
854 struct rte_flow_error *error);
855 typedef struct mlx5_meter_domains_infos *(*mlx5_flow_create_mtr_tbls_t)
856 (struct rte_eth_dev *dev,
857 const struct mlx5_flow_meter *fm);
858 typedef int (*mlx5_flow_destroy_mtr_tbls_t)(struct rte_eth_dev *dev,
859 struct mlx5_meter_domains_infos *tbls);
860 typedef int (*mlx5_flow_create_policer_rules_t)
861 (struct rte_eth_dev *dev,
862 struct mlx5_flow_meter *fm,
863 const struct rte_flow_attr *attr);
864 typedef int (*mlx5_flow_destroy_policer_rules_t)
865 (struct rte_eth_dev *dev,
866 const struct mlx5_flow_meter *fm,
867 const struct rte_flow_attr *attr);
868 typedef uint32_t (*mlx5_flow_counter_alloc_t)
869 (struct rte_eth_dev *dev);
870 typedef void (*mlx5_flow_counter_free_t)(struct rte_eth_dev *dev,
872 typedef int (*mlx5_flow_counter_query_t)(struct rte_eth_dev *dev,
874 bool clear, uint64_t *pkts,
876 struct mlx5_flow_driver_ops {
877 mlx5_flow_validate_t validate;
878 mlx5_flow_prepare_t prepare;
879 mlx5_flow_translate_t translate;
880 mlx5_flow_apply_t apply;
881 mlx5_flow_remove_t remove;
882 mlx5_flow_destroy_t destroy;
883 mlx5_flow_query_t query;
884 mlx5_flow_create_mtr_tbls_t create_mtr_tbls;
885 mlx5_flow_destroy_mtr_tbls_t destroy_mtr_tbls;
886 mlx5_flow_create_policer_rules_t create_policer_rules;
887 mlx5_flow_destroy_policer_rules_t destroy_policer_rules;
888 mlx5_flow_counter_alloc_t counter_alloc;
889 mlx5_flow_counter_free_t counter_free;
890 mlx5_flow_counter_query_t counter_query;
894 #define MLX5_CNT_CONTAINER(sh, batch, thread) (&(sh)->cmng.ccont \
895 [(((sh)->cmng.mhi[batch] >> (thread)) & 0x1) * 2 + (batch)])
896 #define MLX5_CNT_CONTAINER_UNUSED(sh, batch, thread) (&(sh)->cmng.ccont \
897 [(~((sh)->cmng.mhi[batch] >> (thread)) & 0x1) * 2 + (batch)])
901 struct mlx5_flow_id_pool *mlx5_flow_id_pool_alloc(uint32_t max_id);
902 void mlx5_flow_id_pool_release(struct mlx5_flow_id_pool *pool);
903 uint32_t mlx5_flow_id_get(struct mlx5_flow_id_pool *pool, uint32_t *id);
904 uint32_t mlx5_flow_id_release(struct mlx5_flow_id_pool *pool,
906 int mlx5_flow_group_to_table(const struct rte_flow_attr *attributes,
907 bool external, uint32_t group, bool fdb_def_rule,
908 uint32_t *table, struct rte_flow_error *error);
909 uint64_t mlx5_flow_hashfields_adjust(struct mlx5_flow_rss_desc *rss_desc,
910 int tunnel, uint64_t layer_types,
911 uint64_t hash_fields);
912 uint32_t mlx5_flow_adjust_priority(struct rte_eth_dev *dev, int32_t priority,
913 uint32_t subpriority);
914 int mlx5_flow_get_reg_id(struct rte_eth_dev *dev,
915 enum mlx5_feature_name feature,
917 struct rte_flow_error *error);
918 const struct rte_flow_action *mlx5_flow_find_action
919 (const struct rte_flow_action *actions,
920 enum rte_flow_action_type action);
921 int mlx5_flow_validate_action_count(struct rte_eth_dev *dev,
922 const struct rte_flow_attr *attr,
923 struct rte_flow_error *error);
924 int mlx5_flow_validate_action_drop(uint64_t action_flags,
925 const struct rte_flow_attr *attr,
926 struct rte_flow_error *error);
927 int mlx5_flow_validate_action_flag(uint64_t action_flags,
928 const struct rte_flow_attr *attr,
929 struct rte_flow_error *error);
930 int mlx5_flow_validate_action_mark(const struct rte_flow_action *action,
931 uint64_t action_flags,
932 const struct rte_flow_attr *attr,
933 struct rte_flow_error *error);
934 int mlx5_flow_validate_action_queue(const struct rte_flow_action *action,
935 uint64_t action_flags,
936 struct rte_eth_dev *dev,
937 const struct rte_flow_attr *attr,
938 struct rte_flow_error *error);
939 int mlx5_flow_validate_action_rss(const struct rte_flow_action *action,
940 uint64_t action_flags,
941 struct rte_eth_dev *dev,
942 const struct rte_flow_attr *attr,
944 struct rte_flow_error *error);
945 int mlx5_flow_validate_attributes(struct rte_eth_dev *dev,
946 const struct rte_flow_attr *attributes,
947 struct rte_flow_error *error);
948 int mlx5_flow_item_acceptable(const struct rte_flow_item *item,
950 const uint8_t *nic_mask,
952 struct rte_flow_error *error);
953 int mlx5_flow_validate_item_eth(const struct rte_flow_item *item,
955 struct rte_flow_error *error);
956 int mlx5_flow_validate_item_gre(const struct rte_flow_item *item,
958 uint8_t target_protocol,
959 struct rte_flow_error *error);
960 int mlx5_flow_validate_item_gre_key(const struct rte_flow_item *item,
962 const struct rte_flow_item *gre_item,
963 struct rte_flow_error *error);
964 int mlx5_flow_validate_item_ipv4(const struct rte_flow_item *item,
968 const struct rte_flow_item_ipv4 *acc_mask,
969 struct rte_flow_error *error);
970 int mlx5_flow_validate_item_ipv6(const struct rte_flow_item *item,
974 const struct rte_flow_item_ipv6 *acc_mask,
975 struct rte_flow_error *error);
976 int mlx5_flow_validate_item_mpls(struct rte_eth_dev *dev,
977 const struct rte_flow_item *item,
980 struct rte_flow_error *error);
981 int mlx5_flow_validate_item_tcp(const struct rte_flow_item *item,
983 uint8_t target_protocol,
984 const struct rte_flow_item_tcp *flow_mask,
985 struct rte_flow_error *error);
986 int mlx5_flow_validate_item_udp(const struct rte_flow_item *item,
988 uint8_t target_protocol,
989 struct rte_flow_error *error);
990 int mlx5_flow_validate_item_vlan(const struct rte_flow_item *item,
992 struct rte_eth_dev *dev,
993 struct rte_flow_error *error);
994 int mlx5_flow_validate_item_vxlan(const struct rte_flow_item *item,
996 struct rte_flow_error *error);
997 int mlx5_flow_validate_item_vxlan_gpe(const struct rte_flow_item *item,
999 struct rte_eth_dev *dev,
1000 struct rte_flow_error *error);
1001 int mlx5_flow_validate_item_icmp(const struct rte_flow_item *item,
1002 uint64_t item_flags,
1003 uint8_t target_protocol,
1004 struct rte_flow_error *error);
1005 int mlx5_flow_validate_item_icmp6(const struct rte_flow_item *item,
1006 uint64_t item_flags,
1007 uint8_t target_protocol,
1008 struct rte_flow_error *error);
1009 int mlx5_flow_validate_item_nvgre(const struct rte_flow_item *item,
1010 uint64_t item_flags,
1011 uint8_t target_protocol,
1012 struct rte_flow_error *error);
1013 int mlx5_flow_validate_item_geneve(const struct rte_flow_item *item,
1014 uint64_t item_flags,
1015 struct rte_eth_dev *dev,
1016 struct rte_flow_error *error);
1017 struct mlx5_meter_domains_infos *mlx5_flow_create_mtr_tbls
1018 (struct rte_eth_dev *dev,
1019 const struct mlx5_flow_meter *fm);
1020 int mlx5_flow_destroy_mtr_tbls(struct rte_eth_dev *dev,
1021 struct mlx5_meter_domains_infos *tbl);
1022 int mlx5_flow_create_policer_rules(struct rte_eth_dev *dev,
1023 struct mlx5_flow_meter *fm,
1024 const struct rte_flow_attr *attr);
1025 int mlx5_flow_destroy_policer_rules(struct rte_eth_dev *dev,
1026 struct mlx5_flow_meter *fm,
1027 const struct rte_flow_attr *attr);
1028 int mlx5_flow_meter_flush(struct rte_eth_dev *dev,
1029 struct rte_mtr_error *error);
1030 #endif /* RTE_PMD_MLX5_FLOW_H_ */