1 /* SPDX-License-Identifier: BSD-3-Clause
2 * Copyright 2018 Mellanox Technologies, Ltd
5 #ifndef RTE_PMD_MLX5_FLOW_H_
6 #define RTE_PMD_MLX5_FLOW_H_
8 #include <netinet/in.h>
15 /* ISO C doesn't support unnamed structs/unions, disabling -pedantic. */
17 #pragma GCC diagnostic ignored "-Wpedantic"
19 #include <infiniband/verbs.h>
21 #pragma GCC diagnostic error "-Wpedantic"
27 /* Pattern outer Layer bits. */
28 #define MLX5_FLOW_LAYER_OUTER_L2 (1u << 0)
29 #define MLX5_FLOW_LAYER_OUTER_L3_IPV4 (1u << 1)
30 #define MLX5_FLOW_LAYER_OUTER_L3_IPV6 (1u << 2)
31 #define MLX5_FLOW_LAYER_OUTER_L4_UDP (1u << 3)
32 #define MLX5_FLOW_LAYER_OUTER_L4_TCP (1u << 4)
33 #define MLX5_FLOW_LAYER_OUTER_VLAN (1u << 5)
35 /* Pattern inner Layer bits. */
36 #define MLX5_FLOW_LAYER_INNER_L2 (1u << 6)
37 #define MLX5_FLOW_LAYER_INNER_L3_IPV4 (1u << 7)
38 #define MLX5_FLOW_LAYER_INNER_L3_IPV6 (1u << 8)
39 #define MLX5_FLOW_LAYER_INNER_L4_UDP (1u << 9)
40 #define MLX5_FLOW_LAYER_INNER_L4_TCP (1u << 10)
41 #define MLX5_FLOW_LAYER_INNER_VLAN (1u << 11)
43 /* Pattern tunnel Layer bits. */
44 #define MLX5_FLOW_LAYER_VXLAN (1u << 12)
45 #define MLX5_FLOW_LAYER_VXLAN_GPE (1u << 13)
46 #define MLX5_FLOW_LAYER_GRE (1u << 14)
47 #define MLX5_FLOW_LAYER_MPLS (1u << 15)
49 /* General pattern items bits. */
50 #define MLX5_FLOW_ITEM_METADATA (1u << 16)
53 #define MLX5_FLOW_LAYER_OUTER_L3 \
54 (MLX5_FLOW_LAYER_OUTER_L3_IPV4 | MLX5_FLOW_LAYER_OUTER_L3_IPV6)
55 #define MLX5_FLOW_LAYER_OUTER_L4 \
56 (MLX5_FLOW_LAYER_OUTER_L4_UDP | MLX5_FLOW_LAYER_OUTER_L4_TCP)
57 #define MLX5_FLOW_LAYER_OUTER \
58 (MLX5_FLOW_LAYER_OUTER_L2 | MLX5_FLOW_LAYER_OUTER_L3 | \
59 MLX5_FLOW_LAYER_OUTER_L4)
62 #define MLX5_FLOW_LAYER_TUNNEL \
63 (MLX5_FLOW_LAYER_VXLAN | MLX5_FLOW_LAYER_VXLAN_GPE | \
64 MLX5_FLOW_LAYER_GRE | MLX5_FLOW_LAYER_MPLS)
67 #define MLX5_FLOW_LAYER_INNER_L3 \
68 (MLX5_FLOW_LAYER_INNER_L3_IPV4 | MLX5_FLOW_LAYER_INNER_L3_IPV6)
69 #define MLX5_FLOW_LAYER_INNER_L4 \
70 (MLX5_FLOW_LAYER_INNER_L4_UDP | MLX5_FLOW_LAYER_INNER_L4_TCP)
71 #define MLX5_FLOW_LAYER_INNER \
72 (MLX5_FLOW_LAYER_INNER_L2 | MLX5_FLOW_LAYER_INNER_L3 | \
73 MLX5_FLOW_LAYER_INNER_L4)
76 #define MLX5_FLOW_LAYER_L2 \
77 (MLX5_FLOW_LAYER_OUTER_L2 | MLX5_FLOW_LAYER_INNER_L2)
78 #define MLX5_FLOW_LAYER_L3_IPV4 \
79 (MLX5_FLOW_LAYER_OUTER_L3_IPV4 | MLX5_FLOW_LAYER_INNER_L3_IPV4)
80 #define MLX5_FLOW_LAYER_L3_IPV6 \
81 (MLX5_FLOW_LAYER_OUTER_L3_IPV6 | MLX5_FLOW_LAYER_INNER_L3_IPV6)
82 #define MLX5_FLOW_LAYER_L3 \
83 (MLX5_FLOW_LAYER_L3_IPV4 | MLX5_FLOW_LAYER_L3_IPV6)
84 #define MLX5_FLOW_LAYER_L4 \
85 (MLX5_FLOW_LAYER_OUTER_L4 | MLX5_FLOW_LAYER_INNER_L4)
88 #define MLX5_FLOW_ACTION_DROP (1u << 0)
89 #define MLX5_FLOW_ACTION_QUEUE (1u << 1)
90 #define MLX5_FLOW_ACTION_RSS (1u << 2)
91 #define MLX5_FLOW_ACTION_FLAG (1u << 3)
92 #define MLX5_FLOW_ACTION_MARK (1u << 4)
93 #define MLX5_FLOW_ACTION_COUNT (1u << 5)
94 #define MLX5_FLOW_ACTION_PORT_ID (1u << 6)
95 #define MLX5_FLOW_ACTION_OF_POP_VLAN (1u << 7)
96 #define MLX5_FLOW_ACTION_OF_PUSH_VLAN (1u << 8)
97 #define MLX5_FLOW_ACTION_OF_SET_VLAN_VID (1u << 9)
98 #define MLX5_FLOW_ACTION_OF_SET_VLAN_PCP (1u << 10)
99 #define MLX5_FLOW_ACTION_SET_IPV4_SRC (1u << 11)
100 #define MLX5_FLOW_ACTION_SET_IPV4_DST (1u << 12)
101 #define MLX5_FLOW_ACTION_SET_IPV6_SRC (1u << 13)
102 #define MLX5_FLOW_ACTION_SET_IPV6_DST (1u << 14)
103 #define MLX5_FLOW_ACTION_SET_TP_SRC (1u << 15)
104 #define MLX5_FLOW_ACTION_SET_TP_DST (1u << 16)
105 #define MLX5_FLOW_ACTION_JUMP (1u << 17)
106 #define MLX5_FLOW_ACTION_SET_TTL (1u << 18)
107 #define MLX5_FLOW_ACTION_DEC_TTL (1u << 19)
108 #define MLX5_FLOW_ACTION_SET_MAC_SRC (1u << 20)
109 #define MLX5_FLOW_ACTION_SET_MAC_DST (1u << 21)
110 #define MLX5_FLOW_ACTION_VXLAN_ENCAP (1u << 22)
111 #define MLX5_FLOW_ACTION_VXLAN_DECAP (1u << 23)
112 #define MLX5_FLOW_ACTION_NVGRE_ENCAP (1u << 24)
113 #define MLX5_FLOW_ACTION_NVGRE_DECAP (1u << 25)
114 #define MLX5_FLOW_ACTION_RAW_ENCAP (1u << 26)
115 #define MLX5_FLOW_ACTION_RAW_DECAP (1u << 27)
117 #define MLX5_FLOW_FATE_ACTIONS \
118 (MLX5_FLOW_ACTION_DROP | MLX5_FLOW_ACTION_QUEUE | MLX5_FLOW_ACTION_RSS)
120 #define MLX5_FLOW_ENCAP_ACTIONS (MLX5_FLOW_ACTION_VXLAN_ENCAP | \
121 MLX5_FLOW_ACTION_NVGRE_ENCAP | \
122 MLX5_FLOW_ACTION_RAW_ENCAP)
124 #define MLX5_FLOW_DECAP_ACTIONS (MLX5_FLOW_ACTION_VXLAN_DECAP | \
125 MLX5_FLOW_ACTION_NVGRE_DECAP | \
126 MLX5_FLOW_ACTION_RAW_DECAP)
128 #define MLX5_FLOW_MODIFY_HDR_ACTIONS (MLX5_FLOW_ACTION_SET_IPV4_SRC | \
129 MLX5_FLOW_ACTION_SET_IPV4_DST | \
130 MLX5_FLOW_ACTION_SET_IPV6_SRC | \
131 MLX5_FLOW_ACTION_SET_IPV6_DST | \
132 MLX5_FLOW_ACTION_SET_TP_SRC | \
133 MLX5_FLOW_ACTION_SET_TP_DST | \
134 MLX5_FLOW_ACTION_SET_TTL | \
135 MLX5_FLOW_ACTION_DEC_TTL | \
136 MLX5_FLOW_ACTION_SET_MAC_SRC | \
137 MLX5_FLOW_ACTION_SET_MAC_DST)
140 #define IPPROTO_MPLS 137
143 /* UDP port number for MPLS */
144 #define MLX5_UDP_PORT_MPLS 6635
146 /* UDP port numbers for VxLAN. */
147 #define MLX5_UDP_PORT_VXLAN 4789
148 #define MLX5_UDP_PORT_VXLAN_GPE 4790
150 /* Priority reserved for default flows. */
151 #define MLX5_FLOW_PRIO_RSVD ((uint32_t)-1)
154 * Number of sub priorities.
155 * For each kind of pattern matching i.e. L2, L3, L4 to have a correct
156 * matching on the NIC (firmware dependent) L4 most have the higher priority
157 * followed by L3 and ending with L2.
159 #define MLX5_PRIORITY_MAP_L2 2
160 #define MLX5_PRIORITY_MAP_L3 1
161 #define MLX5_PRIORITY_MAP_L4 0
162 #define MLX5_PRIORITY_MAP_MAX 3
164 /* Valid layer type for IPV4 RSS. */
165 #define MLX5_IPV4_LAYER_TYPES \
166 (ETH_RSS_IPV4 | ETH_RSS_FRAG_IPV4 | \
167 ETH_RSS_NONFRAG_IPV4_TCP | ETH_RSS_NONFRAG_IPV4_UDP | \
168 ETH_RSS_NONFRAG_IPV4_OTHER)
170 /* IBV hash source bits for IPV4. */
171 #define MLX5_IPV4_IBV_RX_HASH (IBV_RX_HASH_SRC_IPV4 | IBV_RX_HASH_DST_IPV4)
173 /* Valid layer type for IPV6 RSS. */
174 #define MLX5_IPV6_LAYER_TYPES \
175 (ETH_RSS_IPV6 | ETH_RSS_FRAG_IPV6 | ETH_RSS_NONFRAG_IPV6_TCP | \
176 ETH_RSS_NONFRAG_IPV6_UDP | ETH_RSS_IPV6_EX | ETH_RSS_IPV6_TCP_EX | \
177 ETH_RSS_IPV6_UDP_EX | ETH_RSS_NONFRAG_IPV6_OTHER)
179 /* IBV hash source bits for IPV6. */
180 #define MLX5_IPV6_IBV_RX_HASH (IBV_RX_HASH_SRC_IPV6 | IBV_RX_HASH_DST_IPV6)
182 enum mlx5_flow_drv_type {
186 MLX5_FLOW_TYPE_VERBS,
190 /* Matcher PRM representation */
191 struct mlx5_flow_dv_match_params {
193 /**< Size of match value. Do NOT split size and key! */
194 uint32_t buf[MLX5_ST_SZ_DW(fte_match_param)];
195 /**< Matcher value. This value is used as the mask or as a key. */
198 /* Matcher structure. */
199 struct mlx5_flow_dv_matcher {
200 LIST_ENTRY(mlx5_flow_dv_matcher) next;
201 /* Pointer to the next element. */
202 rte_atomic32_t refcnt; /**< Reference counter. */
203 void *matcher_object; /**< Pointer to DV matcher */
204 uint16_t crc; /**< CRC of key. */
205 uint16_t priority; /**< Priority of matcher. */
206 uint8_t egress; /**< Egress matcher. */
207 struct mlx5_flow_dv_match_params mask; /**< Matcher mask. */
210 #define MLX5_ENCAP_MAX_LEN 132
212 /* Encap/decap resource structure. */
213 struct mlx5_flow_dv_encap_decap_resource {
214 LIST_ENTRY(mlx5_flow_dv_encap_decap_resource) next;
215 /* Pointer to next element. */
216 rte_atomic32_t refcnt; /**< Reference counter. */
218 /**< Verbs encap/decap action object. */
219 uint8_t buf[MLX5_ENCAP_MAX_LEN];
221 uint8_t reformat_type;
225 /* Tag resource structure. */
226 struct mlx5_flow_dv_tag_resource {
227 LIST_ENTRY(mlx5_flow_dv_tag_resource) next;
228 /* Pointer to next element. */
229 rte_atomic32_t refcnt; /**< Reference counter. */
231 /**< Verbs tag action object. */
232 uint32_t tag; /**< the tag value. */
235 /* Number of modification commands. */
236 #define MLX5_MODIFY_NUM 8
238 /* Modify resource structure */
239 struct mlx5_flow_dv_modify_hdr_resource {
240 LIST_ENTRY(mlx5_flow_dv_modify_hdr_resource) next;
241 /* Pointer to next element. */
242 rte_atomic32_t refcnt; /**< Reference counter. */
243 struct ibv_flow_action *verbs_action;
244 /**< Verbs modify header action object. */
245 uint8_t ft_type; /**< Flow table type, Rx or Tx. */
246 uint32_t actions_num; /**< Number of modification actions. */
247 struct mlx5_modification_cmd actions[MLX5_MODIFY_NUM];
248 /**< Modification actions. */
252 * Max number of actions per DV flow.
253 * See CREATE_FLOW_MAX_FLOW_ACTIONS_SUPPORTED
254 * In rdma-core file providers/mlx5/verbs.c
256 #define MLX5_DV_MAX_NUMBER_OF_ACTIONS 8
258 /* DV flows structure. */
259 struct mlx5_flow_dv {
260 uint64_t hash_fields; /**< Fields that participate in the hash. */
261 struct mlx5_hrxq *hrxq; /**< Hash Rx queues. */
263 struct mlx5_flow_dv_matcher *matcher; /**< Cache to matcher. */
264 struct mlx5_flow_dv_match_params value;
265 /**< Holds the value that the packet is compared to. */
266 struct mlx5_flow_dv_encap_decap_resource *encap_decap;
267 /**< Pointer to encap/decap resource in cache. */
268 struct mlx5_flow_dv_modify_hdr_resource *modify_hdr;
269 /**< Pointer to modify header resource in cache. */
270 struct ibv_flow *flow; /**< Installed flow. */
271 #ifdef HAVE_IBV_FLOW_DV_SUPPORT
272 void *actions[MLX5_DV_MAX_NUMBER_OF_ACTIONS];
275 int actions_n; /**< number of actions. */
278 /** Linux TC flower driver for E-Switch flow. */
279 struct mlx5_flow_tcf {
280 struct nlmsghdr *nlh;
282 uint32_t *ptc_flags; /**< tc rule applied flags. */
283 union { /**< Tunnel encap/decap descriptor. */
284 struct flow_tcf_tunnel_hdr *tunnel;
285 struct flow_tcf_vxlan_decap *vxlan_decap;
286 struct flow_tcf_vxlan_encap *vxlan_encap;
288 uint32_t applied:1; /**< Whether rule is currently applied. */
290 uint32_t nlsize; /**< Size of NL message buffer for debug check. */
294 /* Verbs specification header. */
295 struct ibv_spec_header {
296 enum ibv_flow_spec_type type;
300 /** Handles information leading to a drop fate. */
301 struct mlx5_flow_verbs {
302 LIST_ENTRY(mlx5_flow_verbs) next;
303 unsigned int size; /**< Size of the attribute. */
305 struct ibv_flow_attr *attr;
306 /**< Pointer to the Specification buffer. */
307 uint8_t *specs; /**< Pointer to the specifications. */
309 struct ibv_flow *flow; /**< Verbs flow pointer. */
310 struct mlx5_hrxq *hrxq; /**< Hash Rx queue object. */
311 uint64_t hash_fields; /**< Verbs hash Rx queue hash fields. */
314 /** Device flow structure. */
316 LIST_ENTRY(mlx5_flow) next;
317 struct rte_flow *flow; /**< Pointer to the main flow. */
319 /**< Bit-fields of present layers, see MLX5_FLOW_LAYER_*. */
321 #ifdef HAVE_IBV_FLOW_DV_SUPPORT
322 struct mlx5_flow_dv dv;
324 struct mlx5_flow_tcf tcf;
325 struct mlx5_flow_verbs verbs;
329 /* Counters information. */
330 struct mlx5_flow_counter {
331 LIST_ENTRY(mlx5_flow_counter) next; /**< Pointer to the next counter. */
332 uint32_t shared:1; /**< Share counter ID with other flow rules. */
333 uint32_t ref_cnt:31; /**< Reference counter. */
334 uint32_t id; /**< Counter ID. */
335 union { /**< Holds the counters for the rule. */
336 #if defined(HAVE_IBV_DEVICE_COUNTERS_SET_V42)
337 struct ibv_counter_set *cs;
338 #elif defined(HAVE_IBV_DEVICE_COUNTERS_SET_V45)
339 struct ibv_counters *cs;
341 struct mlx5_devx_counter_set *dcs;
343 uint64_t hits; /**< Number of packets matched by the rule. */
344 uint64_t bytes; /**< Number of bytes matched by the rule. */
345 void *action; /**< Pointer to the dv action. */
348 /* Flow structure. */
350 TAILQ_ENTRY(rte_flow) next; /**< Pointer to the next flow structure. */
351 enum mlx5_flow_drv_type drv_type; /**< Drvier type. */
352 struct mlx5_flow_counter *counter; /**< Holds flow counter. */
353 struct mlx5_flow_dv_tag_resource *tag_resource;
354 /**< pointer to the tag action. */
355 struct rte_flow_action_rss rss;/**< RSS context. */
356 uint8_t key[MLX5_RSS_HASH_KEY_LEN]; /**< RSS hash key. */
357 uint16_t (*queue)[]; /**< Destination queues to redirect traffic to. */
358 LIST_HEAD(dev_flows, mlx5_flow) dev_flows;
359 /**< Device flows that are part of the flow. */
361 /**< Bit-fields of detected actions, see MLX5_FLOW_ACTION_*. */
362 struct mlx5_fdir *fdir; /**< Pointer to associated FDIR if any. */
365 typedef int (*mlx5_flow_validate_t)(struct rte_eth_dev *dev,
366 const struct rte_flow_attr *attr,
367 const struct rte_flow_item items[],
368 const struct rte_flow_action actions[],
369 struct rte_flow_error *error);
370 typedef struct mlx5_flow *(*mlx5_flow_prepare_t)
371 (const struct rte_flow_attr *attr, const struct rte_flow_item items[],
372 const struct rte_flow_action actions[], struct rte_flow_error *error);
373 typedef int (*mlx5_flow_translate_t)(struct rte_eth_dev *dev,
374 struct mlx5_flow *dev_flow,
375 const struct rte_flow_attr *attr,
376 const struct rte_flow_item items[],
377 const struct rte_flow_action actions[],
378 struct rte_flow_error *error);
379 typedef int (*mlx5_flow_apply_t)(struct rte_eth_dev *dev, struct rte_flow *flow,
380 struct rte_flow_error *error);
381 typedef void (*mlx5_flow_remove_t)(struct rte_eth_dev *dev,
382 struct rte_flow *flow);
383 typedef void (*mlx5_flow_destroy_t)(struct rte_eth_dev *dev,
384 struct rte_flow *flow);
385 typedef int (*mlx5_flow_query_t)(struct rte_eth_dev *dev,
386 struct rte_flow *flow,
387 const struct rte_flow_action *actions,
389 struct rte_flow_error *error);
390 struct mlx5_flow_driver_ops {
391 mlx5_flow_validate_t validate;
392 mlx5_flow_prepare_t prepare;
393 mlx5_flow_translate_t translate;
394 mlx5_flow_apply_t apply;
395 mlx5_flow_remove_t remove;
396 mlx5_flow_destroy_t destroy;
397 mlx5_flow_query_t query;
402 uint64_t mlx5_flow_hashfields_adjust(struct mlx5_flow *dev_flow, int tunnel,
403 uint64_t layer_types,
404 uint64_t hash_fields);
405 uint32_t mlx5_flow_adjust_priority(struct rte_eth_dev *dev, int32_t priority,
406 uint32_t subpriority);
407 int mlx5_flow_validate_action_count(struct rte_eth_dev *dev,
408 const struct rte_flow_attr *attr,
409 struct rte_flow_error *error);
410 int mlx5_flow_validate_action_drop(uint64_t action_flags,
411 const struct rte_flow_attr *attr,
412 struct rte_flow_error *error);
413 int mlx5_flow_validate_action_flag(uint64_t action_flags,
414 const struct rte_flow_attr *attr,
415 struct rte_flow_error *error);
416 int mlx5_flow_validate_action_mark(const struct rte_flow_action *action,
417 uint64_t action_flags,
418 const struct rte_flow_attr *attr,
419 struct rte_flow_error *error);
420 int mlx5_flow_validate_action_queue(const struct rte_flow_action *action,
421 uint64_t action_flags,
422 struct rte_eth_dev *dev,
423 const struct rte_flow_attr *attr,
424 struct rte_flow_error *error);
425 int mlx5_flow_validate_action_rss(const struct rte_flow_action *action,
426 uint64_t action_flags,
427 struct rte_eth_dev *dev,
428 const struct rte_flow_attr *attr,
429 struct rte_flow_error *error);
430 int mlx5_flow_validate_attributes(struct rte_eth_dev *dev,
431 const struct rte_flow_attr *attributes,
432 struct rte_flow_error *error);
433 int mlx5_flow_item_acceptable(const struct rte_flow_item *item,
435 const uint8_t *nic_mask,
437 struct rte_flow_error *error);
438 int mlx5_flow_validate_item_eth(const struct rte_flow_item *item,
440 struct rte_flow_error *error);
441 int mlx5_flow_validate_item_gre(const struct rte_flow_item *item,
443 uint8_t target_protocol,
444 struct rte_flow_error *error);
445 int mlx5_flow_validate_item_ipv4(const struct rte_flow_item *item,
447 const struct rte_flow_item_ipv4 *acc_mask,
448 struct rte_flow_error *error);
449 int mlx5_flow_validate_item_ipv6(const struct rte_flow_item *item,
451 const struct rte_flow_item_ipv6 *acc_mask,
452 struct rte_flow_error *error);
453 int mlx5_flow_validate_item_mpls(struct rte_eth_dev *dev,
454 const struct rte_flow_item *item,
457 struct rte_flow_error *error);
458 int mlx5_flow_validate_item_tcp(const struct rte_flow_item *item,
460 uint8_t target_protocol,
461 const struct rte_flow_item_tcp *flow_mask,
462 struct rte_flow_error *error);
463 int mlx5_flow_validate_item_udp(const struct rte_flow_item *item,
465 uint8_t target_protocol,
466 struct rte_flow_error *error);
467 int mlx5_flow_validate_item_vlan(const struct rte_flow_item *item,
469 struct rte_flow_error *error);
470 int mlx5_flow_validate_item_vxlan(const struct rte_flow_item *item,
472 struct rte_flow_error *error);
473 int mlx5_flow_validate_item_vxlan_gpe(const struct rte_flow_item *item,
475 struct rte_eth_dev *dev,
476 struct rte_flow_error *error);
478 /* mlx5_flow_tcf.c */
480 int mlx5_flow_tcf_init(struct mlx5_flow_tcf_context *ctx,
481 unsigned int ifindex, struct rte_flow_error *error);
482 struct mlx5_flow_tcf_context *mlx5_flow_tcf_context_create(void);
483 void mlx5_flow_tcf_context_destroy(struct mlx5_flow_tcf_context *ctx);
485 #endif /* RTE_PMD_MLX5_FLOW_H_ */