1 /* SPDX-License-Identifier: BSD-3-Clause
2 * Copyright 2018 Mellanox Technologies, Ltd
11 /* ISO C doesn't support unnamed structs/unions, disabling -pedantic. */
13 #pragma GCC diagnostic ignored "-Wpedantic"
15 #include <infiniband/verbs.h>
17 #pragma GCC diagnostic error "-Wpedantic"
20 #include <rte_common.h>
21 #include <rte_ether.h>
22 #include <rte_eth_ctrl.h>
23 #include <rte_ethdev_driver.h>
25 #include <rte_flow_driver.h>
26 #include <rte_malloc.h>
31 #include "mlx5_defs.h"
33 #include "mlx5_glue.h"
34 #include "mlx5_flow.h"
36 #ifdef HAVE_IBV_FLOW_DV_SUPPORT
42 * Pointer to the rte_eth_dev structure.
46 * Attributes of flow that includes this item.
48 * Pointer to error structure.
51 * 0 on success, a negative errno value otherwise and rte_errno is set.
54 flow_dv_validate_item_meta(struct rte_eth_dev *dev,
55 const struct rte_flow_item *item,
56 const struct rte_flow_attr *attr,
57 struct rte_flow_error *error)
59 const struct rte_flow_item_meta *spec = item->spec;
60 const struct rte_flow_item_meta *mask = item->mask;
61 const struct rte_flow_item_meta nic_mask = {
62 .data = RTE_BE32(UINT32_MAX)
65 uint64_t offloads = dev->data->dev_conf.txmode.offloads;
67 if (!(offloads & DEV_TX_OFFLOAD_MATCH_METADATA))
68 return rte_flow_error_set(error, EPERM,
69 RTE_FLOW_ERROR_TYPE_ITEM,
71 "match on metadata offload "
72 "configuration is off for this port");
74 return rte_flow_error_set(error, EINVAL,
75 RTE_FLOW_ERROR_TYPE_ITEM_SPEC,
77 "data cannot be empty");
79 return rte_flow_error_set(error, EINVAL,
80 RTE_FLOW_ERROR_TYPE_ITEM_SPEC,
82 "data cannot be zero");
84 mask = &rte_flow_item_meta_mask;
85 ret = mlx5_flow_item_acceptable(item, (const uint8_t *)mask,
86 (const uint8_t *)&nic_mask,
87 sizeof(struct rte_flow_item_meta),
92 return rte_flow_error_set(error, ENOTSUP,
93 RTE_FLOW_ERROR_TYPE_ATTR_INGRESS,
95 "pattern not supported for ingress");
100 * Validate the L2 encap action.
102 * @param[in] action_flags
103 * Holds the actions detected until now.
105 * Pointer to the encap action.
107 * Pointer to flow attributes
109 * Pointer to error structure.
112 * 0 on success, a negative errno value otherwise and rte_errno is set.
115 flow_dv_validate_action_l2_encap(uint64_t action_flags,
116 const struct rte_flow_action *action,
117 const struct rte_flow_attr *attr,
118 struct rte_flow_error *error)
121 return rte_flow_error_set(error, EINVAL,
122 RTE_FLOW_ERROR_TYPE_ACTION, action,
123 "configuration cannot be null");
124 if (action_flags & MLX5_FLOW_ACTION_DROP)
125 return rte_flow_error_set(error, EINVAL,
126 RTE_FLOW_ERROR_TYPE_ACTION, NULL,
127 "can't drop and encap in same flow");
128 if (action_flags & (MLX5_FLOW_ENCAP_ACTIONS | MLX5_FLOW_DECAP_ACTIONS))
129 return rte_flow_error_set(error, EINVAL,
130 RTE_FLOW_ERROR_TYPE_ACTION, NULL,
131 "can only have a single encap or"
132 " decap action in a flow");
134 return rte_flow_error_set(error, ENOTSUP,
135 RTE_FLOW_ERROR_TYPE_ATTR_INGRESS,
137 "encap action not supported for "
143 * Validate the L2 decap action.
145 * @param[in] action_flags
146 * Holds the actions detected until now.
148 * Pointer to flow attributes
150 * Pointer to error structure.
153 * 0 on success, a negative errno value otherwise and rte_errno is set.
156 flow_dv_validate_action_l2_decap(uint64_t action_flags,
157 const struct rte_flow_attr *attr,
158 struct rte_flow_error *error)
160 if (action_flags & MLX5_FLOW_ACTION_DROP)
161 return rte_flow_error_set(error, EINVAL,
162 RTE_FLOW_ERROR_TYPE_ACTION, NULL,
163 "can't drop and decap in same flow");
164 if (action_flags & (MLX5_FLOW_ENCAP_ACTIONS | MLX5_FLOW_DECAP_ACTIONS))
165 return rte_flow_error_set(error, EINVAL,
166 RTE_FLOW_ERROR_TYPE_ACTION, NULL,
167 "can only have a single encap or"
168 " decap action in a flow");
170 return rte_flow_error_set(error, ENOTSUP,
171 RTE_FLOW_ERROR_TYPE_ATTR_EGRESS,
173 "decap action not supported for "
179 * Validate the raw encap action.
181 * @param[in] action_flags
182 * Holds the actions detected until now.
184 * Pointer to the encap action.
186 * Pointer to flow attributes
188 * Pointer to error structure.
191 * 0 on success, a negative errno value otherwise and rte_errno is set.
194 flow_dv_validate_action_raw_encap(uint64_t action_flags,
195 const struct rte_flow_action *action,
196 const struct rte_flow_attr *attr,
197 struct rte_flow_error *error)
200 return rte_flow_error_set(error, EINVAL,
201 RTE_FLOW_ERROR_TYPE_ACTION, action,
202 "configuration cannot be null");
203 if (action_flags & MLX5_FLOW_ACTION_DROP)
204 return rte_flow_error_set(error, EINVAL,
205 RTE_FLOW_ERROR_TYPE_ACTION, NULL,
206 "can't drop and encap in same flow");
207 if (action_flags & MLX5_FLOW_ENCAP_ACTIONS)
208 return rte_flow_error_set(error, EINVAL,
209 RTE_FLOW_ERROR_TYPE_ACTION, NULL,
210 "can only have a single encap"
211 " action in a flow");
212 /* encap without preceding decap is not supported for ingress */
213 if (attr->ingress && !(action_flags & MLX5_FLOW_ACTION_RAW_DECAP))
214 return rte_flow_error_set(error, ENOTSUP,
215 RTE_FLOW_ERROR_TYPE_ATTR_INGRESS,
217 "encap action not supported for "
223 * Validate the raw decap action.
225 * @param[in] action_flags
226 * Holds the actions detected until now.
228 * Pointer to the encap action.
230 * Pointer to flow attributes
232 * Pointer to error structure.
235 * 0 on success, a negative errno value otherwise and rte_errno is set.
238 flow_dv_validate_action_raw_decap(uint64_t action_flags,
239 const struct rte_flow_action *action,
240 const struct rte_flow_attr *attr,
241 struct rte_flow_error *error)
243 if (action_flags & MLX5_FLOW_ACTION_DROP)
244 return rte_flow_error_set(error, EINVAL,
245 RTE_FLOW_ERROR_TYPE_ACTION, NULL,
246 "can't drop and decap in same flow");
247 if (action_flags & MLX5_FLOW_ENCAP_ACTIONS)
248 return rte_flow_error_set(error, EINVAL,
249 RTE_FLOW_ERROR_TYPE_ACTION, NULL,
250 "can't have encap action before"
252 if (action_flags & MLX5_FLOW_DECAP_ACTIONS)
253 return rte_flow_error_set(error, EINVAL,
254 RTE_FLOW_ERROR_TYPE_ACTION, NULL,
255 "can only have a single decap"
256 " action in a flow");
257 /* decap action is valid on egress only if it is followed by encap */
259 for (; action->type != RTE_FLOW_ACTION_TYPE_END &&
260 action->type != RTE_FLOW_ACTION_TYPE_RAW_ENCAP;
263 if (action->type != RTE_FLOW_ACTION_TYPE_RAW_ENCAP)
264 return rte_flow_error_set
266 RTE_FLOW_ERROR_TYPE_ATTR_EGRESS,
267 NULL, "decap action not supported"
275 * Find existing encap/decap resource or create and register a new one.
277 * @param dev[in, out]
278 * Pointer to rte_eth_dev structure.
279 * @param[in, out] resource
280 * Pointer to encap/decap resource.
281 * @parm[in, out] dev_flow
282 * Pointer to the dev_flow.
284 * pointer to error structure.
287 * 0 on success otherwise -errno and errno is set.
290 flow_dv_encap_decap_resource_register
291 (struct rte_eth_dev *dev,
292 struct mlx5_flow_dv_encap_decap_resource *resource,
293 struct mlx5_flow *dev_flow,
294 struct rte_flow_error *error)
296 struct priv *priv = dev->data->dev_private;
297 struct mlx5_flow_dv_encap_decap_resource *cache_resource;
299 /* Lookup a matching resource from cache. */
300 LIST_FOREACH(cache_resource, &priv->encaps_decaps, next) {
301 if (resource->reformat_type == cache_resource->reformat_type &&
302 resource->ft_type == cache_resource->ft_type &&
303 resource->size == cache_resource->size &&
304 !memcmp((const void *)resource->buf,
305 (const void *)cache_resource->buf,
307 DRV_LOG(DEBUG, "encap/decap resource %p: refcnt %d++",
308 (void *)cache_resource,
309 rte_atomic32_read(&cache_resource->refcnt));
310 rte_atomic32_inc(&cache_resource->refcnt);
311 dev_flow->dv.encap_decap = cache_resource;
315 /* Register new encap/decap resource. */
316 cache_resource = rte_calloc(__func__, 1, sizeof(*cache_resource), 0);
318 return rte_flow_error_set(error, ENOMEM,
319 RTE_FLOW_ERROR_TYPE_UNSPECIFIED, NULL,
320 "cannot allocate resource memory");
321 *cache_resource = *resource;
322 cache_resource->verbs_action =
323 mlx5_glue->dv_create_flow_action_packet_reformat
324 (priv->ctx, cache_resource->size,
325 (cache_resource->size ? cache_resource->buf : NULL),
326 cache_resource->reformat_type,
327 cache_resource->ft_type);
328 if (!cache_resource->verbs_action) {
329 rte_free(cache_resource);
330 return rte_flow_error_set(error, ENOMEM,
331 RTE_FLOW_ERROR_TYPE_UNSPECIFIED,
332 NULL, "cannot create action");
334 rte_atomic32_init(&cache_resource->refcnt);
335 rte_atomic32_inc(&cache_resource->refcnt);
336 LIST_INSERT_HEAD(&priv->encaps_decaps, cache_resource, next);
337 dev_flow->dv.encap_decap = cache_resource;
338 DRV_LOG(DEBUG, "new encap/decap resource %p: refcnt %d++",
339 (void *)cache_resource,
340 rte_atomic32_read(&cache_resource->refcnt));
345 * Get the size of specific rte_flow_item_type
347 * @param[in] item_type
348 * Tested rte_flow_item_type.
351 * sizeof struct item_type, 0 if void or irrelevant.
354 flow_dv_get_item_len(const enum rte_flow_item_type item_type)
359 case RTE_FLOW_ITEM_TYPE_ETH:
360 retval = sizeof(struct rte_flow_item_eth);
362 case RTE_FLOW_ITEM_TYPE_VLAN:
363 retval = sizeof(struct rte_flow_item_vlan);
365 case RTE_FLOW_ITEM_TYPE_IPV4:
366 retval = sizeof(struct rte_flow_item_ipv4);
368 case RTE_FLOW_ITEM_TYPE_IPV6:
369 retval = sizeof(struct rte_flow_item_ipv6);
371 case RTE_FLOW_ITEM_TYPE_UDP:
372 retval = sizeof(struct rte_flow_item_udp);
374 case RTE_FLOW_ITEM_TYPE_TCP:
375 retval = sizeof(struct rte_flow_item_tcp);
377 case RTE_FLOW_ITEM_TYPE_VXLAN:
378 retval = sizeof(struct rte_flow_item_vxlan);
380 case RTE_FLOW_ITEM_TYPE_GRE:
381 retval = sizeof(struct rte_flow_item_gre);
383 case RTE_FLOW_ITEM_TYPE_NVGRE:
384 retval = sizeof(struct rte_flow_item_nvgre);
386 case RTE_FLOW_ITEM_TYPE_VXLAN_GPE:
387 retval = sizeof(struct rte_flow_item_vxlan_gpe);
389 case RTE_FLOW_ITEM_TYPE_MPLS:
390 retval = sizeof(struct rte_flow_item_mpls);
392 case RTE_FLOW_ITEM_TYPE_VOID: /* Fall through. */
400 #define MLX5_ENCAP_IPV4_VERSION 0x40
401 #define MLX5_ENCAP_IPV4_IHL_MIN 0x05
402 #define MLX5_ENCAP_IPV4_TTL_DEF 0x40
403 #define MLX5_ENCAP_IPV6_VTC_FLOW 0x60000000
404 #define MLX5_ENCAP_IPV6_HOP_LIMIT 0xff
405 #define MLX5_ENCAP_VXLAN_FLAGS 0x08000000
406 #define MLX5_ENCAP_VXLAN_GPE_FLAGS 0x04
409 * Convert the encap action data from list of rte_flow_item to raw buffer
412 * Pointer to rte_flow_item objects list.
414 * Pointer to the output buffer.
416 * Pointer to the output buffer size.
418 * Pointer to the error structure.
421 * 0 on success, a negative errno value otherwise and rte_errno is set.
424 flow_dv_convert_encap_data(const struct rte_flow_item *items, uint8_t *buf,
425 size_t *size, struct rte_flow_error *error)
427 struct ether_hdr *eth = NULL;
428 struct vlan_hdr *vlan = NULL;
429 struct ipv4_hdr *ipv4 = NULL;
430 struct ipv6_hdr *ipv6 = NULL;
431 struct udp_hdr *udp = NULL;
432 struct vxlan_hdr *vxlan = NULL;
433 struct vxlan_gpe_hdr *vxlan_gpe = NULL;
434 struct gre_hdr *gre = NULL;
436 size_t temp_size = 0;
439 return rte_flow_error_set(error, EINVAL,
440 RTE_FLOW_ERROR_TYPE_ACTION,
441 NULL, "invalid empty data");
442 for (; items->type != RTE_FLOW_ITEM_TYPE_END; items++) {
443 len = flow_dv_get_item_len(items->type);
444 if (len + temp_size > MLX5_ENCAP_MAX_LEN)
445 return rte_flow_error_set(error, EINVAL,
446 RTE_FLOW_ERROR_TYPE_ACTION,
448 "items total size is too big"
449 " for encap action");
450 rte_memcpy((void *)&buf[temp_size], items->spec, len);
451 switch (items->type) {
452 case RTE_FLOW_ITEM_TYPE_ETH:
453 eth = (struct ether_hdr *)&buf[temp_size];
455 case RTE_FLOW_ITEM_TYPE_VLAN:
456 vlan = (struct vlan_hdr *)&buf[temp_size];
458 return rte_flow_error_set(error, EINVAL,
459 RTE_FLOW_ERROR_TYPE_ACTION,
461 "eth header not found");
462 if (!eth->ether_type)
463 eth->ether_type = RTE_BE16(ETHER_TYPE_VLAN);
465 case RTE_FLOW_ITEM_TYPE_IPV4:
466 ipv4 = (struct ipv4_hdr *)&buf[temp_size];
468 return rte_flow_error_set(error, EINVAL,
469 RTE_FLOW_ERROR_TYPE_ACTION,
471 "neither eth nor vlan"
473 if (vlan && !vlan->eth_proto)
474 vlan->eth_proto = RTE_BE16(ETHER_TYPE_IPv4);
475 else if (eth && !eth->ether_type)
476 eth->ether_type = RTE_BE16(ETHER_TYPE_IPv4);
477 if (!ipv4->version_ihl)
478 ipv4->version_ihl = MLX5_ENCAP_IPV4_VERSION |
479 MLX5_ENCAP_IPV4_IHL_MIN;
480 if (!ipv4->time_to_live)
481 ipv4->time_to_live = MLX5_ENCAP_IPV4_TTL_DEF;
483 case RTE_FLOW_ITEM_TYPE_IPV6:
484 ipv6 = (struct ipv6_hdr *)&buf[temp_size];
486 return rte_flow_error_set(error, EINVAL,
487 RTE_FLOW_ERROR_TYPE_ACTION,
489 "neither eth nor vlan"
491 if (vlan && !vlan->eth_proto)
492 vlan->eth_proto = RTE_BE16(ETHER_TYPE_IPv6);
493 else if (eth && !eth->ether_type)
494 eth->ether_type = RTE_BE16(ETHER_TYPE_IPv6);
497 RTE_BE32(MLX5_ENCAP_IPV6_VTC_FLOW);
498 if (!ipv6->hop_limits)
499 ipv6->hop_limits = MLX5_ENCAP_IPV6_HOP_LIMIT;
501 case RTE_FLOW_ITEM_TYPE_UDP:
502 udp = (struct udp_hdr *)&buf[temp_size];
504 return rte_flow_error_set(error, EINVAL,
505 RTE_FLOW_ERROR_TYPE_ACTION,
507 "ip header not found");
508 if (ipv4 && !ipv4->next_proto_id)
509 ipv4->next_proto_id = IPPROTO_UDP;
510 else if (ipv6 && !ipv6->proto)
511 ipv6->proto = IPPROTO_UDP;
513 case RTE_FLOW_ITEM_TYPE_VXLAN:
514 vxlan = (struct vxlan_hdr *)&buf[temp_size];
516 return rte_flow_error_set(error, EINVAL,
517 RTE_FLOW_ERROR_TYPE_ACTION,
519 "udp header not found");
521 udp->dst_port = RTE_BE16(MLX5_UDP_PORT_VXLAN);
522 if (!vxlan->vx_flags)
524 RTE_BE32(MLX5_ENCAP_VXLAN_FLAGS);
526 case RTE_FLOW_ITEM_TYPE_VXLAN_GPE:
527 vxlan_gpe = (struct vxlan_gpe_hdr *)&buf[temp_size];
529 return rte_flow_error_set(error, EINVAL,
530 RTE_FLOW_ERROR_TYPE_ACTION,
532 "udp header not found");
533 if (!vxlan_gpe->proto)
534 return rte_flow_error_set(error, EINVAL,
535 RTE_FLOW_ERROR_TYPE_ACTION,
537 "next protocol not found");
540 RTE_BE16(MLX5_UDP_PORT_VXLAN_GPE);
541 if (!vxlan_gpe->vx_flags)
542 vxlan_gpe->vx_flags =
543 MLX5_ENCAP_VXLAN_GPE_FLAGS;
545 case RTE_FLOW_ITEM_TYPE_GRE:
546 case RTE_FLOW_ITEM_TYPE_NVGRE:
547 gre = (struct gre_hdr *)&buf[temp_size];
549 return rte_flow_error_set(error, EINVAL,
550 RTE_FLOW_ERROR_TYPE_ACTION,
552 "next protocol not found");
554 return rte_flow_error_set(error, EINVAL,
555 RTE_FLOW_ERROR_TYPE_ACTION,
557 "ip header not found");
558 if (ipv4 && !ipv4->next_proto_id)
559 ipv4->next_proto_id = IPPROTO_GRE;
560 else if (ipv6 && !ipv6->proto)
561 ipv6->proto = IPPROTO_GRE;
563 case RTE_FLOW_ITEM_TYPE_VOID:
566 return rte_flow_error_set(error, EINVAL,
567 RTE_FLOW_ERROR_TYPE_ACTION,
569 "unsupported item type");
579 * Convert L2 encap action to DV specification.
582 * Pointer to rte_eth_dev structure.
584 * Pointer to action structure.
585 * @param[in, out] dev_flow
586 * Pointer to the mlx5_flow.
588 * Pointer to the error structure.
591 * 0 on success, a negative errno value otherwise and rte_errno is set.
594 flow_dv_create_action_l2_encap(struct rte_eth_dev *dev,
595 const struct rte_flow_action *action,
596 struct mlx5_flow *dev_flow,
597 struct rte_flow_error *error)
599 const struct rte_flow_item *encap_data;
600 const struct rte_flow_action_raw_encap *raw_encap_data;
601 struct mlx5_flow_dv_encap_decap_resource res = {
603 MLX5DV_FLOW_ACTION_PACKET_REFORMAT_TYPE_L2_TO_L2_TUNNEL,
604 .ft_type = MLX5DV_FLOW_TABLE_TYPE_NIC_TX,
607 if (action->type == RTE_FLOW_ACTION_TYPE_RAW_ENCAP) {
609 (const struct rte_flow_action_raw_encap *)action->conf;
610 res.size = raw_encap_data->size;
611 memcpy(res.buf, raw_encap_data->data, res.size);
613 if (action->type == RTE_FLOW_ACTION_TYPE_VXLAN_ENCAP)
615 ((const struct rte_flow_action_vxlan_encap *)
616 action->conf)->definition;
619 ((const struct rte_flow_action_nvgre_encap *)
620 action->conf)->definition;
621 if (flow_dv_convert_encap_data(encap_data, res.buf,
625 if (flow_dv_encap_decap_resource_register(dev, &res, dev_flow, error))
626 return rte_flow_error_set(error, EINVAL,
627 RTE_FLOW_ERROR_TYPE_ACTION,
628 NULL, "can't create L2 encap action");
633 * Convert L2 decap action to DV specification.
636 * Pointer to rte_eth_dev structure.
637 * @param[in, out] dev_flow
638 * Pointer to the mlx5_flow.
640 * Pointer to the error structure.
643 * 0 on success, a negative errno value otherwise and rte_errno is set.
646 flow_dv_create_action_l2_decap(struct rte_eth_dev *dev,
647 struct mlx5_flow *dev_flow,
648 struct rte_flow_error *error)
650 struct mlx5_flow_dv_encap_decap_resource res = {
653 MLX5DV_FLOW_ACTION_PACKET_REFORMAT_TYPE_L2_TUNNEL_TO_L2,
654 .ft_type = MLX5DV_FLOW_TABLE_TYPE_NIC_RX,
657 if (flow_dv_encap_decap_resource_register(dev, &res, dev_flow, error))
658 return rte_flow_error_set(error, EINVAL,
659 RTE_FLOW_ERROR_TYPE_ACTION,
660 NULL, "can't create L2 decap action");
665 * Convert raw decap/encap (L3 tunnel) action to DV specification.
668 * Pointer to rte_eth_dev structure.
670 * Pointer to action structure.
671 * @param[in, out] dev_flow
672 * Pointer to the mlx5_flow.
674 * Pointer to the flow attributes.
676 * Pointer to the error structure.
679 * 0 on success, a negative errno value otherwise and rte_errno is set.
682 flow_dv_create_action_raw_encap(struct rte_eth_dev *dev,
683 const struct rte_flow_action *action,
684 struct mlx5_flow *dev_flow,
685 const struct rte_flow_attr *attr,
686 struct rte_flow_error *error)
688 const struct rte_flow_action_raw_encap *encap_data;
689 struct mlx5_flow_dv_encap_decap_resource res;
691 encap_data = (const struct rte_flow_action_raw_encap *)action->conf;
692 res.size = encap_data->size;
693 memcpy(res.buf, encap_data->data, res.size);
694 res.reformat_type = attr->egress ?
695 MLX5DV_FLOW_ACTION_PACKET_REFORMAT_TYPE_L2_TO_L3_TUNNEL :
696 MLX5DV_FLOW_ACTION_PACKET_REFORMAT_TYPE_L3_TUNNEL_TO_L2;
697 res.ft_type = attr->egress ? MLX5DV_FLOW_TABLE_TYPE_NIC_TX :
698 MLX5DV_FLOW_TABLE_TYPE_NIC_RX;
699 if (flow_dv_encap_decap_resource_register(dev, &res, dev_flow, error))
700 return rte_flow_error_set(error, EINVAL,
701 RTE_FLOW_ERROR_TYPE_ACTION,
702 NULL, "can't create encap action");
707 * Verify the @p attributes will be correctly understood by the NIC and store
708 * them in the @p flow if everything is correct.
711 * Pointer to dev struct.
712 * @param[in] attributes
713 * Pointer to flow attributes
715 * Pointer to error structure.
718 * 0 on success, a negative errno value otherwise and rte_errno is set.
721 flow_dv_validate_attributes(struct rte_eth_dev *dev,
722 const struct rte_flow_attr *attributes,
723 struct rte_flow_error *error)
725 struct priv *priv = dev->data->dev_private;
726 uint32_t priority_max = priv->config.flow_prio - 1;
728 if (attributes->group)
729 return rte_flow_error_set(error, ENOTSUP,
730 RTE_FLOW_ERROR_TYPE_ATTR_GROUP,
732 "groups is not supported");
733 if (attributes->priority != MLX5_FLOW_PRIO_RSVD &&
734 attributes->priority >= priority_max)
735 return rte_flow_error_set(error, ENOTSUP,
736 RTE_FLOW_ERROR_TYPE_ATTR_PRIORITY,
738 "priority out of range");
739 if (attributes->transfer)
740 return rte_flow_error_set(error, ENOTSUP,
741 RTE_FLOW_ERROR_TYPE_ATTR_TRANSFER,
743 "transfer is not supported");
744 if (!(attributes->egress ^ attributes->ingress))
745 return rte_flow_error_set(error, ENOTSUP,
746 RTE_FLOW_ERROR_TYPE_ATTR, NULL,
747 "must specify exactly one of "
748 "ingress or egress");
753 * Internal validation function. For validating both actions and items.
756 * Pointer to the rte_eth_dev structure.
758 * Pointer to the flow attributes.
760 * Pointer to the list of items.
762 * Pointer to the list of actions.
764 * Pointer to the error structure.
767 * 0 on success, a negative errno value otherwise and rte_ernno is set.
770 flow_dv_validate(struct rte_eth_dev *dev, const struct rte_flow_attr *attr,
771 const struct rte_flow_item items[],
772 const struct rte_flow_action actions[],
773 struct rte_flow_error *error)
776 uint64_t action_flags = 0;
777 uint64_t item_flags = 0;
779 uint8_t next_protocol = 0xff;
784 ret = flow_dv_validate_attributes(dev, attr, error);
787 for (; items->type != RTE_FLOW_ITEM_TYPE_END; items++) {
788 tunnel = !!(item_flags & MLX5_FLOW_LAYER_TUNNEL);
789 switch (items->type) {
790 case RTE_FLOW_ITEM_TYPE_VOID:
792 case RTE_FLOW_ITEM_TYPE_ETH:
793 ret = mlx5_flow_validate_item_eth(items, item_flags,
797 item_flags |= tunnel ? MLX5_FLOW_LAYER_INNER_L2 :
798 MLX5_FLOW_LAYER_OUTER_L2;
800 case RTE_FLOW_ITEM_TYPE_VLAN:
801 ret = mlx5_flow_validate_item_vlan(items, item_flags,
805 item_flags |= tunnel ? MLX5_FLOW_LAYER_INNER_VLAN :
806 MLX5_FLOW_LAYER_OUTER_VLAN;
808 case RTE_FLOW_ITEM_TYPE_IPV4:
809 ret = mlx5_flow_validate_item_ipv4(items, item_flags,
813 item_flags |= tunnel ? MLX5_FLOW_LAYER_INNER_L3_IPV4 :
814 MLX5_FLOW_LAYER_OUTER_L3_IPV4;
815 if (items->mask != NULL &&
816 ((const struct rte_flow_item_ipv4 *)
817 items->mask)->hdr.next_proto_id)
819 ((const struct rte_flow_item_ipv4 *)
820 (items->spec))->hdr.next_proto_id;
822 case RTE_FLOW_ITEM_TYPE_IPV6:
823 ret = mlx5_flow_validate_item_ipv6(items, item_flags,
827 item_flags |= tunnel ? MLX5_FLOW_LAYER_INNER_L3_IPV6 :
828 MLX5_FLOW_LAYER_OUTER_L3_IPV6;
829 if (items->mask != NULL &&
830 ((const struct rte_flow_item_ipv6 *)
831 items->mask)->hdr.proto)
833 ((const struct rte_flow_item_ipv6 *)
834 items->spec)->hdr.proto;
836 case RTE_FLOW_ITEM_TYPE_TCP:
837 ret = mlx5_flow_validate_item_tcp
840 &rte_flow_item_tcp_mask,
844 item_flags |= tunnel ? MLX5_FLOW_LAYER_INNER_L4_TCP :
845 MLX5_FLOW_LAYER_OUTER_L4_TCP;
847 case RTE_FLOW_ITEM_TYPE_UDP:
848 ret = mlx5_flow_validate_item_udp(items, item_flags,
853 item_flags |= tunnel ? MLX5_FLOW_LAYER_INNER_L4_UDP :
854 MLX5_FLOW_LAYER_OUTER_L4_UDP;
856 case RTE_FLOW_ITEM_TYPE_GRE:
857 case RTE_FLOW_ITEM_TYPE_NVGRE:
858 ret = mlx5_flow_validate_item_gre(items, item_flags,
859 next_protocol, error);
862 item_flags |= MLX5_FLOW_LAYER_GRE;
864 case RTE_FLOW_ITEM_TYPE_VXLAN:
865 ret = mlx5_flow_validate_item_vxlan(items, item_flags,
869 item_flags |= MLX5_FLOW_LAYER_VXLAN;
871 case RTE_FLOW_ITEM_TYPE_VXLAN_GPE:
872 ret = mlx5_flow_validate_item_vxlan_gpe(items,
877 item_flags |= MLX5_FLOW_LAYER_VXLAN_GPE;
879 case RTE_FLOW_ITEM_TYPE_META:
880 ret = flow_dv_validate_item_meta(dev, items, attr,
884 item_flags |= MLX5_FLOW_ITEM_METADATA;
887 return rte_flow_error_set(error, ENOTSUP,
888 RTE_FLOW_ERROR_TYPE_ITEM,
889 NULL, "item not supported");
892 for (; actions->type != RTE_FLOW_ACTION_TYPE_END; actions++) {
893 if (actions_n == MLX5_DV_MAX_NUMBER_OF_ACTIONS)
894 return rte_flow_error_set(error, ENOTSUP,
895 RTE_FLOW_ERROR_TYPE_ACTION,
896 actions, "too many actions");
897 switch (actions->type) {
898 case RTE_FLOW_ACTION_TYPE_VOID:
900 case RTE_FLOW_ACTION_TYPE_FLAG:
901 ret = mlx5_flow_validate_action_flag(action_flags,
905 action_flags |= MLX5_FLOW_ACTION_FLAG;
908 case RTE_FLOW_ACTION_TYPE_MARK:
909 ret = mlx5_flow_validate_action_mark(actions,
914 action_flags |= MLX5_FLOW_ACTION_MARK;
917 case RTE_FLOW_ACTION_TYPE_DROP:
918 ret = mlx5_flow_validate_action_drop(action_flags,
922 action_flags |= MLX5_FLOW_ACTION_DROP;
925 case RTE_FLOW_ACTION_TYPE_QUEUE:
926 ret = mlx5_flow_validate_action_queue(actions,
931 action_flags |= MLX5_FLOW_ACTION_QUEUE;
934 case RTE_FLOW_ACTION_TYPE_RSS:
935 ret = mlx5_flow_validate_action_rss(actions,
940 action_flags |= MLX5_FLOW_ACTION_RSS;
943 case RTE_FLOW_ACTION_TYPE_COUNT:
944 ret = mlx5_flow_validate_action_count(dev, attr, error);
947 action_flags |= MLX5_FLOW_ACTION_COUNT;
950 case RTE_FLOW_ACTION_TYPE_VXLAN_ENCAP:
951 case RTE_FLOW_ACTION_TYPE_NVGRE_ENCAP:
952 ret = flow_dv_validate_action_l2_encap(action_flags,
957 action_flags |= actions->type ==
958 RTE_FLOW_ACTION_TYPE_VXLAN_ENCAP ?
959 MLX5_FLOW_ACTION_VXLAN_ENCAP :
960 MLX5_FLOW_ACTION_NVGRE_ENCAP;
963 case RTE_FLOW_ACTION_TYPE_VXLAN_DECAP:
964 case RTE_FLOW_ACTION_TYPE_NVGRE_DECAP:
965 ret = flow_dv_validate_action_l2_decap(action_flags,
969 action_flags |= actions->type ==
970 RTE_FLOW_ACTION_TYPE_VXLAN_DECAP ?
971 MLX5_FLOW_ACTION_VXLAN_DECAP :
972 MLX5_FLOW_ACTION_NVGRE_DECAP;
975 case RTE_FLOW_ACTION_TYPE_RAW_ENCAP:
976 ret = flow_dv_validate_action_raw_encap(action_flags,
981 action_flags |= MLX5_FLOW_ACTION_RAW_ENCAP;
984 case RTE_FLOW_ACTION_TYPE_RAW_DECAP:
985 ret = flow_dv_validate_action_raw_decap(action_flags,
990 action_flags |= MLX5_FLOW_ACTION_RAW_DECAP;
994 return rte_flow_error_set(error, ENOTSUP,
995 RTE_FLOW_ERROR_TYPE_ACTION,
997 "action not supported");
1000 if (!(action_flags & MLX5_FLOW_FATE_ACTIONS) && attr->ingress)
1001 return rte_flow_error_set(error, EINVAL,
1002 RTE_FLOW_ERROR_TYPE_ACTION, actions,
1003 "no fate action is found");
1008 * Internal preparation function. Allocates the DV flow size,
1009 * this size is constant.
1012 * Pointer to the flow attributes.
1014 * Pointer to the list of items.
1015 * @param[in] actions
1016 * Pointer to the list of actions.
1017 * @param[out] item_flags
1018 * Pointer to bit mask of all items detected.
1019 * @param[out] action_flags
1020 * Pointer to bit mask of all actions detected.
1022 * Pointer to the error structure.
1025 * Pointer to mlx5_flow object on success,
1026 * otherwise NULL and rte_ernno is set.
1028 static struct mlx5_flow *
1029 flow_dv_prepare(const struct rte_flow_attr *attr __rte_unused,
1030 const struct rte_flow_item items[] __rte_unused,
1031 const struct rte_flow_action actions[] __rte_unused,
1032 uint64_t *item_flags __rte_unused,
1033 uint64_t *action_flags __rte_unused,
1034 struct rte_flow_error *error)
1036 uint32_t size = sizeof(struct mlx5_flow);
1037 struct mlx5_flow *flow;
1039 flow = rte_calloc(__func__, 1, size, 0);
1041 rte_flow_error_set(error, ENOMEM,
1042 RTE_FLOW_ERROR_TYPE_UNSPECIFIED, NULL,
1043 "not enough memory to create flow");
1046 flow->dv.value.size = MLX5_ST_SZ_DB(fte_match_param);
1051 * Add Ethernet item to matcher and to the value.
1053 * @param[in, out] matcher
1055 * @param[in, out] key
1056 * Flow matcher value.
1058 * Flow pattern to translate.
1060 * Item is inner pattern.
1063 flow_dv_translate_item_eth(void *matcher, void *key,
1064 const struct rte_flow_item *item, int inner)
1066 const struct rte_flow_item_eth *eth_m = item->mask;
1067 const struct rte_flow_item_eth *eth_v = item->spec;
1068 const struct rte_flow_item_eth nic_mask = {
1069 .dst.addr_bytes = "\xff\xff\xff\xff\xff\xff",
1070 .src.addr_bytes = "\xff\xff\xff\xff\xff\xff",
1071 .type = RTE_BE16(0xffff),
1083 headers_m = MLX5_ADDR_OF(fte_match_param, matcher,
1085 headers_v = MLX5_ADDR_OF(fte_match_param, key, inner_headers);
1087 headers_m = MLX5_ADDR_OF(fte_match_param, matcher,
1089 headers_v = MLX5_ADDR_OF(fte_match_param, key, outer_headers);
1091 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_m, dmac_47_16),
1092 ð_m->dst, sizeof(eth_m->dst));
1093 /* The value must be in the range of the mask. */
1094 l24_v = MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v, dmac_47_16);
1095 for (i = 0; i < sizeof(eth_m->dst); ++i)
1096 l24_v[i] = eth_m->dst.addr_bytes[i] & eth_v->dst.addr_bytes[i];
1097 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_m, smac_47_16),
1098 ð_m->src, sizeof(eth_m->src));
1099 l24_v = MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v, smac_47_16);
1100 /* The value must be in the range of the mask. */
1101 for (i = 0; i < sizeof(eth_m->dst); ++i)
1102 l24_v[i] = eth_m->src.addr_bytes[i] & eth_v->src.addr_bytes[i];
1103 MLX5_SET(fte_match_set_lyr_2_4, headers_m, ethertype,
1104 rte_be_to_cpu_16(eth_m->type));
1105 l24_v = MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v, ethertype);
1106 *(uint16_t *)(l24_v) = eth_m->type & eth_v->type;
1110 * Add VLAN item to matcher and to the value.
1112 * @param[in, out] matcher
1114 * @param[in, out] key
1115 * Flow matcher value.
1117 * Flow pattern to translate.
1119 * Item is inner pattern.
1122 flow_dv_translate_item_vlan(void *matcher, void *key,
1123 const struct rte_flow_item *item,
1126 const struct rte_flow_item_vlan *vlan_m = item->mask;
1127 const struct rte_flow_item_vlan *vlan_v = item->spec;
1128 const struct rte_flow_item_vlan nic_mask = {
1129 .tci = RTE_BE16(0x0fff),
1130 .inner_type = RTE_BE16(0xffff),
1142 headers_m = MLX5_ADDR_OF(fte_match_param, matcher,
1144 headers_v = MLX5_ADDR_OF(fte_match_param, key, inner_headers);
1146 headers_m = MLX5_ADDR_OF(fte_match_param, matcher,
1148 headers_v = MLX5_ADDR_OF(fte_match_param, key, outer_headers);
1150 tci_m = rte_be_to_cpu_16(vlan_m->tci);
1151 tci_v = rte_be_to_cpu_16(vlan_m->tci & vlan_v->tci);
1152 MLX5_SET(fte_match_set_lyr_2_4, headers_m, cvlan_tag, 1);
1153 MLX5_SET(fte_match_set_lyr_2_4, headers_v, cvlan_tag, 1);
1154 MLX5_SET(fte_match_set_lyr_2_4, headers_m, first_vid, tci_m);
1155 MLX5_SET(fte_match_set_lyr_2_4, headers_v, first_vid, tci_v);
1156 MLX5_SET(fte_match_set_lyr_2_4, headers_m, first_cfi, tci_m >> 12);
1157 MLX5_SET(fte_match_set_lyr_2_4, headers_v, first_cfi, tci_v >> 12);
1158 MLX5_SET(fte_match_set_lyr_2_4, headers_m, first_prio, tci_m >> 13);
1159 MLX5_SET(fte_match_set_lyr_2_4, headers_v, first_prio, tci_v >> 13);
1163 * Add IPV4 item to matcher and to the value.
1165 * @param[in, out] matcher
1167 * @param[in, out] key
1168 * Flow matcher value.
1170 * Flow pattern to translate.
1172 * Item is inner pattern.
1175 flow_dv_translate_item_ipv4(void *matcher, void *key,
1176 const struct rte_flow_item *item,
1179 const struct rte_flow_item_ipv4 *ipv4_m = item->mask;
1180 const struct rte_flow_item_ipv4 *ipv4_v = item->spec;
1181 const struct rte_flow_item_ipv4 nic_mask = {
1183 .src_addr = RTE_BE32(0xffffffff),
1184 .dst_addr = RTE_BE32(0xffffffff),
1185 .type_of_service = 0xff,
1186 .next_proto_id = 0xff,
1196 headers_m = MLX5_ADDR_OF(fte_match_param, matcher,
1198 headers_v = MLX5_ADDR_OF(fte_match_param, key, inner_headers);
1200 headers_m = MLX5_ADDR_OF(fte_match_param, matcher,
1202 headers_v = MLX5_ADDR_OF(fte_match_param, key, outer_headers);
1204 MLX5_SET(fte_match_set_lyr_2_4, headers_m, ip_version, 0xf);
1205 MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_version, 4);
1210 l24_m = MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_m,
1211 dst_ipv4_dst_ipv6.ipv4_layout.ipv4);
1212 l24_v = MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
1213 dst_ipv4_dst_ipv6.ipv4_layout.ipv4);
1214 *(uint32_t *)l24_m = ipv4_m->hdr.dst_addr;
1215 *(uint32_t *)l24_v = ipv4_m->hdr.dst_addr & ipv4_v->hdr.dst_addr;
1216 l24_m = MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_m,
1217 src_ipv4_src_ipv6.ipv4_layout.ipv4);
1218 l24_v = MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
1219 src_ipv4_src_ipv6.ipv4_layout.ipv4);
1220 *(uint32_t *)l24_m = ipv4_m->hdr.src_addr;
1221 *(uint32_t *)l24_v = ipv4_m->hdr.src_addr & ipv4_v->hdr.src_addr;
1222 tos = ipv4_m->hdr.type_of_service & ipv4_v->hdr.type_of_service;
1223 MLX5_SET(fte_match_set_lyr_2_4, headers_m, ip_ecn,
1224 ipv4_m->hdr.type_of_service);
1225 MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_ecn, tos);
1226 MLX5_SET(fte_match_set_lyr_2_4, headers_m, ip_dscp,
1227 ipv4_m->hdr.type_of_service >> 2);
1228 MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_dscp, tos >> 2);
1229 MLX5_SET(fte_match_set_lyr_2_4, headers_m, ip_protocol,
1230 ipv4_m->hdr.next_proto_id);
1231 MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
1232 ipv4_v->hdr.next_proto_id & ipv4_m->hdr.next_proto_id);
1236 * Add IPV6 item to matcher and to the value.
1238 * @param[in, out] matcher
1240 * @param[in, out] key
1241 * Flow matcher value.
1243 * Flow pattern to translate.
1245 * Item is inner pattern.
1248 flow_dv_translate_item_ipv6(void *matcher, void *key,
1249 const struct rte_flow_item *item,
1252 const struct rte_flow_item_ipv6 *ipv6_m = item->mask;
1253 const struct rte_flow_item_ipv6 *ipv6_v = item->spec;
1254 const struct rte_flow_item_ipv6 nic_mask = {
1257 "\xff\xff\xff\xff\xff\xff\xff\xff"
1258 "\xff\xff\xff\xff\xff\xff\xff\xff",
1260 "\xff\xff\xff\xff\xff\xff\xff\xff"
1261 "\xff\xff\xff\xff\xff\xff\xff\xff",
1262 .vtc_flow = RTE_BE32(0xffffffff),
1269 void *misc_m = MLX5_ADDR_OF(fte_match_param, matcher, misc_parameters);
1270 void *misc_v = MLX5_ADDR_OF(fte_match_param, key, misc_parameters);
1279 headers_m = MLX5_ADDR_OF(fte_match_param, matcher,
1281 headers_v = MLX5_ADDR_OF(fte_match_param, key, inner_headers);
1283 headers_m = MLX5_ADDR_OF(fte_match_param, matcher,
1285 headers_v = MLX5_ADDR_OF(fte_match_param, key, outer_headers);
1287 MLX5_SET(fte_match_set_lyr_2_4, headers_m, ip_version, 0xf);
1288 MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_version, 6);
1293 size = sizeof(ipv6_m->hdr.dst_addr);
1294 l24_m = MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_m,
1295 dst_ipv4_dst_ipv6.ipv6_layout.ipv6);
1296 l24_v = MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
1297 dst_ipv4_dst_ipv6.ipv6_layout.ipv6);
1298 memcpy(l24_m, ipv6_m->hdr.dst_addr, size);
1299 for (i = 0; i < size; ++i)
1300 l24_v[i] = l24_m[i] & ipv6_v->hdr.dst_addr[i];
1301 l24_m = MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_m,
1302 src_ipv4_src_ipv6.ipv6_layout.ipv6);
1303 l24_v = MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
1304 src_ipv4_src_ipv6.ipv6_layout.ipv6);
1305 memcpy(l24_m, ipv6_m->hdr.src_addr, size);
1306 for (i = 0; i < size; ++i)
1307 l24_v[i] = l24_m[i] & ipv6_v->hdr.src_addr[i];
1309 vtc_m = rte_be_to_cpu_32(ipv6_m->hdr.vtc_flow);
1310 vtc_v = rte_be_to_cpu_32(ipv6_m->hdr.vtc_flow & ipv6_v->hdr.vtc_flow);
1311 MLX5_SET(fte_match_set_lyr_2_4, headers_m, ip_ecn, vtc_m >> 20);
1312 MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_ecn, vtc_v >> 20);
1313 MLX5_SET(fte_match_set_lyr_2_4, headers_m, ip_dscp, vtc_m >> 22);
1314 MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_dscp, vtc_v >> 22);
1317 MLX5_SET(fte_match_set_misc, misc_m, inner_ipv6_flow_label,
1319 MLX5_SET(fte_match_set_misc, misc_v, inner_ipv6_flow_label,
1322 MLX5_SET(fte_match_set_misc, misc_m, outer_ipv6_flow_label,
1324 MLX5_SET(fte_match_set_misc, misc_v, outer_ipv6_flow_label,
1328 MLX5_SET(fte_match_set_lyr_2_4, headers_m, ip_protocol,
1330 MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
1331 ipv6_v->hdr.proto & ipv6_m->hdr.proto);
1335 * Add TCP item to matcher and to the value.
1337 * @param[in, out] matcher
1339 * @param[in, out] key
1340 * Flow matcher value.
1342 * Flow pattern to translate.
1344 * Item is inner pattern.
1347 flow_dv_translate_item_tcp(void *matcher, void *key,
1348 const struct rte_flow_item *item,
1351 const struct rte_flow_item_tcp *tcp_m = item->mask;
1352 const struct rte_flow_item_tcp *tcp_v = item->spec;
1357 headers_m = MLX5_ADDR_OF(fte_match_param, matcher,
1359 headers_v = MLX5_ADDR_OF(fte_match_param, key, inner_headers);
1361 headers_m = MLX5_ADDR_OF(fte_match_param, matcher,
1363 headers_v = MLX5_ADDR_OF(fte_match_param, key, outer_headers);
1365 MLX5_SET(fte_match_set_lyr_2_4, headers_m, ip_protocol, 0xff);
1366 MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol, IPPROTO_TCP);
1370 tcp_m = &rte_flow_item_tcp_mask;
1371 MLX5_SET(fte_match_set_lyr_2_4, headers_m, tcp_sport,
1372 rte_be_to_cpu_16(tcp_m->hdr.src_port));
1373 MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_sport,
1374 rte_be_to_cpu_16(tcp_v->hdr.src_port & tcp_m->hdr.src_port));
1375 MLX5_SET(fte_match_set_lyr_2_4, headers_m, tcp_dport,
1376 rte_be_to_cpu_16(tcp_m->hdr.dst_port));
1377 MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_dport,
1378 rte_be_to_cpu_16(tcp_v->hdr.dst_port & tcp_m->hdr.dst_port));
1382 * Add UDP item to matcher and to the value.
1384 * @param[in, out] matcher
1386 * @param[in, out] key
1387 * Flow matcher value.
1389 * Flow pattern to translate.
1391 * Item is inner pattern.
1394 flow_dv_translate_item_udp(void *matcher, void *key,
1395 const struct rte_flow_item *item,
1398 const struct rte_flow_item_udp *udp_m = item->mask;
1399 const struct rte_flow_item_udp *udp_v = item->spec;
1404 headers_m = MLX5_ADDR_OF(fte_match_param, matcher,
1406 headers_v = MLX5_ADDR_OF(fte_match_param, key, inner_headers);
1408 headers_m = MLX5_ADDR_OF(fte_match_param, matcher,
1410 headers_v = MLX5_ADDR_OF(fte_match_param, key, outer_headers);
1412 MLX5_SET(fte_match_set_lyr_2_4, headers_m, ip_protocol, 0xff);
1413 MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol, IPPROTO_UDP);
1417 udp_m = &rte_flow_item_udp_mask;
1418 MLX5_SET(fte_match_set_lyr_2_4, headers_m, udp_sport,
1419 rte_be_to_cpu_16(udp_m->hdr.src_port));
1420 MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_sport,
1421 rte_be_to_cpu_16(udp_v->hdr.src_port & udp_m->hdr.src_port));
1422 MLX5_SET(fte_match_set_lyr_2_4, headers_m, udp_dport,
1423 rte_be_to_cpu_16(udp_m->hdr.dst_port));
1424 MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_dport,
1425 rte_be_to_cpu_16(udp_v->hdr.dst_port & udp_m->hdr.dst_port));
1429 * Add GRE item to matcher and to the value.
1431 * @param[in, out] matcher
1433 * @param[in, out] key
1434 * Flow matcher value.
1436 * Flow pattern to translate.
1438 * Item is inner pattern.
1441 flow_dv_translate_item_gre(void *matcher, void *key,
1442 const struct rte_flow_item *item,
1445 const struct rte_flow_item_gre *gre_m = item->mask;
1446 const struct rte_flow_item_gre *gre_v = item->spec;
1449 void *misc_m = MLX5_ADDR_OF(fte_match_param, matcher, misc_parameters);
1450 void *misc_v = MLX5_ADDR_OF(fte_match_param, key, misc_parameters);
1453 headers_m = MLX5_ADDR_OF(fte_match_param, matcher,
1455 headers_v = MLX5_ADDR_OF(fte_match_param, key, inner_headers);
1457 headers_m = MLX5_ADDR_OF(fte_match_param, matcher,
1459 headers_v = MLX5_ADDR_OF(fte_match_param, key, outer_headers);
1461 MLX5_SET(fte_match_set_lyr_2_4, headers_m, ip_protocol, 0xff);
1462 MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol, IPPROTO_GRE);
1466 gre_m = &rte_flow_item_gre_mask;
1467 MLX5_SET(fte_match_set_misc, misc_m, gre_protocol,
1468 rte_be_to_cpu_16(gre_m->protocol));
1469 MLX5_SET(fte_match_set_misc, misc_v, gre_protocol,
1470 rte_be_to_cpu_16(gre_v->protocol & gre_m->protocol));
1474 * Add NVGRE item to matcher and to the value.
1476 * @param[in, out] matcher
1478 * @param[in, out] key
1479 * Flow matcher value.
1481 * Flow pattern to translate.
1483 * Item is inner pattern.
1486 flow_dv_translate_item_nvgre(void *matcher, void *key,
1487 const struct rte_flow_item *item,
1490 const struct rte_flow_item_nvgre *nvgre_m = item->mask;
1491 const struct rte_flow_item_nvgre *nvgre_v = item->spec;
1492 void *misc_m = MLX5_ADDR_OF(fte_match_param, matcher, misc_parameters);
1493 void *misc_v = MLX5_ADDR_OF(fte_match_param, key, misc_parameters);
1494 const char *tni_flow_id_m = (const char *)nvgre_m->tni;
1495 const char *tni_flow_id_v = (const char *)nvgre_v->tni;
1501 flow_dv_translate_item_gre(matcher, key, item, inner);
1505 nvgre_m = &rte_flow_item_nvgre_mask;
1506 size = sizeof(nvgre_m->tni) + sizeof(nvgre_m->flow_id);
1507 gre_key_m = MLX5_ADDR_OF(fte_match_set_misc, misc_m, gre_key_h);
1508 gre_key_v = MLX5_ADDR_OF(fte_match_set_misc, misc_v, gre_key_h);
1509 memcpy(gre_key_m, tni_flow_id_m, size);
1510 for (i = 0; i < size; ++i)
1511 gre_key_v[i] = gre_key_m[i] & tni_flow_id_v[i];
1515 * Add VXLAN item to matcher and to the value.
1517 * @param[in, out] matcher
1519 * @param[in, out] key
1520 * Flow matcher value.
1522 * Flow pattern to translate.
1524 * Item is inner pattern.
1527 flow_dv_translate_item_vxlan(void *matcher, void *key,
1528 const struct rte_flow_item *item,
1531 const struct rte_flow_item_vxlan *vxlan_m = item->mask;
1532 const struct rte_flow_item_vxlan *vxlan_v = item->spec;
1535 void *misc_m = MLX5_ADDR_OF(fte_match_param, matcher, misc_parameters);
1536 void *misc_v = MLX5_ADDR_OF(fte_match_param, key, misc_parameters);
1544 headers_m = MLX5_ADDR_OF(fte_match_param, matcher,
1546 headers_v = MLX5_ADDR_OF(fte_match_param, key, inner_headers);
1548 headers_m = MLX5_ADDR_OF(fte_match_param, matcher,
1550 headers_v = MLX5_ADDR_OF(fte_match_param, key, outer_headers);
1552 dport = item->type == RTE_FLOW_ITEM_TYPE_VXLAN ?
1553 MLX5_UDP_PORT_VXLAN : MLX5_UDP_PORT_VXLAN_GPE;
1554 if (!MLX5_GET16(fte_match_set_lyr_2_4, headers_v, udp_dport)) {
1555 MLX5_SET(fte_match_set_lyr_2_4, headers_m, udp_dport, 0xFFFF);
1556 MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_dport, dport);
1561 vxlan_m = &rte_flow_item_vxlan_mask;
1562 size = sizeof(vxlan_m->vni);
1563 vni_m = MLX5_ADDR_OF(fte_match_set_misc, misc_m, vxlan_vni);
1564 vni_v = MLX5_ADDR_OF(fte_match_set_misc, misc_v, vxlan_vni);
1565 memcpy(vni_m, vxlan_m->vni, size);
1566 for (i = 0; i < size; ++i)
1567 vni_v[i] = vni_m[i] & vxlan_v->vni[i];
1571 * Add META item to matcher
1573 * @param[in, out] matcher
1575 * @param[in, out] key
1576 * Flow matcher value.
1578 * Flow pattern to translate.
1580 * Item is inner pattern.
1583 flow_dv_translate_item_meta(void *matcher, void *key,
1584 const struct rte_flow_item *item)
1586 const struct rte_flow_item_meta *meta_m;
1587 const struct rte_flow_item_meta *meta_v;
1589 MLX5_ADDR_OF(fte_match_param, matcher, misc_parameters_2);
1591 MLX5_ADDR_OF(fte_match_param, key, misc_parameters_2);
1593 meta_m = (const void *)item->mask;
1595 meta_m = &rte_flow_item_meta_mask;
1596 meta_v = (const void *)item->spec;
1598 MLX5_SET(fte_match_set_misc2, misc2_m, metadata_reg_a,
1599 rte_be_to_cpu_32(meta_m->data));
1600 MLX5_SET(fte_match_set_misc2, misc2_v, metadata_reg_a,
1601 rte_be_to_cpu_32(meta_v->data & meta_m->data));
1606 * Update the matcher and the value based the selected item.
1608 * @param[in, out] matcher
1610 * @param[in, out] key
1611 * Flow matcher value.
1613 * Flow pattern to translate.
1614 * @param[in, out] dev_flow
1615 * Pointer to the mlx5_flow.
1617 * Item is inner pattern.
1620 flow_dv_create_item(void *matcher, void *key,
1621 const struct rte_flow_item *item,
1622 struct mlx5_flow *dev_flow,
1625 struct mlx5_flow_dv_matcher *tmatcher = matcher;
1627 switch (item->type) {
1628 case RTE_FLOW_ITEM_TYPE_ETH:
1629 flow_dv_translate_item_eth(tmatcher->mask.buf, key, item,
1631 tmatcher->priority = MLX5_PRIORITY_MAP_L2;
1633 case RTE_FLOW_ITEM_TYPE_VLAN:
1634 flow_dv_translate_item_vlan(tmatcher->mask.buf, key, item,
1637 case RTE_FLOW_ITEM_TYPE_IPV4:
1638 flow_dv_translate_item_ipv4(tmatcher->mask.buf, key, item,
1640 tmatcher->priority = MLX5_PRIORITY_MAP_L3;
1641 dev_flow->dv.hash_fields |=
1642 mlx5_flow_hashfields_adjust(dev_flow, inner,
1643 MLX5_IPV4_LAYER_TYPES,
1644 MLX5_IPV4_IBV_RX_HASH);
1646 case RTE_FLOW_ITEM_TYPE_IPV6:
1647 flow_dv_translate_item_ipv6(tmatcher->mask.buf, key, item,
1649 tmatcher->priority = MLX5_PRIORITY_MAP_L3;
1650 dev_flow->dv.hash_fields |=
1651 mlx5_flow_hashfields_adjust(dev_flow, inner,
1652 MLX5_IPV6_LAYER_TYPES,
1653 MLX5_IPV6_IBV_RX_HASH);
1655 case RTE_FLOW_ITEM_TYPE_TCP:
1656 flow_dv_translate_item_tcp(tmatcher->mask.buf, key, item,
1658 tmatcher->priority = MLX5_PRIORITY_MAP_L4;
1659 dev_flow->dv.hash_fields |=
1660 mlx5_flow_hashfields_adjust(dev_flow, inner,
1662 (IBV_RX_HASH_SRC_PORT_TCP |
1663 IBV_RX_HASH_DST_PORT_TCP));
1665 case RTE_FLOW_ITEM_TYPE_UDP:
1666 flow_dv_translate_item_udp(tmatcher->mask.buf, key, item,
1668 tmatcher->priority = MLX5_PRIORITY_MAP_L4;
1669 dev_flow->verbs.hash_fields |=
1670 mlx5_flow_hashfields_adjust(dev_flow, inner,
1672 (IBV_RX_HASH_SRC_PORT_UDP |
1673 IBV_RX_HASH_DST_PORT_UDP));
1675 case RTE_FLOW_ITEM_TYPE_GRE:
1676 flow_dv_translate_item_gre(tmatcher->mask.buf, key, item,
1679 case RTE_FLOW_ITEM_TYPE_NVGRE:
1680 flow_dv_translate_item_nvgre(tmatcher->mask.buf, key, item,
1683 case RTE_FLOW_ITEM_TYPE_VXLAN:
1684 case RTE_FLOW_ITEM_TYPE_VXLAN_GPE:
1685 flow_dv_translate_item_vxlan(tmatcher->mask.buf, key, item,
1688 case RTE_FLOW_ITEM_TYPE_META:
1689 flow_dv_translate_item_meta(tmatcher->mask.buf, key, item);
1697 * Store the requested actions in an array.
1700 * Pointer to rte_eth_dev structure.
1702 * Flow action to translate.
1703 * @param[in, out] dev_flow
1704 * Pointer to the mlx5_flow.
1706 * Pointer to the flow attributes.
1708 * Pointer to the error structure.
1711 * 0 on success, a negative errno value otherwise and rte_errno is set.
1714 flow_dv_create_action(struct rte_eth_dev *dev,
1715 const struct rte_flow_action *action,
1716 struct mlx5_flow *dev_flow,
1717 const struct rte_flow_attr *attr,
1718 struct rte_flow_error *error)
1720 const struct rte_flow_action_queue *queue;
1721 const struct rte_flow_action_rss *rss;
1722 int actions_n = dev_flow->dv.actions_n;
1723 struct rte_flow *flow = dev_flow->flow;
1724 const struct rte_flow_action *action_ptr = action;
1725 const uint8_t *rss_key;
1727 switch (action->type) {
1728 case RTE_FLOW_ACTION_TYPE_VOID:
1730 case RTE_FLOW_ACTION_TYPE_FLAG:
1731 dev_flow->dv.actions[actions_n].type = MLX5DV_FLOW_ACTION_TAG;
1732 dev_flow->dv.actions[actions_n].tag_value =
1733 mlx5_flow_mark_set(MLX5_FLOW_MARK_DEFAULT);
1735 flow->actions |= MLX5_FLOW_ACTION_FLAG;
1737 case RTE_FLOW_ACTION_TYPE_MARK:
1738 dev_flow->dv.actions[actions_n].type = MLX5DV_FLOW_ACTION_TAG;
1739 dev_flow->dv.actions[actions_n].tag_value =
1741 (((const struct rte_flow_action_mark *)
1742 (action->conf))->id);
1743 flow->actions |= MLX5_FLOW_ACTION_MARK;
1746 case RTE_FLOW_ACTION_TYPE_DROP:
1747 dev_flow->dv.actions[actions_n].type = MLX5DV_FLOW_ACTION_DROP;
1748 flow->actions |= MLX5_FLOW_ACTION_DROP;
1750 case RTE_FLOW_ACTION_TYPE_QUEUE:
1751 queue = action->conf;
1752 flow->rss.queue_num = 1;
1753 (*flow->queue)[0] = queue->index;
1754 flow->actions |= MLX5_FLOW_ACTION_QUEUE;
1756 case RTE_FLOW_ACTION_TYPE_RSS:
1759 memcpy((*flow->queue), rss->queue,
1760 rss->queue_num * sizeof(uint16_t));
1761 flow->rss.queue_num = rss->queue_num;
1762 /* NULL RSS key indicates default RSS key. */
1763 rss_key = !rss->key ? rss_hash_default_key : rss->key;
1764 memcpy(flow->key, rss_key, MLX5_RSS_HASH_KEY_LEN);
1765 /* RSS type 0 indicates default RSS type ETH_RSS_IP. */
1766 flow->rss.types = !rss->types ? ETH_RSS_IP : rss->types;
1767 flow->rss.level = rss->level;
1768 /* Added to array only in apply since we need the QP */
1769 flow->actions |= MLX5_FLOW_ACTION_RSS;
1771 case RTE_FLOW_ACTION_TYPE_VXLAN_ENCAP:
1772 case RTE_FLOW_ACTION_TYPE_NVGRE_ENCAP:
1773 if (flow_dv_create_action_l2_encap(dev, action,
1776 dev_flow->dv.actions[actions_n].type =
1777 MLX5DV_FLOW_ACTION_IBV_FLOW_ACTION;
1778 dev_flow->dv.actions[actions_n].action =
1779 dev_flow->dv.encap_decap->verbs_action;
1780 flow->actions |= action->type ==
1781 RTE_FLOW_ACTION_TYPE_VXLAN_ENCAP ?
1782 MLX5_FLOW_ACTION_VXLAN_ENCAP :
1783 MLX5_FLOW_ACTION_NVGRE_ENCAP;
1786 case RTE_FLOW_ACTION_TYPE_VXLAN_DECAP:
1787 case RTE_FLOW_ACTION_TYPE_NVGRE_DECAP:
1788 if (flow_dv_create_action_l2_decap(dev, dev_flow, error))
1790 dev_flow->dv.actions[actions_n].type =
1791 MLX5DV_FLOW_ACTION_IBV_FLOW_ACTION;
1792 dev_flow->dv.actions[actions_n].action =
1793 dev_flow->dv.encap_decap->verbs_action;
1794 flow->actions |= action->type ==
1795 RTE_FLOW_ACTION_TYPE_VXLAN_DECAP ?
1796 MLX5_FLOW_ACTION_VXLAN_DECAP :
1797 MLX5_FLOW_ACTION_NVGRE_DECAP;
1800 case RTE_FLOW_ACTION_TYPE_RAW_ENCAP:
1801 /* Handle encap action with preceding decap */
1802 if (flow->actions & MLX5_FLOW_ACTION_RAW_DECAP) {
1803 if (flow_dv_create_action_raw_encap(dev, action,
1807 dev_flow->dv.actions[actions_n].type =
1808 MLX5DV_FLOW_ACTION_IBV_FLOW_ACTION;
1809 dev_flow->dv.actions[actions_n].action =
1810 dev_flow->dv.encap_decap->verbs_action;
1812 /* Handle encap action without preceding decap */
1813 if (flow_dv_create_action_l2_encap(dev, action,
1816 dev_flow->dv.actions[actions_n].type =
1817 MLX5DV_FLOW_ACTION_IBV_FLOW_ACTION;
1818 dev_flow->dv.actions[actions_n].action =
1819 dev_flow->dv.encap_decap->verbs_action;
1821 flow->actions |= MLX5_FLOW_ACTION_RAW_ENCAP;
1824 case RTE_FLOW_ACTION_TYPE_RAW_DECAP:
1825 /* Check if this decap action is followed by encap. */
1826 for (; action_ptr->type != RTE_FLOW_ACTION_TYPE_END &&
1827 action_ptr->type != RTE_FLOW_ACTION_TYPE_RAW_ENCAP;
1830 /* Handle decap action only if it isn't followed by encap */
1831 if (action_ptr->type != RTE_FLOW_ACTION_TYPE_RAW_ENCAP) {
1832 if (flow_dv_create_action_l2_decap(dev, dev_flow,
1835 dev_flow->dv.actions[actions_n].type =
1836 MLX5DV_FLOW_ACTION_IBV_FLOW_ACTION;
1837 dev_flow->dv.actions[actions_n].action =
1838 dev_flow->dv.encap_decap->verbs_action;
1841 /* If decap is followed by encap, handle it at encap case. */
1842 flow->actions |= MLX5_FLOW_ACTION_RAW_DECAP;
1847 dev_flow->dv.actions_n = actions_n;
1851 static uint32_t matcher_zero[MLX5_ST_SZ_DW(fte_match_param)] = { 0 };
1853 #define HEADER_IS_ZERO(match_criteria, headers) \
1854 !(memcmp(MLX5_ADDR_OF(fte_match_param, match_criteria, headers), \
1855 matcher_zero, MLX5_FLD_SZ_BYTES(fte_match_param, headers))) \
1858 * Calculate flow matcher enable bitmap.
1860 * @param match_criteria
1861 * Pointer to flow matcher criteria.
1864 * Bitmap of enabled fields.
1867 flow_dv_matcher_enable(uint32_t *match_criteria)
1869 uint8_t match_criteria_enable;
1871 match_criteria_enable =
1872 (!HEADER_IS_ZERO(match_criteria, outer_headers)) <<
1873 MLX5_MATCH_CRITERIA_ENABLE_OUTER_BIT;
1874 match_criteria_enable |=
1875 (!HEADER_IS_ZERO(match_criteria, misc_parameters)) <<
1876 MLX5_MATCH_CRITERIA_ENABLE_MISC_BIT;
1877 match_criteria_enable |=
1878 (!HEADER_IS_ZERO(match_criteria, inner_headers)) <<
1879 MLX5_MATCH_CRITERIA_ENABLE_INNER_BIT;
1880 match_criteria_enable |=
1881 (!HEADER_IS_ZERO(match_criteria, misc_parameters_2)) <<
1882 MLX5_MATCH_CRITERIA_ENABLE_MISC2_BIT;
1884 return match_criteria_enable;
1888 * Register the flow matcher.
1890 * @param dev[in, out]
1891 * Pointer to rte_eth_dev structure.
1892 * @param[in, out] matcher
1893 * Pointer to flow matcher.
1894 * @parm[in, out] dev_flow
1895 * Pointer to the dev_flow.
1897 * pointer to error structure.
1900 * 0 on success otherwise -errno and errno is set.
1903 flow_dv_matcher_register(struct rte_eth_dev *dev,
1904 struct mlx5_flow_dv_matcher *matcher,
1905 struct mlx5_flow *dev_flow,
1906 struct rte_flow_error *error)
1908 struct priv *priv = dev->data->dev_private;
1909 struct mlx5_flow_dv_matcher *cache_matcher;
1910 struct mlx5dv_flow_matcher_attr dv_attr = {
1911 .type = IBV_FLOW_ATTR_NORMAL,
1912 .match_mask = (void *)&matcher->mask,
1915 /* Lookup from cache. */
1916 LIST_FOREACH(cache_matcher, &priv->matchers, next) {
1917 if (matcher->crc == cache_matcher->crc &&
1918 matcher->priority == cache_matcher->priority &&
1919 matcher->egress == cache_matcher->egress &&
1920 !memcmp((const void *)matcher->mask.buf,
1921 (const void *)cache_matcher->mask.buf,
1922 cache_matcher->mask.size)) {
1924 "priority %hd use %s matcher %p: refcnt %d++",
1925 cache_matcher->priority,
1926 cache_matcher->egress ? "tx" : "rx",
1927 (void *)cache_matcher,
1928 rte_atomic32_read(&cache_matcher->refcnt));
1929 rte_atomic32_inc(&cache_matcher->refcnt);
1930 dev_flow->dv.matcher = cache_matcher;
1934 /* Register new matcher. */
1935 cache_matcher = rte_calloc(__func__, 1, sizeof(*cache_matcher), 0);
1937 return rte_flow_error_set(error, ENOMEM,
1938 RTE_FLOW_ERROR_TYPE_UNSPECIFIED, NULL,
1939 "cannot allocate matcher memory");
1940 *cache_matcher = *matcher;
1941 dv_attr.match_criteria_enable =
1942 flow_dv_matcher_enable(cache_matcher->mask.buf);
1943 dv_attr.priority = matcher->priority;
1944 if (matcher->egress)
1945 dv_attr.flags |= IBV_FLOW_ATTR_FLAGS_EGRESS;
1946 cache_matcher->matcher_object =
1947 mlx5_glue->dv_create_flow_matcher(priv->ctx, &dv_attr);
1948 if (!cache_matcher->matcher_object) {
1949 rte_free(cache_matcher);
1950 return rte_flow_error_set(error, ENOMEM,
1951 RTE_FLOW_ERROR_TYPE_UNSPECIFIED,
1952 NULL, "cannot create matcher");
1954 rte_atomic32_inc(&cache_matcher->refcnt);
1955 LIST_INSERT_HEAD(&priv->matchers, cache_matcher, next);
1956 dev_flow->dv.matcher = cache_matcher;
1957 DRV_LOG(DEBUG, "priority %hd new %s matcher %p: refcnt %d",
1958 cache_matcher->priority,
1959 cache_matcher->egress ? "tx" : "rx", (void *)cache_matcher,
1960 rte_atomic32_read(&cache_matcher->refcnt));
1965 * Fill the flow with DV spec.
1968 * Pointer to rte_eth_dev structure.
1969 * @param[in, out] dev_flow
1970 * Pointer to the sub flow.
1972 * Pointer to the flow attributes.
1974 * Pointer to the list of items.
1975 * @param[in] actions
1976 * Pointer to the list of actions.
1978 * Pointer to the error structure.
1981 * 0 on success, a negative errno value otherwise and rte_ernno is set.
1984 flow_dv_translate(struct rte_eth_dev *dev,
1985 struct mlx5_flow *dev_flow,
1986 const struct rte_flow_attr *attr,
1987 const struct rte_flow_item items[],
1988 const struct rte_flow_action actions[],
1989 struct rte_flow_error *error)
1991 struct priv *priv = dev->data->dev_private;
1992 uint64_t priority = attr->priority;
1993 struct mlx5_flow_dv_matcher matcher = {
1995 .size = sizeof(matcher.mask.buf),
1998 void *match_value = dev_flow->dv.value.buf;
2001 if (priority == MLX5_FLOW_PRIO_RSVD)
2002 priority = priv->config.flow_prio - 1;
2003 for (; items->type != RTE_FLOW_ITEM_TYPE_END; items++) {
2004 tunnel = !!(dev_flow->layers & MLX5_FLOW_LAYER_TUNNEL);
2005 flow_dv_create_item(&matcher, match_value, items, dev_flow,
2008 matcher.crc = rte_raw_cksum((const void *)matcher.mask.buf,
2010 if (priority == MLX5_FLOW_PRIO_RSVD)
2011 priority = priv->config.flow_prio - 1;
2012 matcher.priority = mlx5_flow_adjust_priority(dev, priority,
2014 matcher.egress = attr->egress;
2015 if (flow_dv_matcher_register(dev, &matcher, dev_flow, error))
2017 for (; actions->type != RTE_FLOW_ACTION_TYPE_END; actions++)
2018 if (flow_dv_create_action(dev, actions, dev_flow, attr, error))
2024 * Apply the flow to the NIC.
2027 * Pointer to the Ethernet device structure.
2028 * @param[in, out] flow
2029 * Pointer to flow structure.
2031 * Pointer to error structure.
2034 * 0 on success, a negative errno value otherwise and rte_errno is set.
2037 flow_dv_apply(struct rte_eth_dev *dev, struct rte_flow *flow,
2038 struct rte_flow_error *error)
2040 struct mlx5_flow_dv *dv;
2041 struct mlx5_flow *dev_flow;
2045 LIST_FOREACH(dev_flow, &flow->dev_flows, next) {
2048 if (flow->actions & MLX5_FLOW_ACTION_DROP) {
2049 dv->hrxq = mlx5_hrxq_drop_new(dev);
2053 RTE_FLOW_ERROR_TYPE_UNSPECIFIED, NULL,
2054 "cannot get drop hash queue");
2057 dv->actions[n].type = MLX5DV_FLOW_ACTION_DEST_IBV_QP;
2058 dv->actions[n].qp = dv->hrxq->qp;
2060 } else if (flow->actions &
2061 (MLX5_FLOW_ACTION_QUEUE | MLX5_FLOW_ACTION_RSS)) {
2062 struct mlx5_hrxq *hrxq;
2063 hrxq = mlx5_hrxq_get(dev, flow->key,
2064 MLX5_RSS_HASH_KEY_LEN,
2067 flow->rss.queue_num);
2069 hrxq = mlx5_hrxq_new
2070 (dev, flow->key, MLX5_RSS_HASH_KEY_LEN,
2071 dv->hash_fields, (*flow->queue),
2072 flow->rss.queue_num,
2073 !!(dev_flow->layers &
2074 MLX5_FLOW_LAYER_TUNNEL));
2078 RTE_FLOW_ERROR_TYPE_UNSPECIFIED, NULL,
2079 "cannot get hash queue");
2083 dv->actions[n].type = MLX5DV_FLOW_ACTION_DEST_IBV_QP;
2084 dv->actions[n].qp = hrxq->qp;
2088 mlx5_glue->dv_create_flow(dv->matcher->matcher_object,
2089 (void *)&dv->value, n,
2092 rte_flow_error_set(error, errno,
2093 RTE_FLOW_ERROR_TYPE_UNSPECIFIED,
2095 "hardware refuses to create flow");
2101 err = rte_errno; /* Save rte_errno before cleanup. */
2102 LIST_FOREACH(dev_flow, &flow->dev_flows, next) {
2103 struct mlx5_flow_dv *dv = &dev_flow->dv;
2105 if (flow->actions & MLX5_FLOW_ACTION_DROP)
2106 mlx5_hrxq_drop_release(dev);
2108 mlx5_hrxq_release(dev, dv->hrxq);
2112 rte_errno = err; /* Restore rte_errno. */
2117 * Release the flow matcher.
2120 * Pointer to Ethernet device.
2122 * Pointer to mlx5_flow.
2125 * 1 while a reference on it exists, 0 when freed.
2128 flow_dv_matcher_release(struct rte_eth_dev *dev,
2129 struct mlx5_flow *flow)
2131 struct mlx5_flow_dv_matcher *matcher = flow->dv.matcher;
2133 assert(matcher->matcher_object);
2134 DRV_LOG(DEBUG, "port %u matcher %p: refcnt %d--",
2135 dev->data->port_id, (void *)matcher,
2136 rte_atomic32_read(&matcher->refcnt));
2137 if (rte_atomic32_dec_and_test(&matcher->refcnt)) {
2138 claim_zero(mlx5_glue->dv_destroy_flow_matcher
2139 (matcher->matcher_object));
2140 LIST_REMOVE(matcher, next);
2142 DRV_LOG(DEBUG, "port %u matcher %p: removed",
2143 dev->data->port_id, (void *)matcher);
2150 * Release an encap/decap resource.
2153 * Pointer to mlx5_flow.
2156 * 1 while a reference on it exists, 0 when freed.
2159 flow_dv_encap_decap_resource_release(struct mlx5_flow *flow)
2161 struct mlx5_flow_dv_encap_decap_resource *cache_resource =
2162 flow->dv.encap_decap;
2164 assert(cache_resource->verbs_action);
2165 DRV_LOG(DEBUG, "encap/decap resource %p: refcnt %d--",
2166 (void *)cache_resource,
2167 rte_atomic32_read(&cache_resource->refcnt));
2168 if (rte_atomic32_dec_and_test(&cache_resource->refcnt)) {
2169 claim_zero(mlx5_glue->destroy_flow_action
2170 (cache_resource->verbs_action));
2171 LIST_REMOVE(cache_resource, next);
2172 rte_free(cache_resource);
2173 DRV_LOG(DEBUG, "encap/decap resource %p: removed",
2174 (void *)cache_resource);
2181 * Remove the flow from the NIC but keeps it in memory.
2184 * Pointer to Ethernet device.
2185 * @param[in, out] flow
2186 * Pointer to flow structure.
2189 flow_dv_remove(struct rte_eth_dev *dev, struct rte_flow *flow)
2191 struct mlx5_flow_dv *dv;
2192 struct mlx5_flow *dev_flow;
2196 LIST_FOREACH(dev_flow, &flow->dev_flows, next) {
2199 claim_zero(mlx5_glue->destroy_flow(dv->flow));
2203 if (flow->actions & MLX5_FLOW_ACTION_DROP)
2204 mlx5_hrxq_drop_release(dev);
2206 mlx5_hrxq_release(dev, dv->hrxq);
2211 flow->counter = NULL;
2215 * Remove the flow from the NIC and the memory.
2218 * Pointer to the Ethernet device structure.
2219 * @param[in, out] flow
2220 * Pointer to flow structure.
2223 flow_dv_destroy(struct rte_eth_dev *dev, struct rte_flow *flow)
2225 struct mlx5_flow *dev_flow;
2229 flow_dv_remove(dev, flow);
2230 while (!LIST_EMPTY(&flow->dev_flows)) {
2231 dev_flow = LIST_FIRST(&flow->dev_flows);
2232 LIST_REMOVE(dev_flow, next);
2233 if (dev_flow->dv.matcher)
2234 flow_dv_matcher_release(dev, dev_flow);
2235 if (dev_flow->dv.encap_decap)
2236 flow_dv_encap_decap_resource_release(dev_flow);
2244 * @see rte_flow_query()
2248 flow_dv_query(struct rte_eth_dev *dev __rte_unused,
2249 struct rte_flow *flow __rte_unused,
2250 const struct rte_flow_action *actions __rte_unused,
2251 void *data __rte_unused,
2252 struct rte_flow_error *error __rte_unused)
2254 rte_errno = ENOTSUP;
2259 const struct mlx5_flow_driver_ops mlx5_flow_dv_drv_ops = {
2260 .validate = flow_dv_validate,
2261 .prepare = flow_dv_prepare,
2262 .translate = flow_dv_translate,
2263 .apply = flow_dv_apply,
2264 .remove = flow_dv_remove,
2265 .destroy = flow_dv_destroy,
2266 .query = flow_dv_query,
2269 #endif /* HAVE_IBV_FLOW_DV_SUPPORT */