1 /* SPDX-License-Identifier: BSD-3-Clause
2 * Copyright 2021 6WIND S.A.
3 * Copyright 2021 Mellanox Technologies, Ltd
6 #ifndef RTE_PMD_MLX5_RX_H_
7 #define RTE_PMD_MLX5_RX_H_
10 #include <sys/queue.h>
13 #include <rte_mempool.h>
14 #include <rte_common.h>
15 #include <rte_spinlock.h>
17 #include <mlx5_common_mr.h>
20 #include "mlx5_autoconf.h"
22 /* Support tunnel matching. */
23 #define MLX5_FLOW_TUNNEL 10
25 /* First entry must be NULL for comparison. */
26 #define mlx5_mr_btree_len(bt) ((bt)->len - 1)
28 struct mlx5_rxq_stats {
29 #ifdef MLX5_PMD_SOFT_COUNTERS
30 uint64_t ipackets; /**< Total of successfully received packets. */
31 uint64_t ibytes; /**< Total of successfully received bytes. */
33 uint64_t idropped; /**< Total of packets dropped when RX ring full. */
34 uint64_t rx_nombuf; /**< Total of RX mbuf allocation failures. */
37 /* Compressed CQE context. */
39 uint16_t ai; /* Array index. */
40 uint16_t ca; /* Current array index. */
41 uint16_t na; /* Next array index. */
42 uint16_t cq_ci; /* The next CQE. */
43 uint32_t cqe_cnt; /* Number of CQEs. */
46 /* Get pointer to the first stride. */
47 #define mlx5_mprq_buf_addr(ptr, strd_n) (RTE_PTR_ADD((ptr), \
48 sizeof(struct mlx5_mprq_buf) + \
50 sizeof(struct rte_mbuf_ext_shared_info) + \
51 RTE_PKTMBUF_HEADROOM))
53 #define MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES 6
54 #define MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES 9
56 enum mlx5_rxq_err_state {
57 MLX5_RXQ_ERR_STATE_NO_ERROR = 0,
58 MLX5_RXQ_ERR_STATE_NEED_RESET,
59 MLX5_RXQ_ERR_STATE_NEED_READY,
63 MLX5_RXQ_CODE_EXIT = 0,
65 MLX5_RXQ_CODE_DROPPED,
68 struct mlx5_eth_rxseg {
69 struct rte_mempool *mp; /**< Memory pool to allocate segment from. */
70 uint16_t length; /**< Segment data length, configures split point. */
71 uint16_t offset; /**< Data offset from beginning of mbuf data buffer. */
72 uint32_t reserved; /**< Reserved field. */
75 /* RX queue descriptor. */
76 struct mlx5_rxq_data {
77 unsigned int csum:1; /* Enable checksum offloading. */
78 unsigned int hw_timestamp:1; /* Enable HW timestamp. */
79 unsigned int rt_timestamp:1; /* Realtime timestamp format. */
80 unsigned int vlan_strip:1; /* Enable VLAN stripping. */
81 unsigned int crc_present:1; /* CRC must be subtracted. */
82 unsigned int sges_n:3; /* Log 2 of SGEs (max buffers per packet). */
83 unsigned int cqe_n:4; /* Log 2 of CQ elements. */
84 unsigned int elts_n:4; /* Log 2 of Mbufs. */
85 unsigned int rss_hash:1; /* RSS hash result is enabled. */
86 unsigned int mark:1; /* Marked flow available on the queue. */
87 unsigned int strd_num_n:5; /* Log 2 of the number of stride. */
88 unsigned int strd_sz_n:4; /* Log 2 of stride size. */
89 unsigned int strd_shift_en:1; /* Enable 2bytes shift on a stride. */
90 unsigned int err_state:2; /* enum mlx5_rxq_err_state. */
91 unsigned int strd_scatter_en:1; /* Scattered packets from a stride. */
92 unsigned int lro:1; /* Enable LRO. */
93 unsigned int dynf_meta:1; /* Dynamic metadata is configured. */
94 unsigned int mcqe_format:3; /* CQE compression format. */
95 volatile uint32_t *rq_db;
96 volatile uint32_t *cq_db;
100 uint16_t consumed_strd; /* Number of consumed strides in WQE. */
103 uint16_t rq_repl_thresh; /* Threshold for buffer replenishment. */
106 struct rxq_zip zip; /* Compressed context. */
107 uint16_t decompressed;
108 /* Number of ready mbufs decompressed from the CQ. */
110 struct mlx5_mr_ctrl mr_ctrl; /* MR control descriptor. */
111 uint16_t mprq_max_memcpy_len; /* Maximum size of packet to memcpy. */
113 volatile struct mlx5_cqe(*cqes)[];
114 struct rte_mbuf *(*elts)[];
115 struct mlx5_mprq_buf *(*mprq_bufs)[];
116 struct rte_mempool *mp;
117 struct rte_mempool *mprq_mp; /* Mempool for Multi-Packet RQ. */
118 struct mlx5_mprq_buf *mprq_repl; /* Stashed mbuf for replenish. */
119 struct mlx5_dev_ctx_shared *sh; /* Shared context. */
120 uint16_t idx; /* Queue index. */
121 struct mlx5_rxq_stats stats;
122 rte_xmm_t mbuf_initializer; /* Default rearm/flags for vectorized Rx. */
123 struct rte_mbuf fake_mbuf; /* elts padding for vectorized Rx. */
124 void *cq_uar; /* Verbs CQ user access region. */
125 uint32_t cqn; /* CQ number. */
126 uint8_t cq_arm_sn; /* CQ arm seq number. */
128 rte_spinlock_t *uar_lock_cq;
129 /* CQ (UAR) access lock required for 32bit implementations */
131 uint32_t tunnel; /* Tunnel information. */
132 int timestamp_offset; /* Dynamic mbuf field for timestamp. */
133 uint64_t timestamp_rx_flag; /* Dynamic mbuf flag for timestamp. */
134 uint64_t flow_meta_mask;
135 int32_t flow_meta_offset;
136 uint32_t flow_meta_port_mask;
137 uint32_t rxseg_n; /* Number of split segment descriptions. */
138 struct mlx5_eth_rxseg rxseg[MLX5_MAX_RXQ_NSEG];
139 /* Buffer split segment descriptions - sizes, offsets, pools. */
140 } __rte_cache_aligned;
143 MLX5_RXQ_TYPE_STANDARD, /* Standard Rx queue. */
144 MLX5_RXQ_TYPE_HAIRPIN, /* Hairpin Rx queue. */
145 MLX5_RXQ_TYPE_UNDEFINED,
148 /* RX queue control descriptor. */
149 struct mlx5_rxq_ctrl {
150 struct mlx5_rxq_data rxq; /* Data path structure. */
151 LIST_ENTRY(mlx5_rxq_ctrl) next; /* Pointer to the next element. */
152 uint32_t refcnt; /* Reference counter. */
153 struct mlx5_rxq_obj *obj; /* Verbs/DevX elements. */
154 struct mlx5_priv *priv; /* Back pointer to private data. */
155 enum mlx5_rxq_type type; /* Rxq type. */
156 unsigned int socket; /* CPU socket ID for allocations. */
157 unsigned int irq:1; /* Whether IRQ is enabled. */
158 uint32_t flow_mark_n; /* Number of Mark/Flag flows using this Queue. */
159 uint32_t flow_tunnels_n[MLX5_FLOW_TUNNEL]; /* Tunnels counters. */
160 uint32_t wqn; /* WQ number. */
161 uint16_t dump_file_n; /* Number of dump files. */
162 struct rte_eth_hairpin_conf hairpin_conf; /* Hairpin configuration. */
163 uint32_t hairpin_status; /* Hairpin binding status. */
168 extern uint8_t rss_hash_default_key[];
170 unsigned int mlx5_rxq_cqe_num(struct mlx5_rxq_data *rxq_data);
171 int mlx5_mprq_free_mp(struct rte_eth_dev *dev);
172 int mlx5_mprq_alloc_mp(struct rte_eth_dev *dev);
173 int mlx5_rx_queue_start(struct rte_eth_dev *dev, uint16_t queue_id);
174 int mlx5_rx_queue_stop(struct rte_eth_dev *dev, uint16_t queue_id);
175 int mlx5_rx_queue_start_primary(struct rte_eth_dev *dev, uint16_t queue_id);
176 int mlx5_rx_queue_stop_primary(struct rte_eth_dev *dev, uint16_t queue_id);
177 int mlx5_rx_queue_setup(struct rte_eth_dev *dev, uint16_t idx, uint16_t desc,
178 unsigned int socket, const struct rte_eth_rxconf *conf,
179 struct rte_mempool *mp);
180 int mlx5_rx_hairpin_queue_setup
181 (struct rte_eth_dev *dev, uint16_t idx, uint16_t desc,
182 const struct rte_eth_hairpin_conf *hairpin_conf);
183 void mlx5_rx_queue_release(struct rte_eth_dev *dev, uint16_t qid);
184 int mlx5_rx_intr_vec_enable(struct rte_eth_dev *dev);
185 void mlx5_rx_intr_vec_disable(struct rte_eth_dev *dev);
186 int mlx5_rx_intr_enable(struct rte_eth_dev *dev, uint16_t rx_queue_id);
187 int mlx5_rx_intr_disable(struct rte_eth_dev *dev, uint16_t rx_queue_id);
188 int mlx5_rxq_obj_verify(struct rte_eth_dev *dev);
189 struct mlx5_rxq_ctrl *mlx5_rxq_new(struct rte_eth_dev *dev, uint16_t idx,
190 uint16_t desc, unsigned int socket,
191 const struct rte_eth_rxconf *conf,
192 const struct rte_eth_rxseg_split *rx_seg,
194 struct mlx5_rxq_ctrl *mlx5_rxq_hairpin_new
195 (struct rte_eth_dev *dev, uint16_t idx, uint16_t desc,
196 const struct rte_eth_hairpin_conf *hairpin_conf);
197 struct mlx5_rxq_ctrl *mlx5_rxq_get(struct rte_eth_dev *dev, uint16_t idx);
198 int mlx5_rxq_release(struct rte_eth_dev *dev, uint16_t idx);
199 int mlx5_rxq_verify(struct rte_eth_dev *dev);
200 int rxq_alloc_elts(struct mlx5_rxq_ctrl *rxq_ctrl);
201 int mlx5_ind_table_obj_verify(struct rte_eth_dev *dev);
202 struct mlx5_ind_table_obj *mlx5_ind_table_obj_get(struct rte_eth_dev *dev,
203 const uint16_t *queues,
205 int mlx5_ind_table_obj_release(struct rte_eth_dev *dev,
206 struct mlx5_ind_table_obj *ind_tbl,
208 int mlx5_ind_table_obj_setup(struct rte_eth_dev *dev,
209 struct mlx5_ind_table_obj *ind_tbl);
210 int mlx5_ind_table_obj_modify(struct rte_eth_dev *dev,
211 struct mlx5_ind_table_obj *ind_tbl,
212 uint16_t *queues, const uint32_t queues_n,
214 int mlx5_ind_table_obj_attach(struct rte_eth_dev *dev,
215 struct mlx5_ind_table_obj *ind_tbl);
216 int mlx5_ind_table_obj_detach(struct rte_eth_dev *dev,
217 struct mlx5_ind_table_obj *ind_tbl);
218 struct mlx5_list_entry *mlx5_hrxq_create_cb(void *tool_ctx, void *cb_ctx);
219 int mlx5_hrxq_match_cb(void *tool_ctx, struct mlx5_list_entry *entry,
221 void mlx5_hrxq_remove_cb(void *tool_ctx, struct mlx5_list_entry *entry);
222 struct mlx5_list_entry *mlx5_hrxq_clone_cb(void *tool_ctx,
223 struct mlx5_list_entry *entry,
224 void *cb_ctx __rte_unused);
225 void mlx5_hrxq_clone_free_cb(void *tool_ctx __rte_unused,
226 struct mlx5_list_entry *entry);
227 uint32_t mlx5_hrxq_get(struct rte_eth_dev *dev,
228 struct mlx5_flow_rss_desc *rss_desc);
229 int mlx5_hrxq_release(struct rte_eth_dev *dev, uint32_t hxrq_idx);
230 uint32_t mlx5_hrxq_verify(struct rte_eth_dev *dev);
231 enum mlx5_rxq_type mlx5_rxq_get_type(struct rte_eth_dev *dev, uint16_t idx);
232 const struct rte_eth_hairpin_conf *mlx5_rxq_get_hairpin_conf
233 (struct rte_eth_dev *dev, uint16_t idx);
234 struct mlx5_hrxq *mlx5_drop_action_create(struct rte_eth_dev *dev);
235 void mlx5_drop_action_destroy(struct rte_eth_dev *dev);
236 uint64_t mlx5_get_rx_port_offloads(void);
237 uint64_t mlx5_get_rx_queue_offloads(struct rte_eth_dev *dev);
238 void mlx5_rxq_timestamp_set(struct rte_eth_dev *dev);
239 int mlx5_hrxq_modify(struct rte_eth_dev *dev, uint32_t hxrq_idx,
240 const uint8_t *rss_key, uint32_t rss_key_len,
241 uint64_t hash_fields,
242 const uint16_t *queues, uint32_t queues_n);
246 uint16_t mlx5_rx_burst(void *dpdk_rxq, struct rte_mbuf **pkts, uint16_t pkts_n);
247 void mlx5_rxq_initialize(struct mlx5_rxq_data *rxq);
248 __rte_noinline int mlx5_rx_err_handle(struct mlx5_rxq_data *rxq, uint8_t vec);
249 void mlx5_mprq_buf_free(struct mlx5_mprq_buf *buf);
250 uint16_t mlx5_rx_burst_mprq(void *dpdk_rxq, struct rte_mbuf **pkts,
252 uint16_t removed_rx_burst(void *dpdk_rxq, struct rte_mbuf **pkts,
254 int mlx5_rx_descriptor_status(void *rx_queue, uint16_t offset);
255 uint32_t mlx5_rx_queue_count(void *rx_queue);
256 void mlx5_rxq_info_get(struct rte_eth_dev *dev, uint16_t queue_id,
257 struct rte_eth_rxq_info *qinfo);
258 int mlx5_rx_burst_mode_get(struct rte_eth_dev *dev, uint16_t rx_queue_id,
259 struct rte_eth_burst_mode *mode);
260 int mlx5_get_monitor_addr(void *rx_queue, struct rte_power_monitor_cond *pmc);
262 /* Vectorized version of mlx5_rx.c */
263 int mlx5_rxq_check_vec_support(struct mlx5_rxq_data *rxq_data);
264 int mlx5_check_vec_rx_support(struct rte_eth_dev *dev);
265 uint16_t mlx5_rx_burst_vec(void *dpdk_rxq, struct rte_mbuf **pkts,
267 uint16_t mlx5_rx_burst_mprq_vec(void *dpdk_rxq, struct rte_mbuf **pkts,
270 static int mlx5_rxq_mprq_enabled(struct mlx5_rxq_data *rxq);
273 * Query LKey from a packet buffer for Rx. No need to flush local caches
274 * as the Rx mempool database entries are valid for the lifetime of the queue.
277 * Pointer to Rx queue structure.
282 * Searched LKey on success, UINT32_MAX on no match.
283 * This function always succeeds on valid input.
285 static __rte_always_inline uint32_t
286 mlx5_rx_addr2mr(struct mlx5_rxq_data *rxq, uintptr_t addr)
288 struct mlx5_mr_ctrl *mr_ctrl = &rxq->mr_ctrl;
289 struct mlx5_rxq_ctrl *rxq_ctrl;
290 struct rte_mempool *mp;
293 /* Linear search on MR cache array. */
294 lkey = mlx5_mr_lookup_lkey(mr_ctrl->cache, &mr_ctrl->mru,
295 MLX5_MR_CACHE_N, addr);
296 if (likely(lkey != UINT32_MAX))
299 * Slower search in the mempool database on miss.
300 * During queue creation rxq->sh is not yet set, so we use rxq_ctrl.
302 rxq_ctrl = container_of(rxq, struct mlx5_rxq_ctrl, rxq);
303 mp = mlx5_rxq_mprq_enabled(rxq) ? rxq->mprq_mp : rxq->mp;
304 return mlx5_mr_mempool2mr_bh(&rxq_ctrl->priv->sh->cdev->mr_scache,
308 #define mlx5_rx_mb2mr(rxq, mb) mlx5_rx_addr2mr(rxq, (uintptr_t)((mb)->buf_addr))
311 * Convert timestamp from HW format to linear counter
312 * from Packet Pacing Clock Queue CQE timestamp format.
315 * Pointer to the device shared context. Might be needed
316 * to convert according current device configuration.
318 * Timestamp from CQE to convert.
322 static __rte_always_inline uint64_t
323 mlx5_txpp_convert_rx_ts(struct mlx5_dev_ctx_shared *sh, uint64_t ts)
326 return (ts & UINT32_MAX) + (ts >> 32) * NS_PER_S;
330 * Set timestamp in mbuf dynamic field.
333 * Structure to write into.
335 * Dynamic field offset in mbuf structure.
339 static __rte_always_inline void
340 mlx5_timestamp_set(struct rte_mbuf *mbuf, int offset,
341 rte_mbuf_timestamp_t timestamp)
343 *RTE_MBUF_DYNFIELD(mbuf, offset, rte_mbuf_timestamp_t *) = timestamp;
347 * Replace MPRQ buffer.
350 * Pointer to Rx queue structure.
352 * RQ index to replace.
354 static __rte_always_inline void
355 mprq_buf_replace(struct mlx5_rxq_data *rxq, uint16_t rq_idx)
357 const uint32_t strd_n = 1 << rxq->strd_num_n;
358 struct mlx5_mprq_buf *rep = rxq->mprq_repl;
359 volatile struct mlx5_wqe_data_seg *wqe =
360 &((volatile struct mlx5_wqe_mprq *)rxq->wqes)[rq_idx].dseg;
361 struct mlx5_mprq_buf *buf = (*rxq->mprq_bufs)[rq_idx];
364 if (__atomic_load_n(&buf->refcnt, __ATOMIC_RELAXED) > 1) {
365 MLX5_ASSERT(rep != NULL);
366 /* Replace MPRQ buf. */
367 (*rxq->mprq_bufs)[rq_idx] = rep;
369 addr = mlx5_mprq_buf_addr(rep, strd_n);
370 wqe->addr = rte_cpu_to_be_64((uintptr_t)addr);
371 /* If there's only one MR, no need to replace LKey in WQE. */
372 if (unlikely(mlx5_mr_btree_len(&rxq->mr_ctrl.cache_bh) > 1))
373 wqe->lkey = mlx5_rx_addr2mr(rxq, (uintptr_t)addr);
374 /* Stash a mbuf for next replacement. */
375 if (likely(!rte_mempool_get(rxq->mprq_mp, (void **)&rep)))
376 rxq->mprq_repl = rep;
378 rxq->mprq_repl = NULL;
379 /* Release the old buffer. */
380 mlx5_mprq_buf_free(buf);
381 } else if (unlikely(rxq->mprq_repl == NULL)) {
382 struct mlx5_mprq_buf *rep;
385 * Currently, the MPRQ mempool is out of buffer
386 * and doing memcpy regardless of the size of Rx
387 * packet. Retry allocation to get back to
390 if (!rte_mempool_get(rxq->mprq_mp, (void **)&rep))
391 rxq->mprq_repl = rep;
396 * Attach or copy MPRQ buffer content to a packet.
399 * Pointer to Rx queue structure.
401 * Pointer to a packet to fill.
405 * Pointer to a MPRQ buffer to take the data from.
407 * Stride index to start from.
409 * Number of strides to consume.
411 static __rte_always_inline enum mlx5_rqx_code
412 mprq_buf_to_pkt(struct mlx5_rxq_data *rxq, struct rte_mbuf *pkt, uint32_t len,
413 struct mlx5_mprq_buf *buf, uint16_t strd_idx, uint16_t strd_cnt)
415 const uint32_t strd_n = 1 << rxq->strd_num_n;
416 const uint16_t strd_sz = 1 << rxq->strd_sz_n;
417 const uint16_t strd_shift =
418 MLX5_MPRQ_STRIDE_SHIFT_BYTE * rxq->strd_shift_en;
419 const int32_t hdrm_overlap =
420 len + RTE_PKTMBUF_HEADROOM - strd_cnt * strd_sz;
421 const uint32_t offset = strd_idx * strd_sz + strd_shift;
422 void *addr = RTE_PTR_ADD(mlx5_mprq_buf_addr(buf, strd_n), offset);
425 * Memcpy packets to the target mbuf if:
426 * - The size of packet is smaller than mprq_max_memcpy_len.
427 * - Out of buffer in the Mempool for Multi-Packet RQ.
428 * - The packet's stride overlaps a headroom and scatter is off.
430 if (len <= rxq->mprq_max_memcpy_len ||
431 rxq->mprq_repl == NULL ||
432 (hdrm_overlap > 0 && !rxq->strd_scatter_en)) {
434 (uint32_t)(pkt->buf_len - RTE_PKTMBUF_HEADROOM))) {
435 rte_memcpy(rte_pktmbuf_mtod(pkt, void *),
438 } else if (rxq->strd_scatter_en) {
439 struct rte_mbuf *prev = pkt;
440 uint32_t seg_len = RTE_MIN(len, (uint32_t)
441 (pkt->buf_len - RTE_PKTMBUF_HEADROOM));
442 uint32_t rem_len = len - seg_len;
444 rte_memcpy(rte_pktmbuf_mtod(pkt, void *),
446 DATA_LEN(pkt) = seg_len;
448 struct rte_mbuf *next =
449 rte_pktmbuf_alloc(rxq->mp);
451 if (unlikely(next == NULL))
452 return MLX5_RXQ_CODE_NOMBUF;
454 SET_DATA_OFF(next, 0);
455 addr = RTE_PTR_ADD(addr, seg_len);
456 seg_len = RTE_MIN(rem_len, (uint32_t)
457 (next->buf_len - RTE_PKTMBUF_HEADROOM));
459 (rte_pktmbuf_mtod(next, void *),
461 DATA_LEN(next) = seg_len;
467 return MLX5_RXQ_CODE_DROPPED;
471 struct rte_mbuf_ext_shared_info *shinfo;
472 uint16_t buf_len = strd_cnt * strd_sz;
475 /* Increment the refcnt of the whole chunk. */
476 __atomic_add_fetch(&buf->refcnt, 1, __ATOMIC_RELAXED);
477 MLX5_ASSERT(__atomic_load_n(&buf->refcnt,
478 __ATOMIC_RELAXED) <= strd_n + 1);
479 buf_addr = RTE_PTR_SUB(addr, RTE_PKTMBUF_HEADROOM);
481 * MLX5 device doesn't use iova but it is necessary in a
482 * case where the Rx packet is transmitted via a
485 buf_iova = rte_mempool_virt2iova(buf) +
486 RTE_PTR_DIFF(buf_addr, buf);
487 shinfo = &buf->shinfos[strd_idx];
488 rte_mbuf_ext_refcnt_set(shinfo, 1);
490 * RTE_MBUF_F_EXTERNAL will be set to pkt->ol_flags when
491 * attaching the stride to mbuf and more offload flags
492 * will be added below by calling rxq_cq_to_mbuf().
493 * Other fields will be overwritten.
495 rte_pktmbuf_attach_extbuf(pkt, buf_addr, buf_iova,
497 /* Set mbuf head-room. */
498 SET_DATA_OFF(pkt, RTE_PKTMBUF_HEADROOM);
499 MLX5_ASSERT(pkt->ol_flags == RTE_MBUF_F_EXTERNAL);
500 MLX5_ASSERT(rte_pktmbuf_tailroom(pkt) >=
501 len - (hdrm_overlap > 0 ? hdrm_overlap : 0));
504 * Copy the last fragment of a packet (up to headroom
505 * size bytes) in case there is a stride overlap with
506 * a next packet's headroom. Allocate a separate mbuf
507 * to store this fragment and link it. Scatter is on.
509 if (hdrm_overlap > 0) {
510 MLX5_ASSERT(rxq->strd_scatter_en);
511 struct rte_mbuf *seg =
512 rte_pktmbuf_alloc(rxq->mp);
514 if (unlikely(seg == NULL))
515 return MLX5_RXQ_CODE_NOMBUF;
516 SET_DATA_OFF(seg, 0);
517 rte_memcpy(rte_pktmbuf_mtod(seg, void *),
518 RTE_PTR_ADD(addr, len - hdrm_overlap),
520 DATA_LEN(seg) = hdrm_overlap;
521 DATA_LEN(pkt) = len - hdrm_overlap;
526 return MLX5_RXQ_CODE_EXIT;
530 * Check whether Multi-Packet RQ can be enabled for the device.
533 * Pointer to Ethernet device.
536 * 1 if supported, negative errno value if not.
538 static __rte_always_inline int
539 mlx5_check_mprq_support(struct rte_eth_dev *dev)
541 struct mlx5_priv *priv = dev->data->dev_private;
543 if (priv->config.mprq.enabled &&
544 priv->rxqs_n >= priv->config.mprq.min_rxqs_num)
550 * Check whether Multi-Packet RQ is enabled for the Rx queue.
553 * Pointer to receive queue structure.
556 * 0 if disabled, otherwise enabled.
558 static __rte_always_inline int
559 mlx5_rxq_mprq_enabled(struct mlx5_rxq_data *rxq)
561 return rxq->strd_num_n > 0;
565 * Check whether Multi-Packet RQ is enabled for the device.
568 * Pointer to Ethernet device.
571 * 0 if disabled, otherwise enabled.
573 static __rte_always_inline int
574 mlx5_mprq_enabled(struct rte_eth_dev *dev)
576 struct mlx5_priv *priv = dev->data->dev_private;
581 if (mlx5_check_mprq_support(dev) < 0)
583 /* All the configured queues should be enabled. */
584 for (i = 0; i < priv->rxqs_n; ++i) {
585 struct mlx5_rxq_data *rxq = (*priv->rxqs)[i];
586 struct mlx5_rxq_ctrl *rxq_ctrl = container_of
587 (rxq, struct mlx5_rxq_ctrl, rxq);
589 if (rxq == NULL || rxq_ctrl->type != MLX5_RXQ_TYPE_STANDARD)
592 if (mlx5_rxq_mprq_enabled(rxq))
595 /* Multi-Packet RQ can't be partially configured. */
596 MLX5_ASSERT(n == 0 || n == n_ibv);
600 #endif /* RTE_PMD_MLX5_RX_H_ */