1 /* SPDX-License-Identifier: BSD-3-Clause
2 * Copyright 2015 6WIND S.A.
3 * Copyright 2015 Mellanox Technologies, Ltd
6 #ifndef RTE_PMD_MLX5_RXTX_H_
7 #define RTE_PMD_MLX5_RXTX_H_
11 #include <sys/queue.h>
14 #include <rte_mempool.h>
15 #include <rte_common.h>
16 #include <rte_hexdump.h>
17 #include <rte_atomic.h>
18 #include <rte_spinlock.h>
20 #include <rte_bus_pci.h>
21 #include <rte_malloc.h>
22 #include <rte_cycles.h>
24 #include <mlx5_glue.h>
26 #include <mlx5_common.h>
27 #include <mlx5_common_mr.h>
29 #include "mlx5_defs.h"
30 #include "mlx5_utils.h"
32 #include "mlx5_autoconf.h"
34 /* Support tunnel matching. */
35 #define MLX5_FLOW_TUNNEL 10
37 /* Mbuf dynamic flag offset for inline. */
38 extern uint64_t rte_net_mlx5_dynf_inline_mask;
40 struct mlx5_rxq_stats {
41 #ifdef MLX5_PMD_SOFT_COUNTERS
42 uint64_t ipackets; /**< Total of successfully received packets. */
43 uint64_t ibytes; /**< Total of successfully received bytes. */
45 uint64_t idropped; /**< Total of packets dropped when RX ring full. */
46 uint64_t rx_nombuf; /**< Total of RX mbuf allocation failures. */
49 struct mlx5_txq_stats {
50 #ifdef MLX5_PMD_SOFT_COUNTERS
51 uint64_t opackets; /**< Total of successfully sent packets. */
52 uint64_t obytes; /**< Total of successfully sent bytes. */
54 uint64_t oerrors; /**< Total number of failed transmitted packets. */
59 /* Compressed CQE context. */
61 uint16_t ai; /* Array index. */
62 uint16_t ca; /* Current array index. */
63 uint16_t na; /* Next array index. */
64 uint16_t cq_ci; /* The next CQE. */
65 uint32_t cqe_cnt; /* Number of CQEs. */
68 /* Multi-Packet RQ buffer header. */
69 struct mlx5_mprq_buf {
70 struct rte_mempool *mp;
71 rte_atomic16_t refcnt; /* Atomically accessed refcnt. */
72 uint8_t pad[RTE_PKTMBUF_HEADROOM]; /* Headroom for the first packet. */
73 struct rte_mbuf_ext_shared_info shinfos[];
75 * Shared information per stride.
76 * More memory will be allocated for the first stride head-room and for
79 } __rte_cache_aligned;
81 /* Get pointer to the first stride. */
82 #define mlx5_mprq_buf_addr(ptr, strd_n) (RTE_PTR_ADD((ptr), \
83 sizeof(struct mlx5_mprq_buf) + \
85 sizeof(struct rte_mbuf_ext_shared_info) + \
86 RTE_PKTMBUF_HEADROOM))
88 #define MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES 6
89 #define MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES 9
91 enum mlx5_rxq_err_state {
92 MLX5_RXQ_ERR_STATE_NO_ERROR = 0,
93 MLX5_RXQ_ERR_STATE_NEED_RESET,
94 MLX5_RXQ_ERR_STATE_NEED_READY,
97 /* RX queue descriptor. */
98 struct mlx5_rxq_data {
99 unsigned int csum:1; /* Enable checksum offloading. */
100 unsigned int hw_timestamp:1; /* Enable HW timestamp. */
101 unsigned int rt_timestamp:1; /* Realtime timestamp format. */
102 unsigned int vlan_strip:1; /* Enable VLAN stripping. */
103 unsigned int crc_present:1; /* CRC must be subtracted. */
104 unsigned int sges_n:3; /* Log 2 of SGEs (max buffers per packet). */
105 unsigned int cqe_n:4; /* Log 2 of CQ elements. */
106 unsigned int elts_n:4; /* Log 2 of Mbufs. */
107 unsigned int rss_hash:1; /* RSS hash result is enabled. */
108 unsigned int mark:1; /* Marked flow available on the queue. */
109 unsigned int strd_num_n:5; /* Log 2 of the number of stride. */
110 unsigned int strd_sz_n:4; /* Log 2 of stride size. */
111 unsigned int strd_shift_en:1; /* Enable 2bytes shift on a stride. */
112 unsigned int err_state:2; /* enum mlx5_rxq_err_state. */
113 unsigned int strd_scatter_en:1; /* Scattered packets from a stride. */
114 unsigned int lro:1; /* Enable LRO. */
115 unsigned int dynf_meta:1; /* Dynamic metadata is configured. */
116 volatile uint32_t *rq_db;
117 volatile uint32_t *cq_db;
120 uint16_t consumed_strd; /* Number of consumed strides in WQE. */
123 uint16_t rq_repl_thresh; /* Threshold for buffer replenishment. */
125 struct rxq_zip zip; /* Compressed context. */
126 uint16_t decompressed;
127 /* Number of ready mbufs decompressed from the CQ. */
129 struct mlx5_mr_ctrl mr_ctrl; /* MR control descriptor. */
130 uint16_t mprq_max_memcpy_len; /* Maximum size of packet to memcpy. */
132 volatile struct mlx5_cqe(*cqes)[];
135 struct rte_mbuf *(*elts)[];
136 struct mlx5_mprq_buf *(*mprq_bufs)[];
138 struct rte_mempool *mp;
139 struct rte_mempool *mprq_mp; /* Mempool for Multi-Packet RQ. */
140 struct mlx5_mprq_buf *mprq_repl; /* Stashed mbuf for replenish. */
141 struct mlx5_dev_ctx_shared *sh; /* Shared context. */
142 uint16_t idx; /* Queue index. */
143 struct mlx5_rxq_stats stats;
144 rte_xmm_t mbuf_initializer; /* Default rearm/flags for vectorized Rx. */
145 struct rte_mbuf fake_mbuf; /* elts padding for vectorized Rx. */
146 void *cq_uar; /* Verbs CQ user access region. */
147 uint32_t cqn; /* CQ number. */
148 uint8_t cq_arm_sn; /* CQ arm seq number. */
150 rte_spinlock_t *uar_lock_cq;
151 /* CQ (UAR) access lock required for 32bit implementations */
153 uint32_t tunnel; /* Tunnel information. */
154 uint64_t flow_meta_mask;
155 int32_t flow_meta_offset;
156 } __rte_cache_aligned;
158 enum mlx5_rxq_obj_type {
159 MLX5_RXQ_OBJ_TYPE_IBV, /* mlx5_rxq_obj with ibv_wq. */
160 MLX5_RXQ_OBJ_TYPE_DEVX_RQ, /* mlx5_rxq_obj with mlx5_devx_rq. */
161 MLX5_RXQ_OBJ_TYPE_DEVX_HAIRPIN,
162 /* mlx5_rxq_obj with mlx5_devx_rq and hairpin support. */
166 MLX5_RXQ_TYPE_STANDARD, /* Standard Rx queue. */
167 MLX5_RXQ_TYPE_HAIRPIN, /* Hairpin Rx queue. */
168 MLX5_RXQ_TYPE_UNDEFINED,
171 /* Verbs/DevX Rx queue elements. */
172 struct mlx5_rxq_obj {
173 LIST_ENTRY(mlx5_rxq_obj) next; /* Pointer to the next element. */
174 rte_atomic32_t refcnt; /* Reference counter. */
175 struct mlx5_rxq_ctrl *rxq_ctrl; /* Back pointer to parent. */
176 enum mlx5_rxq_obj_type type;
177 int fd; /* File descriptor for event channel */
181 struct ibv_wq *wq; /* Work Queue. */
182 struct ibv_cq *ibv_cq; /* Completion Queue. */
183 struct ibv_comp_channel *ibv_channel;
186 struct mlx5_devx_obj *rq; /* DevX Rx Queue object. */
187 struct mlx5_devx_obj *devx_cq; /* DevX CQ object. */
188 struct mlx5dv_devx_event_channel *devx_channel;
193 /* RX queue control descriptor. */
194 struct mlx5_rxq_ctrl {
195 struct mlx5_rxq_data rxq; /* Data path structure. */
196 LIST_ENTRY(mlx5_rxq_ctrl) next; /* Pointer to the next element. */
197 rte_atomic32_t refcnt; /* Reference counter. */
198 struct mlx5_rxq_obj *obj; /* Verbs/DevX elements. */
199 struct mlx5_priv *priv; /* Back pointer to private data. */
200 enum mlx5_rxq_type type; /* Rxq type. */
201 unsigned int socket; /* CPU socket ID for allocations. */
202 unsigned int irq:1; /* Whether IRQ is enabled. */
203 unsigned int rq_dbr_umem_id_valid:1;
204 unsigned int cq_dbr_umem_id_valid:1;
205 uint32_t flow_mark_n; /* Number of Mark/Flag flows using this Queue. */
206 uint32_t flow_tunnels_n[MLX5_FLOW_TUNNEL]; /* Tunnels counters. */
207 uint32_t wqn; /* WQ number. */
208 uint16_t dump_file_n; /* Number of dump files. */
209 uint32_t rq_dbr_umem_id;
210 uint64_t rq_dbr_offset;
211 /* Storing RQ door-bell information, needed when freeing door-bell. */
212 uint32_t cq_dbr_umem_id;
213 uint64_t cq_dbr_offset;
214 /* Storing CQ door-bell information, needed when freeing door-bell. */
215 struct mlx5dv_devx_umem *wq_umem; /* WQ buffer registration info. */
216 struct mlx5dv_devx_umem *cq_umem; /* CQ buffer registration info. */
217 struct rte_eth_hairpin_conf hairpin_conf; /* Hairpin configuration. */
220 enum mlx5_ind_tbl_type {
221 MLX5_IND_TBL_TYPE_IBV,
222 MLX5_IND_TBL_TYPE_DEVX,
225 /* Indirection table. */
226 struct mlx5_ind_table_obj {
227 LIST_ENTRY(mlx5_ind_table_obj) next; /* Pointer to the next element. */
228 rte_atomic32_t refcnt; /* Reference counter. */
229 enum mlx5_ind_tbl_type type;
232 struct ibv_rwq_ind_table *ind_table; /**< Indirection table. */
233 struct mlx5_devx_obj *rqt; /* DevX RQT object. */
235 uint32_t queues_n; /**< Number of queues in the list. */
236 uint16_t queues[]; /**< Queue list. */
241 ILIST_ENTRY(uint32_t)next; /* Index to the next element. */
242 rte_atomic32_t refcnt; /* Reference counter. */
243 struct mlx5_ind_table_obj *ind_table; /* Indirection table. */
246 struct ibv_qp *qp; /* Verbs queue pair. */
247 struct mlx5_devx_obj *tir; /* DevX TIR object. */
249 #ifdef HAVE_IBV_FLOW_DV_SUPPORT
250 void *action; /* DV QP action pointer. */
252 uint64_t hash_fields; /* Verbs Hash fields. */
253 uint32_t rss_key_len; /* Hash key length in bytes. */
254 uint8_t rss_key[]; /* Hash key. */
257 /* TX queue send local data. */
259 struct mlx5_txq_local {
260 struct mlx5_wqe *wqe_last; /* last sent WQE pointer. */
261 struct rte_mbuf *mbuf; /* first mbuf to process. */
262 uint16_t pkts_copy; /* packets copied to elts. */
263 uint16_t pkts_sent; /* packets sent. */
264 uint16_t pkts_loop; /* packets sent on loop entry. */
265 uint16_t elts_free; /* available elts remain. */
266 uint16_t wqe_free; /* available wqe remain. */
267 uint16_t mbuf_off; /* data offset in current mbuf. */
268 uint16_t mbuf_nseg; /* number of remaining mbuf. */
271 /* TX queue descriptor. */
273 struct mlx5_txq_data {
274 uint16_t elts_head; /* Current counter in (*elts)[]. */
275 uint16_t elts_tail; /* Counter of first element awaiting completion. */
276 uint16_t elts_comp; /* elts index since last completion request. */
277 uint16_t elts_s; /* Number of mbuf elements. */
278 uint16_t elts_m; /* Mask for mbuf elements indices. */
279 /* Fields related to elts mbuf storage. */
280 uint16_t wqe_ci; /* Consumer index for work queue. */
281 uint16_t wqe_pi; /* Producer index for work queue. */
282 uint16_t wqe_s; /* Number of WQ elements. */
283 uint16_t wqe_m; /* Mask Number for WQ elements. */
284 uint16_t wqe_comp; /* WQE index since last completion request. */
285 uint16_t wqe_thres; /* WQE threshold to request completion in CQ. */
286 /* WQ related fields. */
287 uint16_t cq_ci; /* Consumer index for completion queue. */
288 uint16_t cq_pi; /* Production index for completion queue. */
289 uint16_t cqe_s; /* Number of CQ elements. */
290 uint16_t cqe_m; /* Mask for CQ indices. */
291 /* CQ related fields. */
292 uint16_t elts_n:4; /* elts[] length (in log2). */
293 uint16_t cqe_n:4; /* Number of CQ elements (in log2). */
294 uint16_t wqe_n:4; /* Number of WQ elements (in log2). */
295 uint16_t tso_en:1; /* When set hardware TSO is enabled. */
296 uint16_t tunnel_en:1;
297 /* When set TX offload for tunneled packets are supported. */
298 uint16_t swp_en:1; /* Whether SW parser is enabled. */
299 uint16_t vlan_en:1; /* VLAN insertion in WQE is supported. */
300 uint16_t db_nc:1; /* Doorbell mapped to non-cached region. */
301 uint16_t db_heu:1; /* Doorbell heuristic write barrier. */
302 uint16_t inlen_send; /* Ordinary send data inline size. */
303 uint16_t inlen_empw; /* eMPW max packet size to inline. */
304 uint16_t inlen_mode; /* Minimal data length to inline. */
305 uint32_t qp_num_8s; /* QP number shifted by 8. */
306 uint64_t offloads; /* Offloads for Tx Queue. */
307 struct mlx5_mr_ctrl mr_ctrl; /* MR control descriptor. */
308 struct mlx5_wqe *wqes; /* Work queue. */
309 struct mlx5_wqe *wqes_end; /* Work queue array limit. */
310 #ifdef RTE_LIBRTE_MLX5_DEBUG
311 uint32_t *fcqs; /* Free completion queue (debug extended). */
313 uint16_t *fcqs; /* Free completion queue. */
315 volatile struct mlx5_cqe *cqes; /* Completion queue. */
316 volatile uint32_t *qp_db; /* Work queue doorbell. */
317 volatile uint32_t *cq_db; /* Completion queue doorbell. */
318 uint16_t port_id; /* Port ID of device. */
319 uint16_t idx; /* Queue index. */
320 uint64_t ts_mask; /* Timestamp flag dynamic mask. */
321 int32_t ts_offset; /* Timestamp field dynamic offset. */
322 struct mlx5_dev_ctx_shared *sh; /* Shared context. */
323 struct mlx5_txq_stats stats; /* TX queue counters. */
325 rte_spinlock_t *uar_lock;
326 /* UAR access lock required for 32bit implementations */
328 struct rte_mbuf *elts[0];
329 /* Storage for queued packets, must be the last field. */
330 } __rte_cache_aligned;
332 enum mlx5_txq_obj_type {
333 MLX5_TXQ_OBJ_TYPE_IBV, /* mlx5_txq_obj with ibv_wq. */
334 MLX5_TXQ_OBJ_TYPE_DEVX_SQ, /* mlx5_txq_obj with mlx5_devx_sq. */
335 MLX5_TXQ_OBJ_TYPE_DEVX_HAIRPIN,
336 /* mlx5_txq_obj with mlx5_devx_tq and hairpin support. */
340 MLX5_TXQ_TYPE_STANDARD, /* Standard Tx queue. */
341 MLX5_TXQ_TYPE_HAIRPIN, /* Hairpin Rx queue. */
344 /* Verbs/DevX Tx queue elements. */
345 struct mlx5_txq_obj {
346 LIST_ENTRY(mlx5_txq_obj) next; /* Pointer to the next element. */
347 rte_atomic32_t refcnt; /* Reference counter. */
348 struct mlx5_txq_ctrl *txq_ctrl; /* Pointer to the control queue. */
349 enum mlx5_txq_obj_type type; /* The txq object type. */
353 struct ibv_cq *cq; /* Completion Queue. */
354 struct ibv_qp *qp; /* Queue Pair. */
357 struct mlx5_devx_obj *sq;
358 /* DevX object for Sx queue. */
359 struct mlx5_devx_obj *tis; /* The TIS object. */
362 struct rte_eth_dev *dev;
363 struct mlx5_devx_obj *cq_devx;
364 struct mlx5dv_devx_umem *cq_umem;
366 int64_t cq_dbrec_offset;
367 struct mlx5_devx_dbr_page *cq_dbrec_page;
368 struct mlx5_devx_obj *sq_devx;
369 struct mlx5dv_devx_umem *sq_umem;
371 int64_t sq_dbrec_offset;
372 struct mlx5_devx_dbr_page *sq_dbrec_page;
377 /* TX queue control descriptor. */
378 struct mlx5_txq_ctrl {
379 LIST_ENTRY(mlx5_txq_ctrl) next; /* Pointer to the next element. */
380 rte_atomic32_t refcnt; /* Reference counter. */
381 unsigned int socket; /* CPU socket ID for allocations. */
382 enum mlx5_txq_type type; /* The txq ctrl type. */
383 unsigned int max_inline_data; /* Max inline data. */
384 unsigned int max_tso_header; /* Max TSO header size. */
385 struct mlx5_txq_obj *obj; /* Verbs/DevX queue object. */
386 struct mlx5_priv *priv; /* Back pointer to private data. */
387 off_t uar_mmap_offset; /* UAR mmap offset for non-primary process. */
388 void *bf_reg; /* BlueFlame register from Verbs. */
389 uint16_t dump_file_n; /* Number of dump files. */
390 struct rte_eth_hairpin_conf hairpin_conf; /* Hairpin configuration. */
391 struct mlx5_txq_data txq; /* Data path structure. */
392 /* Must be the last field in the structure, contains elts[]. */
395 #define MLX5_TX_BFREG(txq) \
396 (MLX5_PROC_PRIV((txq)->port_id)->uar_table[(txq)->idx])
400 extern uint8_t rss_hash_default_key[];
402 int mlx5_check_mprq_support(struct rte_eth_dev *dev);
403 int mlx5_rxq_mprq_enabled(struct mlx5_rxq_data *rxq);
404 int mlx5_mprq_enabled(struct rte_eth_dev *dev);
405 int mlx5_mprq_free_mp(struct rte_eth_dev *dev);
406 int mlx5_mprq_alloc_mp(struct rte_eth_dev *dev);
407 int mlx5_rx_queue_start(struct rte_eth_dev *dev, uint16_t queue_id);
408 int mlx5_rx_queue_stop(struct rte_eth_dev *dev, uint16_t queue_id);
409 int mlx5_rx_queue_start_primary(struct rte_eth_dev *dev, uint16_t queue_id);
410 int mlx5_rx_queue_stop_primary(struct rte_eth_dev *dev, uint16_t queue_id);
411 int mlx5_rx_queue_setup(struct rte_eth_dev *dev, uint16_t idx, uint16_t desc,
412 unsigned int socket, const struct rte_eth_rxconf *conf,
413 struct rte_mempool *mp);
414 int mlx5_rx_hairpin_queue_setup
415 (struct rte_eth_dev *dev, uint16_t idx, uint16_t desc,
416 const struct rte_eth_hairpin_conf *hairpin_conf);
417 void mlx5_rx_queue_release(void *dpdk_rxq);
418 int mlx5_rx_intr_vec_enable(struct rte_eth_dev *dev);
419 void mlx5_rx_intr_vec_disable(struct rte_eth_dev *dev);
420 int mlx5_rx_intr_enable(struct rte_eth_dev *dev, uint16_t rx_queue_id);
421 int mlx5_rx_intr_disable(struct rte_eth_dev *dev, uint16_t rx_queue_id);
422 struct mlx5_rxq_obj *mlx5_rxq_obj_new(struct rte_eth_dev *dev, uint16_t idx,
423 enum mlx5_rxq_obj_type type);
424 int mlx5_rxq_obj_verify(struct rte_eth_dev *dev);
425 struct mlx5_rxq_ctrl *mlx5_rxq_new(struct rte_eth_dev *dev, uint16_t idx,
426 uint16_t desc, unsigned int socket,
427 const struct rte_eth_rxconf *conf,
428 struct rte_mempool *mp);
429 struct mlx5_rxq_ctrl *mlx5_rxq_hairpin_new
430 (struct rte_eth_dev *dev, uint16_t idx, uint16_t desc,
431 const struct rte_eth_hairpin_conf *hairpin_conf);
432 struct mlx5_rxq_ctrl *mlx5_rxq_get(struct rte_eth_dev *dev, uint16_t idx);
433 int mlx5_rxq_release(struct rte_eth_dev *dev, uint16_t idx);
434 int mlx5_rxq_verify(struct rte_eth_dev *dev);
435 int rxq_alloc_elts(struct mlx5_rxq_ctrl *rxq_ctrl);
436 int mlx5_ind_table_obj_verify(struct rte_eth_dev *dev);
437 uint32_t mlx5_hrxq_new(struct rte_eth_dev *dev,
438 const uint8_t *rss_key, uint32_t rss_key_len,
439 uint64_t hash_fields,
440 const uint16_t *queues, uint32_t queues_n,
441 int tunnel __rte_unused);
442 uint32_t mlx5_hrxq_get(struct rte_eth_dev *dev,
443 const uint8_t *rss_key, uint32_t rss_key_len,
444 uint64_t hash_fields,
445 const uint16_t *queues, uint32_t queues_n);
446 int mlx5_hrxq_release(struct rte_eth_dev *dev, uint32_t hxrq_idx);
447 int mlx5_hrxq_verify(struct rte_eth_dev *dev);
448 enum mlx5_rxq_type mlx5_rxq_get_type(struct rte_eth_dev *dev, uint16_t idx);
449 struct mlx5_hrxq *mlx5_hrxq_drop_new(struct rte_eth_dev *dev);
450 void mlx5_hrxq_drop_release(struct rte_eth_dev *dev);
451 uint64_t mlx5_get_rx_port_offloads(void);
452 uint64_t mlx5_get_rx_queue_offloads(struct rte_eth_dev *dev);
453 void mlx5_rxq_timestamp_set(struct rte_eth_dev *dev);
458 int mlx5_tx_queue_start(struct rte_eth_dev *dev, uint16_t queue_id);
459 int mlx5_tx_queue_stop(struct rte_eth_dev *dev, uint16_t queue_id);
460 int mlx5_tx_queue_start_primary(struct rte_eth_dev *dev, uint16_t queue_id);
461 int mlx5_tx_queue_stop_primary(struct rte_eth_dev *dev, uint16_t queue_id);
462 int mlx5_tx_queue_setup(struct rte_eth_dev *dev, uint16_t idx, uint16_t desc,
463 unsigned int socket, const struct rte_eth_txconf *conf);
464 int mlx5_tx_hairpin_queue_setup
465 (struct rte_eth_dev *dev, uint16_t idx, uint16_t desc,
466 const struct rte_eth_hairpin_conf *hairpin_conf);
467 void mlx5_tx_queue_release(void *dpdk_txq);
468 int mlx5_tx_uar_init_secondary(struct rte_eth_dev *dev, int fd);
469 void mlx5_tx_uar_uninit_secondary(struct rte_eth_dev *dev);
470 struct mlx5_txq_obj *mlx5_txq_obj_new(struct rte_eth_dev *dev, uint16_t idx,
471 enum mlx5_txq_obj_type type);
472 struct mlx5_txq_obj *mlx5_txq_obj_get(struct rte_eth_dev *dev, uint16_t idx);
473 int mlx5_txq_obj_release(struct mlx5_txq_obj *txq_ibv);
474 int mlx5_txq_obj_verify(struct rte_eth_dev *dev);
475 struct mlx5_txq_ctrl *mlx5_txq_new(struct rte_eth_dev *dev, uint16_t idx,
476 uint16_t desc, unsigned int socket,
477 const struct rte_eth_txconf *conf);
478 struct mlx5_txq_ctrl *mlx5_txq_hairpin_new
479 (struct rte_eth_dev *dev, uint16_t idx, uint16_t desc,
480 const struct rte_eth_hairpin_conf *hairpin_conf);
481 struct mlx5_txq_ctrl *mlx5_txq_get(struct rte_eth_dev *dev, uint16_t idx);
482 int mlx5_txq_release(struct rte_eth_dev *dev, uint16_t idx);
483 int mlx5_txq_releasable(struct rte_eth_dev *dev, uint16_t idx);
484 int mlx5_txq_verify(struct rte_eth_dev *dev);
485 void txq_alloc_elts(struct mlx5_txq_ctrl *txq_ctrl);
486 void txq_free_elts(struct mlx5_txq_ctrl *txq_ctrl);
487 uint64_t mlx5_get_tx_port_offloads(struct rte_eth_dev *dev);
488 void mlx5_txq_dynf_timestamp_set(struct rte_eth_dev *dev);
492 extern uint32_t mlx5_ptype_table[];
493 extern uint8_t mlx5_cksum_table[];
494 extern uint8_t mlx5_swp_types_table[];
496 void mlx5_set_ptype_table(void);
497 void mlx5_set_cksum_table(void);
498 void mlx5_set_swp_types_table(void);
499 uint16_t mlx5_rx_burst(void *dpdk_rxq, struct rte_mbuf **pkts, uint16_t pkts_n);
500 void mlx5_rxq_initialize(struct mlx5_rxq_data *rxq);
501 __rte_noinline int mlx5_rx_err_handle(struct mlx5_rxq_data *rxq, uint8_t vec);
502 void mlx5_mprq_buf_free_cb(void *addr, void *opaque);
503 void mlx5_mprq_buf_free(struct mlx5_mprq_buf *buf);
504 uint16_t mlx5_rx_burst_mprq(void *dpdk_rxq, struct rte_mbuf **pkts,
506 uint16_t removed_tx_burst(void *dpdk_txq, struct rte_mbuf **pkts,
508 uint16_t removed_rx_burst(void *dpdk_rxq, struct rte_mbuf **pkts,
510 int mlx5_rx_descriptor_status(void *rx_queue, uint16_t offset);
511 int mlx5_tx_descriptor_status(void *tx_queue, uint16_t offset);
512 uint32_t mlx5_rx_queue_count(struct rte_eth_dev *dev, uint16_t rx_queue_id);
513 void mlx5_dump_debug_information(const char *path, const char *title,
514 const void *buf, unsigned int len);
515 int mlx5_queue_state_modify_primary(struct rte_eth_dev *dev,
516 const struct mlx5_mp_arg_queue_state_modify *sm);
517 void mlx5_rxq_info_get(struct rte_eth_dev *dev, uint16_t queue_id,
518 struct rte_eth_rxq_info *qinfo);
519 void mlx5_txq_info_get(struct rte_eth_dev *dev, uint16_t queue_id,
520 struct rte_eth_txq_info *qinfo);
521 int mlx5_rx_burst_mode_get(struct rte_eth_dev *dev, uint16_t rx_queue_id,
522 struct rte_eth_burst_mode *mode);
523 int mlx5_tx_burst_mode_get(struct rte_eth_dev *dev, uint16_t tx_queue_id,
524 struct rte_eth_burst_mode *mode);
526 /* Vectorized version of mlx5_rxtx.c */
527 int mlx5_rxq_check_vec_support(struct mlx5_rxq_data *rxq_data);
528 int mlx5_check_vec_rx_support(struct rte_eth_dev *dev);
529 uint16_t mlx5_rx_burst_vec(void *dpdk_txq, struct rte_mbuf **pkts,
534 void mlx5_mr_flush_local_cache(struct mlx5_mr_ctrl *mr_ctrl);
535 uint32_t mlx5_rx_addr2mr_bh(struct mlx5_rxq_data *rxq, uintptr_t addr);
536 uint32_t mlx5_tx_mb2mr_bh(struct mlx5_txq_data *txq, struct rte_mbuf *mb);
537 uint32_t mlx5_tx_update_ext_mp(struct mlx5_txq_data *txq, uintptr_t addr,
538 struct rte_mempool *mp);
539 int mlx5_dma_map(struct rte_pci_device *pdev, void *addr, uint64_t iova,
541 int mlx5_dma_unmap(struct rte_pci_device *pdev, void *addr, uint64_t iova,
545 * Provide safe 64bit store operation to mlx5 UAR region for both 32bit and
546 * 64bit architectures.
549 * value to write in CPU endian format.
551 * Address to write to.
553 * Address of the lock to use for that UAR access.
555 static __rte_always_inline void
556 __mlx5_uar_write64_relaxed(uint64_t val, void *addr,
557 rte_spinlock_t *lock __rte_unused)
560 *(uint64_t *)addr = val;
561 #else /* !RTE_ARCH_64 */
562 rte_spinlock_lock(lock);
563 *(uint32_t *)addr = val;
565 *((uint32_t *)addr + 1) = val >> 32;
566 rte_spinlock_unlock(lock);
571 * Provide safe 64bit store operation to mlx5 UAR region for both 32bit and
572 * 64bit architectures while guaranteeing the order of execution with the
573 * code being executed.
576 * value to write in CPU endian format.
578 * Address to write to.
580 * Address of the lock to use for that UAR access.
582 static __rte_always_inline void
583 __mlx5_uar_write64(uint64_t val, void *addr, rte_spinlock_t *lock)
586 __mlx5_uar_write64_relaxed(val, addr, lock);
589 /* Assist macros, used instead of directly calling the functions they wrap. */
591 #define mlx5_uar_write64_relaxed(val, dst, lock) \
592 __mlx5_uar_write64_relaxed(val, dst, NULL)
593 #define mlx5_uar_write64(val, dst, lock) __mlx5_uar_write64(val, dst, NULL)
595 #define mlx5_uar_write64_relaxed(val, dst, lock) \
596 __mlx5_uar_write64_relaxed(val, dst, lock)
597 #define mlx5_uar_write64(val, dst, lock) __mlx5_uar_write64(val, dst, lock)
601 * Get Memory Pool (MP) from mbuf. If mbuf is indirect, the pool from which the
602 * cloned mbuf is allocated is returned instead.
608 * Memory pool where data is located for given mbuf.
610 static inline struct rte_mempool *
611 mlx5_mb2mp(struct rte_mbuf *buf)
613 if (unlikely(RTE_MBUF_CLONED(buf)))
614 return rte_mbuf_from_indirect(buf)->pool;
619 * Query LKey from a packet buffer for Rx. No need to flush local caches for Rx
620 * as mempool is pre-configured and static.
623 * Pointer to Rx queue structure.
628 * Searched LKey on success, UINT32_MAX on no match.
630 static __rte_always_inline uint32_t
631 mlx5_rx_addr2mr(struct mlx5_rxq_data *rxq, uintptr_t addr)
633 struct mlx5_mr_ctrl *mr_ctrl = &rxq->mr_ctrl;
636 /* Linear search on MR cache array. */
637 lkey = mlx5_mr_lookup_lkey(mr_ctrl->cache, &mr_ctrl->mru,
638 MLX5_MR_CACHE_N, addr);
639 if (likely(lkey != UINT32_MAX))
641 /* Take slower bottom-half (Binary Search) on miss. */
642 return mlx5_rx_addr2mr_bh(rxq, addr);
645 #define mlx5_rx_mb2mr(rxq, mb) mlx5_rx_addr2mr(rxq, (uintptr_t)((mb)->buf_addr))
648 * Query LKey from a packet buffer for Tx. If not found, add the mempool.
651 * Pointer to Tx queue structure.
656 * Searched LKey on success, UINT32_MAX on no match.
658 static __rte_always_inline uint32_t
659 mlx5_tx_mb2mr(struct mlx5_txq_data *txq, struct rte_mbuf *mb)
661 struct mlx5_mr_ctrl *mr_ctrl = &txq->mr_ctrl;
662 uintptr_t addr = (uintptr_t)mb->buf_addr;
665 /* Check generation bit to see if there's any change on existing MRs. */
666 if (unlikely(*mr_ctrl->dev_gen_ptr != mr_ctrl->cur_gen))
667 mlx5_mr_flush_local_cache(mr_ctrl);
668 /* Linear search on MR cache array. */
669 lkey = mlx5_mr_lookup_lkey(mr_ctrl->cache, &mr_ctrl->mru,
670 MLX5_MR_CACHE_N, addr);
671 if (likely(lkey != UINT32_MAX))
673 /* Take slower bottom-half on miss. */
674 return mlx5_tx_mb2mr_bh(txq, mb);
678 * Ring TX queue doorbell and flush the update if requested.
681 * Pointer to TX queue structure.
683 * Pointer to the last WQE posted in the NIC.
685 * Request for write memory barrier after BlueFlame update.
687 static __rte_always_inline void
688 mlx5_tx_dbrec_cond_wmb(struct mlx5_txq_data *txq, volatile struct mlx5_wqe *wqe,
691 uint64_t *dst = MLX5_TX_BFREG(txq);
692 volatile uint64_t *src = ((volatile uint64_t *)wqe);
695 *txq->qp_db = rte_cpu_to_be_32(txq->wqe_ci);
696 /* Ensure ordering between DB record and BF copy. */
698 mlx5_uar_write64_relaxed(*src, dst, txq->uar_lock);
704 * Ring TX queue doorbell and flush the update by write memory barrier.
707 * Pointer to TX queue structure.
709 * Pointer to the last WQE posted in the NIC.
711 static __rte_always_inline void
712 mlx5_tx_dbrec(struct mlx5_txq_data *txq, volatile struct mlx5_wqe *wqe)
714 mlx5_tx_dbrec_cond_wmb(txq, wqe, 1);
718 * Convert timestamp from HW format to linear counter
719 * from Packet Pacing Clock Queue CQE timestamp format.
722 * Pointer to the device shared context. Might be needed
723 * to convert according current device configuration.
725 * Timestamp from CQE to convert.
729 static __rte_always_inline uint64_t
730 mlx5_txpp_convert_rx_ts(struct mlx5_dev_ctx_shared *sh, uint64_t ts)
733 return (ts & UINT32_MAX) + (ts >> 32) * NS_PER_S;
737 * Convert timestamp from mbuf format to linear counter
738 * of Clock Queue completions (24 bits)
741 * Pointer to the device shared context to fetch Tx
742 * packet pacing timestamp and parameters.
744 * Timestamp from mbuf to convert.
746 * positive or zero value - completion ID to wait
747 * negative value - conversion error
749 static __rte_always_inline int32_t
750 mlx5_txpp_convert_tx_ts(struct mlx5_dev_ctx_shared *sh, uint64_t mts)
757 * Read atomically two uint64_t fields and compare lsb bits.
758 * It there is no match - the timestamp was updated in
759 * the service thread, data should be re-read.
761 rte_compiler_barrier();
762 ci = rte_atomic64_read(&sh->txpp.ts.ci_ts);
763 ts = rte_atomic64_read(&sh->txpp.ts.ts);
764 rte_compiler_barrier();
765 if (!((ts ^ ci) << (64 - MLX5_CQ_INDEX_WIDTH)))
768 /* Perform the skew correction, positive value to send earlier. */
769 mts -= sh->txpp.skew;
771 if (unlikely(mts >= UINT64_MAX / 2)) {
772 /* We have negative integer, mts is in the past. */
773 rte_atomic32_inc(&sh->txpp.err_ts_past);
776 tick = sh->txpp.tick;
778 /* Convert delta to completions, round up. */
779 mts = (mts + tick - 1) / tick;
780 if (unlikely(mts >= (1 << MLX5_CQ_INDEX_WIDTH) / 2 - 1)) {
781 /* We have mts is too distant future. */
782 rte_atomic32_inc(&sh->txpp.err_ts_future);
785 mts <<= 64 - MLX5_CQ_INDEX_WIDTH;
787 ci >>= 64 - MLX5_CQ_INDEX_WIDTH;
791 #endif /* RTE_PMD_MLX5_RXTX_H_ */